blob: 5af5579b0d8a875cdd37173e074198ca4143faae [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000134def VLDMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoad_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000136 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000137
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000138// Use VSTM to store a Q register as a D register pair.
139// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000140def VSTMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000141 : PseudoVFPLdStM<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStore_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000142 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000143
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000144let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000145
Bob Wilsonffde0802010-09-02 16:00:54 +0000146// Classes for VLD* pseudo-instructions with multi-register operands.
147// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000148class VLDQPseudo<InstrItinClass itin>
149 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
150class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000151 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000152 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000153 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154class VLDQQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000161 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000162 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000163 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000166class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
168 (ins addrmode6:$Rn), IIC_VLD1,
169 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
170 let Rm = 0b1111;
171 let Inst{4} = Rn{4};
172}
Bob Wilson621f1952010-03-23 05:25:43 +0000173class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000174 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
175 (ins addrmode6:$Rn), IIC_VLD1x2,
176 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
177 let Rm = 0b1111;
178 let Inst{5-4} = Rn{5-4};
179}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000180
Owen Andersond9aa7d32010-11-02 00:05:05 +0000181def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
182def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
183def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
184def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185
Owen Andersond9aa7d32010-11-02 00:05:05 +0000186def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
187def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
188def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
189def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000190
Evan Chengd2ca8132010-10-09 01:03:04 +0000191def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
192def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
193def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
194def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000195
Bob Wilson99493b22010-03-20 17:59:03 +0000196// ...with address register writeback:
197class VLD1DWB<bits<4> op7_4, string Dt>
198 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000199 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1u,
Bob Wilson226036e2010-03-20 22:13:40 +0000200 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000201 "$addr.addr = $wb", []>;
202class VLD1QWB<bits<4> op7_4, string Dt>
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000203 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000204 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1x2u,
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000205 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000206 "$addr.addr = $wb", []>;
207
208def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
209def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
210def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
211def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
212
213def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
214def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
215def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
216def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000217
Evan Chengd2ca8132010-10-09 01:03:04 +0000218def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
219def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
220def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
221def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000222
Bob Wilson052ba452010-03-22 18:22:06 +0000223// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000224class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000225 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Evan Chengd2ca8132010-10-09 01:03:04 +0000226 (ins addrmode6:$addr), IIC_VLD1x3, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000227 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000228class VLD1D3WB<bits<4> op7_4, string Dt>
229 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000230 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1x3u, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000231 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000232
233def VLD1d8T : VLD1D3<0b0000, "8">;
234def VLD1d16T : VLD1D3<0b0100, "16">;
235def VLD1d32T : VLD1D3<0b1000, "32">;
236def VLD1d64T : VLD1D3<0b1100, "64">;
237
238def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
239def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
240def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000241def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000242
Evan Chengd2ca8132010-10-09 01:03:04 +0000243def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
244def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000245
Bob Wilson052ba452010-03-22 18:22:06 +0000246// ...with 4 registers (some of these are only for the disassembler):
247class VLD1D4<bits<4> op7_4, string Dt>
248 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Evan Chengd2ca8132010-10-09 01:03:04 +0000249 (ins addrmode6:$addr), IIC_VLD1x4, "vld1", Dt,
Bob Wilson052ba452010-03-22 18:22:06 +0000250 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000251class VLD1D4WB<bits<4> op7_4, string Dt>
252 : NLdSt<0,0b10,0b0010,op7_4,
253 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000254 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4, "vld1", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000255 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000256 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000257
Bob Wilson052ba452010-03-22 18:22:06 +0000258def VLD1d8Q : VLD1D4<0b0000, "8">;
259def VLD1d16Q : VLD1D4<0b0100, "16">;
260def VLD1d32Q : VLD1D4<0b1000, "32">;
261def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000262
263def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
264def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
265def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000266def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000267
Evan Chengd2ca8132010-10-09 01:03:04 +0000268def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
269def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000270
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000271// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000272class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
273 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000274 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000275 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
276class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000277 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000278 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Evan Chengd2ca8132010-10-09 01:03:04 +0000279 (ins addrmode6:$addr), IIC_VLD2x2,
Bob Wilson95808322010-03-18 20:18:39 +0000280 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000281
Bob Wilson00bf1d92010-03-20 18:14:26 +0000282def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
283def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
284def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000285
Bob Wilson95808322010-03-18 20:18:39 +0000286def VLD2q8 : VLD2Q<0b0000, "8">;
287def VLD2q16 : VLD2Q<0b0100, "16">;
288def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000289
Bob Wilson9d84fb32010-09-14 20:59:49 +0000290def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
291def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
292def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000293
Evan Chengd2ca8132010-10-09 01:03:04 +0000294def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
295def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
296def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000297
Bob Wilson92cb9322010-03-20 20:10:51 +0000298// ...with address register writeback:
299class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
300 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000301 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2u,
Bob Wilson226036e2010-03-20 22:13:40 +0000302 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000303 "$addr.addr = $wb", []>;
304class VLD2QWB<bits<4> op7_4, string Dt>
305 : NLdSt<0, 0b10, 0b0011, op7_4,
306 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000307 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2x2u,
Bob Wilson226036e2010-03-20 22:13:40 +0000308 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000309 "$addr.addr = $wb", []>;
310
311def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
312def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
313def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000314
315def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
316def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
317def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
318
Evan Chengd2ca8132010-10-09 01:03:04 +0000319def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
320def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
321def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000322
Evan Chengd2ca8132010-10-09 01:03:04 +0000323def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
324def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
325def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000326
Bob Wilson00bf1d92010-03-20 18:14:26 +0000327// ...with double-spaced registers (for disassembly only):
328def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
329def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
330def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000331def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
332def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
333def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000334
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000335// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000336class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
337 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000338 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000339 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000340
Bob Wilson00bf1d92010-03-20 18:14:26 +0000341def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
342def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
343def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000344
Bob Wilson9d84fb32010-09-14 20:59:49 +0000345def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
346def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
347def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000348
Bob Wilson92cb9322010-03-20 20:10:51 +0000349// ...with address register writeback:
350class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
351 : NLdSt<0, 0b10, op11_8, op7_4,
352 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Evan Cheng84f69e82010-10-09 01:45:34 +0000353 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3u,
Bob Wilson226036e2010-03-20 22:13:40 +0000354 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000355 "$addr.addr = $wb", []>;
356
357def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
358def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
359def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000360
Evan Cheng84f69e82010-10-09 01:45:34 +0000361def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
362def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
363def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000364
Bob Wilson92cb9322010-03-20 20:10:51 +0000365// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000366def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
367def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
368def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000369def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
370def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
371def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000372
Evan Cheng84f69e82010-10-09 01:45:34 +0000373def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
374def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
375def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000376
Bob Wilson92cb9322010-03-20 20:10:51 +0000377// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000378def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
379def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
380def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000381
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000382// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000383class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
384 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000385 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000386 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000387 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000388
Bob Wilson00bf1d92010-03-20 18:14:26 +0000389def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
390def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
391def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000392
Bob Wilson9d84fb32010-09-14 20:59:49 +0000393def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
394def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
395def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000396
Bob Wilson92cb9322010-03-20 20:10:51 +0000397// ...with address register writeback:
398class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
399 : NLdSt<0, 0b10, op11_8, op7_4,
400 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000401 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
402 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000403 "$addr.addr = $wb", []>;
404
405def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
406def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
407def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000408
Bob Wilson9d84fb32010-09-14 20:59:49 +0000409def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
410def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
411def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000412
Bob Wilson92cb9322010-03-20 20:10:51 +0000413// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000414def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
415def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
416def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000417def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
418def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
419def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000420
Bob Wilson9d84fb32010-09-14 20:59:49 +0000421def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
422def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
423def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000424
Bob Wilson92cb9322010-03-20 20:10:51 +0000425// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000426def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
427def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
428def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000429
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000430} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
431
Bob Wilson8466fa12010-09-13 23:01:35 +0000432// Classes for VLD*LN pseudo-instructions with multi-register operands.
433// These are expanded to real instructions after register allocation.
434class VLDQLNPseudo<InstrItinClass itin>
435 : PseudoNLdSt<(outs QPR:$dst),
436 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
437 itin, "$src = $dst">;
438class VLDQLNWBPseudo<InstrItinClass itin>
439 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
440 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
441 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
442class VLDQQLNPseudo<InstrItinClass itin>
443 : PseudoNLdSt<(outs QQPR:$dst),
444 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
445 itin, "$src = $dst">;
446class VLDQQLNWBPseudo<InstrItinClass itin>
447 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
448 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
449 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
450class VLDQQQQLNPseudo<InstrItinClass itin>
451 : PseudoNLdSt<(outs QQQQPR:$dst),
452 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
453 itin, "$src = $dst">;
454class VLDQQQQLNWBPseudo<InstrItinClass itin>
455 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
456 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
457 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
458
Bob Wilsonb07c1712009-10-07 21:53:04 +0000459// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000460class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
461 PatFrag LoadOp>
462 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst),
463 (ins addrmode6:$addr, DPR:$src, nohash_imm:$lane),
464 IIC_VLD1ln, "vld1", Dt, "\\{$dst[$lane]\\}, $addr",
465 "$src = $dst",
466 [(set DPR:$dst, (vector_insert (Ty DPR:$src),
467 (i32 (LoadOp addrmode6:$addr)),
468 imm:$lane))]>;
469class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
470 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
471 (i32 (LoadOp addrmode6:$addr)),
472 imm:$lane))];
473}
474
475def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8>;
476def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16>;
477def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load>;
478
479def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
480def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
481def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
482
483let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
484
485// ...with address register writeback:
486class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
487 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst, GPR:$wb),
488 (ins addrmode6:$addr, am6offset:$offset,
489 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
490 "\\{$dst[$lane]\\}, $addr$offset",
491 "$src = $dst, $addr.addr = $wb", []>;
492
493def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8">;
494def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16">;
495def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32">;
496
497def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
498def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
499def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000500
Bob Wilson243fcc52009-09-01 04:26:28 +0000501// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000502class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
503 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000504 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Chengd2ca8132010-10-09 01:03:04 +0000505 IIC_VLD2ln, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000506 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000507
Bob Wilson39842552010-03-22 16:43:10 +0000508def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
509def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
510def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000511
Evan Chengd2ca8132010-10-09 01:03:04 +0000512def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
513def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
514def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000515
Bob Wilson41315282010-03-20 20:39:53 +0000516// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000517def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
518def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000519
Evan Chengd2ca8132010-10-09 01:03:04 +0000520def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
521def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000522
Bob Wilsona1023642010-03-20 20:47:18 +0000523// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000524class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
525 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000526 (ins addrmode6:$addr, am6offset:$offset,
Evan Chengd2ca8132010-10-09 01:03:04 +0000527 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000528 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000529 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
530
Bob Wilson39842552010-03-22 16:43:10 +0000531def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
532def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
533def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000534
Evan Chengd2ca8132010-10-09 01:03:04 +0000535def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
536def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
537def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000538
Bob Wilson39842552010-03-22 16:43:10 +0000539def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
540def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000541
Evan Chengd2ca8132010-10-09 01:03:04 +0000542def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
543def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000544
Bob Wilson243fcc52009-09-01 04:26:28 +0000545// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000546class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
547 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000548 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000549 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Bob Wilson41315282010-03-20 20:39:53 +0000550 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
551 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000552
Bob Wilson39842552010-03-22 16:43:10 +0000553def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
554def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
555def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000556
Evan Cheng84f69e82010-10-09 01:45:34 +0000557def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
558def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
559def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000560
Bob Wilson41315282010-03-20 20:39:53 +0000561// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000562def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
563def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000564
Evan Cheng84f69e82010-10-09 01:45:34 +0000565def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
566def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000567
Bob Wilsona1023642010-03-20 20:47:18 +0000568// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000569class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
570 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000571 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000572 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000573 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000574 IIC_VLD3lnu, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000575 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000576 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
577 []>;
578
Bob Wilson39842552010-03-22 16:43:10 +0000579def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
580def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
581def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000582
Evan Cheng84f69e82010-10-09 01:45:34 +0000583def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
584def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
585def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000586
Bob Wilson39842552010-03-22 16:43:10 +0000587def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
588def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000589
Evan Cheng84f69e82010-10-09 01:45:34 +0000590def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
591def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000592
Bob Wilson243fcc52009-09-01 04:26:28 +0000593// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000594class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
595 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000596 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
597 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000598 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000599 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000600 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000601
Bob Wilson39842552010-03-22 16:43:10 +0000602def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
603def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
604def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000605
Evan Cheng10dc63f2010-10-09 04:07:58 +0000606def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
607def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
608def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000609
Bob Wilson41315282010-03-20 20:39:53 +0000610// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000611def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
612def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000613
Evan Cheng10dc63f2010-10-09 04:07:58 +0000614def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
615def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000616
Bob Wilsona1023642010-03-20 20:47:18 +0000617// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000618class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
619 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000620 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000621 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000622 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000623 IIC_VLD4ln, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000624"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000625"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
626 []>;
627
Bob Wilson39842552010-03-22 16:43:10 +0000628def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
629def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
630def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000631
Evan Cheng10dc63f2010-10-09 04:07:58 +0000632def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
633def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
634def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000635
Bob Wilson39842552010-03-22 16:43:10 +0000636def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
637def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000638
Evan Cheng10dc63f2010-10-09 04:07:58 +0000639def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
640def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000641
Bob Wilsonb07c1712009-10-07 21:53:04 +0000642// VLD1DUP : Vector Load (single element to all lanes)
643// VLD2DUP : Vector Load (single 2-element structure to all lanes)
644// VLD3DUP : Vector Load (single 3-element structure to all lanes)
645// VLD4DUP : Vector Load (single 4-element structure to all lanes)
646// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000647} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000648
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000649let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000650
Bob Wilson709d5922010-08-25 23:27:42 +0000651// Classes for VST* pseudo-instructions with multi-register operands.
652// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000653class VSTQPseudo<InstrItinClass itin>
654 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
655class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000656 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000657 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000658 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000659class VSTQQPseudo<InstrItinClass itin>
660 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
661class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000662 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000663 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000664 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000665class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000666 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000667 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000668 "$addr.addr = $wb">;
669
Bob Wilson11d98992010-03-23 06:20:33 +0000670// VST1 : Vector Store (multiple single elements)
671class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach95369592010-10-13 23:34:31 +0000672 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src),
673 IIC_VST1, "vst1", Dt, "\\{$src\\}, $addr", "", []>;
Bob Wilson11d98992010-03-23 06:20:33 +0000674class VST1Q<bits<4> op7_4, string Dt>
675 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Evan Cheng60ff8792010-10-11 22:03:18 +0000676 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST1x2,
Bob Wilson11d98992010-03-23 06:20:33 +0000677 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
678
679def VST1d8 : VST1D<0b0000, "8">;
680def VST1d16 : VST1D<0b0100, "16">;
681def VST1d32 : VST1D<0b1000, "32">;
682def VST1d64 : VST1D<0b1100, "64">;
683
684def VST1q8 : VST1Q<0b0000, "8">;
685def VST1q16 : VST1Q<0b0100, "16">;
686def VST1q32 : VST1Q<0b1000, "32">;
687def VST1q64 : VST1Q<0b1100, "64">;
688
Evan Cheng60ff8792010-10-11 22:03:18 +0000689def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
690def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
691def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
692def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000693
Bob Wilson25eb5012010-03-20 20:54:36 +0000694// ...with address register writeback:
695class VST1DWB<bits<4> op7_4, string Dt>
696 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000697 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST1u,
Bob Wilson226036e2010-03-20 22:13:40 +0000698 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000699class VST1QWB<bits<4> op7_4, string Dt>
700 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000701 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000702 IIC_VST1x2u, "vst1", Dt, "\\{$src1, $src2\\}, $addr$offset",
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000703 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000704
705def VST1d8_UPD : VST1DWB<0b0000, "8">;
706def VST1d16_UPD : VST1DWB<0b0100, "16">;
707def VST1d32_UPD : VST1DWB<0b1000, "32">;
708def VST1d64_UPD : VST1DWB<0b1100, "64">;
709
710def VST1q8_UPD : VST1QWB<0b0000, "8">;
711def VST1q16_UPD : VST1QWB<0b0100, "16">;
712def VST1q32_UPD : VST1QWB<0b1000, "32">;
713def VST1q64_UPD : VST1QWB<0b1100, "64">;
714
Evan Cheng60ff8792010-10-11 22:03:18 +0000715def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
716def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
717def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
718def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000719
Bob Wilson052ba452010-03-22 18:22:06 +0000720// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000721class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000722 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000723 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Evan Cheng60ff8792010-10-11 22:03:18 +0000724 IIC_VST1x3, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000725class VST1D3WB<bits<4> op7_4, string Dt>
726 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000727 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000728 DPR:$src1, DPR:$src2, DPR:$src3),
Evan Cheng60ff8792010-10-11 22:03:18 +0000729 IIC_VST1x3u, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000730 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000731
732def VST1d8T : VST1D3<0b0000, "8">;
733def VST1d16T : VST1D3<0b0100, "16">;
734def VST1d32T : VST1D3<0b1000, "32">;
735def VST1d64T : VST1D3<0b1100, "64">;
736
737def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
738def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
739def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
740def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
741
Evan Cheng60ff8792010-10-11 22:03:18 +0000742def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
743def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000744
Bob Wilson052ba452010-03-22 18:22:06 +0000745// ...with 4 registers (some of these are only for the disassembler):
746class VST1D4<bits<4> op7_4, string Dt>
747 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
748 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000749 IIC_VST1x4, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
Bob Wilson052ba452010-03-22 18:22:06 +0000750 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000751class VST1D4WB<bits<4> op7_4, string Dt>
752 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000753 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000754 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
755 "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000756 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000757
Bob Wilson052ba452010-03-22 18:22:06 +0000758def VST1d8Q : VST1D4<0b0000, "8">;
759def VST1d16Q : VST1D4<0b0100, "16">;
760def VST1d32Q : VST1D4<0b1000, "32">;
761def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000762
763def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
764def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
765def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000766def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000767
Evan Cheng60ff8792010-10-11 22:03:18 +0000768def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
769def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000770
Bob Wilsonb36ec862009-08-06 18:47:44 +0000771// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000772class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
773 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
774 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000775 IIC_VST2, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000776class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000777 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000778 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000779 IIC_VST2x2, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000780 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000781
Bob Wilson068b18b2010-03-20 21:15:48 +0000782def VST2d8 : VST2D<0b1000, 0b0000, "8">;
783def VST2d16 : VST2D<0b1000, 0b0100, "16">;
784def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000785
Bob Wilson95808322010-03-18 20:18:39 +0000786def VST2q8 : VST2Q<0b0000, "8">;
787def VST2q16 : VST2Q<0b0100, "16">;
788def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000789
Evan Cheng60ff8792010-10-11 22:03:18 +0000790def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
791def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
792def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000793
Evan Cheng60ff8792010-10-11 22:03:18 +0000794def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
795def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
796def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000797
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000798// ...with address register writeback:
799class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
800 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000801 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000802 IIC_VST2u, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000803 "$addr.addr = $wb", []>;
804class VST2QWB<bits<4> op7_4, string Dt>
805 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000806 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000807 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
808 "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000809 "$addr.addr = $wb", []>;
810
811def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
812def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
813def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000814
815def VST2q8_UPD : VST2QWB<0b0000, "8">;
816def VST2q16_UPD : VST2QWB<0b0100, "16">;
817def VST2q32_UPD : VST2QWB<0b1000, "32">;
818
Evan Cheng60ff8792010-10-11 22:03:18 +0000819def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
820def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
821def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000822
Evan Cheng60ff8792010-10-11 22:03:18 +0000823def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
824def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
825def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000826
Bob Wilson068b18b2010-03-20 21:15:48 +0000827// ...with double-spaced registers (for disassembly only):
828def VST2b8 : VST2D<0b1001, 0b0000, "8">;
829def VST2b16 : VST2D<0b1001, 0b0100, "16">;
830def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000831def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
832def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
833def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000834
Bob Wilsonb36ec862009-08-06 18:47:44 +0000835// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000836class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
837 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Evan Cheng60ff8792010-10-11 22:03:18 +0000838 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3,
Bob Wilson95808322010-03-18 20:18:39 +0000839 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000840
Bob Wilson068b18b2010-03-20 21:15:48 +0000841def VST3d8 : VST3D<0b0100, 0b0000, "8">;
842def VST3d16 : VST3D<0b0100, 0b0100, "16">;
843def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000844
Evan Cheng60ff8792010-10-11 22:03:18 +0000845def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
846def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
847def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000848
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000849// ...with address register writeback:
850class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
851 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000852 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000853 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3u,
Bob Wilson226036e2010-03-20 22:13:40 +0000854 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000855 "$addr.addr = $wb", []>;
856
857def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
858def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
859def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000860
Evan Cheng60ff8792010-10-11 22:03:18 +0000861def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
862def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
863def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000864
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000865// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000866def VST3q8 : VST3D<0b0101, 0b0000, "8">;
867def VST3q16 : VST3D<0b0101, 0b0100, "16">;
868def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000869def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
870def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
871def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000872
Evan Cheng60ff8792010-10-11 22:03:18 +0000873def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
874def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
875def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000876
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000877// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +0000878def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
879def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
880def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +0000881
Bob Wilsonb36ec862009-08-06 18:47:44 +0000882// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000883class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
884 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000885 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000886 IIC_VST4, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000887 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000888
Bob Wilson068b18b2010-03-20 21:15:48 +0000889def VST4d8 : VST4D<0b0000, 0b0000, "8">;
890def VST4d16 : VST4D<0b0000, 0b0100, "16">;
891def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000892
Evan Cheng60ff8792010-10-11 22:03:18 +0000893def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
894def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
895def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +0000896
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000897// ...with address register writeback:
898class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
899 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000900 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000901 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Bob Wilson226036e2010-03-20 22:13:40 +0000902 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000903 "$addr.addr = $wb", []>;
904
905def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
906def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
907def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000908
Evan Cheng60ff8792010-10-11 22:03:18 +0000909def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
910def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
911def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +0000912
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000913// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000914def VST4q8 : VST4D<0b0001, 0b0000, "8">;
915def VST4q16 : VST4D<0b0001, 0b0100, "16">;
916def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000917def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
918def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
919def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000920
Evan Cheng60ff8792010-10-11 22:03:18 +0000921def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
922def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
923def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +0000924
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000925// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +0000926def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
927def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
928def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000929
Bob Wilson8466fa12010-09-13 23:01:35 +0000930// Classes for VST*LN pseudo-instructions with multi-register operands.
931// These are expanded to real instructions after register allocation.
932class VSTQLNPseudo<InstrItinClass itin>
933 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
934 itin, "">;
935class VSTQLNWBPseudo<InstrItinClass itin>
936 : PseudoNLdSt<(outs GPR:$wb),
937 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
938 nohash_imm:$lane), itin, "$addr.addr = $wb">;
939class VSTQQLNPseudo<InstrItinClass itin>
940 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
941 itin, "">;
942class VSTQQLNWBPseudo<InstrItinClass itin>
943 : PseudoNLdSt<(outs GPR:$wb),
944 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
945 nohash_imm:$lane), itin, "$addr.addr = $wb">;
946class VSTQQQQLNPseudo<InstrItinClass itin>
947 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
948 itin, "">;
949class VSTQQQQLNWBPseudo<InstrItinClass itin>
950 : PseudoNLdSt<(outs GPR:$wb),
951 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
952 nohash_imm:$lane), itin, "$addr.addr = $wb">;
953
Bob Wilsonb07c1712009-10-07 21:53:04 +0000954// VST1LN : Vector Store (single element from one lane)
955// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000956
Bob Wilson8a3198b2009-09-01 18:51:56 +0000957// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000958class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
959 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000960 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +0000961 IIC_VST2ln, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000962 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000963
Bob Wilson39842552010-03-22 16:43:10 +0000964def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
965def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
966def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000967
Evan Cheng60ff8792010-10-11 22:03:18 +0000968def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
969def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
970def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000971
Bob Wilson41315282010-03-20 20:39:53 +0000972// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000973def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
974def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000975
Evan Cheng60ff8792010-10-11 22:03:18 +0000976def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
977def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000978
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000979// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000980class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
981 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000982 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000983 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000984 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000985 "$addr.addr = $wb", []>;
986
Bob Wilson39842552010-03-22 16:43:10 +0000987def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
988def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
989def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000990
Evan Cheng60ff8792010-10-11 22:03:18 +0000991def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
992def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
993def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000994
Bob Wilson39842552010-03-22 16:43:10 +0000995def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
996def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000997
Evan Cheng60ff8792010-10-11 22:03:18 +0000998def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
999def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001000
Bob Wilson8a3198b2009-09-01 18:51:56 +00001001// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001002class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1003 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001004 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001005 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001006 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001007
Bob Wilson39842552010-03-22 16:43:10 +00001008def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
1009def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
1010def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001011
Evan Cheng60ff8792010-10-11 22:03:18 +00001012def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1013def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1014def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001015
Bob Wilson41315282010-03-20 20:39:53 +00001016// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001017def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
1018def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001019
Evan Cheng60ff8792010-10-11 22:03:18 +00001020def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1021def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001022
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001023// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001024class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1025 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001026 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001027 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001028 IIC_VST3lnu, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001029 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001030 "$addr.addr = $wb", []>;
1031
Bob Wilson39842552010-03-22 16:43:10 +00001032def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
1033def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
1034def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001035
Evan Cheng60ff8792010-10-11 22:03:18 +00001036def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1037def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1038def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001039
Bob Wilson39842552010-03-22 16:43:10 +00001040def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
1041def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001042
Evan Cheng60ff8792010-10-11 22:03:18 +00001043def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1044def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001045
Bob Wilson8a3198b2009-09-01 18:51:56 +00001046// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001047class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1048 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001049 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001050 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +00001051 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001052 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001053
Bob Wilson39842552010-03-22 16:43:10 +00001054def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
1055def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
1056def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001057
Evan Cheng60ff8792010-10-11 22:03:18 +00001058def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1059def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1060def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001061
Bob Wilson41315282010-03-20 20:39:53 +00001062// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001063def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
1064def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001065
Evan Cheng60ff8792010-10-11 22:03:18 +00001066def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1067def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001068
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001069// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001070class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1071 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001072 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001073 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001074 IIC_VST4lnu, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001075 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001076 "$addr.addr = $wb", []>;
1077
Bob Wilson39842552010-03-22 16:43:10 +00001078def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
1079def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
1080def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001081
Evan Cheng60ff8792010-10-11 22:03:18 +00001082def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1083def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1084def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001085
Bob Wilson39842552010-03-22 16:43:10 +00001086def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
1087def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001088
Evan Cheng60ff8792010-10-11 22:03:18 +00001089def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1090def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001091
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001092} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001093
Bob Wilson205a5ca2009-07-08 18:11:30 +00001094
Bob Wilson5bafff32009-06-22 23:27:02 +00001095//===----------------------------------------------------------------------===//
1096// NEON pattern fragments
1097//===----------------------------------------------------------------------===//
1098
1099// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001100def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001101 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1102 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001103}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001104def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001105 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1106 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001107}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001108def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001109 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1110 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001111}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001112def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001113 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1114 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001115}]>;
1116
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001117// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001118def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001119 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1120 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001121}]>;
1122
Bob Wilson5bafff32009-06-22 23:27:02 +00001123// Translate lane numbers from Q registers to D subregs.
1124def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001125 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001126}]>;
1127def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001129}]>;
1130def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001131 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001132}]>;
1133
1134//===----------------------------------------------------------------------===//
1135// Instruction Classes
1136//===----------------------------------------------------------------------===//
1137
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001138// Basic 2-register operations: single-, double- and quad-register.
1139class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1140 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1141 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001142 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1143 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1144 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001145class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001146 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1147 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001148 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1149 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1150 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001151class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001152 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1153 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001154 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1155 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1156 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001157
Bob Wilson69bfbd62010-02-17 22:42:54 +00001158// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001159class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001160 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001161 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001162 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1163 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001164 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001165 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1166class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001167 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001168 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001169 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1170 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001171 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001172 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1173
Bob Wilson973a0742010-08-30 20:02:30 +00001174// Narrow 2-register operations.
1175class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1176 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1177 InstrItinClass itin, string OpcodeStr, string Dt,
1178 ValueType TyD, ValueType TyQ, SDNode OpNode>
1179 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1180 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1181 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1182
Bob Wilson5bafff32009-06-22 23:27:02 +00001183// Narrow 2-register intrinsics.
1184class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1185 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001186 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001187 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001188 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001189 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001190 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1191
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001192// Long 2-register operations (currently only used for VMOVL).
1193class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1194 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1195 InstrItinClass itin, string OpcodeStr, string Dt,
1196 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001197 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001198 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001199 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001200
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001201// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001202class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001203 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001204 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001205 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001206 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001207class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001208 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001209 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001210 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001211 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001212
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001213// Basic 3-register operations: single-, double- and quad-register.
1214class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1215 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1216 SDNode OpNode, bit Commutable>
1217 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001218 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1219 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001220 let isCommutable = Commutable;
1221}
1222
Bob Wilson5bafff32009-06-22 23:27:02 +00001223class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001224 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001225 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001226 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001227 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1228 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1229 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001230 let isCommutable = Commutable;
1231}
1232// Same as N3VD but no data type.
1233class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1234 InstrItinClass itin, string OpcodeStr,
1235 ValueType ResTy, ValueType OpTy,
1236 SDNode OpNode, bit Commutable>
1237 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001238 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001239 OpcodeStr, "$dst, $src1, $src2", "",
1240 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001241 let isCommutable = Commutable;
1242}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001243
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001244class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001245 InstrItinClass itin, string OpcodeStr, string Dt,
1246 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001247 : N3V<0, 1, op21_20, op11_8, 1, 0,
1248 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1249 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1250 [(set (Ty DPR:$dst),
1251 (Ty (ShOp (Ty DPR:$src1),
1252 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001253 let isCommutable = 0;
1254}
1255class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001256 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001257 : N3V<0, 1, op21_20, op11_8, 1, 0,
1258 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1259 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1260 [(set (Ty DPR:$dst),
1261 (Ty (ShOp (Ty DPR:$src1),
1262 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001263 let isCommutable = 0;
1264}
1265
Bob Wilson5bafff32009-06-22 23:27:02 +00001266class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001267 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001268 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001269 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001270 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1271 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1272 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001273 let isCommutable = Commutable;
1274}
1275class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1276 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001277 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001278 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001279 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001280 OpcodeStr, "$dst, $src1, $src2", "",
1281 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001282 let isCommutable = Commutable;
1283}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001284class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001285 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001286 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001287 : N3V<1, 1, op21_20, op11_8, 1, 0,
1288 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1289 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1290 [(set (ResTy QPR:$dst),
1291 (ResTy (ShOp (ResTy QPR:$src1),
1292 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1293 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001294 let isCommutable = 0;
1295}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001296class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001297 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001298 : N3V<1, 1, op21_20, op11_8, 1, 0,
1299 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1300 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1301 [(set (ResTy QPR:$dst),
1302 (ResTy (ShOp (ResTy QPR:$src1),
1303 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1304 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001305 let isCommutable = 0;
1306}
Bob Wilson5bafff32009-06-22 23:27:02 +00001307
1308// Basic 3-register intrinsics, both double- and quad-register.
1309class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001310 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001311 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001312 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001313 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1314 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1315 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001316 let isCommutable = Commutable;
1317}
David Goodwin658ea602009-09-25 18:38:29 +00001318class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001319 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001320 : N3V<0, 1, op21_20, op11_8, 1, 0,
1321 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1322 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1323 [(set (Ty DPR:$dst),
1324 (Ty (IntOp (Ty DPR:$src1),
1325 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1326 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001327 let isCommutable = 0;
1328}
David Goodwin658ea602009-09-25 18:38:29 +00001329class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001330 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001331 : N3V<0, 1, op21_20, op11_8, 1, 0,
1332 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1333 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1334 [(set (Ty DPR:$dst),
1335 (Ty (IntOp (Ty DPR:$src1),
1336 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001337 let isCommutable = 0;
1338}
Owen Anderson3557d002010-10-26 20:56:57 +00001339class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1340 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001341 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001342 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1343 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1344 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1345 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001346 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001347}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001348
Bob Wilson5bafff32009-06-22 23:27:02 +00001349class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001350 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001351 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001352 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001353 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1354 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1355 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001356 let isCommutable = Commutable;
1357}
David Goodwin658ea602009-09-25 18:38:29 +00001358class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001359 string OpcodeStr, string Dt,
1360 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001361 : N3V<1, 1, op21_20, op11_8, 1, 0,
1362 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1363 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1364 [(set (ResTy QPR:$dst),
1365 (ResTy (IntOp (ResTy QPR:$src1),
1366 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1367 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001368 let isCommutable = 0;
1369}
David Goodwin658ea602009-09-25 18:38:29 +00001370class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001371 string OpcodeStr, string Dt,
1372 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001373 : N3V<1, 1, op21_20, op11_8, 1, 0,
1374 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1375 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1376 [(set (ResTy QPR:$dst),
1377 (ResTy (IntOp (ResTy QPR:$src1),
1378 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1379 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001380 let isCommutable = 0;
1381}
Owen Anderson3557d002010-10-26 20:56:57 +00001382class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1383 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001384 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001385 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1386 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1387 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1388 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001389 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001390}
Bob Wilson5bafff32009-06-22 23:27:02 +00001391
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001392// Multiply-Add/Sub operations: single-, double- and quad-register.
1393class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1394 InstrItinClass itin, string OpcodeStr, string Dt,
1395 ValueType Ty, SDNode MulOp, SDNode OpNode>
1396 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1397 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001398 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001399 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1400
Bob Wilson5bafff32009-06-22 23:27:02 +00001401class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001402 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001403 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001404 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001405 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1406 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1407 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1408 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1409
David Goodwin658ea602009-09-25 18:38:29 +00001410class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001411 string OpcodeStr, string Dt,
1412 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001413 : N3V<0, 1, op21_20, op11_8, 1, 0,
1414 (outs DPR:$dst),
1415 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1416 NVMulSLFrm, itin,
1417 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1418 [(set (Ty DPR:$dst),
1419 (Ty (ShOp (Ty DPR:$src1),
1420 (Ty (MulOp DPR:$src2,
1421 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1422 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001423class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001424 string OpcodeStr, string Dt,
1425 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001426 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001427 (outs DPR:$Vd),
1428 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001429 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001430 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1431 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001432 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001433 (Ty (MulOp DPR:$Vn,
1434 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001435 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001436
Bob Wilson5bafff32009-06-22 23:27:02 +00001437class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001438 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001439 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001440 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001441 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1442 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1443 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1444 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001445class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001446 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001447 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001448 : N3V<1, 1, op21_20, op11_8, 1, 0,
1449 (outs QPR:$dst),
1450 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1451 NVMulSLFrm, itin,
1452 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1453 [(set (ResTy QPR:$dst),
1454 (ResTy (ShOp (ResTy QPR:$src1),
1455 (ResTy (MulOp QPR:$src2,
1456 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1457 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001458class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001459 string OpcodeStr, string Dt,
1460 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001461 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001462 : N3V<1, 1, op21_20, op11_8, 1, 0,
1463 (outs QPR:$dst),
1464 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1465 NVMulSLFrm, itin,
1466 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1467 [(set (ResTy QPR:$dst),
1468 (ResTy (ShOp (ResTy QPR:$src1),
1469 (ResTy (MulOp QPR:$src2,
1470 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1471 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001472
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001473// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1474class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1475 InstrItinClass itin, string OpcodeStr, string Dt,
1476 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1477 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001478 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1479 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1480 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1481 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001482class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1483 InstrItinClass itin, string OpcodeStr, string Dt,
1484 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1485 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001486 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1487 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1488 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1489 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001490
Bob Wilson5bafff32009-06-22 23:27:02 +00001491// Neon 3-argument intrinsics, both double- and quad-register.
1492// The destination register is also used as the first source operand register.
1493class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001494 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001495 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001496 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001497 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001498 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001499 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1500 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1501class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001502 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001503 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001504 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001505 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001506 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001507 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1508 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1509
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001510// Long Multiply-Add/Sub operations.
1511class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1512 InstrItinClass itin, string OpcodeStr, string Dt,
1513 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1514 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001515 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1516 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1517 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1518 (TyQ (MulOp (TyD DPR:$Vn),
1519 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001520class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1521 InstrItinClass itin, string OpcodeStr, string Dt,
1522 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1523 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1524 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1525 NVMulSLFrm, itin,
1526 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1527 [(set QPR:$dst,
1528 (OpNode (TyQ QPR:$src1),
1529 (TyQ (MulOp (TyD DPR:$src2),
1530 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1531 imm:$lane))))))]>;
1532class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1533 InstrItinClass itin, string OpcodeStr, string Dt,
1534 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1535 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1536 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1537 NVMulSLFrm, itin,
1538 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1539 [(set QPR:$dst,
1540 (OpNode (TyQ QPR:$src1),
1541 (TyQ (MulOp (TyD DPR:$src2),
1542 (TyD (NEONvduplane (TyD DPR_8:$src3),
1543 imm:$lane))))))]>;
1544
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001545// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1546class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1547 InstrItinClass itin, string OpcodeStr, string Dt,
1548 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1549 SDNode OpNode>
1550 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001551 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1552 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1553 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1554 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1555 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001556
Bob Wilson5bafff32009-06-22 23:27:02 +00001557// Neon Long 3-argument intrinsic. The destination register is
1558// a quad-register and is also used as the first source operand register.
1559class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001560 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001561 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001562 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001563 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1564 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1565 [(set QPR:$Vd,
1566 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001567class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001568 string OpcodeStr, string Dt,
1569 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001570 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1571 (outs QPR:$dst),
1572 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1573 NVMulSLFrm, itin,
1574 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1575 [(set (ResTy QPR:$dst),
1576 (ResTy (IntOp (ResTy QPR:$src1),
1577 (OpTy DPR:$src2),
1578 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1579 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001580class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1581 InstrItinClass itin, string OpcodeStr, string Dt,
1582 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001583 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1584 (outs QPR:$dst),
1585 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1586 NVMulSLFrm, itin,
1587 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1588 [(set (ResTy QPR:$dst),
1589 (ResTy (IntOp (ResTy QPR:$src1),
1590 (OpTy DPR:$src2),
1591 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1592 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001593
Bob Wilson5bafff32009-06-22 23:27:02 +00001594// Narrowing 3-register intrinsics.
1595class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001596 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001597 Intrinsic IntOp, bit Commutable>
1598 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001599 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001600 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001601 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1602 let isCommutable = Commutable;
1603}
1604
Bob Wilson04d6c282010-08-29 05:57:34 +00001605// Long 3-register operations.
1606class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1607 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001608 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1609 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1610 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1611 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1612 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1613 let isCommutable = Commutable;
1614}
1615class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1616 InstrItinClass itin, string OpcodeStr, string Dt,
1617 ValueType TyQ, ValueType TyD, SDNode OpNode>
1618 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1619 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1620 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1621 [(set QPR:$dst,
1622 (TyQ (OpNode (TyD DPR:$src1),
1623 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1624class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1625 InstrItinClass itin, string OpcodeStr, string Dt,
1626 ValueType TyQ, ValueType TyD, SDNode OpNode>
1627 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1628 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1629 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1630 [(set QPR:$dst,
1631 (TyQ (OpNode (TyD DPR:$src1),
1632 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1633
1634// Long 3-register operations with explicitly extended operands.
1635class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1636 InstrItinClass itin, string OpcodeStr, string Dt,
1637 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1638 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001639 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001640 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1641 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1642 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1643 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1644 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001645}
1646
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001647// Long 3-register intrinsics with explicit extend (VABDL).
1648class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1649 InstrItinClass itin, string OpcodeStr, string Dt,
1650 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1651 bit Commutable>
1652 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1653 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1654 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1655 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1656 (TyD DPR:$src2))))))]> {
1657 let isCommutable = Commutable;
1658}
1659
Bob Wilson5bafff32009-06-22 23:27:02 +00001660// Long 3-register intrinsics.
1661class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001662 InstrItinClass itin, string OpcodeStr, string Dt,
1663 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001664 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001665 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001666 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001667 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1668 let isCommutable = Commutable;
1669}
David Goodwin658ea602009-09-25 18:38:29 +00001670class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001671 string OpcodeStr, string Dt,
1672 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001673 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1674 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1675 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1676 [(set (ResTy QPR:$dst),
1677 (ResTy (IntOp (OpTy DPR:$src1),
1678 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1679 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001680class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1681 InstrItinClass itin, string OpcodeStr, string Dt,
1682 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001683 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1684 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1685 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1686 [(set (ResTy QPR:$dst),
1687 (ResTy (IntOp (OpTy DPR:$src1),
1688 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1689 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001690
Bob Wilson04d6c282010-08-29 05:57:34 +00001691// Wide 3-register operations.
1692class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1693 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1694 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001695 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00001696 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
1697 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
1698 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
1699 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001700 let isCommutable = Commutable;
1701}
1702
1703// Pairwise long 2-register intrinsics, both double- and quad-register.
1704class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001705 bits<2> op17_16, bits<5> op11_7, bit op4,
1706 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001707 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1708 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001709 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001710 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1711class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001712 bits<2> op17_16, bits<5> op11_7, bit op4,
1713 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001714 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1715 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001716 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001717 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1718
1719// Pairwise long 2-register accumulate intrinsics,
1720// both double- and quad-register.
1721// The destination register is also used as the first source operand register.
1722class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001723 bits<2> op17_16, bits<5> op11_7, bit op4,
1724 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001725 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1726 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001727 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
1728 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1729 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001730class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001731 bits<2> op17_16, bits<5> op11_7, bit op4,
1732 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001733 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1734 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001735 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
1736 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1737 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001738
1739// Shift by immediate,
1740// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001741class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001742 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001743 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001744 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001745 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001746 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001747 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001748class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001749 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001750 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001751 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001752 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001753 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001754 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1755
Johnny Chen6c8648b2010-03-17 23:26:50 +00001756// Long shift by immediate.
1757class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1758 string OpcodeStr, string Dt,
1759 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1760 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001761 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001762 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001763 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1764 (i32 imm:$SIMM))))]>;
1765
Bob Wilson5bafff32009-06-22 23:27:02 +00001766// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001767class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001768 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001769 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001770 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001771 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001772 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001773 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1774 (i32 imm:$SIMM))))]>;
1775
1776// Shift right by immediate and accumulate,
1777// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001778class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001779 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001780 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1781 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1782 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1783 [(set DPR:$Vd, (Ty (add DPR:$src1,
1784 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001785class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001786 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001787 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1788 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1789 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1790 [(set QPR:$Vd, (Ty (add QPR:$src1,
1791 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001792
1793// Shift by immediate and insert,
1794// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001795class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001796 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00001797 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1798 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
1799 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1800 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001801class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001802 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00001803 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1804 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
1805 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1806 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001807
1808// Convert, with fractional bits immediate,
1809// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001810class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001811 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001812 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001813 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00001814 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
1815 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
1816 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001817class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001818 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001819 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001820 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00001821 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
1822 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
1823 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001824
1825//===----------------------------------------------------------------------===//
1826// Multiclasses
1827//===----------------------------------------------------------------------===//
1828
Bob Wilson916ac5b2009-10-03 04:44:16 +00001829// Abbreviations used in multiclass suffixes:
1830// Q = quarter int (8 bit) elements
1831// H = half int (16 bit) elements
1832// S = single int (32 bit) elements
1833// D = double int (64 bit) elements
1834
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001835// Neon 2-register vector operations -- for disassembly only.
1836
1837// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001838multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1839 bits<5> op11_7, bit op4, string opc, string Dt,
1840 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001841 // 64-bit vector types.
1842 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1843 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001844 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001845 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1846 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001847 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001848 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1849 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001850 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001851 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1852 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1853 opc, "f32", asm, "", []> {
1854 let Inst{10} = 1; // overwrite F = 1
1855 }
1856
1857 // 128-bit vector types.
1858 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1859 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001860 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001861 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1862 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001863 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001864 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1865 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001866 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001867 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1868 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1869 opc, "f32", asm, "", []> {
1870 let Inst{10} = 1; // overwrite F = 1
1871 }
1872}
1873
Bob Wilson5bafff32009-06-22 23:27:02 +00001874// Neon 3-register vector operations.
1875
1876// First with only element sizes of 8, 16 and 32 bits:
1877multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001878 InstrItinClass itinD16, InstrItinClass itinD32,
1879 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001880 string OpcodeStr, string Dt,
1881 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001882 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001883 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001884 OpcodeStr, !strconcat(Dt, "8"),
1885 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001886 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001887 OpcodeStr, !strconcat(Dt, "16"),
1888 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001889 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001890 OpcodeStr, !strconcat(Dt, "32"),
1891 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001892
1893 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001894 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001895 OpcodeStr, !strconcat(Dt, "8"),
1896 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001897 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001898 OpcodeStr, !strconcat(Dt, "16"),
1899 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001900 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001901 OpcodeStr, !strconcat(Dt, "32"),
1902 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001903}
1904
Evan Chengf81bf152009-11-23 21:57:23 +00001905multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1906 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1907 v4i16, ShOp>;
1908 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001909 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001910 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001911 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001912 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001913 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001914}
1915
Bob Wilson5bafff32009-06-22 23:27:02 +00001916// ....then also with element size 64 bits:
1917multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001918 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001919 string OpcodeStr, string Dt,
1920 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001921 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001922 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001923 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001924 OpcodeStr, !strconcat(Dt, "64"),
1925 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001926 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001927 OpcodeStr, !strconcat(Dt, "64"),
1928 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001929}
1930
1931
Bob Wilson973a0742010-08-30 20:02:30 +00001932// Neon Narrowing 2-register vector operations,
1933// source operand element sizes of 16, 32 and 64 bits:
1934multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1935 bits<5> op11_7, bit op6, bit op4,
1936 InstrItinClass itin, string OpcodeStr, string Dt,
1937 SDNode OpNode> {
1938 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
1939 itin, OpcodeStr, !strconcat(Dt, "16"),
1940 v8i8, v8i16, OpNode>;
1941 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
1942 itin, OpcodeStr, !strconcat(Dt, "32"),
1943 v4i16, v4i32, OpNode>;
1944 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
1945 itin, OpcodeStr, !strconcat(Dt, "64"),
1946 v2i32, v2i64, OpNode>;
1947}
1948
Bob Wilson5bafff32009-06-22 23:27:02 +00001949// Neon Narrowing 2-register vector intrinsics,
1950// source operand element sizes of 16, 32 and 64 bits:
1951multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001952 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001953 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001954 Intrinsic IntOp> {
1955 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001956 itin, OpcodeStr, !strconcat(Dt, "16"),
1957 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001958 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001959 itin, OpcodeStr, !strconcat(Dt, "32"),
1960 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001961 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001962 itin, OpcodeStr, !strconcat(Dt, "64"),
1963 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001964}
1965
1966
1967// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1968// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001969multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1970 string OpcodeStr, string Dt, SDNode OpNode> {
1971 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1972 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1973 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1974 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1975 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1976 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001977}
1978
1979
1980// Neon 3-register vector intrinsics.
1981
1982// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001983multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001984 InstrItinClass itinD16, InstrItinClass itinD32,
1985 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001986 string OpcodeStr, string Dt,
1987 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001988 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001989 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001990 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001991 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001992 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001993 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001994 v2i32, v2i32, IntOp, Commutable>;
1995
1996 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001997 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001998 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001999 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002000 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002001 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002002 v4i32, v4i32, IntOp, Commutable>;
2003}
Owen Anderson3557d002010-10-26 20:56:57 +00002004multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2005 InstrItinClass itinD16, InstrItinClass itinD32,
2006 InstrItinClass itinQ16, InstrItinClass itinQ32,
2007 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002008 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002009 // 64-bit vector types.
2010 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2011 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002012 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002013 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2014 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002015 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002016
2017 // 128-bit vector types.
2018 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2019 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002020 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002021 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2022 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002023 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002024}
Bob Wilson5bafff32009-06-22 23:27:02 +00002025
David Goodwin658ea602009-09-25 18:38:29 +00002026multiclass N3VIntSL_HS<bits<4> op11_8,
2027 InstrItinClass itinD16, InstrItinClass itinD32,
2028 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002029 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002030 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002031 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002032 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002033 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002034 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002035 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002036 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002037 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002038}
2039
Bob Wilson5bafff32009-06-22 23:27:02 +00002040// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002041multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002042 InstrItinClass itinD16, InstrItinClass itinD32,
2043 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002044 string OpcodeStr, string Dt,
2045 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002046 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002047 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002048 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002049 OpcodeStr, !strconcat(Dt, "8"),
2050 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002051 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002052 OpcodeStr, !strconcat(Dt, "8"),
2053 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002054}
Owen Anderson3557d002010-10-26 20:56:57 +00002055multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2056 InstrItinClass itinD16, InstrItinClass itinD32,
2057 InstrItinClass itinQ16, InstrItinClass itinQ32,
2058 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002059 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002060 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002061 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002062 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2063 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002064 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002065 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2066 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002067 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002068}
2069
Bob Wilson5bafff32009-06-22 23:27:02 +00002070
2071// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002072multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002073 InstrItinClass itinD16, InstrItinClass itinD32,
2074 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002075 string OpcodeStr, string Dt,
2076 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002077 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002078 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002079 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002080 OpcodeStr, !strconcat(Dt, "64"),
2081 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002082 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002083 OpcodeStr, !strconcat(Dt, "64"),
2084 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002085}
Owen Anderson3557d002010-10-26 20:56:57 +00002086multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2087 InstrItinClass itinD16, InstrItinClass itinD32,
2088 InstrItinClass itinQ16, InstrItinClass itinQ32,
2089 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002090 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002091 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002092 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002093 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2094 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002095 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002096 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2097 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002098 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002099}
Bob Wilson5bafff32009-06-22 23:27:02 +00002100
Bob Wilson5bafff32009-06-22 23:27:02 +00002101// Neon Narrowing 3-register vector intrinsics,
2102// source operand element sizes of 16, 32 and 64 bits:
2103multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002104 string OpcodeStr, string Dt,
2105 Intrinsic IntOp, bit Commutable = 0> {
2106 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2107 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002108 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002109 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2110 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002111 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002112 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2113 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002114 v2i32, v2i64, IntOp, Commutable>;
2115}
2116
2117
Bob Wilson04d6c282010-08-29 05:57:34 +00002118// Neon Long 3-register vector operations.
2119
2120multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2121 InstrItinClass itin16, InstrItinClass itin32,
2122 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002123 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002124 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2125 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002126 v8i16, v8i8, OpNode, Commutable>;
2127 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2128 OpcodeStr, !strconcat(Dt, "16"),
2129 v4i32, v4i16, OpNode, Commutable>;
2130 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2131 OpcodeStr, !strconcat(Dt, "32"),
2132 v2i64, v2i32, OpNode, Commutable>;
2133}
2134
2135multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2136 InstrItinClass itin, string OpcodeStr, string Dt,
2137 SDNode OpNode> {
2138 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2139 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2140 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2141 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2142}
2143
2144multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2145 InstrItinClass itin16, InstrItinClass itin32,
2146 string OpcodeStr, string Dt,
2147 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2148 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2149 OpcodeStr, !strconcat(Dt, "8"),
2150 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2151 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2152 OpcodeStr, !strconcat(Dt, "16"),
2153 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2154 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2155 OpcodeStr, !strconcat(Dt, "32"),
2156 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002157}
2158
Bob Wilson5bafff32009-06-22 23:27:02 +00002159// Neon Long 3-register vector intrinsics.
2160
2161// First with only element sizes of 16 and 32 bits:
2162multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002163 InstrItinClass itin16, InstrItinClass itin32,
2164 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002165 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002166 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002167 OpcodeStr, !strconcat(Dt, "16"),
2168 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002169 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002170 OpcodeStr, !strconcat(Dt, "32"),
2171 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002172}
2173
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002174multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002175 InstrItinClass itin, string OpcodeStr, string Dt,
2176 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002177 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002178 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002179 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002180 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002181}
2182
Bob Wilson5bafff32009-06-22 23:27:02 +00002183// ....then also with element size of 8 bits:
2184multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002185 InstrItinClass itin16, InstrItinClass itin32,
2186 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002187 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002188 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002189 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002190 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002191 OpcodeStr, !strconcat(Dt, "8"),
2192 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002193}
2194
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002195// ....with explicit extend (VABDL).
2196multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2197 InstrItinClass itin, string OpcodeStr, string Dt,
2198 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2199 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2200 OpcodeStr, !strconcat(Dt, "8"),
2201 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2202 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2203 OpcodeStr, !strconcat(Dt, "16"),
2204 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2205 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2206 OpcodeStr, !strconcat(Dt, "32"),
2207 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2208}
2209
Bob Wilson5bafff32009-06-22 23:27:02 +00002210
2211// Neon Wide 3-register vector intrinsics,
2212// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002213multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2214 string OpcodeStr, string Dt,
2215 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2216 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2217 OpcodeStr, !strconcat(Dt, "8"),
2218 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2219 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2220 OpcodeStr, !strconcat(Dt, "16"),
2221 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2222 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2223 OpcodeStr, !strconcat(Dt, "32"),
2224 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002225}
2226
2227
2228// Neon Multiply-Op vector operations,
2229// element sizes of 8, 16 and 32 bits:
2230multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002231 InstrItinClass itinD16, InstrItinClass itinD32,
2232 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002233 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002234 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002235 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002236 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002237 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002238 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002239 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002240 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002241
2242 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002243 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002244 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002245 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002246 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002247 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002248 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002249}
2250
David Goodwin658ea602009-09-25 18:38:29 +00002251multiclass N3VMulOpSL_HS<bits<4> op11_8,
2252 InstrItinClass itinD16, InstrItinClass itinD32,
2253 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002254 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002255 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002256 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002257 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002258 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002259 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002260 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2261 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002262 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002263 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2264 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002265}
Bob Wilson5bafff32009-06-22 23:27:02 +00002266
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002267// Neon Intrinsic-Op vector operations,
2268// element sizes of 8, 16 and 32 bits:
2269multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2270 InstrItinClass itinD, InstrItinClass itinQ,
2271 string OpcodeStr, string Dt, Intrinsic IntOp,
2272 SDNode OpNode> {
2273 // 64-bit vector types.
2274 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2275 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2276 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2277 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2278 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2279 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2280
2281 // 128-bit vector types.
2282 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2283 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2284 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2285 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2286 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2287 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2288}
2289
Bob Wilson5bafff32009-06-22 23:27:02 +00002290// Neon 3-argument intrinsics,
2291// element sizes of 8, 16 and 32 bits:
2292multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002293 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002294 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002295 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002296 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002297 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002298 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002299 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002300 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002301 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002302
2303 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002304 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002305 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002306 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002307 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002308 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002309 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002310}
2311
2312
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002313// Neon Long Multiply-Op vector operations,
2314// element sizes of 8, 16 and 32 bits:
2315multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2316 InstrItinClass itin16, InstrItinClass itin32,
2317 string OpcodeStr, string Dt, SDNode MulOp,
2318 SDNode OpNode> {
2319 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2320 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2321 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2322 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2323 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2324 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2325}
2326
2327multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2328 string Dt, SDNode MulOp, SDNode OpNode> {
2329 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2330 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2331 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2332 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2333}
2334
2335
Bob Wilson5bafff32009-06-22 23:27:02 +00002336// Neon Long 3-argument intrinsics.
2337
2338// First with only element sizes of 16 and 32 bits:
2339multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002340 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002341 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002342 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002343 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002344 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002345 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002346}
2347
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002348multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002349 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002350 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002351 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002352 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002353 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002354}
2355
Bob Wilson5bafff32009-06-22 23:27:02 +00002356// ....then also with element size of 8 bits:
2357multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002358 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002359 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002360 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2361 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002362 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002363}
2364
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002365// ....with explicit extend (VABAL).
2366multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2367 InstrItinClass itin, string OpcodeStr, string Dt,
2368 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2369 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2370 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2371 IntOp, ExtOp, OpNode>;
2372 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2373 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2374 IntOp, ExtOp, OpNode>;
2375 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2376 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2377 IntOp, ExtOp, OpNode>;
2378}
2379
Bob Wilson5bafff32009-06-22 23:27:02 +00002380
2381// Neon 2-register vector intrinsics,
2382// element sizes of 8, 16 and 32 bits:
2383multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002384 bits<5> op11_7, bit op4,
2385 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002386 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002387 // 64-bit vector types.
2388 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002389 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002390 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002391 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002392 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002393 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002394
2395 // 128-bit vector types.
2396 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002397 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002398 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002399 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002400 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002401 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002402}
2403
2404
2405// Neon Pairwise long 2-register intrinsics,
2406// element sizes of 8, 16 and 32 bits:
2407multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2408 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002409 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002410 // 64-bit vector types.
2411 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002412 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002413 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002414 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002415 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002416 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002417
2418 // 128-bit vector types.
2419 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002420 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002421 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002422 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002423 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002424 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002425}
2426
2427
2428// Neon Pairwise long 2-register accumulate intrinsics,
2429// element sizes of 8, 16 and 32 bits:
2430multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2431 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002432 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002433 // 64-bit vector types.
2434 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002435 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002436 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002437 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002438 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002439 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002440
2441 // 128-bit vector types.
2442 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002443 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002444 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002445 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002446 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002447 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002448}
2449
2450
2451// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002452// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002453// element sizes of 8, 16, 32 and 64 bits:
2454multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002455 InstrItinClass itin, string OpcodeStr, string Dt,
2456 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002457 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002458 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002459 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002460 let Inst{21-19} = 0b001; // imm6 = 001xxx
2461 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002462 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002463 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002464 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2465 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002466 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002467 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002468 let Inst{21} = 0b1; // imm6 = 1xxxxx
2469 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002470 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002471 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002472 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002473
2474 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002475 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002476 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002477 let Inst{21-19} = 0b001; // imm6 = 001xxx
2478 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002479 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002480 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002481 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2482 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002483 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002484 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002485 let Inst{21} = 0b1; // imm6 = 1xxxxx
2486 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002487 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002488 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002489 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002490}
2491
Bob Wilson5bafff32009-06-22 23:27:02 +00002492// Neon Shift-Accumulate vector operations,
2493// element sizes of 8, 16, 32 and 64 bits:
2494multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002495 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002496 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002497 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002498 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002499 let Inst{21-19} = 0b001; // imm6 = 001xxx
2500 }
2501 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002502 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002503 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2504 }
2505 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002506 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002507 let Inst{21} = 0b1; // imm6 = 1xxxxx
2508 }
2509 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002510 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002511 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002512
2513 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002514 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002515 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002516 let Inst{21-19} = 0b001; // imm6 = 001xxx
2517 }
2518 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002519 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002520 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2521 }
2522 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002523 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002524 let Inst{21} = 0b1; // imm6 = 1xxxxx
2525 }
2526 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002527 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002528 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002529}
2530
2531
2532// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002533// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002534// element sizes of 8, 16, 32 and 64 bits:
2535multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002536 string OpcodeStr, SDNode ShOp,
2537 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002538 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002539 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002540 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002541 let Inst{21-19} = 0b001; // imm6 = 001xxx
2542 }
2543 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002544 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002545 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2546 }
2547 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002548 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002549 let Inst{21} = 0b1; // imm6 = 1xxxxx
2550 }
2551 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002552 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002553 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002554
2555 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002556 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002557 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002558 let Inst{21-19} = 0b001; // imm6 = 001xxx
2559 }
2560 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002561 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002562 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2563 }
2564 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002565 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002566 let Inst{21} = 0b1; // imm6 = 1xxxxx
2567 }
2568 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002569 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002570 // imm6 = xxxxxx
2571}
2572
2573// Neon Shift Long operations,
2574// element sizes of 8, 16, 32 bits:
2575multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002576 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002577 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002578 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002579 let Inst{21-19} = 0b001; // imm6 = 001xxx
2580 }
2581 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002582 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002583 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2584 }
2585 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002586 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002587 let Inst{21} = 0b1; // imm6 = 1xxxxx
2588 }
2589}
2590
2591// Neon Shift Narrow operations,
2592// element sizes of 16, 32, 64 bits:
2593multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002594 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002595 SDNode OpNode> {
2596 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002597 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002598 let Inst{21-19} = 0b001; // imm6 = 001xxx
2599 }
2600 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002601 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002602 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2603 }
2604 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002605 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002606 let Inst{21} = 0b1; // imm6 = 1xxxxx
2607 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002608}
2609
2610//===----------------------------------------------------------------------===//
2611// Instruction Definitions.
2612//===----------------------------------------------------------------------===//
2613
2614// Vector Add Operations.
2615
2616// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002617defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002618 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002619def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002620 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002621def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002622 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002623// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002624defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2625 "vaddl", "s", add, sext, 1>;
2626defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2627 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002628// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002629defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2630defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002631// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002632defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2633 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2634 "vhadd", "s", int_arm_neon_vhadds, 1>;
2635defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2636 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2637 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002638// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002639defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2640 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2641 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2642defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2643 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2644 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002645// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002646defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2647 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2648 "vqadd", "s", int_arm_neon_vqadds, 1>;
2649defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2650 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2651 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002653defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2654 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002655// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002656defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2657 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002658
2659// Vector Multiply Operations.
2660
2661// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002662defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002663 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002664def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2665 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2666def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2667 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002668def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002669 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002670def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002671 v4f32, v4f32, fmul, 1>;
2672defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2673def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2674def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2675 v2f32, fmul>;
2676
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002677def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2678 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2679 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2680 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002681 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002682 (SubReg_i16_lane imm:$lane)))>;
2683def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2684 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2685 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2686 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002687 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002688 (SubReg_i32_lane imm:$lane)))>;
2689def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2690 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2691 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2692 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002693 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002694 (SubReg_i32_lane imm:$lane)))>;
2695
Bob Wilson5bafff32009-06-22 23:27:02 +00002696// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002697defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002698 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002699 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002700defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2701 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002702 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002703def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002704 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2705 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002706 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2707 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002708 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002709 (SubReg_i16_lane imm:$lane)))>;
2710def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002711 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2712 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002713 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2714 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002715 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002716 (SubReg_i32_lane imm:$lane)))>;
2717
Bob Wilson5bafff32009-06-22 23:27:02 +00002718// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002719defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2720 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002721 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002722defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2723 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002724 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002725def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002726 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2727 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002728 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2729 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002730 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002731 (SubReg_i16_lane imm:$lane)))>;
2732def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002733 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2734 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002735 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2736 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002737 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002738 (SubReg_i32_lane imm:$lane)))>;
2739
Bob Wilson5bafff32009-06-22 23:27:02 +00002740// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002741defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2742 "vmull", "s", NEONvmulls, 1>;
2743defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2744 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002745def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002746 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002747defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2748defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002749
Bob Wilson5bafff32009-06-22 23:27:02 +00002750// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002751defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2752 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2753defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2754 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002755
2756// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2757
2758// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002759defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002760 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2761def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002762 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002763def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002764 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002765defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002766 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2767def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002768 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002769def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002770 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002771
2772def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002773 (mul (v8i16 QPR:$src2),
2774 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2775 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002776 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002777 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002778 (SubReg_i16_lane imm:$lane)))>;
2779
2780def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002781 (mul (v4i32 QPR:$src2),
2782 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2783 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002784 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002785 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002786 (SubReg_i32_lane imm:$lane)))>;
2787
2788def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002789 (fmul (v4f32 QPR:$src2),
2790 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002791 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2792 (v4f32 QPR:$src2),
2793 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002794 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002795 (SubReg_i32_lane imm:$lane)))>;
2796
Bob Wilson5bafff32009-06-22 23:27:02 +00002797// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002798defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2799 "vmlal", "s", NEONvmulls, add>;
2800defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2801 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002802
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002803defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2804defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002805
Bob Wilson5bafff32009-06-22 23:27:02 +00002806// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002807defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002808 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002809defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002810
Bob Wilson5bafff32009-06-22 23:27:02 +00002811// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002812defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002813 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2814def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002815 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002816def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002817 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002818defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002819 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2820def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002821 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002822def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002823 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002824
2825def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002826 (mul (v8i16 QPR:$src2),
2827 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2828 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002829 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002830 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002831 (SubReg_i16_lane imm:$lane)))>;
2832
2833def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002834 (mul (v4i32 QPR:$src2),
2835 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2836 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002837 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002838 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002839 (SubReg_i32_lane imm:$lane)))>;
2840
2841def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002842 (fmul (v4f32 QPR:$src2),
2843 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2844 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002845 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002846 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002847 (SubReg_i32_lane imm:$lane)))>;
2848
Bob Wilson5bafff32009-06-22 23:27:02 +00002849// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002850defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2851 "vmlsl", "s", NEONvmulls, sub>;
2852defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2853 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002854
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002855defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
2856defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002857
Bob Wilson5bafff32009-06-22 23:27:02 +00002858// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002859defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002860 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002861defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002862
2863// Vector Subtract Operations.
2864
2865// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002866defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002867 "vsub", "i", sub, 0>;
2868def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002869 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002870def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002871 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002872// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002873defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2874 "vsubl", "s", sub, sext, 0>;
2875defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2876 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002877// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002878defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
2879defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002880// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002881defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002882 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002883 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002884defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002885 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002886 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002887// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002888defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002889 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002890 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002891defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002892 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002893 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002894// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002895defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2896 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002897// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002898defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2899 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002900
2901// Vector Comparisons.
2902
2903// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002904defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2905 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002906def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002907 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002908def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002909 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002910// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002911defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002912 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002913
Bob Wilson5bafff32009-06-22 23:27:02 +00002914// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002915defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2916 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2917defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2918 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002919def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2920 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002921def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002922 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002923// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00002924// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002925defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2926 "$dst, $src, #0">;
2927// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00002928// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002929defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2930 "$dst, $src, #0">;
2931
Bob Wilson5bafff32009-06-22 23:27:02 +00002932// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002933defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2934 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2935defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2936 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002937def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002938 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002939def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002940 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002941// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00002942// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002943defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2944 "$dst, $src, #0">;
2945// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00002946// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002947defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2948 "$dst, $src, #0">;
2949
Bob Wilson5bafff32009-06-22 23:27:02 +00002950// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002951def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2952 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2953def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2954 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002955// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002956def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2957 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2958def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2959 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002960// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002961defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002962 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002963
2964// Vector Bitwise Operations.
2965
Bob Wilsoncba270d2010-07-13 21:16:48 +00002966def vnotd : PatFrag<(ops node:$in),
2967 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2968def vnotq : PatFrag<(ops node:$in),
2969 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002970
2971
Bob Wilson5bafff32009-06-22 23:27:02 +00002972// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002973def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2974 v2i32, v2i32, and, 1>;
2975def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2976 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002977
2978// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002979def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2980 v2i32, v2i32, xor, 1>;
2981def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2982 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002983
2984// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002985def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2986 v2i32, v2i32, or, 1>;
2987def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2988 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002989
2990// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002991def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002992 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2993 "vbic", "$dst, $src1, $src2", "",
2994 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002995 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002996def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002997 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2998 "vbic", "$dst, $src1, $src2", "",
2999 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003000 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003001
3002// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003003def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003004 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3005 "vorn", "$dst, $src1, $src2", "",
3006 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003007 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003008def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003009 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3010 "vorn", "$dst, $src1, $src2", "",
3011 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003012 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003013
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003014// VMVN : Vector Bitwise NOT (Immediate)
3015
3016let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003017
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003018def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3019 (ins nModImm:$SIMM), IIC_VMOVImm,
3020 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003021 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3022 let Inst{9} = SIMM{9};
3023}
3024
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003025def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3026 (ins nModImm:$SIMM), IIC_VMOVImm,
3027 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003028 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3029 let Inst{9} = SIMM{9};
3030}
3031
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003032def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3033 (ins nModImm:$SIMM), IIC_VMOVImm,
3034 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003035 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3036 let Inst{11-8} = SIMM{11-8};
3037}
3038
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003039def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3040 (ins nModImm:$SIMM), IIC_VMOVImm,
3041 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003042 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3043 let Inst{11-8} = SIMM{11-8};
3044}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003045}
3046
Bob Wilson5bafff32009-06-22 23:27:02 +00003047// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003048def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003049 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003050 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003051 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003052def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003053 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003054 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003055 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3056def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3057def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003058
3059// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003060def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3061 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003062 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003063 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3064 [(set DPR:$Vd,
3065 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3066 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3067def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3068 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003069 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003070 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3071 [(set QPR:$Vd,
3072 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3073 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003074
3075// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003076// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003077// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003078def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003079 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003080 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003081 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003082 [/* For disassembly only; pattern left blank */]>;
3083def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003084 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003085 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003086 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003087 [/* For disassembly only; pattern left blank */]>;
3088
Bob Wilson5bafff32009-06-22 23:27:02 +00003089// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003090// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003091// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003092def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003093 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003094 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003095 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003096 [/* For disassembly only; pattern left blank */]>;
3097def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003098 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003099 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003100 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003101 [/* For disassembly only; pattern left blank */]>;
3102
3103// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003104// for equivalent operations with different register constraints; it just
3105// inserts copies.
3106
3107// Vector Absolute Differences.
3108
3109// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003110defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003111 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003112 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003113defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003114 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003115 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003116def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003117 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003118def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003119 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003120
3121// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003122defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3123 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3124defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3125 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003126
3127// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003128defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3129 "vaba", "s", int_arm_neon_vabds, add>;
3130defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3131 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003132
3133// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003134defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3135 "vabal", "s", int_arm_neon_vabds, zext, add>;
3136defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3137 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003138
3139// Vector Maximum and Minimum.
3140
3141// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003142defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003143 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003144 "vmax", "s", int_arm_neon_vmaxs, 1>;
3145defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003146 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003147 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003148def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3149 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003150 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003151def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3152 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003153 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3154
3155// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003156defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3157 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3158 "vmin", "s", int_arm_neon_vmins, 1>;
3159defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3160 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3161 "vmin", "u", int_arm_neon_vminu, 1>;
3162def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3163 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003164 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003165def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3166 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003167 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003168
3169// Vector Pairwise Operations.
3170
3171// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003172def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3173 "vpadd", "i8",
3174 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3175def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3176 "vpadd", "i16",
3177 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3178def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3179 "vpadd", "i32",
3180 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003181def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003182 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003183 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003184
3185// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003186defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003187 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003188defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003189 int_arm_neon_vpaddlu>;
3190
3191// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003192defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003193 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003194defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003195 int_arm_neon_vpadalu>;
3196
3197// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003198def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003199 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003200def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003201 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003202def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003203 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003204def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003205 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003206def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003207 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003208def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003209 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003210def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003211 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003212
3213// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003214def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003215 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003216def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003217 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003218def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003219 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003220def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003221 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003222def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003223 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003224def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003225 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003226def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003227 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003228
3229// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3230
3231// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003232def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003233 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003234 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003235def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003236 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003237 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003238def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003239 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003240 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003241def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003242 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003243 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003244
3245// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003246def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003247 IIC_VRECSD, "vrecps", "f32",
3248 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003249def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003250 IIC_VRECSQ, "vrecps", "f32",
3251 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003252
3253// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003254def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003255 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003256 v2i32, v2i32, int_arm_neon_vrsqrte>;
3257def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003258 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003259 v4i32, v4i32, int_arm_neon_vrsqrte>;
3260def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003261 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003262 v2f32, v2f32, int_arm_neon_vrsqrte>;
3263def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003264 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003265 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003266
3267// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003268def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003269 IIC_VRECSD, "vrsqrts", "f32",
3270 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003271def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003272 IIC_VRECSQ, "vrsqrts", "f32",
3273 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003274
3275// Vector Shifts.
3276
3277// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003278defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003279 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003280 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003281defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003282 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003283 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003284// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003285defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3286 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003287// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003288defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3289 N2RegVShRFrm>;
3290defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3291 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003292
3293// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003294defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3295defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003296
3297// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003298class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003299 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003300 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003301 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3302 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003303 let Inst{21-16} = op21_16;
3304}
Evan Chengf81bf152009-11-23 21:57:23 +00003305def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003306 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003307def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003308 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003309def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003310 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003311
3312// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003313defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003314 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003315
3316// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003317defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003318 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003319 "vrshl", "s", int_arm_neon_vrshifts>;
3320defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003321 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003322 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003323// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003324defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3325 N2RegVShRFrm>;
3326defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3327 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003328
3329// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003330defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003331 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003332
3333// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003334defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003335 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003336 "vqshl", "s", int_arm_neon_vqshifts>;
3337defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003338 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003339 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003340// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003341defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3342 N2RegVShLFrm>;
3343defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3344 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003345// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003346defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3347 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003348
3349// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003350defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003351 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003352defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003353 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003354
3355// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003356defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003357 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003358
3359// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003360defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003361 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003362 "vqrshl", "s", int_arm_neon_vqrshifts>;
3363defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003364 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003365 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003366
3367// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003368defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003369 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003370defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003371 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003372
3373// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003374defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003375 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003376
3377// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003378defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3379defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003380// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003381defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3382defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003383
3384// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003385defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003386// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003387defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003388
3389// Vector Absolute and Saturating Absolute.
3390
3391// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003392defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003393 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003394 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003395def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003396 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003397 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003398def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003399 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003400 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003401
3402// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003403defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003404 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003405 int_arm_neon_vqabs>;
3406
3407// Vector Negate.
3408
Bob Wilsoncba270d2010-07-13 21:16:48 +00003409def vnegd : PatFrag<(ops node:$in),
3410 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3411def vnegq : PatFrag<(ops node:$in),
3412 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003413
Evan Chengf81bf152009-11-23 21:57:23 +00003414class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003415 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003416 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003417 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003418class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003419 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003420 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003421 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003422
Chris Lattner0a00ed92010-03-28 08:39:10 +00003423// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003424def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3425def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3426def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3427def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3428def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3429def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003430
3431// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003432def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003433 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003434 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003435 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3436def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003437 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003438 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003439 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3440
Bob Wilsoncba270d2010-07-13 21:16:48 +00003441def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3442def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3443def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3444def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3445def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3446def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003447
3448// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003449defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003450 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003451 int_arm_neon_vqneg>;
3452
3453// Vector Bit Counting Operations.
3454
3455// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003456defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003457 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003458 int_arm_neon_vcls>;
3459// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003460defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003461 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003462 int_arm_neon_vclz>;
3463// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003464def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003465 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003466 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003467def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003468 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003469 v16i8, v16i8, int_arm_neon_vcnt>;
3470
Johnny Chend8836042010-02-24 20:06:07 +00003471// Vector Swap -- for disassembly only.
3472def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3473 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3474 "vswp", "$dst, $src", "", []>;
3475def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3476 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3477 "vswp", "$dst, $src", "", []>;
3478
Bob Wilson5bafff32009-06-22 23:27:02 +00003479// Vector Move Operations.
3480
3481// VMOV : Vector Move (Register)
3482
Evan Cheng020cc1b2010-05-13 00:16:46 +00003483let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003484def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003485 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003486def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003487 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003488
Evan Cheng22c687b2010-05-14 02:13:41 +00003489// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003490// be expanded after register allocation is completed.
3491def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003492 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003493
3494def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003495 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003496} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003497
Bob Wilson5bafff32009-06-22 23:27:02 +00003498// VMOV : Vector Move (Immediate)
3499
Evan Cheng47006be2010-05-17 21:54:50 +00003500let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003501def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003502 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003503 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003504 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003505def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003506 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003507 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003508 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003509
Bob Wilson1a913ed2010-06-11 21:34:50 +00003510def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3511 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003512 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003513 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3514 let Inst{9} = SIMM{9};
3515}
3516
Bob Wilson1a913ed2010-06-11 21:34:50 +00003517def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3518 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003519 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003520 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3521 let Inst{9} = SIMM{9};
3522}
Bob Wilson5bafff32009-06-22 23:27:02 +00003523
Bob Wilson046afdb2010-07-14 06:30:44 +00003524def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003525 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003526 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003527 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3528 let Inst{11-8} = SIMM{11-8};
3529}
3530
Bob Wilson046afdb2010-07-14 06:30:44 +00003531def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003532 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003533 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003534 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3535 let Inst{11-8} = SIMM{11-8};
3536}
Bob Wilson5bafff32009-06-22 23:27:02 +00003537
3538def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003539 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003540 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003541 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003542def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003543 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003544 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003545 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003546} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003547
3548// VMOV : Vector Get Lane (move scalar to ARM core register)
3549
Johnny Chen131c4a52009-11-23 17:48:17 +00003550def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003551 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3552 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3553 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3554 imm:$lane))]> {
3555 let Inst{21} = lane{2};
3556 let Inst{6-5} = lane{1-0};
3557}
Johnny Chen131c4a52009-11-23 17:48:17 +00003558def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003559 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3560 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3561 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3562 imm:$lane))]> {
3563 let Inst{21} = lane{1};
3564 let Inst{6} = lane{0};
3565}
Johnny Chen131c4a52009-11-23 17:48:17 +00003566def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003567 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3568 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3569 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3570 imm:$lane))]> {
3571 let Inst{21} = lane{2};
3572 let Inst{6-5} = lane{1-0};
3573}
Johnny Chen131c4a52009-11-23 17:48:17 +00003574def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003575 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3576 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3577 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3578 imm:$lane))]> {
3579 let Inst{21} = lane{1};
3580 let Inst{6} = lane{0};
3581}
Johnny Chen131c4a52009-11-23 17:48:17 +00003582def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00003583 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3584 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3585 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3586 imm:$lane))]> {
3587 let Inst{21} = lane{0};
3588}
Bob Wilson5bafff32009-06-22 23:27:02 +00003589// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3590def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3591 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003592 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003593 (SubReg_i8_lane imm:$lane))>;
3594def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3595 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003596 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003597 (SubReg_i16_lane imm:$lane))>;
3598def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3599 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003600 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003601 (SubReg_i8_lane imm:$lane))>;
3602def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3603 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003604 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003605 (SubReg_i16_lane imm:$lane))>;
3606def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3607 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003608 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003609 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003610def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003611 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003612 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003613def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003614 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003615 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003616//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003617// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003618def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003619 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003620
3621
3622// VMOV : Vector Set Lane (move ARM core register to scalar)
3623
Owen Andersond2fbdb72010-10-27 21:28:09 +00003624let Constraints = "$src1 = $V" in {
3625def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
3626 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3627 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
3628 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
3629 GPR:$R, imm:$lane))]> {
3630 let Inst{21} = lane{2};
3631 let Inst{6-5} = lane{1-0};
3632}
3633def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
3634 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3635 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
3636 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
3637 GPR:$R, imm:$lane))]> {
3638 let Inst{21} = lane{1};
3639 let Inst{6} = lane{0};
3640}
3641def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
3642 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3643 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
3644 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
3645 GPR:$R, imm:$lane))]> {
3646 let Inst{21} = lane{0};
3647}
Bob Wilson5bafff32009-06-22 23:27:02 +00003648}
3649def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3650 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003651 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003652 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003653 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003654 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003655def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3656 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003657 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003658 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003659 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003660 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003661def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3662 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003663 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003664 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003665 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003666 (DSubReg_i32_reg imm:$lane)))>;
3667
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003668def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003669 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3670 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003671def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003672 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3673 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003674
3675//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003676// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003677def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003678 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003679
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003680def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003681 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003682def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003683 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003684def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003685 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003686
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003687def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3688 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3689def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3690 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3691def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3692 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3693
3694def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3695 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3696 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003697 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003698def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3699 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3700 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003701 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003702def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3703 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3704 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003705 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003706
Bob Wilson5bafff32009-06-22 23:27:02 +00003707// VDUP : Vector Duplicate (from ARM core register to all elements)
3708
Evan Chengf81bf152009-11-23 21:57:23 +00003709class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003710 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003711 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003712 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003713class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003714 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003715 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003716 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003717
Evan Chengf81bf152009-11-23 21:57:23 +00003718def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3719def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3720def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3721def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3722def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3723def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003724
3725def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003726 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003727 [(set DPR:$dst, (v2f32 (NEONvdup
3728 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003729def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003730 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003731 [(set QPR:$dst, (v4f32 (NEONvdup
3732 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003733
3734// VDUP : Vector Duplicate Lane (from scalar to all elements)
3735
Johnny Chene4614f72010-03-25 17:01:27 +00003736class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3737 ValueType Ty>
3738 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3739 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3740 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003741
Johnny Chene4614f72010-03-25 17:01:27 +00003742class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003743 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003744 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00003745 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00003746 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3747 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003748
Bob Wilson507df402009-10-21 02:15:46 +00003749// Inst{19-16} is partially specified depending on the element size.
3750
Owen Andersonf587a932010-10-27 19:25:54 +00003751def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
3752 let Inst{19-17} = lane{2-0};
3753}
3754def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
3755 let Inst{19-18} = lane{1-0};
3756}
3757def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
3758 let Inst{19} = lane{0};
3759}
3760def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
3761 let Inst{19} = lane{0};
3762}
3763def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
3764 let Inst{19-17} = lane{2-0};
3765}
3766def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
3767 let Inst{19-18} = lane{1-0};
3768}
3769def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
3770 let Inst{19} = lane{0};
3771}
3772def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
3773 let Inst{19} = lane{0};
3774}
Bob Wilson5bafff32009-06-22 23:27:02 +00003775
Bob Wilson0ce37102009-08-14 05:08:32 +00003776def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3777 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3778 (DSubReg_i8_reg imm:$lane))),
3779 (SubReg_i8_lane imm:$lane)))>;
3780def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3781 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3782 (DSubReg_i16_reg imm:$lane))),
3783 (SubReg_i16_lane imm:$lane)))>;
3784def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3785 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3786 (DSubReg_i32_reg imm:$lane))),
3787 (SubReg_i32_lane imm:$lane)))>;
3788def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3789 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3790 (DSubReg_i32_reg imm:$lane))),
3791 (SubReg_i32_lane imm:$lane)))>;
3792
Jim Grosbach65dc3032010-10-06 21:16:16 +00003793def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003794 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00003795def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003796 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003797
Bob Wilson5bafff32009-06-22 23:27:02 +00003798// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00003799defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00003800 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003801// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003802defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3803 "vqmovn", "s", int_arm_neon_vqmovns>;
3804defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3805 "vqmovn", "u", int_arm_neon_vqmovnu>;
3806defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3807 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003808// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003809defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3810defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003811
3812// Vector Conversions.
3813
Johnny Chen9e088762010-03-17 17:52:21 +00003814// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003815def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3816 v2i32, v2f32, fp_to_sint>;
3817def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3818 v2i32, v2f32, fp_to_uint>;
3819def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3820 v2f32, v2i32, sint_to_fp>;
3821def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3822 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003823
Johnny Chen6c8648b2010-03-17 23:26:50 +00003824def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3825 v4i32, v4f32, fp_to_sint>;
3826def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3827 v4i32, v4f32, fp_to_uint>;
3828def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3829 v4f32, v4i32, sint_to_fp>;
3830def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3831 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003832
3833// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003834def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003835 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003836def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003837 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003838def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003839 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003840def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003841 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3842
Evan Chengf81bf152009-11-23 21:57:23 +00003843def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003844 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003845def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003846 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003847def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003848 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003849def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003850 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3851
Bob Wilsond8e17572009-08-12 22:31:50 +00003852// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003853
3854// VREV64 : Vector Reverse elements within 64-bit doublewords
3855
Evan Chengf81bf152009-11-23 21:57:23 +00003856class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003857 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003858 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003859 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003860 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003861class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003862 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003863 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003864 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003865 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003866
Evan Chengf81bf152009-11-23 21:57:23 +00003867def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3868def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3869def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3870def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003871
Evan Chengf81bf152009-11-23 21:57:23 +00003872def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3873def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3874def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3875def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003876
3877// VREV32 : Vector Reverse elements within 32-bit words
3878
Evan Chengf81bf152009-11-23 21:57:23 +00003879class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003880 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003881 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003882 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003883 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003884class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003885 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003886 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003887 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003888 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003889
Evan Chengf81bf152009-11-23 21:57:23 +00003890def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3891def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003892
Evan Chengf81bf152009-11-23 21:57:23 +00003893def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3894def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003895
3896// VREV16 : Vector Reverse elements within 16-bit halfwords
3897
Evan Chengf81bf152009-11-23 21:57:23 +00003898class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003899 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003900 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003901 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003902 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003903class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003904 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003905 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003906 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003907 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003908
Evan Chengf81bf152009-11-23 21:57:23 +00003909def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3910def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003911
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003912// Other Vector Shuffles.
3913
3914// VEXT : Vector Extract
3915
Evan Chengf81bf152009-11-23 21:57:23 +00003916class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003917 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3918 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3919 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3920 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00003921 (Ty DPR:$rhs), imm:$index)))]> {
3922 bits<4> index;
3923 let Inst{11-8} = index{3-0};
3924}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003925
Evan Chengf81bf152009-11-23 21:57:23 +00003926class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003927 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3928 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3929 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3930 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00003931 (Ty QPR:$rhs), imm:$index)))]> {
3932 bits<4> index;
3933 let Inst{11-8} = index{3-0};
3934}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003935
Evan Chengf81bf152009-11-23 21:57:23 +00003936def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3937def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3938def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3939def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003940
Evan Chengf81bf152009-11-23 21:57:23 +00003941def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3942def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3943def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3944def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003945
Bob Wilson64efd902009-08-08 05:53:00 +00003946// VTRN : Vector Transpose
3947
Evan Chengf81bf152009-11-23 21:57:23 +00003948def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3949def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3950def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003951
Evan Chengf81bf152009-11-23 21:57:23 +00003952def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3953def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3954def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003955
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003956// VUZP : Vector Unzip (Deinterleave)
3957
Evan Chengf81bf152009-11-23 21:57:23 +00003958def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3959def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3960def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003961
Evan Chengf81bf152009-11-23 21:57:23 +00003962def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3963def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3964def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003965
3966// VZIP : Vector Zip (Interleave)
3967
Evan Chengf81bf152009-11-23 21:57:23 +00003968def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3969def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3970def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003971
Evan Chengf81bf152009-11-23 21:57:23 +00003972def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3973def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3974def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003975
Bob Wilson114a2662009-08-12 20:51:55 +00003976// Vector Table Lookup and Table Extension.
3977
3978// VTBL : Vector Table Lookup
3979def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00003980 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
3981 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
3982 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
3983 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003984let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003985def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00003986 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
3987 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
3988 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003989def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00003990 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
3991 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
3992 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003993def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00003994 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
3995 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00003996 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00003997 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003998} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003999
Bob Wilsonbd916c52010-09-13 23:55:10 +00004000def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004001 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004002def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004003 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004004def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004005 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004006
Bob Wilson114a2662009-08-12 20:51:55 +00004007// VTBX : Vector Table Extension
4008def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004009 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4010 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4011 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4012 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4013 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004014let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004015def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004016 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4017 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4018 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004019def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004020 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4021 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004022 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004023 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4024 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004025def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004026 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4027 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4028 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4029 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004030} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004031
Bob Wilsonbd916c52010-09-13 23:55:10 +00004032def VTBX2Pseudo
4033 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004034 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004035def VTBX3Pseudo
4036 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004037 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004038def VTBX4Pseudo
4039 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004040 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004041
Bob Wilson5bafff32009-06-22 23:27:02 +00004042//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004043// NEON instructions for single-precision FP math
4044//===----------------------------------------------------------------------===//
4045
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004046class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4047 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004048 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004049 SPR:$a, ssub_0))),
4050 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004051
4052class N3VSPat<SDNode OpNode, NeonI Inst>
4053 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004054 (EXTRACT_SUBREG (v2f32
4055 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004056 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004057 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004058 SPR:$b, ssub_0))),
4059 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004060
4061class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4062 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4063 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004064 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004065 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004066 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004067 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004068 SPR:$b, ssub_0)),
4069 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004070
Evan Cheng1d2426c2009-08-07 19:30:41 +00004071// These need separate instructions because they must use DPR_VFP2 register
4072// class which have SPR sub-registers.
4073
4074// Vector Add Operations used for single-precision FP
4075let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004076def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4077def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004078
David Goodwin338268c2009-08-10 22:17:39 +00004079// Vector Sub Operations used for single-precision FP
4080let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004081def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4082def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004083
Evan Cheng1d2426c2009-08-07 19:30:41 +00004084// Vector Multiply Operations used for single-precision FP
4085let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004086def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4087def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004088
4089// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004090// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4091// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004092
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004093//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004094//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004095// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004096//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004097
4098//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004099//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004100// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004101//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004102
David Goodwin338268c2009-08-10 22:17:39 +00004103// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004104let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004105def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4106 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4107 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004108def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004109
David Goodwin338268c2009-08-10 22:17:39 +00004110// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004111let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004112def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4113 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4114 "vneg", "f32", "$dst, $src", "", []>;
4115def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004116
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004117// Vector Maximum used for single-precision FP
4118let neverHasSideEffects = 1 in
4119def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004120 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004121 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4122def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4123
4124// Vector Minimum used for single-precision FP
4125let neverHasSideEffects = 1 in
4126def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004127 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004128 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4129def : N3VSPat<NEONfmin, VMINfd_sfp>;
4130
David Goodwin338268c2009-08-10 22:17:39 +00004131// Vector Convert between single-precision FP and integer
4132let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004133def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4134 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004135def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004136
4137let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004138def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4139 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004140def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004141
4142let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004143def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4144 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004145def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004146
4147let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004148def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4149 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004150def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004151
Evan Cheng1d2426c2009-08-07 19:30:41 +00004152//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004153// Non-Instruction Patterns
4154//===----------------------------------------------------------------------===//
4155
4156// bit_convert
4157def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4158def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4159def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4160def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4161def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4162def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4163def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4164def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4165def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4166def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4167def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4168def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4169def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4170def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4171def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4172def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4173def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4174def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4175def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4176def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4177def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4178def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4179def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4180def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4181def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4182def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4183def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4184def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4185def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4186def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4187
4188def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4189def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4190def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4191def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4192def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4193def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4194def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4195def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4196def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4197def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4198def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4199def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4200def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4201def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4202def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4203def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4204def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4205def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4206def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4207def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4208def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4209def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4210def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4211def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4212def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4213def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4214def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4215def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4216def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4217def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;