blob: 2357669a78811d7953002d39161d7b24df2113c7 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000087def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
88def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
89def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000090
Bob Wilson5bafff32009-06-22 23:27:02 +000091//===----------------------------------------------------------------------===//
92// NEON operand definitions
93//===----------------------------------------------------------------------===//
94
95// addrmode_neonldstm := reg
96//
97/* TODO: Take advantage of vldm.
98def addrmode_neonldstm : Operand<i32>,
99 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
100 let PrintMethod = "printAddrNeonLdStMOperand";
101 let MIOperandInfo = (ops GPR, i32imm);
102}
103*/
104
Bob Wilson54c78ef2009-11-06 23:33:28 +0000105def h8imm : Operand<i8> {
106 let PrintMethod = "printHex8ImmOperand";
107}
108def h16imm : Operand<i16> {
109 let PrintMethod = "printHex16ImmOperand";
110}
111def h32imm : Operand<i32> {
112 let PrintMethod = "printHex32ImmOperand";
113}
114def h64imm : Operand<i64> {
115 let PrintMethod = "printHex64ImmOperand";
116}
117
Bob Wilson5bafff32009-06-22 23:27:02 +0000118//===----------------------------------------------------------------------===//
119// NEON load / store instructions
120//===----------------------------------------------------------------------===//
121
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000122/* TODO: Take advantage of vldm.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000123let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +0000124def VLDMD : NI<(outs),
125 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin127221f2009-09-23 21:38:08 +0000126 IIC_fpLoadm,
Evan Chengac0869d2009-11-21 06:21:52 +0000127 "vldm", "${addr:submode} ${addr:base}, $dst1",
Evan Chengdda0f4c2009-07-08 22:51:32 +0000128 []> {
129 let Inst{27-25} = 0b110;
130 let Inst{20} = 1;
131 let Inst{11-9} = 0b101;
132}
Bob Wilson5bafff32009-06-22 23:27:02 +0000133
134def VLDMS : NI<(outs),
135 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin127221f2009-09-23 21:38:08 +0000136 IIC_fpLoadm,
Evan Chengac0869d2009-11-21 06:21:52 +0000137 "vldm", "${addr:submode} ${addr:base}, $dst1",
Evan Chengdda0f4c2009-07-08 22:51:32 +0000138 []> {
139 let Inst{27-25} = 0b110;
140 let Inst{20} = 1;
141 let Inst{11-9} = 0b101;
142}
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000143}
Bob Wilson5bafff32009-06-22 23:27:02 +0000144*/
145
146// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000147def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwin127221f2009-09-23 21:38:08 +0000148 IIC_fpLoadm,
Evan Chengac0869d2009-11-21 06:21:52 +0000149 "vldmia", "\t$addr, ${dst:dregpair}",
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000150 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000151 let Inst{27-25} = 0b110;
152 let Inst{24} = 0; // P bit
153 let Inst{23} = 1; // U bit
154 let Inst{20} = 1;
155 let Inst{11-9} = 0b101;
156}
Bob Wilson5bafff32009-06-22 23:27:02 +0000157
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000158// Use vstmia to store a Q register as a D register pair.
159def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
David Goodwin127221f2009-09-23 21:38:08 +0000160 IIC_fpStorem,
Evan Chengac0869d2009-11-21 06:21:52 +0000161 "vstmia", "\t$addr, ${src:dregpair}",
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000162 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
163 let Inst{27-25} = 0b110;
164 let Inst{24} = 0; // P bit
165 let Inst{23} = 1; // U bit
166 let Inst{20} = 0;
167 let Inst{11-9} = 0b101;
168}
169
Bob Wilson205a5ca2009-07-08 18:11:30 +0000170// VLD1 : Vector Load (multiple single elements)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000171class VLD1D<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
172 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengac0869d2009-11-21 06:21:52 +0000173 OpcodeStr, "\t\\{$dst\\}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000174 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000175class VLD1Q<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
176 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Evan Chengac0869d2009-11-21 06:21:52 +0000177 OpcodeStr, "\t${dst:dregpair}, $addr", "",
Bob Wilsonb7d0c902009-07-29 16:39:22 +0000178 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000179
Bob Wilsonb07c1712009-10-07 21:53:04 +0000180def VLD1d8 : VLD1D<0b0000, "vld1.8", v8i8, int_arm_neon_vld1>;
181def VLD1d16 : VLD1D<0b0100, "vld1.16", v4i16, int_arm_neon_vld1>;
182def VLD1d32 : VLD1D<0b1000, "vld1.32", v2i32, int_arm_neon_vld1>;
183def VLD1df : VLD1D<0b1000, "vld1.32", v2f32, int_arm_neon_vld1>;
184def VLD1d64 : VLD1D<0b1100, "vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185
Bob Wilsonb07c1712009-10-07 21:53:04 +0000186def VLD1q8 : VLD1Q<0b0000, "vld1.8", v16i8, int_arm_neon_vld1>;
187def VLD1q16 : VLD1Q<0b0100, "vld1.16", v8i16, int_arm_neon_vld1>;
188def VLD1q32 : VLD1Q<0b1000, "vld1.32", v4i32, int_arm_neon_vld1>;
189def VLD1qf : VLD1Q<0b1000, "vld1.32", v4f32, int_arm_neon_vld1>;
190def VLD1q64 : VLD1Q<0b1100, "vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000191
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000192let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000193
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000194// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000195class VLD2D<bits<4> op7_4, string OpcodeStr>
196 : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2),
197 (ins addrmode6:$addr), IIC_VLD2,
Evan Chengac0869d2009-11-21 06:21:52 +0000198 OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr", "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000199class VLD2Q<bits<4> op7_4, string OpcodeStr>
200 : NLdSt<0,0b10,0b0011,op7_4,
201 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000202 (ins addrmode6:$addr), IIC_VLD2,
Evan Chengac0869d2009-11-21 06:21:52 +0000203 OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr",
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000204 "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000205
Bob Wilsonb07c1712009-10-07 21:53:04 +0000206def VLD2d8 : VLD2D<0b0000, "vld2.8">;
207def VLD2d16 : VLD2D<0b0100, "vld2.16">;
208def VLD2d32 : VLD2D<0b1000, "vld2.32">;
Bob Wilsona4288082009-10-07 22:57:01 +0000209def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
210 (ins addrmode6:$addr), IIC_VLD1,
Evan Chengac0869d2009-11-21 06:21:52 +0000211 "vld1.64", "\t\\{$dst1,$dst2\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000212
Bob Wilsonb07c1712009-10-07 21:53:04 +0000213def VLD2q8 : VLD2Q<0b0000, "vld2.8">;
214def VLD2q16 : VLD2Q<0b0100, "vld2.16">;
215def VLD2q32 : VLD2Q<0b1000, "vld2.32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000216
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000217// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000218class VLD3D<bits<4> op7_4, string OpcodeStr>
219 : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
220 (ins addrmode6:$addr), IIC_VLD3,
Evan Chengac0869d2009-11-21 06:21:52 +0000221 OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr", "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000222class VLD3WB<bits<4> op7_4, string OpcodeStr>
223 : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilsonff8952e2009-10-07 17:24:55 +0000224 (ins addrmode6:$addr), IIC_VLD3,
Evan Chengac0869d2009-11-21 06:21:52 +0000225 OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr",
Bob Wilsonff8952e2009-10-07 17:24:55 +0000226 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000227
Bob Wilsonb07c1712009-10-07 21:53:04 +0000228def VLD3d8 : VLD3D<0b0000, "vld3.8">;
229def VLD3d16 : VLD3D<0b0100, "vld3.16">;
230def VLD3d32 : VLD3D<0b1000, "vld3.32">;
Bob Wilsonc67160c2009-10-07 23:39:57 +0000231def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
232 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
233 (ins addrmode6:$addr), IIC_VLD1,
Evan Chengac0869d2009-11-21 06:21:52 +0000234 "vld1.64", "\t\\{$dst1,$dst2,$dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000235
Bob Wilsonff8952e2009-10-07 17:24:55 +0000236// vld3 to double-spaced even registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000237def VLD3q8a : VLD3WB<0b0000, "vld3.8">;
238def VLD3q16a : VLD3WB<0b0100, "vld3.16">;
239def VLD3q32a : VLD3WB<0b1000, "vld3.32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000240
241// vld3 to double-spaced odd registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000242def VLD3q8b : VLD3WB<0b0000, "vld3.8">;
243def VLD3q16b : VLD3WB<0b0100, "vld3.16">;
244def VLD3q32b : VLD3WB<0b1000, "vld3.32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000245
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000246// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000247class VLD4D<bits<4> op7_4, string OpcodeStr>
248 : NLdSt<0,0b10,0b0000,op7_4,
249 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000250 (ins addrmode6:$addr), IIC_VLD4,
Evan Chengac0869d2009-11-21 06:21:52 +0000251 OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000252 "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000253class VLD4WB<bits<4> op7_4, string OpcodeStr>
254 : NLdSt<0,0b10,0b0001,op7_4,
255 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson7708c222009-10-07 18:09:32 +0000256 (ins addrmode6:$addr), IIC_VLD4,
Evan Chengac0869d2009-11-21 06:21:52 +0000257 OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr",
Bob Wilson7708c222009-10-07 18:09:32 +0000258 "$addr.addr = $wb", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000259
Bob Wilsonb07c1712009-10-07 21:53:04 +0000260def VLD4d8 : VLD4D<0b0000, "vld4.8">;
261def VLD4d16 : VLD4D<0b0100, "vld4.16">;
262def VLD4d32 : VLD4D<0b1000, "vld4.32">;
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000263def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
264 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
265 (ins addrmode6:$addr), IIC_VLD1,
Evan Chengac0869d2009-11-21 06:21:52 +0000266 "vld1.64", "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr", "", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000267
Bob Wilson7708c222009-10-07 18:09:32 +0000268// vld4 to double-spaced even registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000269def VLD4q8a : VLD4WB<0b0000, "vld4.8">;
270def VLD4q16a : VLD4WB<0b0100, "vld4.16">;
271def VLD4q32a : VLD4WB<0b1000, "vld4.32">;
Bob Wilson7708c222009-10-07 18:09:32 +0000272
273// vld4 to double-spaced odd registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000274def VLD4q8b : VLD4WB<0b0000, "vld4.8">;
275def VLD4q16b : VLD4WB<0b0100, "vld4.16">;
276def VLD4q32b : VLD4WB<0b1000, "vld4.32">;
277
278// VLD1LN : Vector Load (single element to one lane)
279// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000280
Bob Wilson243fcc52009-09-01 04:26:28 +0000281// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson30aea9d2009-10-08 18:56:10 +0000282class VLD2LN<bits<4> op11_8, string OpcodeStr>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000283 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2),
284 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
285 IIC_VLD2,
286 OpcodeStr, "\t\\{$dst1[$lane],$dst2[$lane]\\}, $addr",
287 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000288
Johnny Chen5c376ff2009-11-19 19:20:17 +0000289// vld2 to single-spaced registers.
Bob Wilson30aea9d2009-10-08 18:56:10 +0000290def VLD2LNd8 : VLD2LN<0b0001, "vld2.8">;
Johnny Chen5c376ff2009-11-19 19:20:17 +0000291def VLD2LNd16 : VLD2LN<0b0101, "vld2.16"> {
292 let Inst{5} = 0;
293}
294def VLD2LNd32 : VLD2LN<0b1001, "vld2.32"> {
295 let Inst{6} = 0;
296}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000297
298// vld2 to double-spaced even registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000299def VLD2LNq16a: VLD2LN<0b0101, "vld2.16"> {
300 let Inst{5} = 1;
301}
302def VLD2LNq32a: VLD2LN<0b1001, "vld2.32"> {
303 let Inst{6} = 1;
304}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000305
306// vld2 to double-spaced odd registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000307def VLD2LNq16b: VLD2LN<0b0101, "vld2.16"> {
308 let Inst{5} = 1;
309}
310def VLD2LNq32b: VLD2LN<0b1001, "vld2.32"> {
311 let Inst{6} = 1;
312}
Bob Wilson243fcc52009-09-01 04:26:28 +0000313
314// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson0bf7d992009-10-08 22:27:33 +0000315class VLD3LN<bits<4> op11_8, string OpcodeStr>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000316 : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
317 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
318 nohash_imm:$lane), IIC_VLD3,
319 OpcodeStr,
320 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane]\\}, $addr",
321 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000322
Johnny Chen5c376ff2009-11-19 19:20:17 +0000323// vld3 to single-spaced registers.
324def VLD3LNd8 : VLD3LN<0b0010, "vld3.8"> {
325 let Inst{4} = 0;
326}
327def VLD3LNd16 : VLD3LN<0b0110, "vld3.16"> {
328 let Inst{5-4} = 0b00;
329}
330def VLD3LNd32 : VLD3LN<0b1010, "vld3.32"> {
331 let Inst{6-4} = 0b000;
332}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000333
334// vld3 to double-spaced even registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000335def VLD3LNq16a: VLD3LN<0b0110, "vld3.16"> {
336 let Inst{5-4} = 0b10;
337}
338def VLD3LNq32a: VLD3LN<0b1010, "vld3.32"> {
339 let Inst{6-4} = 0b100;
340}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000341
342// vld3 to double-spaced odd registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000343def VLD3LNq16b: VLD3LN<0b0110, "vld3.16"> {
344 let Inst{5-4} = 0b10;
345}
346def VLD3LNq32b: VLD3LN<0b1010, "vld3.32"> {
347 let Inst{6-4} = 0b100;
348}
Bob Wilson243fcc52009-09-01 04:26:28 +0000349
350// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson62e053e2009-10-08 22:53:57 +0000351class VLD4LN<bits<4> op11_8, string OpcodeStr>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000352 : NLdSt<1,0b10,op11_8,{?,?,?,?},
353 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
354 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
355 nohash_imm:$lane), IIC_VLD4,
356 OpcodeStr,
357 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane],$dst4[$lane]\\}, $addr",
358 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000359
Johnny Chen5c376ff2009-11-19 19:20:17 +0000360// vld4 to single-spaced registers.
Bob Wilson62e053e2009-10-08 22:53:57 +0000361def VLD4LNd8 : VLD4LN<0b0011, "vld4.8">;
Johnny Chen5c376ff2009-11-19 19:20:17 +0000362def VLD4LNd16 : VLD4LN<0b0111, "vld4.16"> {
363 let Inst{5} = 0;
364}
365def VLD4LNd32 : VLD4LN<0b1011, "vld4.32"> {
366 let Inst{6} = 0;
367}
Bob Wilson62e053e2009-10-08 22:53:57 +0000368
369// vld4 to double-spaced even registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000370def VLD4LNq16a: VLD4LN<0b0111, "vld4.16"> {
371 let Inst{5} = 1;
372}
373def VLD4LNq32a: VLD4LN<0b1011, "vld4.32"> {
374 let Inst{6} = 1;
375}
Bob Wilson62e053e2009-10-08 22:53:57 +0000376
377// vld4 to double-spaced odd registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000378def VLD4LNq16b: VLD4LN<0b0111, "vld4.16"> {
379 let Inst{5} = 1;
380}
381def VLD4LNq32b: VLD4LN<0b1011, "vld4.32"> {
382 let Inst{6} = 1;
383}
Bob Wilsonb07c1712009-10-07 21:53:04 +0000384
385// VLD1DUP : Vector Load (single element to all lanes)
386// VLD2DUP : Vector Load (single 2-element structure to all lanes)
387// VLD3DUP : Vector Load (single 3-element structure to all lanes)
388// VLD4DUP : Vector Load (single 4-element structure to all lanes)
389// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000390} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000391
Bob Wilsonb36ec862009-08-06 18:47:44 +0000392// VST1 : Vector Store (multiple single elements)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000393class VST1D<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
394 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Evan Chengac0869d2009-11-21 06:21:52 +0000395 OpcodeStr, "\t\\{$src\\}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000396 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000397class VST1Q<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
398 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Evan Chengac0869d2009-11-21 06:21:52 +0000399 OpcodeStr, "\t${src:dregpair}, $addr", "",
Bob Wilsonb36ec862009-08-06 18:47:44 +0000400 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
401
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000402let hasExtraSrcRegAllocReq = 1 in {
Bob Wilsonb07c1712009-10-07 21:53:04 +0000403def VST1d8 : VST1D<0b0000, "vst1.8", v8i8, int_arm_neon_vst1>;
404def VST1d16 : VST1D<0b0100, "vst1.16", v4i16, int_arm_neon_vst1>;
405def VST1d32 : VST1D<0b1000, "vst1.32", v2i32, int_arm_neon_vst1>;
406def VST1df : VST1D<0b1000, "vst1.32", v2f32, int_arm_neon_vst1>;
407def VST1d64 : VST1D<0b1100, "vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000408
Bob Wilsonb07c1712009-10-07 21:53:04 +0000409def VST1q8 : VST1Q<0b0000, "vst1.8", v16i8, int_arm_neon_vst1>;
410def VST1q16 : VST1Q<0b0100, "vst1.16", v8i16, int_arm_neon_vst1>;
411def VST1q32 : VST1Q<0b1000, "vst1.32", v4i32, int_arm_neon_vst1>;
412def VST1qf : VST1Q<0b1000, "vst1.32", v4f32, int_arm_neon_vst1>;
413def VST1q64 : VST1Q<0b1100, "vst1.64", v2i64, int_arm_neon_vst1>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000414} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000415
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000416let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000417
Bob Wilsonb36ec862009-08-06 18:47:44 +0000418// VST2 : Vector Store (multiple 2-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000419class VST2D<bits<4> op7_4, string OpcodeStr>
420 : NLdSt<0,0b00,0b1000,op7_4, (outs),
421 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Evan Chengac0869d2009-11-21 06:21:52 +0000422 OpcodeStr, "\t\\{$src1,$src2\\}, $addr", "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000423class VST2Q<bits<4> op7_4, string OpcodeStr>
424 : NLdSt<0,0b00,0b0011,op7_4, (outs),
425 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
426 IIC_VST,
Evan Chengac0869d2009-11-21 06:21:52 +0000427 OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000428 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000429
Bob Wilsonb07c1712009-10-07 21:53:04 +0000430def VST2d8 : VST2D<0b0000, "vst2.8">;
431def VST2d16 : VST2D<0b0100, "vst2.16">;
432def VST2d32 : VST2D<0b1000, "vst2.32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000433def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
434 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Evan Chengac0869d2009-11-21 06:21:52 +0000435 "vst1.64", "\t\\{$src1,$src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000436
Bob Wilsonb07c1712009-10-07 21:53:04 +0000437def VST2q8 : VST2Q<0b0000, "vst2.8">;
438def VST2q16 : VST2Q<0b0100, "vst2.16">;
439def VST2q32 : VST2Q<0b1000, "vst2.32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000440
Bob Wilsonb36ec862009-08-06 18:47:44 +0000441// VST3 : Vector Store (multiple 3-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000442class VST3D<bits<4> op7_4, string OpcodeStr>
443 : NLdSt<0,0b00,0b0100,op7_4, (outs),
444 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Evan Chengac0869d2009-11-21 06:21:52 +0000445 OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr", "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000446class VST3WB<bits<4> op7_4, string OpcodeStr>
447 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
448 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Evan Chengac0869d2009-11-21 06:21:52 +0000449 OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr",
Bob Wilson66a70632009-10-07 20:30:08 +0000450 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000451
Bob Wilsonb07c1712009-10-07 21:53:04 +0000452def VST3d8 : VST3D<0b0000, "vst3.8">;
453def VST3d16 : VST3D<0b0100, "vst3.16">;
454def VST3d32 : VST3D<0b1000, "vst3.32">;
Bob Wilson5adf60c2009-10-08 00:28:28 +0000455def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
456 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
457 IIC_VST,
Evan Chengac0869d2009-11-21 06:21:52 +0000458 "vst1.64", "\t\\{$src1,$src2,$src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000459
Bob Wilson66a70632009-10-07 20:30:08 +0000460// vst3 to double-spaced even registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000461def VST3q8a : VST3WB<0b0000, "vst3.8">;
462def VST3q16a : VST3WB<0b0100, "vst3.16">;
463def VST3q32a : VST3WB<0b1000, "vst3.32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000464
465// vst3 to double-spaced odd registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000466def VST3q8b : VST3WB<0b0000, "vst3.8">;
467def VST3q16b : VST3WB<0b0100, "vst3.16">;
468def VST3q32b : VST3WB<0b1000, "vst3.32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000469
Bob Wilsonb36ec862009-08-06 18:47:44 +0000470// VST4 : Vector Store (multiple 4-element structures)
Bob Wilsonb07c1712009-10-07 21:53:04 +0000471class VST4D<bits<4> op7_4, string OpcodeStr>
472 : NLdSt<0,0b00,0b0000,op7_4, (outs),
473 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
474 IIC_VST,
Evan Chengac0869d2009-11-21 06:21:52 +0000475 OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000476 "", []>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000477class VST4WB<bits<4> op7_4, string OpcodeStr>
478 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
479 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
480 IIC_VST,
Evan Chengac0869d2009-11-21 06:21:52 +0000481 OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr",
Bob Wilson63c90632009-10-07 20:49:18 +0000482 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000483
Bob Wilsonb07c1712009-10-07 21:53:04 +0000484def VST4d8 : VST4D<0b0000, "vst4.8">;
485def VST4d16 : VST4D<0b0100, "vst4.16">;
486def VST4d32 : VST4D<0b1000, "vst4.32">;
Bob Wilsondeb31412009-10-08 05:18:18 +0000487def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
488 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
489 DPR:$src4), IIC_VST,
Evan Chengac0869d2009-11-21 06:21:52 +0000490 "vst1.64", "\t\\{$src1,$src2,$src3,$src4\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000491
Bob Wilson63c90632009-10-07 20:49:18 +0000492// vst4 to double-spaced even registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000493def VST4q8a : VST4WB<0b0000, "vst4.8">;
494def VST4q16a : VST4WB<0b0100, "vst4.16">;
495def VST4q32a : VST4WB<0b1000, "vst4.32">;
Bob Wilson63c90632009-10-07 20:49:18 +0000496
497// vst4 to double-spaced odd registers.
Bob Wilsonb07c1712009-10-07 21:53:04 +0000498def VST4q8b : VST4WB<0b0000, "vst4.8">;
499def VST4q16b : VST4WB<0b0100, "vst4.16">;
500def VST4q32b : VST4WB<0b1000, "vst4.32">;
501
502// VST1LN : Vector Store (single element from one lane)
503// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000504
Bob Wilson8a3198b2009-09-01 18:51:56 +0000505// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000506class VST2LN<bits<4> op11_8, string OpcodeStr>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000507 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
508 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
509 IIC_VST,
510 OpcodeStr, "\t\\{$src1[$lane],$src2[$lane]\\}, $addr",
511 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000512
Johnny Chen5c376ff2009-11-19 19:20:17 +0000513// vst2 to single-spaced registers.
Bob Wilsonb27b51a2009-10-21 17:54:01 +0000514def VST2LNd8 : VST2LN<0b0001, "vst2.8">;
Johnny Chen5c376ff2009-11-19 19:20:17 +0000515def VST2LNd16 : VST2LN<0b0101, "vst2.16"> {
516 let Inst{5} = 0;
517}
518def VST2LNd32 : VST2LN<0b1001, "vst2.32"> {
519 let Inst{6} = 0;
520}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000521
522// vst2 to double-spaced even registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000523def VST2LNq16a: VST2LN<0b0101, "vst2.16"> {
524 let Inst{5} = 1;
525}
526def VST2LNq32a: VST2LN<0b1001, "vst2.32"> {
527 let Inst{6} = 1;
528}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000529
530// vst2 to double-spaced odd registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000531def VST2LNq16b: VST2LN<0b0101, "vst2.16"> {
532 let Inst{5} = 1;
533}
534def VST2LNq32b: VST2LN<0b1001, "vst2.32"> {
535 let Inst{6} = 1;
536}
Bob Wilson8a3198b2009-09-01 18:51:56 +0000537
538// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson8cdb2692009-10-08 23:51:31 +0000539class VST3LN<bits<4> op11_8, string OpcodeStr>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000540 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
541 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
542 nohash_imm:$lane), IIC_VST,
543 OpcodeStr,
544 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000545
Johnny Chen5c376ff2009-11-19 19:20:17 +0000546// vst3 to single-spaced registers.
547def VST3LNd8 : VST3LN<0b0010, "vst3.8"> {
548 let Inst{4} = 0;
549}
550def VST3LNd16 : VST3LN<0b0110, "vst3.16"> {
551 let Inst{5-4} = 0b00;
552}
553def VST3LNd32 : VST3LN<0b1010, "vst3.32"> {
554 let Inst{6-4} = 0b000;
555}
Bob Wilson8cdb2692009-10-08 23:51:31 +0000556
557// vst3 to double-spaced even registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000558def VST3LNq16a: VST3LN<0b0110, "vst3.16"> {
559 let Inst{5-4} = 0b10;
560}
561def VST3LNq32a: VST3LN<0b1010, "vst3.32"> {
562 let Inst{6-4} = 0b100;
563}
Bob Wilson8cdb2692009-10-08 23:51:31 +0000564
565// vst3 to double-spaced odd registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000566def VST3LNq16b: VST3LN<0b0110, "vst3.16"> {
567 let Inst{5-4} = 0b10;
568}
569def VST3LNq32b: VST3LN<0b1010, "vst3.32"> {
570 let Inst{6-4} = 0b100;
571}
Bob Wilson8a3198b2009-09-01 18:51:56 +0000572
573// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson56311392009-10-09 00:01:36 +0000574class VST4LN<bits<4> op11_8, string OpcodeStr>
Johnny Chen7ebd32a2009-11-23 18:16:16 +0000575 : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs),
576 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
577 nohash_imm:$lane), IIC_VST,
578 OpcodeStr,
579 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane],$src4[$lane]\\}, $addr",
580 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000581
Johnny Chen5c376ff2009-11-19 19:20:17 +0000582// vst4 to single-spaced registers.
Bob Wilson56311392009-10-09 00:01:36 +0000583def VST4LNd8 : VST4LN<0b0011, "vst4.8">;
Johnny Chen5c376ff2009-11-19 19:20:17 +0000584def VST4LNd16 : VST4LN<0b0111, "vst4.16"> {
585 let Inst{5} = 0;
586}
587def VST4LNd32 : VST4LN<0b1011, "vst4.32"> {
588 let Inst{6} = 0;
589}
Bob Wilson56311392009-10-09 00:01:36 +0000590
591// vst4 to double-spaced even registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000592def VST4LNq16a: VST4LN<0b0111, "vst4.16"> {
593 let Inst{5} = 1;
594}
595def VST4LNq32a: VST4LN<0b1011, "vst4.32"> {
596 let Inst{6} = 1;
597}
Bob Wilson56311392009-10-09 00:01:36 +0000598
599// vst4 to double-spaced odd registers.
Johnny Chen5c376ff2009-11-19 19:20:17 +0000600def VST4LNq16b: VST4LN<0b0111, "vst4.16"> {
601 let Inst{5} = 1;
602}
603def VST4LNq32b: VST4LN<0b1011, "vst4.32"> {
604 let Inst{6} = 1;
605}
Bob Wilson56311392009-10-09 00:01:36 +0000606
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000607} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000608
Bob Wilson205a5ca2009-07-08 18:11:30 +0000609
Bob Wilson5bafff32009-06-22 23:27:02 +0000610//===----------------------------------------------------------------------===//
611// NEON pattern fragments
612//===----------------------------------------------------------------------===//
613
614// Extract D sub-registers of Q registers.
615// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000616def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000618}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000619def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000621}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000622def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000624}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000625def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000627}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000628def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
629 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
630}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000631
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000632// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000633// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
634def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000636}]>;
637
Bob Wilson5bafff32009-06-22 23:27:02 +0000638// Translate lane numbers from Q registers to D subregs.
639def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000641}]>;
642def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000644}]>;
645def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000647}]>;
648
649//===----------------------------------------------------------------------===//
650// Instruction Classes
651//===----------------------------------------------------------------------===//
652
653// Basic 2-register operations, both double- and quad-register.
654class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
655 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
656 ValueType ResTy, ValueType OpTy, SDNode OpNode>
657 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengac0869d2009-11-21 06:21:52 +0000658 (ins DPR:$src), IIC_VUNAD, OpcodeStr, "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000659 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
660class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
661 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
662 ValueType ResTy, ValueType OpTy, SDNode OpNode>
663 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengac0869d2009-11-21 06:21:52 +0000664 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000665 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
666
David Goodwin338268c2009-08-10 22:17:39 +0000667// Basic 2-register operations, scalar single-precision.
668class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
669 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
670 ValueType ResTy, ValueType OpTy, SDNode OpNode>
671 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
672 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
Evan Chengac0869d2009-11-21 06:21:52 +0000673 IIC_VUNAD, OpcodeStr, "\t$dst, $src", "", []>;
David Goodwin338268c2009-08-10 22:17:39 +0000674
675class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
676 : NEONFPPat<(ResTy (OpNode SPR:$a)),
677 (EXTRACT_SUBREG
678 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
679 arm_ssubreg_0)>;
680
Bob Wilson5bafff32009-06-22 23:27:02 +0000681// Basic 2-register intrinsics, both double- and quad-register.
682class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000683 bits<2> op17_16, bits<5> op11_7, bit op4,
684 InstrItinClass itin, string OpcodeStr,
Bob Wilson5bafff32009-06-22 23:27:02 +0000685 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
686 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengac0869d2009-11-21 06:21:52 +0000687 (ins DPR:$src), itin, OpcodeStr, "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000688 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
689class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000690 bits<2> op17_16, bits<5> op11_7, bit op4,
691 InstrItinClass itin, string OpcodeStr,
Bob Wilson5bafff32009-06-22 23:27:02 +0000692 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
693 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengac0869d2009-11-21 06:21:52 +0000694 (ins QPR:$src), itin, OpcodeStr, "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000695 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
696
David Goodwin338268c2009-08-10 22:17:39 +0000697// Basic 2-register intrinsics, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000698class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000699 bits<2> op17_16, bits<5> op11_7, bit op4,
700 InstrItinClass itin, string OpcodeStr,
Evan Cheng1d2426c2009-08-07 19:30:41 +0000701 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
702 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000703 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000704 OpcodeStr, "\t$dst, $src", "", []>;
Evan Cheng1d2426c2009-08-07 19:30:41 +0000705
706class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwin53e44712009-08-04 20:39:05 +0000707 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng1d2426c2009-08-07 19:30:41 +0000708 (EXTRACT_SUBREG
709 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
710 arm_ssubreg_0)>;
David Goodwin53e44712009-08-04 20:39:05 +0000711
Bob Wilson5bafff32009-06-22 23:27:02 +0000712// Narrow 2-register intrinsics.
713class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
714 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +0000715 InstrItinClass itin, string OpcodeStr,
716 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000717 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengac0869d2009-11-21 06:21:52 +0000718 (ins QPR:$src), itin, OpcodeStr, "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000719 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
720
Bob Wilson507df402009-10-21 02:15:46 +0000721// Long 2-register intrinsics (currently only used for VMOVL).
722class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
723 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
724 InstrItinClass itin, string OpcodeStr,
David Goodwin127221f2009-09-23 21:38:08 +0000725 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000726 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengac0869d2009-11-21 06:21:52 +0000727 (ins DPR:$src), itin, OpcodeStr, "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000728 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
729
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000730// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
731class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
732 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000733 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengac0869d2009-11-21 06:21:52 +0000734 OpcodeStr, "\t$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000735 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000736class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
737 InstrItinClass itin, string OpcodeStr>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000738 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000739 (ins QPR:$src1, QPR:$src2), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000740 OpcodeStr, "\t$dst1, $dst2",
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000741 "$src1 = $dst1, $src2 = $dst2", []>;
742
Bob Wilson5bafff32009-06-22 23:27:02 +0000743// Basic 3-register operations, both double- and quad-register.
744class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +0000745 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000746 SDNode OpNode, bit Commutable>
747 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000748 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000749 OpcodeStr, "\t$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000750 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
751 let isCommutable = Commutable;
752}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000753class N3VDSL<bits<2> op21_20, bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +0000754 InstrItinClass itin, string OpcodeStr, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000755 : N3V<0, 1, op21_20, op11_8, 1, 0,
756 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengac0869d2009-11-21 06:21:52 +0000757 itin, OpcodeStr, "\t$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000758 [(set (Ty DPR:$dst),
759 (Ty (ShOp (Ty DPR:$src1),
760 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
761 imm:$lane)))))]> {
762 let isCommutable = 0;
763}
764class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
765 string OpcodeStr, ValueType Ty, SDNode ShOp>
766 : N3V<0, 1, op21_20, op11_8, 1, 0,
767 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000768 IIC_VMULi16D,
Evan Chengac0869d2009-11-21 06:21:52 +0000769 OpcodeStr, "\t$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000770 [(set (Ty DPR:$dst),
771 (Ty (ShOp (Ty DPR:$src1),
772 (Ty (NEONvduplane (Ty DPR_8:$src2),
773 imm:$lane)))))]> {
774 let isCommutable = 0;
775}
776
Bob Wilson5bafff32009-06-22 23:27:02 +0000777class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +0000778 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000779 SDNode OpNode, bit Commutable>
780 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000781 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000782 OpcodeStr, "\t$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000783 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
784 let isCommutable = Commutable;
785}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000786class N3VQSL<bits<2> op21_20, bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +0000787 InstrItinClass itin, string OpcodeStr,
788 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000789 : N3V<1, 1, op21_20, op11_8, 1, 0,
790 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengac0869d2009-11-21 06:21:52 +0000791 itin, OpcodeStr, "\t$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000792 [(set (ResTy QPR:$dst),
793 (ResTy (ShOp (ResTy QPR:$src1),
794 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
795 imm:$lane)))))]> {
796 let isCommutable = 0;
797}
798class N3VQSL16<bits<2> op21_20, bits<4> op11_8,
799 string OpcodeStr, ValueType ResTy, ValueType OpTy, SDNode ShOp>
800 : N3V<1, 1, op21_20, op11_8, 1, 0,
801 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +0000802 IIC_VMULi16Q,
Evan Chengac0869d2009-11-21 06:21:52 +0000803 OpcodeStr, "\t$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000804 [(set (ResTy QPR:$dst),
805 (ResTy (ShOp (ResTy QPR:$src1),
806 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
807 imm:$lane)))))]> {
808 let isCommutable = 0;
809}
Bob Wilson5bafff32009-06-22 23:27:02 +0000810
David Goodwin42a83f22009-08-04 17:53:06 +0000811// Basic 3-register operations, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000812class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
813 string OpcodeStr, ValueType ResTy, ValueType OpTy,
814 SDNode OpNode, bit Commutable>
815 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000816 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
Evan Chengac0869d2009-11-21 06:21:52 +0000817 OpcodeStr, "\t$dst, $src1, $src2", "", []> {
Evan Cheng1d2426c2009-08-07 19:30:41 +0000818 let isCommutable = Commutable;
819}
820class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwin42a83f22009-08-04 17:53:06 +0000821 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng1d2426c2009-08-07 19:30:41 +0000822 (EXTRACT_SUBREG
823 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
824 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
825 arm_ssubreg_0)>;
David Goodwin42a83f22009-08-04 17:53:06 +0000826
Bob Wilson5bafff32009-06-22 23:27:02 +0000827// Basic 3-register intrinsics, both double- and quad-register.
828class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000829 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000830 Intrinsic IntOp, bit Commutable>
831 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000832 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000833 OpcodeStr, "\t$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000834 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
835 let isCommutable = Commutable;
836}
David Goodwin658ea602009-09-25 18:38:29 +0000837class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000838 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
839 : N3V<0, 1, op21_20, op11_8, 1, 0,
840 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengac0869d2009-11-21 06:21:52 +0000841 itin, OpcodeStr, "\t$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000842 [(set (Ty DPR:$dst),
843 (Ty (IntOp (Ty DPR:$src1),
844 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
845 imm:$lane)))))]> {
846 let isCommutable = 0;
847}
David Goodwin658ea602009-09-25 18:38:29 +0000848class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000849 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
850 : N3V<0, 1, op21_20, op11_8, 1, 0,
851 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengac0869d2009-11-21 06:21:52 +0000852 itin, OpcodeStr, "\t$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000853 [(set (Ty DPR:$dst),
854 (Ty (IntOp (Ty DPR:$src1),
855 (Ty (NEONvduplane (Ty DPR_8:$src2),
856 imm:$lane)))))]> {
857 let isCommutable = 0;
858}
859
Bob Wilson5bafff32009-06-22 23:27:02 +0000860class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000861 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +0000862 Intrinsic IntOp, bit Commutable>
863 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000864 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000865 OpcodeStr, "\t$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000866 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
867 let isCommutable = Commutable;
868}
David Goodwin658ea602009-09-25 18:38:29 +0000869class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000870 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
871 : N3V<1, 1, op21_20, op11_8, 1, 0,
872 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengac0869d2009-11-21 06:21:52 +0000873 itin, OpcodeStr, "\t$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000874 [(set (ResTy QPR:$dst),
875 (ResTy (IntOp (ResTy QPR:$src1),
876 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
877 imm:$lane)))))]> {
878 let isCommutable = 0;
879}
David Goodwin658ea602009-09-25 18:38:29 +0000880class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000881 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
882 : N3V<1, 1, op21_20, op11_8, 1, 0,
883 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengac0869d2009-11-21 06:21:52 +0000884 itin, OpcodeStr, "\t$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000885 [(set (ResTy QPR:$dst),
886 (ResTy (IntOp (ResTy QPR:$src1),
887 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
888 imm:$lane)))))]> {
889 let isCommutable = 0;
890}
Bob Wilson5bafff32009-06-22 23:27:02 +0000891
892// Multiply-Add/Sub operations, both double- and quad-register.
893class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000894 InstrItinClass itin, string OpcodeStr,
895 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000896 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000897 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000898 OpcodeStr, "\t$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000899 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
900 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000901class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000902 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
903 : N3V<0, 1, op21_20, op11_8, 1, 0,
904 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000905 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000906 OpcodeStr, "\t$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000907 [(set (Ty DPR:$dst),
908 (Ty (ShOp (Ty DPR:$src1),
909 (Ty (MulOp DPR:$src2,
910 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
911 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000912class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000913 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
914 : N3V<0, 1, op21_20, op11_8, 1, 0,
915 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000916 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000917 OpcodeStr, "\t$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000918 [(set (Ty DPR:$dst),
919 (Ty (ShOp (Ty DPR:$src1),
920 (Ty (MulOp DPR:$src2,
921 (Ty (NEONvduplane (Ty DPR_8:$src3),
922 imm:$lane)))))))]>;
923
Bob Wilson5bafff32009-06-22 23:27:02 +0000924class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000925 InstrItinClass itin, string OpcodeStr, ValueType Ty,
926 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000927 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000928 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000929 OpcodeStr, "\t$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000930 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
931 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000932class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000933 string OpcodeStr, ValueType ResTy, ValueType OpTy,
934 SDNode MulOp, SDNode ShOp>
935 : N3V<1, 1, op21_20, op11_8, 1, 0,
936 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000937 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000938 OpcodeStr, "\t$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000939 [(set (ResTy QPR:$dst),
940 (ResTy (ShOp (ResTy QPR:$src1),
941 (ResTy (MulOp QPR:$src2,
942 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
943 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +0000944class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000945 string OpcodeStr, ValueType ResTy, ValueType OpTy,
946 SDNode MulOp, SDNode ShOp>
947 : N3V<1, 1, op21_20, op11_8, 1, 0,
948 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000949 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000950 OpcodeStr, "\t$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000951 [(set (ResTy QPR:$dst),
952 (ResTy (ShOp (ResTy QPR:$src1),
953 (ResTy (MulOp QPR:$src2,
954 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
955 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000956
David Goodwin42a83f22009-08-04 17:53:06 +0000957// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng1d2426c2009-08-07 19:30:41 +0000958class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000959 InstrItinClass itin, string OpcodeStr,
960 ValueType Ty, SDNode MulOp, SDNode OpNode>
Evan Cheng1d2426c2009-08-07 19:30:41 +0000961 : N3V<op24, op23, op21_20, op11_8, 0, op4,
962 (outs DPR_VFP2:$dst),
David Goodwin658ea602009-09-25 18:38:29 +0000963 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000964 OpcodeStr, "\t$dst, $src2, $src3", "$src1 = $dst", []>;
Evan Cheng1d2426c2009-08-07 19:30:41 +0000965
966class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
967 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
968 (EXTRACT_SUBREG
969 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
970 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
971 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
972 arm_ssubreg_0)>;
David Goodwin42a83f22009-08-04 17:53:06 +0000973
Bob Wilson5bafff32009-06-22 23:27:02 +0000974// Neon 3-argument intrinsics, both double- and quad-register.
975// The destination register is also used as the first source operand register.
976class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000977 InstrItinClass itin, string OpcodeStr,
978 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000979 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000980 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000981 OpcodeStr, "\t$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000982 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
983 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
984class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000985 InstrItinClass itin, string OpcodeStr,
986 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000987 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000988 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengac0869d2009-11-21 06:21:52 +0000989 OpcodeStr, "\t$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +0000990 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
991 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
992
993// Neon Long 3-argument intrinsic. The destination register is
994// a quad-register and is also used as the first source operand register.
995class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +0000996 InstrItinClass itin, string OpcodeStr,
997 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000998 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000999 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengac0869d2009-11-21 06:21:52 +00001000 OpcodeStr, "\t$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001001 [(set QPR:$dst,
1002 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001003class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001004 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1005 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1006 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001007 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengac0869d2009-11-21 06:21:52 +00001008 OpcodeStr, "\t$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001009 [(set (ResTy QPR:$dst),
1010 (ResTy (IntOp (ResTy QPR:$src1),
1011 (OpTy DPR:$src2),
1012 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1013 imm:$lane)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001014class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001015 string OpcodeStr, ValueType ResTy, ValueType OpTy,
1016 Intrinsic IntOp>
1017 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1018 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001019 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengac0869d2009-11-21 06:21:52 +00001020 OpcodeStr, "\t$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001021 [(set (ResTy QPR:$dst),
1022 (ResTy (IntOp (ResTy QPR:$src1),
1023 (OpTy DPR:$src2),
1024 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1025 imm:$lane)))))]>;
1026
Bob Wilson5bafff32009-06-22 23:27:02 +00001027
1028// Narrowing 3-register intrinsics.
1029class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1030 string OpcodeStr, ValueType TyD, ValueType TyQ,
1031 Intrinsic IntOp, bit Commutable>
1032 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001033 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengac0869d2009-11-21 06:21:52 +00001034 OpcodeStr, "\t$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001035 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1036 let isCommutable = Commutable;
1037}
1038
1039// Long 3-register intrinsics.
1040class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001041 InstrItinClass itin, string OpcodeStr, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001042 Intrinsic IntOp, bit Commutable>
1043 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001044 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengac0869d2009-11-21 06:21:52 +00001045 OpcodeStr, "\t$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001046 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1047 let isCommutable = Commutable;
1048}
David Goodwin658ea602009-09-25 18:38:29 +00001049class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001050 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1051 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1052 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengac0869d2009-11-21 06:21:52 +00001053 itin, OpcodeStr, "\t$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001054 [(set (ResTy QPR:$dst),
1055 (ResTy (IntOp (OpTy DPR:$src1),
1056 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1057 imm:$lane)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001058class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001059 string OpcodeStr, ValueType ResTy, ValueType OpTy,
1060 Intrinsic IntOp>
1061 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1062 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengac0869d2009-11-21 06:21:52 +00001063 itin, OpcodeStr, "\t$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001064 [(set (ResTy QPR:$dst),
1065 (ResTy (IntOp (OpTy DPR:$src1),
1066 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1067 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001068
1069// Wide 3-register intrinsics.
1070class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1071 string OpcodeStr, ValueType TyQ, ValueType TyD,
1072 Intrinsic IntOp, bit Commutable>
1073 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001074 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengac0869d2009-11-21 06:21:52 +00001075 OpcodeStr, "\t$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001076 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1077 let isCommutable = Commutable;
1078}
1079
1080// Pairwise long 2-register intrinsics, both double- and quad-register.
1081class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1082 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1083 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1084 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengac0869d2009-11-21 06:21:52 +00001085 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001086 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1087class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1088 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1089 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1090 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengac0869d2009-11-21 06:21:52 +00001091 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001092 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1093
1094// Pairwise long 2-register accumulate intrinsics,
1095// both double- and quad-register.
1096// The destination register is also used as the first source operand register.
1097class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1098 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1099 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1100 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001101 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengac0869d2009-11-21 06:21:52 +00001102 OpcodeStr, "\t$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001103 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1104class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1105 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1106 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1107 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001108 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengac0869d2009-11-21 06:21:52 +00001109 OpcodeStr, "\t$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001110 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1111
1112// Shift by immediate,
1113// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001114class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1115 InstrItinClass itin, string OpcodeStr, ValueType Ty, SDNode OpNode>
1116 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001117 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Evan Chengac0869d2009-11-21 06:21:52 +00001118 OpcodeStr, "\t$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001119 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001120class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1121 InstrItinClass itin, string OpcodeStr, ValueType Ty, SDNode OpNode>
1122 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001123 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengac0869d2009-11-21 06:21:52 +00001124 OpcodeStr, "\t$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001125 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1126
1127// Long shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001128class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1129 string OpcodeStr, ValueType ResTy, ValueType OpTy, SDNode OpNode>
1130 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001131 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengac0869d2009-11-21 06:21:52 +00001132 OpcodeStr, "\t$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001133 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1134 (i32 imm:$SIMM))))]>;
1135
1136// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001137class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1138 InstrItinClass itin, string OpcodeStr,
David Goodwin658ea602009-09-25 18:38:29 +00001139 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001140 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001141 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengac0869d2009-11-21 06:21:52 +00001142 OpcodeStr, "\t$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001143 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1144 (i32 imm:$SIMM))))]>;
1145
1146// Shift right by immediate and accumulate,
1147// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001148class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1149 string OpcodeStr, ValueType Ty, SDNode ShOp>
1150 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1151 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengac0869d2009-11-21 06:21:52 +00001152 OpcodeStr, "\t$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001153 [(set DPR:$dst, (Ty (add DPR:$src1,
1154 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001155class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1156 string OpcodeStr, ValueType Ty, SDNode ShOp>
1157 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1158 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengac0869d2009-11-21 06:21:52 +00001159 OpcodeStr, "\t$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001160 [(set QPR:$dst, (Ty (add QPR:$src1,
1161 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1162
1163// Shift by immediate and insert,
1164// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001165class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1166 string OpcodeStr, ValueType Ty, SDNode ShOp>
1167 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1168 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengac0869d2009-11-21 06:21:52 +00001169 OpcodeStr, "\t$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001170 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001171class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1172 string OpcodeStr, ValueType Ty, SDNode ShOp>
1173 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1174 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Evan Chengac0869d2009-11-21 06:21:52 +00001175 OpcodeStr, "\t$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001176 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1177
1178// Convert, with fractional bits immediate,
1179// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001180class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1181 string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001182 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001183 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001184 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Evan Chengac0869d2009-11-21 06:21:52 +00001185 OpcodeStr, "\t$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001186 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001187class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
1188 string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001189 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001190 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001191 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Evan Chengac0869d2009-11-21 06:21:52 +00001192 OpcodeStr, "\t$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001193 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1194
1195//===----------------------------------------------------------------------===//
1196// Multiclasses
1197//===----------------------------------------------------------------------===//
1198
Bob Wilson916ac5b2009-10-03 04:44:16 +00001199// Abbreviations used in multiclass suffixes:
1200// Q = quarter int (8 bit) elements
1201// H = half int (16 bit) elements
1202// S = single int (32 bit) elements
1203// D = double int (64 bit) elements
1204
Bob Wilson5bafff32009-06-22 23:27:02 +00001205// Neon 3-register vector operations.
1206
1207// First with only element sizes of 8, 16 and 32 bits:
1208multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001209 InstrItinClass itinD16, InstrItinClass itinD32,
1210 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001211 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
1212 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001213 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
1214 !strconcat(OpcodeStr, "8"), v8i8, v8i8, OpNode, Commutable>;
1215 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengac0869d2009-11-21 06:21:52 +00001216 !strconcat(OpcodeStr, "16"), v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001217 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengac0869d2009-11-21 06:21:52 +00001218 !strconcat(OpcodeStr, "32"), v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001219
1220 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001221 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengac0869d2009-11-21 06:21:52 +00001222 !strconcat(OpcodeStr, "8"), v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001223 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengac0869d2009-11-21 06:21:52 +00001224 !strconcat(OpcodeStr, "16"), v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001225 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengac0869d2009-11-21 06:21:52 +00001226 !strconcat(OpcodeStr, "32"), v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001227}
1228
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001229multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
1230 def v4i16 : N3VDSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001231 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, !strconcat(OpcodeStr, "32"),
1232 v2i32, ShOp>;
1233 def v8i16 : N3VQSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"),
1234 v8i16, v4i16, ShOp>;
1235 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, !strconcat(OpcodeStr, "32"),
1236 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001237}
1238
Bob Wilson5bafff32009-06-22 23:27:02 +00001239// ....then also with element size 64 bits:
1240multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001241 InstrItinClass itinD, InstrItinClass itinQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001242 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001243 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
1244 OpcodeStr, OpNode, Commutable> {
1245 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
1246 !strconcat(OpcodeStr, "64"), v1i64, v1i64, OpNode, Commutable>;
1247 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
1248 !strconcat(OpcodeStr, "64"), v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001249}
1250
1251
1252// Neon Narrowing 2-register vector intrinsics,
1253// source operand element sizes of 16, 32 and 64 bits:
1254multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001255 bits<5> op11_7, bit op6, bit op4,
1256 InstrItinClass itin, string OpcodeStr,
Bob Wilson5bafff32009-06-22 23:27:02 +00001257 Intrinsic IntOp> {
1258 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001259 itin, !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001260 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001261 itin, !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001262 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001263 itin, !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001264}
1265
1266
1267// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1268// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001269multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1270 string OpcodeStr, Intrinsic IntOp> {
1271 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1272 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
1273 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1274 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
1275 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1276 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001277}
1278
1279
1280// Neon 3-register vector intrinsics.
1281
1282// First with only element sizes of 16 and 32 bits:
1283multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001284 InstrItinClass itinD16, InstrItinClass itinD32,
1285 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001286 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1287 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001288 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
1289 !strconcat(OpcodeStr,"16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001290 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001291 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
1292 !strconcat(OpcodeStr,"32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001293 v2i32, v2i32, IntOp, Commutable>;
1294
1295 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001296 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
1297 !strconcat(OpcodeStr,"16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001298 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001299 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
1300 !strconcat(OpcodeStr,"32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001301 v4i32, v4i32, IntOp, Commutable>;
1302}
1303
David Goodwin658ea602009-09-25 18:38:29 +00001304multiclass N3VIntSL_HS<bits<4> op11_8,
1305 InstrItinClass itinD16, InstrItinClass itinD32,
1306 InstrItinClass itinQ16, InstrItinClass itinQ32,
1307 string OpcodeStr, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001308 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
1309 !strconcat(OpcodeStr, "16"), v4i16, IntOp>;
1310 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
1311 !strconcat(OpcodeStr, "32"), v2i32, IntOp>;
1312 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
1313 !strconcat(OpcodeStr, "16"), v8i16, v4i16, IntOp>;
1314 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
1315 !strconcat(OpcodeStr, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001316}
1317
Bob Wilson5bafff32009-06-22 23:27:02 +00001318// ....then also with element size of 8 bits:
1319multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001320 InstrItinClass itinD16, InstrItinClass itinD32,
1321 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001322 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001323 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1324 OpcodeStr, IntOp, Commutable> {
1325 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengac0869d2009-11-21 06:21:52 +00001326 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001327 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengac0869d2009-11-21 06:21:52 +00001328 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001329}
1330
1331// ....then also with element size of 64 bits:
1332multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001333 InstrItinClass itinD16, InstrItinClass itinD32,
1334 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001335 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001336 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1337 OpcodeStr, IntOp, Commutable> {
1338 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Evan Chengac0869d2009-11-21 06:21:52 +00001339 !strconcat(OpcodeStr,"64"), v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001340 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Evan Chengac0869d2009-11-21 06:21:52 +00001341 !strconcat(OpcodeStr,"64"), v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001342}
1343
1344
1345// Neon Narrowing 3-register vector intrinsics,
1346// source operand element sizes of 16, 32 and 64 bits:
1347multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1348 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1349 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
1350 v8i8, v8i16, IntOp, Commutable>;
1351 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
1352 v4i16, v4i32, IntOp, Commutable>;
1353 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
1354 v2i32, v2i64, IntOp, Commutable>;
1355}
1356
1357
1358// Neon Long 3-register vector intrinsics.
1359
1360// First with only element sizes of 16 and 32 bits:
1361multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001362 InstrItinClass itin, string OpcodeStr,
1363 Intrinsic IntOp, bit Commutable = 0> {
1364 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
1365 !strconcat(OpcodeStr,"16"), v4i32, v4i16, IntOp, Commutable>;
1366 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
1367 !strconcat(OpcodeStr,"32"), v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001368}
1369
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001370multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00001371 InstrItinClass itin, string OpcodeStr, Intrinsic IntOp> {
1372 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001373 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001374 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001375 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1376}
1377
Bob Wilson5bafff32009-06-22 23:27:02 +00001378// ....then also with element size of 8 bits:
1379multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001380 InstrItinClass itin, string OpcodeStr,
1381 Intrinsic IntOp, bit Commutable = 0>
1382 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, IntOp, Commutable> {
1383 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
1384 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001385}
1386
1387
1388// Neon Wide 3-register vector intrinsics,
1389// source operand element sizes of 8, 16 and 32 bits:
1390multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1391 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1392 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
1393 v8i16, v8i8, IntOp, Commutable>;
1394 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
1395 v4i32, v4i16, IntOp, Commutable>;
1396 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
1397 v2i64, v2i32, IntOp, Commutable>;
1398}
1399
1400
1401// Neon Multiply-Op vector operations,
1402// element sizes of 8, 16 and 32 bits:
1403multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001404 InstrItinClass itinD16, InstrItinClass itinD32,
1405 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001406 string OpcodeStr, SDNode OpNode> {
1407 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001408 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson5bafff32009-06-22 23:27:02 +00001409 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001410 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson5bafff32009-06-22 23:27:02 +00001411 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001412 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001413 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
1414
1415 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001416 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson5bafff32009-06-22 23:27:02 +00001417 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001418 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson5bafff32009-06-22 23:27:02 +00001419 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001420 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson5bafff32009-06-22 23:27:02 +00001421 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
1422}
1423
David Goodwin658ea602009-09-25 18:38:29 +00001424multiclass N3VMulOpSL_HS<bits<4> op11_8,
1425 InstrItinClass itinD16, InstrItinClass itinD32,
1426 InstrItinClass itinQ16, InstrItinClass itinQ32,
1427 string OpcodeStr, SDNode ShOp> {
1428 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001429 !strconcat(OpcodeStr, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001430 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001431 !strconcat(OpcodeStr, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001432 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001433 !strconcat(OpcodeStr, "16"), v8i16, v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001434 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001435 !strconcat(OpcodeStr, "32"), v4i32, v2i32, mul, ShOp>;
1436}
Bob Wilson5bafff32009-06-22 23:27:02 +00001437
1438// Neon 3-argument intrinsics,
1439// element sizes of 8, 16 and 32 bits:
1440multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1441 string OpcodeStr, Intrinsic IntOp> {
1442 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001443 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001444 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001445 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001446 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001447 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001448 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
1449
1450 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001451 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson5bafff32009-06-22 23:27:02 +00001452 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001453 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson5bafff32009-06-22 23:27:02 +00001454 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001455 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson5bafff32009-06-22 23:27:02 +00001456 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
1457}
1458
1459
1460// Neon Long 3-argument intrinsics.
1461
1462// First with only element sizes of 16 and 32 bits:
1463multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
1464 string OpcodeStr, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001465 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001466 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001467 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001468 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1469}
1470
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001471multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
1472 string OpcodeStr, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001473 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001474 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001475 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001476 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1477}
1478
Bob Wilson5bafff32009-06-22 23:27:02 +00001479// ....then also with element size of 8 bits:
1480multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1481 string OpcodeStr, Intrinsic IntOp>
1482 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001483 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson5bafff32009-06-22 23:27:02 +00001484 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
1485}
1486
1487
1488// Neon 2-register vector intrinsics,
1489// element sizes of 8, 16 and 32 bits:
1490multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001491 bits<5> op11_7, bit op4,
1492 InstrItinClass itinD, InstrItinClass itinQ,
1493 string OpcodeStr, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001494 // 64-bit vector types.
1495 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001496 itinD, !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001497 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001498 itinD, !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001499 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001500 itinD, !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001501
1502 // 128-bit vector types.
1503 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001504 itinQ, !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001505 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001506 itinQ, !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001507 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001508 itinQ, !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001509}
1510
1511
1512// Neon Pairwise long 2-register intrinsics,
1513// element sizes of 8, 16 and 32 bits:
1514multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1515 bits<5> op11_7, bit op4,
1516 string OpcodeStr, Intrinsic IntOp> {
1517 // 64-bit vector types.
1518 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1519 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1520 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1521 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1522 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1523 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1524
1525 // 128-bit vector types.
1526 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1527 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1528 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1529 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1530 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1531 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1532}
1533
1534
1535// Neon Pairwise long 2-register accumulate intrinsics,
1536// element sizes of 8, 16 and 32 bits:
1537multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1538 bits<5> op11_7, bit op4,
1539 string OpcodeStr, Intrinsic IntOp> {
1540 // 64-bit vector types.
1541 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1542 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1543 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1544 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1545 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1546 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1547
1548 // 128-bit vector types.
1549 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1550 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1551 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1552 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1553 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1554 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1555}
1556
1557
1558// Neon 2-register vector shift by immediate,
1559// element sizes of 8, 16, 32 and 64 bits:
1560multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001561 InstrItinClass itin, string OpcodeStr, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001562 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001563 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
1564 !strconcat(OpcodeStr, "8"), v8i8, OpNode> {
1565 let Inst{21-19} = 0b001; // imm6 = 001xxx
1566 }
1567 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
1568 !strconcat(OpcodeStr, "16"), v4i16, OpNode> {
1569 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1570 }
1571 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
1572 !strconcat(OpcodeStr, "32"), v2i32, OpNode> {
1573 let Inst{21} = 0b1; // imm6 = 1xxxxx
1574 }
1575 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001576 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001577 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001578
1579 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001580 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
1581 !strconcat(OpcodeStr, "8"), v16i8, OpNode> {
1582 let Inst{21-19} = 0b001; // imm6 = 001xxx
1583 }
1584 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
1585 !strconcat(OpcodeStr, "16"), v8i16, OpNode> {
1586 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1587 }
1588 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
1589 !strconcat(OpcodeStr, "32"), v4i32, OpNode> {
1590 let Inst{21} = 0b1; // imm6 = 1xxxxx
1591 }
1592 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Bob Wilson5bafff32009-06-22 23:27:02 +00001593 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001594 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001595}
1596
1597
1598// Neon Shift-Accumulate vector operations,
1599// element sizes of 8, 16, 32 and 64 bits:
1600multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1601 string OpcodeStr, SDNode ShOp> {
1602 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001603 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
1604 !strconcat(OpcodeStr, "8"), v8i8, ShOp> {
1605 let Inst{21-19} = 0b001; // imm6 = 001xxx
1606 }
1607 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
1608 !strconcat(OpcodeStr, "16"), v4i16, ShOp> {
1609 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1610 }
1611 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
1612 !strconcat(OpcodeStr, "32"), v2i32, ShOp> {
1613 let Inst{21} = 0b1; // imm6 = 1xxxxx
1614 }
1615 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Bob Wilson5bafff32009-06-22 23:27:02 +00001616 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001617 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001618
1619 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001620 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
1621 !strconcat(OpcodeStr, "8"), v16i8, ShOp> {
1622 let Inst{21-19} = 0b001; // imm6 = 001xxx
1623 }
1624 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
1625 !strconcat(OpcodeStr, "16"), v8i16, ShOp> {
1626 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1627 }
1628 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
1629 !strconcat(OpcodeStr, "32"), v4i32, ShOp> {
1630 let Inst{21} = 0b1; // imm6 = 1xxxxx
1631 }
1632 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Bob Wilson5bafff32009-06-22 23:27:02 +00001633 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001634 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001635}
1636
1637
1638// Neon Shift-Insert vector operations,
1639// element sizes of 8, 16, 32 and 64 bits:
1640multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1641 string OpcodeStr, SDNode ShOp> {
1642 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001643 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
1644 !strconcat(OpcodeStr, "8"), v8i8, ShOp> {
1645 let Inst{21-19} = 0b001; // imm6 = 001xxx
1646 }
1647 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
1648 !strconcat(OpcodeStr, "16"), v4i16, ShOp> {
1649 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1650 }
1651 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
1652 !strconcat(OpcodeStr, "32"), v2i32, ShOp> {
1653 let Inst{21} = 0b1; // imm6 = 1xxxxx
1654 }
1655 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Bob Wilson5bafff32009-06-22 23:27:02 +00001656 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001657 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001658
1659 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001660 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
1661 !strconcat(OpcodeStr, "8"), v16i8, ShOp> {
1662 let Inst{21-19} = 0b001; // imm6 = 001xxx
1663 }
1664 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
1665 !strconcat(OpcodeStr, "16"), v8i16, ShOp> {
1666 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1667 }
1668 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
1669 !strconcat(OpcodeStr, "32"), v4i32, ShOp> {
1670 let Inst{21} = 0b1; // imm6 = 1xxxxx
1671 }
1672 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Bob Wilson5bafff32009-06-22 23:27:02 +00001673 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001674 // imm6 = xxxxxx
1675}
1676
1677// Neon Shift Long operations,
1678// element sizes of 8, 16, 32 bits:
1679multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
1680 bit op4, string OpcodeStr, SDNode OpNode> {
1681 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
1682 !strconcat(OpcodeStr, "8"), v8i16, v8i8, OpNode> {
1683 let Inst{21-19} = 0b001; // imm6 = 001xxx
1684 }
1685 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
1686 !strconcat(OpcodeStr, "16"), v4i32, v4i16, OpNode> {
1687 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1688 }
1689 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
1690 !strconcat(OpcodeStr, "32"), v2i64, v2i32, OpNode> {
1691 let Inst{21} = 0b1; // imm6 = 1xxxxx
1692 }
1693}
1694
1695// Neon Shift Narrow operations,
1696// element sizes of 16, 32, 64 bits:
1697multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
1698 bit op4, InstrItinClass itin, string OpcodeStr,
1699 SDNode OpNode> {
1700 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
1701 !strconcat(OpcodeStr, "16"), v8i8, v8i16, OpNode> {
1702 let Inst{21-19} = 0b001; // imm6 = 001xxx
1703 }
1704 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
1705 !strconcat(OpcodeStr, "32"), v4i16, v4i32, OpNode> {
1706 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1707 }
1708 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
1709 !strconcat(OpcodeStr, "64"), v2i32, v2i64, OpNode> {
1710 let Inst{21} = 0b1; // imm6 = 1xxxxx
1711 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001712}
1713
1714//===----------------------------------------------------------------------===//
1715// Instruction Definitions.
1716//===----------------------------------------------------------------------===//
1717
1718// Vector Add Operations.
1719
1720// VADD : Vector Add (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001721defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd.i",
1722 add, 1>;
1723def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd.f32",
1724 v2f32, v2f32, fadd, 1>;
1725def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd.f32",
1726 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001727// VADDL : Vector Add Long (Q = D + D)
Evan Chengac0869d2009-11-21 06:21:52 +00001728defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl.s",
1729 int_arm_neon_vaddls, 1>;
1730defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl.u",
1731 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001732// VADDW : Vector Add Wide (Q = Q + D)
1733defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1734defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1735// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001736defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1737 IIC_VBINi4Q, "vhadd.s", int_arm_neon_vhadds, 1>;
1738defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1739 IIC_VBINi4Q, "vhadd.u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001740// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001741defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1742 IIC_VBINi4Q, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1743defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1744 IIC_VBINi4Q, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001745// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00001746defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1747 IIC_VBINi4Q, "vqadd.s", int_arm_neon_vqadds, 1>;
1748defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1749 IIC_VBINi4Q, "vqadd.u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001750// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1751defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1752// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1753defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1754
1755// Vector Multiply Operations.
1756
1757// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001758defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
1759 IIC_VMULi16Q, IIC_VMULi32Q, "vmul.i", mul, 1>;
1760def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul.p8",
1761 v8i8, v8i8, int_arm_neon_vmulp, 1>;
1762def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul.p8",
1763 v16i8, v16i8, int_arm_neon_vmulp, 1>;
1764def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul.f32",
1765 v2f32, v2f32, fmul, 1>;
1766def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul.f32",
1767 v4f32, v4f32, fmul, 1>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001768defm VMULsl : N3VSL_HS<0b1000, "vmul.i", mul>;
David Goodwin658ea602009-09-25 18:38:29 +00001769def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul.f32", v2f32, fmul>;
1770def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul.f32", v4f32, v2f32, fmul>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001771def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1772 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1773 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1774 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1775 (DSubReg_i16_reg imm:$lane))),
1776 (SubReg_i16_lane imm:$lane)))>;
1777def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1778 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1779 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1780 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1781 (DSubReg_i32_reg imm:$lane))),
1782 (SubReg_i32_lane imm:$lane)))>;
1783def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1784 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1785 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1786 (v2f32 (EXTRACT_SUBREG QPR:$src2,
1787 (DSubReg_i32_reg imm:$lane))),
1788 (SubReg_i32_lane imm:$lane)))>;
1789
Bob Wilson5bafff32009-06-22 23:27:02 +00001790// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001791defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1792 IIC_VMULi16Q, IIC_VMULi32Q,
1793 "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1794defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
1795 IIC_VMULi16Q, IIC_VMULi32Q,
1796 "vqdmulh.s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001797def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001798 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1799 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001800 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1801 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Evan Chengac0869d2009-11-21 06:21:52 +00001802 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001803 (SubReg_i16_lane imm:$lane)))>;
1804def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001805 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1806 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001807 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1808 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Evan Chengac0869d2009-11-21 06:21:52 +00001809 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001810 (SubReg_i32_lane imm:$lane)))>;
1811
Bob Wilson5bafff32009-06-22 23:27:02 +00001812// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00001813defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1814 IIC_VMULi16Q, IIC_VMULi32Q,
1815 "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1816defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
1817 IIC_VMULi16Q, IIC_VMULi32Q,
1818 "vqrdmulh.s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001819def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001820 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
1821 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001822 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1823 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1824 (DSubReg_i16_reg imm:$lane))),
1825 (SubReg_i16_lane imm:$lane)))>;
1826def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00001827 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
1828 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001829 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1830 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Evan Chengac0869d2009-11-21 06:21:52 +00001831 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001832 (SubReg_i32_lane imm:$lane)))>;
1833
Bob Wilson5bafff32009-06-22 23:27:02 +00001834// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengac0869d2009-11-21 06:21:52 +00001835defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull.s",
1836 int_arm_neon_vmulls, 1>;
1837defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull.u",
1838 int_arm_neon_vmullu, 1>;
1839def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull.p8",
1840 v8i16, v8i8, int_arm_neon_vmullp, 1>;
1841defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull.s",
1842 int_arm_neon_vmulls>;
1843defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull.u",
1844 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001845
Bob Wilson5bafff32009-06-22 23:27:02 +00001846// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengac0869d2009-11-21 06:21:52 +00001847defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull.s",
1848 int_arm_neon_vqdmull, 1>;
1849defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull.s",
1850 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001851
1852// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1853
1854// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00001855defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
1856 IIC_VMACi16Q, IIC_VMACi32Q, "vmla.i", add>;
Evan Chengac0869d2009-11-21 06:21:52 +00001857def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla.f32",
1858 v2f32, fmul, fadd>;
1859def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla.f32",
1860 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00001861defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
1862 IIC_VMACi16Q, IIC_VMACi32Q, "vmla.i", add>;
Evan Chengac0869d2009-11-21 06:21:52 +00001863def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla.f32",
1864 v2f32, fmul, fadd>;
1865def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla.f32",
1866 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001867
1868def : Pat<(v8i16 (add (v8i16 QPR:$src1),
1869 (mul (v8i16 QPR:$src2),
1870 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1871 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1),
1872 (v8i16 QPR:$src2),
1873 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1874 (DSubReg_i16_reg imm:$lane))),
1875 (SubReg_i16_lane imm:$lane)))>;
1876
1877def : Pat<(v4i32 (add (v4i32 QPR:$src1),
1878 (mul (v4i32 QPR:$src2),
1879 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1880 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1),
1881 (v4i32 QPR:$src2),
1882 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Evan Chengac0869d2009-11-21 06:21:52 +00001883 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001884 (SubReg_i32_lane imm:$lane)))>;
1885
1886def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
1887 (fmul (v4f32 QPR:$src2),
1888 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1889 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
1890 (v4f32 QPR:$src2),
1891 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1892 (DSubReg_i32_reg imm:$lane))),
1893 (SubReg_i32_lane imm:$lane)))>;
1894
Bob Wilson5bafff32009-06-22 23:27:02 +00001895// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1896defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1897defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001898
1899defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal.s", int_arm_neon_vmlals>;
1900defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal.u", int_arm_neon_vmlalu>;
1901
Bob Wilson5bafff32009-06-22 23:27:02 +00001902// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1903defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001904defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal.s", int_arm_neon_vqdmlal>;
1905
Bob Wilson5bafff32009-06-22 23:27:02 +00001906// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00001907defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
David Goodwin658ea602009-09-25 18:38:29 +00001908 IIC_VMACi16Q, IIC_VMACi32Q, "vmls.i", sub>;
Evan Chengac0869d2009-11-21 06:21:52 +00001909def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls.f32",
1910 v2f32, fmul, fsub>;
1911def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls.f32",
1912 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00001913defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
1914 IIC_VMACi16Q, IIC_VMACi32Q, "vmls.i", sub>;
Evan Chengac0869d2009-11-21 06:21:52 +00001915def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls.f32",
1916 v2f32, fmul, fsub>;
1917def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls.f32",
1918 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001919
1920def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
1921 (mul (v8i16 QPR:$src2),
1922 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1923 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1),
1924 (v8i16 QPR:$src2),
1925 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1926 (DSubReg_i16_reg imm:$lane))),
1927 (SubReg_i16_lane imm:$lane)))>;
1928
1929def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
1930 (mul (v4i32 QPR:$src2),
Evan Chengac0869d2009-11-21 06:21:52 +00001931 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001932 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1),
1933 (v4i32 QPR:$src2),
1934 (v2i32 (EXTRACT_SUBREG QPR:$src3,
1935 (DSubReg_i32_reg imm:$lane))),
1936 (SubReg_i32_lane imm:$lane)))>;
1937
1938def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
1939 (fmul (v4f32 QPR:$src2),
Evan Chengac0869d2009-11-21 06:21:52 +00001940 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001941 (v4f32 (VMLSslfq (v4f32 QPR:$src1),
1942 (v4f32 QPR:$src2),
1943 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1944 (DSubReg_i32_reg imm:$lane))),
1945 (SubReg_i32_lane imm:$lane)))>;
1946
Bob Wilson5bafff32009-06-22 23:27:02 +00001947// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1948defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1949defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001950
1951defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl.s", int_arm_neon_vmlsls>;
1952defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl.u", int_arm_neon_vmlslu>;
1953
Bob Wilson5bafff32009-06-22 23:27:02 +00001954// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1955defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001956defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001957
1958// Vector Subtract Operations.
1959
1960// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001961defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
1962 "vsub.i", sub, 0>;
1963def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub.f32",
1964 v2f32, v2f32, fsub, 0>;
1965def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub.f32",
1966 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001967// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengac0869d2009-11-21 06:21:52 +00001968defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl.s",
1969 int_arm_neon_vsubls, 1>;
1970defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl.u",
1971 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001972// VSUBW : Vector Subtract Wide (Q = Q - D)
1973defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1974defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1975// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00001976defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
1977 IIC_VBINi4Q, IIC_VBINi4Q,
1978 "vhsub.s", int_arm_neon_vhsubs, 0>;
1979defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
1980 IIC_VBINi4Q, IIC_VBINi4Q,
1981 "vhsub.u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001982// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00001983defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
1984 IIC_VBINi4Q, IIC_VBINi4Q,
1985 "vqsub.s", int_arm_neon_vqsubs, 0>;
1986defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
1987 IIC_VBINi4Q, IIC_VBINi4Q,
1988 "vqsub.u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001989// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1990defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1991// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1992defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1993
1994// Vector Comparisons.
1995
1996// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00001997defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1998 IIC_VBINi4Q, "vceq.i", NEONvceq, 1>;
Evan Chengac0869d2009-11-21 06:21:52 +00001999def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq.f32", v2i32, v2f32,
2000 NEONvceq, 1>;
2001def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq.f32", v4i32, v4f32,
2002 NEONvceq, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002003// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00002004defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2005 IIC_VBINi4Q, "vcge.s", NEONvcge, 0>;
2006defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2007 IIC_VBINi4Q, "vcge.u", NEONvcgeu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002008def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge.f32",
2009 v2i32, v2f32, NEONvcge, 0>;
2010def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge.f32", v4i32, v4f32,
2011 NEONvcge, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002012// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00002013defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2014 IIC_VBINi4Q, "vcgt.s", NEONvcgt, 0>;
2015defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2016 IIC_VBINi4Q, "vcgt.u", NEONvcgtu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002017def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt.f32", v2i32, v2f32,
2018 NEONvcgt, 0>;
2019def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt.f32", v4i32, v4f32,
2020 NEONvcgt, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002021// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengac0869d2009-11-21 06:21:52 +00002022def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge.f32",
2023 v2i32, v2f32, int_arm_neon_vacged, 0>;
2024def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge.f32",
2025 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002026// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengac0869d2009-11-21 06:21:52 +00002027def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt.f32",
2028 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2029def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt.f32",
2030 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002031// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002032defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2033 IIC_VBINi4Q, "vtst.i", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002034
2035// Vector Bitwise Operations.
2036
2037// VAND : Vector Bitwise AND
Evan Chengac0869d2009-11-21 06:21:52 +00002038def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2039 v2i32, v2i32, and, 1>;
2040def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2041 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002042
2043// VEOR : Vector Bitwise Exclusive OR
Evan Chengac0869d2009-11-21 06:21:52 +00002044def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2045 v2i32, v2i32, xor, 1>;
2046def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2047 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002048
2049// VORR : Vector Bitwise OR
Evan Chengac0869d2009-11-21 06:21:52 +00002050def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2051 v2i32, v2i32, or, 1>;
2052def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2053 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002054
2055// VBIC : Vector Bitwise Bit Clear (AND NOT)
2056def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002057 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengac0869d2009-11-21 06:21:52 +00002058 "vbic", "\t$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002059 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2060 (vnot_conv DPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002061def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002062 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengac0869d2009-11-21 06:21:52 +00002063 "vbic", "\t$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002064 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2065 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002066
2067// VORN : Vector Bitwise OR NOT
2068def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002069 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengac0869d2009-11-21 06:21:52 +00002070 "vorn", "\t$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002071 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2072 (vnot_conv DPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002073def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002074 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengac0869d2009-11-21 06:21:52 +00002075 "vorn", "\t$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002076 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2077 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002078
2079// VMVN : Vector Bitwise NOT
2080def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002081 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengac0869d2009-11-21 06:21:52 +00002082 "vmvn", "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002083 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
2084def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002085 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengac0869d2009-11-21 06:21:52 +00002086 "vmvn", "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002087 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2088def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2089def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2090
2091// VBSL : Vector Bitwise Select
2092def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002093 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengac0869d2009-11-21 06:21:52 +00002094 "vbsl", "\t$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002095 [(set DPR:$dst,
2096 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002097 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002098def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002099 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengac0869d2009-11-21 06:21:52 +00002100 "vbsl", "\t$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002101 [(set QPR:$dst,
2102 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002103 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002104
2105// VBIF : Vector Bitwise Insert if False
2106// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
2107// VBIT : Vector Bitwise Insert if True
2108// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
2109// These are not yet implemented. The TwoAddress pass will not go looking
2110// for equivalent operations with different register constraints; it just
2111// inserts copies.
2112
2113// Vector Absolute Differences.
2114
2115// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002116defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2117 IIC_VBINi4Q, IIC_VBINi4Q,
2118 "vabd.s", int_arm_neon_vabds, 0>;
2119defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2120 IIC_VBINi4Q, IIC_VBINi4Q,
2121 "vabd.u", int_arm_neon_vabdu, 0>;
2122def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
2123 "vabd.f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
2124def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
2125 "vabd.f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002126
2127// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002128defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
2129 "vabdl.s", int_arm_neon_vabdls, 0>;
2130defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
2131 "vabdl.u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002132
2133// VABA : Vector Absolute Difference and Accumulate
Bob Wilson1dd43482009-10-16 03:58:44 +00002134defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba.s", int_arm_neon_vabas>;
2135defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba.u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002136
2137// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
2138defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
2139defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
2140
2141// Vector Maximum and Minimum.
2142
2143// VMAX : Vector Maximum
David Goodwin658ea602009-09-25 18:38:29 +00002144defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2145 IIC_VBINi4Q, "vmax.s", int_arm_neon_vmaxs, 1>;
2146defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2147 IIC_VBINi4Q, "vmax.u", int_arm_neon_vmaxu, 1>;
2148def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002149 int_arm_neon_vmaxs, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002150def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax.f32", v4f32, v4f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002151 int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002152
2153// VMIN : Vector Minimum
David Goodwin658ea602009-09-25 18:38:29 +00002154defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2155 IIC_VBINi4Q, "vmin.s", int_arm_neon_vmins, 1>;
2156defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
2157 IIC_VBINi4Q, "vmin.u", int_arm_neon_vminu, 1>;
2158def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002159 int_arm_neon_vmins, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002160def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin.f32", v4f32, v4f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002161 int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002162
2163// Vector Pairwise Operations.
2164
2165// VPADD : Vector Pairwise Add
David Goodwin658ea602009-09-25 18:38:29 +00002166def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd.i8", v8i8, v8i8,
Bob Wilsonf24bd402009-08-11 01:15:26 +00002167 int_arm_neon_vpadd, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002168def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd.i16", v4i16, v4i16,
Bob Wilsonf24bd402009-08-11 01:15:26 +00002169 int_arm_neon_vpadd, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002170def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd.i32", v2i32, v2i32,
Bob Wilsonf24bd402009-08-11 01:15:26 +00002171 int_arm_neon_vpadd, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002172def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd.f32", v2f32, v2f32,
Bob Wilsonf24bd402009-08-11 01:15:26 +00002173 int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002174
2175// VPADDL : Vector Pairwise Add Long
2176defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
2177 int_arm_neon_vpaddls>;
2178defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
2179 int_arm_neon_vpaddlu>;
2180
2181// VPADAL : Vector Pairwise Add and Accumulate Long
Bob Wilsonb3642dc2009-10-14 21:43:17 +00002182defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002183 int_arm_neon_vpadals>;
Bob Wilsonb3642dc2009-10-14 21:43:17 +00002184defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal.u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002185 int_arm_neon_vpadalu>;
2186
2187// VPMAX : Vector Pairwise Maximum
David Goodwin658ea602009-09-25 18:38:29 +00002188def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax.s8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00002189 int_arm_neon_vpmaxs, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002190def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax.s16", v4i16, v4i16,
Bob Wilson5bafff32009-06-22 23:27:02 +00002191 int_arm_neon_vpmaxs, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002192def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax.s32", v2i32, v2i32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002193 int_arm_neon_vpmaxs, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002194def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax.u8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00002195 int_arm_neon_vpmaxu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002196def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax.u16", v4i16, v4i16,
Bob Wilson5bafff32009-06-22 23:27:02 +00002197 int_arm_neon_vpmaxu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002198def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax.u32", v2i32, v2i32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002199 int_arm_neon_vpmaxu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002200def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002201 int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002202
2203// VPMIN : Vector Pairwise Minimum
David Goodwin658ea602009-09-25 18:38:29 +00002204def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin.s8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00002205 int_arm_neon_vpmins, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002206def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin.s16", v4i16, v4i16,
Bob Wilson5bafff32009-06-22 23:27:02 +00002207 int_arm_neon_vpmins, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002208def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin.s32", v2i32, v2i32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002209 int_arm_neon_vpmins, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002210def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin.u8", v8i8, v8i8,
Bob Wilson5bafff32009-06-22 23:27:02 +00002211 int_arm_neon_vpminu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002212def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin.u16", v4i16, v4i16,
Bob Wilson5bafff32009-06-22 23:27:02 +00002213 int_arm_neon_vpminu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002214def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin.u32", v2i32, v2i32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002215 int_arm_neon_vpminu, 0>;
David Goodwin658ea602009-09-25 18:38:29 +00002216def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin.f32", v2f32, v2f32,
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002217 int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002218
2219// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2220
2221// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002222def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
2223 IIC_VUNAD, "vrecpe.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002224 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002225def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
2226 IIC_VUNAQ, "vrecpe.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002227 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002228def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
2229 IIC_VUNAD, "vrecpe.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002230 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002231def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
2232 IIC_VUNAQ, "vrecpe.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002233 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002234
2235// VRECPS : Vector Reciprocal Step
David Goodwin658ea602009-09-25 18:38:29 +00002236def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, IIC_VRECSD, "vrecps.f32", v2f32, v2f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002237 int_arm_neon_vrecps, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002238def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, IIC_VRECSQ, "vrecps.f32", v4f32, v4f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002239 int_arm_neon_vrecps, 1>;
2240
2241// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002242def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
2243 IIC_VUNAD, "vrsqrte.u32",
2244 v2i32, v2i32, int_arm_neon_vrsqrte>;
2245def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
2246 IIC_VUNAQ, "vrsqrte.u32",
2247 v4i32, v4i32, int_arm_neon_vrsqrte>;
2248def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
2249 IIC_VUNAD, "vrsqrte.f32",
2250 v2f32, v2f32, int_arm_neon_vrsqrte>;
2251def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
2252 IIC_VUNAQ, "vrsqrte.f32",
2253 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002254
2255// VRSQRTS : Vector Reciprocal Square Root Step
David Goodwin658ea602009-09-25 18:38:29 +00002256def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, IIC_VRECSD, "vrsqrts.f32", v2f32, v2f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002257 int_arm_neon_vrsqrts, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002258def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, IIC_VRECSQ, "vrsqrts.f32", v4f32, v4f32,
Bob Wilson5bafff32009-06-22 23:27:02 +00002259 int_arm_neon_vrsqrts, 1>;
2260
2261// Vector Shifts.
2262
2263// VSHL : Vector Shift
David Goodwin658ea602009-09-25 18:38:29 +00002264defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2265 IIC_VSHLiQ, "vshl.s", int_arm_neon_vshifts, 0>;
2266defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2267 IIC_VSHLiQ, "vshl.u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002268// VSHL : Vector Shift Left (Immediate)
Jim Grosbachb9d319b2009-10-14 20:31:01 +00002269defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl.i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002270// VSHR : Vector Shift Right (Immediate)
David Goodwin658ea602009-09-25 18:38:29 +00002271defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr.s", NEONvshrs>;
2272defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr.u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002273
2274// VSHLL : Vector Shift Left Long
Bob Wilson507df402009-10-21 02:15:46 +00002275defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll.s", NEONvshlls>;
2276defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll.u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002277
2278// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002279class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
2280 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
2281 ValueType OpTy, SDNode OpNode>
2282 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, ResTy, OpTy, OpNode> {
2283 let Inst{21-16} = op21_16;
2284}
2285def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
2286 v8i16, v8i8, NEONvshlli>;
2287def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
2288 v4i32, v4i16, NEONvshlli>;
2289def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
2290 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002291
2292// VSHRN : Vector Shift Right and Narrow
Bob Wilson507df402009-10-21 02:15:46 +00002293defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn.i", NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002294
2295// VRSHL : Vector Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002296defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2297 IIC_VSHLi4Q, "vrshl.s", int_arm_neon_vrshifts, 0>;
2298defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2299 IIC_VSHLi4Q, "vrshl.u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002300// VRSHR : Vector Rounding Shift Right
David Goodwin658ea602009-09-25 18:38:29 +00002301defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr.s", NEONvrshrs>;
2302defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr.u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002303
2304// VRSHRN : Vector Rounding Shift Right and Narrow
Bob Wilson507df402009-10-21 02:15:46 +00002305defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn.i",
2306 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002307
2308// VQSHL : Vector Saturating Shift
David Goodwin658ea602009-09-25 18:38:29 +00002309defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2310 IIC_VSHLi4Q, "vqshl.s", int_arm_neon_vqshifts, 0>;
2311defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2312 IIC_VSHLi4Q, "vqshl.u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002313// VQSHL : Vector Saturating Shift Left (Immediate)
David Goodwin658ea602009-09-25 18:38:29 +00002314defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl.s", NEONvqshls>;
2315defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl.u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002316// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
David Goodwin658ea602009-09-25 18:38:29 +00002317defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, IIC_VSHLi4D, "vqshlu.s", NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002318
2319// VQSHRN : Vector Saturating Shift Right and Narrow
Bob Wilson507df402009-10-21 02:15:46 +00002320defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn.s",
2321 NEONvqshrns>;
2322defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn.u",
2323 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002324
2325// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Bob Wilson507df402009-10-21 02:15:46 +00002326defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun.s",
2327 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002328
2329// VQRSHL : Vector Saturating Rounding Shift
David Goodwin658ea602009-09-25 18:38:29 +00002330defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2331 IIC_VSHLi4Q, "vqrshl.s", int_arm_neon_vqrshifts, 0>;
2332defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2333 IIC_VSHLi4Q, "vqrshl.u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002334
2335// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Bob Wilson507df402009-10-21 02:15:46 +00002336defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn.s",
2337 NEONvqrshrns>;
2338defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn.u",
2339 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002340
2341// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Bob Wilson507df402009-10-21 02:15:46 +00002342defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun.s",
2343 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002344
2345// VSRA : Vector Shift Right and Accumulate
2346defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
2347defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
2348// VRSRA : Vector Rounding Shift Right and Accumulate
2349defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
2350defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
2351
2352// VSLI : Vector Shift Left and Insert
2353defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
2354// VSRI : Vector Shift Right and Insert
2355defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
2356
2357// Vector Absolute and Saturating Absolute.
2358
2359// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002360defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
2361 IIC_VUNAiD, IIC_VUNAiQ, "vabs.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002362 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002363def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2364 IIC_VUNAD, "vabs.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002365 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002366def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2367 IIC_VUNAQ, "vabs.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002368 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002369
2370// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002371defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
2372 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002373 int_arm_neon_vqabs>;
2374
2375// Vector Negate.
2376
2377def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2378def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2379
2380class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
2381 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengac0869d2009-11-21 06:21:52 +00002382 IIC_VSHLiD, OpcodeStr, "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002383 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
2384class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
2385 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengac0869d2009-11-21 06:21:52 +00002386 IIC_VSHLiD, OpcodeStr, "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002387 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2388
2389// VNEG : Vector Negate
2390def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
2391def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
2392def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
2393def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
2394def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
2395def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
2396
2397// VNEG : Vector Negate (floating-point)
2398def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002399 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengac0869d2009-11-21 06:21:52 +00002400 "vneg.f32", "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002401 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2402def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002403 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengac0869d2009-11-21 06:21:52 +00002404 "vneg.f32", "\t$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002405 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2406
2407def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2408def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2409def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2410def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2411def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2412def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2413
2414// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002415defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
2416 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002417 int_arm_neon_vqneg>;
2418
2419// Vector Bit Counting Operations.
2420
2421// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002422defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
2423 IIC_VCNTiD, IIC_VCNTiQ, "vcls.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002424 int_arm_neon_vcls>;
2425// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002426defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
2427 IIC_VCNTiD, IIC_VCNTiQ, "vclz.i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002428 int_arm_neon_vclz>;
2429// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002430def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
2431 IIC_VCNTiD, "vcnt.8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002432 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002433def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
2434 IIC_VCNTiQ, "vcnt.8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002435 v16i8, v16i8, int_arm_neon_vcnt>;
2436
2437// Vector Move Operations.
2438
2439// VMOV : Vector Move (Register)
2440
Jim Grosbache5165492009-11-09 00:11:35 +00002441def VMOVDneon: N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengac0869d2009-11-21 06:21:52 +00002442 IIC_VMOVD, "vmov", "\t$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002443def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengac0869d2009-11-21 06:21:52 +00002444 IIC_VMOVD, "vmov", "\t$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002445
2446// VMOV : Vector Move (Immediate)
2447
2448// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2449def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2450 return ARM::getVMOVImm(N, 1, *CurDAG);
2451}]>;
2452def vmovImm8 : PatLeaf<(build_vector), [{
2453 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2454}], VMOV_get_imm8>;
2455
2456// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2457def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2458 return ARM::getVMOVImm(N, 2, *CurDAG);
2459}]>;
2460def vmovImm16 : PatLeaf<(build_vector), [{
2461 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2462}], VMOV_get_imm16>;
2463
2464// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2465def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2466 return ARM::getVMOVImm(N, 4, *CurDAG);
2467}]>;
2468def vmovImm32 : PatLeaf<(build_vector), [{
2469 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2470}], VMOV_get_imm32>;
2471
2472// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2473def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2474 return ARM::getVMOVImm(N, 8, *CurDAG);
2475}]>;
2476def vmovImm64 : PatLeaf<(build_vector), [{
2477 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2478}], VMOV_get_imm64>;
2479
2480// Note: Some of the cmode bits in the following VMOV instructions need to
2481// be encoded based on the immed values.
2482
2483def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002484 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengac0869d2009-11-21 06:21:52 +00002485 "vmov.i8", "\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002486 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2487def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002488 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengac0869d2009-11-21 06:21:52 +00002489 "vmov.i8", "\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002490 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2491
2492def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002493 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengac0869d2009-11-21 06:21:52 +00002494 "vmov.i16", "\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002495 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
2496def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002497 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengac0869d2009-11-21 06:21:52 +00002498 "vmov.i16", "\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002499 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2500
2501def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002502 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengac0869d2009-11-21 06:21:52 +00002503 "vmov.i32", "\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002504 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
2505def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002506 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengac0869d2009-11-21 06:21:52 +00002507 "vmov.i32", "\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002508 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2509
2510def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002511 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengac0869d2009-11-21 06:21:52 +00002512 "vmov.i64", "\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002513 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2514def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002515 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengac0869d2009-11-21 06:21:52 +00002516 "vmov.i64", "\t$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002517 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2518
2519// VMOV : Vector Get Lane (move scalar to ARM core register)
2520
Johnny Chen131c4a52009-11-23 17:48:17 +00002521def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002522 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002523 IIC_VMOVSI, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002524 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2525 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002526def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002527 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002528 IIC_VMOVSI, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002529 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2530 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002531def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002532 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002533 IIC_VMOVSI, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002534 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2535 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002536def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002537 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002538 IIC_VMOVSI, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002539 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2540 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002541def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002542 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002543 IIC_VMOVSI, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002544 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2545 imm:$lane))]>;
2546// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2547def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2548 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002549 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002550 (SubReg_i8_lane imm:$lane))>;
2551def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2552 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002553 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002554 (SubReg_i16_lane imm:$lane))>;
2555def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2556 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002557 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002558 (SubReg_i8_lane imm:$lane))>;
2559def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2560 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002561 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002562 (SubReg_i16_lane imm:$lane))>;
2563def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2564 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002565 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002566 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002567def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002568 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1), DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002569 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002570def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002571 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1), QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002572 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002573//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002574// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002575def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002576 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002577
2578
2579// VMOV : Vector Set Lane (move ARM core register to scalar)
2580
2581let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002582def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002583 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002584 IIC_VMOVISL, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002585 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2586 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002587def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002588 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002589 IIC_VMOVISL, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002590 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2591 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002592def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002593 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin658ea602009-09-25 18:38:29 +00002594 IIC_VMOVISL, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002595 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2596 GPR:$src2, imm:$lane))]>;
2597}
2598def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2599 (v16i8 (INSERT_SUBREG QPR:$src1,
2600 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002601 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002602 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002603 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002604def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2605 (v8i16 (INSERT_SUBREG QPR:$src1,
2606 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002607 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002608 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002609 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002610def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2611 (v4i32 (INSERT_SUBREG QPR:$src1,
2612 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002613 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002614 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002615 (DSubReg_i32_reg imm:$lane)))>;
2616
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002617def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002618 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2619 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002620def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002621 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2622 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002623
2624//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002625// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002626def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002627 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002628
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002629def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2630 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2631def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
2632 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2633def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2634 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2635
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002636def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2637 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2638def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2639 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2640def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2641 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2642
2643def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2644 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2645 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2646 arm_dsubreg_0)>;
2647def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2648 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2649 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2650 arm_dsubreg_0)>;
2651def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2652 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2653 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2654 arm_dsubreg_0)>;
2655
Bob Wilson5bafff32009-06-22 23:27:02 +00002656// VDUP : Vector Duplicate (from ARM core register to all elements)
2657
Bob Wilson5bafff32009-06-22 23:27:02 +00002658class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2659 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002660 IIC_VMOVIS, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002661 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002662class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2663 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002664 IIC_VMOVIS, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002665 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002666
2667def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
2668def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
2669def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
2670def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
2671def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
2672def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
2673
2674def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002675 IIC_VMOVIS, "vdup", ".32\t$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002676 [(set DPR:$dst, (v2f32 (NEONvdup
2677 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002678def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwin658ea602009-09-25 18:38:29 +00002679 IIC_VMOVIS, "vdup", ".32\t$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002680 [(set QPR:$dst, (v4f32 (NEONvdup
2681 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002682
2683// VDUP : Vector Duplicate Lane (from scalar to all elements)
2684
Johnny Chenda1aea42009-11-23 21:00:43 +00002685class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
2686 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002687 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengac0869d2009-11-21 06:21:52 +00002688 OpcodeStr, "\t$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002689 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002690
Johnny Chenda1aea42009-11-23 21:00:43 +00002691class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
2692 ValueType ResTy, ValueType OpTy>
2693 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002694 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengac0869d2009-11-21 06:21:52 +00002695 OpcodeStr, "\t$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002696 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002697
Bob Wilson507df402009-10-21 02:15:46 +00002698// Inst{19-16} is partially specified depending on the element size.
2699
Johnny Chenda1aea42009-11-23 21:00:43 +00002700def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup.8", v8i8>;
2701def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup.16", v4i16>;
2702def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup.32", v2i32>;
2703def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup.32", v2f32>;
2704def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup.8", v16i8, v8i8>;
2705def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup.16", v8i16, v4i16>;
2706def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup.32", v4i32, v2i32>;
2707def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup.32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002708
Bob Wilson0ce37102009-08-14 05:08:32 +00002709def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2710 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2711 (DSubReg_i8_reg imm:$lane))),
2712 (SubReg_i8_lane imm:$lane)))>;
2713def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2714 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2715 (DSubReg_i16_reg imm:$lane))),
2716 (SubReg_i16_lane imm:$lane)))>;
2717def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2718 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2719 (DSubReg_i32_reg imm:$lane))),
2720 (SubReg_i32_lane imm:$lane)))>;
2721def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2722 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2723 (DSubReg_i32_reg imm:$lane))),
2724 (SubReg_i32_lane imm:$lane)))>;
2725
Johnny Chenda1aea42009-11-23 21:00:43 +00002726def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
2727 (outs DPR:$dst), (ins SPR:$src),
2728 IIC_VMOVD, "vdup.32", "\t$dst, ${src:lane}", "",
2729 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002730
Johnny Chenda1aea42009-11-23 21:00:43 +00002731def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
2732 (outs QPR:$dst), (ins SPR:$src),
2733 IIC_VMOVD, "vdup.32", "\t$dst, ${src:lane}", "",
2734 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00002735
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00002736def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2737 (INSERT_SUBREG QPR:$src,
2738 (i64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2739 (DSubReg_f64_other_reg imm:$lane))>;
2740def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2741 (INSERT_SUBREG QPR:$src,
2742 (f64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2743 (DSubReg_f64_other_reg imm:$lane))>;
2744
Bob Wilson5bafff32009-06-22 23:27:02 +00002745// VMOVN : Vector Narrowing Move
David Goodwin127221f2009-09-23 21:38:08 +00002746defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD, "vmovn.i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002747 int_arm_neon_vmovn>;
2748// VQMOVN : Vector Saturating Narrowing Move
David Goodwin127221f2009-09-23 21:38:08 +00002749defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, "vqmovn.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002750 int_arm_neon_vqmovns>;
David Goodwin127221f2009-09-23 21:38:08 +00002751defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, "vqmovn.u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002752 int_arm_neon_vqmovnu>;
David Goodwin127221f2009-09-23 21:38:08 +00002753defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, "vqmovun.s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002754 int_arm_neon_vqmovnsu>;
2755// VMOVL : Vector Lengthening Move
Bob Wilson507df402009-10-21 02:15:46 +00002756defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl.s", int_arm_neon_vmovls>;
2757defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl.u", int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002758
2759// Vector Conversions.
2760
2761// VCVT : Vector Convert Between Floating-Point and Integers
2762def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2763 v2i32, v2f32, fp_to_sint>;
2764def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2765 v2i32, v2f32, fp_to_uint>;
2766def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2767 v2f32, v2i32, sint_to_fp>;
2768def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2769 v2f32, v2i32, uint_to_fp>;
2770
2771def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2772 v4i32, v4f32, fp_to_sint>;
2773def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2774 v4i32, v4f32, fp_to_uint>;
2775def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2776 v4f32, v4i32, sint_to_fp>;
2777def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2778 v4f32, v4i32, uint_to_fp>;
2779
2780// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Bob Wilson507df402009-10-21 02:15:46 +00002781def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt.s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002782 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Bob Wilson507df402009-10-21 02:15:46 +00002783def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt.u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002784 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Bob Wilson507df402009-10-21 02:15:46 +00002785def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt.f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002786 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Bob Wilson507df402009-10-21 02:15:46 +00002787def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt.f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002788 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
2789
Bob Wilson507df402009-10-21 02:15:46 +00002790def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt.s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002791 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Bob Wilson507df402009-10-21 02:15:46 +00002792def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt.u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002793 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Bob Wilson507df402009-10-21 02:15:46 +00002794def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt.f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002795 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Bob Wilson507df402009-10-21 02:15:46 +00002796def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt.f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002797 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
2798
Bob Wilsond8e17572009-08-12 22:31:50 +00002799// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00002800
2801// VREV64 : Vector Reverse elements within 64-bit doublewords
2802
2803class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2804 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002805 (ins DPR:$src), IIC_VMOVD,
Evan Chengac0869d2009-11-21 06:21:52 +00002806 OpcodeStr, "\t$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002807 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002808class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2809 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002810 (ins QPR:$src), IIC_VMOVD,
Evan Chengac0869d2009-11-21 06:21:52 +00002811 OpcodeStr, "\t$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002812 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002813
2814def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
2815def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
2816def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
2817def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
2818
2819def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
2820def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
2821def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
2822def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
2823
2824// VREV32 : Vector Reverse elements within 32-bit words
2825
2826class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2827 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002828 (ins DPR:$src), IIC_VMOVD,
Evan Chengac0869d2009-11-21 06:21:52 +00002829 OpcodeStr, "\t$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002830 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002831class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2832 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002833 (ins QPR:$src), IIC_VMOVD,
Evan Chengac0869d2009-11-21 06:21:52 +00002834 OpcodeStr, "\t$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002835 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002836
2837def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
2838def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
2839
2840def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
2841def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
2842
2843// VREV16 : Vector Reverse elements within 16-bit halfwords
2844
2845class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2846 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002847 (ins DPR:$src), IIC_VMOVD,
Evan Chengac0869d2009-11-21 06:21:52 +00002848 OpcodeStr, "\t$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002849 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002850class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2851 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002852 (ins QPR:$src), IIC_VMOVD,
Evan Chengac0869d2009-11-21 06:21:52 +00002853 OpcodeStr, "\t$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00002854 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002855
2856def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
2857def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
2858
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002859// Other Vector Shuffles.
2860
2861// VEXT : Vector Extract
2862
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002863class VEXTd<string OpcodeStr, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002864 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
2865 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
2866 OpcodeStr, "\t$dst, $lhs, $rhs, $index", "",
2867 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2868 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002869
2870class VEXTq<string OpcodeStr, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00002871 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
2872 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
2873 OpcodeStr, "\t$dst, $lhs, $rhs, $index", "",
2874 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2875 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00002876
2877def VEXTd8 : VEXTd<"vext.8", v8i8>;
2878def VEXTd16 : VEXTd<"vext.16", v4i16>;
2879def VEXTd32 : VEXTd<"vext.32", v2i32>;
2880def VEXTdf : VEXTd<"vext.32", v2f32>;
2881
2882def VEXTq8 : VEXTq<"vext.8", v16i8>;
2883def VEXTq16 : VEXTq<"vext.16", v8i16>;
2884def VEXTq32 : VEXTq<"vext.32", v4i32>;
2885def VEXTqf : VEXTq<"vext.32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002886
Bob Wilson64efd902009-08-08 05:53:00 +00002887// VTRN : Vector Transpose
2888
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002889def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
2890def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
2891def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002892
David Goodwin127221f2009-09-23 21:38:08 +00002893def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn.8">;
2894def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn.16">;
2895def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn.32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002896
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002897// VUZP : Vector Unzip (Deinterleave)
2898
2899def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
2900def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
2901def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
2902
David Goodwin127221f2009-09-23 21:38:08 +00002903def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp.8">;
2904def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp.16">;
2905def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp.32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002906
2907// VZIP : Vector Zip (Interleave)
2908
2909def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
2910def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
2911def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
2912
David Goodwin127221f2009-09-23 21:38:08 +00002913def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip.8">;
2914def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip.16">;
2915def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip.32">;
Bob Wilson64efd902009-08-08 05:53:00 +00002916
Bob Wilson114a2662009-08-12 20:51:55 +00002917// Vector Table Lookup and Table Extension.
2918
2919// VTBL : Vector Table Lookup
2920def VTBL1
2921 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002922 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengac0869d2009-11-21 06:21:52 +00002923 "vtbl.8", "\t$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002924 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002925let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00002926def VTBL2
2927 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002928 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Evan Chengac0869d2009-11-21 06:21:52 +00002929 "vtbl.8", "\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002930 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2931 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2932def VTBL3
2933 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002934 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Evan Chengac0869d2009-11-21 06:21:52 +00002935 "vtbl.8", "\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002936 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2937 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2938def VTBL4
2939 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002940 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Evan Chengac0869d2009-11-21 06:21:52 +00002941 "vtbl.8", "\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00002942 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2943 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002944} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00002945
2946// VTBX : Vector Table Extension
2947def VTBX1
2948 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002949 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengac0869d2009-11-21 06:21:52 +00002950 "vtbx.8", "\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002951 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2952 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002953let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00002954def VTBX2
2955 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002956 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Evan Chengac0869d2009-11-21 06:21:52 +00002957 "vtbx.8", "\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002958 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2959 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2960def VTBX3
2961 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002962 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Evan Chengac0869d2009-11-21 06:21:52 +00002963 "vtbx.8", "\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002964 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2965 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2966def VTBX4
2967 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00002968 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Evan Chengac0869d2009-11-21 06:21:52 +00002969 "vtbx.8", "\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00002970 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2971 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002972} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00002973
Bob Wilson5bafff32009-06-22 23:27:02 +00002974//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00002975// NEON instructions for single-precision FP math
2976//===----------------------------------------------------------------------===//
2977
2978// These need separate instructions because they must use DPR_VFP2 register
2979// class which have SPR sub-registers.
2980
2981// Vector Add Operations used for single-precision FP
2982let neverHasSideEffects = 1 in
2983def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2984def : N3VDsPat<fadd, VADDfd_sfp>;
2985
David Goodwin338268c2009-08-10 22:17:39 +00002986// Vector Sub Operations used for single-precision FP
2987let neverHasSideEffects = 1 in
2988def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2989def : N3VDsPat<fsub, VSUBfd_sfp>;
2990
Evan Cheng1d2426c2009-08-07 19:30:41 +00002991// Vector Multiply Operations used for single-precision FP
2992let neverHasSideEffects = 1 in
2993def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2994def : N3VDsPat<fmul, VMULfd_sfp>;
2995
2996// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00002997// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
2998// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00002999
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003000//let neverHasSideEffects = 1 in
3001//def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla.f32", v2f32,fmul,fadd>;
3002//def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
3003
3004//let neverHasSideEffects = 1 in
3005//def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls.f32", v2f32,fmul,fsub>;
3006//def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003007
David Goodwin338268c2009-08-10 22:17:39 +00003008// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003009let neverHasSideEffects = 1 in
David Goodwin127221f2009-09-23 21:38:08 +00003010def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
3011 IIC_VUNAD, "vabs.f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003012 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003013def : N2VDIntsPat<fabs, VABSfd_sfp>;
3014
David Goodwin338268c2009-08-10 22:17:39 +00003015// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003016let neverHasSideEffects = 1 in
3017def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin127221f2009-09-23 21:38:08 +00003018 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
Evan Chengac0869d2009-11-21 06:21:52 +00003019 "vneg.f32", "\t$dst, $src", "", []>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003020def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
3021
David Goodwin338268c2009-08-10 22:17:39 +00003022// Vector Convert between single-precision FP and integer
3023let neverHasSideEffects = 1 in
3024def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
3025 v2i32, v2f32, fp_to_sint>;
3026def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
3027
3028let neverHasSideEffects = 1 in
3029def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
3030 v2i32, v2f32, fp_to_uint>;
3031def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
3032
3033let neverHasSideEffects = 1 in
David Goodwinf35290c2009-08-11 01:07:38 +00003034def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
3035 v2f32, v2i32, sint_to_fp>;
David Goodwin338268c2009-08-10 22:17:39 +00003036def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
3037
3038let neverHasSideEffects = 1 in
David Goodwinf35290c2009-08-11 01:07:38 +00003039def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
3040 v2f32, v2i32, uint_to_fp>;
David Goodwin338268c2009-08-10 22:17:39 +00003041def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
3042
Evan Cheng1d2426c2009-08-07 19:30:41 +00003043//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003044// Non-Instruction Patterns
3045//===----------------------------------------------------------------------===//
3046
3047// bit_convert
3048def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3049def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3050def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3051def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3052def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3053def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3054def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3055def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3056def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3057def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3058def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3059def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3060def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3061def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3062def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3063def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3064def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3065def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3066def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3067def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3068def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3069def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3070def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3071def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3072def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3073def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3074def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3075def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3076def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3077def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3078
3079def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3080def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3081def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3082def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3083def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3084def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3085def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3086def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3087def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3088def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3089def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3090def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3091def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3092def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3093def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3094def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3095def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3096def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3097def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3098def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3099def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3100def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3101def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3102def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3103def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3104def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3105def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3106def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3107def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3108def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;