blob: 721af26b2761d5131f5c35ead755064ce6067489 [file] [log] [blame]
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +00001//===-- Mips16InstrInfo.cpp - Mips16 Instruction Information --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Mips16 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Mips16InstrInfo.h"
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000015#include "InstPrinter/MipsInstPrinter.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "MipsMachineFunction.h"
17#include "MipsTargetMachine.h"
18#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/StringRef.h"
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
Reed Kotler61b97b82013-02-08 03:57:41 +000022#include "llvm/CodeGen/RegisterScavenging.h"
Reed Kotlercef95f72012-12-20 04:07:42 +000023#include "llvm/Support/CommandLine.h"
Reed Kotlerda4afa72013-02-18 00:59:04 +000024#include "llvm/Support/Debug.h"
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000025#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/TargetRegistry.h"
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000027
28using namespace llvm;
29
Reed Kotlercef95f72012-12-20 04:07:42 +000030static cl::opt<bool> NeverUseSaveRestore(
31 "mips16-never-use-save-restore",
32 cl::init(false),
Jack Cartere11dda82013-01-19 02:00:40 +000033 cl::desc("For testing ability to adjust stack pointer "
34 "without save/restore instruction"),
Reed Kotlercef95f72012-12-20 04:07:42 +000035 cl::Hidden);
36
37
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000038Mips16InstrInfo::Mips16InstrInfo(MipsTargetMachine &tm)
Reed Kotler95a2bb42012-10-17 22:29:54 +000039 : MipsInstrInfo(tm, Mips::BimmX16),
Reed Kotler94411252012-10-31 05:21:10 +000040 RI(*tm.getSubtargetImpl(), *this) {}
Akira Hatanaka85890102012-07-31 23:41:32 +000041
42const MipsRegisterInfo &Mips16InstrInfo::getRegisterInfo() const {
43 return RI;
44}
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000045
46/// isLoadFromStackSlot - If the specified machine instruction is a direct
47/// load from a stack slot, return the virtual or physical register number of
48/// the destination along with the FrameIndex of the loaded stack slot. If
49/// not, return 0. This predicate must return 0 if the instruction has
50/// any side effects other than loading from the stack slot.
51unsigned Mips16InstrInfo::
52isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const
53{
54 return 0;
55}
56
57/// isStoreToStackSlot - If the specified machine instruction is a direct
58/// store to a stack slot, return the virtual or physical register number of
59/// the source reg along with the FrameIndex of the loaded stack slot. If
60/// not, return 0. This predicate must return 0 if the instruction has
61/// any side effects other than storing to the stack slot.
62unsigned Mips16InstrInfo::
63isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const
64{
65 return 0;
66}
67
68void Mips16InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
69 MachineBasicBlock::iterator I, DebugLoc DL,
70 unsigned DestReg, unsigned SrcReg,
71 bool KillSrc) const {
Reed Kotler7d90d4d2012-10-12 02:01:09 +000072 unsigned Opc = 0;
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000073
Reed Kotler7d90d4d2012-10-12 02:01:09 +000074 if (Mips::CPU16RegsRegClass.contains(DestReg) &&
75 Mips::CPURegsRegClass.contains(SrcReg))
76 Opc = Mips::MoveR3216;
77 else if (Mips::CPURegsRegClass.contains(DestReg) &&
78 Mips::CPU16RegsRegClass.contains(SrcReg))
79 Opc = Mips::Move32R16;
80 else if ((SrcReg == Mips::HI) &&
81 (Mips::CPU16RegsRegClass.contains(DestReg)))
82 Opc = Mips::Mfhi16, SrcReg = 0;
83
84 else if ((SrcReg == Mips::LO) &&
85 (Mips::CPU16RegsRegClass.contains(DestReg)))
86 Opc = Mips::Mflo16, SrcReg = 0;
87
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000088
89 assert(Opc && "Cannot copy registers");
90
91 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc));
92
93 if (DestReg)
94 MIB.addReg(DestReg, RegState::Define);
95
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +000096 if (SrcReg)
97 MIB.addReg(SrcReg, getKillRegState(KillSrc));
98}
99
100void Mips16InstrInfo::
101storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
102 unsigned SrcReg, bool isKill, int FI,
103 const TargetRegisterClass *RC,
104 const TargetRegisterInfo *TRI) const {
Reed Kotlerc94a38f2012-09-28 02:26:24 +0000105 DebugLoc DL;
106 if (I != MBB.end()) DL = I->getDebugLoc();
107 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore);
108 unsigned Opc = 0;
109 if (Mips::CPU16RegsRegClass.hasSubClassEq(RC))
110 Opc = Mips::SwRxSpImmX16;
111 assert(Opc && "Register class not handled!");
112 BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill))
113 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000114}
115
116void Mips16InstrInfo::
117loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
118 unsigned DestReg, int FI,
119 const TargetRegisterClass *RC,
120 const TargetRegisterInfo *TRI) const {
Reed Kotlerc94a38f2012-09-28 02:26:24 +0000121 DebugLoc DL;
122 if (I != MBB.end()) DL = I->getDebugLoc();
123 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad);
124 unsigned Opc = 0;
125
126 if (Mips::CPU16RegsRegClass.hasSubClassEq(RC))
127 Opc = Mips::LwRxSpImmX16;
128 assert(Opc && "Register class not handled!");
129 BuildMI(MBB, I, DL, get(Opc), DestReg).addFrameIndex(FI).addImm(0)
130 .addMemOperand(MMO);
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000131}
132
133bool Mips16InstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
134 MachineBasicBlock &MBB = *MI->getParent();
135
136 switch(MI->getDesc().getOpcode()) {
137 default:
138 return false;
Reed Kotlerda4afa72013-02-18 00:59:04 +0000139 case Mips::BtnezT8CmpX16:
140 ExpandFEXT_T8I816_ins(MBB, MI, Mips::BtnezX16, Mips::CmpRxRy16);
141 break;
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000142 case Mips::RetRA16:
Reed Kotlerc09856b2012-10-30 00:54:49 +0000143 ExpandRetRA16(MBB, MI, Mips::JrcRa16);
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000144 break;
145 }
146
147 MBB.erase(MI);
148 return true;
149}
150
151/// GetOppositeBranchOpc - Return the inverse of the specified
152/// opcode, e.g. turning BEQ to BNE.
153unsigned Mips16InstrInfo::GetOppositeBranchOpc(unsigned Opc) const {
Reed Kotler95a2bb42012-10-17 22:29:54 +0000154 switch (Opc) {
155 default: llvm_unreachable("Illegal opcode!");
156 case Mips::BeqzRxImmX16: return Mips::BnezRxImmX16;
157 case Mips::BnezRxImmX16: return Mips::BeqzRxImmX16;
158 case Mips::BteqzT8CmpX16: return Mips::BtnezT8CmpX16;
159 case Mips::BteqzT8SltX16: return Mips::BtnezT8SltX16;
160 case Mips::BteqzT8SltiX16: return Mips::BtnezT8SltiX16;
161 case Mips::BtnezX16: return Mips::BteqzX16;
162 case Mips::BtnezT8CmpiX16: return Mips::BteqzT8CmpiX16;
163 case Mips::BtnezT8SltuX16: return Mips::BteqzT8SltuX16;
164 case Mips::BtnezT8SltiuX16: return Mips::BteqzT8SltiuX16;
165 case Mips::BteqzX16: return Mips::BtnezX16;
166 case Mips::BteqzT8CmpiX16: return Mips::BtnezT8CmpiX16;
167 case Mips::BteqzT8SltuX16: return Mips::BtnezT8SltuX16;
168 case Mips::BteqzT8SltiuX16: return Mips::BtnezT8SltiuX16;
169 case Mips::BtnezT8CmpX16: return Mips::BteqzT8CmpX16;
170 case Mips::BtnezT8SltX16: return Mips::BteqzT8SltX16;
171 case Mips::BtnezT8SltiX16: return Mips::BteqzT8SltiX16;
172 }
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000173 assert(false && "Implement this function.");
174 return 0;
175}
176
Reed Kotlercef95f72012-12-20 04:07:42 +0000177// Adjust SP by FrameSize bytes. Save RA, S0, S1
Jack Cartere11dda82013-01-19 02:00:40 +0000178void Mips16InstrInfo::makeFrame(unsigned SP, int64_t FrameSize,
179 MachineBasicBlock &MBB,
Reed Kotlercef95f72012-12-20 04:07:42 +0000180 MachineBasicBlock::iterator I) const {
181 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
182 if (!NeverUseSaveRestore) {
183 if (isUInt<11>(FrameSize))
184 BuildMI(MBB, I, DL, get(Mips::SaveRaF16)).addImm(FrameSize);
185 else {
Jack Cartere11dda82013-01-19 02:00:40 +0000186 int Base = 2040; // should create template function like isUInt that
187 // returns largest possible n bit unsigned integer
Reed Kotlercef95f72012-12-20 04:07:42 +0000188 int64_t Remainder = FrameSize - Base;
189 BuildMI(MBB, I, DL, get(Mips::SaveRaF16)). addImm(Base);
190 if (isInt<16>(-Remainder))
Reed Kotler2de89322013-02-16 19:04:29 +0000191 BuildAddiuSpImm(MBB, I, -Remainder);
Reed Kotlercef95f72012-12-20 04:07:42 +0000192 else
193 adjustStackPtrBig(SP, -Remainder, MBB, I, Mips::V0, Mips::V1);
194 }
195
196 }
197 else {
198 //
199 // sw ra, -4[sp]
200 // sw s1, -8[sp]
201 // sw s0, -12[sp]
202
Jack Cartere11dda82013-01-19 02:00:40 +0000203 MachineInstrBuilder MIB1 = BuildMI(MBB, I, DL, get(Mips::SwRxSpImmX16),
204 Mips::RA);
Reed Kotlercef95f72012-12-20 04:07:42 +0000205 MIB1.addReg(Mips::SP);
206 MIB1.addImm(-4);
Jack Cartere11dda82013-01-19 02:00:40 +0000207 MachineInstrBuilder MIB2 = BuildMI(MBB, I, DL, get(Mips::SwRxSpImmX16),
208 Mips::S1);
Reed Kotlercef95f72012-12-20 04:07:42 +0000209 MIB2.addReg(Mips::SP);
210 MIB2.addImm(-8);
Jack Cartere11dda82013-01-19 02:00:40 +0000211 MachineInstrBuilder MIB3 = BuildMI(MBB, I, DL, get(Mips::SwRxSpImmX16),
212 Mips::S0);
Reed Kotlercef95f72012-12-20 04:07:42 +0000213 MIB3.addReg(Mips::SP);
214 MIB3.addImm(-12);
215 adjustStackPtrBig(SP, -FrameSize, MBB, I, Mips::V0, Mips::V1);
216 }
217}
218
219// Adjust SP by FrameSize bytes. Restore RA, S0, S1
Jack Cartere11dda82013-01-19 02:00:40 +0000220void Mips16InstrInfo::restoreFrame(unsigned SP, int64_t FrameSize,
221 MachineBasicBlock &MBB,
222 MachineBasicBlock::iterator I) const {
Reed Kotlercef95f72012-12-20 04:07:42 +0000223 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
224 if (!NeverUseSaveRestore) {
225 if (isUInt<11>(FrameSize))
226 BuildMI(MBB, I, DL, get(Mips::RestoreRaF16)).addImm(FrameSize);
227 else {
Jack Cartere11dda82013-01-19 02:00:40 +0000228 int Base = 2040; // should create template function like isUInt that
229 // returns largest possible n bit unsigned integer
Reed Kotlercef95f72012-12-20 04:07:42 +0000230 int64_t Remainder = FrameSize - Base;
231 if (isInt<16>(Remainder))
Reed Kotler2de89322013-02-16 19:04:29 +0000232 BuildAddiuSpImm(MBB, I, Remainder);
Reed Kotlercef95f72012-12-20 04:07:42 +0000233 else
234 adjustStackPtrBig(SP, Remainder, MBB, I, Mips::A0, Mips::A1);
235 BuildMI(MBB, I, DL, get(Mips::RestoreRaF16)). addImm(Base);
236 }
237 }
238 else {
239 adjustStackPtrBig(SP, FrameSize, MBB, I, Mips::A0, Mips::A1);
240 // lw ra, -4[sp]
241 // lw s1, -8[sp]
242 // lw s0, -12[sp]
Jack Cartere11dda82013-01-19 02:00:40 +0000243 MachineInstrBuilder MIB1 = BuildMI(MBB, I, DL, get(Mips::LwRxSpImmX16),
244 Mips::A0);
Reed Kotlercef95f72012-12-20 04:07:42 +0000245 MIB1.addReg(Mips::SP);
246 MIB1.addImm(-4);
Jack Cartere11dda82013-01-19 02:00:40 +0000247 MachineInstrBuilder MIB0 = BuildMI(MBB, I, DL, get(Mips::Move32R16),
248 Mips::RA);
Reed Kotlercef95f72012-12-20 04:07:42 +0000249 MIB0.addReg(Mips::A0);
Jack Cartere11dda82013-01-19 02:00:40 +0000250 MachineInstrBuilder MIB2 = BuildMI(MBB, I, DL, get(Mips::LwRxSpImmX16),
251 Mips::S1);
Reed Kotlercef95f72012-12-20 04:07:42 +0000252 MIB2.addReg(Mips::SP);
253 MIB2.addImm(-8);
Jack Cartere11dda82013-01-19 02:00:40 +0000254 MachineInstrBuilder MIB3 = BuildMI(MBB, I, DL, get(Mips::LwRxSpImmX16),
255 Mips::S0);
Reed Kotlercef95f72012-12-20 04:07:42 +0000256 MIB3.addReg(Mips::SP);
257 MIB3.addImm(-12);
258 }
259
260}
261
262// Adjust SP by Amount bytes where bytes can be up to 32bit number.
Jack Cartere11dda82013-01-19 02:00:40 +0000263// This can only be called at times that we know that there is at least one free
264// register.
Reed Kotlercef95f72012-12-20 04:07:42 +0000265// This is clearly safe at prologue and epilogue.
266//
Jack Cartere11dda82013-01-19 02:00:40 +0000267void Mips16InstrInfo::adjustStackPtrBig(unsigned SP, int64_t Amount,
268 MachineBasicBlock &MBB,
Reed Kotlercef95f72012-12-20 04:07:42 +0000269 MachineBasicBlock::iterator I,
270 unsigned Reg1, unsigned Reg2) const {
271 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
272// MachineRegisterInfo &RegInfo = MBB.getParent()->getRegInfo();
273// unsigned Reg1 = RegInfo.createVirtualRegister(&Mips::CPU16RegsRegClass);
274// unsigned Reg2 = RegInfo.createVirtualRegister(&Mips::CPU16RegsRegClass);
275 //
276 // li reg1, constant
277 // move reg2, sp
278 // add reg1, reg1, reg2
279 // move sp, reg1
280 //
281 //
282 MachineInstrBuilder MIB1 = BuildMI(MBB, I, DL, get(Mips::LwConstant32), Reg1);
283 MIB1.addImm(Amount);
284 MachineInstrBuilder MIB2 = BuildMI(MBB, I, DL, get(Mips::MoveR3216), Reg2);
285 MIB2.addReg(Mips::SP, RegState::Kill);
286 MachineInstrBuilder MIB3 = BuildMI(MBB, I, DL, get(Mips::AdduRxRyRz16), Reg1);
287 MIB3.addReg(Reg1);
288 MIB3.addReg(Reg2, RegState::Kill);
Jack Cartere11dda82013-01-19 02:00:40 +0000289 MachineInstrBuilder MIB4 = BuildMI(MBB, I, DL, get(Mips::Move32R16),
290 Mips::SP);
Reed Kotlercef95f72012-12-20 04:07:42 +0000291 MIB4.addReg(Reg1, RegState::Kill);
292}
293
Jack Cartere11dda82013-01-19 02:00:40 +0000294void Mips16InstrInfo::adjustStackPtrBigUnrestricted(unsigned SP, int64_t Amount,
295 MachineBasicBlock &MBB,
Reed Kotlercef95f72012-12-20 04:07:42 +0000296 MachineBasicBlock::iterator I) const {
297 assert(false && "adjust stack pointer amount exceeded");
298}
299
Reed Kotler94411252012-10-31 05:21:10 +0000300/// Adjust SP by Amount bytes.
301void Mips16InstrInfo::adjustStackPtr(unsigned SP, int64_t Amount,
302 MachineBasicBlock &MBB,
303 MachineBasicBlock::iterator I) const {
Reed Kotlercef95f72012-12-20 04:07:42 +0000304 if (isInt<16>(Amount)) // need to change to addiu sp, ....and isInt<16>
Reed Kotler2de89322013-02-16 19:04:29 +0000305 BuildAddiuSpImm(MBB, I, Amount);
Reed Kotler94411252012-10-31 05:21:10 +0000306 else
Reed Kotlercef95f72012-12-20 04:07:42 +0000307 adjustStackPtrBigUnrestricted(SP, Amount, MBB, I);
308}
309
310/// This function generates the sequence of instructions needed to get the
311/// result of adding register REG and immediate IMM.
312unsigned
Reed Kotler61b97b82013-02-08 03:57:41 +0000313Mips16InstrInfo::loadImmediate(unsigned FrameReg,
314 int64_t Imm, MachineBasicBlock &MBB,
Reed Kotlercef95f72012-12-20 04:07:42 +0000315 MachineBasicBlock::iterator II, DebugLoc DL,
Reed Kotler61b97b82013-02-08 03:57:41 +0000316 unsigned &NewImm) const {
317 //
318 // given original instruction is:
319 // Instr rx, T[offset] where offset is too big.
320 //
321 // lo = offset & 0xFFFF
322 // hi = ((offset >> 16) + (lo >> 15)) & 0xFFFF;
323 //
324 // let T = temporary register
325 // li T, hi
326 // shl T, 16
327 // add T, Rx, T
328 //
329 RegScavenger rs;
330 int32_t lo = Imm & 0xFFFF;
331 int32_t hi = ((Imm >> 16) + (lo >> 15)) & 0xFFFF;
332 NewImm = lo;
333 unsigned Reg =0;
334 unsigned SpReg = 0;
335 rs.enterBasicBlock(&MBB);
336 rs.forward(II);
337 //
338 // we use T0 for the first register, if we need to save something away.
339 // we use T1 for the second register, if we need to save something away.
340 //
341 unsigned FirstRegSaved =0, SecondRegSaved=0;
342 unsigned FirstRegSavedTo = 0, SecondRegSavedTo = 0;
Reed Kotlercef95f72012-12-20 04:07:42 +0000343
Reed Kotler61b97b82013-02-08 03:57:41 +0000344 Reg = rs.FindUnusedReg(&Mips::CPU16RegsRegClass);
345 if (Reg == 0) {
346 FirstRegSaved = Reg = Mips::V0;
347 FirstRegSavedTo = Mips::T0;
348 copyPhysReg(MBB, II, DL, FirstRegSavedTo, FirstRegSaved, true);
349 }
350 else
351 rs.setUsed(Reg);
352 BuildMI(MBB, II, DL, get(Mips::LiRxImmX16), Reg).addImm(hi);
353 BuildMI(MBB, II, DL, get(Mips::SllX16), Reg).addReg(Reg).
354 addImm(16);
355 if (FrameReg == Mips::SP) {
356 SpReg = rs.FindUnusedReg(&Mips::CPU16RegsRegClass);
357 if (SpReg == 0) {
358 if (Reg != Mips::V1) {
359 SecondRegSaved = SpReg = Mips::V1;
360 SecondRegSavedTo = Mips::T1;
361 }
362 else {
363 SecondRegSaved = SpReg = Mips::V0;
364 SecondRegSavedTo = Mips::T0;
365 }
366 copyPhysReg(MBB, II, DL, SecondRegSavedTo, SecondRegSaved, true);
367 }
368 else
369 rs.setUsed(SpReg);
370
371 copyPhysReg(MBB, II, DL, SpReg, Mips::SP, false);
372 BuildMI(MBB, II, DL, get(Mips:: AdduRxRyRz16), Reg).addReg(SpReg)
373 .addReg(Reg);
374 }
375 else
376 BuildMI(MBB, II, DL, get(Mips:: AdduRxRyRz16), Reg).addReg(FrameReg)
377 .addReg(Reg, RegState::Kill);
378 if (FirstRegSaved || SecondRegSaved) {
379 II = llvm::next(II);
380 if (FirstRegSaved)
381 copyPhysReg(MBB, II, DL, FirstRegSaved, FirstRegSavedTo, true);
382 if (SecondRegSaved)
383 copyPhysReg(MBB, II, DL, SecondRegSaved, SecondRegSavedTo, true);
384 }
385 return Reg;
Reed Kotler94411252012-10-31 05:21:10 +0000386}
387
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000388unsigned Mips16InstrInfo::GetAnalyzableBrOpc(unsigned Opc) const {
Reed Kotler95a2bb42012-10-17 22:29:54 +0000389 return (Opc == Mips::BeqzRxImmX16 || Opc == Mips::BimmX16 ||
390 Opc == Mips::BnezRxImmX16 || Opc == Mips::BteqzX16 ||
391 Opc == Mips::BteqzT8CmpX16 || Opc == Mips::BteqzT8CmpiX16 ||
392 Opc == Mips::BteqzT8SltX16 || Opc == Mips::BteqzT8SltuX16 ||
393 Opc == Mips::BteqzT8SltiX16 || Opc == Mips::BteqzT8SltiuX16 ||
394 Opc == Mips::BtnezX16 || Opc == Mips::BtnezT8CmpX16 ||
395 Opc == Mips::BtnezT8CmpiX16 || Opc == Mips::BtnezT8SltX16 ||
396 Opc == Mips::BtnezT8SltuX16 || Opc == Mips::BtnezT8SltiX16 ||
397 Opc == Mips::BtnezT8SltiuX16 ) ? Opc : 0;
Akira Hatanaka0bc1adb2012-07-31 21:49:49 +0000398}
399
400void Mips16InstrInfo::ExpandRetRA16(MachineBasicBlock &MBB,
401 MachineBasicBlock::iterator I,
402 unsigned Opc) const {
403 BuildMI(MBB, I, I->getDebugLoc(), get(Opc));
404}
Akira Hatanakaaf266262012-08-02 18:21:47 +0000405
Reed Kotlerda4afa72013-02-18 00:59:04 +0000406
407void Mips16InstrInfo::ExpandFEXT_T8I816_ins(
408 MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
409 unsigned BtOpc, unsigned CmpOpc) const {
410 unsigned regX = I->getOperand(0).getReg();
411 unsigned regY = I->getOperand(1).getReg();
412 MachineBasicBlock *target = I->getOperand(2).getMBB();
413 BuildMI(MBB, I, I->getDebugLoc(), get(CmpOpc)).addReg(regX).addReg(regY);
414 BuildMI(MBB, I, I->getDebugLoc(), get(BtOpc)).addMBB(target);
415
416}
Reed Kotler6a0da012013-02-16 09:47:57 +0000417const MCInstrDesc &Mips16InstrInfo::AddiuSpImm(int64_t Imm) const {
Reed Kotler6b9d4612013-02-13 20:28:27 +0000418 if (validSpImm8(Imm))
Reed Kotler6a0da012013-02-16 09:47:57 +0000419 return get(Mips::AddiuSpImm16);
Reed Kotler6b9d4612013-02-13 20:28:27 +0000420 else
Reed Kotler6a0da012013-02-16 09:47:57 +0000421 return get(Mips::AddiuSpImmX16);
Reed Kotler6b9d4612013-02-13 20:28:27 +0000422}
423
Reed Kotler2de89322013-02-16 19:04:29 +0000424void Mips16InstrInfo::BuildAddiuSpImm
425 (MachineBasicBlock &MBB, MachineBasicBlock::iterator I, int64_t Imm) const {
426 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
427 BuildMI(MBB, I, DL, AddiuSpImm(Imm)).addImm(Imm);
428}
429
Akira Hatanakaaf266262012-08-02 18:21:47 +0000430const MipsInstrInfo *llvm::createMips16InstrInfo(MipsTargetMachine &TM) {
431 return new Mips16InstrInfo(TM);
432}