blob: 1c533a9ad17a1e86c09102e510090cd5357abe0f [file] [log] [blame]
Scott Michel7ea02ff2009-03-17 01:15:45 +00001//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002// The LLVM Compiler Infrastructure
3//
Chris Lattner4ee451d2007-12-29 20:36:04 +00004// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file implements the SPUTargetLowering class.
10//
11//===----------------------------------------------------------------------===//
12
Scott Michel266bc8f2007-12-04 22:23:35 +000013#include "SPUISelLowering.h"
14#include "SPUTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000015#include "SPUFrameLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Constants.h"
18#include "llvm/Function.h"
19#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000020#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000021#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000029#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000043 // Byte offset of the preferred slot (counted from the MSB)
44 int prefslotOffset(EVT VT) {
45 int retval=0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +000046 if (VT==MVT::i1) retval=3;
47 if (VT==MVT::i8) retval=3;
48 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000049
50 return retval;
51 }
Scott Michel94bd57e2009-01-15 04:41:47 +000052
Scott Michelc9c8b2a2009-01-26 03:31:40 +000053 //! Expand a library call into an actual call DAG node
54 /*!
55 \note
56 This code is taken from SelectionDAGLegalize, since it is not exposed as
57 part of the LLVM SelectionDAG API.
58 */
59
60 SDValue
61 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000062 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000063 // The input chain to this libcall is the entry node of the function.
64 // Legalizing the call will automatically add the previous call to the
65 // dependence.
66 SDValue InChain = DAG.getEntryNode();
67
68 TargetLowering::ArgListTy Args;
69 TargetLowering::ArgListEntry Entry;
70 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000071 EVT ArgVT = Op.getOperand(i).getValueType();
Chris Lattnerdb125cf2011-07-18 04:54:35 +000072 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000073 Entry.Node = Op.getOperand(i);
74 Entry.Ty = ArgTy;
75 Entry.isSExt = isSigned;
76 Entry.isZExt = !isSigned;
77 Args.push_back(Entry);
78 }
79 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
80 TLI.getPointerTy());
81
82 // Splice the libcall in wherever FindInputOutputChains tells us to.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000083 Type *RetTy =
Owen Anderson23b9b192009-08-12 00:36:31 +000084 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000085 std::pair<SDValue, SDValue> CallInfo =
86 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +000087 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +000088 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000089 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000090
91 return CallInfo.first;
92 }
Scott Michel266bc8f2007-12-04 22:23:35 +000093}
94
95SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000096 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
97 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +000098
99 // Use _setjmp/_longjmp instead of setjmp/longjmp.
100 setUseUnderscoreSetJmp(true);
101 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000102
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000103 // Set RTLIB libcall names as used by SPU:
104 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
105
Scott Michel266bc8f2007-12-04 22:23:35 +0000106 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
108 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
109 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
110 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
111 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
112 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
113 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000114
Scott Michel266bc8f2007-12-04 22:23:35 +0000115 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
117 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
121 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000122
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
124 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
125 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
126 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000127
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000129
Scott Michel266bc8f2007-12-04 22:23:35 +0000130 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
132 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000133
134 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000136 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000138
Scott Michelf0569be2008-12-27 04:51:36 +0000139 setOperationAction(ISD::LOAD, VT, Custom);
140 setOperationAction(ISD::STORE, VT, Custom);
141 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
142 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
143 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
144
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
146 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000147 setTruncStoreAction(VT, StoreVT, Expand);
148 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000149 }
150
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000152 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000154
155 setOperationAction(ISD::LOAD, VT, Custom);
156 setOperationAction(ISD::STORE, VT, Custom);
157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
159 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000160 setTruncStoreAction(VT, StoreVT, Expand);
161 }
162 }
163
Scott Michel266bc8f2007-12-04 22:23:35 +0000164 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
166 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000167
168 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
170 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
171 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
172 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
173 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000174
175 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000177
Eli Friedman5427d712009-07-17 06:36:24 +0000178 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SREM, MVT::i8, Expand);
180 setOperationAction(ISD::UREM, MVT::i8, Expand);
181 setOperationAction(ISD::SDIV, MVT::i8, Expand);
182 setOperationAction(ISD::UDIV, MVT::i8, Expand);
183 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
184 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
185 setOperationAction(ISD::SREM, MVT::i16, Expand);
186 setOperationAction(ISD::UREM, MVT::i16, Expand);
187 setOperationAction(ISD::SDIV, MVT::i16, Expand);
188 setOperationAction(ISD::UDIV, MVT::i16, Expand);
189 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
190 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
191 setOperationAction(ISD::SREM, MVT::i32, Expand);
192 setOperationAction(ISD::UREM, MVT::i32, Expand);
193 setOperationAction(ISD::SDIV, MVT::i32, Expand);
194 setOperationAction(ISD::UDIV, MVT::i32, Expand);
195 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
196 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
197 setOperationAction(ISD::SREM, MVT::i64, Expand);
198 setOperationAction(ISD::UREM, MVT::i64, Expand);
199 setOperationAction(ISD::SDIV, MVT::i64, Expand);
200 setOperationAction(ISD::UDIV, MVT::i64, Expand);
201 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
202 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
203 setOperationAction(ISD::SREM, MVT::i128, Expand);
204 setOperationAction(ISD::UREM, MVT::i128, Expand);
205 setOperationAction(ISD::SDIV, MVT::i128, Expand);
206 setOperationAction(ISD::UDIV, MVT::i128, Expand);
207 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
208 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000209
Scott Michel266bc8f2007-12-04 22:23:35 +0000210 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FSIN , MVT::f64, Expand);
212 setOperationAction(ISD::FCOS , MVT::f64, Expand);
213 setOperationAction(ISD::FREM , MVT::f64, Expand);
214 setOperationAction(ISD::FSIN , MVT::f32, Expand);
215 setOperationAction(ISD::FCOS , MVT::f32, Expand);
216 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000217
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000218 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
219 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
221 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000222
Cameron Zwarich33390842011-07-08 21:39:21 +0000223 setOperationAction(ISD::FMA, MVT::f64, Expand);
224 setOperationAction(ISD::FMA, MVT::f32, Expand);
225
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
227 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000228
229 // SPU can do rotate right and left, so legalize it... but customize for i8
230 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000231
232 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
233 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
235 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
236 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000237
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::ROTL, MVT::i32, Legal);
239 setOperationAction(ISD::ROTL, MVT::i16, Legal);
240 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000241
Scott Michel266bc8f2007-12-04 22:23:35 +0000242 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::SHL, MVT::i8, Custom);
244 setOperationAction(ISD::SRL, MVT::i8, Custom);
245 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000246
Scott Michel02d711b2008-12-30 23:28:25 +0000247 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::SHL, MVT::i64, Legal);
249 setOperationAction(ISD::SRL, MVT::i64, Legal);
250 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000251
Scott Michel5af8f0e2008-07-16 17:17:29 +0000252 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::MUL, MVT::i8, Custom);
254 setOperationAction(ISD::MUL, MVT::i32, Legal);
255 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000256
Eli Friedman6314ac22009-06-16 06:40:59 +0000257 // Expand double-width multiplication
258 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
260 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
261 setOperationAction(ISD::MULHU, MVT::i8, Expand);
262 setOperationAction(ISD::MULHS, MVT::i8, Expand);
263 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
264 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
265 setOperationAction(ISD::MULHU, MVT::i16, Expand);
266 setOperationAction(ISD::MULHS, MVT::i16, Expand);
267 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
268 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
269 setOperationAction(ISD::MULHU, MVT::i32, Expand);
270 setOperationAction(ISD::MULHS, MVT::i32, Expand);
271 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
272 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
273 setOperationAction(ISD::MULHU, MVT::i64, Expand);
274 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000275
Scott Michel8bf61e82008-06-02 22:18:03 +0000276 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::ADD, MVT::i8, Custom);
278 setOperationAction(ISD::ADD, MVT::i64, Legal);
279 setOperationAction(ISD::SUB, MVT::i8, Custom);
280 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000281
Scott Michel266bc8f2007-12-04 22:23:35 +0000282 // SPU does not have BSWAP. It does have i32 support CTLZ.
283 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
285 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000286
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
288 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
290 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
291 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
294 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
296 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
297 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000298
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
300 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
301 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
302 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
303 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000304
Scott Michel8bf61e82008-06-02 22:18:03 +0000305 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000306 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SELECT, MVT::i8, Legal);
308 setOperationAction(ISD::SELECT, MVT::i16, Legal);
309 setOperationAction(ISD::SELECT, MVT::i32, Legal);
310 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000311
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SETCC, MVT::i8, Legal);
313 setOperationAction(ISD::SETCC, MVT::i16, Legal);
314 setOperationAction(ISD::SETCC, MVT::i32, Legal);
315 setOperationAction(ISD::SETCC, MVT::i64, Legal);
316 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000317
Scott Michelf0569be2008-12-27 04:51:36 +0000318 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000320
Scott Michel77f452d2009-08-25 22:37:34 +0000321 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000322 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
323
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
325 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
326 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
327 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000328 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
329 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
331 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
332 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
333 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
334 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
335 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000336
337 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000339
Scott Michel9de57a92009-01-26 22:33:37 +0000340 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
342 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
343 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
344 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
345 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
346 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
347 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
348 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000349
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000350 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
351 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
352 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
353 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000354
355 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000357
Scott Michel5af8f0e2008-07-16 17:17:29 +0000358 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000359 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000361 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000363
Scott Michel1df30c42008-12-29 03:23:36 +0000364 setOperationAction(ISD::GlobalAddress, VT, Custom);
365 setOperationAction(ISD::ConstantPool, VT, Custom);
366 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000367 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000368
Scott Michel266bc8f2007-12-04 22:23:35 +0000369 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000371
Scott Michel266bc8f2007-12-04 22:23:35 +0000372 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::VAARG , MVT::Other, Expand);
374 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
375 setOperationAction(ISD::VAEND , MVT::Other, Expand);
376 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
377 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
378 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000380
381 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
383 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000384
Scott Michel266bc8f2007-12-04 22:23:35 +0000385 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000387
388 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000390
391 // First set operation action for all vector types to expand. Then we
392 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
394 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
395 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
396 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
397 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
398 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
401 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
402 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000403
Duncan Sands83ec4b62008-06-06 12:08:01 +0000404 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000405 setOperationAction(ISD::ADD, VT, Legal);
406 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000407 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000408 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000409
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000410 setOperationAction(ISD::AND, VT, Legal);
411 setOperationAction(ISD::OR, VT, Legal);
412 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000413 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000414 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000415 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000416
Scott Michel266bc8f2007-12-04 22:23:35 +0000417 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000418 setOperationAction(ISD::SDIV, VT, Expand);
419 setOperationAction(ISD::SREM, VT, Expand);
420 setOperationAction(ISD::UDIV, VT, Expand);
421 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000422
423 // Custom lower build_vector, constant pool spills, insert and
424 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000425 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
426 setOperationAction(ISD::ConstantPool, VT, Custom);
427 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
428 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
429 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
430 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000431 }
432
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::AND, MVT::v16i8, Custom);
434 setOperationAction(ISD::OR, MVT::v16i8, Custom);
435 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
436 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000437
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000439
Scott Michelf0569be2008-12-27 04:51:36 +0000440 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000441
Scott Michel266bc8f2007-12-04 22:23:35 +0000442 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000443
Scott Michel266bc8f2007-12-04 22:23:35 +0000444 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000445 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000446 setTargetDAGCombine(ISD::ZERO_EXTEND);
447 setTargetDAGCombine(ISD::SIGN_EXTEND);
448 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000449
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000450 setMinFunctionAlignment(3);
451
Scott Michel266bc8f2007-12-04 22:23:35 +0000452 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000453
Scott Michele07d3de2008-12-09 03:37:19 +0000454 // Set pre-RA register scheduler default to BURR, which produces slightly
455 // better code than the default (could also be TDRR, but TargetLowering.h
456 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000457 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000458}
459
460const char *
461SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
462{
463 if (node_names.empty()) {
464 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
465 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
466 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
467 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000468 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000469 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000470 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
471 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
472 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000473 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000474 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000475 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000476 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000477 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
478 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000479 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
480 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000481 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
482 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
483 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000484 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000485 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000486 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
487 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
488 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000489 }
490
491 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
492
493 return ((i != node_names.end()) ? i->second : 0);
494}
495
Scott Michelf0569be2008-12-27 04:51:36 +0000496//===----------------------------------------------------------------------===//
497// Return the Cell SPU's SETCC result type
498//===----------------------------------------------------------------------===//
499
Owen Anderson825b72b2009-08-11 20:47:22 +0000500MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Kalle Raiskila7de81012010-11-24 12:59:16 +0000501 // i8, i16 and i32 are valid SETCC result types
502 MVT::SimpleValueType retval;
503
504 switch(VT.getSimpleVT().SimpleTy){
505 case MVT::i1:
506 case MVT::i8:
507 retval = MVT::i8; break;
508 case MVT::i16:
509 retval = MVT::i16; break;
510 case MVT::i32:
511 default:
512 retval = MVT::i32;
513 }
514 return retval;
Scott Michel78c47fa2008-03-10 16:58:52 +0000515}
516
Scott Michel266bc8f2007-12-04 22:23:35 +0000517//===----------------------------------------------------------------------===//
518// Calling convention code:
519//===----------------------------------------------------------------------===//
520
521#include "SPUGenCallingConv.inc"
522
523//===----------------------------------------------------------------------===//
524// LowerOperation implementation
525//===----------------------------------------------------------------------===//
526
527/// Custom lower loads for CellSPU
528/*!
529 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
530 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000531
532 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000534
535\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000536%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000537%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000538%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000539%4 f32 = vec2perfslot %3
540%5 f64 = fp_extend %4
541\endverbatim
542*/
Dan Gohman475871a2008-07-27 21:46:04 +0000543static SDValue
544LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000545 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000546 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000547 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
548 EVT InVT = LN->getMemoryVT();
549 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000550 ISD::LoadExtType ExtType = LN->getExtensionType();
551 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000552 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000553 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000554 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
555 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000556
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000557 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000558 assert( LN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000559 && "we should get only UNINDEXED adresses");
560 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000561 if (InVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000562 return SDValue();
563
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000564 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000565 uint64_t mpi_offset = LN->getPointerInfo().Offset;
566 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000567 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
568 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000569
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000570 SDValue result;
571 SDValue basePtr = LN->getBasePtr();
572 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000573
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000574 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000575 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000576
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000577 // Special cases for a known aligned load to simplify the base pointer
578 // and the rotation amount:
579 if (basePtr.getOpcode() == ISD::ADD
580 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
581 // Known offset into basePtr
582 int64_t offset = CN->getSExtValue();
583 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000584
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000585 if (rotamt < 0)
586 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000587
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000588 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000589
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000590 // Simplify the base pointer for this case:
591 basePtr = basePtr.getOperand(0);
592 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000593 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000594 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000595 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000596 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000597 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
598 || (basePtr.getOpcode() == SPUISD::IndirectAddr
599 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
600 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
601 // Plain aligned a-form address: rotate into preferred slot
602 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
603 int64_t rotamt = -pso;
604 if (rotamt < 0)
605 rotamt += 16;
606 rotate = DAG.getConstant(rotamt, MVT::i16);
607 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000608 // Offset the rotate amount by the basePtr and the preferred slot
609 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000610 int64_t rotamt = -pso;
611 if (rotamt < 0)
612 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000613 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000614 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000615 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000616 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000617 } else {
618 // Unaligned load: must be more pessimistic about addressing modes:
619 if (basePtr.getOpcode() == ISD::ADD) {
620 MachineFunction &MF = DAG.getMachineFunction();
621 MachineRegisterInfo &RegInfo = MF.getRegInfo();
622 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
623 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000624
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000625 SDValue Op0 = basePtr.getOperand(0);
626 SDValue Op1 = basePtr.getOperand(1);
627
628 if (isa<ConstantSDNode>(Op1)) {
629 // Convert the (add <ptr>, <const>) to an indirect address contained
630 // in a register. Note that this is done because we need to avoid
631 // creating a 0(reg) d-form address due to the SPU's block loads.
632 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
633 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
634 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
635 } else {
636 // Convert the (add <arg1>, <arg2>) to an indirect address, which
637 // will likely be lowered as a reg(reg) x-form address.
638 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
639 }
640 } else {
641 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
642 basePtr,
643 DAG.getConstant(0, PtrVT));
644 }
645
646 // Offset the rotate amount by the basePtr and the preferred slot
647 // byte offset
648 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
649 basePtr,
650 DAG.getConstant(-pso, PtrVT));
651 }
652
653 // Do the load as a i128 to allow possible shifting
654 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
655 lowMemPtr,
656 LN->isVolatile(), LN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000657
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000658 // When the size is not greater than alignment we get all data with just
659 // one load
660 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000661 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000662 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000663
664 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000665 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
666 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000667
Scott Michel30ee7df2008-12-04 03:02:42 +0000668 // Convert the loaded v16i8 vector to the appropriate vector type
669 // specified by the operand:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000670 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000671 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000672 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000673 DAG.getNode(ISD::BITCAST, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000674 }
675 // When alignment is less than the size, we might need (known only at
676 // run-time) two loads
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000677 // TODO: if the memory address is composed only from constants, we have
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000678 // extra kowledge, and might avoid the second load
679 else {
680 // storage position offset from lower 16 byte aligned memory chunk
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000681 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000682 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000683 // get a registerfull of ones. (this implementation is a workaround: LLVM
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000684 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000685 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000686 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000687
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000688 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000689 DAG.getNode(ISD::ADD, dl, PtrVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000690 basePtr,
691 DAG.getConstant(16, PtrVT)),
692 highMemPtr,
693 LN->isVolatile(), LN->isNonTemporal(), 16);
694
695 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
696 high.getValue(1));
697
698 // Shift the (possible) high part right to compensate the misalignemnt.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000699 // if there is no highpart (i.e. value is i64 and offset is 4), this
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000700 // will zero out the high value.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000701 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000702 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000703 DAG.getConstant( 16, MVT::i32),
704 offset
705 ));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000706
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000707 // Shift the low similarly
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000708 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000709 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000710
711 // Merge the two parts
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000712 result = DAG.getNode(ISD::BITCAST, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000713 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
714
715 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000716 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000717 }
718
719 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000720 // Handle extending loads by extending the scalar result:
721 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000722 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000723 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000724 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000725 } else if (ExtType == ISD::EXTLOAD) {
726 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000727
Scott Michel30ee7df2008-12-04 03:02:42 +0000728 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000729 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000730
Dale Johannesen33c960f2009-02-04 20:06:27 +0000731 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000732 }
733
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000735 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000736 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000737 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000738 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000739
Dale Johannesen33c960f2009-02-04 20:06:27 +0000740 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000741 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000742 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000743}
744
745/// Custom lower stores for CellSPU
746/*!
747 All CellSPU stores are aligned to 16-byte boundaries, so for elements
748 within a 16-byte block, we have to generate a shuffle to insert the
749 requested element into its place, then store the resulting block.
750 */
Dan Gohman475871a2008-07-27 21:46:04 +0000751static SDValue
752LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000753 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000754 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000755 EVT VT = Value.getValueType();
756 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
757 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000758 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000759 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000760 SDValue result;
761 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
762 (128 / StVT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000763 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000764 uint64_t mpi_offset = SN->getPointerInfo().Offset;
765 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000766 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
767 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000768
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000769
770 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000771 assert( SN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000772 && "we should get only UNINDEXED adresses");
773 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000774 if (StVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000775 return SDValue();
776
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000777 SDValue alignLoadVec;
778 SDValue basePtr = SN->getBasePtr();
779 SDValue the_chain = SN->getChain();
780 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000781
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000782 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000783 ConstantSDNode *CN;
784 // Special cases for a known aligned load to simplify the base pointer
785 // and insertion byte:
786 if (basePtr.getOpcode() == ISD::ADD
787 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
788 // Known offset into basePtr
789 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000790
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000791 // Simplify the base pointer for this case:
792 basePtr = basePtr.getOperand(0);
793 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
794 basePtr,
795 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000796
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000797 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000798 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000799 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000800 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000801 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000802 } else {
803 // Otherwise, assume it's at byte 0 of basePtr
804 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
805 basePtr,
806 DAG.getConstant(0, PtrVT));
807 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000808 basePtr,
809 DAG.getConstant(0, PtrVT));
810 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000811 } else {
812 // Unaligned load: must be more pessimistic about addressing modes:
813 if (basePtr.getOpcode() == ISD::ADD) {
814 MachineFunction &MF = DAG.getMachineFunction();
815 MachineRegisterInfo &RegInfo = MF.getRegInfo();
816 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
817 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000818
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000819 SDValue Op0 = basePtr.getOperand(0);
820 SDValue Op1 = basePtr.getOperand(1);
821
822 if (isa<ConstantSDNode>(Op1)) {
823 // Convert the (add <ptr>, <const>) to an indirect address contained
824 // in a register. Note that this is done because we need to avoid
825 // creating a 0(reg) d-form address due to the SPU's block loads.
826 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
827 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
828 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
829 } else {
830 // Convert the (add <arg1>, <arg2>) to an indirect address, which
831 // will likely be lowered as a reg(reg) x-form address.
832 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
833 }
834 } else {
835 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
836 basePtr,
837 DAG.getConstant(0, PtrVT));
838 }
839
840 // Insertion point is solely determined by basePtr's contents
841 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
842 basePtr,
843 DAG.getConstant(0, PtrVT));
844 }
845
846 // Load the lower part of the memory to which to store.
847 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
848 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000849
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000850 // if we don't need to store over the 16 byte boundary, one store suffices
851 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000852 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000853 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000854
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000855 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000856 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000857
858 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000859 && (theValue.getOpcode() == ISD::AssertZext
860 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000861 // Drill down and get the value for zero- and sign-extended
862 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000863 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000864 }
865
Scott Michel9de5d0d2008-01-11 02:53:15 +0000866 // If the base pointer is already a D-form address, then just create
867 // a new D-form address with a slot offset and the orignal base pointer.
868 // Otherwise generate a D-form address with the slot offset relative
869 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000870#if !defined(NDEBUG)
871 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000872 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000873 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000874 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000875 }
876#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000877
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000878 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
879 insertEltOffs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000880 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000881 theValue);
882
Dale Johannesen33c960f2009-02-04 20:06:27 +0000883 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000884 vectorizeOp, low,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000885 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000887
Dale Johannesen33c960f2009-02-04 20:06:27 +0000888 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000889 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000890 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000891 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000892
Scott Michel266bc8f2007-12-04 22:23:35 +0000893 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000894 // do the store when it might cross the 16 byte memory access boundary.
895 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000896 // TODO issue a warning if SN->isVolatile()== true? This is likely not
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000897 // what the user wanted.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000898
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000899 // address offset from nearest lower 16byte alinged address
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000900 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
901 SN->getBasePtr(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000902 DAG.getConstant(0xf, MVT::i32));
903 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000904 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000905 DAG.getConstant( 16, MVT::i32),
906 offset);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000907 // 16 - sizeof(Value)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000908 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000909 DAG.getConstant( 16, MVT::i32),
910 DAG.getConstant( VT.getSizeInBits()/8,
911 MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000912 // get a registerfull of ones
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000913 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000914 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000915
916 // Create the 128 bit masks that have ones where the data to store is
917 // located.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000918 SDValue lowmask, himask;
919 // if the value to store don't fill up the an entire 128 bits, zero
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000920 // out the last bits of the mask so that only the value we want to store
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000921 // is masked.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000922 // this is e.g. in the case of store i32, align 2
923 if (!VT.isVector()){
924 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
925 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000926 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000927 surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000928 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000929 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000930
Torok Edwindac237e2009-07-08 20:53:28 +0000931 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000932 else {
933 lowmask = ones;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000934 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000935 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000936 // this will zero, if there are no data that goes to the high quad
937 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000938 offset_compl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000939 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000940 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000941
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000942 // Load in the old data and zero out the parts that will be overwritten with
943 // the new data to store.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000944 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000945 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
946 DAG.getConstant( 16, PtrVT)),
947 highMemPtr,
948 SN->isVolatile(), SN->isNonTemporal(), 16);
949 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
950 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000951
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000952 low = DAG.getNode(ISD::AND, dl, MVT::i128,
953 DAG.getNode( ISD::BITCAST, dl, MVT::i128, low),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000954 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000955 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
956 DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000957 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
958
959 // Shift the Value to store into place. rlow contains the parts that go to
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000960 // the lower memory chunk, rhi has the parts that go to the upper one.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000961 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
962 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000963 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000964 offset_compl);
965
966 // Merge the old data and the new data and store the results
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000967 // Need to convert vectors here to integer as 'OR'ing floats assert
968 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
969 DAG.getNode(ISD::BITCAST, dl, MVT::i128, low),
970 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow));
971 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
972 DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi),
973 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000974
975 low = DAG.getStore(the_chain, dl, rlow, basePtr,
976 lowMemPtr,
977 SN->isVolatile(), SN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000978 hi = DAG.getStore(the_chain, dl, rhi,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000979 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
980 DAG.getConstant( 16, PtrVT)),
981 highMemPtr,
982 SN->isVolatile(), SN->isNonTemporal(), 16);
983 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
984 hi.getValue(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000985 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000986
987 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000988}
989
Scott Michel94bd57e2009-01-15 04:41:47 +0000990//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000991static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000992LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000993 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000994 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000995 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000996 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
997 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000998 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000999 // FIXME there is no actual debug info here
1000 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001001
1002 if (TM.getRelocationModel() == Reloc::Static) {
1003 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001004 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001005 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001006 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001007 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1008 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1009 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001010 }
1011 }
1012
Torok Edwinc23197a2009-07-14 16:55:14 +00001013 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001014 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001015 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001016}
1017
Scott Michel94bd57e2009-01-15 04:41:47 +00001018//! Alternate entry point for generating the address of a constant pool entry
1019SDValue
1020SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1021 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1022}
1023
Dan Gohman475871a2008-07-27 21:46:04 +00001024static SDValue
1025LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001026 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001027 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001028 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1029 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001030 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001031 // FIXME there is no actual debug info here
1032 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001033
1034 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001035 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001036 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001037 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001038 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1039 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1040 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001041 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001042 }
1043
Torok Edwinc23197a2009-07-14 16:55:14 +00001044 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001045 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001046 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001047}
1048
Dan Gohman475871a2008-07-27 21:46:04 +00001049static SDValue
1050LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001051 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001052 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001053 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001054 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1055 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001056 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001057 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001058 // FIXME there is no actual debug info here
1059 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001060
Scott Michel266bc8f2007-12-04 22:23:35 +00001061 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001062 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001063 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001064 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001065 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1066 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1067 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001068 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001069 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001070 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001071 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001072 /*NOTREACHED*/
1073 }
1074
Dan Gohman475871a2008-07-27 21:46:04 +00001075 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001076}
1077
Nate Begemanccef5802008-02-14 18:43:04 +00001078//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001079static SDValue
1080LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001081 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001082 // FIXME there is no actual debug info here
1083 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001084
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001086 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1087
1088 assert((FP != 0) &&
1089 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001090
Scott Michel170783a2007-12-19 20:15:47 +00001091 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 SDValue T = DAG.getConstant(dbits, MVT::i64);
1093 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001094 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001095 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001096 }
1097
Dan Gohman475871a2008-07-27 21:46:04 +00001098 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001099}
1100
Dan Gohman98ca4f22009-08-05 01:29:28 +00001101SDValue
1102SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001103 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104 const SmallVectorImpl<ISD::InputArg>
1105 &Ins,
1106 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001107 SmallVectorImpl<SDValue> &InVals)
1108 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001109
Scott Michel266bc8f2007-12-04 22:23:35 +00001110 MachineFunction &MF = DAG.getMachineFunction();
1111 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001112 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001113 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001114
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001115 unsigned ArgOffset = SPUFrameLowering::minStackSize();
Scott Michel266bc8f2007-12-04 22:23:35 +00001116 unsigned ArgRegIdx = 0;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001117 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001118
Owen Andersone50ed302009-08-10 22:56:29 +00001119 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001120
Kalle Raiskilad258c492010-07-08 21:15:22 +00001121 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001122 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1123 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001124 // FIXME: allow for other calling conventions
1125 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1126
Scott Michel266bc8f2007-12-04 22:23:35 +00001127 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001128 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001129 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001130 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001131 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001132 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001133
Kalle Raiskilad258c492010-07-08 21:15:22 +00001134 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001135 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001136
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001138 default:
1139 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1140 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001141 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001142 ArgRegClass = &SPU::R8CRegClass;
1143 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001144 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001145 ArgRegClass = &SPU::R16CRegClass;
1146 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001147 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001148 ArgRegClass = &SPU::R32CRegClass;
1149 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001151 ArgRegClass = &SPU::R64CRegClass;
1152 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001154 ArgRegClass = &SPU::GPRCRegClass;
1155 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001157 ArgRegClass = &SPU::R32FPRegClass;
1158 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001160 ArgRegClass = &SPU::R64FPRegClass;
1161 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001162 case MVT::v2f64:
1163 case MVT::v4f32:
1164 case MVT::v2i64:
1165 case MVT::v4i32:
1166 case MVT::v8i16:
1167 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001168 ArgRegClass = &SPU::VECREGRegClass;
1169 break;
Scott Micheld976c212008-10-30 01:51:48 +00001170 }
1171
1172 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001173 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001174 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001175 ++ArgRegIdx;
1176 } else {
1177 // We need to load the argument to a virtual register if we determined
1178 // above that we ran out of physical registers of the appropriate type
1179 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001180 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001181 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001182 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
1183 false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001184 ArgOffset += StackSlotSize;
1185 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001186
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001188 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001189 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001190 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001191
Scott Micheld976c212008-10-30 01:51:48 +00001192 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001193 if (isVarArg) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001194 // FIXME: we should be able to query the argument registers from
1195 // tablegen generated code.
Kalle Raiskilad258c492010-07-08 21:15:22 +00001196 static const unsigned ArgRegs[] = {
1197 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1198 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1199 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1200 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1201 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1202 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1203 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1204 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1205 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1206 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1207 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1208 };
1209 // size of ArgRegs array
1210 unsigned NumArgRegs = 77;
1211
Scott Micheld976c212008-10-30 01:51:48 +00001212 // We will spill (79-3)+1 registers to the stack
1213 SmallVector<SDValue, 79-3+1> MemOps;
1214
1215 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001216 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001217 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001218 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001219 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Cameron Zwarich055cdfc2011-05-19 04:44:19 +00001220 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::VECREGRegClass);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001221 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001222 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001223 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001224 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001225 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001226
1227 // Increment address by stack slot size for the next stored argument
1228 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001229 }
1230 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001231 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001232 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001233 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001234
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001236}
1237
1238/// isLSAAddress - Return the immediate to use if the specified
1239/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001240static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001241 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001242 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001243
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001244 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001245 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1246 (Addr << 14 >> 14) != Addr)
1247 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001248
Owen Anderson825b72b2009-08-11 20:47:22 +00001249 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001250}
1251
Dan Gohman98ca4f22009-08-05 01:29:28 +00001252SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001253SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001254 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001255 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001256 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001257 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001258 const SmallVectorImpl<ISD::InputArg> &Ins,
1259 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001260 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001261 // CellSPU target does not yet support tail call optimization.
1262 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001263
1264 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1265 unsigned NumOps = Outs.size();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001266 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001267
1268 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001269 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1270 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001271 // FIXME: allow for other calling conventions
1272 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001273
Kalle Raiskilad258c492010-07-08 21:15:22 +00001274 const unsigned NumArgRegs = ArgLocs.size();
1275
Scott Michel266bc8f2007-12-04 22:23:35 +00001276
1277 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001278 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001279
Scott Michel266bc8f2007-12-04 22:23:35 +00001280 // Set up a copy of the stack pointer for use loading and storing any
1281 // arguments that may not fit in the registers available for argument
1282 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001283 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001284
Scott Michel266bc8f2007-12-04 22:23:35 +00001285 // Figure out which arguments are going to go in registers, and which in
1286 // memory.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001287 unsigned ArgOffset = SPUFrameLowering::minStackSize(); // Just below [LR]
Scott Michel266bc8f2007-12-04 22:23:35 +00001288 unsigned ArgRegIdx = 0;
1289
1290 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001291 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001292 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001293 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001294
Kalle Raiskilad258c492010-07-08 21:15:22 +00001295 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1296 SDValue Arg = OutVals[ArgRegIdx];
1297 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001298
Scott Michel266bc8f2007-12-04 22:23:35 +00001299 // PtrOff will be used to store the current argument to the stack if a
1300 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001301 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001302 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001303
Owen Anderson825b72b2009-08-11 20:47:22 +00001304 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001305 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 case MVT::i8:
1307 case MVT::i16:
1308 case MVT::i32:
1309 case MVT::i64:
1310 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001311 case MVT::f32:
1312 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 case MVT::v2i64:
1314 case MVT::v2f64:
1315 case MVT::v4f32:
1316 case MVT::v4i32:
1317 case MVT::v8i16:
1318 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001319 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001320 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001321 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001322 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1323 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001324 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001325 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001326 }
1327 break;
1328 }
1329 }
1330
Bill Wendlingce90c242009-12-28 01:31:11 +00001331 // Accumulate how many bytes are to be pushed on the stack, including the
1332 // linkage area, and parameter passing area. According to the SPU ABI,
1333 // we minimally need space for [LR] and [SP].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001334 unsigned NumStackBytes = ArgOffset - SPUFrameLowering::minStackSize();
Bill Wendlingce90c242009-12-28 01:31:11 +00001335
1336 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001337 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1338 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001339
1340 if (!MemOpChains.empty()) {
1341 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001342 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001343 &MemOpChains[0], MemOpChains.size());
1344 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001345
Scott Michel266bc8f2007-12-04 22:23:35 +00001346 // Build a sequence of copy-to-reg nodes chained together with token chain
1347 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001348 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001349 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001350 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001351 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001352 InFlag = Chain.getValue(1);
1353 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001354
Dan Gohman475871a2008-07-27 21:46:04 +00001355 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001356 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001357
Bill Wendling056292f2008-09-16 21:48:12 +00001358 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1359 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1360 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001361 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001362 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001363 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001364 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001365 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001366
Scott Michel9de5d0d2008-01-11 02:53:15 +00001367 if (!ST->usingLargeMem()) {
1368 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1369 // style calls, otherwise, external symbols are BRASL calls. This assumes
1370 // that declared/defined symbols are in the same compilation unit and can
1371 // be reached through PC-relative jumps.
1372 //
1373 // NOTE:
1374 // This may be an unsafe assumption for JIT and really large compilation
1375 // units.
1376 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001377 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001378 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001379 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001380 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001381 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001382 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1383 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001384 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001385 }
Scott Michel1df30c42008-12-29 03:23:36 +00001386 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001387 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001388 SDValue Zero = DAG.getConstant(0, PtrVT);
1389 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1390 Callee.getValueType());
1391
1392 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001393 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001394 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001395 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001396 }
1397 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001398 // If this is an absolute destination address that appears to be a legal
1399 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001400 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001401 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001402
1403 Ops.push_back(Chain);
1404 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001405
Scott Michel266bc8f2007-12-04 22:23:35 +00001406 // Add argument registers to the end of the list so that they are known live
1407 // into the call.
1408 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001409 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001410 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001411
Gabor Greifba36cb52008-08-28 21:40:38 +00001412 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001413 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001414 // Returns a chain and a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001415 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001416 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001417 InFlag = Chain.getValue(1);
1418
Chris Lattnere563bbc2008-10-11 22:08:30 +00001419 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1420 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001421 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001422 InFlag = Chain.getValue(1);
1423
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 // If the function returns void, just return the chain.
1425 if (Ins.empty())
1426 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001427
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001428 // Now handle the return value(s)
1429 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001430 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1431 getTargetMachine(), RVLocs, *DAG.getContext());
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001432 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1433
1434
Scott Michel266bc8f2007-12-04 22:23:35 +00001435 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001436 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1437 CCValAssign VA = RVLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001438
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001439 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1440 InFlag);
1441 Chain = Val.getValue(1);
1442 InFlag = Val.getValue(2);
1443 InVals.push_back(Val);
1444 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001445
Dan Gohman98ca4f22009-08-05 01:29:28 +00001446 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001447}
1448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449SDValue
1450SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001451 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001453 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001454 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001455
Scott Michel266bc8f2007-12-04 22:23:35 +00001456 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001457 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1458 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001459 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001460
Scott Michel266bc8f2007-12-04 22:23:35 +00001461 // If this is the first return lowered for this function, add the regs to the
1462 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001463 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001464 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001465 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001466 }
1467
Dan Gohman475871a2008-07-27 21:46:04 +00001468 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001469
Scott Michel266bc8f2007-12-04 22:23:35 +00001470 // Copy the result values into the output registers.
1471 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1472 CCValAssign &VA = RVLocs[i];
1473 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001474 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001475 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001476 Flag = Chain.getValue(1);
1477 }
1478
Gabor Greifba36cb52008-08-28 21:40:38 +00001479 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001480 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001481 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001482 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001483}
1484
1485
1486//===----------------------------------------------------------------------===//
1487// Vector related lowering:
1488//===----------------------------------------------------------------------===//
1489
1490static ConstantSDNode *
1491getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001492 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001493
Scott Michel266bc8f2007-12-04 22:23:35 +00001494 // Check to see if this buildvec has a single non-undef value in its elements.
1495 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1496 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001497 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001498 OpVal = N->getOperand(i);
1499 else if (OpVal != N->getOperand(i))
1500 return 0;
1501 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001502
Gabor Greifba36cb52008-08-28 21:40:38 +00001503 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001504 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001505 return CN;
1506 }
1507 }
1508
Scott Michel7ea02ff2009-03-17 01:15:45 +00001509 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001510}
1511
1512/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1513/// and the value fits into an unsigned 18-bit constant, and if so, return the
1514/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001515SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001516 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001517 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001518 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001520 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001521 uint32_t upper = uint32_t(UValue >> 32);
1522 uint32_t lower = uint32_t(UValue);
1523 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001524 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001525 Value = Value >> 32;
1526 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001527 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001528 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001529 }
1530
Dan Gohman475871a2008-07-27 21:46:04 +00001531 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001532}
1533
1534/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1535/// and the value fits into a signed 16-bit constant, and if so, return the
1536/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001537SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001539 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001540 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001541 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001542 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001543 uint32_t upper = uint32_t(UValue >> 32);
1544 uint32_t lower = uint32_t(UValue);
1545 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001546 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001547 Value = Value >> 32;
1548 }
Scott Michelad2715e2008-03-05 23:02:02 +00001549 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001550 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001551 }
1552 }
1553
Dan Gohman475871a2008-07-27 21:46:04 +00001554 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001555}
1556
1557/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1558/// and the value fits into a signed 10-bit constant, and if so, return the
1559/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001560SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001561 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001562 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001563 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001565 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001566 uint32_t upper = uint32_t(UValue >> 32);
1567 uint32_t lower = uint32_t(UValue);
1568 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001569 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001570 Value = Value >> 32;
1571 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001572 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001573 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001574 }
1575
Dan Gohman475871a2008-07-27 21:46:04 +00001576 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001577}
1578
1579/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1580/// and the value fits into a signed 8-bit constant, and if so, return the
1581/// constant.
1582///
1583/// @note: The incoming vector is v16i8 because that's the only way we can load
1584/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1585/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001586SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001587 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001588 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001589 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001591 && Value <= 0xffff /* truncated from uint64_t */
1592 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001593 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001595 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001596 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001597 }
1598
Dan Gohman475871a2008-07-27 21:46:04 +00001599 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001600}
1601
1602/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1603/// and the value fits into a signed 16-bit constant, and if so, return the
1604/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001605SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001606 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001607 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001608 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001610 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001612 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001613 }
1614
Dan Gohman475871a2008-07-27 21:46:04 +00001615 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001616}
1617
1618/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001619SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001620 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001621 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001622 }
1623
Dan Gohman475871a2008-07-27 21:46:04 +00001624 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001625}
1626
1627/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001628SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001629 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001630 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001631 }
1632
Dan Gohman475871a2008-07-27 21:46:04 +00001633 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001634}
1635
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001636//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001637static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001638LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001639 EVT VT = Op.getValueType();
1640 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001641 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001642 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1643 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1644 unsigned minSplatBits = EltVT.getSizeInBits();
1645
1646 if (minSplatBits < 16)
1647 minSplatBits = 16;
1648
1649 APInt APSplatBits, APSplatUndef;
1650 unsigned SplatBitSize;
1651 bool HasAnyUndefs;
1652
1653 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1654 HasAnyUndefs, minSplatBits)
1655 || minSplatBits < SplatBitSize)
1656 return SDValue(); // Wasn't a constant vector or splat exceeded min
1657
1658 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001659
Owen Anderson825b72b2009-08-11 20:47:22 +00001660 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001661 default:
1662 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1663 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001664 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001665 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001666 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001667 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001668 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001669 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 SDValue T = DAG.getConstant(Value32, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001671 return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001673 break;
1674 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001676 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001677 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001678 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001679 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 SDValue T = DAG.getConstant(f64val, MVT::i64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001681 return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64,
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001683 break;
1684 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001686 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001687 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1688 SmallVector<SDValue, 8> Ops;
1689
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001691 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001693 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001695 unsigned short Value16 = SplatBits;
1696 SDValue T = DAG.getConstant(Value16, EltVT);
1697 SmallVector<SDValue, 8> Ops;
1698
1699 Ops.assign(8, T);
1700 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001701 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001702 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001703 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001704 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001705 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001707 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001708 }
1709 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001710
Dan Gohman475871a2008-07-27 21:46:04 +00001711 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001712}
1713
Scott Michel7ea02ff2009-03-17 01:15:45 +00001714/*!
1715 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001716SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001717SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001718 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001719 uint32_t upper = uint32_t(SplatVal >> 32);
1720 uint32_t lower = uint32_t(SplatVal);
1721
1722 if (upper == lower) {
1723 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001725 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001727 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001728 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001729 bool upper_special, lower_special;
1730
1731 // NOTE: This code creates common-case shuffle masks that can be easily
1732 // detected as common expressions. It is not attempting to create highly
1733 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1734
1735 // Detect if the upper or lower half is a special shuffle mask pattern:
1736 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1737 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1738
Scott Michel7ea02ff2009-03-17 01:15:45 +00001739 // Both upper and lower are special, lower to a constant pool load:
1740 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001741 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1742 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001743 SplatValCN, SplatValCN);
1744 }
1745
1746 SDValue LO32;
1747 SDValue HI32;
1748 SmallVector<SDValue, 16> ShufBytes;
1749 SDValue Result;
1750
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001751 // Create lower vector if not a special pattern
1752 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001753 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001754 LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001755 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001756 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001757 }
1758
1759 // Create upper vector if not a special pattern
1760 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001762 HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001764 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001765 }
1766
1767 // If either upper or lower are special, then the two input operands are
1768 // the same (basically, one of them is a "don't care")
1769 if (lower_special)
1770 LO32 = HI32;
1771 if (upper_special)
1772 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001773
1774 for (int i = 0; i < 4; ++i) {
1775 uint64_t val = 0;
1776 for (int j = 0; j < 4; ++j) {
1777 SDValue V;
1778 bool process_upper, process_lower;
1779 val <<= 8;
1780 process_upper = (upper_special && (i & 1) == 0);
1781 process_lower = (lower_special && (i & 1) == 1);
1782
1783 if (process_upper || process_lower) {
1784 if ((process_upper && upper == 0)
1785 || (process_lower && lower == 0))
1786 val |= 0x80;
1787 else if ((process_upper && upper == 0xffffffff)
1788 || (process_lower && lower == 0xffffffff))
1789 val |= 0xc0;
1790 else if ((process_upper && upper == 0x80000000)
1791 || (process_lower && lower == 0x80000000))
1792 val |= (j == 0 ? 0xe0 : 0x80);
1793 } else
1794 val |= i * 4 + j + ((i & 1) * 16);
1795 }
1796
Owen Anderson825b72b2009-08-11 20:47:22 +00001797 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001798 }
1799
Dale Johannesened2eee62009-02-06 01:31:28 +00001800 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001801 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001802 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001803 }
1804}
1805
Scott Michel266bc8f2007-12-04 22:23:35 +00001806/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1807/// which the Cell can operate. The code inspects V3 to ascertain whether the
1808/// permutation vector, V3, is monotonically increasing with one "exception"
1809/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001810/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001811/// In either case, the net result is going to eventually invoke SHUFB to
1812/// permute/shuffle the bytes from V1 and V2.
1813/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001814/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001815/// control word for byte/halfword/word insertion. This takes care of a single
1816/// element move from V2 into V1.
1817/// \note
1818/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001819static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001820 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001821 SDValue V1 = Op.getOperand(0);
1822 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001823 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001824
Scott Michel266bc8f2007-12-04 22:23:35 +00001825 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001826
Scott Michel266bc8f2007-12-04 22:23:35 +00001827 // If we have a single element being moved from V1 to V2, this can be handled
1828 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001829 // to be monotonically increasing with one exception element, and the source
1830 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001831 EVT VecVT = V1.getValueType();
1832 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001833 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001834 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001835 unsigned V2EltIdx0 = 0;
1836 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001837 unsigned MaxElts = VecVT.getVectorNumElements();
1838 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001839 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001840 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001841 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001842 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001843
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001845 V2EltIdx0 = 16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001846 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001848 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001849 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001851 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001852 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001854 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001855 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001856 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001857 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001858
Nate Begeman9008ca62009-04-27 18:41:29 +00001859 for (unsigned i = 0; i != MaxElts; ++i) {
1860 if (SVN->getMaskElt(i) < 0)
1861 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001862
Nate Begeman9008ca62009-04-27 18:41:29 +00001863 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001864
Nate Begeman9008ca62009-04-27 18:41:29 +00001865 if (monotonic) {
1866 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001867 // TODO: optimize for the monotonic case when several consecutive
1868 // elements are taken form V2. Do we ever get such a case?
1869 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1870 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1871 else
1872 monotonic = false;
1873 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001874 } else if (CurrElt != SrcElt) {
1875 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001876 }
1877
Nate Begeman9008ca62009-04-27 18:41:29 +00001878 ++CurrElt;
1879 }
1880
1881 if (rotate) {
1882 if (PrevElt > 0 && SrcElt < MaxElts) {
1883 if ((PrevElt == SrcElt - 1)
1884 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001885 PrevElt = SrcElt;
1886 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001887 rotate = false;
1888 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001889 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1890 // First time or after a "wrap around"
Kalle Raiskilad87e5712010-11-22 16:28:26 +00001891 rotamt = SrcElt-i;
Nate Begeman9008ca62009-04-27 18:41:29 +00001892 PrevElt = SrcElt;
1893 } else {
1894 // This isn't a rotation, takes elements from vector 2
1895 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001896 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001897 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001898 }
1899
1900 if (EltsFromV2 == 1 && monotonic) {
1901 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001902 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001903
1904 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1905 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1906 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1907 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001908 DAG.getConstant(V2EltOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001909 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
Kalle Raiskila47948072010-06-21 10:17:36 +00001910 maskVT, Pointer);
1911
Scott Michel266bc8f2007-12-04 22:23:35 +00001912 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001913 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001914 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001915 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001916 if (rotamt < 0)
1917 rotamt +=MaxElts;
1918 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001919 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001921 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001922 // Convert the SHUFFLE_VECTOR mask's input element units to the
1923 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001924 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001925
Dan Gohman475871a2008-07-27 21:46:04 +00001926 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001927 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1928 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001929
Nate Begeman9008ca62009-04-27 18:41:29 +00001930 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001932 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001934 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001935 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001936 }
1937}
1938
Dan Gohman475871a2008-07-27 21:46:04 +00001939static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1940 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001941 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001942
Gabor Greifba36cb52008-08-28 21:40:38 +00001943 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001944 // For a constant, build the appropriate constant vector, which will
1945 // eventually simplify to a vector register load.
1946
Gabor Greifba36cb52008-08-28 21:40:38 +00001947 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001948 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001949 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001950 size_t n_copies;
1951
1952 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001954 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001955 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1957 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1958 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1959 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1960 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1961 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001962 }
1963
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001964 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001965 for (size_t j = 0; j < n_copies; ++j)
1966 ConstVecValues.push_back(CValue);
1967
Evan Chenga87008d2009-02-25 22:49:59 +00001968 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1969 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001970 } else {
1971 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001973 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 case MVT::i8:
1975 case MVT::i16:
1976 case MVT::i32:
1977 case MVT::i64:
1978 case MVT::f32:
1979 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001980 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001981 }
1982 }
1983
Dan Gohman475871a2008-07-27 21:46:04 +00001984 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001985}
1986
Dan Gohman475871a2008-07-27 21:46:04 +00001987static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001988 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001989 SDValue N = Op.getOperand(0);
1990 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001991 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001992 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001993
Scott Michel7a1c9e92008-11-22 23:50:42 +00001994 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1995 // Constant argument:
1996 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001997
Scott Michel7a1c9e92008-11-22 23:50:42 +00001998 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001999 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002000 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002002 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002004 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002005 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002006 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002007
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002009 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002010 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002011 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002012
Scott Michel7a1c9e92008-11-22 23:50:42 +00002013 // Need to generate shuffle mask and extract:
2014 int prefslot_begin = -1, prefslot_end = -1;
2015 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2016
Owen Anderson825b72b2009-08-11 20:47:22 +00002017 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002018 default:
2019 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002021 prefslot_begin = prefslot_end = 3;
2022 break;
2023 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002025 prefslot_begin = 2; prefslot_end = 3;
2026 break;
2027 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 case MVT::i32:
2029 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002030 prefslot_begin = 0; prefslot_end = 3;
2031 break;
2032 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 case MVT::i64:
2034 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002035 prefslot_begin = 0; prefslot_end = 7;
2036 break;
2037 }
2038 }
2039
2040 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2041 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2042
Scott Michel9b2420d2009-08-24 21:53:27 +00002043 unsigned int ShufBytes[16] = {
2044 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2045 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002046 for (int i = 0; i < 16; ++i) {
2047 // zero fill uppper part of preferred slot, don't care about the
2048 // other slots:
2049 unsigned int mask_val;
2050 if (i <= prefslot_end) {
2051 mask_val =
2052 ((i < prefslot_begin)
2053 ? 0x80
2054 : elt_byte + (i - prefslot_begin));
2055
2056 ShufBytes[i] = mask_val;
2057 } else
2058 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2059 }
2060
2061 SDValue ShufMask[4];
2062 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002063 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002064 unsigned int bits = ((ShufBytes[bidx] << 24) |
2065 (ShufBytes[bidx+1] << 16) |
2066 (ShufBytes[bidx+2] << 8) |
2067 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002069 }
2070
Scott Michel7ea02ff2009-03-17 01:15:45 +00002071 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002072 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002073 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002074
Dale Johannesened2eee62009-02-06 01:31:28 +00002075 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2076 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002077 N, N, ShufMaskVec));
2078 } else {
2079 // Variable index: Rotate the requested element into slot 0, then replicate
2080 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002081 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002082 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002083 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002084 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002085 }
2086
2087 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 if (Elt.getValueType() != MVT::i32)
2089 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002090
2091 // Scale the index to a bit/byte shift quantity
2092 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002093 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2094 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002095 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002096
Scott Michel104de432008-11-24 17:11:17 +00002097 if (scaleShift > 0) {
2098 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002099 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2100 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002101 }
2102
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002103 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002104
2105 // Replicate the bytes starting at byte 0 across the entire vector (for
2106 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002107 SDValue replicate;
2108
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002110 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002111 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002112 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002113 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 case MVT::i8: {
2115 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2116 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002117 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002118 break;
2119 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 case MVT::i16: {
2121 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2122 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002123 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002124 break;
2125 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002126 case MVT::i32:
2127 case MVT::f32: {
2128 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2129 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002130 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002131 break;
2132 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 case MVT::i64:
2134 case MVT::f64: {
2135 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2136 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2137 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002138 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002139 break;
2140 }
2141 }
2142
Dale Johannesened2eee62009-02-06 01:31:28 +00002143 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2144 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002145 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002146 }
2147
Scott Michel7a1c9e92008-11-22 23:50:42 +00002148 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002149}
2150
Dan Gohman475871a2008-07-27 21:46:04 +00002151static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2152 SDValue VecOp = Op.getOperand(0);
2153 SDValue ValOp = Op.getOperand(1);
2154 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002155 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002156 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002157 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002158
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002159 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002160 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002161 if (IdxOp.getOpcode() != ISD::UNDEF) {
2162 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2163 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002164 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002165 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002166
Owen Andersone50ed302009-08-10 22:56:29 +00002167 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002168 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002169 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002170 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002171 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002172 // widen the mask when dealing with half vectors
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002173 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002174 128/ VT.getVectorElementType().getSizeInBits());
2175 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002176
Dan Gohman475871a2008-07-27 21:46:04 +00002177 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002178 DAG.getNode(SPUISD::SHUFB, dl, VT,
2179 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002180 VecOp,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002181 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002182
2183 return result;
2184}
2185
Scott Michelf0569be2008-12-27 04:51:36 +00002186static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2187 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002188{
Dan Gohman475871a2008-07-27 21:46:04 +00002189 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002190 DebugLoc dl = Op.getDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002191 EVT ShiftVT = TLI.getShiftAmountTy(N0.getValueType());
Scott Michel266bc8f2007-12-04 22:23:35 +00002192
Owen Anderson825b72b2009-08-11 20:47:22 +00002193 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002194 switch (Opc) {
2195 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002196 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002197 /*NOTREACHED*/
2198 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002199 case ISD::ADD: {
2200 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2201 // the result:
2202 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002203 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2204 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2205 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2206 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002207
2208 }
2209
Scott Michel266bc8f2007-12-04 22:23:35 +00002210 case ISD::SUB: {
2211 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2212 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002213 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002214 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2215 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2216 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2217 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002218 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002219 case ISD::ROTR:
2220 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002221 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002222 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002223
Owen Anderson825b72b2009-08-11 20:47:22 +00002224 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002225 if (!N1VT.bitsEq(ShiftVT)) {
2226 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2227 ? ISD::ZERO_EXTEND
2228 : ISD::TRUNCATE;
2229 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2230 }
2231
2232 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002233 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002234 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2235 DAG.getNode(ISD::SHL, dl, MVT::i16,
2236 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002237
2238 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2240 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002241 }
2242 case ISD::SRL:
2243 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002244 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002245 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002246
Owen Anderson825b72b2009-08-11 20:47:22 +00002247 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002248 if (!N1VT.bitsEq(ShiftVT)) {
2249 unsigned N1Opc = ISD::ZERO_EXTEND;
2250
2251 if (N1.getValueType().bitsGT(ShiftVT))
2252 N1Opc = ISD::TRUNCATE;
2253
2254 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2255 }
2256
Owen Anderson825b72b2009-08-11 20:47:22 +00002257 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2258 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002259 }
2260 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002261 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002262 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002263
Owen Anderson825b72b2009-08-11 20:47:22 +00002264 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002265 if (!N1VT.bitsEq(ShiftVT)) {
2266 unsigned N1Opc = ISD::SIGN_EXTEND;
2267
2268 if (N1VT.bitsGT(ShiftVT))
2269 N1Opc = ISD::TRUNCATE;
2270 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2271 }
2272
Owen Anderson825b72b2009-08-11 20:47:22 +00002273 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2274 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002275 }
2276 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002278
Owen Anderson825b72b2009-08-11 20:47:22 +00002279 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2280 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2281 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2282 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002283 break;
2284 }
2285 }
2286
Dan Gohman475871a2008-07-27 21:46:04 +00002287 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002288}
2289
2290//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002291static SDValue
2292LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2293 SDValue ConstVec;
2294 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002295 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002296 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002297
2298 ConstVec = Op.getOperand(0);
2299 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002300 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002301 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002302 ConstVec = ConstVec.getOperand(0);
2303 } else {
2304 ConstVec = Op.getOperand(1);
2305 Arg = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002306 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002307 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002308 }
2309 }
2310 }
2311
Gabor Greifba36cb52008-08-28 21:40:38 +00002312 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002313 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2314 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002315
Scott Michel7ea02ff2009-03-17 01:15:45 +00002316 APInt APSplatBits, APSplatUndef;
2317 unsigned SplatBitSize;
2318 bool HasAnyUndefs;
2319 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2320
2321 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2322 HasAnyUndefs, minSplatBits)
2323 && minSplatBits <= SplatBitSize) {
2324 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002326
Scott Michel7ea02ff2009-03-17 01:15:45 +00002327 SmallVector<SDValue, 16> tcVec;
2328 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002329 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002330 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002331 }
2332 }
Scott Michel9de57a92009-01-26 22:33:37 +00002333
Nate Begeman24dc3462008-07-29 19:07:27 +00002334 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2335 // lowered. Return the operation, rather than a null SDValue.
2336 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002337}
2338
Scott Michel266bc8f2007-12-04 22:23:35 +00002339//! Custom lowering for CTPOP (count population)
2340/*!
2341 Custom lowering code that counts the number ones in the input
2342 operand. SPU has such an instruction, but it counts the number of
2343 ones per byte, which then have to be accumulated.
2344*/
Dan Gohman475871a2008-07-27 21:46:04 +00002345static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002346 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002347 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002348 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002349 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002350
Owen Anderson825b72b2009-08-11 20:47:22 +00002351 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002352 default:
2353 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002354 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002355 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002356 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002357
Dale Johannesena05dca42009-02-04 23:02:30 +00002358 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2359 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002360
Owen Anderson825b72b2009-08-11 20:47:22 +00002361 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002362 }
2363
Owen Anderson825b72b2009-08-11 20:47:22 +00002364 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002365 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002366 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002367
Chris Lattner84bc5422007-12-31 04:13:23 +00002368 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002369
Dan Gohman475871a2008-07-27 21:46:04 +00002370 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2372 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2373 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002374
Dale Johannesena05dca42009-02-04 23:02:30 +00002375 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2376 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002377
2378 // CNTB_result becomes the chain to which all of the virtual registers
2379 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002381 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002382
Dan Gohman475871a2008-07-27 21:46:04 +00002383 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002384 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002385
Owen Anderson825b72b2009-08-11 20:47:22 +00002386 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002387
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 return DAG.getNode(ISD::AND, dl, MVT::i16,
2389 DAG.getNode(ISD::ADD, dl, MVT::i16,
2390 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002391 Tmp1, Shift1),
2392 Tmp1),
2393 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002394 }
2395
Owen Anderson825b72b2009-08-11 20:47:22 +00002396 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002397 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002398 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002399
Chris Lattner84bc5422007-12-31 04:13:23 +00002400 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2401 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002402
Dan Gohman475871a2008-07-27 21:46:04 +00002403 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002404 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2405 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2406 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2407 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002408
Dale Johannesena05dca42009-02-04 23:02:30 +00002409 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2410 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002411
2412 // CNTB_result becomes the chain to which all of the virtual registers
2413 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002414 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002416
Dan Gohman475871a2008-07-27 21:46:04 +00002417 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002418 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002419
Dan Gohman475871a2008-07-27 21:46:04 +00002420 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002421 DAG.getNode(ISD::SRL, dl, MVT::i32,
2422 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002423 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002424
Dan Gohman475871a2008-07-27 21:46:04 +00002425 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002426 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2427 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002428
Dan Gohman475871a2008-07-27 21:46:04 +00002429 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002430 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002431
Dan Gohman475871a2008-07-27 21:46:04 +00002432 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002433 DAG.getNode(ISD::SRL, dl, MVT::i32,
2434 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002435 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002436 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002437 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2438 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002439
Owen Anderson825b72b2009-08-11 20:47:22 +00002440 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002441 }
2442
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002444 break;
2445 }
2446
Dan Gohman475871a2008-07-27 21:46:04 +00002447 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002448}
2449
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002450//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002451/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002452 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2453 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002454 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002455static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002456 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002457 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002458 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002459 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002460
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2462 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002463 // Convert f32 / f64 to i32 / i64 via libcall.
2464 RTLIB::Libcall LC =
2465 (Op.getOpcode() == ISD::FP_TO_SINT)
2466 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2467 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2468 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2469 SDValue Dummy;
2470 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2471 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002472
Eli Friedman36df4992009-05-27 00:47:34 +00002473 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002474}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002475
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002476//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2477/*!
2478 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2479 All conversions from i64 are expanded to a libcall.
2480 */
2481static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002482 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002483 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002484 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002485 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002486
Owen Anderson825b72b2009-08-11 20:47:22 +00002487 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2488 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002489 // Convert i32, i64 to f64 via libcall:
2490 RTLIB::Libcall LC =
2491 (Op.getOpcode() == ISD::SINT_TO_FP)
2492 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2493 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2494 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2495 SDValue Dummy;
2496 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2497 }
2498
Eli Friedman36df4992009-05-27 00:47:34 +00002499 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002500}
2501
2502//! Lower ISD::SETCC
2503/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002504 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002505 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002506static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2507 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002508 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002509 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002510 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2511
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002512 SDValue lhs = Op.getOperand(0);
2513 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002514 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002515 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002516
Owen Andersone50ed302009-08-10 22:56:29 +00002517 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002518 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002520
2521 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2522 // selected to a NOP:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002523 SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002524 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002525 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002526 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002528 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 DAG.getNode(ISD::AND, dl, MVT::i32,
2530 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002531 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002532 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002533
2534 // SETO and SETUO only use the lhs operand:
2535 if (CC->get() == ISD::SETO) {
2536 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2537 // SETUO
2538 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002539 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2540 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002541 lhs, DAG.getConstantFP(0.0, lhsVT),
2542 ISD::SETUO),
2543 DAG.getConstant(ccResultAllOnes, ccResultVT));
2544 } else if (CC->get() == ISD::SETUO) {
2545 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002546 return DAG.getNode(ISD::AND, dl, ccResultVT,
2547 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002548 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002549 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002550 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002551 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002552 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002553 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002554 ISD::SETGT));
2555 }
2556
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002557 SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002558 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002559 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002560 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002562
2563 // If a value is negative, subtract from the sign magnitude constant:
2564 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2565
2566 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002567 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002568 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002569 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002570 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002571 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002572 lhsSelectMask, lhsSignMag2TC, i64lhs);
2573
Dale Johannesenf5d97892009-02-04 01:48:28 +00002574 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002575 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002576 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002577 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002578 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002579 rhsSelectMask, rhsSignMag2TC, i64rhs);
2580
2581 unsigned compareOp;
2582
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002583 switch (CC->get()) {
2584 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002585 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002586 compareOp = ISD::SETEQ; break;
2587 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002588 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002589 compareOp = ISD::SETGT; break;
2590 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002591 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002592 compareOp = ISD::SETGE; break;
2593 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002594 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002595 compareOp = ISD::SETLT; break;
2596 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002597 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002598 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002599 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002600 case ISD::SETONE:
2601 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002602 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002603 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002604 }
2605
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002606 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002607 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002608 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002609
2610 if ((CC->get() & 0x8) == 0) {
2611 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002612 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002613 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002614 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002615 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002616 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002617 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002618 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002619
Dale Johannesenf5d97892009-02-04 01:48:28 +00002620 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002621 }
2622
2623 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002624}
2625
Scott Michel7a1c9e92008-11-22 23:50:42 +00002626//! Lower ISD::SELECT_CC
2627/*!
2628 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2629 SELB instruction.
2630
2631 \note Need to revisit this in the future: if the code path through the true
2632 and false value computations is longer than the latency of a branch (6
2633 cycles), then it would be more advantageous to branch and insert a new basic
2634 block and branch on the condition. However, this code does not make that
2635 assumption, given the simplisitc uses so far.
2636 */
2637
Scott Michelf0569be2008-12-27 04:51:36 +00002638static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2639 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002640 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002641 SDValue lhs = Op.getOperand(0);
2642 SDValue rhs = Op.getOperand(1);
2643 SDValue trueval = Op.getOperand(2);
2644 SDValue falseval = Op.getOperand(3);
2645 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002646 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002647
Scott Michelf0569be2008-12-27 04:51:36 +00002648 // NOTE: SELB's arguments: $rA, $rB, $mask
2649 //
2650 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2651 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2652 // condition was true and 0s where the condition was false. Hence, the
2653 // arguments to SELB get reversed.
2654
Scott Michel7a1c9e92008-11-22 23:50:42 +00002655 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2656 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2657 // with another "cannot select select_cc" assert:
2658
Dale Johannesende064702009-02-06 21:50:26 +00002659 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002660 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002661 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002662 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002663}
2664
Scott Michelb30e8f62008-12-02 19:53:53 +00002665//! Custom lower ISD::TRUNCATE
2666static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2667{
Scott Michel6e1d1472009-03-16 18:47:25 +00002668 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002669 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002670 MVT simpleVT = VT.getSimpleVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002671 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002672 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002673 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002674
Scott Michel6e1d1472009-03-16 18:47:25 +00002675 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002676 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002677 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002678
Duncan Sandscdfad362010-11-03 12:17:33 +00002679 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002680 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002681 unsigned maskHigh = 0x08090a0b;
2682 unsigned maskLow = 0x0c0d0e0f;
2683 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002684 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2685 DAG.getConstant(maskHigh, MVT::i32),
2686 DAG.getConstant(maskLow, MVT::i32),
2687 DAG.getConstant(maskHigh, MVT::i32),
2688 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002689
Scott Michel6e1d1472009-03-16 18:47:25 +00002690 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2691 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002692
Scott Michel6e1d1472009-03-16 18:47:25 +00002693 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002694 }
2695
Scott Michelf0569be2008-12-27 04:51:36 +00002696 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002697}
2698
Scott Michel77f452d2009-08-25 22:37:34 +00002699/*!
2700 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2701 * algorithm is to duplicate the sign bit using rotmai to generate at
2702 * least one byte full of sign bits. Then propagate the "sign-byte" into
2703 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2704 *
2705 * @param Op The sext operand
2706 * @param DAG The current DAG
2707 * @return The SDValue with the entire instruction sequence
2708 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002709static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2710{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002711 DebugLoc dl = Op.getDebugLoc();
2712
Scott Michel77f452d2009-08-25 22:37:34 +00002713 // Type to extend to
2714 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002715
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002716 // Type to extend from
2717 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002718 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002719
Kalle Raiskila5106b842011-01-20 15:49:06 +00002720 // extend i8 & i16 via i32
2721 if (Op0VT == MVT::i8 || Op0VT == MVT::i16) {
2722 Op0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, Op0);
2723 Op0VT = MVT::i32;
2724 }
2725
Scott Michel77f452d2009-08-25 22:37:34 +00002726 // The type to extend to needs to be a i128 and
2727 // the type to extend from needs to be i64 or i32.
2728 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002729 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2730
2731 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002732 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2733 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2734 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002735 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2736 DAG.getConstant(mask1, MVT::i32),
2737 DAG.getConstant(mask1, MVT::i32),
2738 DAG.getConstant(mask2, MVT::i32),
2739 DAG.getConstant(mask3, MVT::i32));
2740
Scott Michel77f452d2009-08-25 22:37:34 +00002741 // Word wise arithmetic right shift to generate at least one byte
2742 // that contains sign bits.
2743 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002744 SDValue sraVal = DAG.getNode(ISD::SRA,
2745 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002746 mvt,
2747 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002748 DAG.getConstant(31, MVT::i32));
2749
Kalle Raiskila940e7962010-10-18 09:34:19 +00002750 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002751 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002752 dl, Op0VT, Op0,
2753 DAG.getTargetConstant(
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002754 SPU::GPRCRegClass.getID(),
Kalle Raiskila940e7962010-10-18 09:34:19 +00002755 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002756 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2757 // and the input value into the lower 64 bits.
2758 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002759 extended, sraVal, shufMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002760 return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002761}
2762
Scott Michel7a1c9e92008-11-22 23:50:42 +00002763//! Custom (target-specific) lowering entry point
2764/*!
2765 This is where LLVM's DAG selection process calls to do target-specific
2766 lowering of nodes.
2767 */
Dan Gohman475871a2008-07-27 21:46:04 +00002768SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002769SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002770{
Scott Michela59d4692008-02-23 18:41:37 +00002771 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002772 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002773
2774 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002775 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002776#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002777 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2778 errs() << "Op.getOpcode() = " << Opc << "\n";
2779 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002780 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002781#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002782 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002783 }
2784 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002785 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002786 case ISD::SEXTLOAD:
2787 case ISD::ZEXTLOAD:
2788 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2789 case ISD::STORE:
2790 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2791 case ISD::ConstantPool:
2792 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2793 case ISD::GlobalAddress:
2794 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2795 case ISD::JumpTable:
2796 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002797 case ISD::ConstantFP:
2798 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002799
Scott Michel02d711b2008-12-30 23:28:25 +00002800 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002801 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002802 case ISD::SUB:
2803 case ISD::ROTR:
2804 case ISD::ROTL:
2805 case ISD::SRL:
2806 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002807 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002808 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002809 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002810 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002811 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002812
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002813 case ISD::FP_TO_SINT:
2814 case ISD::FP_TO_UINT:
2815 return LowerFP_TO_INT(Op, DAG, *this);
2816
2817 case ISD::SINT_TO_FP:
2818 case ISD::UINT_TO_FP:
2819 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002820
Scott Michel266bc8f2007-12-04 22:23:35 +00002821 // Vector-related lowering.
2822 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002823 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002824 case ISD::SCALAR_TO_VECTOR:
2825 return LowerSCALAR_TO_VECTOR(Op, DAG);
2826 case ISD::VECTOR_SHUFFLE:
2827 return LowerVECTOR_SHUFFLE(Op, DAG);
2828 case ISD::EXTRACT_VECTOR_ELT:
2829 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2830 case ISD::INSERT_VECTOR_ELT:
2831 return LowerINSERT_VECTOR_ELT(Op, DAG);
2832
2833 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2834 case ISD::AND:
2835 case ISD::OR:
2836 case ISD::XOR:
2837 return LowerByteImmed(Op, DAG);
2838
2839 // Vector and i8 multiply:
2840 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002841 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002842 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002843
Scott Michel266bc8f2007-12-04 22:23:35 +00002844 case ISD::CTPOP:
2845 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002846
2847 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002848 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002849
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002850 case ISD::SETCC:
2851 return LowerSETCC(Op, DAG, *this);
2852
Scott Michelb30e8f62008-12-02 19:53:53 +00002853 case ISD::TRUNCATE:
2854 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002855
2856 case ISD::SIGN_EXTEND:
2857 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002858 }
2859
Dan Gohman475871a2008-07-27 21:46:04 +00002860 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002861}
2862
Duncan Sands1607f052008-12-01 11:39:25 +00002863void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2864 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002865 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002866{
2867#if 0
2868 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002869 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002870
2871 switch (Opc) {
2872 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002873 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2874 errs() << "Op.getOpcode() = " << Opc << "\n";
2875 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002876 N->dump();
2877 abort();
2878 /*NOTREACHED*/
2879 }
2880 }
2881#endif
2882
2883 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002884}
2885
Scott Michel266bc8f2007-12-04 22:23:35 +00002886//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002887// Target Optimization Hooks
2888//===----------------------------------------------------------------------===//
2889
Dan Gohman475871a2008-07-27 21:46:04 +00002890SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002891SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2892{
2893#if 0
2894 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002895#endif
2896 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002897 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002898 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002899 EVT NodeVT = N->getValueType(0); // The node's value type
2900 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002901 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002902 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002903
2904 switch (N->getOpcode()) {
2905 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002906 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002907 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002908
Scott Michelf0569be2008-12-27 04:51:36 +00002909 if (Op0.getOpcode() == SPUISD::IndirectAddr
2910 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2911 // Normalize the operands to reduce repeated code
2912 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002913
Scott Michelf0569be2008-12-27 04:51:36 +00002914 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2915 IndirectArg = Op1;
2916 AddArg = Op0;
2917 }
2918
2919 if (isa<ConstantSDNode>(AddArg)) {
2920 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2921 SDValue IndOp1 = IndirectArg.getOperand(1);
2922
2923 if (CN0->isNullValue()) {
2924 // (add (SPUindirect <arg>, <arg>), 0) ->
2925 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002926
Scott Michel23f2ff72008-12-04 17:16:59 +00002927#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002928 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002929 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002930 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2931 << "With: (SPUindirect <arg>, <arg>)\n";
2932 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002933#endif
2934
Scott Michelf0569be2008-12-27 04:51:36 +00002935 return IndirectArg;
2936 } else if (isa<ConstantSDNode>(IndOp1)) {
2937 // (add (SPUindirect <arg>, <const>), <const>) ->
2938 // (SPUindirect <arg>, <const + const>)
2939 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2940 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2941 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002942
Scott Michelf0569be2008-12-27 04:51:36 +00002943#if !defined(NDEBUG)
2944 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002945 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002946 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2947 << "), " << CN0->getSExtValue() << ")\n"
2948 << "With: (SPUindirect <arg>, "
2949 << combinedConst << ")\n";
2950 }
2951#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002952
Dale Johannesende064702009-02-06 21:50:26 +00002953 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002954 IndirectArg, combinedValue);
2955 }
Scott Michel053c1da2008-01-29 02:16:57 +00002956 }
2957 }
Scott Michela59d4692008-02-23 18:41:37 +00002958 break;
2959 }
2960 case ISD::SIGN_EXTEND:
2961 case ISD::ZERO_EXTEND:
2962 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002963 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002964 // (any_extend (SPUextract_elt0 <arg>)) ->
2965 // (SPUextract_elt0 <arg>)
2966 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002967#if !defined(NDEBUG)
2968 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002969 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002970 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002971 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002972 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002973 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002974 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002975#endif
Scott Michela59d4692008-02-23 18:41:37 +00002976
2977 return Op0;
2978 }
2979 break;
2980 }
2981 case SPUISD::IndirectAddr: {
2982 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002983 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002984 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002985 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2986 // (SPUaform <addr>, 0)
2987
Chris Lattner4437ae22009-08-23 07:05:07 +00002988 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002989 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002990 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002991 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002992 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002993
2994 return Op0;
2995 }
Scott Michelf0569be2008-12-27 04:51:36 +00002996 } else if (Op0.getOpcode() == ISD::ADD) {
2997 SDValue Op1 = N->getOperand(1);
2998 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2999 // (SPUindirect (add <arg>, <arg>), 0) ->
3000 // (SPUindirect <arg>, <arg>)
3001 if (CN1->isNullValue()) {
3002
3003#if !defined(NDEBUG)
3004 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003005 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003006 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3007 << "With: (SPUindirect <arg>, <arg>)\n";
3008 }
3009#endif
3010
Dale Johannesende064702009-02-06 21:50:26 +00003011 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003012 Op0.getOperand(0), Op0.getOperand(1));
3013 }
3014 }
Scott Michela59d4692008-02-23 18:41:37 +00003015 }
3016 break;
3017 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003018 case SPUISD::SHL_BITS:
3019 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003020 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003021 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003022
Scott Michelf0569be2008-12-27 04:51:36 +00003023 // Kill degenerate vector shifts:
3024 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3025 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003026 Result = Op0;
3027 }
3028 }
3029 break;
3030 }
Scott Michelf0569be2008-12-27 04:51:36 +00003031 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003032 switch (Op0.getOpcode()) {
3033 default:
3034 break;
3035 case ISD::ANY_EXTEND:
3036 case ISD::ZERO_EXTEND:
3037 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003038 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003039 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003040 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003041 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003042 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003043 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003044 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003045 Result = Op000;
3046 }
3047 }
3048 break;
3049 }
Scott Michel104de432008-11-24 17:11:17 +00003050 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003051 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003052 // <arg>
3053 Result = Op0.getOperand(0);
3054 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003055 }
Scott Michela59d4692008-02-23 18:41:37 +00003056 }
3057 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003058 }
3059 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003060
Scott Michel58c58182008-01-17 20:38:41 +00003061 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003062#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003063 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003064 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003065 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003066 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003067 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003068 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003069 }
3070#endif
3071
3072 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003073}
3074
3075//===----------------------------------------------------------------------===//
3076// Inline Assembly Support
3077//===----------------------------------------------------------------------===//
3078
3079/// getConstraintType - Given a constraint letter, return the type of
3080/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003081SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003082SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3083 if (ConstraintLetter.size() == 1) {
3084 switch (ConstraintLetter[0]) {
3085 default: break;
3086 case 'b':
3087 case 'r':
3088 case 'f':
3089 case 'v':
3090 case 'y':
3091 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003092 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003093 }
3094 return TargetLowering::getConstraintType(ConstraintLetter);
3095}
3096
John Thompson44ab89e2010-10-29 17:29:13 +00003097/// Examine constraint type and operand type and determine a weight value.
3098/// This object must already have been set up with the operand type
3099/// and the current alternative constraint selected.
3100TargetLowering::ConstraintWeight
3101SPUTargetLowering::getSingleConstraintMatchWeight(
3102 AsmOperandInfo &info, const char *constraint) const {
3103 ConstraintWeight weight = CW_Invalid;
3104 Value *CallOperandVal = info.CallOperandVal;
3105 // If we don't have a value, we can't do a match,
3106 // but allow it at the lowest weight.
3107 if (CallOperandVal == NULL)
3108 return CW_Default;
3109 // Look at the constraint type.
3110 switch (*constraint) {
3111 default:
3112 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
Owen Anderson95771af2011-02-25 21:41:48 +00003113 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003114 //FIXME: Seems like the supported constraint letters were just copied
3115 // from PPC, as the following doesn't correspond to the GCC docs.
3116 // I'm leaving it so until someone adds the corresponding lowering support.
3117 case 'b':
3118 case 'r':
3119 case 'f':
3120 case 'd':
3121 case 'v':
3122 case 'y':
3123 weight = CW_Register;
3124 break;
3125 }
3126 return weight;
3127}
3128
Scott Michel5af8f0e2008-07-16 17:17:29 +00003129std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003130SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003131 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003132{
3133 if (Constraint.size() == 1) {
3134 // GCC RS6000 Constraint Letters
3135 switch (Constraint[0]) {
3136 case 'b': // R1-R31
3137 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003138 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003139 return std::make_pair(0U, SPU::R64CRegisterClass);
3140 return std::make_pair(0U, SPU::R32CRegisterClass);
3141 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003142 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003143 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003144 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003145 return std::make_pair(0U, SPU::R64FPRegisterClass);
3146 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003147 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003148 return std::make_pair(0U, SPU::GPRCRegisterClass);
3149 }
3150 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003151
Scott Michel266bc8f2007-12-04 22:23:35 +00003152 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3153}
3154
Scott Michela59d4692008-02-23 18:41:37 +00003155//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003156void
Dan Gohman475871a2008-07-27 21:46:04 +00003157SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003158 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003159 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003160 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003161 const SelectionDAG &DAG,
3162 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003163#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003164 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003165
3166 switch (Op.getOpcode()) {
3167 default:
3168 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3169 break;
Scott Michela59d4692008-02-23 18:41:37 +00003170 case CALL:
3171 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003172 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003173 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003174 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003175 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003176 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003177 case SPUISD::SHLQUAD_L_BITS:
3178 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003179 case SPUISD::VEC_ROTL:
3180 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003181 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003182 case SPUISD::SELECT_MASK:
3183 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003184 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003185#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003186}
Scott Michel02d711b2008-12-30 23:28:25 +00003187
Scott Michelf0569be2008-12-27 04:51:36 +00003188unsigned
3189SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3190 unsigned Depth) const {
3191 switch (Op.getOpcode()) {
3192 default:
3193 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003194
Scott Michelf0569be2008-12-27 04:51:36 +00003195 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003196 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003197
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3199 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003200 }
3201 return VT.getSizeInBits();
3202 }
3203 }
3204}
Scott Michel1df30c42008-12-29 03:23:36 +00003205
Scott Michel203b2d62008-04-30 00:30:08 +00003206// LowerAsmOperandForConstraint
3207void
Dan Gohman475871a2008-07-27 21:46:04 +00003208SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00003209 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00003210 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003211 SelectionDAG &DAG) const {
3212 // Default, for the time being, to the base class handler
Eric Christopher100c8332011-06-02 23:16:42 +00003213 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003214}
3215
Scott Michel266bc8f2007-12-04 22:23:35 +00003216/// isLegalAddressImmediate - Return true if the integer value can be used
3217/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003218bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003219 Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003220 // SPU's addresses are 256K:
3221 return (V > -(1 << 18) && V < (1 << 18) - 1);
3222}
3223
3224bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003225 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003226}
Dan Gohman6520e202008-10-18 02:06:02 +00003227
3228bool
3229SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3230 // The SPU target isn't yet aware of offsets.
3231 return false;
3232}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003233
3234// can we compare to Imm without writing it into a register?
3235bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3236 //ceqi, cgti, etc. all take s10 operand
3237 return isInt<10>(Imm);
3238}
3239
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003240bool
3241SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003242 Type * ) const{
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003243
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003244 // A-form: 18bit absolute address.
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003245 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3246 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003247
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003248 // D-form: reg + 14bit offset
3249 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3250 return true;
3251
3252 // X-form: reg+reg
3253 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3254 return true;
3255
3256 return false;
3257}