Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1 | //===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===// |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2 | // The LLVM Compiler Infrastructure |
| 3 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 4 | // This file is distributed under the University of Illinois Open Source |
| 5 | // License. See LICENSE.TXT for details. |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
| 9 | // This file implements the SPUTargetLowering class. |
| 10 | // |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 13 | #include "SPUISelLowering.h" |
| 14 | #include "SPUTargetMachine.h" |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 15 | #include "SPUFrameLowering.h" |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 16 | #include "SPUMachineFunction.h" |
Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 17 | #include "llvm/Constants.h" |
| 18 | #include "llvm/Function.h" |
| 19 | #include "llvm/Intrinsics.h" |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 20 | #include "llvm/CallingConv.h" |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 21 | #include "llvm/Type.h" |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/CallingConvLower.h" |
| 23 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 24 | #include "llvm/CodeGen/MachineFunction.h" |
| 25 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/SelectionDAG.h" |
Anton Korobeynikov | 362dd0b | 2010-02-15 22:37:53 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" |
Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 29 | #include "llvm/Target/TargetOptions.h" |
| 30 | #include "llvm/ADT/VectorExtras.h" |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 31 | #include "llvm/Support/Debug.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 32 | #include "llvm/Support/ErrorHandling.h" |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 33 | #include "llvm/Support/MathExtras.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 34 | #include "llvm/Support/raw_ostream.h" |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 35 | #include <map> |
| 36 | |
| 37 | using namespace llvm; |
| 38 | |
| 39 | // Used in getTargetNodeName() below |
| 40 | namespace { |
| 41 | std::map<unsigned, const char *> node_names; |
| 42 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 43 | // Byte offset of the preferred slot (counted from the MSB) |
| 44 | int prefslotOffset(EVT VT) { |
| 45 | int retval=0; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 46 | if (VT==MVT::i1) retval=3; |
| 47 | if (VT==MVT::i8) retval=3; |
| 48 | if (VT==MVT::i16) retval=2; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 49 | |
| 50 | return retval; |
| 51 | } |
Scott Michel | 94bd57e | 2009-01-15 04:41:47 +0000 | [diff] [blame] | 52 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 53 | //! Expand a library call into an actual call DAG node |
| 54 | /*! |
| 55 | \note |
| 56 | This code is taken from SelectionDAGLegalize, since it is not exposed as |
| 57 | part of the LLVM SelectionDAG API. |
| 58 | */ |
| 59 | |
| 60 | SDValue |
| 61 | ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 62 | bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 63 | // The input chain to this libcall is the entry node of the function. |
| 64 | // Legalizing the call will automatically add the previous call to the |
| 65 | // dependence. |
| 66 | SDValue InChain = DAG.getEntryNode(); |
| 67 | |
| 68 | TargetLowering::ArgListTy Args; |
| 69 | TargetLowering::ArgListEntry Entry; |
| 70 | for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 71 | EVT ArgVT = Op.getOperand(i).getValueType(); |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame^] | 72 | Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext()); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 73 | Entry.Node = Op.getOperand(i); |
| 74 | Entry.Ty = ArgTy; |
| 75 | Entry.isSExt = isSigned; |
| 76 | Entry.isZExt = !isSigned; |
| 77 | Args.push_back(Entry); |
| 78 | } |
| 79 | SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC), |
| 80 | TLI.getPointerTy()); |
| 81 | |
| 82 | // Splice the libcall in wherever FindInputOutputChains tells us to. |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame^] | 83 | Type *RetTy = |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 84 | Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext()); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 85 | std::pair<SDValue, SDValue> CallInfo = |
| 86 | TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false, |
Anton Korobeynikov | 72977a4 | 2009-08-14 20:10:52 +0000 | [diff] [blame] | 87 | 0, TLI.getLibcallCallingConv(LC), false, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 88 | /*isReturnValueUsed=*/true, |
Bill Wendling | 46ada19 | 2010-03-02 01:55:18 +0000 | [diff] [blame] | 89 | Callee, Args, DAG, Op.getDebugLoc()); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 90 | |
| 91 | return CallInfo.first; |
| 92 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 93 | } |
| 94 | |
| 95 | SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM) |
Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 96 | : TargetLowering(TM, new TargetLoweringObjectFileELF()), |
| 97 | SPUTM(TM) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 98 | |
| 99 | // Use _setjmp/_longjmp instead of setjmp/longjmp. |
| 100 | setUseUnderscoreSetJmp(true); |
| 101 | setUseUnderscoreLongJmp(true); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 102 | |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 103 | // Set RTLIB libcall names as used by SPU: |
| 104 | setLibcallName(RTLIB::DIV_F64, "__fast_divdf3"); |
| 105 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 106 | // Set up the SPU's register classes: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 107 | addRegisterClass(MVT::i8, SPU::R8CRegisterClass); |
| 108 | addRegisterClass(MVT::i16, SPU::R16CRegisterClass); |
| 109 | addRegisterClass(MVT::i32, SPU::R32CRegisterClass); |
| 110 | addRegisterClass(MVT::i64, SPU::R64CRegisterClass); |
| 111 | addRegisterClass(MVT::f32, SPU::R32FPRegisterClass); |
| 112 | addRegisterClass(MVT::f64, SPU::R64FPRegisterClass); |
| 113 | addRegisterClass(MVT::i128, SPU::GPRCRegisterClass); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 114 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 115 | // SPU has no sign or zero extended loads for i1, i8, i16: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 116 | setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote); |
| 117 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); |
| 118 | setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 119 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 120 | setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand); |
| 121 | setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand); |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 122 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 123 | setTruncStoreAction(MVT::i128, MVT::i64, Expand); |
| 124 | setTruncStoreAction(MVT::i128, MVT::i32, Expand); |
| 125 | setTruncStoreAction(MVT::i128, MVT::i16, Expand); |
| 126 | setTruncStoreAction(MVT::i128, MVT::i8, Expand); |
Eli Friedman | 5427d71 | 2009-07-17 06:36:24 +0000 | [diff] [blame] | 127 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 128 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Eli Friedman | 5427d71 | 2009-07-17 06:36:24 +0000 | [diff] [blame] | 129 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 130 | // SPU constant load actions are custom lowered: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 131 | setOperationAction(ISD::ConstantFP, MVT::f32, Legal); |
| 132 | setOperationAction(ISD::ConstantFP, MVT::f64, Custom); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 133 | |
| 134 | // SPU's loads and stores have to be custom lowered: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 135 | for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 136 | ++sctype) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 137 | MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 138 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 139 | setOperationAction(ISD::LOAD, VT, Custom); |
| 140 | setOperationAction(ISD::STORE, VT, Custom); |
| 141 | setLoadExtAction(ISD::EXTLOAD, VT, Custom); |
| 142 | setLoadExtAction(ISD::ZEXTLOAD, VT, Custom); |
| 143 | setLoadExtAction(ISD::SEXTLOAD, VT, Custom); |
| 144 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 145 | for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) { |
| 146 | MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 147 | setTruncStoreAction(VT, StoreVT, Expand); |
| 148 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 149 | } |
| 150 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 151 | for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 152 | ++sctype) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 153 | MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 154 | |
| 155 | setOperationAction(ISD::LOAD, VT, Custom); |
| 156 | setOperationAction(ISD::STORE, VT, Custom); |
| 157 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 158 | for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) { |
| 159 | MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 160 | setTruncStoreAction(VT, StoreVT, Expand); |
| 161 | } |
| 162 | } |
| 163 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 164 | // Expand the jumptable branches |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 165 | setOperationAction(ISD::BR_JT, MVT::Other, Expand); |
| 166 | setOperationAction(ISD::BR_CC, MVT::Other, Expand); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 167 | |
| 168 | // Custom lower SELECT_CC for most cases, but expand by default |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 169 | setOperationAction(ISD::SELECT_CC, MVT::Other, Expand); |
| 170 | setOperationAction(ISD::SELECT_CC, MVT::i8, Custom); |
| 171 | setOperationAction(ISD::SELECT_CC, MVT::i16, Custom); |
| 172 | setOperationAction(ISD::SELECT_CC, MVT::i32, Custom); |
| 173 | setOperationAction(ISD::SELECT_CC, MVT::i64, Custom); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 174 | |
| 175 | // SPU has no intrinsics for these particular operations: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 176 | setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand); |
Andrew Lenharth | d497d9f | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 177 | |
Eli Friedman | 5427d71 | 2009-07-17 06:36:24 +0000 | [diff] [blame] | 178 | // SPU has no division/remainder instructions |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 179 | setOperationAction(ISD::SREM, MVT::i8, Expand); |
| 180 | setOperationAction(ISD::UREM, MVT::i8, Expand); |
| 181 | setOperationAction(ISD::SDIV, MVT::i8, Expand); |
| 182 | setOperationAction(ISD::UDIV, MVT::i8, Expand); |
| 183 | setOperationAction(ISD::SDIVREM, MVT::i8, Expand); |
| 184 | setOperationAction(ISD::UDIVREM, MVT::i8, Expand); |
| 185 | setOperationAction(ISD::SREM, MVT::i16, Expand); |
| 186 | setOperationAction(ISD::UREM, MVT::i16, Expand); |
| 187 | setOperationAction(ISD::SDIV, MVT::i16, Expand); |
| 188 | setOperationAction(ISD::UDIV, MVT::i16, Expand); |
| 189 | setOperationAction(ISD::SDIVREM, MVT::i16, Expand); |
| 190 | setOperationAction(ISD::UDIVREM, MVT::i16, Expand); |
| 191 | setOperationAction(ISD::SREM, MVT::i32, Expand); |
| 192 | setOperationAction(ISD::UREM, MVT::i32, Expand); |
| 193 | setOperationAction(ISD::SDIV, MVT::i32, Expand); |
| 194 | setOperationAction(ISD::UDIV, MVT::i32, Expand); |
| 195 | setOperationAction(ISD::SDIVREM, MVT::i32, Expand); |
| 196 | setOperationAction(ISD::UDIVREM, MVT::i32, Expand); |
| 197 | setOperationAction(ISD::SREM, MVT::i64, Expand); |
| 198 | setOperationAction(ISD::UREM, MVT::i64, Expand); |
| 199 | setOperationAction(ISD::SDIV, MVT::i64, Expand); |
| 200 | setOperationAction(ISD::UDIV, MVT::i64, Expand); |
| 201 | setOperationAction(ISD::SDIVREM, MVT::i64, Expand); |
| 202 | setOperationAction(ISD::UDIVREM, MVT::i64, Expand); |
| 203 | setOperationAction(ISD::SREM, MVT::i128, Expand); |
| 204 | setOperationAction(ISD::UREM, MVT::i128, Expand); |
| 205 | setOperationAction(ISD::SDIV, MVT::i128, Expand); |
| 206 | setOperationAction(ISD::UDIV, MVT::i128, Expand); |
| 207 | setOperationAction(ISD::SDIVREM, MVT::i128, Expand); |
| 208 | setOperationAction(ISD::UDIVREM, MVT::i128, Expand); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 209 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 210 | // We don't support sin/cos/sqrt/fmod |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 211 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
| 212 | setOperationAction(ISD::FCOS , MVT::f64, Expand); |
| 213 | setOperationAction(ISD::FREM , MVT::f64, Expand); |
| 214 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 215 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
| 216 | setOperationAction(ISD::FREM , MVT::f32, Expand); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 217 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 218 | // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt |
| 219 | // for f32!) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 220 | setOperationAction(ISD::FSQRT, MVT::f64, Expand); |
| 221 | setOperationAction(ISD::FSQRT, MVT::f32, Expand); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 222 | |
Cameron Zwarich | 3339084 | 2011-07-08 21:39:21 +0000 | [diff] [blame] | 223 | setOperationAction(ISD::FMA, MVT::f64, Expand); |
| 224 | setOperationAction(ISD::FMA, MVT::f32, Expand); |
| 225 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 226 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); |
| 227 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 228 | |
| 229 | // SPU can do rotate right and left, so legalize it... but customize for i8 |
| 230 | // because instructions don't exist. |
Bill Wendling | 9440e35 | 2008-08-31 02:59:23 +0000 | [diff] [blame] | 231 | |
| 232 | // FIXME: Change from "expand" to appropriate type once ROTR is supported in |
| 233 | // .td files. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 234 | setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/); |
| 235 | setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/); |
| 236 | setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/); |
Bill Wendling | 9440e35 | 2008-08-31 02:59:23 +0000 | [diff] [blame] | 237 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 238 | setOperationAction(ISD::ROTL, MVT::i32, Legal); |
| 239 | setOperationAction(ISD::ROTL, MVT::i16, Legal); |
| 240 | setOperationAction(ISD::ROTL, MVT::i8, Custom); |
Scott Michel | dc91bea | 2008-11-20 16:36:33 +0000 | [diff] [blame] | 241 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 242 | // SPU has no native version of shift left/right for i8 |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 243 | setOperationAction(ISD::SHL, MVT::i8, Custom); |
| 244 | setOperationAction(ISD::SRL, MVT::i8, Custom); |
| 245 | setOperationAction(ISD::SRA, MVT::i8, Custom); |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 246 | |
Scott Michel | 02d711b | 2008-12-30 23:28:25 +0000 | [diff] [blame] | 247 | // Make these operations legal and handle them during instruction selection: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 248 | setOperationAction(ISD::SHL, MVT::i64, Legal); |
| 249 | setOperationAction(ISD::SRL, MVT::i64, Legal); |
| 250 | setOperationAction(ISD::SRA, MVT::i64, Legal); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 251 | |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 252 | // Custom lower i8, i32 and i64 multiplications |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 253 | setOperationAction(ISD::MUL, MVT::i8, Custom); |
| 254 | setOperationAction(ISD::MUL, MVT::i32, Legal); |
| 255 | setOperationAction(ISD::MUL, MVT::i64, Legal); |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 256 | |
Eli Friedman | 6314ac2 | 2009-06-16 06:40:59 +0000 | [diff] [blame] | 257 | // Expand double-width multiplication |
| 258 | // FIXME: It would probably be reasonable to support some of these operations |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 259 | setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand); |
| 260 | setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand); |
| 261 | setOperationAction(ISD::MULHU, MVT::i8, Expand); |
| 262 | setOperationAction(ISD::MULHS, MVT::i8, Expand); |
| 263 | setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand); |
| 264 | setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand); |
| 265 | setOperationAction(ISD::MULHU, MVT::i16, Expand); |
| 266 | setOperationAction(ISD::MULHS, MVT::i16, Expand); |
| 267 | setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand); |
| 268 | setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand); |
| 269 | setOperationAction(ISD::MULHU, MVT::i32, Expand); |
| 270 | setOperationAction(ISD::MULHS, MVT::i32, Expand); |
| 271 | setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand); |
| 272 | setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand); |
| 273 | setOperationAction(ISD::MULHU, MVT::i64, Expand); |
| 274 | setOperationAction(ISD::MULHS, MVT::i64, Expand); |
Eli Friedman | 6314ac2 | 2009-06-16 06:40:59 +0000 | [diff] [blame] | 275 | |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 276 | // Need to custom handle (some) common i8, i64 math ops |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 277 | setOperationAction(ISD::ADD, MVT::i8, Custom); |
| 278 | setOperationAction(ISD::ADD, MVT::i64, Legal); |
| 279 | setOperationAction(ISD::SUB, MVT::i8, Custom); |
| 280 | setOperationAction(ISD::SUB, MVT::i64, Legal); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 281 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 282 | // SPU does not have BSWAP. It does have i32 support CTLZ. |
| 283 | // CTPOP has to be custom lowered. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 284 | setOperationAction(ISD::BSWAP, MVT::i32, Expand); |
| 285 | setOperationAction(ISD::BSWAP, MVT::i64, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 286 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 287 | setOperationAction(ISD::CTPOP, MVT::i8, Custom); |
| 288 | setOperationAction(ISD::CTPOP, MVT::i16, Custom); |
| 289 | setOperationAction(ISD::CTPOP, MVT::i32, Custom); |
| 290 | setOperationAction(ISD::CTPOP, MVT::i64, Custom); |
| 291 | setOperationAction(ISD::CTPOP, MVT::i128, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 292 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 293 | setOperationAction(ISD::CTTZ , MVT::i8, Expand); |
| 294 | setOperationAction(ISD::CTTZ , MVT::i16, Expand); |
| 295 | setOperationAction(ISD::CTTZ , MVT::i32, Expand); |
| 296 | setOperationAction(ISD::CTTZ , MVT::i64, Expand); |
| 297 | setOperationAction(ISD::CTTZ , MVT::i128, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 298 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 299 | setOperationAction(ISD::CTLZ , MVT::i8, Promote); |
| 300 | setOperationAction(ISD::CTLZ , MVT::i16, Promote); |
| 301 | setOperationAction(ISD::CTLZ , MVT::i32, Legal); |
| 302 | setOperationAction(ISD::CTLZ , MVT::i64, Expand); |
| 303 | setOperationAction(ISD::CTLZ , MVT::i128, Expand); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 304 | |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 305 | // SPU has a version of select that implements (a&~c)|(b&c), just like |
Scott Michel | 405fba1 | 2008-03-10 23:49:09 +0000 | [diff] [blame] | 306 | // select ought to work: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 307 | setOperationAction(ISD::SELECT, MVT::i8, Legal); |
| 308 | setOperationAction(ISD::SELECT, MVT::i16, Legal); |
| 309 | setOperationAction(ISD::SELECT, MVT::i32, Legal); |
| 310 | setOperationAction(ISD::SELECT, MVT::i64, Legal); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 311 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 312 | setOperationAction(ISD::SETCC, MVT::i8, Legal); |
| 313 | setOperationAction(ISD::SETCC, MVT::i16, Legal); |
| 314 | setOperationAction(ISD::SETCC, MVT::i32, Legal); |
| 315 | setOperationAction(ISD::SETCC, MVT::i64, Legal); |
| 316 | setOperationAction(ISD::SETCC, MVT::f64, Custom); |
Scott Michel | ad2715e | 2008-03-05 23:02:02 +0000 | [diff] [blame] | 317 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 318 | // Custom lower i128 -> i64 truncates |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 319 | setOperationAction(ISD::TRUNCATE, MVT::i64, Custom); |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 320 | |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 321 | // Custom lower i32/i64 -> i128 sign extend |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 322 | setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom); |
| 323 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 324 | setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote); |
| 325 | setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote); |
| 326 | setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote); |
| 327 | setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 328 | // SPU has a legal FP -> signed INT instruction for f32, but for f64, need |
| 329 | // to expand to a libcall, hence the custom lowering: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 330 | setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); |
| 331 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); |
| 332 | setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand); |
| 333 | setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand); |
| 334 | setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand); |
| 335 | setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 336 | |
| 337 | // FDIV on SPU requires custom lowering |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 338 | setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 339 | |
Scott Michel | 9de57a9 | 2009-01-26 22:33:37 +0000 | [diff] [blame] | 340 | // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 341 | setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom); |
| 342 | setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote); |
| 343 | setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote); |
| 344 | setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom); |
| 345 | setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote); |
| 346 | setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote); |
| 347 | setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); |
| 348 | setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 349 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 350 | setOperationAction(ISD::BITCAST, MVT::i32, Legal); |
| 351 | setOperationAction(ISD::BITCAST, MVT::f32, Legal); |
| 352 | setOperationAction(ISD::BITCAST, MVT::i64, Legal); |
| 353 | setOperationAction(ISD::BITCAST, MVT::f64, Legal); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 354 | |
| 355 | // We cannot sextinreg(i1). Expand to shifts. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 356 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 357 | |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 358 | // We want to legalize GlobalAddress and ConstantPool nodes into the |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 359 | // appropriate instructions to materialize the address. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 360 | for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128; |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 361 | ++sctype) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 362 | MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 363 | |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 364 | setOperationAction(ISD::GlobalAddress, VT, Custom); |
| 365 | setOperationAction(ISD::ConstantPool, VT, Custom); |
| 366 | setOperationAction(ISD::JumpTable, VT, Custom); |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 367 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 368 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 369 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 370 | setOperationAction(ISD::VASTART , MVT::Other, Custom); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 371 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 372 | // Use the default implementation. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 373 | setOperationAction(ISD::VAARG , MVT::Other, Expand); |
| 374 | setOperationAction(ISD::VACOPY , MVT::Other, Expand); |
| 375 | setOperationAction(ISD::VAEND , MVT::Other, Expand); |
| 376 | setOperationAction(ISD::STACKSAVE , MVT::Other, Expand); |
| 377 | setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand); |
| 378 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand); |
| 379 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 380 | |
| 381 | // Cell SPU has instructions for converting between i64 and fp. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 382 | setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); |
| 383 | setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 384 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 385 | // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 386 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 387 | |
| 388 | // BUILD_PAIR can't be handled natively, and should be expanded to shl/or |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 389 | setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 390 | |
| 391 | // First set operation action for all vector types to expand. Then we |
| 392 | // will selectively turn on ones that can be effectively codegen'd. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 393 | addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass); |
| 394 | addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass); |
| 395 | addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass); |
| 396 | addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass); |
| 397 | addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass); |
| 398 | addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 399 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 400 | for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; |
| 401 | i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) { |
| 402 | MVT::SimpleValueType VT = (MVT::SimpleValueType)i; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 403 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 404 | // add/sub are legal for all supported vector VT's. |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 405 | setOperationAction(ISD::ADD, VT, Legal); |
| 406 | setOperationAction(ISD::SUB, VT, Legal); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 407 | // mul has to be custom lowered. |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 408 | setOperationAction(ISD::MUL, VT, Legal); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 409 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 410 | setOperationAction(ISD::AND, VT, Legal); |
| 411 | setOperationAction(ISD::OR, VT, Legal); |
| 412 | setOperationAction(ISD::XOR, VT, Legal); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 413 | setOperationAction(ISD::LOAD, VT, Custom); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 414 | setOperationAction(ISD::SELECT, VT, Legal); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 415 | setOperationAction(ISD::STORE, VT, Custom); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 416 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 417 | // These operations need to be expanded: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 418 | setOperationAction(ISD::SDIV, VT, Expand); |
| 419 | setOperationAction(ISD::SREM, VT, Expand); |
| 420 | setOperationAction(ISD::UDIV, VT, Expand); |
| 421 | setOperationAction(ISD::UREM, VT, Expand); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 422 | |
| 423 | // Custom lower build_vector, constant pool spills, insert and |
| 424 | // extract vector elements: |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 425 | setOperationAction(ISD::BUILD_VECTOR, VT, Custom); |
| 426 | setOperationAction(ISD::ConstantPool, VT, Custom); |
| 427 | setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom); |
| 428 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); |
| 429 | setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom); |
| 430 | setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 431 | } |
| 432 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 433 | setOperationAction(ISD::AND, MVT::v16i8, Custom); |
| 434 | setOperationAction(ISD::OR, MVT::v16i8, Custom); |
| 435 | setOperationAction(ISD::XOR, MVT::v16i8, Custom); |
| 436 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 437 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 438 | setOperationAction(ISD::FDIV, MVT::v4f32, Legal); |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 439 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 440 | setBooleanContents(ZeroOrNegativeOneBooleanContent); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 441 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 442 | setStackPointerRegisterToSaveRestore(SPU::R1); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 443 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 444 | // We have target-specific dag combine patterns for the following nodes: |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 445 | setTargetDAGCombine(ISD::ADD); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 446 | setTargetDAGCombine(ISD::ZERO_EXTEND); |
| 447 | setTargetDAGCombine(ISD::SIGN_EXTEND); |
| 448 | setTargetDAGCombine(ISD::ANY_EXTEND); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 449 | |
Eli Friedman | fc5d305 | 2011-05-06 20:34:06 +0000 | [diff] [blame] | 450 | setMinFunctionAlignment(3); |
| 451 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 452 | computeRegisterProperties(); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 453 | |
Scott Michel | e07d3de | 2008-12-09 03:37:19 +0000 | [diff] [blame] | 454 | // Set pre-RA register scheduler default to BURR, which produces slightly |
| 455 | // better code than the default (could also be TDRR, but TargetLowering.h |
| 456 | // needs a mod to support that model): |
Evan Cheng | 211ffa1 | 2010-05-19 20:19:50 +0000 | [diff] [blame] | 457 | setSchedulingPreference(Sched::RegPressure); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 458 | } |
| 459 | |
| 460 | const char * |
| 461 | SPUTargetLowering::getTargetNodeName(unsigned Opcode) const |
| 462 | { |
| 463 | if (node_names.empty()) { |
| 464 | node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG"; |
| 465 | node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi"; |
| 466 | node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo"; |
| 467 | node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr"; |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 468 | node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr"; |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 469 | node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr"; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 470 | node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT"; |
| 471 | node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL"; |
| 472 | node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB"; |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 473 | node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK"; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 474 | node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB"; |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 475 | node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC"; |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 476 | node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT"; |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 477 | node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS"; |
| 478 | node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES"; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 479 | node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL"; |
| 480 | node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR"; |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 481 | node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT"; |
| 482 | node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] = |
| 483 | "SPUISD::ROTBYTES_LEFT_BITS"; |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 484 | node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK"; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 485 | node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB"; |
Scott Michel | 94bd57e | 2009-01-15 04:41:47 +0000 | [diff] [blame] | 486 | node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER"; |
| 487 | node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER"; |
| 488 | node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER"; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 489 | } |
| 490 | |
| 491 | std::map<unsigned, const char *>::iterator i = node_names.find(Opcode); |
| 492 | |
| 493 | return ((i != node_names.end()) ? i->second : 0); |
| 494 | } |
| 495 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 496 | //===----------------------------------------------------------------------===// |
| 497 | // Return the Cell SPU's SETCC result type |
| 498 | //===----------------------------------------------------------------------===// |
| 499 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 500 | MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const { |
Kalle Raiskila | 7de8101 | 2010-11-24 12:59:16 +0000 | [diff] [blame] | 501 | // i8, i16 and i32 are valid SETCC result types |
| 502 | MVT::SimpleValueType retval; |
| 503 | |
| 504 | switch(VT.getSimpleVT().SimpleTy){ |
| 505 | case MVT::i1: |
| 506 | case MVT::i8: |
| 507 | retval = MVT::i8; break; |
| 508 | case MVT::i16: |
| 509 | retval = MVT::i16; break; |
| 510 | case MVT::i32: |
| 511 | default: |
| 512 | retval = MVT::i32; |
| 513 | } |
| 514 | return retval; |
Scott Michel | 78c47fa | 2008-03-10 16:58:52 +0000 | [diff] [blame] | 515 | } |
| 516 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 517 | //===----------------------------------------------------------------------===// |
| 518 | // Calling convention code: |
| 519 | //===----------------------------------------------------------------------===// |
| 520 | |
| 521 | #include "SPUGenCallingConv.inc" |
| 522 | |
| 523 | //===----------------------------------------------------------------------===// |
| 524 | // LowerOperation implementation |
| 525 | //===----------------------------------------------------------------------===// |
| 526 | |
| 527 | /// Custom lower loads for CellSPU |
| 528 | /*! |
| 529 | All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements |
| 530 | within a 16-byte block, we have to rotate to extract the requested element. |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 531 | |
| 532 | For extending loads, we also want to ensure that the following sequence is |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 533 | emitted, e.g. for MVT::f32 extending load to MVT::f64: |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 534 | |
| 535 | \verbatim |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 536 | %1 v16i8,ch = load |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 537 | %2 v16i8,ch = rotate %1 |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 538 | %3 v4f8, ch = bitconvert %2 |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 539 | %4 f32 = vec2perfslot %3 |
| 540 | %5 f64 = fp_extend %4 |
| 541 | \endverbatim |
| 542 | */ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 543 | static SDValue |
| 544 | LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 545 | LoadSDNode *LN = cast<LoadSDNode>(Op); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 546 | SDValue the_chain = LN->getChain(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 547 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
| 548 | EVT InVT = LN->getMemoryVT(); |
| 549 | EVT OutVT = Op.getValueType(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 550 | ISD::LoadExtType ExtType = LN->getExtensionType(); |
| 551 | unsigned alignment = LN->getAlignment(); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 552 | int pso = prefslotOffset(InVT); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 553 | DebugLoc dl = Op.getDebugLoc(); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 554 | EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT, |
| 555 | (128 / InVT.getSizeInBits())); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 556 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 557 | // two sanity checks |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 558 | assert( LN->getAddressingMode() == ISD::UNINDEXED |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 559 | && "we should get only UNINDEXED adresses"); |
| 560 | // clean aligned loads can be selected as-is |
Kalle Raiskila | 8702e8b | 2011-01-17 11:59:20 +0000 | [diff] [blame] | 561 | if (InVT.getSizeInBits() == 128 && (alignment%16) == 0) |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 562 | return SDValue(); |
| 563 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 564 | // Get pointerinfos to the memory chunk(s) that contain the data to load |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 565 | uint64_t mpi_offset = LN->getPointerInfo().Offset; |
| 566 | mpi_offset -= mpi_offset%16; |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 567 | MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset); |
| 568 | MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 569 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 570 | SDValue result; |
| 571 | SDValue basePtr = LN->getBasePtr(); |
| 572 | SDValue rotate; |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 573 | |
Kalle Raiskila | 8702e8b | 2011-01-17 11:59:20 +0000 | [diff] [blame] | 574 | if ((alignment%16) == 0) { |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 575 | ConstantSDNode *CN; |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 576 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 577 | // Special cases for a known aligned load to simplify the base pointer |
| 578 | // and the rotation amount: |
| 579 | if (basePtr.getOpcode() == ISD::ADD |
| 580 | && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) { |
| 581 | // Known offset into basePtr |
| 582 | int64_t offset = CN->getSExtValue(); |
| 583 | int64_t rotamt = int64_t((offset & 0xf) - pso); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 584 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 585 | if (rotamt < 0) |
| 586 | rotamt += 16; |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 587 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 588 | rotate = DAG.getConstant(rotamt, MVT::i16); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 589 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 590 | // Simplify the base pointer for this case: |
| 591 | basePtr = basePtr.getOperand(0); |
| 592 | if ((offset & ~0xf) > 0) { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 593 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 594 | basePtr, |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 595 | DAG.getConstant((offset & ~0xf), PtrVT)); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 596 | } |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 597 | } else if ((basePtr.getOpcode() == SPUISD::AFormAddr) |
| 598 | || (basePtr.getOpcode() == SPUISD::IndirectAddr |
| 599 | && basePtr.getOperand(0).getOpcode() == SPUISD::Hi |
| 600 | && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) { |
| 601 | // Plain aligned a-form address: rotate into preferred slot |
| 602 | // Same for (SPUindirect (SPUhi ...), (SPUlo ...)) |
| 603 | int64_t rotamt = -pso; |
| 604 | if (rotamt < 0) |
| 605 | rotamt += 16; |
| 606 | rotate = DAG.getConstant(rotamt, MVT::i16); |
| 607 | } else { |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 608 | // Offset the rotate amount by the basePtr and the preferred slot |
| 609 | // byte offset |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 610 | int64_t rotamt = -pso; |
| 611 | if (rotamt < 0) |
| 612 | rotamt += 16; |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 613 | rotate = DAG.getNode(ISD::ADD, dl, PtrVT, |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 614 | basePtr, |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 615 | DAG.getConstant(rotamt, PtrVT)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 616 | } |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 617 | } else { |
| 618 | // Unaligned load: must be more pessimistic about addressing modes: |
| 619 | if (basePtr.getOpcode() == ISD::ADD) { |
| 620 | MachineFunction &MF = DAG.getMachineFunction(); |
| 621 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
| 622 | unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass); |
| 623 | SDValue Flag; |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 624 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 625 | SDValue Op0 = basePtr.getOperand(0); |
| 626 | SDValue Op1 = basePtr.getOperand(1); |
| 627 | |
| 628 | if (isa<ConstantSDNode>(Op1)) { |
| 629 | // Convert the (add <ptr>, <const>) to an indirect address contained |
| 630 | // in a register. Note that this is done because we need to avoid |
| 631 | // creating a 0(reg) d-form address due to the SPU's block loads. |
| 632 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1); |
| 633 | the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag); |
| 634 | basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT); |
| 635 | } else { |
| 636 | // Convert the (add <arg1>, <arg2>) to an indirect address, which |
| 637 | // will likely be lowered as a reg(reg) x-form address. |
| 638 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1); |
| 639 | } |
| 640 | } else { |
| 641 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
| 642 | basePtr, |
| 643 | DAG.getConstant(0, PtrVT)); |
| 644 | } |
| 645 | |
| 646 | // Offset the rotate amount by the basePtr and the preferred slot |
| 647 | // byte offset |
| 648 | rotate = DAG.getNode(ISD::ADD, dl, PtrVT, |
| 649 | basePtr, |
| 650 | DAG.getConstant(-pso, PtrVT)); |
| 651 | } |
| 652 | |
| 653 | // Do the load as a i128 to allow possible shifting |
| 654 | SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr, |
| 655 | lowMemPtr, |
| 656 | LN->isVolatile(), LN->isNonTemporal(), 16); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 657 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 658 | // When the size is not greater than alignment we get all data with just |
| 659 | // one load |
| 660 | if (alignment >= InVT.getSizeInBits()/8) { |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 661 | // Update the chain |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 662 | the_chain = low.getValue(1); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 663 | |
| 664 | // Rotate into the preferred slot: |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 665 | result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128, |
| 666 | low.getValue(0), rotate); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 667 | |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 668 | // Convert the loaded v16i8 vector to the appropriate vector type |
| 669 | // specified by the operand: |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 670 | EVT vecVT = EVT::getVectorVT(*DAG.getContext(), |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 671 | InVT, (128 / InVT.getSizeInBits())); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 672 | result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 673 | DAG.getNode(ISD::BITCAST, dl, vecVT, result)); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 674 | } |
| 675 | // When alignment is less than the size, we might need (known only at |
| 676 | // run-time) two loads |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 677 | // TODO: if the memory address is composed only from constants, we have |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 678 | // extra kowledge, and might avoid the second load |
| 679 | else { |
| 680 | // storage position offset from lower 16 byte aligned memory chunk |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 681 | SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 682 | basePtr, DAG.getConstant( 0xf, MVT::i32 ) ); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 683 | // get a registerfull of ones. (this implementation is a workaround: LLVM |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 684 | // cannot handle 128 bit signed int constants) |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 685 | SDValue ones = DAG.getConstant(-1, MVT::v4i32 ); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 686 | ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 687 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 688 | SDValue high = DAG.getLoad(MVT::i128, dl, the_chain, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 689 | DAG.getNode(ISD::ADD, dl, PtrVT, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 690 | basePtr, |
| 691 | DAG.getConstant(16, PtrVT)), |
| 692 | highMemPtr, |
| 693 | LN->isVolatile(), LN->isNonTemporal(), 16); |
| 694 | |
| 695 | the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1), |
| 696 | high.getValue(1)); |
| 697 | |
| 698 | // Shift the (possible) high part right to compensate the misalignemnt. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 699 | // if there is no highpart (i.e. value is i64 and offset is 4), this |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 700 | // will zero out the high value. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 701 | high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high, |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 702 | DAG.getNode(ISD::SUB, dl, MVT::i32, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 703 | DAG.getConstant( 16, MVT::i32), |
| 704 | offset |
| 705 | )); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 706 | |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 707 | // Shift the low similarly |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 708 | // TODO: add SPUISD::SHL_BYTES |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 709 | low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset ); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 710 | |
| 711 | // Merge the two parts |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 712 | result = DAG.getNode(ISD::BITCAST, dl, vecVT, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 713 | DAG.getNode(ISD::OR, dl, MVT::i128, low, high)); |
| 714 | |
| 715 | if (!InVT.isVector()) { |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 716 | result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result ); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 717 | } |
| 718 | |
| 719 | } |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 720 | // Handle extending loads by extending the scalar result: |
| 721 | if (ExtType == ISD::SEXTLOAD) { |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 722 | result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result); |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 723 | } else if (ExtType == ISD::ZEXTLOAD) { |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 724 | result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result); |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 725 | } else if (ExtType == ISD::EXTLOAD) { |
| 726 | unsigned NewOpc = ISD::ANY_EXTEND; |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 727 | |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 728 | if (OutVT.isFloatingPoint()) |
Scott Michel | 19c10e6 | 2009-01-26 03:37:41 +0000 | [diff] [blame] | 729 | NewOpc = ISD::FP_EXTEND; |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 730 | |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 731 | result = DAG.getNode(NewOpc, dl, OutVT, result); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 732 | } |
| 733 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 734 | SDVTList retvts = DAG.getVTList(OutVT, MVT::Other); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 735 | SDValue retops[2] = { |
Scott Michel | 58c5818 | 2008-01-17 20:38:41 +0000 | [diff] [blame] | 736 | result, |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 737 | the_chain |
Scott Michel | 58c5818 | 2008-01-17 20:38:41 +0000 | [diff] [blame] | 738 | }; |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 739 | |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 740 | result = DAG.getNode(SPUISD::LDRESULT, dl, retvts, |
Scott Michel | 58c5818 | 2008-01-17 20:38:41 +0000 | [diff] [blame] | 741 | retops, sizeof(retops) / sizeof(retops[0])); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 742 | return result; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 743 | } |
| 744 | |
| 745 | /// Custom lower stores for CellSPU |
| 746 | /*! |
| 747 | All CellSPU stores are aligned to 16-byte boundaries, so for elements |
| 748 | within a 16-byte block, we have to generate a shuffle to insert the |
| 749 | requested element into its place, then store the resulting block. |
| 750 | */ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 751 | static SDValue |
| 752 | LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 753 | StoreSDNode *SN = cast<StoreSDNode>(Op); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 754 | SDValue Value = SN->getValue(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 755 | EVT VT = Value.getValueType(); |
| 756 | EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT()); |
| 757 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 758 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 759 | unsigned alignment = SN->getAlignment(); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 760 | SDValue result; |
| 761 | EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT, |
| 762 | (128 / StVT.getSizeInBits())); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 763 | // Get pointerinfos to the memory chunk(s) that contain the data to load |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 764 | uint64_t mpi_offset = SN->getPointerInfo().Offset; |
| 765 | mpi_offset -= mpi_offset%16; |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 766 | MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset); |
| 767 | MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 768 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 769 | |
| 770 | // two sanity checks |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 771 | assert( SN->getAddressingMode() == ISD::UNINDEXED |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 772 | && "we should get only UNINDEXED adresses"); |
| 773 | // clean aligned loads can be selected as-is |
Kalle Raiskila | 8702e8b | 2011-01-17 11:59:20 +0000 | [diff] [blame] | 774 | if (StVT.getSizeInBits() == 128 && (alignment%16) == 0) |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 775 | return SDValue(); |
| 776 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 777 | SDValue alignLoadVec; |
| 778 | SDValue basePtr = SN->getBasePtr(); |
| 779 | SDValue the_chain = SN->getChain(); |
| 780 | SDValue insertEltOffs; |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 781 | |
Kalle Raiskila | 8702e8b | 2011-01-17 11:59:20 +0000 | [diff] [blame] | 782 | if ((alignment%16) == 0) { |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 783 | ConstantSDNode *CN; |
| 784 | // Special cases for a known aligned load to simplify the base pointer |
| 785 | // and insertion byte: |
| 786 | if (basePtr.getOpcode() == ISD::ADD |
| 787 | && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) { |
| 788 | // Known offset into basePtr |
| 789 | int64_t offset = CN->getSExtValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 790 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 791 | // Simplify the base pointer for this case: |
| 792 | basePtr = basePtr.getOperand(0); |
| 793 | insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
| 794 | basePtr, |
| 795 | DAG.getConstant((offset & 0xf), PtrVT)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 796 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 797 | if ((offset & ~0xf) > 0) { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 798 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 799 | basePtr, |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 800 | DAG.getConstant((offset & ~0xf), PtrVT)); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 801 | } |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 802 | } else { |
| 803 | // Otherwise, assume it's at byte 0 of basePtr |
| 804 | insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
| 805 | basePtr, |
| 806 | DAG.getConstant(0, PtrVT)); |
| 807 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 808 | basePtr, |
| 809 | DAG.getConstant(0, PtrVT)); |
| 810 | } |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 811 | } else { |
| 812 | // Unaligned load: must be more pessimistic about addressing modes: |
| 813 | if (basePtr.getOpcode() == ISD::ADD) { |
| 814 | MachineFunction &MF = DAG.getMachineFunction(); |
| 815 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
| 816 | unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass); |
| 817 | SDValue Flag; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 818 | |
Kalle Raiskila | 38e0c9b | 2010-11-15 10:12:32 +0000 | [diff] [blame] | 819 | SDValue Op0 = basePtr.getOperand(0); |
| 820 | SDValue Op1 = basePtr.getOperand(1); |
| 821 | |
| 822 | if (isa<ConstantSDNode>(Op1)) { |
| 823 | // Convert the (add <ptr>, <const>) to an indirect address contained |
| 824 | // in a register. Note that this is done because we need to avoid |
| 825 | // creating a 0(reg) d-form address due to the SPU's block loads. |
| 826 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1); |
| 827 | the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag); |
| 828 | basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT); |
| 829 | } else { |
| 830 | // Convert the (add <arg1>, <arg2>) to an indirect address, which |
| 831 | // will likely be lowered as a reg(reg) x-form address. |
| 832 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1); |
| 833 | } |
| 834 | } else { |
| 835 | basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
| 836 | basePtr, |
| 837 | DAG.getConstant(0, PtrVT)); |
| 838 | } |
| 839 | |
| 840 | // Insertion point is solely determined by basePtr's contents |
| 841 | insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT, |
| 842 | basePtr, |
| 843 | DAG.getConstant(0, PtrVT)); |
| 844 | } |
| 845 | |
| 846 | // Load the lower part of the memory to which to store. |
| 847 | SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr, |
| 848 | lowMemPtr, SN->isVolatile(), SN->isNonTemporal(), 16); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 849 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 850 | // if we don't need to store over the 16 byte boundary, one store suffices |
| 851 | if (alignment >= StVT.getSizeInBits()/8) { |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 852 | // Update the chain |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 853 | the_chain = low.getValue(1); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 854 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 855 | LoadSDNode *LN = cast<LoadSDNode>(low); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 856 | SDValue theValue = SN->getValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 857 | |
| 858 | if (StVT != VT |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 859 | && (theValue.getOpcode() == ISD::AssertZext |
| 860 | || theValue.getOpcode() == ISD::AssertSext)) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 861 | // Drill down and get the value for zero- and sign-extended |
| 862 | // quantities |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 863 | theValue = theValue.getOperand(0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 864 | } |
| 865 | |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 866 | // If the base pointer is already a D-form address, then just create |
| 867 | // a new D-form address with a slot offset and the orignal base pointer. |
| 868 | // Otherwise generate a D-form address with the slot offset relative |
| 869 | // to the stack pointer, which is always aligned. |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 870 | #if !defined(NDEBUG) |
| 871 | if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 872 | errs() << "CellSPU LowerSTORE: basePtr = "; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 873 | basePtr.getNode()->dump(&DAG); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 874 | errs() << "\n"; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 875 | } |
| 876 | #endif |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 877 | |
Kalle Raiskila | f53fdc2 | 2010-08-24 11:05:51 +0000 | [diff] [blame] | 878 | SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, |
| 879 | insertEltOffs); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 880 | SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, |
Kalle Raiskila | f53fdc2 | 2010-08-24 11:05:51 +0000 | [diff] [blame] | 881 | theValue); |
| 882 | |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 883 | result = DAG.getNode(SPUISD::SHUFB, dl, vecVT, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 884 | vectorizeOp, low, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 885 | DAG.getNode(ISD::BITCAST, dl, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 886 | MVT::v4i32, insertEltOp)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 887 | |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 888 | result = DAG.getStore(the_chain, dl, result, basePtr, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 889 | lowMemPtr, |
David Greene | 73657df | 2010-02-15 16:55:58 +0000 | [diff] [blame] | 890 | LN->isVolatile(), LN->isNonTemporal(), |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 891 | 16); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 892 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 893 | } |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 894 | // do the store when it might cross the 16 byte memory access boundary. |
| 895 | else { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 896 | // TODO issue a warning if SN->isVolatile()== true? This is likely not |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 897 | // what the user wanted. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 898 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 899 | // address offset from nearest lower 16byte alinged address |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 900 | SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32, |
| 901 | SN->getBasePtr(), |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 902 | DAG.getConstant(0xf, MVT::i32)); |
| 903 | // 16 - offset |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 904 | SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 905 | DAG.getConstant( 16, MVT::i32), |
| 906 | offset); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 907 | // 16 - sizeof(Value) |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 908 | SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 909 | DAG.getConstant( 16, MVT::i32), |
| 910 | DAG.getConstant( VT.getSizeInBits()/8, |
| 911 | MVT::i32)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 912 | // get a registerfull of ones |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 913 | SDValue ones = DAG.getConstant(-1, MVT::v4i32); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 914 | ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 915 | |
| 916 | // Create the 128 bit masks that have ones where the data to store is |
| 917 | // located. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 918 | SDValue lowmask, himask; |
| 919 | // if the value to store don't fill up the an entire 128 bits, zero |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 920 | // out the last bits of the mask so that only the value we want to store |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 921 | // is masked. |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 922 | // this is e.g. in the case of store i32, align 2 |
| 923 | if (!VT.isVector()){ |
| 924 | Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value); |
| 925 | lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 926 | lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 927 | surplus); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 928 | Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 929 | Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 930 | |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 931 | } |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 932 | else { |
| 933 | lowmask = ones; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 934 | Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 935 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 936 | // this will zero, if there are no data that goes to the high quad |
| 937 | himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 938 | offset_compl); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 939 | lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 940 | offset); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 941 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 942 | // Load in the old data and zero out the parts that will be overwritten with |
| 943 | // the new data to store. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 944 | SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 945 | DAG.getNode(ISD::ADD, dl, PtrVT, basePtr, |
| 946 | DAG.getConstant( 16, PtrVT)), |
| 947 | highMemPtr, |
| 948 | SN->isVolatile(), SN->isNonTemporal(), 16); |
| 949 | the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1), |
| 950 | hi.getValue(1)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 951 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 952 | low = DAG.getNode(ISD::AND, dl, MVT::i128, |
| 953 | DAG.getNode( ISD::BITCAST, dl, MVT::i128, low), |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 954 | DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 955 | hi = DAG.getNode(ISD::AND, dl, MVT::i128, |
| 956 | DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi), |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 957 | DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones)); |
| 958 | |
| 959 | // Shift the Value to store into place. rlow contains the parts that go to |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 960 | // the lower memory chunk, rhi has the parts that go to the upper one. |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 961 | SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset); |
| 962 | rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 963 | SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 964 | offset_compl); |
| 965 | |
| 966 | // Merge the old data and the new data and store the results |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 967 | // Need to convert vectors here to integer as 'OR'ing floats assert |
| 968 | rlow = DAG.getNode(ISD::OR, dl, MVT::i128, |
| 969 | DAG.getNode(ISD::BITCAST, dl, MVT::i128, low), |
| 970 | DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow)); |
| 971 | rhi = DAG.getNode(ISD::OR, dl, MVT::i128, |
| 972 | DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi), |
| 973 | DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi)); |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 974 | |
| 975 | low = DAG.getStore(the_chain, dl, rlow, basePtr, |
| 976 | lowMemPtr, |
| 977 | SN->isVolatile(), SN->isNonTemporal(), 16); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 978 | hi = DAG.getStore(the_chain, dl, rhi, |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 979 | DAG.getNode(ISD::ADD, dl, PtrVT, basePtr, |
| 980 | DAG.getConstant( 16, PtrVT)), |
| 981 | highMemPtr, |
| 982 | SN->isVolatile(), SN->isNonTemporal(), 16); |
| 983 | result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0), |
| 984 | hi.getValue(0)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 985 | } |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 986 | |
| 987 | return result; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 988 | } |
| 989 | |
Scott Michel | 94bd57e | 2009-01-15 04:41:47 +0000 | [diff] [blame] | 990 | //! Generate the address of a constant pool entry. |
Dan Gohman | 7db949d | 2009-08-07 01:32:21 +0000 | [diff] [blame] | 991 | static SDValue |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 992 | LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 993 | EVT PtrVT = Op.getValueType(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 994 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 995 | const Constant *C = CP->getConstVal(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 996 | SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment()); |
| 997 | SDValue Zero = DAG.getConstant(0, PtrVT); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 998 | const TargetMachine &TM = DAG.getTarget(); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 999 | // FIXME there is no actual debug info here |
| 1000 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1001 | |
| 1002 | if (TM.getRelocationModel() == Reloc::Static) { |
| 1003 | if (!ST->usingLargeMem()) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1004 | // Just return the SDValue with the constant pool address in it. |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1005 | return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1006 | } else { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1007 | SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero); |
| 1008 | SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero); |
| 1009 | return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1010 | } |
| 1011 | } |
| 1012 | |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1013 | llvm_unreachable("LowerConstantPool: Relocation model other than static" |
Torok Edwin | 481d15a | 2009-07-14 12:22:58 +0000 | [diff] [blame] | 1014 | " not supported."); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1015 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1016 | } |
| 1017 | |
Scott Michel | 94bd57e | 2009-01-15 04:41:47 +0000 | [diff] [blame] | 1018 | //! Alternate entry point for generating the address of a constant pool entry |
| 1019 | SDValue |
| 1020 | SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) { |
| 1021 | return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl()); |
| 1022 | } |
| 1023 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1024 | static SDValue |
| 1025 | LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1026 | EVT PtrVT = Op.getValueType(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1027 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1028 | SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT); |
| 1029 | SDValue Zero = DAG.getConstant(0, PtrVT); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1030 | const TargetMachine &TM = DAG.getTarget(); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1031 | // FIXME there is no actual debug info here |
| 1032 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1033 | |
| 1034 | if (TM.getRelocationModel() == Reloc::Static) { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 1035 | if (!ST->usingLargeMem()) { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1036 | return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 1037 | } else { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1038 | SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero); |
| 1039 | SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero); |
| 1040 | return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 1041 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1042 | } |
| 1043 | |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1044 | llvm_unreachable("LowerJumpTable: Relocation model other than static" |
Torok Edwin | 481d15a | 2009-07-14 12:22:58 +0000 | [diff] [blame] | 1045 | " not supported."); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1046 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1047 | } |
| 1048 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1049 | static SDValue |
| 1050 | LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1051 | EVT PtrVT = Op.getValueType(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1052 | GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1053 | const GlobalValue *GV = GSDN->getGlobal(); |
Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 1054 | SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(), |
| 1055 | PtrVT, GSDN->getOffset()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1056 | const TargetMachine &TM = DAG.getTarget(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1057 | SDValue Zero = DAG.getConstant(0, PtrVT); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1058 | // FIXME there is no actual debug info here |
| 1059 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1060 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1061 | if (TM.getRelocationModel() == Reloc::Static) { |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 1062 | if (!ST->usingLargeMem()) { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1063 | return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero); |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 1064 | } else { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1065 | SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero); |
| 1066 | SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero); |
| 1067 | return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo); |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 1068 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1069 | } else { |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 1070 | report_fatal_error("LowerGlobalAddress: Relocation model other than static" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 1071 | "not supported."); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1072 | /*NOTREACHED*/ |
| 1073 | } |
| 1074 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1075 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1076 | } |
| 1077 | |
Nate Begeman | ccef580 | 2008-02-14 18:43:04 +0000 | [diff] [blame] | 1078 | //! Custom lower double precision floating point constants |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1079 | static SDValue |
| 1080 | LowerConstantFP(SDValue Op, SelectionDAG &DAG) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1081 | EVT VT = Op.getValueType(); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1082 | // FIXME there is no actual debug info here |
| 1083 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1084 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1085 | if (VT == MVT::f64) { |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 1086 | ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode()); |
| 1087 | |
| 1088 | assert((FP != 0) && |
| 1089 | "LowerConstantFP: Node is not ConstantFPSDNode"); |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 1090 | |
Scott Michel | 170783a | 2007-12-19 20:15:47 +0000 | [diff] [blame] | 1091 | uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1092 | SDValue T = DAG.getConstant(dbits, MVT::i64); |
| 1093 | SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1094 | return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1095 | DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1096 | } |
| 1097 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1098 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1099 | } |
| 1100 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1101 | SDValue |
| 1102 | SPUTargetLowering::LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1103 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1104 | const SmallVectorImpl<ISD::InputArg> |
| 1105 | &Ins, |
| 1106 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1107 | SmallVectorImpl<SDValue> &InVals) |
| 1108 | const { |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1109 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1110 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1111 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1112 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1113 | SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1114 | |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 1115 | unsigned ArgOffset = SPUFrameLowering::minStackSize(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1116 | unsigned ArgRegIdx = 0; |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 1117 | unsigned StackSlotSize = SPUFrameLowering::stackSlotSize(); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1118 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1119 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1120 | |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1121 | SmallVector<CCValAssign, 16> ArgLocs; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1122 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), |
| 1123 | getTargetMachine(), ArgLocs, *DAG.getContext()); |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1124 | // FIXME: allow for other calling conventions |
| 1125 | CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU); |
| 1126 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1127 | // Add DAG nodes to load the arguments or copy them out of registers. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1128 | for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1129 | EVT ObjectVT = Ins[ArgNo].VT; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1130 | unsigned ObjSize = ObjectVT.getSizeInBits()/8; |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1131 | SDValue ArgVal; |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1132 | CCValAssign &VA = ArgLocs[ArgNo]; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1133 | |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1134 | if (VA.isRegLoc()) { |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1135 | const TargetRegisterClass *ArgRegClass; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1136 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1137 | switch (ObjectVT.getSimpleVT().SimpleTy) { |
Benjamin Kramer | 1bd7335 | 2010-04-08 10:44:28 +0000 | [diff] [blame] | 1138 | default: |
| 1139 | report_fatal_error("LowerFormalArguments Unhandled argument type: " + |
| 1140 | Twine(ObjectVT.getEVTString())); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1141 | case MVT::i8: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1142 | ArgRegClass = &SPU::R8CRegClass; |
| 1143 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1144 | case MVT::i16: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1145 | ArgRegClass = &SPU::R16CRegClass; |
| 1146 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1147 | case MVT::i32: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1148 | ArgRegClass = &SPU::R32CRegClass; |
| 1149 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1150 | case MVT::i64: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1151 | ArgRegClass = &SPU::R64CRegClass; |
| 1152 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1153 | case MVT::i128: |
Scott Michel | dd95009 | 2009-01-06 03:36:14 +0000 | [diff] [blame] | 1154 | ArgRegClass = &SPU::GPRCRegClass; |
| 1155 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1156 | case MVT::f32: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1157 | ArgRegClass = &SPU::R32FPRegClass; |
| 1158 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1159 | case MVT::f64: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1160 | ArgRegClass = &SPU::R64FPRegClass; |
| 1161 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1162 | case MVT::v2f64: |
| 1163 | case MVT::v4f32: |
| 1164 | case MVT::v2i64: |
| 1165 | case MVT::v4i32: |
| 1166 | case MVT::v8i16: |
| 1167 | case MVT::v16i8: |
Scott Michel | 9c0c6b2 | 2008-11-21 02:56:16 +0000 | [diff] [blame] | 1168 | ArgRegClass = &SPU::VECREGRegClass; |
| 1169 | break; |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1170 | } |
| 1171 | |
| 1172 | unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass); |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1173 | RegInfo.addLiveIn(VA.getLocReg(), VReg); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1174 | ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT); |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1175 | ++ArgRegIdx; |
| 1176 | } else { |
| 1177 | // We need to load the argument to a virtual register if we determined |
| 1178 | // above that we ran out of physical registers of the appropriate type |
| 1179 | // or we're forced to do vararg |
Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1180 | int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1181 | SDValue FIN = DAG.getFrameIndex(FI, PtrVT); |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 1182 | ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(), |
| 1183 | false, false, 0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1184 | ArgOffset += StackSlotSize; |
| 1185 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1186 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1187 | InVals.push_back(ArgVal); |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1188 | // Update the chain |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1189 | Chain = ArgVal.getOperand(0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1190 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1191 | |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1192 | // vararg handling: |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1193 | if (isVarArg) { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1194 | // FIXME: we should be able to query the argument registers from |
| 1195 | // tablegen generated code. |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1196 | static const unsigned ArgRegs[] = { |
| 1197 | SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9, |
| 1198 | SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16, |
| 1199 | SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23, |
| 1200 | SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30, |
| 1201 | SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37, |
| 1202 | SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44, |
| 1203 | SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51, |
| 1204 | SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58, |
| 1205 | SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65, |
| 1206 | SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72, |
| 1207 | SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79 |
| 1208 | }; |
| 1209 | // size of ArgRegs array |
| 1210 | unsigned NumArgRegs = 77; |
| 1211 | |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1212 | // We will spill (79-3)+1 registers to the stack |
| 1213 | SmallVector<SDValue, 79-3+1> MemOps; |
| 1214 | |
| 1215 | // Create the frame slot |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1216 | for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) { |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1217 | FuncInfo->setVarArgsFrameIndex( |
Evan Cheng | ed2ae13 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1218 | MFI->CreateFixedObject(StackSlotSize, ArgOffset, true)); |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1219 | SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT); |
Cameron Zwarich | 055cdfc | 2011-05-19 04:44:19 +0000 | [diff] [blame] | 1220 | unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::VECREGRegClass); |
Chris Lattner | e27e02b | 2010-03-29 17:38:47 +0000 | [diff] [blame] | 1221 | SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8); |
Chris Lattner | 6229d0a | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 1222 | SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(), |
David Greene | 73657df | 2010-02-15 16:55:58 +0000 | [diff] [blame] | 1223 | false, false, 0); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1224 | Chain = Store.getOperand(0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1225 | MemOps.push_back(Store); |
Scott Michel | d976c21 | 2008-10-30 01:51:48 +0000 | [diff] [blame] | 1226 | |
| 1227 | // Increment address by stack slot size for the next stored argument |
| 1228 | ArgOffset += StackSlotSize; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1229 | } |
| 1230 | if (!MemOps.empty()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1231 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1232 | &MemOps[0], MemOps.size()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1233 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1234 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1235 | return Chain; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1236 | } |
| 1237 | |
| 1238 | /// isLSAAddress - Return the immediate to use if the specified |
| 1239 | /// value is representable as a LSA address. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1240 | static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) { |
Scott Michel | 19fd42a | 2008-11-11 03:06:06 +0000 | [diff] [blame] | 1241 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1242 | if (!C) return 0; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1243 | |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1244 | int Addr = C->getZExtValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1245 | if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero. |
| 1246 | (Addr << 14 >> 14) != Addr) |
| 1247 | return 0; // Top 14 bits have to be sext of immediate. |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1248 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1249 | return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1250 | } |
| 1251 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1252 | SDValue |
Evan Cheng | 022d9e1 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 1253 | SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1254 | CallingConv::ID CallConv, bool isVarArg, |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1255 | bool &isTailCall, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1256 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1257 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1258 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 1259 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1260 | SmallVectorImpl<SDValue> &InVals) const { |
Evan Cheng | 0c439eb | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1261 | // CellSPU target does not yet support tail call optimization. |
| 1262 | isTailCall = false; |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1263 | |
| 1264 | const SPUSubtarget *ST = SPUTM.getSubtargetImpl(); |
| 1265 | unsigned NumOps = Outs.size(); |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 1266 | unsigned StackSlotSize = SPUFrameLowering::stackSlotSize(); |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1267 | |
| 1268 | SmallVector<CCValAssign, 16> ArgLocs; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1269 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), |
| 1270 | getTargetMachine(), ArgLocs, *DAG.getContext()); |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1271 | // FIXME: allow for other calling conventions |
| 1272 | CCInfo.AnalyzeCallOperands(Outs, CCC_SPU); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1273 | |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1274 | const unsigned NumArgRegs = ArgLocs.size(); |
| 1275 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1276 | |
| 1277 | // Handy pointer type |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1278 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1279 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1280 | // Set up a copy of the stack pointer for use loading and storing any |
| 1281 | // arguments that may not fit in the registers available for argument |
| 1282 | // passing. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1283 | SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1284 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1285 | // Figure out which arguments are going to go in registers, and which in |
| 1286 | // memory. |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 1287 | unsigned ArgOffset = SPUFrameLowering::minStackSize(); // Just below [LR] |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1288 | unsigned ArgRegIdx = 0; |
| 1289 | |
| 1290 | // Keep track of registers passing arguments |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1291 | std::vector<std::pair<unsigned, SDValue> > RegsToPass; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1292 | // And the arguments passed on the stack |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1293 | SmallVector<SDValue, 8> MemOpChains; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1294 | |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1295 | for (; ArgRegIdx != NumOps; ++ArgRegIdx) { |
| 1296 | SDValue Arg = OutVals[ArgRegIdx]; |
| 1297 | CCValAssign &VA = ArgLocs[ArgRegIdx]; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1298 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1299 | // PtrOff will be used to store the current argument to the stack if a |
| 1300 | // register cannot be found for it. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1301 | SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType()); |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1302 | PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1303 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1304 | switch (Arg.getValueType().getSimpleVT().SimpleTy) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1305 | default: llvm_unreachable("Unexpected ValueType for argument!"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1306 | case MVT::i8: |
| 1307 | case MVT::i16: |
| 1308 | case MVT::i32: |
| 1309 | case MVT::i64: |
| 1310 | case MVT::i128: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1311 | case MVT::f32: |
| 1312 | case MVT::f64: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1313 | case MVT::v2i64: |
| 1314 | case MVT::v2f64: |
| 1315 | case MVT::v4f32: |
| 1316 | case MVT::v4i32: |
| 1317 | case MVT::v8i16: |
| 1318 | case MVT::v16i8: |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1319 | if (ArgRegIdx != NumArgRegs) { |
Kalle Raiskila | d258c49 | 2010-07-08 21:15:22 +0000 | [diff] [blame] | 1320 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1321 | } else { |
Chris Lattner | 6229d0a | 2010-09-21 18:41:36 +0000 | [diff] [blame] | 1322 | MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, |
| 1323 | MachinePointerInfo(), |
David Greene | 73657df | 2010-02-15 16:55:58 +0000 | [diff] [blame] | 1324 | false, false, 0)); |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 1325 | ArgOffset += StackSlotSize; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1326 | } |
| 1327 | break; |
| 1328 | } |
| 1329 | } |
| 1330 | |
Bill Wendling | ce90c24 | 2009-12-28 01:31:11 +0000 | [diff] [blame] | 1331 | // Accumulate how many bytes are to be pushed on the stack, including the |
| 1332 | // linkage area, and parameter passing area. According to the SPU ABI, |
| 1333 | // we minimally need space for [LR] and [SP]. |
Anton Korobeynikov | 16c29b5 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 1334 | unsigned NumStackBytes = ArgOffset - SPUFrameLowering::minStackSize(); |
Bill Wendling | ce90c24 | 2009-12-28 01:31:11 +0000 | [diff] [blame] | 1335 | |
| 1336 | // Insert a call sequence start |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1337 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes, |
| 1338 | true)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1339 | |
| 1340 | if (!MemOpChains.empty()) { |
| 1341 | // Adjust the stack pointer for the stack arguments. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1342 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1343 | &MemOpChains[0], MemOpChains.size()); |
| 1344 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1345 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1346 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 1347 | // and flag operands which copy the outgoing args into the appropriate regs. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1348 | SDValue InFlag; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1349 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 1350 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 1351 | RegsToPass[i].second, InFlag); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1352 | InFlag = Chain.getValue(1); |
| 1353 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1354 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1355 | SmallVector<SDValue, 8> Ops; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1356 | unsigned CallOpc = SPUISD::CALL; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1357 | |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1358 | // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every |
| 1359 | // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol |
| 1360 | // node so that legalize doesn't hack it. |
Scott Michel | 19fd42a | 2008-11-11 03:06:06 +0000 | [diff] [blame] | 1361 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1362 | const GlobalValue *GV = G->getGlobal(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1363 | EVT CalleeVT = Callee.getValueType(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1364 | SDValue Zero = DAG.getConstant(0, PtrVT); |
Devang Patel | 0d881da | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 1365 | SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1366 | |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 1367 | if (!ST->usingLargeMem()) { |
| 1368 | // Turn calls to targets that are defined (i.e., have bodies) into BRSL |
| 1369 | // style calls, otherwise, external symbols are BRASL calls. This assumes |
| 1370 | // that declared/defined symbols are in the same compilation unit and can |
| 1371 | // be reached through PC-relative jumps. |
| 1372 | // |
| 1373 | // NOTE: |
| 1374 | // This may be an unsafe assumption for JIT and really large compilation |
| 1375 | // units. |
| 1376 | if (GV->isDeclaration()) { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1377 | Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 1378 | } else { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1379 | Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 1380 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1381 | } else { |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 1382 | // "Large memory" mode: Turn all calls into indirect calls with a X-form |
| 1383 | // address pairs: |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1384 | Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1385 | } |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 1386 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1387 | EVT CalleeVT = Callee.getValueType(); |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 1388 | SDValue Zero = DAG.getConstant(0, PtrVT); |
| 1389 | SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(), |
| 1390 | Callee.getValueType()); |
| 1391 | |
| 1392 | if (!ST->usingLargeMem()) { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1393 | Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero); |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 1394 | } else { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 1395 | Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero); |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 1396 | } |
| 1397 | } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1398 | // If this is an absolute destination address that appears to be a legal |
| 1399 | // local store address, use the munged value. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1400 | Callee = SDValue(Dest, 0); |
Scott Michel | 9de5d0d | 2008-01-11 02:53:15 +0000 | [diff] [blame] | 1401 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1402 | |
| 1403 | Ops.push_back(Chain); |
| 1404 | Ops.push_back(Callee); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1405 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1406 | // Add argument registers to the end of the list so that they are known live |
| 1407 | // into the call. |
| 1408 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1409 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1410 | RegsToPass[i].second.getValueType())); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1411 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1412 | if (InFlag.getNode()) |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1413 | Ops.push_back(InFlag); |
Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1414 | // Returns a chain and a flag for retval copy to use. |
Chris Lattner | f1b4eaf | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 1415 | Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue), |
Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1416 | &Ops[0], Ops.size()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1417 | InFlag = Chain.getValue(1); |
| 1418 | |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1419 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true), |
| 1420 | DAG.getIntPtrConstant(0, true), InFlag); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1421 | if (!Ins.empty()) |
Evan Cheng | ebaaa91 | 2008-02-05 22:44:06 +0000 | [diff] [blame] | 1422 | InFlag = Chain.getValue(1); |
| 1423 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1424 | // If the function returns void, just return the chain. |
| 1425 | if (Ins.empty()) |
| 1426 | return Chain; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1427 | |
Kalle Raiskila | 55aebef | 2010-08-24 11:50:48 +0000 | [diff] [blame] | 1428 | // Now handle the return value(s) |
| 1429 | SmallVector<CCValAssign, 16> RVLocs; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1430 | CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), |
| 1431 | getTargetMachine(), RVLocs, *DAG.getContext()); |
Kalle Raiskila | 55aebef | 2010-08-24 11:50:48 +0000 | [diff] [blame] | 1432 | CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU); |
| 1433 | |
| 1434 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1435 | // If the call has results, copy the values out of the ret val registers. |
Kalle Raiskila | 55aebef | 2010-08-24 11:50:48 +0000 | [diff] [blame] | 1436 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 1437 | CCValAssign VA = RVLocs[i]; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1438 | |
Kalle Raiskila | 55aebef | 2010-08-24 11:50:48 +0000 | [diff] [blame] | 1439 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(), |
| 1440 | InFlag); |
| 1441 | Chain = Val.getValue(1); |
| 1442 | InFlag = Val.getValue(2); |
| 1443 | InVals.push_back(Val); |
| 1444 | } |
Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1445 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1446 | return Chain; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1447 | } |
| 1448 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1449 | SDValue |
| 1450 | SPUTargetLowering::LowerReturn(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1451 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1452 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1453 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1454 | DebugLoc dl, SelectionDAG &DAG) const { |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1455 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1456 | SmallVector<CCValAssign, 16> RVLocs; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1457 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), |
| 1458 | getTargetMachine(), RVLocs, *DAG.getContext()); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1459 | CCInfo.AnalyzeReturn(Outs, RetCC_SPU); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1460 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1461 | // If this is the first return lowered for this function, add the regs to the |
| 1462 | // liveout set for the function. |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1463 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1464 | for (unsigned i = 0; i != RVLocs.size(); ++i) |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1465 | DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1466 | } |
| 1467 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1468 | SDValue Flag; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1469 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1470 | // Copy the result values into the output registers. |
| 1471 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 1472 | CCValAssign &VA = RVLocs[i]; |
| 1473 | assert(VA.isRegLoc() && "Can only return in registers!"); |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 1474 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 1475 | OutVals[i], Flag); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1476 | Flag = Chain.getValue(1); |
| 1477 | } |
| 1478 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1479 | if (Flag.getNode()) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1480 | return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1481 | else |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1482 | return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1483 | } |
| 1484 | |
| 1485 | |
| 1486 | //===----------------------------------------------------------------------===// |
| 1487 | // Vector related lowering: |
| 1488 | //===----------------------------------------------------------------------===// |
| 1489 | |
| 1490 | static ConstantSDNode * |
| 1491 | getVecImm(SDNode *N) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1492 | SDValue OpVal(0, 0); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1493 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1494 | // Check to see if this buildvec has a single non-undef value in its elements. |
| 1495 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
| 1496 | if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1497 | if (OpVal.getNode() == 0) |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1498 | OpVal = N->getOperand(i); |
| 1499 | else if (OpVal != N->getOperand(i)) |
| 1500 | return 0; |
| 1501 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1502 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1503 | if (OpVal.getNode() != 0) { |
Scott Michel | 19fd42a | 2008-11-11 03:06:06 +0000 | [diff] [blame] | 1504 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1505 | return CN; |
| 1506 | } |
| 1507 | } |
| 1508 | |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1509 | return 0; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1510 | } |
| 1511 | |
| 1512 | /// get_vec_i18imm - Test if this vector is a vector filled with the same value |
| 1513 | /// and the value fits into an unsigned 18-bit constant, and if so, return the |
| 1514 | /// constant |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1515 | SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1516 | EVT ValueType) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1517 | if (ConstantSDNode *CN = getVecImm(N)) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1518 | uint64_t Value = CN->getZExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1519 | if (ValueType == MVT::i64) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1520 | uint64_t UValue = CN->getZExtValue(); |
Scott Michel | 4cb8bd8 | 2008-03-06 04:02:54 +0000 | [diff] [blame] | 1521 | uint32_t upper = uint32_t(UValue >> 32); |
| 1522 | uint32_t lower = uint32_t(UValue); |
| 1523 | if (upper != lower) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1524 | return SDValue(); |
Scott Michel | 4cb8bd8 | 2008-03-06 04:02:54 +0000 | [diff] [blame] | 1525 | Value = Value >> 32; |
| 1526 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1527 | if (Value <= 0x3ffff) |
Dan Gohman | fa210d8 | 2008-11-05 02:06:09 +0000 | [diff] [blame] | 1528 | return DAG.getTargetConstant(Value, ValueType); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1529 | } |
| 1530 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1531 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1532 | } |
| 1533 | |
| 1534 | /// get_vec_i16imm - Test if this vector is a vector filled with the same value |
| 1535 | /// and the value fits into a signed 16-bit constant, and if so, return the |
| 1536 | /// constant |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1537 | SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1538 | EVT ValueType) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1539 | if (ConstantSDNode *CN = getVecImm(N)) { |
Dan Gohman | 7810bfe | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 1540 | int64_t Value = CN->getSExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1541 | if (ValueType == MVT::i64) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1542 | uint64_t UValue = CN->getZExtValue(); |
Scott Michel | 4cb8bd8 | 2008-03-06 04:02:54 +0000 | [diff] [blame] | 1543 | uint32_t upper = uint32_t(UValue >> 32); |
| 1544 | uint32_t lower = uint32_t(UValue); |
| 1545 | if (upper != lower) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1546 | return SDValue(); |
Scott Michel | 4cb8bd8 | 2008-03-06 04:02:54 +0000 | [diff] [blame] | 1547 | Value = Value >> 32; |
| 1548 | } |
Scott Michel | ad2715e | 2008-03-05 23:02:02 +0000 | [diff] [blame] | 1549 | if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) { |
Dan Gohman | fa210d8 | 2008-11-05 02:06:09 +0000 | [diff] [blame] | 1550 | return DAG.getTargetConstant(Value, ValueType); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1551 | } |
| 1552 | } |
| 1553 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1554 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1555 | } |
| 1556 | |
| 1557 | /// get_vec_i10imm - Test if this vector is a vector filled with the same value |
| 1558 | /// and the value fits into a signed 10-bit constant, and if so, return the |
| 1559 | /// constant |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1560 | SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1561 | EVT ValueType) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1562 | if (ConstantSDNode *CN = getVecImm(N)) { |
Dan Gohman | 7810bfe | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 1563 | int64_t Value = CN->getSExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1564 | if (ValueType == MVT::i64) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1565 | uint64_t UValue = CN->getZExtValue(); |
Scott Michel | 4cb8bd8 | 2008-03-06 04:02:54 +0000 | [diff] [blame] | 1566 | uint32_t upper = uint32_t(UValue >> 32); |
| 1567 | uint32_t lower = uint32_t(UValue); |
| 1568 | if (upper != lower) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1569 | return SDValue(); |
Scott Michel | 4cb8bd8 | 2008-03-06 04:02:54 +0000 | [diff] [blame] | 1570 | Value = Value >> 32; |
| 1571 | } |
Benjamin Kramer | 7e09deb | 2010-03-29 19:07:58 +0000 | [diff] [blame] | 1572 | if (isInt<10>(Value)) |
Dan Gohman | fa210d8 | 2008-11-05 02:06:09 +0000 | [diff] [blame] | 1573 | return DAG.getTargetConstant(Value, ValueType); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1574 | } |
| 1575 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1576 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1577 | } |
| 1578 | |
| 1579 | /// get_vec_i8imm - Test if this vector is a vector filled with the same value |
| 1580 | /// and the value fits into a signed 8-bit constant, and if so, return the |
| 1581 | /// constant. |
| 1582 | /// |
| 1583 | /// @note: The incoming vector is v16i8 because that's the only way we can load |
| 1584 | /// constant vectors. Thus, we test to see if the upper and lower bytes are the |
| 1585 | /// same value. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1586 | SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1587 | EVT ValueType) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1588 | if (ConstantSDNode *CN = getVecImm(N)) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1589 | int Value = (int) CN->getZExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1590 | if (ValueType == MVT::i16 |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 1591 | && Value <= 0xffff /* truncated from uint64_t */ |
| 1592 | && ((short) Value >> 8) == ((short) Value & 0xff)) |
Dan Gohman | fa210d8 | 2008-11-05 02:06:09 +0000 | [diff] [blame] | 1593 | return DAG.getTargetConstant(Value & 0xff, ValueType); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1594 | else if (ValueType == MVT::i8 |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 1595 | && (Value & 0xff) == Value) |
Dan Gohman | fa210d8 | 2008-11-05 02:06:09 +0000 | [diff] [blame] | 1596 | return DAG.getTargetConstant(Value, ValueType); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1597 | } |
| 1598 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1599 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1600 | } |
| 1601 | |
| 1602 | /// get_ILHUvec_imm - Test if this vector is a vector filled with the same value |
| 1603 | /// and the value fits into a signed 16-bit constant, and if so, return the |
| 1604 | /// constant |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1605 | SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1606 | EVT ValueType) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1607 | if (ConstantSDNode *CN = getVecImm(N)) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1608 | uint64_t Value = CN->getZExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1609 | if ((ValueType == MVT::i32 |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 1610 | && ((unsigned) Value & 0xffff0000) == (unsigned) Value) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1611 | || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value)) |
Dan Gohman | fa210d8 | 2008-11-05 02:06:09 +0000 | [diff] [blame] | 1612 | return DAG.getTargetConstant(Value >> 16, ValueType); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1613 | } |
| 1614 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1615 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1616 | } |
| 1617 | |
| 1618 | /// get_v4i32_imm - Catch-all for general 32-bit constant vectors |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1619 | SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1620 | if (ConstantSDNode *CN = getVecImm(N)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1621 | return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1622 | } |
| 1623 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1624 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1625 | } |
| 1626 | |
| 1627 | /// get_v4i32_imm - Catch-all for general 64-bit constant vectors |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1628 | SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1629 | if (ConstantSDNode *CN = getVecImm(N)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1630 | return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1631 | } |
| 1632 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1633 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1634 | } |
| 1635 | |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 1636 | //! Lower a BUILD_VECTOR instruction creatively: |
Dan Gohman | 7db949d | 2009-08-07 01:32:21 +0000 | [diff] [blame] | 1637 | static SDValue |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1638 | LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1639 | EVT VT = Op.getValueType(); |
| 1640 | EVT EltVT = VT.getVectorElementType(); |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 1641 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1642 | BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode()); |
| 1643 | assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR"); |
| 1644 | unsigned minSplatBits = EltVT.getSizeInBits(); |
| 1645 | |
| 1646 | if (minSplatBits < 16) |
| 1647 | minSplatBits = 16; |
| 1648 | |
| 1649 | APInt APSplatBits, APSplatUndef; |
| 1650 | unsigned SplatBitSize; |
| 1651 | bool HasAnyUndefs; |
| 1652 | |
| 1653 | if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize, |
| 1654 | HasAnyUndefs, minSplatBits) |
| 1655 | || minSplatBits < SplatBitSize) |
| 1656 | return SDValue(); // Wasn't a constant vector or splat exceeded min |
| 1657 | |
| 1658 | uint64_t SplatBits = APSplatBits.getZExtValue(); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1659 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1660 | switch (VT.getSimpleVT().SimpleTy) { |
Benjamin Kramer | 1bd7335 | 2010-04-08 10:44:28 +0000 | [diff] [blame] | 1661 | default: |
| 1662 | report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " + |
| 1663 | Twine(VT.getEVTString())); |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 1664 | /*NOTREACHED*/ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1665 | case MVT::v4f32: { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1666 | uint32_t Value32 = uint32_t(SplatBits); |
Chris Lattner | e7fa1f2 | 2009-03-26 05:29:34 +0000 | [diff] [blame] | 1667 | assert(SplatBitSize == 32 |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 1668 | && "LowerBUILD_VECTOR: Unexpected floating point vector element."); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1669 | // NOTE: pretend the constant is an integer. LLVM won't load FP constants |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1670 | SDValue T = DAG.getConstant(Value32, MVT::i32); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1671 | return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1672 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1673 | break; |
| 1674 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1675 | case MVT::v2f64: { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1676 | uint64_t f64val = uint64_t(SplatBits); |
Chris Lattner | e7fa1f2 | 2009-03-26 05:29:34 +0000 | [diff] [blame] | 1677 | assert(SplatBitSize == 64 |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 1678 | && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes."); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1679 | // NOTE: pretend the constant is an integer. LLVM won't load FP constants |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1680 | SDValue T = DAG.getConstant(f64val, MVT::i64); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1681 | return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1682 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1683 | break; |
| 1684 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1685 | case MVT::v16i8: { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1686 | // 8-bit constants have to be expanded to 16-bits |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1687 | unsigned short Value16 = SplatBits /* | (SplatBits << 8) */; |
| 1688 | SmallVector<SDValue, 8> Ops; |
| 1689 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1690 | Ops.assign(8, DAG.getConstant(Value16, MVT::i16)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1691 | return DAG.getNode(ISD::BITCAST, dl, VT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1692 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size())); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1693 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1694 | case MVT::v8i16: { |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1695 | unsigned short Value16 = SplatBits; |
| 1696 | SDValue T = DAG.getConstant(Value16, EltVT); |
| 1697 | SmallVector<SDValue, 8> Ops; |
| 1698 | |
| 1699 | Ops.assign(8, T); |
| 1700 | return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1701 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1702 | case MVT::v4i32: { |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1703 | SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType()); |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1704 | return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1705 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1706 | case MVT::v2i64: { |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1707 | return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1708 | } |
| 1709 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1710 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1711 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1712 | } |
| 1713 | |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1714 | /*! |
| 1715 | */ |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1716 | SDValue |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1717 | SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1718 | DebugLoc dl) { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1719 | uint32_t upper = uint32_t(SplatVal >> 32); |
| 1720 | uint32_t lower = uint32_t(SplatVal); |
| 1721 | |
| 1722 | if (upper == lower) { |
| 1723 | // Magic constant that can be matched by IL, ILA, et. al. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1724 | SDValue Val = DAG.getTargetConstant(upper, MVT::i32); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1725 | return DAG.getNode(ISD::BITCAST, dl, OpVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1726 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1727 | Val, Val, Val, Val)); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1728 | } else { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1729 | bool upper_special, lower_special; |
| 1730 | |
| 1731 | // NOTE: This code creates common-case shuffle masks that can be easily |
| 1732 | // detected as common expressions. It is not attempting to create highly |
| 1733 | // specialized masks to replace any and all 0's, 0xff's and 0x80's. |
| 1734 | |
| 1735 | // Detect if the upper or lower half is a special shuffle mask pattern: |
| 1736 | upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000); |
| 1737 | lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000); |
| 1738 | |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1739 | // Both upper and lower are special, lower to a constant pool load: |
| 1740 | if (lower_special && upper_special) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1741 | SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64); |
| 1742 | return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 1743 | SplatValCN, SplatValCN); |
| 1744 | } |
| 1745 | |
| 1746 | SDValue LO32; |
| 1747 | SDValue HI32; |
| 1748 | SmallVector<SDValue, 16> ShufBytes; |
| 1749 | SDValue Result; |
| 1750 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1751 | // Create lower vector if not a special pattern |
| 1752 | if (!lower_special) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1753 | SDValue LO32C = DAG.getConstant(lower, MVT::i32); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1754 | LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1755 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1756 | LO32C, LO32C, LO32C, LO32C)); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1757 | } |
| 1758 | |
| 1759 | // Create upper vector if not a special pattern |
| 1760 | if (!upper_special) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1761 | SDValue HI32C = DAG.getConstant(upper, MVT::i32); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1762 | HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1763 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1764 | HI32C, HI32C, HI32C, HI32C)); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1765 | } |
| 1766 | |
| 1767 | // If either upper or lower are special, then the two input operands are |
| 1768 | // the same (basically, one of them is a "don't care") |
| 1769 | if (lower_special) |
| 1770 | LO32 = HI32; |
| 1771 | if (upper_special) |
| 1772 | HI32 = LO32; |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1773 | |
| 1774 | for (int i = 0; i < 4; ++i) { |
| 1775 | uint64_t val = 0; |
| 1776 | for (int j = 0; j < 4; ++j) { |
| 1777 | SDValue V; |
| 1778 | bool process_upper, process_lower; |
| 1779 | val <<= 8; |
| 1780 | process_upper = (upper_special && (i & 1) == 0); |
| 1781 | process_lower = (lower_special && (i & 1) == 1); |
| 1782 | |
| 1783 | if (process_upper || process_lower) { |
| 1784 | if ((process_upper && upper == 0) |
| 1785 | || (process_lower && lower == 0)) |
| 1786 | val |= 0x80; |
| 1787 | else if ((process_upper && upper == 0xffffffff) |
| 1788 | || (process_lower && lower == 0xffffffff)) |
| 1789 | val |= 0xc0; |
| 1790 | else if ((process_upper && upper == 0x80000000) |
| 1791 | || (process_lower && lower == 0x80000000)) |
| 1792 | val |= (j == 0 ? 0xe0 : 0x80); |
| 1793 | } else |
| 1794 | val |= i * 4 + j + ((i & 1) * 16); |
| 1795 | } |
| 1796 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1797 | ShufBytes.push_back(DAG.getConstant(val, MVT::i32)); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1798 | } |
| 1799 | |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 1800 | return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1801 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1802 | &ShufBytes[0], ShufBytes.size())); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 1803 | } |
| 1804 | } |
| 1805 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1806 | /// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on |
| 1807 | /// which the Cell can operate. The code inspects V3 to ascertain whether the |
| 1808 | /// permutation vector, V3, is monotonically increasing with one "exception" |
| 1809 | /// element, e.g., (0, 1, _, 3). If this is the case, then generate a |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 1810 | /// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool. |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1811 | /// In either case, the net result is going to eventually invoke SHUFB to |
| 1812 | /// permute/shuffle the bytes from V1 and V2. |
| 1813 | /// \note |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 1814 | /// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1815 | /// control word for byte/halfword/word insertion. This takes care of a single |
| 1816 | /// element move from V2 into V1. |
| 1817 | /// \note |
| 1818 | /// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1819 | static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1820 | const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1821 | SDValue V1 = Op.getOperand(0); |
| 1822 | SDValue V2 = Op.getOperand(1); |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 1823 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1824 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1825 | if (V2.getOpcode() == ISD::UNDEF) V2 = V1; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1826 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1827 | // If we have a single element being moved from V1 to V2, this can be handled |
| 1828 | // using the C*[DX] compute mask instructions, but the vector elements have |
Kalle Raiskila | ca9460f | 2010-08-18 10:20:29 +0000 | [diff] [blame] | 1829 | // to be monotonically increasing with one exception element, and the source |
| 1830 | // slot of the element to move must be the same as the destination. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1831 | EVT VecVT = V1.getValueType(); |
| 1832 | EVT EltVT = VecVT.getVectorElementType(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1833 | unsigned EltsFromV2 = 0; |
Kalle Raiskila | ca9460f | 2010-08-18 10:20:29 +0000 | [diff] [blame] | 1834 | unsigned V2EltOffset = 0; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1835 | unsigned V2EltIdx0 = 0; |
| 1836 | unsigned CurrElt = 0; |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1837 | unsigned MaxElts = VecVT.getVectorNumElements(); |
| 1838 | unsigned PrevElt = 0; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1839 | bool monotonic = true; |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1840 | bool rotate = true; |
Kalle Raiskila | bb7d33a | 2010-09-09 07:30:15 +0000 | [diff] [blame] | 1841 | int rotamt=0; |
Kalle Raiskila | 4794807 | 2010-06-21 10:17:36 +0000 | [diff] [blame] | 1842 | EVT maskVT; // which of the c?d instructions to use |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1843 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1844 | if (EltVT == MVT::i8) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1845 | V2EltIdx0 = 16; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1846 | maskVT = MVT::v16i8; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1847 | } else if (EltVT == MVT::i16) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1848 | V2EltIdx0 = 8; |
Kalle Raiskila | 4794807 | 2010-06-21 10:17:36 +0000 | [diff] [blame] | 1849 | maskVT = MVT::v8i16; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1850 | } else if (EltVT == MVT::i32 || EltVT == MVT::f32) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1851 | V2EltIdx0 = 4; |
Kalle Raiskila | 4794807 | 2010-06-21 10:17:36 +0000 | [diff] [blame] | 1852 | maskVT = MVT::v4i32; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1853 | } else if (EltVT == MVT::i64 || EltVT == MVT::f64) { |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1854 | V2EltIdx0 = 2; |
Kalle Raiskila | 4794807 | 2010-06-21 10:17:36 +0000 | [diff] [blame] | 1855 | maskVT = MVT::v2i64; |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1856 | } else |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1857 | llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE"); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1858 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1859 | for (unsigned i = 0; i != MaxElts; ++i) { |
| 1860 | if (SVN->getMaskElt(i) < 0) |
| 1861 | continue; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1862 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1863 | unsigned SrcElt = SVN->getMaskElt(i); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1864 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1865 | if (monotonic) { |
| 1866 | if (SrcElt >= V2EltIdx0) { |
Kalle Raiskila | ca9460f | 2010-08-18 10:20:29 +0000 | [diff] [blame] | 1867 | // TODO: optimize for the monotonic case when several consecutive |
| 1868 | // elements are taken form V2. Do we ever get such a case? |
| 1869 | if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0)) |
| 1870 | V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8); |
| 1871 | else |
| 1872 | monotonic = false; |
| 1873 | ++EltsFromV2; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1874 | } else if (CurrElt != SrcElt) { |
| 1875 | monotonic = false; |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1876 | } |
| 1877 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1878 | ++CurrElt; |
| 1879 | } |
| 1880 | |
| 1881 | if (rotate) { |
| 1882 | if (PrevElt > 0 && SrcElt < MaxElts) { |
| 1883 | if ((PrevElt == SrcElt - 1) |
| 1884 | || (PrevElt == MaxElts - 1 && SrcElt == 0)) { |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1885 | PrevElt = SrcElt; |
| 1886 | } else { |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1887 | rotate = false; |
| 1888 | } |
Kalle Raiskila | 0b4ab0c | 2010-09-08 11:53:38 +0000 | [diff] [blame] | 1889 | } else if (i == 0 || (PrevElt==0 && SrcElt==1)) { |
| 1890 | // First time or after a "wrap around" |
Kalle Raiskila | d87e571 | 2010-11-22 16:28:26 +0000 | [diff] [blame] | 1891 | rotamt = SrcElt-i; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1892 | PrevElt = SrcElt; |
| 1893 | } else { |
| 1894 | // This isn't a rotation, takes elements from vector 2 |
| 1895 | rotate = false; |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1896 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1897 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1898 | } |
| 1899 | |
| 1900 | if (EltsFromV2 == 1 && monotonic) { |
| 1901 | // Compute mask and shuffle |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1902 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Kalle Raiskila | 4794807 | 2010-06-21 10:17:36 +0000 | [diff] [blame] | 1903 | |
| 1904 | // As SHUFFLE_MASK becomes a c?d instruction, feed it an address |
| 1905 | // R1 ($sp) is used here only as it is guaranteed to have last bits zero |
| 1906 | SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
| 1907 | DAG.getRegister(SPU::R1, PtrVT), |
Kalle Raiskila | ca9460f | 2010-08-18 10:20:29 +0000 | [diff] [blame] | 1908 | DAG.getConstant(V2EltOffset, MVT::i32)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1909 | SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, |
Kalle Raiskila | 4794807 | 2010-06-21 10:17:36 +0000 | [diff] [blame] | 1910 | maskVT, Pointer); |
| 1911 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1912 | // Use shuffle mask in SHUFB synthetic instruction: |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 1913 | return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1, |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 1914 | ShufMaskOp); |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 1915 | } else if (rotate) { |
Kalle Raiskila | 0b4ab0c | 2010-09-08 11:53:38 +0000 | [diff] [blame] | 1916 | if (rotamt < 0) |
| 1917 | rotamt +=MaxElts; |
| 1918 | rotamt *= EltVT.getSizeInBits()/8; |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 1919 | return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(), |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1920 | V1, DAG.getConstant(rotamt, MVT::i16)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1921 | } else { |
Gabor Greif | 93c53e5 | 2008-08-31 15:37:04 +0000 | [diff] [blame] | 1922 | // Convert the SHUFFLE_VECTOR mask's input element units to the |
| 1923 | // actual bytes. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1924 | unsigned BytesPerElement = EltVT.getSizeInBits()/8; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1925 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1926 | SmallVector<SDValue, 16> ResultMask; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1927 | for (unsigned i = 0, e = MaxElts; i != e; ++i) { |
| 1928 | unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 1929 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1930 | for (unsigned j = 0; j < BytesPerElement; ++j) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1931 | ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1932 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1933 | SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1934 | &ResultMask[0], ResultMask.size()); |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 1935 | return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1936 | } |
| 1937 | } |
| 1938 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1939 | static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) { |
| 1940 | SDValue Op0 = Op.getOperand(0); // Op0 = the scalar |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 1941 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1942 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1943 | if (Op0.getNode()->getOpcode() == ISD::Constant) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1944 | // For a constant, build the appropriate constant vector, which will |
| 1945 | // eventually simplify to a vector register load. |
| 1946 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1947 | ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode()); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1948 | SmallVector<SDValue, 16> ConstVecValues; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1949 | EVT VT; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1950 | size_t n_copies; |
| 1951 | |
| 1952 | // Create a constant vector: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1953 | switch (Op.getValueType().getSimpleVT().SimpleTy) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1954 | default: llvm_unreachable("Unexpected constant value type in " |
Torok Edwin | 481d15a | 2009-07-14 12:22:58 +0000 | [diff] [blame] | 1955 | "LowerSCALAR_TO_VECTOR"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1956 | case MVT::v16i8: n_copies = 16; VT = MVT::i8; break; |
| 1957 | case MVT::v8i16: n_copies = 8; VT = MVT::i16; break; |
| 1958 | case MVT::v4i32: n_copies = 4; VT = MVT::i32; break; |
| 1959 | case MVT::v4f32: n_copies = 4; VT = MVT::f32; break; |
| 1960 | case MVT::v2i64: n_copies = 2; VT = MVT::i64; break; |
| 1961 | case MVT::v2f64: n_copies = 2; VT = MVT::f64; break; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1962 | } |
| 1963 | |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1964 | SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1965 | for (size_t j = 0; j < n_copies; ++j) |
| 1966 | ConstVecValues.push_back(CValue); |
| 1967 | |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 1968 | return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(), |
| 1969 | &ConstVecValues[0], ConstVecValues.size()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1970 | } else { |
| 1971 | // Otherwise, copy the value from one register to another: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1972 | switch (Op0.getValueType().getSimpleVT().SimpleTy) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1973 | default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1974 | case MVT::i8: |
| 1975 | case MVT::i16: |
| 1976 | case MVT::i32: |
| 1977 | case MVT::i64: |
| 1978 | case MVT::f32: |
| 1979 | case MVT::f64: |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 1980 | return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1981 | } |
| 1982 | } |
| 1983 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1984 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1985 | } |
| 1986 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1987 | static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1988 | EVT VT = Op.getValueType(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1989 | SDValue N = Op.getOperand(0); |
| 1990 | SDValue Elt = Op.getOperand(1); |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 1991 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 1992 | SDValue retval; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1993 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 1994 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) { |
| 1995 | // Constant argument: |
| 1996 | int EltNo = (int) C->getZExtValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 1997 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 1998 | // sanity checks: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1999 | if (VT == MVT::i8 && EltNo >= 16) |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2000 | llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2001 | else if (VT == MVT::i16 && EltNo >= 8) |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2002 | llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2003 | else if (VT == MVT::i32 && EltNo >= 4) |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2004 | llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2005 | else if (VT == MVT::i64 && EltNo >= 2) |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2006 | llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2"); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2007 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2008 | if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2009 | // i32 and i64: Element 0 is the preferred slot |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2010 | return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2011 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2012 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2013 | // Need to generate shuffle mask and extract: |
| 2014 | int prefslot_begin = -1, prefslot_end = -1; |
| 2015 | int elt_byte = EltNo * VT.getSizeInBits() / 8; |
| 2016 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2017 | switch (VT.getSimpleVT().SimpleTy) { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2018 | default: |
| 2019 | assert(false && "Invalid value type!"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2020 | case MVT::i8: { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2021 | prefslot_begin = prefslot_end = 3; |
| 2022 | break; |
| 2023 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2024 | case MVT::i16: { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2025 | prefslot_begin = 2; prefslot_end = 3; |
| 2026 | break; |
| 2027 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2028 | case MVT::i32: |
| 2029 | case MVT::f32: { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2030 | prefslot_begin = 0; prefslot_end = 3; |
| 2031 | break; |
| 2032 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2033 | case MVT::i64: |
| 2034 | case MVT::f64: { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2035 | prefslot_begin = 0; prefslot_end = 7; |
| 2036 | break; |
| 2037 | } |
| 2038 | } |
| 2039 | |
| 2040 | assert(prefslot_begin != -1 && prefslot_end != -1 && |
| 2041 | "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized"); |
| 2042 | |
Scott Michel | 9b2420d | 2009-08-24 21:53:27 +0000 | [diff] [blame] | 2043 | unsigned int ShufBytes[16] = { |
| 2044 | 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 |
| 2045 | }; |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2046 | for (int i = 0; i < 16; ++i) { |
| 2047 | // zero fill uppper part of preferred slot, don't care about the |
| 2048 | // other slots: |
| 2049 | unsigned int mask_val; |
| 2050 | if (i <= prefslot_end) { |
| 2051 | mask_val = |
| 2052 | ((i < prefslot_begin) |
| 2053 | ? 0x80 |
| 2054 | : elt_byte + (i - prefslot_begin)); |
| 2055 | |
| 2056 | ShufBytes[i] = mask_val; |
| 2057 | } else |
| 2058 | ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)]; |
| 2059 | } |
| 2060 | |
| 2061 | SDValue ShufMask[4]; |
| 2062 | for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) { |
Scott Michel | cc18827 | 2008-12-04 21:01:44 +0000 | [diff] [blame] | 2063 | unsigned bidx = i * 4; |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2064 | unsigned int bits = ((ShufBytes[bidx] << 24) | |
| 2065 | (ShufBytes[bidx+1] << 16) | |
| 2066 | (ShufBytes[bidx+2] << 8) | |
| 2067 | ShufBytes[bidx+3]); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2068 | ShufMask[i] = DAG.getConstant(bits, MVT::i32); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2069 | } |
| 2070 | |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2071 | SDValue ShufMaskVec = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2072 | DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2073 | &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0])); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2074 | |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2075 | retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, |
| 2076 | DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(), |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2077 | N, N, ShufMaskVec)); |
| 2078 | } else { |
| 2079 | // Variable index: Rotate the requested element into slot 0, then replicate |
| 2080 | // slot 0 across the vector |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2081 | EVT VecVT = N.getValueType(); |
Kalle Raiskila | 82fe467 | 2010-08-02 08:54:39 +0000 | [diff] [blame] | 2082 | if (!VecVT.isSimple() || !VecVT.isVector()) { |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 2083 | report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 2084 | "vector type!"); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2085 | } |
| 2086 | |
| 2087 | // Make life easier by making sure the index is zero-extended to i32 |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2088 | if (Elt.getValueType() != MVT::i32) |
| 2089 | Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2090 | |
| 2091 | // Scale the index to a bit/byte shift quantity |
| 2092 | APInt scaleFactor = |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 2093 | APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false); |
| 2094 | unsigned scaleShift = scaleFactor.logBase2(); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2095 | SDValue vecShift; |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2096 | |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 2097 | if (scaleShift > 0) { |
| 2098 | // Scale the shift factor: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2099 | Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt, |
| 2100 | DAG.getConstant(scaleShift, MVT::i32)); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2101 | } |
| 2102 | |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 2103 | vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt); |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 2104 | |
| 2105 | // Replicate the bytes starting at byte 0 across the entire vector (for |
| 2106 | // consistency with the notion of a unified register set) |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2107 | SDValue replicate; |
| 2108 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2109 | switch (VT.getSimpleVT().SimpleTy) { |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2110 | default: |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 2111 | report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 2112 | "type"); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2113 | /*NOTREACHED*/ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2114 | case MVT::i8: { |
| 2115 | SDValue factor = DAG.getConstant(0x00000000, MVT::i32); |
| 2116 | replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2117 | factor, factor, factor, factor); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2118 | break; |
| 2119 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2120 | case MVT::i16: { |
| 2121 | SDValue factor = DAG.getConstant(0x00010001, MVT::i32); |
| 2122 | replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2123 | factor, factor, factor, factor); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2124 | break; |
| 2125 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2126 | case MVT::i32: |
| 2127 | case MVT::f32: { |
| 2128 | SDValue factor = DAG.getConstant(0x00010203, MVT::i32); |
| 2129 | replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2130 | factor, factor, factor, factor); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2131 | break; |
| 2132 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2133 | case MVT::i64: |
| 2134 | case MVT::f64: { |
| 2135 | SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32); |
| 2136 | SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32); |
| 2137 | replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2138 | loFactor, hiFactor, loFactor, hiFactor); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2139 | break; |
| 2140 | } |
| 2141 | } |
| 2142 | |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2143 | retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, |
| 2144 | DAG.getNode(SPUISD::SHUFB, dl, VecVT, |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 2145 | vecShift, vecShift, replicate)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2146 | } |
| 2147 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2148 | return retval; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2149 | } |
| 2150 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2151 | static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { |
| 2152 | SDValue VecOp = Op.getOperand(0); |
| 2153 | SDValue ValOp = Op.getOperand(1); |
| 2154 | SDValue IdxOp = Op.getOperand(2); |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2155 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2156 | EVT VT = Op.getValueType(); |
Kalle Raiskila | bd887df | 2010-08-29 12:41:50 +0000 | [diff] [blame] | 2157 | EVT eltVT = ValOp.getValueType(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2158 | |
Kalle Raiskila | 43d225d | 2010-06-09 09:58:17 +0000 | [diff] [blame] | 2159 | // use 0 when the lane to insert to is 'undef' |
Kalle Raiskila | bd887df | 2010-08-29 12:41:50 +0000 | [diff] [blame] | 2160 | int64_t Offset=0; |
Kalle Raiskila | 43d225d | 2010-06-09 09:58:17 +0000 | [diff] [blame] | 2161 | if (IdxOp.getOpcode() != ISD::UNDEF) { |
| 2162 | ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp); |
| 2163 | assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!"); |
Kalle Raiskila | bd887df | 2010-08-29 12:41:50 +0000 | [diff] [blame] | 2164 | Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8; |
Kalle Raiskila | 43d225d | 2010-06-09 09:58:17 +0000 | [diff] [blame] | 2165 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2166 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2167 | EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(); |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 2168 | // Use $sp ($1) because it's always 16-byte aligned and it's available: |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2169 | SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 2170 | DAG.getRegister(SPU::R1, PtrVT), |
Kalle Raiskila | bd887df | 2010-08-29 12:41:50 +0000 | [diff] [blame] | 2171 | DAG.getConstant(Offset, PtrVT)); |
Kalle Raiskila | bc2697c | 2010-08-04 13:59:48 +0000 | [diff] [blame] | 2172 | // widen the mask when dealing with half vectors |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2173 | EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(), |
Kalle Raiskila | bc2697c | 2010-08-04 13:59:48 +0000 | [diff] [blame] | 2174 | 128/ VT.getVectorElementType().getSizeInBits()); |
| 2175 | SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2176 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2177 | SDValue result = |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2178 | DAG.getNode(SPUISD::SHUFB, dl, VT, |
| 2179 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp), |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 2180 | VecOp, |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2181 | DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2182 | |
| 2183 | return result; |
| 2184 | } |
| 2185 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2186 | static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc, |
| 2187 | const TargetLowering &TLI) |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2188 | { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2189 | SDValue N0 = Op.getOperand(0); // Everything has at least one operand |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2190 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | 95771af | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 2191 | EVT ShiftVT = TLI.getShiftAmountTy(N0.getValueType()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2192 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2193 | assert(Op.getValueType() == MVT::i8); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2194 | switch (Opc) { |
| 2195 | default: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2196 | llvm_unreachable("Unhandled i8 math operator"); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2197 | /*NOTREACHED*/ |
| 2198 | break; |
Scott Michel | 02d711b | 2008-12-30 23:28:25 +0000 | [diff] [blame] | 2199 | case ISD::ADD: { |
| 2200 | // 8-bit addition: Promote the arguments up to 16-bits and truncate |
| 2201 | // the result: |
| 2202 | SDValue N1 = Op.getOperand(1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2203 | N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0); |
| 2204 | N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1); |
| 2205 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, |
| 2206 | DAG.getNode(Opc, dl, MVT::i16, N0, N1)); |
Scott Michel | 02d711b | 2008-12-30 23:28:25 +0000 | [diff] [blame] | 2207 | |
| 2208 | } |
| 2209 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2210 | case ISD::SUB: { |
| 2211 | // 8-bit subtraction: Promote the arguments up to 16-bits and truncate |
| 2212 | // the result: |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2213 | SDValue N1 = Op.getOperand(1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2214 | N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0); |
| 2215 | N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1); |
| 2216 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, |
| 2217 | DAG.getNode(Opc, dl, MVT::i16, N0, N1)); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 2218 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2219 | case ISD::ROTR: |
| 2220 | case ISD::ROTL: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2221 | SDValue N1 = Op.getOperand(1); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2222 | EVT N1VT = N1.getValueType(); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2223 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2224 | N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2225 | if (!N1VT.bitsEq(ShiftVT)) { |
| 2226 | unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT) |
| 2227 | ? ISD::ZERO_EXTEND |
| 2228 | : ISD::TRUNCATE; |
| 2229 | N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1); |
| 2230 | } |
| 2231 | |
| 2232 | // Replicate lower 8-bits into upper 8: |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2233 | SDValue ExpandArg = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2234 | DAG.getNode(ISD::OR, dl, MVT::i16, N0, |
| 2235 | DAG.getNode(ISD::SHL, dl, MVT::i16, |
| 2236 | N0, DAG.getConstant(8, MVT::i32))); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2237 | |
| 2238 | // Truncate back down to i8 |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2239 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, |
| 2240 | DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2241 | } |
| 2242 | case ISD::SRL: |
| 2243 | case ISD::SHL: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2244 | SDValue N1 = Op.getOperand(1); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2245 | EVT N1VT = N1.getValueType(); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2246 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2247 | N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2248 | if (!N1VT.bitsEq(ShiftVT)) { |
| 2249 | unsigned N1Opc = ISD::ZERO_EXTEND; |
| 2250 | |
| 2251 | if (N1.getValueType().bitsGT(ShiftVT)) |
| 2252 | N1Opc = ISD::TRUNCATE; |
| 2253 | |
| 2254 | N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1); |
| 2255 | } |
| 2256 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2257 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, |
| 2258 | DAG.getNode(Opc, dl, MVT::i16, N0, N1)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2259 | } |
| 2260 | case ISD::SRA: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2261 | SDValue N1 = Op.getOperand(1); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2262 | EVT N1VT = N1.getValueType(); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2263 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2264 | N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2265 | if (!N1VT.bitsEq(ShiftVT)) { |
| 2266 | unsigned N1Opc = ISD::SIGN_EXTEND; |
| 2267 | |
| 2268 | if (N1VT.bitsGT(ShiftVT)) |
| 2269 | N1Opc = ISD::TRUNCATE; |
| 2270 | N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1); |
| 2271 | } |
| 2272 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2273 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, |
| 2274 | DAG.getNode(Opc, dl, MVT::i16, N0, N1)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2275 | } |
| 2276 | case ISD::MUL: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2277 | SDValue N1 = Op.getOperand(1); |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2278 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2279 | N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0); |
| 2280 | N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1); |
| 2281 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, |
| 2282 | DAG.getNode(Opc, dl, MVT::i16, N0, N1)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2283 | break; |
| 2284 | } |
| 2285 | } |
| 2286 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2287 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2288 | } |
| 2289 | |
| 2290 | //! Lower byte immediate operations for v16i8 vectors: |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2291 | static SDValue |
| 2292 | LowerByteImmed(SDValue Op, SelectionDAG &DAG) { |
| 2293 | SDValue ConstVec; |
| 2294 | SDValue Arg; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2295 | EVT VT = Op.getValueType(); |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2296 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2297 | |
| 2298 | ConstVec = Op.getOperand(0); |
| 2299 | Arg = Op.getOperand(1); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2300 | if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2301 | if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2302 | ConstVec = ConstVec.getOperand(0); |
| 2303 | } else { |
| 2304 | ConstVec = Op.getOperand(1); |
| 2305 | Arg = Op.getOperand(0); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2306 | if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) { |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 2307 | ConstVec = ConstVec.getOperand(0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2308 | } |
| 2309 | } |
| 2310 | } |
| 2311 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2312 | if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) { |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2313 | BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode()); |
| 2314 | assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed"); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2315 | |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2316 | APInt APSplatBits, APSplatUndef; |
| 2317 | unsigned SplatBitSize; |
| 2318 | bool HasAnyUndefs; |
| 2319 | unsigned minSplatBits = VT.getVectorElementType().getSizeInBits(); |
| 2320 | |
| 2321 | if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize, |
| 2322 | HasAnyUndefs, minSplatBits) |
| 2323 | && minSplatBits <= SplatBitSize) { |
| 2324 | uint64_t SplatBits = APSplatBits.getZExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2325 | SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2326 | |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2327 | SmallVector<SDValue, 16> tcVec; |
| 2328 | tcVec.assign(16, tc); |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 2329 | return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg, |
Scott Michel | 7ea02ff | 2009-03-17 01:15:45 +0000 | [diff] [blame] | 2330 | DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size())); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2331 | } |
| 2332 | } |
Scott Michel | 9de57a9 | 2009-01-26 22:33:37 +0000 | [diff] [blame] | 2333 | |
Nate Begeman | 24dc346 | 2008-07-29 19:07:27 +0000 | [diff] [blame] | 2334 | // These operations (AND, OR, XOR) are legal, they just couldn't be custom |
| 2335 | // lowered. Return the operation, rather than a null SDValue. |
| 2336 | return Op; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2337 | } |
| 2338 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2339 | //! Custom lowering for CTPOP (count population) |
| 2340 | /*! |
| 2341 | Custom lowering code that counts the number ones in the input |
| 2342 | operand. SPU has such an instruction, but it counts the number of |
| 2343 | ones per byte, which then have to be accumulated. |
| 2344 | */ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2345 | static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2346 | EVT VT = Op.getValueType(); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2347 | EVT vecVT = EVT::getVectorVT(*DAG.getContext(), |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 2348 | VT, (128 / VT.getSizeInBits())); |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2349 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2350 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2351 | switch (VT.getSimpleVT().SimpleTy) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2352 | default: |
| 2353 | assert(false && "Invalid value type!"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2354 | case MVT::i8: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2355 | SDValue N = Op.getOperand(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2356 | SDValue Elt0 = DAG.getConstant(0, MVT::i32); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2357 | |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2358 | SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N); |
| 2359 | SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2360 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2361 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2362 | } |
| 2363 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2364 | case MVT::i16: { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2365 | MachineFunction &MF = DAG.getMachineFunction(); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 2366 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2367 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 2368 | unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2369 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2370 | SDValue N = Op.getOperand(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2371 | SDValue Elt0 = DAG.getConstant(0, MVT::i16); |
| 2372 | SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16); |
| 2373 | SDValue Shift1 = DAG.getConstant(8, MVT::i32); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2374 | |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2375 | SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N); |
| 2376 | SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2377 | |
| 2378 | // CNTB_result becomes the chain to which all of the virtual registers |
| 2379 | // CNTB_reg, SUM1_reg become associated: |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2380 | SDValue CNTB_result = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2381 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 2382 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2383 | SDValue CNTB_rescopy = |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2384 | DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2385 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2386 | SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2387 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2388 | return DAG.getNode(ISD::AND, dl, MVT::i16, |
| 2389 | DAG.getNode(ISD::ADD, dl, MVT::i16, |
| 2390 | DAG.getNode(ISD::SRL, dl, MVT::i16, |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 2391 | Tmp1, Shift1), |
| 2392 | Tmp1), |
| 2393 | Mask0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2394 | } |
| 2395 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2396 | case MVT::i32: { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2397 | MachineFunction &MF = DAG.getMachineFunction(); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 2398 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2399 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 2400 | unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass); |
| 2401 | unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2402 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2403 | SDValue N = Op.getOperand(0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2404 | SDValue Elt0 = DAG.getConstant(0, MVT::i32); |
| 2405 | SDValue Mask0 = DAG.getConstant(0xff, MVT::i32); |
| 2406 | SDValue Shift1 = DAG.getConstant(16, MVT::i32); |
| 2407 | SDValue Shift2 = DAG.getConstant(8, MVT::i32); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2408 | |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2409 | SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N); |
| 2410 | SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2411 | |
| 2412 | // CNTB_result becomes the chain to which all of the virtual registers |
| 2413 | // CNTB_reg, SUM1_reg become associated: |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2414 | SDValue CNTB_result = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2415 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0); |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 2416 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2417 | SDValue CNTB_rescopy = |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2418 | DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2419 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2420 | SDValue Comp1 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2421 | DAG.getNode(ISD::SRL, dl, MVT::i32, |
| 2422 | DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32), |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2423 | Shift1); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2424 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2425 | SDValue Sum1 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2426 | DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1, |
| 2427 | DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2428 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2429 | SDValue Sum1_rescopy = |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 2430 | DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2431 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2432 | SDValue Comp2 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2433 | DAG.getNode(ISD::SRL, dl, MVT::i32, |
| 2434 | DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32), |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 2435 | Shift2); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2436 | SDValue Sum2 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2437 | DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2, |
| 2438 | DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32)); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2439 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2440 | return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2441 | } |
| 2442 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2443 | case MVT::i64: |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2444 | break; |
| 2445 | } |
| 2446 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2447 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2448 | } |
| 2449 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2450 | //! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32 |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2451 | /*! |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2452 | f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall. |
| 2453 | All conversions to i64 are expanded to a libcall. |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2454 | */ |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2455 | static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2456 | const SPUTargetLowering &TLI) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2457 | EVT OpVT = Op.getValueType(); |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2458 | SDValue Op0 = Op.getOperand(0); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2459 | EVT Op0VT = Op0.getValueType(); |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2460 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2461 | if ((OpVT == MVT::i32 && Op0VT == MVT::f64) |
| 2462 | || OpVT == MVT::i64) { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2463 | // Convert f32 / f64 to i32 / i64 via libcall. |
| 2464 | RTLIB::Libcall LC = |
| 2465 | (Op.getOpcode() == ISD::FP_TO_SINT) |
| 2466 | ? RTLIB::getFPTOSINT(Op0VT, OpVT) |
| 2467 | : RTLIB::getFPTOUINT(Op0VT, OpVT); |
| 2468 | assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!"); |
| 2469 | SDValue Dummy; |
| 2470 | return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI); |
| 2471 | } |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2472 | |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 2473 | return Op; |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2474 | } |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2475 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2476 | //! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32 |
| 2477 | /*! |
| 2478 | i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall. |
| 2479 | All conversions from i64 are expanded to a libcall. |
| 2480 | */ |
| 2481 | static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2482 | const SPUTargetLowering &TLI) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2483 | EVT OpVT = Op.getValueType(); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2484 | SDValue Op0 = Op.getOperand(0); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2485 | EVT Op0VT = Op0.getValueType(); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2486 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2487 | if ((OpVT == MVT::f64 && Op0VT == MVT::i32) |
| 2488 | || Op0VT == MVT::i64) { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2489 | // Convert i32, i64 to f64 via libcall: |
| 2490 | RTLIB::Libcall LC = |
| 2491 | (Op.getOpcode() == ISD::SINT_TO_FP) |
| 2492 | ? RTLIB::getSINTTOFP(Op0VT, OpVT) |
| 2493 | : RTLIB::getUINTTOFP(Op0VT, OpVT); |
| 2494 | assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!"); |
| 2495 | SDValue Dummy; |
| 2496 | return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI); |
| 2497 | } |
| 2498 | |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 2499 | return Op; |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2500 | } |
| 2501 | |
| 2502 | //! Lower ISD::SETCC |
| 2503 | /*! |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2504 | This handles MVT::f64 (double floating point) condition lowering |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2505 | */ |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2506 | static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG, |
| 2507 | const TargetLowering &TLI) { |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2508 | CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2)); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 2509 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2510 | assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n"); |
| 2511 | |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2512 | SDValue lhs = Op.getOperand(0); |
| 2513 | SDValue rhs = Op.getOperand(1); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2514 | EVT lhsVT = lhs.getValueType(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2515 | assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n"); |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2516 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2517 | EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType()); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2518 | APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2519 | EVT IntVT(MVT::i64); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2520 | |
| 2521 | // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently |
| 2522 | // selected to a NOP: |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2523 | SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2524 | SDValue lhsHi32 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2525 | DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2526 | DAG.getNode(ISD::SRL, dl, IntVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2527 | i64lhs, DAG.getConstant(32, MVT::i32))); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2528 | SDValue lhsHi32abs = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2529 | DAG.getNode(ISD::AND, dl, MVT::i32, |
| 2530 | lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32)); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2531 | SDValue lhsLo32 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2532 | DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2533 | |
| 2534 | // SETO and SETUO only use the lhs operand: |
| 2535 | if (CC->get() == ISD::SETO) { |
| 2536 | // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of |
| 2537 | // SETUO |
| 2538 | APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits()); |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2539 | return DAG.getNode(ISD::XOR, dl, ccResultVT, |
| 2540 | DAG.getSetCC(dl, ccResultVT, |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2541 | lhs, DAG.getConstantFP(0.0, lhsVT), |
| 2542 | ISD::SETUO), |
| 2543 | DAG.getConstant(ccResultAllOnes, ccResultVT)); |
| 2544 | } else if (CC->get() == ISD::SETUO) { |
| 2545 | // Evaluates to true if Op0 is [SQ]NaN |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2546 | return DAG.getNode(ISD::AND, dl, ccResultVT, |
| 2547 | DAG.getSetCC(dl, ccResultVT, |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2548 | lhsHi32abs, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2549 | DAG.getConstant(0x7ff00000, MVT::i32), |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2550 | ISD::SETGE), |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2551 | DAG.getSetCC(dl, ccResultVT, |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2552 | lhsLo32, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2553 | DAG.getConstant(0, MVT::i32), |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2554 | ISD::SETGT)); |
| 2555 | } |
| 2556 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2557 | SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2558 | SDValue rhsHi32 = |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2559 | DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2560 | DAG.getNode(ISD::SRL, dl, IntVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2561 | i64rhs, DAG.getConstant(32, MVT::i32))); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2562 | |
| 2563 | // If a value is negative, subtract from the sign magnitude constant: |
| 2564 | SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT); |
| 2565 | |
| 2566 | // Convert the sign-magnitude representation into 2's complement: |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2567 | SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2568 | lhsHi32, DAG.getConstant(31, MVT::i32)); |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2569 | SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2570 | SDValue lhsSelect = |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2571 | DAG.getNode(ISD::SELECT, dl, IntVT, |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2572 | lhsSelectMask, lhsSignMag2TC, i64lhs); |
| 2573 | |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2574 | SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2575 | rhsHi32, DAG.getConstant(31, MVT::i32)); |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2576 | SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2577 | SDValue rhsSelect = |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2578 | DAG.getNode(ISD::SELECT, dl, IntVT, |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2579 | rhsSelectMask, rhsSignMag2TC, i64rhs); |
| 2580 | |
| 2581 | unsigned compareOp; |
| 2582 | |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2583 | switch (CC->get()) { |
| 2584 | case ISD::SETOEQ: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2585 | case ISD::SETUEQ: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2586 | compareOp = ISD::SETEQ; break; |
| 2587 | case ISD::SETOGT: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2588 | case ISD::SETUGT: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2589 | compareOp = ISD::SETGT; break; |
| 2590 | case ISD::SETOGE: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2591 | case ISD::SETUGE: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2592 | compareOp = ISD::SETGE; break; |
| 2593 | case ISD::SETOLT: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2594 | case ISD::SETULT: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2595 | compareOp = ISD::SETLT; break; |
| 2596 | case ISD::SETOLE: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2597 | case ISD::SETULE: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2598 | compareOp = ISD::SETLE; break; |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2599 | case ISD::SETUNE: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2600 | case ISD::SETONE: |
| 2601 | compareOp = ISD::SETNE; break; |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2602 | default: |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 2603 | report_fatal_error("CellSPU ISel Select: unimplemented f64 condition"); |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2604 | } |
| 2605 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2606 | SDValue result = |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 2607 | DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect, |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2608 | (ISD::CondCode) compareOp); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2609 | |
| 2610 | if ((CC->get() & 0x8) == 0) { |
| 2611 | // Ordered comparison: |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2612 | SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2613 | lhs, DAG.getConstantFP(0.0, MVT::f64), |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2614 | ISD::SETO); |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2615 | SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2616 | rhs, DAG.getConstantFP(0.0, MVT::f64), |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2617 | ISD::SETO); |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2618 | SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2619 | |
Dale Johannesen | f5d9789 | 2009-02-04 01:48:28 +0000 | [diff] [blame] | 2620 | result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result); |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2621 | } |
| 2622 | |
| 2623 | return result; |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2624 | } |
| 2625 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2626 | //! Lower ISD::SELECT_CC |
| 2627 | /*! |
| 2628 | ISD::SELECT_CC can (generally) be implemented directly on the SPU using the |
| 2629 | SELB instruction. |
| 2630 | |
| 2631 | \note Need to revisit this in the future: if the code path through the true |
| 2632 | and false value computations is longer than the latency of a branch (6 |
| 2633 | cycles), then it would be more advantageous to branch and insert a new basic |
| 2634 | block and branch on the condition. However, this code does not make that |
| 2635 | assumption, given the simplisitc uses so far. |
| 2636 | */ |
| 2637 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2638 | static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG, |
| 2639 | const TargetLowering &TLI) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2640 | EVT VT = Op.getValueType(); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2641 | SDValue lhs = Op.getOperand(0); |
| 2642 | SDValue rhs = Op.getOperand(1); |
| 2643 | SDValue trueval = Op.getOperand(2); |
| 2644 | SDValue falseval = Op.getOperand(3); |
| 2645 | SDValue condition = Op.getOperand(4); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2646 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2647 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2648 | // NOTE: SELB's arguments: $rA, $rB, $mask |
| 2649 | // |
| 2650 | // SELB selects bits from $rA where bits in $mask are 0, bits from $rB |
| 2651 | // where bits in $mask are 1. CCond will be inverted, having 1s where the |
| 2652 | // condition was true and 0s where the condition was false. Hence, the |
| 2653 | // arguments to SELB get reversed. |
| 2654 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2655 | // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's |
| 2656 | // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up |
| 2657 | // with another "cannot select select_cc" assert: |
| 2658 | |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2659 | SDValue compare = DAG.getNode(ISD::SETCC, dl, |
Duncan Sands | 5480c04 | 2009-01-01 15:52:00 +0000 | [diff] [blame] | 2660 | TLI.getSetCCResultType(Op.getValueType()), |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2661 | lhs, rhs, condition); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2662 | return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2663 | } |
| 2664 | |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2665 | //! Custom lower ISD::TRUNCATE |
| 2666 | static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) |
| 2667 | { |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 2668 | // Type to truncate to |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2669 | EVT VT = Op.getValueType(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2670 | MVT simpleVT = VT.getSimpleVT(); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2671 | EVT VecVT = EVT::getVectorVT(*DAG.getContext(), |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 2672 | VT, (128 / VT.getSizeInBits())); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2673 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2674 | |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 2675 | // Type to truncate from |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2676 | SDValue Op0 = Op.getOperand(0); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2677 | EVT Op0VT = Op0.getValueType(); |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2678 | |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 2679 | if (Op0VT == MVT::i128 && simpleVT == MVT::i64) { |
Scott Michel | 52d0001 | 2009-01-03 00:27:53 +0000 | [diff] [blame] | 2680 | // Create shuffle mask, least significant doubleword of quadword |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2681 | unsigned maskHigh = 0x08090a0b; |
| 2682 | unsigned maskLow = 0x0c0d0e0f; |
| 2683 | // Use a shuffle to perform the truncation |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2684 | SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
| 2685 | DAG.getConstant(maskHigh, MVT::i32), |
| 2686 | DAG.getConstant(maskLow, MVT::i32), |
| 2687 | DAG.getConstant(maskHigh, MVT::i32), |
| 2688 | DAG.getConstant(maskLow, MVT::i32)); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2689 | |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 2690 | SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT, |
| 2691 | Op0, Op0, shufMask); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2692 | |
Scott Michel | 6e1d147 | 2009-03-16 18:47:25 +0000 | [diff] [blame] | 2693 | return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle); |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2694 | } |
| 2695 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2696 | return SDValue(); // Leave the truncate unmolested |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2697 | } |
| 2698 | |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2699 | /*! |
| 2700 | * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic |
| 2701 | * algorithm is to duplicate the sign bit using rotmai to generate at |
| 2702 | * least one byte full of sign bits. Then propagate the "sign-byte" into |
| 2703 | * the leftmost words and the i64/i32 into the rightmost words using shufb. |
| 2704 | * |
| 2705 | * @param Op The sext operand |
| 2706 | * @param DAG The current DAG |
| 2707 | * @return The SDValue with the entire instruction sequence |
| 2708 | */ |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2709 | static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG) |
| 2710 | { |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2711 | DebugLoc dl = Op.getDebugLoc(); |
| 2712 | |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2713 | // Type to extend to |
| 2714 | MVT OpVT = Op.getValueType().getSimpleVT(); |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2715 | |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2716 | // Type to extend from |
| 2717 | SDValue Op0 = Op.getOperand(0); |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2718 | MVT Op0VT = Op0.getValueType().getSimpleVT(); |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2719 | |
Kalle Raiskila | 5106b84 | 2011-01-20 15:49:06 +0000 | [diff] [blame] | 2720 | // extend i8 & i16 via i32 |
| 2721 | if (Op0VT == MVT::i8 || Op0VT == MVT::i16) { |
| 2722 | Op0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, Op0); |
| 2723 | Op0VT = MVT::i32; |
| 2724 | } |
| 2725 | |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2726 | // The type to extend to needs to be a i128 and |
| 2727 | // the type to extend from needs to be i64 or i32. |
| 2728 | assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) && |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2729 | "LowerSIGN_EXTEND: input and/or output operand have wrong size"); |
| 2730 | |
| 2731 | // Create shuffle mask |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2732 | unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7 |
| 2733 | unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11 |
| 2734 | unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15 |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2735 | SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, |
| 2736 | DAG.getConstant(mask1, MVT::i32), |
| 2737 | DAG.getConstant(mask1, MVT::i32), |
| 2738 | DAG.getConstant(mask2, MVT::i32), |
| 2739 | DAG.getConstant(mask3, MVT::i32)); |
| 2740 | |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2741 | // Word wise arithmetic right shift to generate at least one byte |
| 2742 | // that contains sign bits. |
| 2743 | MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32; |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2744 | SDValue sraVal = DAG.getNode(ISD::SRA, |
| 2745 | dl, |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2746 | mvt, |
| 2747 | DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0), |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2748 | DAG.getConstant(31, MVT::i32)); |
| 2749 | |
Kalle Raiskila | 940e796 | 2010-10-18 09:34:19 +0000 | [diff] [blame] | 2750 | // reinterpret as a i128 (SHUFB requires it). This gets lowered away. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2751 | SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS, |
Kalle Raiskila | 940e796 | 2010-10-18 09:34:19 +0000 | [diff] [blame] | 2752 | dl, Op0VT, Op0, |
| 2753 | DAG.getTargetConstant( |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2754 | SPU::GPRCRegClass.getID(), |
Kalle Raiskila | 940e796 | 2010-10-18 09:34:19 +0000 | [diff] [blame] | 2755 | MVT::i32)), 0); |
Scott Michel | 77f452d | 2009-08-25 22:37:34 +0000 | [diff] [blame] | 2756 | // Shuffle bytes - Copy the sign bits into the upper 64 bits |
| 2757 | // and the input value into the lower 64 bits. |
| 2758 | SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt, |
Kalle Raiskila | 940e796 | 2010-10-18 09:34:19 +0000 | [diff] [blame] | 2759 | extended, sraVal, shufMask); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2760 | return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle); |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2761 | } |
| 2762 | |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2763 | //! Custom (target-specific) lowering entry point |
| 2764 | /*! |
| 2765 | This is where LLVM's DAG selection process calls to do target-specific |
| 2766 | lowering of nodes. |
| 2767 | */ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2768 | SDValue |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2769 | SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2770 | { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2771 | unsigned Opc = (unsigned) Op.getOpcode(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2772 | EVT VT = Op.getValueType(); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2773 | |
| 2774 | switch (Opc) { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2775 | default: { |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 2776 | #ifndef NDEBUG |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2777 | errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n"; |
| 2778 | errs() << "Op.getOpcode() = " << Opc << "\n"; |
| 2779 | errs() << "*Op.getNode():\n"; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2780 | Op.getNode()->dump(); |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 2781 | #endif |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2782 | llvm_unreachable(0); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2783 | } |
| 2784 | case ISD::LOAD: |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2785 | case ISD::EXTLOAD: |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2786 | case ISD::SEXTLOAD: |
| 2787 | case ISD::ZEXTLOAD: |
| 2788 | return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl()); |
| 2789 | case ISD::STORE: |
| 2790 | return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl()); |
| 2791 | case ISD::ConstantPool: |
| 2792 | return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl()); |
| 2793 | case ISD::GlobalAddress: |
| 2794 | return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl()); |
| 2795 | case ISD::JumpTable: |
| 2796 | return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl()); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2797 | case ISD::ConstantFP: |
| 2798 | return LowerConstantFP(Op, DAG); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2799 | |
Scott Michel | 02d711b | 2008-12-30 23:28:25 +0000 | [diff] [blame] | 2800 | // i8, i64 math ops: |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 2801 | case ISD::ADD: |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2802 | case ISD::SUB: |
| 2803 | case ISD::ROTR: |
| 2804 | case ISD::ROTL: |
| 2805 | case ISD::SRL: |
| 2806 | case ISD::SHL: |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 2807 | case ISD::SRA: { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2808 | if (VT == MVT::i8) |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2809 | return LowerI8Math(Op, DAG, Opc, *this); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2810 | break; |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 2811 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2812 | |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2813 | case ISD::FP_TO_SINT: |
| 2814 | case ISD::FP_TO_UINT: |
| 2815 | return LowerFP_TO_INT(Op, DAG, *this); |
| 2816 | |
| 2817 | case ISD::SINT_TO_FP: |
| 2818 | case ISD::UINT_TO_FP: |
| 2819 | return LowerINT_TO_FP(Op, DAG, *this); |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2820 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2821 | // Vector-related lowering. |
| 2822 | case ISD::BUILD_VECTOR: |
Scott Michel | c9c8b2a | 2009-01-26 03:31:40 +0000 | [diff] [blame] | 2823 | return LowerBUILD_VECTOR(Op, DAG); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2824 | case ISD::SCALAR_TO_VECTOR: |
| 2825 | return LowerSCALAR_TO_VECTOR(Op, DAG); |
| 2826 | case ISD::VECTOR_SHUFFLE: |
| 2827 | return LowerVECTOR_SHUFFLE(Op, DAG); |
| 2828 | case ISD::EXTRACT_VECTOR_ELT: |
| 2829 | return LowerEXTRACT_VECTOR_ELT(Op, DAG); |
| 2830 | case ISD::INSERT_VECTOR_ELT: |
| 2831 | return LowerINSERT_VECTOR_ELT(Op, DAG); |
| 2832 | |
| 2833 | // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately: |
| 2834 | case ISD::AND: |
| 2835 | case ISD::OR: |
| 2836 | case ISD::XOR: |
| 2837 | return LowerByteImmed(Op, DAG); |
| 2838 | |
| 2839 | // Vector and i8 multiply: |
| 2840 | case ISD::MUL: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2841 | if (VT == MVT::i8) |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2842 | return LowerI8Math(Op, DAG, Opc, *this); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2843 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2844 | case ISD::CTPOP: |
| 2845 | return LowerCTPOP(Op, DAG); |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 2846 | |
| 2847 | case ISD::SELECT_CC: |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2848 | return LowerSELECT_CC(Op, DAG, *this); |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2849 | |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2850 | case ISD::SETCC: |
| 2851 | return LowerSETCC(Op, DAG, *this); |
| 2852 | |
Scott Michel | b30e8f6 | 2008-12-02 19:53:53 +0000 | [diff] [blame] | 2853 | case ISD::TRUNCATE: |
| 2854 | return LowerTRUNCATE(Op, DAG); |
Scott Michel | f1fa4fd | 2009-08-24 22:28:53 +0000 | [diff] [blame] | 2855 | |
| 2856 | case ISD::SIGN_EXTEND: |
| 2857 | return LowerSIGN_EXTEND(Op, DAG); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2858 | } |
| 2859 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2860 | return SDValue(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2861 | } |
| 2862 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 2863 | void SPUTargetLowering::ReplaceNodeResults(SDNode *N, |
| 2864 | SmallVectorImpl<SDValue>&Results, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2865 | SelectionDAG &DAG) const |
Scott Michel | 73ce1c5 | 2008-11-10 23:43:06 +0000 | [diff] [blame] | 2866 | { |
| 2867 | #if 0 |
| 2868 | unsigned Opc = (unsigned) N->getOpcode(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2869 | EVT OpVT = N->getValueType(0); |
Scott Michel | 73ce1c5 | 2008-11-10 23:43:06 +0000 | [diff] [blame] | 2870 | |
| 2871 | switch (Opc) { |
| 2872 | default: { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2873 | errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n"; |
| 2874 | errs() << "Op.getOpcode() = " << Opc << "\n"; |
| 2875 | errs() << "*Op.getNode():\n"; |
Scott Michel | 73ce1c5 | 2008-11-10 23:43:06 +0000 | [diff] [blame] | 2876 | N->dump(); |
| 2877 | abort(); |
| 2878 | /*NOTREACHED*/ |
| 2879 | } |
| 2880 | } |
| 2881 | #endif |
| 2882 | |
| 2883 | /* Otherwise, return unchanged */ |
Scott Michel | 73ce1c5 | 2008-11-10 23:43:06 +0000 | [diff] [blame] | 2884 | } |
| 2885 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2886 | //===----------------------------------------------------------------------===// |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2887 | // Target Optimization Hooks |
| 2888 | //===----------------------------------------------------------------------===// |
| 2889 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2890 | SDValue |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2891 | SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const |
| 2892 | { |
| 2893 | #if 0 |
| 2894 | TargetMachine &TM = getTargetMachine(); |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2895 | #endif |
| 2896 | const SPUSubtarget *ST = SPUTM.getSubtargetImpl(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2897 | SelectionDAG &DAG = DCI.DAG; |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 2898 | SDValue Op0 = N->getOperand(0); // everything has at least one operand |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2899 | EVT NodeVT = N->getValueType(0); // The node's value type |
| 2900 | EVT Op0VT = Op0.getValueType(); // The first operand's result |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 2901 | SDValue Result; // Initially, empty result |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2902 | DebugLoc dl = N->getDebugLoc(); |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 2903 | |
| 2904 | switch (N->getOpcode()) { |
| 2905 | default: break; |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2906 | case ISD::ADD: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2907 | SDValue Op1 = N->getOperand(1); |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2908 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2909 | if (Op0.getOpcode() == SPUISD::IndirectAddr |
| 2910 | || Op1.getOpcode() == SPUISD::IndirectAddr) { |
| 2911 | // Normalize the operands to reduce repeated code |
| 2912 | SDValue IndirectArg = Op0, AddArg = Op1; |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 2913 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2914 | if (Op1.getOpcode() == SPUISD::IndirectAddr) { |
| 2915 | IndirectArg = Op1; |
| 2916 | AddArg = Op0; |
| 2917 | } |
| 2918 | |
| 2919 | if (isa<ConstantSDNode>(AddArg)) { |
| 2920 | ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg); |
| 2921 | SDValue IndOp1 = IndirectArg.getOperand(1); |
| 2922 | |
| 2923 | if (CN0->isNullValue()) { |
| 2924 | // (add (SPUindirect <arg>, <arg>), 0) -> |
| 2925 | // (SPUindirect <arg>, <arg>) |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2926 | |
Scott Michel | 23f2ff7 | 2008-12-04 17:16:59 +0000 | [diff] [blame] | 2927 | #if !defined(NDEBUG) |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2928 | if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2929 | errs() << "\n" |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2930 | << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n" |
| 2931 | << "With: (SPUindirect <arg>, <arg>)\n"; |
| 2932 | } |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 2933 | #endif |
| 2934 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2935 | return IndirectArg; |
| 2936 | } else if (isa<ConstantSDNode>(IndOp1)) { |
| 2937 | // (add (SPUindirect <arg>, <const>), <const>) -> |
| 2938 | // (SPUindirect <arg>, <const + const>) |
| 2939 | ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1); |
| 2940 | int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue(); |
| 2941 | SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT); |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2942 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2943 | #if !defined(NDEBUG) |
| 2944 | if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2945 | errs() << "\n" |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2946 | << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue() |
| 2947 | << "), " << CN0->getSExtValue() << ")\n" |
| 2948 | << "With: (SPUindirect <arg>, " |
| 2949 | << combinedConst << ")\n"; |
| 2950 | } |
| 2951 | #endif |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2952 | |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2953 | return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT, |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2954 | IndirectArg, combinedValue); |
| 2955 | } |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 2956 | } |
| 2957 | } |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2958 | break; |
| 2959 | } |
| 2960 | case ISD::SIGN_EXTEND: |
| 2961 | case ISD::ZERO_EXTEND: |
| 2962 | case ISD::ANY_EXTEND: { |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 2963 | if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2964 | // (any_extend (SPUextract_elt0 <arg>)) -> |
| 2965 | // (SPUextract_elt0 <arg>) |
| 2966 | // Types must match, however... |
Scott Michel | 23f2ff7 | 2008-12-04 17:16:59 +0000 | [diff] [blame] | 2967 | #if !defined(NDEBUG) |
| 2968 | if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2969 | errs() << "\nReplace: "; |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 2970 | N->dump(&DAG); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2971 | errs() << "\nWith: "; |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 2972 | Op0.getNode()->dump(&DAG); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2973 | errs() << "\n"; |
Scott Michel | 23f2ff7 | 2008-12-04 17:16:59 +0000 | [diff] [blame] | 2974 | } |
Scott Michel | 30ee7df | 2008-12-04 03:02:42 +0000 | [diff] [blame] | 2975 | #endif |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2976 | |
| 2977 | return Op0; |
| 2978 | } |
| 2979 | break; |
| 2980 | } |
| 2981 | case SPUISD::IndirectAddr: { |
| 2982 | if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) { |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 2983 | ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1)); |
Dan Gohman | e368b46 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 2984 | if (CN != 0 && CN->isNullValue()) { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2985 | // (SPUindirect (SPUaform <addr>, 0), 0) -> |
| 2986 | // (SPUaform <addr>, 0) |
| 2987 | |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2988 | DEBUG(errs() << "Replace: "); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2989 | DEBUG(N->dump(&DAG)); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2990 | DEBUG(errs() << "\nWith: "); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2991 | DEBUG(Op0.getNode()->dump(&DAG)); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 2992 | DEBUG(errs() << "\n"); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 2993 | |
| 2994 | return Op0; |
| 2995 | } |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 2996 | } else if (Op0.getOpcode() == ISD::ADD) { |
| 2997 | SDValue Op1 = N->getOperand(1); |
| 2998 | if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) { |
| 2999 | // (SPUindirect (add <arg>, <arg>), 0) -> |
| 3000 | // (SPUindirect <arg>, <arg>) |
| 3001 | if (CN1->isNullValue()) { |
| 3002 | |
| 3003 | #if !defined(NDEBUG) |
| 3004 | if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 3005 | errs() << "\n" |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3006 | << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n" |
| 3007 | << "With: (SPUindirect <arg>, <arg>)\n"; |
| 3008 | } |
| 3009 | #endif |
| 3010 | |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 3011 | return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT, |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3012 | Op0.getOperand(0), Op0.getOperand(1)); |
| 3013 | } |
| 3014 | } |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3015 | } |
| 3016 | break; |
| 3017 | } |
Kalle Raiskila | 7ea1ab5 | 2010-11-12 10:14:03 +0000 | [diff] [blame] | 3018 | case SPUISD::SHL_BITS: |
| 3019 | case SPUISD::SHL_BYTES: |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3020 | case SPUISD::ROTBYTES_LEFT: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3021 | SDValue Op1 = N->getOperand(1); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3022 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3023 | // Kill degenerate vector shifts: |
| 3024 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) { |
| 3025 | if (CN->isNullValue()) { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3026 | Result = Op0; |
| 3027 | } |
| 3028 | } |
| 3029 | break; |
| 3030 | } |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3031 | case SPUISD::PREFSLOT2VEC: { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3032 | switch (Op0.getOpcode()) { |
| 3033 | default: |
| 3034 | break; |
| 3035 | case ISD::ANY_EXTEND: |
| 3036 | case ISD::ZERO_EXTEND: |
| 3037 | case ISD::SIGN_EXTEND: { |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 3038 | // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) -> |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3039 | // <arg> |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 3040 | // but only if the SPUprefslot2vec and <arg> types match. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3041 | SDValue Op00 = Op0.getOperand(0); |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 3042 | if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3043 | SDValue Op000 = Op00.getOperand(0); |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 3044 | if (Op000.getValueType() == NodeVT) { |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3045 | Result = Op000; |
| 3046 | } |
| 3047 | } |
| 3048 | break; |
| 3049 | } |
Scott Michel | 104de43 | 2008-11-24 17:11:17 +0000 | [diff] [blame] | 3050 | case SPUISD::VEC2PREFSLOT: { |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 3051 | // (SPUprefslot2vec (SPUvec2prefslot <arg>)) -> |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3052 | // <arg> |
| 3053 | Result = Op0.getOperand(0); |
| 3054 | break; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3055 | } |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3056 | } |
| 3057 | break; |
Scott Michel | 053c1da | 2008-01-29 02:16:57 +0000 | [diff] [blame] | 3058 | } |
| 3059 | } |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 3060 | |
Scott Michel | 58c5818 | 2008-01-17 20:38:41 +0000 | [diff] [blame] | 3061 | // Otherwise, return unchanged. |
Scott Michel | 1a6cdb6 | 2008-12-01 17:56:02 +0000 | [diff] [blame] | 3062 | #ifndef NDEBUG |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3063 | if (Result.getNode()) { |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 3064 | DEBUG(errs() << "\nReplace.SPU: "); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3065 | DEBUG(N->dump(&DAG)); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 3066 | DEBUG(errs() << "\nWith: "); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3067 | DEBUG(Result.getNode()->dump(&DAG)); |
Chris Lattner | 4437ae2 | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 3068 | DEBUG(errs() << "\n"); |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3069 | } |
| 3070 | #endif |
| 3071 | |
| 3072 | return Result; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3073 | } |
| 3074 | |
| 3075 | //===----------------------------------------------------------------------===// |
| 3076 | // Inline Assembly Support |
| 3077 | //===----------------------------------------------------------------------===// |
| 3078 | |
| 3079 | /// getConstraintType - Given a constraint letter, return the type of |
| 3080 | /// constraint it is for this target. |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3081 | SPUTargetLowering::ConstraintType |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3082 | SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const { |
| 3083 | if (ConstraintLetter.size() == 1) { |
| 3084 | switch (ConstraintLetter[0]) { |
| 3085 | default: break; |
| 3086 | case 'b': |
| 3087 | case 'r': |
| 3088 | case 'f': |
| 3089 | case 'v': |
| 3090 | case 'y': |
| 3091 | return C_RegisterClass; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3092 | } |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3093 | } |
| 3094 | return TargetLowering::getConstraintType(ConstraintLetter); |
| 3095 | } |
| 3096 | |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 3097 | /// Examine constraint type and operand type and determine a weight value. |
| 3098 | /// This object must already have been set up with the operand type |
| 3099 | /// and the current alternative constraint selected. |
| 3100 | TargetLowering::ConstraintWeight |
| 3101 | SPUTargetLowering::getSingleConstraintMatchWeight( |
| 3102 | AsmOperandInfo &info, const char *constraint) const { |
| 3103 | ConstraintWeight weight = CW_Invalid; |
| 3104 | Value *CallOperandVal = info.CallOperandVal; |
| 3105 | // If we don't have a value, we can't do a match, |
| 3106 | // but allow it at the lowest weight. |
| 3107 | if (CallOperandVal == NULL) |
| 3108 | return CW_Default; |
| 3109 | // Look at the constraint type. |
| 3110 | switch (*constraint) { |
| 3111 | default: |
| 3112 | weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint); |
Owen Anderson | 95771af | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 3113 | break; |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 3114 | //FIXME: Seems like the supported constraint letters were just copied |
| 3115 | // from PPC, as the following doesn't correspond to the GCC docs. |
| 3116 | // I'm leaving it so until someone adds the corresponding lowering support. |
| 3117 | case 'b': |
| 3118 | case 'r': |
| 3119 | case 'f': |
| 3120 | case 'd': |
| 3121 | case 'v': |
| 3122 | case 'y': |
| 3123 | weight = CW_Register; |
| 3124 | break; |
| 3125 | } |
| 3126 | return weight; |
| 3127 | } |
| 3128 | |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3129 | std::pair<unsigned, const TargetRegisterClass*> |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3130 | SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3131 | EVT VT) const |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3132 | { |
| 3133 | if (Constraint.size() == 1) { |
| 3134 | // GCC RS6000 Constraint Letters |
| 3135 | switch (Constraint[0]) { |
| 3136 | case 'b': // R1-R31 |
| 3137 | case 'r': // R0-R31 |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3138 | if (VT == MVT::i64) |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3139 | return std::make_pair(0U, SPU::R64CRegisterClass); |
| 3140 | return std::make_pair(0U, SPU::R32CRegisterClass); |
| 3141 | case 'f': |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3142 | if (VT == MVT::f32) |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3143 | return std::make_pair(0U, SPU::R32FPRegisterClass); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3144 | else if (VT == MVT::f64) |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3145 | return std::make_pair(0U, SPU::R64FPRegisterClass); |
| 3146 | break; |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3147 | case 'v': |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3148 | return std::make_pair(0U, SPU::GPRCRegisterClass); |
| 3149 | } |
| 3150 | } |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3151 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3152 | return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); |
| 3153 | } |
| 3154 | |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3155 | //! Compute used/known bits for a SPU operand |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3156 | void |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3157 | SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 3158 | const APInt &Mask, |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3159 | APInt &KnownZero, |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 3160 | APInt &KnownOne, |
Scott Michel | 7f9ba9b | 2008-01-30 02:55:46 +0000 | [diff] [blame] | 3161 | const SelectionDAG &DAG, |
| 3162 | unsigned Depth ) const { |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3163 | #if 0 |
Dan Gohman | de551f9 | 2009-04-01 18:45:54 +0000 | [diff] [blame] | 3164 | const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT; |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3165 | |
| 3166 | switch (Op.getOpcode()) { |
| 3167 | default: |
| 3168 | // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); |
| 3169 | break; |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3170 | case CALL: |
| 3171 | case SHUFB: |
Scott Michel | 7a1c9e9 | 2008-11-22 23:50:42 +0000 | [diff] [blame] | 3172 | case SHUFFLE_MASK: |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3173 | case CNTB: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 3174 | case SPUISD::PREFSLOT2VEC: |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3175 | case SPUISD::LDRESULT: |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 3176 | case SPUISD::VEC2PREFSLOT: |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3177 | case SPUISD::SHLQUAD_L_BITS: |
| 3178 | case SPUISD::SHLQUAD_L_BYTES: |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3179 | case SPUISD::VEC_ROTL: |
| 3180 | case SPUISD::VEC_ROTR: |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3181 | case SPUISD::ROTBYTES_LEFT: |
Scott Michel | 8bf61e8 | 2008-06-02 22:18:03 +0000 | [diff] [blame] | 3182 | case SPUISD::SELECT_MASK: |
| 3183 | case SPUISD::SELB: |
Scott Michel | a59d469 | 2008-02-23 18:41:37 +0000 | [diff] [blame] | 3184 | } |
Scott Michel | d1e8d9c | 2009-01-21 04:58:48 +0000 | [diff] [blame] | 3185 | #endif |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3186 | } |
Scott Michel | 02d711b | 2008-12-30 23:28:25 +0000 | [diff] [blame] | 3187 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3188 | unsigned |
| 3189 | SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op, |
| 3190 | unsigned Depth) const { |
| 3191 | switch (Op.getOpcode()) { |
| 3192 | default: |
| 3193 | return 1; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3194 | |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3195 | case ISD::SETCC: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3196 | EVT VT = Op.getValueType(); |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3197 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3198 | if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) { |
| 3199 | VT = MVT::i32; |
Scott Michel | f0569be | 2008-12-27 04:51:36 +0000 | [diff] [blame] | 3200 | } |
| 3201 | return VT.getSizeInBits(); |
| 3202 | } |
| 3203 | } |
| 3204 | } |
Scott Michel | 1df30c4 | 2008-12-29 03:23:36 +0000 | [diff] [blame] | 3205 | |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3206 | // LowerAsmOperandForConstraint |
| 3207 | void |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3208 | SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op, |
Eric Christopher | 100c833 | 2011-06-02 23:16:42 +0000 | [diff] [blame] | 3209 | std::string &Constraint, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3210 | std::vector<SDValue> &Ops, |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3211 | SelectionDAG &DAG) const { |
| 3212 | // Default, for the time being, to the base class handler |
Eric Christopher | 100c833 | 2011-06-02 23:16:42 +0000 | [diff] [blame] | 3213 | TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG); |
Scott Michel | 203b2d6 | 2008-04-30 00:30:08 +0000 | [diff] [blame] | 3214 | } |
| 3215 | |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3216 | /// isLegalAddressImmediate - Return true if the integer value can be used |
| 3217 | /// as the offset of the target addressing mode. |
Gabor Greif | 93c53e5 | 2008-08-31 15:37:04 +0000 | [diff] [blame] | 3218 | bool SPUTargetLowering::isLegalAddressImmediate(int64_t V, |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame^] | 3219 | Type *Ty) const { |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3220 | // SPU's addresses are 256K: |
| 3221 | return (V > -(1 << 18) && V < (1 << 18) - 1); |
| 3222 | } |
| 3223 | |
| 3224 | bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const { |
Scott Michel | 5af8f0e | 2008-07-16 17:17:29 +0000 | [diff] [blame] | 3225 | return false; |
Scott Michel | 266bc8f | 2007-12-04 22:23:35 +0000 | [diff] [blame] | 3226 | } |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 3227 | |
| 3228 | bool |
| 3229 | SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const { |
| 3230 | // The SPU target isn't yet aware of offsets. |
| 3231 | return false; |
| 3232 | } |
Kalle Raiskila | 8a52fa6 | 2010-10-07 16:24:35 +0000 | [diff] [blame] | 3233 | |
| 3234 | // can we compare to Imm without writing it into a register? |
| 3235 | bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const { |
| 3236 | //ceqi, cgti, etc. all take s10 operand |
| 3237 | return isInt<10>(Imm); |
| 3238 | } |
| 3239 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3240 | bool |
| 3241 | SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM, |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame^] | 3242 | Type * ) const{ |
Kalle Raiskila | 8a52fa6 | 2010-10-07 16:24:35 +0000 | [diff] [blame] | 3243 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3244 | // A-form: 18bit absolute address. |
Kalle Raiskila | 8a52fa6 | 2010-10-07 16:24:35 +0000 | [diff] [blame] | 3245 | if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0) |
| 3246 | return true; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3247 | |
Kalle Raiskila | 8a52fa6 | 2010-10-07 16:24:35 +0000 | [diff] [blame] | 3248 | // D-form: reg + 14bit offset |
| 3249 | if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs)) |
| 3250 | return true; |
| 3251 | |
| 3252 | // X-form: reg+reg |
| 3253 | if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0) |
| 3254 | return true; |
| 3255 | |
| 3256 | return false; |
| 3257 | } |