blob: dcd1fe2fcc738395a9ebf71c9d7828665da75f8b [file] [log] [blame]
Duraid Madinaf2db9b82005-10-28 17:46:35 +00001//===---- IA64ISelDAGToDAG.cpp - IA64 pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Duraid Madinaf2db9b82005-10-28 17:46:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for IA64,
11// converting a legalized dag to an IA64 dag.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "ia64-codegen"
Duraid Madinaf2db9b82005-10-28 17:46:35 +000016#include "IA64.h"
17#include "IA64TargetMachine.h"
18#include "IA64ISelLowering.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineFunction.h"
Duraid Madinaf2db9b82005-10-28 17:46:35 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/SelectionDAGISel.h"
23#include "llvm/Target/TargetOptions.h"
Duraid Madinaf2db9b82005-10-28 17:46:35 +000024#include "llvm/Constants.h"
25#include "llvm/GlobalValue.h"
Chris Lattner420736d2006-03-25 06:47:10 +000026#include "llvm/Intrinsics.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000027#include "llvm/Support/Compiler.h"
Duraid Madinaf2db9b82005-10-28 17:46:35 +000028#include "llvm/Support/Debug.h"
29#include "llvm/Support/MathExtras.h"
Evan Cheng2ef88a02006-08-07 22:28:20 +000030#include <queue>
Evan Chengba2f0a92006-02-05 06:46:41 +000031#include <set>
Duraid Madinaf2db9b82005-10-28 17:46:35 +000032using namespace llvm;
33
34namespace {
Duraid Madinaf2db9b82005-10-28 17:46:35 +000035 //===--------------------------------------------------------------------===//
36 /// IA64DAGToDAGISel - IA64 specific code to select IA64 machine
37 /// instructions for SelectionDAG operations.
38 ///
39 class IA64DAGToDAGISel : public SelectionDAGISel {
40 IA64TargetLowering IA64Lowering;
41 unsigned GlobalBaseReg;
42 public:
Evan Chengc4c62572006-03-13 23:20:37 +000043 IA64DAGToDAGISel(IA64TargetMachine &TM)
44 : SelectionDAGISel(IA64Lowering), IA64Lowering(*TM.getTargetLowering()) {}
Duraid Madinaf2db9b82005-10-28 17:46:35 +000045
46 virtual bool runOnFunction(Function &Fn) {
47 // Make sure we re-emit a set of the global base reg if necessary
48 GlobalBaseReg = 0;
49 return SelectionDAGISel::runOnFunction(Fn);
50 }
51
52 /// getI64Imm - Return a target constant with the specified value, of type
53 /// i64.
54 inline SDOperand getI64Imm(uint64_t Imm) {
55 return CurDAG->getTargetConstant(Imm, MVT::i64);
56 }
57
58 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
59 /// base register. Return the virtual register that holds this value.
60 // SDOperand getGlobalBaseReg(); TODO: hmm
61
62 // Select - Convert the specified operand from a target-independent to a
63 // target-specific node if it hasn't already been changed.
Evan Cheng9ade2182006-08-26 05:34:46 +000064 SDNode *Select(SDOperand N);
Duraid Madinaf2db9b82005-10-28 17:46:35 +000065
66 SDNode *SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
67 unsigned OCHi, unsigned OCLo,
68 bool IsArithmetic = false,
69 bool Negate = false);
70 SDNode *SelectBitfieldInsert(SDNode *N);
71
72 /// SelectCC - Select a comparison of the specified values with the
73 /// specified condition code, returning the CR# of the expression.
74 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
75
76 /// SelectAddr - Given the specified address, return the two operands for a
77 /// load/store instruction, and return true if it should be an indexed [r+r]
78 /// operation.
79 bool SelectAddr(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
80
Evan Chengdb8d56b2008-06-30 20:45:06 +000081 /// InstructionSelect - This callback is invoked by
Duraid Madinaf2db9b82005-10-28 17:46:35 +000082 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Evan Chengdb8d56b2008-06-30 20:45:06 +000083 virtual void InstructionSelect(SelectionDAG &DAG);
Duraid Madinaf2db9b82005-10-28 17:46:35 +000084
85 virtual const char *getPassName() const {
86 return "IA64 (Itanium) DAG->DAG Instruction Selector";
87 }
88
89// Include the pieces autogenerated from the target description.
90#include "IA64GenDAGISel.inc"
91
92private:
Evan Cheng9ade2182006-08-26 05:34:46 +000093 SDNode *SelectDIV(SDOperand Op);
Duraid Madinaf2db9b82005-10-28 17:46:35 +000094 };
95}
96
Evan Chengdb8d56b2008-06-30 20:45:06 +000097/// InstructionSelect - This callback is invoked by
Duraid Madinaf2db9b82005-10-28 17:46:35 +000098/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Evan Chengdb8d56b2008-06-30 20:45:06 +000099void IA64DAGToDAGISel::InstructionSelect(SelectionDAG &DAG) {
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000100 DEBUG(BB->dump());
Evan Cheng33e9ad92006-07-27 06:40:15 +0000101
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000102 // Select target instructions for the DAG.
Evan Chengba2f0a92006-02-05 06:46:41 +0000103 DAG.setRoot(SelectRoot(DAG.getRoot()));
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000104 DAG.RemoveDeadNodes();
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000105}
106
Evan Cheng9ade2182006-08-26 05:34:46 +0000107SDNode *IA64DAGToDAGISel::SelectDIV(SDOperand Op) {
Duraid Madinab6f023a2005-11-21 14:14:54 +0000108 SDNode *N = Op.Val;
Evan Cheng6da2f322006-08-26 01:07:58 +0000109 SDOperand Chain = N->getOperand(0);
110 SDOperand Tmp1 = N->getOperand(0);
111 SDOperand Tmp2 = N->getOperand(1);
112 AddToISelQueue(Chain);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000113
Evan Cheng6da2f322006-08-26 01:07:58 +0000114 AddToISelQueue(Tmp1);
115 AddToISelQueue(Tmp2);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000116
117 bool isFP=false;
118
Duncan Sands83ec4b62008-06-06 12:08:01 +0000119 if(Tmp1.getValueType().isFloatingPoint())
Duraid Madinab6f023a2005-11-21 14:14:54 +0000120 isFP=true;
121
122 bool isModulus=false; // is it a division or a modulus?
123 bool isSigned=false;
124
125 switch(N->getOpcode()) {
126 case ISD::FDIV:
127 case ISD::SDIV: isModulus=false; isSigned=true; break;
128 case ISD::UDIV: isModulus=false; isSigned=false; break;
129 case ISD::FREM:
130 case ISD::SREM: isModulus=true; isSigned=true; break;
131 case ISD::UREM: isModulus=true; isSigned=false; break;
132 }
133
134 // TODO: check for integer divides by powers of 2 (or other simple patterns?)
135
136 SDOperand TmpPR, TmpPR2;
137 SDOperand TmpF1, TmpF2, TmpF3, TmpF4, TmpF5, TmpF6, TmpF7, TmpF8;
138 SDOperand TmpF9, TmpF10,TmpF11,TmpF12,TmpF13,TmpF14,TmpF15;
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000139 SDNode *Result;
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000140
141 // we'll need copies of F0 and F1
142 SDOperand F0 = CurDAG->getRegister(IA64::F0, MVT::f64);
143 SDOperand F1 = CurDAG->getRegister(IA64::F1, MVT::f64);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000144
145 // OK, emit some code:
146
147 if(!isFP) {
148 // first, load the inputs into FP regs.
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000149 TmpF1 =
150 SDOperand(CurDAG->getTargetNode(IA64::SETFSIG, MVT::f64, Tmp1), 0);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000151 Chain = TmpF1.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000152 TmpF2 =
153 SDOperand(CurDAG->getTargetNode(IA64::SETFSIG, MVT::f64, Tmp2), 0);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000154 Chain = TmpF2.getValue(1);
155
156 // next, convert the inputs to FP
157 if(isSigned) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000158 TmpF3 =
159 SDOperand(CurDAG->getTargetNode(IA64::FCVTXF, MVT::f64, TmpF1), 0);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000160 Chain = TmpF3.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000161 TmpF4 =
162 SDOperand(CurDAG->getTargetNode(IA64::FCVTXF, MVT::f64, TmpF2), 0);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000163 Chain = TmpF4.getValue(1);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000164 } else { // is unsigned
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000165 TmpF3 =
166 SDOperand(CurDAG->getTargetNode(IA64::FCVTXUFS1, MVT::f64, TmpF1), 0);
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000167 Chain = TmpF3.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000168 TmpF4 =
169 SDOperand(CurDAG->getTargetNode(IA64::FCVTXUFS1, MVT::f64, TmpF2), 0);
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000170 Chain = TmpF4.getValue(1);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000171 }
172
173 } else { // this is an FP divide/remainder, so we 'leak' some temp
174 // regs and assign TmpF3=Tmp1, TmpF4=Tmp2
175 TmpF3=Tmp1;
176 TmpF4=Tmp2;
177 }
178
179 // we start by computing an approximate reciprocal (good to 9 bits?)
180 // note, this instruction writes _both_ TmpF5 (answer) and TmpPR (predicate)
Duraid Madina0c81dc82006-01-16 06:33:38 +0000181 if(isFP)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000182 TmpF5 = SDOperand(CurDAG->getTargetNode(IA64::FRCPAS0, MVT::f64, MVT::i1,
183 TmpF3, TmpF4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000184 else
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000185 TmpF5 = SDOperand(CurDAG->getTargetNode(IA64::FRCPAS1, MVT::f64, MVT::i1,
186 TmpF3, TmpF4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000187
Duraid Madinab6f023a2005-11-21 14:14:54 +0000188 TmpPR = TmpF5.getValue(1);
189 Chain = TmpF5.getValue(2);
190
Duraid Madina0c81dc82006-01-16 06:33:38 +0000191 SDOperand minusB;
192 if(isModulus) { // for remainders, it'll be handy to have
193 // copies of -input_b
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000194 minusB = SDOperand(CurDAG->getTargetNode(IA64::SUB, MVT::i64,
195 CurDAG->getRegister(IA64::r0, MVT::i64), Tmp2), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000196 Chain = minusB.getValue(1);
197 }
198
199 SDOperand TmpE0, TmpY1, TmpE1, TmpY2;
Evan Cheng0b828e02006-08-27 08:14:06 +0000200
201 SDOperand OpsE0[] = { TmpF4, TmpF5, F1, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000202 TmpE0 = SDOperand(CurDAG->getTargetNode(IA64::CFNMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000203 OpsE0, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000204 Chain = TmpE0.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000205 SDOperand OpsY1[] = { TmpF5, TmpE0, TmpF5, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000206 TmpY1 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000207 OpsY1, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000208 Chain = TmpY1.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000209 SDOperand OpsE1[] = { TmpE0, TmpE0, F0, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000210 TmpE1 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000211 OpsE1, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000212 Chain = TmpE1.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000213 SDOperand OpsY2[] = { TmpY1, TmpE1, TmpY1, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000214 TmpY2 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000215 OpsY2, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000216 Chain = TmpY2.getValue(1);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000217
Duraid Madina0c81dc82006-01-16 06:33:38 +0000218 if(isFP) { // if this is an FP divide, we finish up here and exit early
219 if(isModulus)
220 assert(0 && "Sorry, try another FORTRAN compiler.");
221
222 SDOperand TmpE2, TmpY3, TmpQ0, TmpR0;
Evan Cheng0b828e02006-08-27 08:14:06 +0000223
224 SDOperand OpsE2[] = { TmpE1, TmpE1, F0, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000225 TmpE2 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000226 OpsE2, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000227 Chain = TmpE2.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000228 SDOperand OpsY3[] = { TmpY2, TmpE2, TmpY2, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000229 TmpY3 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000230 OpsY3, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000231 Chain = TmpY3.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000232 SDOperand OpsQ0[] = { Tmp1, TmpY3, F0, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000233 TmpQ0 =
234 SDOperand(CurDAG->getTargetNode(IA64::CFMADS1, MVT::f64, // double prec!
Evan Cheng0b828e02006-08-27 08:14:06 +0000235 OpsQ0, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000236 Chain = TmpQ0.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000237 SDOperand OpsR0[] = { Tmp2, TmpQ0, Tmp1, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000238 TmpR0 =
239 SDOperand(CurDAG->getTargetNode(IA64::CFNMADS1, MVT::f64, // double prec!
Evan Cheng0b828e02006-08-27 08:14:06 +0000240 OpsR0, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000241 Chain = TmpR0.getValue(1);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000242
Duraid Madina0c81dc82006-01-16 06:33:38 +0000243// we want Result to have the same target register as the frcpa, so
244// we two-address hack it. See the comment "for this to work..." on
245// page 48 of Intel application note #245415
Evan Cheng0b828e02006-08-27 08:14:06 +0000246 SDOperand Ops[] = { TmpF5, TmpY3, TmpR0, TmpQ0, TmpPR };
Duraid Madina0c81dc82006-01-16 06:33:38 +0000247 Result = CurDAG->getTargetNode(IA64::TCFMADS0, MVT::f64, // d.p. s0 rndg!
Evan Cheng0b828e02006-08-27 08:14:06 +0000248 Ops, 5);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000249 Chain = SDOperand(Result, 1);
Evan Cheng9ade2182006-08-26 05:34:46 +0000250 return Result; // XXX: early exit!
Duraid Madina0c81dc82006-01-16 06:33:38 +0000251 } else { // this is *not* an FP divide, so there's a bit left to do:
252
253 SDOperand TmpQ2, TmpR2, TmpQ3, TmpQ;
Evan Cheng0b828e02006-08-27 08:14:06 +0000254
255 SDOperand OpsQ2[] = { TmpF3, TmpY2, F0, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000256 TmpQ2 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000257 OpsQ2, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000258 Chain = TmpQ2.getValue(1);
Evan Cheng0b828e02006-08-27 08:14:06 +0000259 SDOperand OpsR2[] = { TmpF4, TmpQ2, TmpF3, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000260 TmpR2 = SDOperand(CurDAG->getTargetNode(IA64::CFNMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000261 OpsR2, 4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000262 Chain = TmpR2.getValue(1);
Duraid Madinaae6dcdd2006-01-17 01:19:49 +0000263
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000264// we want TmpQ3 to have the same target register as the frcpa? maybe we
265// should two-address hack it. See the comment "for this to work..." on page
266// 48 of Intel application note #245415
Evan Cheng0b828e02006-08-27 08:14:06 +0000267 SDOperand OpsQ3[] = { TmpF5, TmpR2, TmpY2, TmpQ2, TmpPR };
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000268 TmpQ3 = SDOperand(CurDAG->getTargetNode(IA64::TCFMAS1, MVT::f64,
Evan Cheng0b828e02006-08-27 08:14:06 +0000269 OpsQ3, 5), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000270 Chain = TmpQ3.getValue(1);
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000271
Duraid Madinaae6dcdd2006-01-17 01:19:49 +0000272 // STORY: without these two-address instructions (TCFMAS1 and TCFMADS0)
273 // the FPSWA won't be able to help out in the case of large/tiny
274 // arguments. Other fun bugs may also appear, e.g. 0/x = x, not 0.
275
Duraid Madina0c81dc82006-01-16 06:33:38 +0000276 if(isSigned)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000277 TmpQ = SDOperand(CurDAG->getTargetNode(IA64::FCVTFXTRUNCS1,
278 MVT::f64, TmpQ3), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000279 else
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000280 TmpQ = SDOperand(CurDAG->getTargetNode(IA64::FCVTFXUTRUNCS1,
281 MVT::f64, TmpQ3), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000282
283 Chain = TmpQ.getValue(1);
284
285 if(isModulus) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000286 SDOperand FPminusB =
287 SDOperand(CurDAG->getTargetNode(IA64::SETFSIG, MVT::f64, minusB), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000288 Chain = FPminusB.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000289 SDOperand Remainder =
290 SDOperand(CurDAG->getTargetNode(IA64::XMAL, MVT::f64,
291 TmpQ, FPminusB, TmpF1), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000292 Chain = Remainder.getValue(1);
293 Result = CurDAG->getTargetNode(IA64::GETFSIG, MVT::i64, Remainder);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000294 Chain = SDOperand(Result, 1);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000295 } else { // just an integer divide
296 Result = CurDAG->getTargetNode(IA64::GETFSIG, MVT::i64, TmpQ);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000297 Chain = SDOperand(Result, 1);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000298 }
299
Evan Cheng9ade2182006-08-26 05:34:46 +0000300 return Result;
Duraid Madina0c81dc82006-01-16 06:33:38 +0000301 } // wasn't an FP divide
Duraid Madinab6f023a2005-11-21 14:14:54 +0000302}
303
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000304// Select - Convert the specified operand from a target-independent to a
305// target-specific node if it hasn't already been changed.
Evan Cheng9ade2182006-08-26 05:34:46 +0000306SDNode *IA64DAGToDAGISel::Select(SDOperand Op) {
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000307 SDNode *N = Op.Val;
308 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
Evan Cheng9ade2182006-08-26 05:34:46 +0000309 N->getOpcode() < IA64ISD::FIRST_NUMBER)
Evan Cheng64a752f2006-08-11 09:08:15 +0000310 return NULL; // Already selected.
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000311
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000312 switch (N->getOpcode()) {
313 default: break;
314
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000315 case IA64ISD::BRCALL: { // XXX: this is also a hack!
Evan Cheng6da2f322006-08-26 01:07:58 +0000316 SDOperand Chain = N->getOperand(0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000317 SDOperand InFlag; // Null incoming flag value.
318
Evan Cheng6da2f322006-08-26 01:07:58 +0000319 AddToISelQueue(Chain);
320 if(N->getNumOperands()==3) { // we have an incoming chain, callee and flag
321 InFlag = N->getOperand(2);
322 AddToISelQueue(InFlag);
323 }
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000324
325 unsigned CallOpcode;
326 SDOperand CallOperand;
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000327
328 // if we can call directly, do so
329 if (GlobalAddressSDNode *GASD =
330 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
331 CallOpcode = IA64::BRCALL_IPREL_GA;
332 CallOperand = CurDAG->getTargetGlobalAddress(GASD->getGlobal(), MVT::i64);
Reid Spencer3ed469c2006-11-02 20:25:50 +0000333 } else if (isa<ExternalSymbolSDNode>(N->getOperand(1))) {
334 // FIXME: we currently NEED this case for correctness, to avoid
335 // "non-pic code with imm reloc.n against dynamic symbol" errors
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000336 CallOpcode = IA64::BRCALL_IPREL_ES;
337 CallOperand = N->getOperand(1);
338 } else {
339 // otherwise we need to load the function descriptor,
340 // load the branch target (function)'s entry point and GP,
341 // branch (call) then restore the GP
Evan Cheng6da2f322006-08-26 01:07:58 +0000342 SDOperand FnDescriptor = N->getOperand(1);
343 AddToISelQueue(FnDescriptor);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000344
345 // load the branch target's entry point [mem] and
346 // GP value [mem+8]
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000347 SDOperand targetEntryPoint=
Chris Lattnerb0349bf2008-05-28 04:06:52 +0000348 SDOperand(CurDAG->getTargetNode(IA64::LD8, MVT::i64, MVT::Other,
Chris Lattnere5ab3352008-05-28 04:25:57 +0000349 FnDescriptor, CurDAG->getEntryNode()), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000350 Chain = targetEntryPoint.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000351 SDOperand targetGPAddr=
352 SDOperand(CurDAG->getTargetNode(IA64::ADDS, MVT::i64,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000353 FnDescriptor,
354 CurDAG->getConstant(8, MVT::i64)), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000355 Chain = targetGPAddr.getValue(1);
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000356 SDOperand targetGP =
Chris Lattnerb0349bf2008-05-28 04:06:52 +0000357 SDOperand(CurDAG->getTargetNode(IA64::LD8, MVT::i64,MVT::Other,
Chris Lattnere5ab3352008-05-28 04:25:57 +0000358 targetGPAddr, CurDAG->getEntryNode()), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000359 Chain = targetGP.getValue(1);
360
361 Chain = CurDAG->getCopyToReg(Chain, IA64::r1, targetGP, InFlag);
362 InFlag = Chain.getValue(1);
363 Chain = CurDAG->getCopyToReg(Chain, IA64::B6, targetEntryPoint, InFlag); // FLAG these?
364 InFlag = Chain.getValue(1);
365
366 CallOperand = CurDAG->getRegister(IA64::B6, MVT::i64);
367 CallOpcode = IA64::BRCALL_INDIRECT;
368 }
369
370 // Finally, once everything is setup, emit the call itself
371 if(InFlag.Val)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000372 Chain = SDOperand(CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
373 CallOperand, InFlag), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000374 else // there might be no arguments
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000375 Chain = SDOperand(CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
376 CallOperand, Chain), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000377 InFlag = Chain.getValue(1);
378
379 std::vector<SDOperand> CallResults;
380
381 CallResults.push_back(Chain);
382 CallResults.push_back(InFlag);
383
384 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
Evan Cheng2ef88a02006-08-07 22:28:20 +0000385 ReplaceUses(Op.getValue(i), CallResults[i]);
Evan Cheng64a752f2006-08-11 09:08:15 +0000386 return NULL;
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000387 }
Duraid Madinaa36153a2005-12-22 03:58:17 +0000388
Duraid Madina8617f3c2005-12-22 07:14:45 +0000389 case IA64ISD::GETFD: {
Evan Cheng6da2f322006-08-26 01:07:58 +0000390 SDOperand Input = N->getOperand(0);
391 AddToISelQueue(Input);
Evan Cheng9ade2182006-08-26 05:34:46 +0000392 return CurDAG->getTargetNode(IA64::GETFD, MVT::i64, Input);
Duraid Madina8617f3c2005-12-22 07:14:45 +0000393 }
394
Duraid Madinab6f023a2005-11-21 14:14:54 +0000395 case ISD::FDIV:
396 case ISD::SDIV:
397 case ISD::UDIV:
398 case ISD::SREM:
Evan Cheng34167212006-02-09 00:37:58 +0000399 case ISD::UREM:
Evan Cheng9ade2182006-08-26 05:34:46 +0000400 return SelectDIV(Op);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000401
Chris Lattnera54aa942006-01-29 06:26:08 +0000402 case ISD::TargetConstantFP: {
Duraid Madina056728f2005-11-02 07:32:59 +0000403 SDOperand Chain = CurDAG->getEntryNode(); // this is a constant, so..
404
Chris Lattnerbacf9f42006-10-24 17:09:43 +0000405 SDOperand V;
Dale Johannesenee847682007-08-31 17:03:33 +0000406 ConstantFPSDNode* N2 = cast<ConstantFPSDNode>(N);
407 if (N2->getValueAPF().isPosZero()) {
Chris Lattnerbacf9f42006-10-24 17:09:43 +0000408 V = CurDAG->getCopyFromReg(Chain, IA64::F0, MVT::f64);
Dale Johannesenee847682007-08-31 17:03:33 +0000409 } else if (N2->isExactlyValue(N2->getValueType(0) == MVT::f32 ?
410 APFloat(+1.0f) : APFloat(+1.0))) {
Chris Lattnerbacf9f42006-10-24 17:09:43 +0000411 V = CurDAG->getCopyFromReg(Chain, IA64::F1, MVT::f64);
Evan Cheng34167212006-02-09 00:37:58 +0000412 } else
Duraid Madina93856802005-11-02 02:35:04 +0000413 assert(0 && "Unexpected FP constant!");
Chris Lattnerbacf9f42006-10-24 17:09:43 +0000414
415 ReplaceUses(SDOperand(N, 0), V);
416 return 0;
Duraid Madina93856802005-11-02 02:35:04 +0000417 }
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000418
419 case ISD::FrameIndex: { // TODO: reduce creepyness
420 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Evan Cheng23329f52006-08-16 07:30:09 +0000421 if (N->hasOneUse())
422 return CurDAG->SelectNodeTo(N, IA64::MOV, MVT::i64,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000423 CurDAG->getTargetFrameIndex(FI, MVT::i64));
Evan Cheng23329f52006-08-16 07:30:09 +0000424 else
Evan Cheng95514ba2006-08-26 08:00:10 +0000425 return CurDAG->getTargetNode(IA64::MOV, MVT::i64,
426 CurDAG->getTargetFrameIndex(FI, MVT::i64));
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000427 }
428
Duraid Madina2e0348e2006-01-15 09:45:23 +0000429 case ISD::ConstantPool: { // TODO: nuke the constant pool
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000430 // (ia64 doesn't need one)
Evan Chengb8973bd2006-01-31 22:23:14 +0000431 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(N);
Evan Chengc356a572006-09-12 21:04:05 +0000432 Constant *C = CP->getConstVal();
Evan Chengb8973bd2006-01-31 22:23:14 +0000433 SDOperand CPI = CurDAG->getTargetConstantPool(C, MVT::i64,
434 CP->getAlignment());
Evan Cheng9ade2182006-08-26 05:34:46 +0000435 return CurDAG->getTargetNode(IA64::ADDL_GA, MVT::i64, // ?
436 CurDAG->getRegister(IA64::r1, MVT::i64), CPI);
Duraid Madina25d0a882005-10-29 16:08:30 +0000437 }
438
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000439 case ISD::GlobalAddress: {
440 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
441 SDOperand GA = CurDAG->getTargetGlobalAddress(GV, MVT::i64);
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000442 SDOperand Tmp =
443 SDOperand(CurDAG->getTargetNode(IA64::ADDL_GA, MVT::i64,
444 CurDAG->getRegister(IA64::r1,
445 MVT::i64), GA), 0);
Chris Lattnere5ab3352008-05-28 04:25:57 +0000446 return CurDAG->getTargetNode(IA64::LD8, MVT::i64, MVT::Other, Tmp);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000447 }
Duraid Madinaa36153a2005-12-22 03:58:17 +0000448
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000449/* XXX
450 case ISD::ExternalSymbol: {
451 SDOperand EA = CurDAG->getTargetExternalSymbol(
452 cast<ExternalSymbolSDNode>(N)->getSymbol(),
453 MVT::i64);
454 SDOperand Tmp = CurDAG->getTargetNode(IA64::ADDL_EA, MVT::i64,
455 CurDAG->getRegister(IA64::r1,
456 MVT::i64),
457 EA);
458 return CurDAG->getTargetNode(IA64::LD8, MVT::i64, Tmp);
459 }
Duraid Madinaa36153a2005-12-22 03:58:17 +0000460*/
461
Evan Cheng466685d2006-10-09 20:57:25 +0000462 case ISD::LOAD: { // FIXME: load -1, not 1, for bools?
463 LoadSDNode *LD = cast<LoadSDNode>(N);
464 SDOperand Chain = LD->getChain();
465 SDOperand Address = LD->getBasePtr();
Evan Cheng6da2f322006-08-26 01:07:58 +0000466 AddToISelQueue(Chain);
467 AddToISelQueue(Address);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000468
Duncan Sands83ec4b62008-06-06 12:08:01 +0000469 MVT TypeBeingLoaded = LD->getMemoryVT();
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000470 unsigned Opc;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000471 switch (TypeBeingLoaded.getSimpleVT()) {
Jim Laskey16d42c62006-07-11 18:25:13 +0000472 default:
473#ifndef NDEBUG
Dan Gohmanb5bec2b2007-06-19 14:13:56 +0000474 N->dump(CurDAG);
Jim Laskey16d42c62006-07-11 18:25:13 +0000475#endif
476 assert(0 && "Cannot load this type!");
Duraid Madina9f729062005-11-04 09:59:06 +0000477 case MVT::i1: { // this is a bool
478 Opc = IA64::LD1; // first we load a byte, then compare for != 0
Evan Cheng34167212006-02-09 00:37:58 +0000479 if(N->getValueType(0) == MVT::i1) { // XXX: early exit!
Evan Cheng23329f52006-08-16 07:30:09 +0000480 return CurDAG->SelectNodeTo(N, IA64::CMPNE, MVT::i1, MVT::Other,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000481 SDOperand(CurDAG->getTargetNode(Opc, MVT::i64, Address), 0),
Evan Cheng23329f52006-08-16 07:30:09 +0000482 CurDAG->getRegister(IA64::r0, MVT::i64),
Evan Cheng95514ba2006-08-26 08:00:10 +0000483 Chain);
Evan Cheng34167212006-02-09 00:37:58 +0000484 }
Duraid Madinaa36153a2005-12-22 03:58:17 +0000485 /* otherwise, we want to load a bool into something bigger: LD1
486 will do that for us, so we just fall through */
Chris Lattnerb19b8992005-11-30 23:02:08 +0000487 }
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000488 case MVT::i8: Opc = IA64::LD1; break;
489 case MVT::i16: Opc = IA64::LD2; break;
490 case MVT::i32: Opc = IA64::LD4; break;
491 case MVT::i64: Opc = IA64::LD8; break;
492
493 case MVT::f32: Opc = IA64::LDF4; break;
494 case MVT::f64: Opc = IA64::LDF8; break;
495 }
496
Chris Lattnerb19b8992005-11-30 23:02:08 +0000497 // TODO: comment this
Evan Cheng23329f52006-08-16 07:30:09 +0000498 return CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), MVT::Other,
Evan Cheng95514ba2006-08-26 08:00:10 +0000499 Address, Chain);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000500 }
501
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000502 case ISD::STORE: {
Evan Cheng8b2794a2006-10-13 21:14:26 +0000503 StoreSDNode *ST = cast<StoreSDNode>(N);
504 SDOperand Address = ST->getBasePtr();
505 SDOperand Chain = ST->getChain();
Evan Cheng6da2f322006-08-26 01:07:58 +0000506 AddToISelQueue(Address);
507 AddToISelQueue(Chain);
Duraid Madinad525df32005-11-07 03:11:02 +0000508
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000509 unsigned Opc;
Evan Cheng8b2794a2006-10-13 21:14:26 +0000510 if (ISD::isNON_TRUNCStore(N)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000511 switch (N->getOperand(1).getValueType().getSimpleVT()) {
Duraid Madinad525df32005-11-07 03:11:02 +0000512 default: assert(0 && "unknown type in store");
513 case MVT::i1: { // this is a bool
514 Opc = IA64::ST1; // we store either 0 or 1 as a byte
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000515 // first load zero!
516 SDOperand Initial = CurDAG->getCopyFromReg(Chain, IA64::r0, MVT::i64);
517 Chain = Initial.getValue(1);
518 // then load 1 into the same reg iff the predicate to store is 1
Evan Cheng8b2794a2006-10-13 21:14:26 +0000519 SDOperand Tmp = ST->getValue();
Evan Cheng6da2f322006-08-26 01:07:58 +0000520 AddToISelQueue(Tmp);
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000521 Tmp =
522 SDOperand(CurDAG->getTargetNode(IA64::TPCADDS, MVT::i64, Initial,
523 CurDAG->getTargetConstant(1, MVT::i64),
524 Tmp), 0);
Evan Cheng95514ba2006-08-26 08:00:10 +0000525 return CurDAG->SelectNodeTo(N, Opc, MVT::Other, Address, Tmp, Chain);
Chris Lattnerb19b8992005-11-30 23:02:08 +0000526 }
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000527 case MVT::i64: Opc = IA64::ST8; break;
528 case MVT::f64: Opc = IA64::STF8; break;
Duraid Madinad525df32005-11-07 03:11:02 +0000529 }
Evan Cheng8b2794a2006-10-13 21:14:26 +0000530 } else { // Truncating store
Duncan Sands83ec4b62008-06-06 12:08:01 +0000531 switch(ST->getMemoryVT().getSimpleVT()) {
Duraid Madinad525df32005-11-07 03:11:02 +0000532 default: assert(0 && "unknown type in truncstore");
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000533 case MVT::i8: Opc = IA64::ST1; break;
534 case MVT::i16: Opc = IA64::ST2; break;
535 case MVT::i32: Opc = IA64::ST4; break;
536 case MVT::f32: Opc = IA64::STF4; break;
537 }
538 }
539
Evan Cheng6da2f322006-08-26 01:07:58 +0000540 SDOperand N1 = N->getOperand(1);
541 SDOperand N2 = N->getOperand(2);
542 AddToISelQueue(N1);
543 AddToISelQueue(N2);
Evan Cheng95514ba2006-08-26 08:00:10 +0000544 return CurDAG->SelectNodeTo(N, Opc, MVT::Other, N2, N1, Chain);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000545 }
546
547 case ISD::BRCOND: {
Evan Cheng6da2f322006-08-26 01:07:58 +0000548 SDOperand Chain = N->getOperand(0);
549 SDOperand CC = N->getOperand(1);
550 AddToISelQueue(Chain);
551 AddToISelQueue(CC);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000552 MachineBasicBlock *Dest =
553 cast<BasicBlockSDNode>(N->getOperand(2))->getBasicBlock();
554 //FIXME - we do NOT need long branches all the time
Evan Cheng23329f52006-08-16 07:30:09 +0000555 return CurDAG->SelectNodeTo(N, IA64::BRLCOND_NOTCALL, MVT::Other, CC,
Evan Cheng95514ba2006-08-26 08:00:10 +0000556 CurDAG->getBasicBlock(Dest), Chain);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000557 }
558
559 case ISD::CALLSEQ_START:
560 case ISD::CALLSEQ_END: {
561 int64_t Amt = cast<ConstantSDNode>(N->getOperand(1))->getValue();
562 unsigned Opc = N->getOpcode() == ISD::CALLSEQ_START ?
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000563 IA64::ADJUSTCALLSTACKDOWN : IA64::ADJUSTCALLSTACKUP;
Evan Cheng6da2f322006-08-26 01:07:58 +0000564 SDOperand N0 = N->getOperand(0);
565 AddToISelQueue(N0);
Evan Cheng95514ba2006-08-26 08:00:10 +0000566 return CurDAG->SelectNodeTo(N, Opc, MVT::Other, getI64Imm(Amt), N0);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000567 }
568
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000569 case ISD::BR:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000570 // FIXME: we don't need long branches all the time!
Evan Cheng6da2f322006-08-26 01:07:58 +0000571 SDOperand N0 = N->getOperand(0);
572 AddToISelQueue(N0);
Evan Cheng23329f52006-08-16 07:30:09 +0000573 return CurDAG->SelectNodeTo(N, IA64::BRL_NOTCALL, MVT::Other,
Evan Cheng95514ba2006-08-26 08:00:10 +0000574 N->getOperand(1), N0);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000575 }
576
Evan Cheng9ade2182006-08-26 05:34:46 +0000577 return SelectCode(Op);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000578}
579
580
581/// createIA64DAGToDAGInstructionSelector - This pass converts a legalized DAG
582/// into an IA64-specific DAG, ready for instruction scheduling.
583///
Evan Chengc4c62572006-03-13 23:20:37 +0000584FunctionPass
585*llvm::createIA64DAGToDAGInstructionSelector(IA64TargetMachine &TM) {
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000586 return new IA64DAGToDAGISel(TM);
587}
588