blob: 0ed1112fff2a96b310b59a4ad6097bcb3e3f638e [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000019#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000020#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000026#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000027#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000029#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000030#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000033using namespace llvm;
34
Chris Lattner3ee77402007-06-19 05:46:06 +000035static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
36cl::desc("enable preincrement load/store generation on PPC (experimental)"),
37 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000038
Chris Lattner331d1bc2006-11-02 01:44:04 +000039PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
40 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000041
Nate Begeman405e3ec2005-10-21 00:02:42 +000042 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Chris Lattnerd145a612005-09-27 22:18:25 +000044 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000045 setUseUnderscoreSetJmp(true);
46 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000047
Chris Lattner7c5a3d32005-08-16 17:14:42 +000048 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000049 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
50 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
51 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000052
Evan Chengc5484282006-10-04 00:56:09 +000053 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
54 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
55 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
56
Evan Cheng8b2794a2006-10-13 21:14:26 +000057 // PowerPC does not have truncstore for i1.
58 setStoreXAction(MVT::i1, Promote);
59
Chris Lattner94e509c2006-11-10 23:58:45 +000060 // PowerPC has pre-inc load and store's.
61 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000064 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000066 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
67 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000069 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
71
Chris Lattnera54aa942006-01-29 06:26:08 +000072 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
73 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
74
Chris Lattner7c5a3d32005-08-16 17:14:42 +000075 // PowerPC has no intrinsics for these particular operations
76 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
77 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
78 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
79
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no SREM/UREM instructions
81 setOperationAction(ISD::SREM, MVT::i32, Expand);
82 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000083 setOperationAction(ISD::SREM, MVT::i64, Expand);
84 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000085
86 // We don't support sin/cos/sqrt/fmod
87 setOperationAction(ISD::FSIN , MVT::f64, Expand);
88 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000089 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000090 setOperationAction(ISD::FSIN , MVT::f32, Expand);
91 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000092 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000093
94 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000095 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000096 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
97 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
98 }
99
Chris Lattner9601a862006-03-05 05:08:37 +0000100 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
101 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
102
Nate Begemand88fc032006-01-14 03:14:10 +0000103 // PowerPC does not have BSWAP, CTPOP or CTTZ
104 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000105 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
106 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000107 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
108 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
109 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000110
Nate Begeman35ef9132006-01-11 21:21:00 +0000111 // PowerPC does not have ROTR
112 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
113
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000114 // PowerPC does not have Select
115 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000116 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000117 setOperationAction(ISD::SELECT, MVT::f32, Expand);
118 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000119
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000120 // PowerPC wants to turn select_cc of FP into fsel when possible.
121 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
122 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000123
Nate Begeman750ac1b2006-02-01 07:19:44 +0000124 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000125 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000126
Nate Begeman81e80972006-03-17 01:40:33 +0000127 // PowerPC does not have BRCOND which requires SetCC
128 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000129
130 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000131
Chris Lattnerf7605322005-08-31 21:09:52 +0000132 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
133 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000134
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000135 // PowerPC does not have [U|S]INT_TO_FP
136 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
137 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
138
Chris Lattner53e88452005-12-23 05:13:35 +0000139 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
140 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000141 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
142 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000143
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000144 // We cannot sextinreg(i1). Expand to shifts.
145 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000146
Jim Laskeyabf6d172006-01-05 01:25:28 +0000147 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000148 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000149 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000150 if (!TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Jim Laskey1ee29252007-01-26 14:34:52 +0000151 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000152 } else {
153 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
154 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
155 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
156 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
157 }
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000158
Nate Begeman28a6b022005-12-10 02:36:00 +0000159 // We want to legalize GlobalAddress and ConstantPool nodes into the
160 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000161 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000162 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000163 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000164 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000165 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000166 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000167 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
168 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
169
Nate Begemanee625572006-01-27 21:09:22 +0000170 // RET must be custom lowered, to meet ABI requirements
171 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000172
173 setOperationAction(ISD::ADJUST_TRAMP, MVT::i32, Expand);
174 setOperationAction(ISD::ADJUST_TRAMP, MVT::i64, Expand);
175
Nate Begemanacc398c2006-01-25 18:21:52 +0000176 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
177 setOperationAction(ISD::VASTART , MVT::Other, Custom);
178
Nicolas Geoffray01119992007-04-03 13:59:52 +0000179 // VAARG is custom lowered with ELF 32 ABI
180 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
181 setOperationAction(ISD::VAARG, MVT::Other, Custom);
182 else
183 setOperationAction(ISD::VAARG, MVT::Other, Expand);
184
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000185 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000186 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
187 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000188 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000189 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000190 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
191 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000192
Chris Lattner6d92cad2006-03-26 10:06:40 +0000193 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000194 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000195
Chris Lattnera7a58542006-06-16 17:34:12 +0000196 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000197 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000198 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000199 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000200 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000201 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000202 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
203
Chris Lattner7fbcef72006-03-24 07:53:47 +0000204 // FIXME: disable this lowered code. This generates 64-bit register values,
205 // and we don't model the fact that the top part is clobbered by calls. We
206 // need to flag these together so that the value isn't live across a call.
207 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
208
Nate Begemanae749a92005-10-25 23:48:36 +0000209 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
210 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
211 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000212 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000213 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000214 }
215
Chris Lattnera7a58542006-06-16 17:34:12 +0000216 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000217 // 64 bit PowerPC implementations can support i64 types directly
218 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000219 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
220 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000221 } else {
222 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000223 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
224 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
225 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000226 }
Evan Chengd30bf012006-03-01 01:11:20 +0000227
Nate Begeman425a9692005-11-29 08:17:20 +0000228 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000229 // First set operation action for all vector types to expand. Then we
230 // will selectively turn on ones that can be effectively codegen'd.
231 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Dan Gohmanf5135be2007-05-18 23:21:46 +0000232 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000233 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000234 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
235 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000236
Chris Lattner7ff7e672006-04-04 17:25:31 +0000237 // We promote all shuffles to v16i8.
238 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000239 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
240
241 // We promote all non-typed operations to v4i32.
242 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
243 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
244 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
245 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
246 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
247 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
248 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
249 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
250 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
251 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
252 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
253 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000254
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000255 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000256 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
257 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
258 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
259 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
260 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000261 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000262 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
263 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
264 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000265
266 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000267 }
268
Chris Lattner7ff7e672006-04-04 17:25:31 +0000269 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
270 // with merges, splats, etc.
271 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
272
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000273 setOperationAction(ISD::AND , MVT::v4i32, Legal);
274 setOperationAction(ISD::OR , MVT::v4i32, Legal);
275 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
276 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
277 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
278 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
279
Nate Begeman425a9692005-11-29 08:17:20 +0000280 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000281 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000282 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
283 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000284
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000285 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000286 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000287 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000288 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000289
Chris Lattnerb2177b92006-03-19 06:55:52 +0000290 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
291 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000292
Chris Lattner541f91b2006-04-02 00:43:36 +0000293 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
294 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000295 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
296 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000297 }
298
Chris Lattnerc08f9022006-06-27 00:04:13 +0000299 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000300 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000301 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000302
Jim Laskey2ad9f172007-02-22 14:56:36 +0000303 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000304 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000305 setExceptionPointerRegister(PPC::X3);
306 setExceptionSelectorRegister(PPC::X4);
307 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000308 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000309 setExceptionPointerRegister(PPC::R3);
310 setExceptionSelectorRegister(PPC::R4);
311 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000312
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000313 // We have target-specific dag combine patterns for the following nodes:
314 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000315 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000316 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000317 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000318
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000319 computeRegisterProperties();
320}
321
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000322const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
323 switch (Opcode) {
324 default: return 0;
325 case PPCISD::FSEL: return "PPCISD::FSEL";
326 case PPCISD::FCFID: return "PPCISD::FCFID";
327 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
328 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000329 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000330 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
331 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000332 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000333 case PPCISD::Hi: return "PPCISD::Hi";
334 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000335 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000336 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
337 case PPCISD::SRL: return "PPCISD::SRL";
338 case PPCISD::SRA: return "PPCISD::SRA";
339 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000340 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
341 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000342 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
343 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000344 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000345 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
346 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000347 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000348 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000349 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000350 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000351 case PPCISD::LBRX: return "PPCISD::LBRX";
352 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000353 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000354 }
355}
356
Chris Lattner1a635d62006-04-14 06:01:58 +0000357//===----------------------------------------------------------------------===//
358// Node matching predicates, for use by the tblgen matching code.
359//===----------------------------------------------------------------------===//
360
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000361/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
362static bool isFloatingPointZero(SDOperand Op) {
363 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
364 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
Evan Cheng466685d2006-10-09 20:57:25 +0000365 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000366 // Maybe this has already been legalized into the constant pool?
367 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000368 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000369 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
370 }
371 return false;
372}
373
Chris Lattnerddb739e2006-04-06 17:23:16 +0000374/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
375/// true if Op is undef or if it matches the specified value.
376static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
377 return Op.getOpcode() == ISD::UNDEF ||
378 cast<ConstantSDNode>(Op)->getValue() == Val;
379}
380
381/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
382/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000383bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
384 if (!isUnary) {
385 for (unsigned i = 0; i != 16; ++i)
386 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
387 return false;
388 } else {
389 for (unsigned i = 0; i != 8; ++i)
390 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
391 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
392 return false;
393 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000394 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000395}
396
397/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
398/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000399bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
400 if (!isUnary) {
401 for (unsigned i = 0; i != 16; i += 2)
402 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
403 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
404 return false;
405 } else {
406 for (unsigned i = 0; i != 8; i += 2)
407 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
408 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
409 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
410 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
411 return false;
412 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000413 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000414}
415
Chris Lattnercaad1632006-04-06 22:02:42 +0000416/// isVMerge - Common function, used to match vmrg* shuffles.
417///
418static bool isVMerge(SDNode *N, unsigned UnitSize,
419 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000420 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
421 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
422 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
423 "Unsupported merge size!");
424
425 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
426 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
427 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000428 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000429 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000430 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000431 return false;
432 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000433 return true;
434}
435
436/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
437/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
438bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
439 if (!isUnary)
440 return isVMerge(N, UnitSize, 8, 24);
441 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000442}
443
444/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
445/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000446bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
447 if (!isUnary)
448 return isVMerge(N, UnitSize, 0, 16);
449 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000450}
451
452
Chris Lattnerd0608e12006-04-06 18:26:28 +0000453/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
454/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000455int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000456 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
457 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000458 // Find the first non-undef value in the shuffle mask.
459 unsigned i;
460 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
461 /*search*/;
462
463 if (i == 16) return -1; // all undef.
464
465 // Otherwise, check to see if the rest of the elements are consequtively
466 // numbered from this value.
467 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
468 if (ShiftAmt < i) return -1;
469 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000470
Chris Lattnerf24380e2006-04-06 22:28:36 +0000471 if (!isUnary) {
472 // Check the rest of the elements to see if they are consequtive.
473 for (++i; i != 16; ++i)
474 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
475 return -1;
476 } else {
477 // Check the rest of the elements to see if they are consequtive.
478 for (++i; i != 16; ++i)
479 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
480 return -1;
481 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000482
483 return ShiftAmt;
484}
Chris Lattneref819f82006-03-20 06:33:01 +0000485
486/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
487/// specifies a splat of a single element that is suitable for input to
488/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000489bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
490 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
491 N->getNumOperands() == 16 &&
492 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000493
Chris Lattner88a99ef2006-03-20 06:37:44 +0000494 // This is a splat operation if each element of the permute is the same, and
495 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000496 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000497 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000498 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
499 ElementBase = EltV->getValue();
500 else
501 return false; // FIXME: Handle UNDEF elements too!
502
503 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
504 return false;
505
506 // Check that they are consequtive.
507 for (unsigned i = 1; i != EltSize; ++i) {
508 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
509 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
510 return false;
511 }
512
Chris Lattner88a99ef2006-03-20 06:37:44 +0000513 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000514 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000515 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000516 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
517 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000518 for (unsigned j = 0; j != EltSize; ++j)
519 if (N->getOperand(i+j) != N->getOperand(j))
520 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000521 }
522
Chris Lattner7ff7e672006-04-04 17:25:31 +0000523 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000524}
525
526/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
527/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000528unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
529 assert(isSplatShuffleMask(N, EltSize));
530 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000531}
532
Chris Lattnere87192a2006-04-12 17:37:20 +0000533/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000534/// by using a vspltis[bhw] instruction of the specified element size, return
535/// the constant being splatted. The ByteSize field indicates the number of
536/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000537SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000538 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000539
540 // If ByteSize of the splat is bigger than the element size of the
541 // build_vector, then we have a case where we are checking for a splat where
542 // multiple elements of the buildvector are folded together into a single
543 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
544 unsigned EltSize = 16/N->getNumOperands();
545 if (EltSize < ByteSize) {
546 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
547 SDOperand UniquedVals[4];
548 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
549
550 // See if all of the elements in the buildvector agree across.
551 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
552 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
553 // If the element isn't a constant, bail fully out.
554 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
555
556
557 if (UniquedVals[i&(Multiple-1)].Val == 0)
558 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
559 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
560 return SDOperand(); // no match.
561 }
562
563 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
564 // either constant or undef values that are identical for each chunk. See
565 // if these chunks can form into a larger vspltis*.
566
567 // Check to see if all of the leading entries are either 0 or -1. If
568 // neither, then this won't fit into the immediate field.
569 bool LeadingZero = true;
570 bool LeadingOnes = true;
571 for (unsigned i = 0; i != Multiple-1; ++i) {
572 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
573
574 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
575 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
576 }
577 // Finally, check the least significant entry.
578 if (LeadingZero) {
579 if (UniquedVals[Multiple-1].Val == 0)
580 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
581 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
582 if (Val < 16)
583 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
584 }
585 if (LeadingOnes) {
586 if (UniquedVals[Multiple-1].Val == 0)
587 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
588 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
589 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
590 return DAG.getTargetConstant(Val, MVT::i32);
591 }
592
593 return SDOperand();
594 }
595
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000596 // Check to see if this buildvec has a single non-undef value in its elements.
597 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
598 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
599 if (OpVal.Val == 0)
600 OpVal = N->getOperand(i);
601 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000602 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000603 }
604
Chris Lattner140a58f2006-04-08 06:46:53 +0000605 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000606
Nate Begeman98e70cc2006-03-28 04:15:58 +0000607 unsigned ValSizeInBytes = 0;
608 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000609 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
610 Value = CN->getValue();
611 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
612 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
613 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
614 Value = FloatToBits(CN->getValue());
615 ValSizeInBytes = 4;
616 }
617
618 // If the splat value is larger than the element value, then we can never do
619 // this splat. The only case that we could fit the replicated bits into our
620 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000621 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000622
623 // If the element value is larger than the splat value, cut it in half and
624 // check to see if the two halves are equal. Continue doing this until we
625 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
626 while (ValSizeInBytes > ByteSize) {
627 ValSizeInBytes >>= 1;
628
629 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000630 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
631 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000632 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000633 }
634
635 // Properly sign extend the value.
636 int ShAmt = (4-ByteSize)*8;
637 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
638
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000639 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000640 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000641
Chris Lattner140a58f2006-04-08 06:46:53 +0000642 // Finally, if this value fits in a 5 bit sext field, return it
643 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
644 return DAG.getTargetConstant(MaskVal, MVT::i32);
645 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000646}
647
Chris Lattner1a635d62006-04-14 06:01:58 +0000648//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000649// Addressing Mode Selection
650//===----------------------------------------------------------------------===//
651
652/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
653/// or 64-bit immediate, and if the value can be accurately represented as a
654/// sign extension from a 16-bit value. If so, this returns true and the
655/// immediate.
656static bool isIntS16Immediate(SDNode *N, short &Imm) {
657 if (N->getOpcode() != ISD::Constant)
658 return false;
659
660 Imm = (short)cast<ConstantSDNode>(N)->getValue();
661 if (N->getValueType(0) == MVT::i32)
662 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
663 else
664 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
665}
666static bool isIntS16Immediate(SDOperand Op, short &Imm) {
667 return isIntS16Immediate(Op.Val, Imm);
668}
669
670
671/// SelectAddressRegReg - Given the specified addressed, check to see if it
672/// can be represented as an indexed [r+r] operation. Returns false if it
673/// can be more efficiently represented with [r+imm].
674bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
675 SDOperand &Index,
676 SelectionDAG &DAG) {
677 short imm = 0;
678 if (N.getOpcode() == ISD::ADD) {
679 if (isIntS16Immediate(N.getOperand(1), imm))
680 return false; // r+i
681 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
682 return false; // r+i
683
684 Base = N.getOperand(0);
685 Index = N.getOperand(1);
686 return true;
687 } else if (N.getOpcode() == ISD::OR) {
688 if (isIntS16Immediate(N.getOperand(1), imm))
689 return false; // r+i can fold it if we can.
690
691 // If this is an or of disjoint bitfields, we can codegen this as an add
692 // (for better address arithmetic) if the LHS and RHS of the OR are provably
693 // disjoint.
694 uint64_t LHSKnownZero, LHSKnownOne;
695 uint64_t RHSKnownZero, RHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000696 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000697
698 if (LHSKnownZero) {
Dan Gohmanea859be2007-06-22 14:59:07 +0000699 DAG.ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000700 // If all of the bits are known zero on the LHS or RHS, the add won't
701 // carry.
702 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
703 Base = N.getOperand(0);
704 Index = N.getOperand(1);
705 return true;
706 }
707 }
708 }
709
710 return false;
711}
712
713/// Returns true if the address N can be represented by a base register plus
714/// a signed 16-bit displacement [r+imm], and if it is not better
715/// represented as reg+reg.
716bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
717 SDOperand &Base, SelectionDAG &DAG){
718 // If this can be more profitably realized as r+r, fail.
719 if (SelectAddressRegReg(N, Disp, Base, DAG))
720 return false;
721
722 if (N.getOpcode() == ISD::ADD) {
723 short imm = 0;
724 if (isIntS16Immediate(N.getOperand(1), imm)) {
725 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
726 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
727 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
728 } else {
729 Base = N.getOperand(0);
730 }
731 return true; // [r+i]
732 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
733 // Match LOAD (ADD (X, Lo(G))).
734 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
735 && "Cannot handle constant offsets yet!");
736 Disp = N.getOperand(1).getOperand(0); // The global address.
737 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
738 Disp.getOpcode() == ISD::TargetConstantPool ||
739 Disp.getOpcode() == ISD::TargetJumpTable);
740 Base = N.getOperand(0);
741 return true; // [&g+r]
742 }
743 } else if (N.getOpcode() == ISD::OR) {
744 short imm = 0;
745 if (isIntS16Immediate(N.getOperand(1), imm)) {
746 // If this is an or of disjoint bitfields, we can codegen this as an add
747 // (for better address arithmetic) if the LHS and RHS of the OR are
748 // provably disjoint.
749 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000750 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000751 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
752 // If all of the bits are known zero on the LHS or RHS, the add won't
753 // carry.
754 Base = N.getOperand(0);
755 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
756 return true;
757 }
758 }
759 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
760 // Loading from a constant address.
761
762 // If this address fits entirely in a 16-bit sext immediate field, codegen
763 // this as "d, 0"
764 short Imm;
765 if (isIntS16Immediate(CN, Imm)) {
766 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
767 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
768 return true;
769 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000770
771 // Handle 32-bit sext immediates with LIS + addr mode.
772 if (CN->getValueType(0) == MVT::i32 ||
773 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000774 int Addr = (int)CN->getValue();
775
776 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000777 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
778
779 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
780 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
781 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000782 return true;
783 }
784 }
785
786 Disp = DAG.getTargetConstant(0, getPointerTy());
787 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
788 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
789 else
790 Base = N;
791 return true; // [r+0]
792}
793
794/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
795/// represented as an indexed [r+r] operation.
796bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
797 SDOperand &Index,
798 SelectionDAG &DAG) {
799 // Check to see if we can easily represent this as an [r+r] address. This
800 // will fail if it thinks that the address is more profitably represented as
801 // reg+imm, e.g. where imm = 0.
802 if (SelectAddressRegReg(N, Base, Index, DAG))
803 return true;
804
805 // If the operand is an addition, always emit this as [r+r], since this is
806 // better (for code size, and execution, as the memop does the add for free)
807 // than emitting an explicit add.
808 if (N.getOpcode() == ISD::ADD) {
809 Base = N.getOperand(0);
810 Index = N.getOperand(1);
811 return true;
812 }
813
814 // Otherwise, do it the hard way, using R0 as the base register.
815 Base = DAG.getRegister(PPC::R0, N.getValueType());
816 Index = N;
817 return true;
818}
819
820/// SelectAddressRegImmShift - Returns true if the address N can be
821/// represented by a base register plus a signed 14-bit displacement
822/// [r+imm*4]. Suitable for use by STD and friends.
823bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
824 SDOperand &Base,
825 SelectionDAG &DAG) {
826 // If this can be more profitably realized as r+r, fail.
827 if (SelectAddressRegReg(N, Disp, Base, DAG))
828 return false;
829
830 if (N.getOpcode() == ISD::ADD) {
831 short imm = 0;
832 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
833 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
834 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
835 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
836 } else {
837 Base = N.getOperand(0);
838 }
839 return true; // [r+i]
840 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
841 // Match LOAD (ADD (X, Lo(G))).
842 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
843 && "Cannot handle constant offsets yet!");
844 Disp = N.getOperand(1).getOperand(0); // The global address.
845 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
846 Disp.getOpcode() == ISD::TargetConstantPool ||
847 Disp.getOpcode() == ISD::TargetJumpTable);
848 Base = N.getOperand(0);
849 return true; // [&g+r]
850 }
851 } else if (N.getOpcode() == ISD::OR) {
852 short imm = 0;
853 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
854 // If this is an or of disjoint bitfields, we can codegen this as an add
855 // (for better address arithmetic) if the LHS and RHS of the OR are
856 // provably disjoint.
857 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000858 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000859 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
860 // If all of the bits are known zero on the LHS or RHS, the add won't
861 // carry.
862 Base = N.getOperand(0);
863 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
864 return true;
865 }
866 }
867 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000868 // Loading from a constant address. Verify low two bits are clear.
869 if ((CN->getValue() & 3) == 0) {
870 // If this address fits entirely in a 14-bit sext immediate field, codegen
871 // this as "d, 0"
872 short Imm;
873 if (isIntS16Immediate(CN, Imm)) {
874 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
875 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
876 return true;
877 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000878
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000879 // Fold the low-part of 32-bit absolute addresses into addr mode.
880 if (CN->getValueType(0) == MVT::i32 ||
881 (int64_t)CN->getValue() == (int)CN->getValue()) {
882 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000883
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000884 // Otherwise, break this down into an LIS + disp.
885 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
886
887 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
888 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
889 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
890 return true;
891 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 }
893 }
894
895 Disp = DAG.getTargetConstant(0, getPointerTy());
896 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
897 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
898 else
899 Base = N;
900 return true; // [r+0]
901}
902
903
904/// getPreIndexedAddressParts - returns true by value, base pointer and
905/// offset pointer and addressing mode by reference if the node's address
906/// can be legally represented as pre-indexed load / store address.
907bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
908 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000909 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000911 // Disabled by default for now.
912 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000913
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000914 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000915 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000916 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
917 Ptr = LD->getBasePtr();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000918 VT = LD->getLoadedVT();
919
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000920 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000921 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000922 Ptr = ST->getBasePtr();
923 VT = ST->getStoredVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000924 } else
925 return false;
926
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000927 // PowerPC doesn't have preinc load/store instructions for vectors.
928 if (MVT::isVector(VT))
929 return false;
930
Chris Lattner0851b4f2006-11-15 19:55:13 +0000931 // TODO: Check reg+reg first.
932
933 // LDU/STU use reg+imm*4, others use reg+imm.
934 if (VT != MVT::i64) {
935 // reg + imm
936 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
937 return false;
938 } else {
939 // reg + imm * 4.
940 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
941 return false;
942 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000943
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000944 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000945 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
946 // sext i32 to i64 when addr mode is r+i.
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000947 if (LD->getValueType(0) == MVT::i64 && LD->getLoadedVT() == MVT::i32 &&
948 LD->getExtensionType() == ISD::SEXTLOAD &&
949 isa<ConstantSDNode>(Offset))
950 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000951 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000952
Chris Lattner4eab7142006-11-10 02:08:47 +0000953 AM = ISD::PRE_INC;
954 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955}
956
957//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +0000958// LowerOperation implementation
959//===----------------------------------------------------------------------===//
960
961static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000962 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000963 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000964 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000965 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
966 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000967
968 const TargetMachine &TM = DAG.getTarget();
969
Chris Lattner059ca0f2006-06-16 21:01:35 +0000970 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
971 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
972
Chris Lattner1a635d62006-04-14 06:01:58 +0000973 // If this is a non-darwin platform, we don't support non-static relo models
974 // yet.
975 if (TM.getRelocationModel() == Reloc::Static ||
976 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
977 // Generate non-pic code that has direct accesses to the constant pool.
978 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000979 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000980 }
981
Chris Lattner35d86fe2006-07-26 21:12:04 +0000982 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000983 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000984 Hi = DAG.getNode(ISD::ADD, PtrVT,
985 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000986 }
987
Chris Lattner059ca0f2006-06-16 21:01:35 +0000988 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000989 return Lo;
990}
991
Nate Begeman37efe672006-04-22 18:53:45 +0000992static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000993 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000994 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000995 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
996 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000997
998 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000999
1000 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1001 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1002
Nate Begeman37efe672006-04-22 18:53:45 +00001003 // If this is a non-darwin platform, we don't support non-static relo models
1004 // yet.
1005 if (TM.getRelocationModel() == Reloc::Static ||
1006 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1007 // Generate non-pic code that has direct accesses to the constant pool.
1008 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001009 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001010 }
1011
Chris Lattner35d86fe2006-07-26 21:12:04 +00001012 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001013 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001014 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001015 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001016 }
1017
Chris Lattner059ca0f2006-06-16 21:01:35 +00001018 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001019 return Lo;
1020}
1021
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001022static SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
1023 assert(0 && "TLS not implemented for PPC.");
1024}
1025
Chris Lattner1a635d62006-04-14 06:01:58 +00001026static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001027 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001028 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1029 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001030 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
1031 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001032
1033 const TargetMachine &TM = DAG.getTarget();
1034
Chris Lattner059ca0f2006-06-16 21:01:35 +00001035 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1036 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1037
Chris Lattner1a635d62006-04-14 06:01:58 +00001038 // If this is a non-darwin platform, we don't support non-static relo models
1039 // yet.
1040 if (TM.getRelocationModel() == Reloc::Static ||
1041 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1042 // Generate non-pic code that has direct accesses to globals.
1043 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001044 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001045 }
1046
Chris Lattner35d86fe2006-07-26 21:12:04 +00001047 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001048 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001049 Hi = DAG.getNode(ISD::ADD, PtrVT,
1050 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001051 }
1052
Chris Lattner059ca0f2006-06-16 21:01:35 +00001053 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001054
Chris Lattner57fc62c2006-12-11 23:22:45 +00001055 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001056 return Lo;
1057
1058 // If the global is weak or external, we have to go through the lazy
1059 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001060 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001061}
1062
1063static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1064 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1065
1066 // If we're comparing for equality to zero, expose the fact that this is
1067 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1068 // fold the new nodes.
1069 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1070 if (C->isNullValue() && CC == ISD::SETEQ) {
1071 MVT::ValueType VT = Op.getOperand(0).getValueType();
1072 SDOperand Zext = Op.getOperand(0);
1073 if (VT < MVT::i32) {
1074 VT = MVT::i32;
1075 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1076 }
1077 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1078 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1079 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1080 DAG.getConstant(Log2b, MVT::i32));
1081 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1082 }
1083 // Leave comparisons against 0 and -1 alone for now, since they're usually
1084 // optimized. FIXME: revisit this when we can custom lower all setcc
1085 // optimizations.
1086 if (C->isAllOnesValue() || C->isNullValue())
1087 return SDOperand();
1088 }
1089
1090 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001091 // by xor'ing the rhs with the lhs, which is faster than setting a
1092 // condition register, reading it back out, and masking the correct bit. The
1093 // normal approach here uses sub to do this instead of xor. Using xor exposes
1094 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001095 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1096 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1097 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001098 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001099 Op.getOperand(1));
1100 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1101 }
1102 return SDOperand();
1103}
1104
Nicolas Geoffray01119992007-04-03 13:59:52 +00001105static SDOperand LowerVAARG(SDOperand Op, SelectionDAG &DAG,
1106 int VarArgsFrameIndex,
1107 int VarArgsStackOffset,
1108 unsigned VarArgsNumGPR,
1109 unsigned VarArgsNumFPR,
1110 const PPCSubtarget &Subtarget) {
1111
1112 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
1113}
1114
Chris Lattner1a635d62006-04-14 06:01:58 +00001115static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001116 int VarArgsFrameIndex,
1117 int VarArgsStackOffset,
1118 unsigned VarArgsNumGPR,
1119 unsigned VarArgsNumFPR,
1120 const PPCSubtarget &Subtarget) {
1121
1122 if (Subtarget.isMachoABI()) {
1123 // vastart just stores the address of the VarArgsFrameIndex slot into the
1124 // memory location argument.
1125 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1126 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1127 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1128 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1129 SV->getOffset());
1130 }
1131
1132 // For ELF 32 ABI we follow the layout of the va_list struct.
1133 // We suppose the given va_list is already allocated.
1134 //
1135 // typedef struct {
1136 // char gpr; /* index into the array of 8 GPRs
1137 // * stored in the register save area
1138 // * gpr=0 corresponds to r3,
1139 // * gpr=1 to r4, etc.
1140 // */
1141 // char fpr; /* index into the array of 8 FPRs
1142 // * stored in the register save area
1143 // * fpr=0 corresponds to f1,
1144 // * fpr=1 to f2, etc.
1145 // */
1146 // char *overflow_arg_area;
1147 // /* location on stack that holds
1148 // * the next overflow argument
1149 // */
1150 // char *reg_save_area;
1151 // /* where r3:r10 and f1:f8 (if saved)
1152 // * are stored
1153 // */
1154 // } va_list[1];
1155
1156
1157 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1158 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1159
1160
Chris Lattner0d72a202006-07-28 16:45:47 +00001161 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001162
1163 SDOperand StackOffset = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001164 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001165
1166 SDOperand ConstFrameOffset = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8,
1167 PtrVT);
1168 SDOperand ConstStackOffset = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8 - 1,
1169 PtrVT);
1170 SDOperand ConstFPROffset = DAG.getConstant(1, PtrVT);
1171
Evan Cheng8b2794a2006-10-13 21:14:26 +00001172 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
Nicolas Geoffray01119992007-04-03 13:59:52 +00001173
1174 // Store first byte : number of int regs
1175 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
1176 Op.getOperand(1), SV->getValue(),
1177 SV->getOffset());
1178 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1179 ConstFPROffset);
1180
1181 // Store second byte : number of float regs
1182 SDOperand secondStore = DAG.getStore(firstStore, ArgFPR, nextPtr,
1183 SV->getValue(), SV->getOffset());
1184 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1185
1186 // Store second word : arguments given on stack
1187 SDOperand thirdStore = DAG.getStore(secondStore, StackOffset, nextPtr,
1188 SV->getValue(), SV->getOffset());
1189 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1190
1191 // Store third word : arguments given in registers
1192 return DAG.getStore(thirdStore, FR, nextPtr, SV->getValue(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00001193 SV->getOffset());
Nicolas Geoffray01119992007-04-03 13:59:52 +00001194
Chris Lattner1a635d62006-04-14 06:01:58 +00001195}
1196
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001197#include "PPCGenCallingConv.inc"
1198
Chris Lattner9f0bc652007-02-25 05:34:32 +00001199/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1200/// depending on which subtarget is selected.
1201static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1202 if (Subtarget.isMachoABI()) {
1203 static const unsigned FPR[] = {
1204 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1205 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1206 };
1207 return FPR;
1208 }
1209
1210
1211 static const unsigned FPR[] = {
1212 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001213 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001214 };
1215 return FPR;
1216}
1217
Chris Lattnerc91a4752006-06-26 22:48:35 +00001218static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001219 int &VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001220 int &VarArgsStackOffset,
1221 unsigned &VarArgsNumGPR,
1222 unsigned &VarArgsNumFPR,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001223 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001224 // TODO: add description of PPC stack frame format, or at least some docs.
1225 //
1226 MachineFunction &MF = DAG.getMachineFunction();
1227 MachineFrameInfo *MFI = MF.getFrameInfo();
1228 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +00001229 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001230 SDOperand Root = Op.getOperand(0);
1231
Jim Laskey2f616bf2006-11-16 22:43:37 +00001232 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1233 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001234 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001235 bool isELF32_ABI = Subtarget.isELF32_ABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001236 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001237
Chris Lattner9f0bc652007-02-25 05:34:32 +00001238 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001239
1240 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001241 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1242 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1243 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001244 static const unsigned GPR_64[] = { // 64-bit registers.
1245 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1246 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1247 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001248
1249 static const unsigned *FPR = GetFPR(Subtarget);
1250
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001251 static const unsigned VR[] = {
1252 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1253 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1254 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001255
Jim Laskey2f616bf2006-11-16 22:43:37 +00001256 const unsigned Num_GPR_Regs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001257 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001258 const unsigned Num_VR_Regs = sizeof( VR)/sizeof( VR[0]);
1259
1260 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1261
Chris Lattnerc91a4752006-06-26 22:48:35 +00001262 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001263
1264 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001265 // entry to a function on PPC, the arguments start after the linkage area,
1266 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001267 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001268 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001269 // represented with two words (long long or double) must be copied to an
1270 // even GPR_idx value or to an even ArgOffset value.
1271
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001272 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1273 SDOperand ArgVal;
1274 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001275 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1276 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001277 unsigned ArgSize = ObjSize;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001278 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(ArgNo+3))->getValue();
1279 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1280 // See if next argument requires stack alignment in ELF
1281 bool Expand = (ObjectVT == MVT::f64) || ((ArgNo + 1 < e) &&
1282 (cast<ConstantSDNode>(Op.getOperand(ArgNo+4))->getValue() & AlignFlag) &&
1283 (!(Flags & AlignFlag)));
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001284
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001285 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001286 switch (ObjectVT) {
1287 default: assert(0 && "Unhandled argument type!");
1288 case MVT::i32:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001289 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001290 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001291 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001292 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1293 MF.addLiveIn(GPR[GPR_idx], VReg);
1294 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001295 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001296 } else {
1297 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001298 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001299 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001300 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001301 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001302 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001303 // All int arguments reserve stack space in Macho ABI.
1304 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001305 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001306
Chris Lattner9f0bc652007-02-25 05:34:32 +00001307 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001308 if (GPR_idx != Num_GPR_Regs) {
1309 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1310 MF.addLiveIn(GPR[GPR_idx], VReg);
1311 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1312 ++GPR_idx;
1313 } else {
1314 needsLoad = true;
1315 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001316 // All int arguments reserve stack space in Macho ABI.
1317 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001318 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001319
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001320 case MVT::f32:
1321 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001322 // Every 4 bytes of argument space consumes one of the GPRs available for
1323 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001324 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001325 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001326 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001327 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001328 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001329 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001330 unsigned VReg;
1331 if (ObjectVT == MVT::f32)
1332 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
1333 else
1334 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1335 MF.addLiveIn(FPR[FPR_idx], VReg);
1336 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001337 ++FPR_idx;
1338 } else {
1339 needsLoad = true;
1340 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001341
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001342 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001343 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001344 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001345 // All FP arguments reserve stack space in Macho ABI.
1346 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001347 break;
1348 case MVT::v4f32:
1349 case MVT::v4i32:
1350 case MVT::v8i16:
1351 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001352 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001353 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001354 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
1355 MF.addLiveIn(VR[VR_idx], VReg);
1356 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001357 ++VR_idx;
1358 } else {
1359 // This should be simple, but requires getting 16-byte aligned stack
1360 // values.
1361 assert(0 && "Loading VR argument not implemented yet!");
1362 needsLoad = true;
1363 }
1364 break;
1365 }
1366
1367 // We need to load the argument to a virtual register if we determined above
1368 // that we ran out of physical registers of the appropriate type
1369 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001370 // If the argument is actually used, emit a load from the right stack
1371 // slot.
1372 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Jim Laskey619965d2006-11-29 13:37:09 +00001373 int FI = MFI->CreateFixedObject(ObjSize,
1374 CurArgOffset + (ArgSize - ObjSize));
Chris Lattnerc91a4752006-06-26 22:48:35 +00001375 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001376 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001377 } else {
1378 // Don't emit a dead load.
1379 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1380 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001381 }
1382
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001383 ArgValues.push_back(ArgVal);
1384 }
1385
1386 // If the function takes variable number of arguments, make a frame index for
1387 // the start of the first vararg value... for expansion of llvm.va_start.
1388 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1389 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001390
1391 int depth;
1392 if (isELF32_ABI) {
1393 VarArgsNumGPR = GPR_idx;
1394 VarArgsNumFPR = FPR_idx;
1395
1396 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1397 // pointer.
1398 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1399 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1400 MVT::getSizeInBits(PtrVT)/8);
1401
1402 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1403 ArgOffset);
1404
1405 }
1406 else
1407 depth = ArgOffset;
1408
Chris Lattnerc91a4752006-06-26 22:48:35 +00001409 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001410 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001411 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001412
1413 SmallVector<SDOperand, 8> MemOps;
1414
1415 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1416 // stored to the VarArgsFrameIndex on the stack.
1417 if (isELF32_ABI) {
1418 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1419 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1420 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1421 MemOps.push_back(Store);
1422 // Increment the address by four for the next argument to store
1423 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1424 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1425 }
1426 }
1427
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001428 // If this function is vararg, store any remaining integer argument regs
1429 // to their spots on the stack so that they may be loaded by deferencing the
1430 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001431 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001432 unsigned VReg;
1433 if (isPPC64)
1434 VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1435 else
1436 VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1437
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001438 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001439 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001440 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001441 MemOps.push_back(Store);
1442 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001443 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1444 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001445 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001446
1447 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1448 // on the stack.
1449 if (isELF32_ABI) {
1450 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1451 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1452 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1453 MemOps.push_back(Store);
1454 // Increment the address by eight for the next argument to store
1455 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1456 PtrVT);
1457 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1458 }
1459
1460 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1461 unsigned VReg;
1462 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1463
1464 MF.addLiveIn(FPR[FPR_idx], VReg);
1465 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1466 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1467 MemOps.push_back(Store);
1468 // Increment the address by eight for the next argument to store
1469 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1470 PtrVT);
1471 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1472 }
1473 }
1474
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001475 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001476 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001477 }
1478
1479 ArgValues.push_back(Root);
1480
1481 // Return the new list of results.
1482 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1483 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001484 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001485}
1486
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001487/// isCallCompatibleAddress - Return the immediate to use if the specified
1488/// 32-bit value is representable in the immediate field of a BxA instruction.
1489static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1490 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1491 if (!C) return 0;
1492
1493 int Addr = C->getValue();
1494 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1495 (Addr << 6 >> 6) != Addr)
1496 return 0; // Top 6 bits have to be sext of immediate.
1497
1498 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
1499}
1500
Chris Lattner9f0bc652007-02-25 05:34:32 +00001501
1502static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG,
1503 const PPCSubtarget &Subtarget) {
1504 SDOperand Chain = Op.getOperand(0);
1505 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1506 SDOperand Callee = Op.getOperand(4);
1507 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1508
1509 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001510 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001511
Chris Lattnerc91a4752006-06-26 22:48:35 +00001512 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1513 bool isPPC64 = PtrVT == MVT::i64;
1514 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001515
Chris Lattnerabde4602006-05-16 22:56:08 +00001516 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1517 // SelectExpr to use to put the arguments in the appropriate registers.
1518 std::vector<SDOperand> args_to_use;
1519
1520 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001521 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001522 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001523 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerabde4602006-05-16 22:56:08 +00001524
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001525 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001526 for (unsigned i = 0; i != NumOps; ++i) {
1527 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1528 ArgSize = std::max(ArgSize, PtrByteSize);
1529 NumBytes += ArgSize;
1530 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001531
Chris Lattner7b053502006-05-30 21:21:04 +00001532 // The prolog code of the callee may store up to 8 GPR argument registers to
1533 // the stack, allowing va_start to index over them in memory if its varargs.
1534 // Because we cannot tell if this is needed on the caller side, we have to
1535 // conservatively assume that it is needed. As such, make sure we have at
1536 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001537 NumBytes = std::max(NumBytes,
1538 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001539
1540 // Adjust the stack pointer for the new arguments...
1541 // These operations are automatically eliminated by the prolog/epilog pass
1542 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001543 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001544
1545 // Set up a copy of the stack pointer for use loading and storing any
1546 // arguments that may not fit in the registers available for argument
1547 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001548 SDOperand StackPtr;
1549 if (isPPC64)
1550 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1551 else
1552 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001553
1554 // Figure out which arguments are going to go in registers, and which in
1555 // memory. Also, if this is a vararg function, floating point operations
1556 // must be stored to our stack, and loaded into integer regs as well, if
1557 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001558 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001559 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001560
Chris Lattnerc91a4752006-06-26 22:48:35 +00001561 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001562 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1563 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1564 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001565 static const unsigned GPR_64[] = { // 64-bit registers.
1566 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1567 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1568 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001569 static const unsigned *FPR = GetFPR(Subtarget);
1570
Chris Lattner9a2a4972006-05-17 06:01:33 +00001571 static const unsigned VR[] = {
1572 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1573 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1574 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001575 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001576 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001577 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
1578
Chris Lattnerc91a4752006-06-26 22:48:35 +00001579 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1580
Chris Lattner9a2a4972006-05-17 06:01:33 +00001581 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001582 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001583 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001584 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001585 SDOperand Arg = Op.getOperand(5+2*i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001586 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1587 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1588 // See if next argument requires stack alignment in ELF
1589 unsigned next = 5+2*(i+1)+1;
1590 bool Expand = (Arg.getValueType() == MVT::f64) || ((i + 1 < NumOps) &&
1591 (cast<ConstantSDNode>(Op.getOperand(next))->getValue() & AlignFlag) &&
1592 (!(Flags & AlignFlag)));
1593
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001594 // PtrOff will be used to store the current argument to the stack if a
1595 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001596 SDOperand PtrOff;
1597
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001598 // Stack align in ELF 32
1599 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001600 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
1601 StackPtr.getValueType());
1602 else
1603 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
1604
Chris Lattnerc91a4752006-06-26 22:48:35 +00001605 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1606
1607 // On PPC64, promote integers to 64-bit values.
1608 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001609 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1610
Chris Lattnerc91a4752006-06-26 22:48:35 +00001611 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1612 }
1613
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001614 switch (Arg.getValueType()) {
1615 default: assert(0 && "Unexpected ValueType for argument!");
1616 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001617 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001618 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001619 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001620 if (GPR_idx != NumGPRs) {
1621 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001622 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001623 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001624 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001625 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001626 if (inMem || isMachoABI) {
1627 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001628 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001629 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1630
1631 ArgOffset += PtrByteSize;
1632 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001633 break;
1634 case MVT::f32:
1635 case MVT::f64:
Chris Lattner4ddf7a42007-02-25 20:01:40 +00001636 if (isVarArg) {
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001637 // Float varargs need to be promoted to double.
1638 if (Arg.getValueType() == MVT::f32)
1639 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1640 }
1641
Chris Lattner9a2a4972006-05-17 06:01:33 +00001642 if (FPR_idx != NumFPRs) {
1643 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1644
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001645 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001646 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001647 MemOpChains.push_back(Store);
1648
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001649 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001650 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001651 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001652 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001653 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1654 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001655 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001656 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001657 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001658 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001659 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001660 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001661 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1662 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001663 }
1664 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001665 // If we have any FPRs remaining, we may also have GPRs remaining.
1666 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1667 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001668 if (isMachoABI) {
1669 if (GPR_idx != NumGPRs)
1670 ++GPR_idx;
1671 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1672 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1673 ++GPR_idx;
1674 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001675 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001676 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001677 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001678 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00001679 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001680 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001681 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001682 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001683 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001684 if (isPPC64)
1685 ArgOffset += 8;
1686 else
1687 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
1688 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001689 break;
1690 case MVT::v4f32:
1691 case MVT::v4i32:
1692 case MVT::v8i16:
1693 case MVT::v16i8:
1694 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001695 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001696 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001697 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001698 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001699 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001700 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001701 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001702 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1703 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001704
Chris Lattner9a2a4972006-05-17 06:01:33 +00001705 // Build a sequence of copy-to-reg nodes chained together with token chain
1706 // and flag operands which copy the outgoing args into the appropriate regs.
1707 SDOperand InFlag;
1708 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1709 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1710 InFlag);
1711 InFlag = Chain.getValue(1);
1712 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001713
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001714 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
1715 if (isVarArg && isELF32_ABI) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001716 SDOperand SetCR(DAG.getTargetNode(PPC::SETCR, MVT::i32), 0);
1717 Chain = DAG.getCopyToReg(Chain, PPC::CR6, SetCR, InFlag);
1718 InFlag = Chain.getValue(1);
1719 }
1720
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001721 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001722 NodeTys.push_back(MVT::Other); // Returns a chain
1723 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1724
Chris Lattner79e490a2006-08-11 17:18:05 +00001725 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001726 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001727
1728 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1729 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1730 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001731 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001732 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001733 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1734 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1735 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1736 // If this is an absolute destination address, use the munged value.
1737 Callee = SDOperand(Dest, 0);
1738 else {
1739 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1740 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001741 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1742 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001743 InFlag = Chain.getValue(1);
1744
1745 // Copy the callee address into R12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001746 if (isMachoABI) {
1747 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1748 InFlag = Chain.getValue(1);
1749 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001750
1751 NodeTys.clear();
1752 NodeTys.push_back(MVT::Other);
1753 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001754 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001755 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001756 Callee.Val = 0;
1757 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001758
Chris Lattner4a45abf2006-06-10 01:14:28 +00001759 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001760 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001761 Ops.push_back(Chain);
1762 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001763 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001764
Chris Lattner4a45abf2006-06-10 01:14:28 +00001765 // Add argument registers to the end of the list so that they are known live
1766 // into the call.
1767 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1768 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1769 RegsToPass[i].second.getValueType()));
1770
1771 if (InFlag.Val)
1772 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001773 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001774 InFlag = Chain.getValue(1);
1775
Chris Lattner79e490a2006-08-11 17:18:05 +00001776 SDOperand ResultVals[3];
1777 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001778 NodeTys.clear();
1779
1780 // If the call has results, copy the values out of the ret val registers.
1781 switch (Op.Val->getValueType(0)) {
1782 default: assert(0 && "Unexpected ret value!");
1783 case MVT::Other: break;
1784 case MVT::i32:
1785 if (Op.Val->getValueType(1) == MVT::i32) {
Dan Gohman532dc2e2007-07-09 20:59:04 +00001786 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001787 ResultVals[0] = Chain.getValue(0);
Dan Gohman532dc2e2007-07-09 20:59:04 +00001788 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32,
Chris Lattner9a2a4972006-05-17 06:01:33 +00001789 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001790 ResultVals[1] = Chain.getValue(0);
1791 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001792 NodeTys.push_back(MVT::i32);
1793 } else {
1794 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001795 ResultVals[0] = Chain.getValue(0);
1796 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001797 }
1798 NodeTys.push_back(MVT::i32);
1799 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001800 case MVT::i64:
1801 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001802 ResultVals[0] = Chain.getValue(0);
1803 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001804 NodeTys.push_back(MVT::i64);
1805 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001806 case MVT::f32:
1807 case MVT::f64:
1808 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1809 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001810 ResultVals[0] = Chain.getValue(0);
1811 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001812 NodeTys.push_back(Op.Val->getValueType(0));
1813 break;
1814 case MVT::v4f32:
1815 case MVT::v4i32:
1816 case MVT::v8i16:
1817 case MVT::v16i8:
1818 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1819 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001820 ResultVals[0] = Chain.getValue(0);
1821 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001822 NodeTys.push_back(Op.Val->getValueType(0));
1823 break;
1824 }
1825
Chris Lattnerabde4602006-05-16 22:56:08 +00001826 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001827 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001828 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001829
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001830 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001831 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001832 return Chain;
1833
1834 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001835 ResultVals[NumResults++] = Chain;
1836 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1837 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001838 return Res.getValue(Op.ResNo);
1839}
1840
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001841static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, TargetMachine &TM) {
1842 SmallVector<CCValAssign, 16> RVLocs;
1843 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001844 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1845 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001846 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
1847
1848 // If this is the first return lowered for this function, add the regs to the
1849 // liveout set for the function.
1850 if (DAG.getMachineFunction().liveout_empty()) {
1851 for (unsigned i = 0; i != RVLocs.size(); ++i)
1852 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
1853 }
1854
Chris Lattnercaddd442007-02-26 19:44:02 +00001855 SDOperand Chain = Op.getOperand(0);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001856 SDOperand Flag;
1857
1858 // Copy the result values into the output registers.
1859 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1860 CCValAssign &VA = RVLocs[i];
1861 assert(VA.isRegLoc() && "Can only return in registers!");
1862 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
1863 Flag = Chain.getValue(1);
1864 }
1865
1866 if (Flag.Val)
1867 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
1868 else
Chris Lattnercaddd442007-02-26 19:44:02 +00001869 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00001870}
1871
Jim Laskeyefc7e522006-12-04 22:04:42 +00001872static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1873 const PPCSubtarget &Subtarget) {
1874 // When we pop the dynamic allocation we need to restore the SP link.
1875
1876 // Get the corect type for pointers.
1877 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1878
1879 // Construct the stack pointer operand.
1880 bool IsPPC64 = Subtarget.isPPC64();
1881 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1882 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1883
1884 // Get the operands for the STACKRESTORE.
1885 SDOperand Chain = Op.getOperand(0);
1886 SDOperand SaveSP = Op.getOperand(1);
1887
1888 // Load the old link SP.
1889 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1890
1891 // Restore the stack pointer.
1892 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1893
1894 // Store the old link SP.
1895 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1896}
1897
Jim Laskey2f616bf2006-11-16 22:43:37 +00001898static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1899 const PPCSubtarget &Subtarget) {
1900 MachineFunction &MF = DAG.getMachineFunction();
1901 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001902 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001903
1904 // Get current frame pointer save index. The users of this index will be
1905 // primarily DYNALLOC instructions.
1906 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1907 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001908
Jim Laskey2f616bf2006-11-16 22:43:37 +00001909 // If the frame pointer save index hasn't been defined yet.
1910 if (!FPSI) {
1911 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001912 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
1913
Jim Laskey2f616bf2006-11-16 22:43:37 +00001914 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001915 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001916 // Save the result.
1917 FI->setFramePointerSaveIndex(FPSI);
1918 }
1919
1920 // Get the inputs.
1921 SDOperand Chain = Op.getOperand(0);
1922 SDOperand Size = Op.getOperand(1);
1923
1924 // Get the corect type for pointers.
1925 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1926 // Negate the size.
1927 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1928 DAG.getConstant(0, PtrVT), Size);
1929 // Construct a node for the frame pointer save index.
1930 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
1931 // Build a DYNALLOC node.
1932 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
1933 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
1934 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
1935}
1936
1937
Chris Lattner1a635d62006-04-14 06:01:58 +00001938/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1939/// possible.
1940static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1941 // Not FP? Not a fsel.
1942 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1943 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1944 return SDOperand();
1945
1946 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1947
1948 // Cannot handle SETEQ/SETNE.
1949 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1950
1951 MVT::ValueType ResVT = Op.getValueType();
1952 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1953 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1954 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1955
1956 // If the RHS of the comparison is a 0.0, we don't need to do the
1957 // subtraction at all.
1958 if (isFloatingPointZero(RHS))
1959 switch (CC) {
1960 default: break; // SETUO etc aren't handled by fsel.
1961 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001962 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001963 case ISD::SETLT:
1964 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1965 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001966 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001967 case ISD::SETGE:
1968 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1969 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1970 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1971 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001972 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001973 case ISD::SETGT:
1974 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1975 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001976 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001977 case ISD::SETLE:
1978 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1979 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1980 return DAG.getNode(PPCISD::FSEL, ResVT,
1981 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1982 }
1983
1984 SDOperand Cmp;
1985 switch (CC) {
1986 default: break; // SETUO etc aren't handled by fsel.
1987 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001988 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001989 case ISD::SETLT:
1990 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1991 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1992 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1993 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1994 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001995 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001996 case ISD::SETGE:
1997 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1998 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1999 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2000 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2001 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002002 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002003 case ISD::SETGT:
2004 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2005 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2006 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2007 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2008 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002009 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002010 case ISD::SETLE:
2011 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2012 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2013 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2014 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2015 }
2016 return SDOperand();
2017}
2018
2019static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
2020 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2021 SDOperand Src = Op.getOperand(0);
2022 if (Src.getValueType() == MVT::f32)
2023 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2024
2025 SDOperand Tmp;
2026 switch (Op.getValueType()) {
2027 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2028 case MVT::i32:
2029 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2030 break;
2031 case MVT::i64:
2032 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2033 break;
2034 }
2035
2036 // Convert the FP value to an int value through memory.
2037 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
2038 if (Op.getValueType() == MVT::i32)
2039 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
2040 return Bits;
2041}
2042
2043static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
2044 if (Op.getOperand(0).getValueType() == MVT::i64) {
2045 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2046 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2047 if (Op.getValueType() == MVT::f32)
2048 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
2049 return FP;
2050 }
2051
2052 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2053 "Unhandled SINT_TO_FP type in custom expander!");
2054 // Since we only generate this in 64-bit mode, we can take advantage of
2055 // 64-bit registers. In particular, sign extend the input value into the
2056 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2057 // then lfd it and fcfid it.
2058 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2059 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00002060 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2061 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002062
2063 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2064 Op.getOperand(0));
2065
2066 // STD the extended value into the stack slot.
2067 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2068 DAG.getEntryNode(), Ext64, FIdx,
2069 DAG.getSrcValue(NULL));
2070 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00002071 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002072
2073 // FCFID it and return it.
2074 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2075 if (Op.getValueType() == MVT::f32)
2076 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
2077 return FP;
2078}
2079
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002080static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2081 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002082 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002083
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002084 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002085 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002086 SDOperand Lo = Op.getOperand(0);
2087 SDOperand Hi = Op.getOperand(1);
2088 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002089
2090 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2091 DAG.getConstant(32, MVT::i32), Amt);
2092 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
2093 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
2094 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2095 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2096 DAG.getConstant(-32U, MVT::i32));
2097 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
2098 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2099 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002100 SDOperand OutOps[] = { OutLo, OutHi };
2101 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2102 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002103}
2104
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002105static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2106 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
2107 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002108
2109 // Otherwise, expand into a bunch of logical ops. Note that these ops
2110 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002111 SDOperand Lo = Op.getOperand(0);
2112 SDOperand Hi = Op.getOperand(1);
2113 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002114
2115 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2116 DAG.getConstant(32, MVT::i32), Amt);
2117 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2118 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2119 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2120 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2121 DAG.getConstant(-32U, MVT::i32));
2122 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
2123 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2124 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002125 SDOperand OutOps[] = { OutLo, OutHi };
2126 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2127 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002128}
2129
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002130static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
2131 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002132 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002133
2134 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002135 SDOperand Lo = Op.getOperand(0);
2136 SDOperand Hi = Op.getOperand(1);
2137 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002138
2139 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2140 DAG.getConstant(32, MVT::i32), Amt);
2141 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2142 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2143 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2144 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2145 DAG.getConstant(-32U, MVT::i32));
2146 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
2147 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
2148 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
2149 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002150 SDOperand OutOps[] = { OutLo, OutHi };
2151 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2152 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002153}
2154
2155//===----------------------------------------------------------------------===//
2156// Vector related lowering.
2157//
2158
Chris Lattnerac225ca2006-04-12 19:07:14 +00002159// If this is a vector of constants or undefs, get the bits. A bit in
2160// UndefBits is set if the corresponding element of the vector is an
2161// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2162// zero. Return true if this is not an array of constants, false if it is.
2163//
Chris Lattnerac225ca2006-04-12 19:07:14 +00002164static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
2165 uint64_t UndefBits[2]) {
2166 // Start with zero'd results.
2167 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
2168
2169 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
2170 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
2171 SDOperand OpVal = BV->getOperand(i);
2172
2173 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00002174 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00002175
2176 uint64_t EltBits = 0;
2177 if (OpVal.getOpcode() == ISD::UNDEF) {
2178 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
2179 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
2180 continue;
2181 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2182 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
2183 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2184 assert(CN->getValueType(0) == MVT::f32 &&
2185 "Only one legal FP vector type!");
2186 EltBits = FloatToBits(CN->getValue());
2187 } else {
2188 // Nonconstant element.
2189 return true;
2190 }
2191
2192 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
2193 }
2194
2195 //printf("%llx %llx %llx %llx\n",
2196 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
2197 return false;
2198}
Chris Lattneref819f82006-03-20 06:33:01 +00002199
Chris Lattnerb17f1672006-04-16 01:01:29 +00002200// If this is a splat (repetition) of a value across the whole vector, return
2201// the smallest size that splats it. For example, "0x01010101010101..." is a
2202// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2203// SplatSize = 1 byte.
2204static bool isConstantSplat(const uint64_t Bits128[2],
2205 const uint64_t Undef128[2],
2206 unsigned &SplatBits, unsigned &SplatUndef,
2207 unsigned &SplatSize) {
2208
2209 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2210 // the same as the lower 64-bits, ignoring undefs.
2211 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2212 return false; // Can't be a splat if two pieces don't match.
2213
2214 uint64_t Bits64 = Bits128[0] | Bits128[1];
2215 uint64_t Undef64 = Undef128[0] & Undef128[1];
2216
2217 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2218 // undefs.
2219 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2220 return false; // Can't be a splat if two pieces don't match.
2221
2222 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2223 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2224
2225 // If the top 16-bits are different than the lower 16-bits, ignoring
2226 // undefs, we have an i32 splat.
2227 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2228 SplatBits = Bits32;
2229 SplatUndef = Undef32;
2230 SplatSize = 4;
2231 return true;
2232 }
2233
2234 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2235 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2236
2237 // If the top 8-bits are different than the lower 8-bits, ignoring
2238 // undefs, we have an i16 splat.
2239 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2240 SplatBits = Bits16;
2241 SplatUndef = Undef16;
2242 SplatSize = 2;
2243 return true;
2244 }
2245
2246 // Otherwise, we have an 8-bit splat.
2247 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2248 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2249 SplatSize = 1;
2250 return true;
2251}
2252
Chris Lattner4a998b92006-04-17 06:00:21 +00002253/// BuildSplatI - Build a canonical splati of Val with an element size of
2254/// SplatSize. Cast the result to VT.
2255static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2256 SelectionDAG &DAG) {
2257 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002258
Chris Lattner4a998b92006-04-17 06:00:21 +00002259 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2260 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2261 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002262
2263 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2264
2265 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2266 if (Val == -1)
2267 SplatSize = 1;
2268
Chris Lattner4a998b92006-04-17 06:00:21 +00002269 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2270
2271 // Build a canonical splat for this value.
Dan Gohman51eaa862007-06-14 22:58:02 +00002272 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002273 SmallVector<SDOperand, 8> Ops;
2274 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2275 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2276 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002277 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002278}
2279
Chris Lattnere7c768e2006-04-18 03:24:30 +00002280/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002281/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002282static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2283 SelectionDAG &DAG,
2284 MVT::ValueType DestVT = MVT::Other) {
2285 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2286 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002287 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2288}
2289
Chris Lattnere7c768e2006-04-18 03:24:30 +00002290/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2291/// specified intrinsic ID.
2292static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2293 SDOperand Op2, SelectionDAG &DAG,
2294 MVT::ValueType DestVT = MVT::Other) {
2295 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2296 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2297 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2298}
2299
2300
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002301/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2302/// amount. The result has the specified value type.
2303static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2304 MVT::ValueType VT, SelectionDAG &DAG) {
2305 // Force LHS/RHS to be the right type.
2306 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2307 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2308
Chris Lattnere2199452006-08-11 17:38:39 +00002309 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002310 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002311 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002312 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002313 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002314 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2315}
2316
Chris Lattnerf1b47082006-04-14 05:19:18 +00002317// If this is a case we can't handle, return null and let the default
2318// expansion code take care of it. If we CAN select this case, and if it
2319// selects to a single instruction, return Op. Otherwise, if we can codegen
2320// this case more efficiently than a constant pool load, lower it to the
2321// sequence of ops that should be used.
2322static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2323 // If this is a vector of constants or undefs, get the bits. A bit in
2324 // UndefBits is set if the corresponding element of the vector is an
2325 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2326 // zero.
2327 uint64_t VectorBits[2];
2328 uint64_t UndefBits[2];
2329 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2330 return SDOperand(); // Not a constant vector.
2331
Chris Lattnerb17f1672006-04-16 01:01:29 +00002332 // If this is a splat (repetition) of a value across the whole vector, return
2333 // the smallest size that splats it. For example, "0x01010101010101..." is a
2334 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2335 // SplatSize = 1 byte.
2336 unsigned SplatBits, SplatUndef, SplatSize;
2337 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2338 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2339
2340 // First, handle single instruction cases.
2341
2342 // All zeros?
2343 if (SplatBits == 0) {
2344 // Canonicalize all zero vectors to be v4i32.
2345 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2346 SDOperand Z = DAG.getConstant(0, MVT::i32);
2347 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2348 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2349 }
2350 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002351 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002352
2353 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2354 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002355 if (SextVal >= -16 && SextVal <= 15)
2356 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002357
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002358
2359 // Two instruction sequences.
2360
Chris Lattner4a998b92006-04-17 06:00:21 +00002361 // If this value is in the range [-32,30] and is even, use:
2362 // tmp = VSPLTI[bhw], result = add tmp, tmp
2363 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2364 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2365 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2366 }
Chris Lattner6876e662006-04-17 06:58:41 +00002367
2368 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2369 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2370 // for fneg/fabs.
2371 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2372 // Make -1 and vspltisw -1:
2373 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2374
2375 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002376 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2377 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002378
2379 // xor by OnesV to invert it.
2380 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2381 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2382 }
2383
2384 // Check to see if this is a wide variety of vsplti*, binop self cases.
2385 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00002386 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00002387 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002388 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002389 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002390
Chris Lattner6876e662006-04-17 06:58:41 +00002391 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
2392 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2393 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2394 int i = SplatCsts[idx];
2395
2396 // Figure out what shift amount will be used by altivec if shifted by i in
2397 // this splat size.
2398 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2399
2400 // vsplti + shl self.
2401 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002402 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002403 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2404 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2405 Intrinsic::ppc_altivec_vslw
2406 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002407 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2408 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002409 }
2410
2411 // vsplti + srl self.
2412 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002413 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002414 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2415 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2416 Intrinsic::ppc_altivec_vsrw
2417 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002418 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2419 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002420 }
2421
2422 // vsplti + sra self.
2423 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002424 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002425 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2426 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2427 Intrinsic::ppc_altivec_vsraw
2428 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002429 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2430 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002431 }
2432
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002433 // vsplti + rol self.
2434 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2435 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002436 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002437 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2438 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2439 Intrinsic::ppc_altivec_vrlw
2440 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002441 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2442 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002443 }
2444
2445 // t = vsplti c, result = vsldoi t, t, 1
2446 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2447 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2448 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2449 }
2450 // t = vsplti c, result = vsldoi t, t, 2
2451 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2452 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2453 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2454 }
2455 // t = vsplti c, result = vsldoi t, t, 3
2456 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2457 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2458 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2459 }
Chris Lattner6876e662006-04-17 06:58:41 +00002460 }
2461
Chris Lattner6876e662006-04-17 06:58:41 +00002462 // Three instruction sequences.
2463
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002464 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2465 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002466 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2467 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2468 LHS = DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
2469 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002470 }
2471 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2472 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002473 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2474 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2475 LHS = DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
2476 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002477 }
2478 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002479
Chris Lattnerf1b47082006-04-14 05:19:18 +00002480 return SDOperand();
2481}
2482
Chris Lattner59138102006-04-17 05:28:54 +00002483/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2484/// the specified operations to build the shuffle.
2485static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2486 SDOperand RHS, SelectionDAG &DAG) {
2487 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2488 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2489 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2490
2491 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002492 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002493 OP_VMRGHW,
2494 OP_VMRGLW,
2495 OP_VSPLTISW0,
2496 OP_VSPLTISW1,
2497 OP_VSPLTISW2,
2498 OP_VSPLTISW3,
2499 OP_VSLDOI4,
2500 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002501 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002502 };
2503
2504 if (OpNum == OP_COPY) {
2505 if (LHSID == (1*9+2)*9+3) return LHS;
2506 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2507 return RHS;
2508 }
2509
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002510 SDOperand OpLHS, OpRHS;
2511 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2512 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2513
Chris Lattner59138102006-04-17 05:28:54 +00002514 unsigned ShufIdxs[16];
2515 switch (OpNum) {
2516 default: assert(0 && "Unknown i32 permute!");
2517 case OP_VMRGHW:
2518 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2519 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2520 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2521 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2522 break;
2523 case OP_VMRGLW:
2524 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2525 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2526 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2527 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2528 break;
2529 case OP_VSPLTISW0:
2530 for (unsigned i = 0; i != 16; ++i)
2531 ShufIdxs[i] = (i&3)+0;
2532 break;
2533 case OP_VSPLTISW1:
2534 for (unsigned i = 0; i != 16; ++i)
2535 ShufIdxs[i] = (i&3)+4;
2536 break;
2537 case OP_VSPLTISW2:
2538 for (unsigned i = 0; i != 16; ++i)
2539 ShufIdxs[i] = (i&3)+8;
2540 break;
2541 case OP_VSPLTISW3:
2542 for (unsigned i = 0; i != 16; ++i)
2543 ShufIdxs[i] = (i&3)+12;
2544 break;
2545 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002546 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002547 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002548 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002549 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002550 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002551 }
Chris Lattnere2199452006-08-11 17:38:39 +00002552 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002553 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002554 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002555
2556 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002557 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002558}
2559
Chris Lattnerf1b47082006-04-14 05:19:18 +00002560/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2561/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2562/// return the code it can be lowered into. Worst case, it can always be
2563/// lowered into a vperm.
2564static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2565 SDOperand V1 = Op.getOperand(0);
2566 SDOperand V2 = Op.getOperand(1);
2567 SDOperand PermMask = Op.getOperand(2);
2568
2569 // Cases that are handled by instructions that take permute immediates
2570 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2571 // selected by the instruction selector.
2572 if (V2.getOpcode() == ISD::UNDEF) {
2573 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2574 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2575 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2576 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2577 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2578 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2579 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2580 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2581 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2582 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2583 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2584 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2585 return Op;
2586 }
2587 }
2588
2589 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2590 // and produce a fixed permutation. If any of these match, do not lower to
2591 // VPERM.
2592 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2593 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2594 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2595 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2596 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2597 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2598 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2599 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2600 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2601 return Op;
2602
Chris Lattner59138102006-04-17 05:28:54 +00002603 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2604 // perfect shuffle table to emit an optimal matching sequence.
2605 unsigned PFIndexes[4];
2606 bool isFourElementShuffle = true;
2607 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2608 unsigned EltNo = 8; // Start out undef.
2609 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2610 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2611 continue; // Undef, ignore it.
2612
2613 unsigned ByteSource =
2614 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2615 if ((ByteSource & 3) != j) {
2616 isFourElementShuffle = false;
2617 break;
2618 }
2619
2620 if (EltNo == 8) {
2621 EltNo = ByteSource/4;
2622 } else if (EltNo != ByteSource/4) {
2623 isFourElementShuffle = false;
2624 break;
2625 }
2626 }
2627 PFIndexes[i] = EltNo;
2628 }
2629
2630 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2631 // perfect shuffle vector to determine if it is cost effective to do this as
2632 // discrete instructions, or whether we should use a vperm.
2633 if (isFourElementShuffle) {
2634 // Compute the index in the perfect shuffle table.
2635 unsigned PFTableIndex =
2636 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2637
2638 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2639 unsigned Cost = (PFEntry >> 30);
2640
2641 // Determining when to avoid vperm is tricky. Many things affect the cost
2642 // of vperm, particularly how many times the perm mask needs to be computed.
2643 // For example, if the perm mask can be hoisted out of a loop or is already
2644 // used (perhaps because there are multiple permutes with the same shuffle
2645 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2646 // the loop requires an extra register.
2647 //
2648 // As a compromise, we only emit discrete instructions if the shuffle can be
2649 // generated in 3 or fewer operations. When we have loop information
2650 // available, if this block is within a loop, we should avoid using vperm
2651 // for 3-operation perms and use a constant pool load instead.
2652 if (Cost < 3)
2653 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2654 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002655
2656 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2657 // vector that will get spilled to the constant pool.
2658 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2659
2660 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2661 // that it is in input element units, not in bytes. Convert now.
Dan Gohman51eaa862007-06-14 22:58:02 +00002662 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002663 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2664
Chris Lattnere2199452006-08-11 17:38:39 +00002665 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002666 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002667 unsigned SrcElt;
2668 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2669 SrcElt = 0;
2670 else
2671 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002672
2673 for (unsigned j = 0; j != BytesPerElement; ++j)
2674 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2675 MVT::i8));
2676 }
2677
Chris Lattnere2199452006-08-11 17:38:39 +00002678 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2679 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002680 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2681}
2682
Chris Lattner90564f22006-04-18 17:59:36 +00002683/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2684/// altivec comparison. If it is, return true and fill in Opc/isDot with
2685/// information about the intrinsic.
2686static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2687 bool &isDot) {
2688 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2689 CompareOpc = -1;
2690 isDot = false;
2691 switch (IntrinsicID) {
2692 default: return false;
2693 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002694 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2695 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2696 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2697 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2698 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2699 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2700 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2701 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2702 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2703 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2704 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2705 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2706 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2707
2708 // Normal Comparisons.
2709 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2710 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2711 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2712 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2713 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2714 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2715 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2716 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2717 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2718 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2719 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2720 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2721 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2722 }
Chris Lattner90564f22006-04-18 17:59:36 +00002723 return true;
2724}
2725
2726/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2727/// lower, do it, otherwise return null.
2728static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2729 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2730 // opcode number of the comparison.
2731 int CompareOpc;
2732 bool isDot;
2733 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2734 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002735
Chris Lattner90564f22006-04-18 17:59:36 +00002736 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002737 if (!isDot) {
2738 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2739 Op.getOperand(1), Op.getOperand(2),
2740 DAG.getConstant(CompareOpc, MVT::i32));
2741 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2742 }
2743
2744 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002745 SDOperand Ops[] = {
2746 Op.getOperand(2), // LHS
2747 Op.getOperand(3), // RHS
2748 DAG.getConstant(CompareOpc, MVT::i32)
2749 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002750 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002751 VTs.push_back(Op.getOperand(2).getValueType());
2752 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002753 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002754
2755 // Now that we have the comparison, emit a copy from the CR to a GPR.
2756 // This is flagged to the above dot comparison.
2757 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2758 DAG.getRegister(PPC::CR6, MVT::i32),
2759 CompNode.getValue(1));
2760
2761 // Unpack the result based on how the target uses it.
2762 unsigned BitNo; // Bit # of CR6.
2763 bool InvertBit; // Invert result?
2764 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2765 default: // Can't happen, don't crash on invalid number though.
2766 case 0: // Return the value of the EQ bit of CR6.
2767 BitNo = 0; InvertBit = false;
2768 break;
2769 case 1: // Return the inverted value of the EQ bit of CR6.
2770 BitNo = 0; InvertBit = true;
2771 break;
2772 case 2: // Return the value of the LT bit of CR6.
2773 BitNo = 2; InvertBit = false;
2774 break;
2775 case 3: // Return the inverted value of the LT bit of CR6.
2776 BitNo = 2; InvertBit = true;
2777 break;
2778 }
2779
2780 // Shift the bit into the low position.
2781 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2782 DAG.getConstant(8-(3-BitNo), MVT::i32));
2783 // Isolate the bit.
2784 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2785 DAG.getConstant(1, MVT::i32));
2786
2787 // If we are supposed to, toggle the bit.
2788 if (InvertBit)
2789 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2790 DAG.getConstant(1, MVT::i32));
2791 return Flags;
2792}
2793
2794static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2795 // Create a stack slot that is 16-byte aligned.
2796 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2797 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002798 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2799 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002800
2801 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002802 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002803 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002804 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002805 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002806}
2807
Chris Lattnere7c768e2006-04-18 03:24:30 +00002808static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002809 if (Op.getValueType() == MVT::v4i32) {
2810 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2811
2812 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2813 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2814
2815 SDOperand RHSSwap = // = vrlw RHS, 16
2816 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2817
2818 // Shrinkify inputs to v8i16.
2819 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2820 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2821 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2822
2823 // Low parts multiplied together, generating 32-bit results (we ignore the
2824 // top parts).
2825 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2826 LHS, RHS, DAG, MVT::v4i32);
2827
2828 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2829 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2830 // Shift the high parts up 16 bits.
2831 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2832 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2833 } else if (Op.getValueType() == MVT::v8i16) {
2834 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2835
Chris Lattnercea2aa72006-04-18 04:28:57 +00002836 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002837
Chris Lattnercea2aa72006-04-18 04:28:57 +00002838 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2839 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002840 } else if (Op.getValueType() == MVT::v16i8) {
2841 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2842
2843 // Multiply the even 8-bit parts, producing 16-bit sums.
2844 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2845 LHS, RHS, DAG, MVT::v8i16);
2846 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2847
2848 // Multiply the odd 8-bit parts, producing 16-bit sums.
2849 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2850 LHS, RHS, DAG, MVT::v8i16);
2851 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2852
2853 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002854 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002855 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002856 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2857 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002858 }
Chris Lattner19a81522006-04-18 03:57:35 +00002859 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002860 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002861 } else {
2862 assert(0 && "Unknown mul to lower!");
2863 abort();
2864 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002865}
2866
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002867/// LowerOperation - Provide custom lowering hooks for some operations.
2868///
Nate Begeman21e463b2005-10-16 05:39:50 +00002869SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002870 switch (Op.getOpcode()) {
2871 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002872 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2873 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00002874 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002875 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002876 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00002877 case ISD::VASTART:
2878 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
2879 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
2880
2881 case ISD::VAARG:
2882 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
2883 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
2884
Chris Lattneref957102006-06-21 00:34:03 +00002885 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00002886 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
2887 VarArgsStackOffset, VarArgsNumGPR,
2888 VarArgsNumFPR, PPCSubTarget);
2889
Chris Lattner9f0bc652007-02-25 05:34:32 +00002890 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002891 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00002892 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002893 case ISD::DYNAMIC_STACKALLOC:
2894 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002895
Chris Lattner1a635d62006-04-14 06:01:58 +00002896 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2897 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2898 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002899
Chris Lattner1a635d62006-04-14 06:01:58 +00002900 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002901 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2902 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2903 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002904
Chris Lattner1a635d62006-04-14 06:01:58 +00002905 // Vector-related lowering.
2906 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2907 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2908 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2909 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002910 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002911
2912 // Frame & Return address. Currently unimplemented
2913 case ISD::RETURNADDR: break;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00002914 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002915 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002916 return SDOperand();
2917}
2918
Chris Lattner1a635d62006-04-14 06:01:58 +00002919//===----------------------------------------------------------------------===//
2920// Other Lowering Code
2921//===----------------------------------------------------------------------===//
2922
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002923MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002924PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2925 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00002926 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00002927 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2928 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002929 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002930 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2931 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002932 "Unexpected instr type to insert");
2933
2934 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2935 // control-flow pattern. The incoming instruction knows the destination vreg
2936 // to set, the condition code register to branch on, the true/false values to
2937 // select between, and a branch opcode to use.
2938 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2939 ilist<MachineBasicBlock>::iterator It = BB;
2940 ++It;
2941
2942 // thisMBB:
2943 // ...
2944 // TrueVal = ...
2945 // cmpTY ccX, r1, r2
2946 // bCC copy1MBB
2947 // fallthrough --> copy0MBB
2948 MachineBasicBlock *thisMBB = BB;
2949 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2950 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002951 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00002952 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00002953 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002954 MachineFunction *F = BB->getParent();
2955 F->getBasicBlockList().insert(It, copy0MBB);
2956 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002957 // Update machine-CFG edges by first adding all successors of the current
2958 // block to the new block which will contain the Phi node for the select.
2959 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2960 e = BB->succ_end(); i != e; ++i)
2961 sinkMBB->addSuccessor(*i);
2962 // Next, remove all successors of the current block, and add the true
2963 // and fallthrough blocks as its successors.
2964 while(!BB->succ_empty())
2965 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002966 BB->addSuccessor(copy0MBB);
2967 BB->addSuccessor(sinkMBB);
2968
2969 // copy0MBB:
2970 // %FalseValue = ...
2971 // # fallthrough to sinkMBB
2972 BB = copy0MBB;
2973
2974 // Update machine-CFG edges
2975 BB->addSuccessor(sinkMBB);
2976
2977 // sinkMBB:
2978 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2979 // ...
2980 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00002981 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002982 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2983 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2984
2985 delete MI; // The pseudo instruction is gone now.
2986 return BB;
2987}
2988
Chris Lattner1a635d62006-04-14 06:01:58 +00002989//===----------------------------------------------------------------------===//
2990// Target Optimization Hooks
2991//===----------------------------------------------------------------------===//
2992
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002993SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2994 DAGCombinerInfo &DCI) const {
2995 TargetMachine &TM = getTargetMachine();
2996 SelectionDAG &DAG = DCI.DAG;
2997 switch (N->getOpcode()) {
2998 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00002999 case PPCISD::SHL:
3000 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3001 if (C->getValue() == 0) // 0 << V -> 0.
3002 return N->getOperand(0);
3003 }
3004 break;
3005 case PPCISD::SRL:
3006 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3007 if (C->getValue() == 0) // 0 >>u V -> 0.
3008 return N->getOperand(0);
3009 }
3010 break;
3011 case PPCISD::SRA:
3012 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3013 if (C->getValue() == 0 || // 0 >>s V -> 0.
3014 C->isAllOnesValue()) // -1 >>s V -> -1.
3015 return N->getOperand(0);
3016 }
3017 break;
3018
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003019 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00003020 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003021 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
3022 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
3023 // We allow the src/dst to be either f32/f64, but the intermediate
3024 // type must be i64.
3025 if (N->getOperand(0).getValueType() == MVT::i64) {
3026 SDOperand Val = N->getOperand(0).getOperand(0);
3027 if (Val.getValueType() == MVT::f32) {
3028 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3029 DCI.AddToWorklist(Val.Val);
3030 }
3031
3032 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003033 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003034 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003035 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003036 if (N->getValueType(0) == MVT::f32) {
3037 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
3038 DCI.AddToWorklist(Val.Val);
3039 }
3040 return Val;
3041 } else if (N->getOperand(0).getValueType() == MVT::i32) {
3042 // If the intermediate type is i32, we can avoid the load/store here
3043 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003044 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003045 }
3046 }
3047 break;
Chris Lattner51269842006-03-01 05:50:56 +00003048 case ISD::STORE:
3049 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
3050 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
3051 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
3052 N->getOperand(1).getValueType() == MVT::i32) {
3053 SDOperand Val = N->getOperand(1).getOperand(0);
3054 if (Val.getValueType() == MVT::f32) {
3055 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3056 DCI.AddToWorklist(Val.Val);
3057 }
3058 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
3059 DCI.AddToWorklist(Val.Val);
3060
3061 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
3062 N->getOperand(2), N->getOperand(3));
3063 DCI.AddToWorklist(Val.Val);
3064 return Val;
3065 }
Chris Lattnerd9989382006-07-10 20:56:58 +00003066
3067 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
3068 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
3069 N->getOperand(1).Val->hasOneUse() &&
3070 (N->getOperand(1).getValueType() == MVT::i32 ||
3071 N->getOperand(1).getValueType() == MVT::i16)) {
3072 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
3073 // Do an any-extend to 32-bits if this is a half-word input.
3074 if (BSwapOp.getValueType() == MVT::i16)
3075 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
3076
3077 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
3078 N->getOperand(2), N->getOperand(3),
3079 DAG.getValueType(N->getOperand(1).getValueType()));
3080 }
3081 break;
3082 case ISD::BSWAP:
3083 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00003084 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00003085 N->getOperand(0).hasOneUse() &&
3086 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
3087 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00003088 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00003089 // Create the byte-swapping load.
3090 std::vector<MVT::ValueType> VTs;
3091 VTs.push_back(MVT::i32);
3092 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00003093 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00003094 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00003095 LD->getChain(), // Chain
3096 LD->getBasePtr(), // Ptr
3097 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00003098 DAG.getValueType(N->getValueType(0)) // VT
3099 };
3100 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00003101
3102 // If this is an i16 load, insert the truncate.
3103 SDOperand ResVal = BSLoad;
3104 if (N->getValueType(0) == MVT::i16)
3105 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
3106
3107 // First, combine the bswap away. This makes the value produced by the
3108 // load dead.
3109 DCI.CombineTo(N, ResVal);
3110
3111 // Next, combine the load away, we give it a bogus result value but a real
3112 // chain result. The result value is dead because the bswap is dead.
3113 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
3114
3115 // Return N so it doesn't get rechecked!
3116 return SDOperand(N, 0);
3117 }
3118
Chris Lattner51269842006-03-01 05:50:56 +00003119 break;
Chris Lattner4468c222006-03-31 06:02:07 +00003120 case PPCISD::VCMP: {
3121 // If a VCMPo node already exists with exactly the same operands as this
3122 // node, use its result instead of this node (VCMPo computes both a CR6 and
3123 // a normal output).
3124 //
3125 if (!N->getOperand(0).hasOneUse() &&
3126 !N->getOperand(1).hasOneUse() &&
3127 !N->getOperand(2).hasOneUse()) {
3128
3129 // Scan all of the users of the LHS, looking for VCMPo's that match.
3130 SDNode *VCMPoNode = 0;
3131
3132 SDNode *LHSN = N->getOperand(0).Val;
3133 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
3134 UI != E; ++UI)
3135 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
3136 (*UI)->getOperand(1) == N->getOperand(1) &&
3137 (*UI)->getOperand(2) == N->getOperand(2) &&
3138 (*UI)->getOperand(0) == N->getOperand(0)) {
3139 VCMPoNode = *UI;
3140 break;
3141 }
3142
Chris Lattner00901202006-04-18 18:28:22 +00003143 // If there is no VCMPo node, or if the flag value has a single use, don't
3144 // transform this.
3145 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
3146 break;
3147
3148 // Look at the (necessarily single) use of the flag value. If it has a
3149 // chain, this transformation is more complex. Note that multiple things
3150 // could use the value result, which we should ignore.
3151 SDNode *FlagUser = 0;
3152 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
3153 FlagUser == 0; ++UI) {
3154 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
3155 SDNode *User = *UI;
3156 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
3157 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
3158 FlagUser = User;
3159 break;
3160 }
3161 }
3162 }
3163
3164 // If the user is a MFCR instruction, we know this is safe. Otherwise we
3165 // give up for right now.
3166 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00003167 return SDOperand(VCMPoNode, 0);
3168 }
3169 break;
3170 }
Chris Lattner90564f22006-04-18 17:59:36 +00003171 case ISD::BR_CC: {
3172 // If this is a branch on an altivec predicate comparison, lower this so
3173 // that we don't have to do a MFCR: instead, branch directly on CR6. This
3174 // lowering is done pre-legalize, because the legalizer lowers the predicate
3175 // compare down to code that is difficult to reassemble.
3176 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
3177 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
3178 int CompareOpc;
3179 bool isDot;
3180
3181 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
3182 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
3183 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
3184 assert(isDot && "Can't compare against a vector result!");
3185
3186 // If this is a comparison against something other than 0/1, then we know
3187 // that the condition is never/always true.
3188 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
3189 if (Val != 0 && Val != 1) {
3190 if (CC == ISD::SETEQ) // Cond never true, remove branch.
3191 return N->getOperand(0);
3192 // Always !=, turn it into an unconditional branch.
3193 return DAG.getNode(ISD::BR, MVT::Other,
3194 N->getOperand(0), N->getOperand(4));
3195 }
3196
3197 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
3198
3199 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00003200 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00003201 SDOperand Ops[] = {
3202 LHS.getOperand(2), // LHS of compare
3203 LHS.getOperand(3), // RHS of compare
3204 DAG.getConstant(CompareOpc, MVT::i32)
3205 };
Chris Lattner90564f22006-04-18 17:59:36 +00003206 VTs.push_back(LHS.getOperand(2).getValueType());
3207 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003208 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00003209
3210 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003211 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00003212 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3213 default: // Can't happen, don't crash on invalid number though.
3214 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003215 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00003216 break;
3217 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003218 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00003219 break;
3220 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003221 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003222 break;
3223 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003224 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003225 break;
3226 }
3227
3228 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003229 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003230 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003231 N->getOperand(4), CompNode.getValue(1));
3232 }
3233 break;
3234 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003235 }
3236
3237 return SDOperand();
3238}
3239
Chris Lattner1a635d62006-04-14 06:01:58 +00003240//===----------------------------------------------------------------------===//
3241// Inline Assembly Support
3242//===----------------------------------------------------------------------===//
3243
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003244void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
3245 uint64_t Mask,
3246 uint64_t &KnownZero,
3247 uint64_t &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003248 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003249 unsigned Depth) const {
3250 KnownZero = 0;
3251 KnownOne = 0;
3252 switch (Op.getOpcode()) {
3253 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003254 case PPCISD::LBRX: {
3255 // lhbrx is known to have the top bits cleared out.
3256 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3257 KnownZero = 0xFFFF0000;
3258 break;
3259 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003260 case ISD::INTRINSIC_WO_CHAIN: {
3261 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3262 default: break;
3263 case Intrinsic::ppc_altivec_vcmpbfp_p:
3264 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3265 case Intrinsic::ppc_altivec_vcmpequb_p:
3266 case Intrinsic::ppc_altivec_vcmpequh_p:
3267 case Intrinsic::ppc_altivec_vcmpequw_p:
3268 case Intrinsic::ppc_altivec_vcmpgefp_p:
3269 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3270 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3271 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3272 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3273 case Intrinsic::ppc_altivec_vcmpgtub_p:
3274 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3275 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3276 KnownZero = ~1U; // All bits but the low one are known to be zero.
3277 break;
3278 }
3279 }
3280 }
3281}
3282
3283
Chris Lattner4234f572007-03-25 02:14:49 +00003284/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003285/// constraint it is for this target.
3286PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003287PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
3288 if (Constraint.size() == 1) {
3289 switch (Constraint[0]) {
3290 default: break;
3291 case 'b':
3292 case 'r':
3293 case 'f':
3294 case 'v':
3295 case 'y':
3296 return C_RegisterClass;
3297 }
3298 }
3299 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003300}
3301
Chris Lattner331d1bc2006-11-02 01:44:04 +00003302std::pair<unsigned, const TargetRegisterClass*>
3303PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3304 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003305 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003306 // GCC RS6000 Constraint Letters
3307 switch (Constraint[0]) {
3308 case 'b': // R1-R31
3309 case 'r': // R0-R31
3310 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3311 return std::make_pair(0U, PPC::G8RCRegisterClass);
3312 return std::make_pair(0U, PPC::GPRCRegisterClass);
3313 case 'f':
3314 if (VT == MVT::f32)
3315 return std::make_pair(0U, PPC::F4RCRegisterClass);
3316 else if (VT == MVT::f64)
3317 return std::make_pair(0U, PPC::F8RCRegisterClass);
3318 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003319 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003320 return std::make_pair(0U, PPC::VRRCRegisterClass);
3321 case 'y': // crrc
3322 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003323 }
3324 }
3325
Chris Lattner331d1bc2006-11-02 01:44:04 +00003326 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003327}
Chris Lattner763317d2006-02-07 00:47:13 +00003328
Chris Lattner331d1bc2006-11-02 01:44:04 +00003329
Chris Lattner763317d2006-02-07 00:47:13 +00003330// isOperandValidForConstraint
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003331SDOperand PPCTargetLowering::
3332isOperandValidForConstraint(SDOperand Op, char Letter, SelectionDAG &DAG) {
Chris Lattner763317d2006-02-07 00:47:13 +00003333 switch (Letter) {
3334 default: break;
3335 case 'I':
3336 case 'J':
3337 case 'K':
3338 case 'L':
3339 case 'M':
3340 case 'N':
3341 case 'O':
3342 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00003343 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
3344 if (!CST) return SDOperand(0, 0); // Must be an immediate to match.
3345 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00003346 switch (Letter) {
3347 default: assert(0 && "Unknown constraint letter!");
3348 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003349 if ((short)Value == (int)Value)
3350 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003351 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003352 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3353 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003354 if ((short)Value == 0)
3355 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003356 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003357 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003358 if ((Value >> 16) == 0)
3359 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003360 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003361 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003362 if (Value > 31)
3363 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003364 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003365 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003366 if ((int)Value > 0 && isPowerOf2_32(Value))
3367 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003368 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003369 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003370 if (Value == 0)
3371 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003372 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003373 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003374 if ((short)-Value == (int)-Value)
3375 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003376 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003377 }
3378 break;
3379 }
3380 }
3381
3382 // Handle standard constraint letters.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003383 return TargetLowering::isOperandValidForConstraint(Op, Letter, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003384}
Evan Chengc4c62572006-03-13 23:20:37 +00003385
Chris Lattnerc9addb72007-03-30 23:15:24 +00003386// isLegalAddressingMode - Return true if the addressing mode represented
3387// by AM is legal for this target, for a load/store of the specified type.
3388bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3389 const Type *Ty) const {
3390 // FIXME: PPC does not allow r+i addressing modes for vectors!
3391
3392 // PPC allows a sign-extended 16-bit immediate field.
3393 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3394 return false;
3395
3396 // No global is ever allowed as a base.
3397 if (AM.BaseGV)
3398 return false;
3399
3400 // PPC only support r+r,
3401 switch (AM.Scale) {
3402 case 0: // "r+i" or just "i", depending on HasBaseReg.
3403 break;
3404 case 1:
3405 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3406 return false;
3407 // Otherwise we have r+r or r+i.
3408 break;
3409 case 2:
3410 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3411 return false;
3412 // Allow 2*r as r+r.
3413 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00003414 default:
3415 // No other scales are supported.
3416 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00003417 }
3418
3419 return true;
3420}
3421
Evan Chengc4c62572006-03-13 23:20:37 +00003422/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00003423/// as the offset of the target addressing mode for load / store of the
3424/// given type.
3425bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00003426 // PPC allows a sign-extended 16-bit immediate field.
3427 return (V > -(1 << 16) && V < (1 << 16)-1);
3428}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003429
3430bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00003431 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00003432}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003433
3434SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG)
3435{
3436 // Depths > 0 not supported yet!
3437 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3438 return SDOperand();
3439
3440 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3441 bool isPPC64 = PtrVT == MVT::i64;
3442
3443 MachineFunction &MF = DAG.getMachineFunction();
3444 MachineFrameInfo *MFI = MF.getFrameInfo();
3445 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
3446 && MFI->getStackSize();
3447
3448 if (isPPC64)
3449 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
3450 MVT::i32);
3451 else
3452 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
3453 MVT::i32);
3454}