blob: 29be67bf6053eeacef8fb0a70d8bb6e15f7a3f9e [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000026#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/CodeGen/Passes.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000030#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000031#include "llvm/Target/TargetInstrInfo.h"
32#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000033#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/ADT/Statistic.h"
37#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000038#include <algorithm>
Jeff Cohen97af7512006-12-02 02:22:01 +000039#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000040using namespace llvm;
41
Dan Gohman844731a2008-05-13 00:00:25 +000042// Hidden options for help debugging.
43static cl::opt<bool> DisableReMat("disable-rematerialization",
44 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000045
Dan Gohman844731a2008-05-13 00:00:25 +000046static cl::opt<bool> SplitAtBB("split-intervals-at-bb",
47 cl::init(true), cl::Hidden);
48static cl::opt<int> SplitLimit("split-limit",
49 cl::init(-1), cl::Hidden);
Evan Chengbc165e42007-08-16 07:24:22 +000050
Dan Gohman4c8f8702008-07-25 15:08:37 +000051static cl::opt<bool> EnableAggressiveRemat("aggressive-remat", cl::Hidden);
52
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Chris Lattnercd3245a2006-12-19 22:41:21 +000056STATISTIC(numIntervals, "Number of original intervals");
Evan Cheng0cbb1162007-11-29 01:06:25 +000057STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman6d69ba82008-07-25 00:02:30 +000064 AU.addRequired<AliasAnalysis>();
65 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000066 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000067 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000068 AU.addPreservedID(MachineLoopInfoID);
69 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000070
71 if (!StrongPHIElim) {
72 AU.addPreservedID(PHIEliminationID);
73 AU.addRequiredID(PHIEliminationID);
74 }
75
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000076 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000078}
79
Chris Lattnerf7da2c72006-08-24 22:43:55 +000080void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000081 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000082 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000083 E = r2iMap_.end(); I != E; ++I)
84 delete I->second;
85
Evan Cheng3f32d652008-06-04 09:18:41 +000086 MBB2IdxMap.clear();
Evan Cheng4ca980e2007-10-17 02:10:22 +000087 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000088 mi2iMap_.clear();
89 i2miMap_.clear();
90 r2iMap_.clear();
Evan Chengdd199d22007-09-06 01:07:24 +000091 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
92 VNInfoAllocator.Reset();
Evan Cheng1ed99222008-07-19 00:37:25 +000093 while (!ClonedMIs.empty()) {
94 MachineInstr *MI = ClonedMIs.back();
95 ClonedMIs.pop_back();
96 mf_->DeleteMachineInstr(MI);
97 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000098}
99
Owen Anderson80b3ce62008-05-28 20:54:50 +0000100void LiveIntervals::computeNumbering() {
101 Index2MiMap OldI2MI = i2miMap_;
Owen Anderson7fbad272008-07-23 21:37:49 +0000102 std::vector<IdxMBBPair> OldI2MBB = Idx2MBBMap;
Owen Anderson80b3ce62008-05-28 20:54:50 +0000103
104 Idx2MBBMap.clear();
105 MBB2IdxMap.clear();
106 mi2iMap_.clear();
107 i2miMap_.clear();
108
Owen Andersona1566f22008-07-22 22:46:49 +0000109 FunctionSize = 0;
110
Chris Lattner428b92e2006-09-15 03:57:23 +0000111 // Number MachineInstrs and MachineBasicBlocks.
112 // Initialize MBB indexes to a sentinal.
Evan Cheng549f27d32007-08-13 23:45:17 +0000113 MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
Chris Lattner428b92e2006-09-15 03:57:23 +0000114
115 unsigned MIIndex = 0;
116 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
117 MBB != E; ++MBB) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000118 unsigned StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000119
Owen Anderson7fbad272008-07-23 21:37:49 +0000120 // Insert an empty slot at the beginning of each block.
121 MIIndex += InstrSlots::NUM;
122 i2miMap_.push_back(0);
123
Chris Lattner428b92e2006-09-15 03:57:23 +0000124 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
125 I != E; ++I) {
126 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000127 assert(inserted && "multiple MachineInstr -> index mappings");
Devang Patel59500c82008-11-21 20:00:59 +0000128 inserted = true;
Chris Lattner428b92e2006-09-15 03:57:23 +0000129 i2miMap_.push_back(I);
130 MIIndex += InstrSlots::NUM;
Owen Andersona1566f22008-07-22 22:46:49 +0000131 FunctionSize++;
Owen Anderson7fbad272008-07-23 21:37:49 +0000132
Evan Cheng4ed43292008-10-18 05:21:37 +0000133 // Insert max(1, numdefs) empty slots after every instruction.
Evan Cheng99fe34b2008-10-18 05:18:55 +0000134 unsigned Slots = I->getDesc().getNumDefs();
135 if (Slots == 0)
136 Slots = 1;
137 MIIndex += InstrSlots::NUM * Slots;
138 while (Slots--)
139 i2miMap_.push_back(0);
Owen Anderson35578012008-06-16 07:10:49 +0000140 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000141
Owen Anderson1fbb4542008-06-16 16:58:24 +0000142 // Set the MBB2IdxMap entry for this MBB.
143 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1);
144 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000145 }
Evan Cheng4ca980e2007-10-17 02:10:22 +0000146 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Owen Anderson80b3ce62008-05-28 20:54:50 +0000147
148 if (!OldI2MI.empty())
Owen Anderson788d0412008-08-06 18:35:45 +0000149 for (iterator OI = begin(), OE = end(); OI != OE; ++OI) {
Owen Anderson03857b22008-08-13 21:49:13 +0000150 for (LiveInterval::iterator LI = OI->second->begin(),
151 LE = OI->second->end(); LI != LE; ++LI) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000152
Owen Anderson7eec0c22008-05-29 23:01:22 +0000153 // Remap the start index of the live range to the corresponding new
154 // number, or our best guess at what it _should_ correspond to if the
155 // original instruction has been erased. This is either the following
156 // instruction or its predecessor.
Owen Anderson7fbad272008-07-23 21:37:49 +0000157 unsigned index = LI->start / InstrSlots::NUM;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000158 unsigned offset = LI->start % InstrSlots::NUM;
Owen Anderson0a7615a2008-07-25 23:06:59 +0000159 if (offset == InstrSlots::LOAD) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000160 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000161 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->start);
Owen Anderson7fbad272008-07-23 21:37:49 +0000162 // Take the pair containing the index
163 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000164 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000165
Owen Anderson7fbad272008-07-23 21:37:49 +0000166 LI->start = getMBBStartIdx(J->second);
167 } else {
168 LI->start = mi2iMap_[OldI2MI[index]] + offset;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000169 }
170
171 // Remap the ending index in the same way that we remapped the start,
172 // except for the final step where we always map to the immediately
173 // following instruction.
Owen Andersond7dcbec2008-07-25 19:50:48 +0000174 index = (LI->end - 1) / InstrSlots::NUM;
Owen Anderson7fbad272008-07-23 21:37:49 +0000175 offset = LI->end % InstrSlots::NUM;
Owen Anderson9382b932008-07-30 00:22:56 +0000176 if (offset == InstrSlots::LOAD) {
177 // VReg dies at end of block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000178 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000179 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->end);
Owen Anderson9382b932008-07-30 00:22:56 +0000180 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000181
Owen Anderson9382b932008-07-30 00:22:56 +0000182 LI->end = getMBBEndIdx(I->second) + 1;
Owen Anderson4b5b2092008-05-29 18:15:49 +0000183 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000184 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000185 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
186
187 if (index != OldI2MI.size())
188 LI->end = mi2iMap_[OldI2MI[index]] + (idx == index ? offset : 0);
189 else
190 LI->end = InstrSlots::NUM * i2miMap_.size();
Owen Anderson4b5b2092008-05-29 18:15:49 +0000191 }
Owen Anderson788d0412008-08-06 18:35:45 +0000192 }
193
Owen Anderson03857b22008-08-13 21:49:13 +0000194 for (LiveInterval::vni_iterator VNI = OI->second->vni_begin(),
195 VNE = OI->second->vni_end(); VNI != VNE; ++VNI) {
Owen Anderson788d0412008-08-06 18:35:45 +0000196 VNInfo* vni = *VNI;
Owen Anderson745825f42008-05-28 22:40:08 +0000197
Owen Anderson7eec0c22008-05-29 23:01:22 +0000198 // Remap the VNInfo def index, which works the same as the
Owen Anderson788d0412008-08-06 18:35:45 +0000199 // start indices above. VN's with special sentinel defs
200 // don't need to be remapped.
Owen Anderson91292392008-07-30 17:42:47 +0000201 if (vni->def != ~0U && vni->def != ~1U) {
Owen Anderson788d0412008-08-06 18:35:45 +0000202 unsigned index = vni->def / InstrSlots::NUM;
203 unsigned offset = vni->def % InstrSlots::NUM;
Owen Anderson91292392008-07-30 17:42:47 +0000204 if (offset == InstrSlots::LOAD) {
205 std::vector<IdxMBBPair>::const_iterator I =
Owen Anderson0a7615a2008-07-25 23:06:59 +0000206 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->def);
Owen Anderson91292392008-07-30 17:42:47 +0000207 // Take the pair containing the index
208 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000209 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000210
Owen Anderson91292392008-07-30 17:42:47 +0000211 vni->def = getMBBStartIdx(J->second);
212 } else {
213 vni->def = mi2iMap_[OldI2MI[index]] + offset;
214 }
Owen Anderson7eec0c22008-05-29 23:01:22 +0000215 }
Owen Anderson745825f42008-05-28 22:40:08 +0000216
Owen Anderson7eec0c22008-05-29 23:01:22 +0000217 // Remap the VNInfo kill indices, which works the same as
218 // the end indices above.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000219 for (size_t i = 0; i < vni->kills.size(); ++i) {
Owen Anderson9382b932008-07-30 00:22:56 +0000220 // PHI kills don't need to be remapped.
221 if (!vni->kills[i]) continue;
222
Owen Anderson788d0412008-08-06 18:35:45 +0000223 unsigned index = (vni->kills[i]-1) / InstrSlots::NUM;
224 unsigned offset = vni->kills[i] % InstrSlots::NUM;
Owen Anderson309c6162008-09-30 22:51:54 +0000225 if (offset == InstrSlots::LOAD) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000226 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000227 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Owen Anderson9382b932008-07-30 00:22:56 +0000228 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000229
Owen Anderson788d0412008-08-06 18:35:45 +0000230 vni->kills[i] = getMBBEndIdx(I->second);
Owen Anderson7fbad272008-07-23 21:37:49 +0000231 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000232 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000233 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
234
235 if (index != OldI2MI.size())
236 vni->kills[i] = mi2iMap_[OldI2MI[index]] +
237 (idx == index ? offset : 0);
238 else
239 vni->kills[i] = InstrSlots::NUM * i2miMap_.size();
Owen Anderson7eec0c22008-05-29 23:01:22 +0000240 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000241 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000242 }
Owen Anderson788d0412008-08-06 18:35:45 +0000243 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000244}
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000245
Owen Anderson80b3ce62008-05-28 20:54:50 +0000246/// runOnMachineFunction - Register allocate the whole function
247///
248bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
249 mf_ = &fn;
250 mri_ = &mf_->getRegInfo();
251 tm_ = &fn.getTarget();
252 tri_ = tm_->getRegisterInfo();
253 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000254 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000255 lv_ = &getAnalysis<LiveVariables>();
256 allocatableRegs_ = tri_->getAllocatableSet(fn);
257
258 computeNumbering();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000259 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000260
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000261 numIntervals += getNumIntervals();
262
Chris Lattner70ca3582004-09-30 15:59:17 +0000263 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000264 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000265}
266
Chris Lattner70ca3582004-09-30 15:59:17 +0000267/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000268void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000269 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000270 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Owen Anderson03857b22008-08-13 21:49:13 +0000271 I->second->print(O, tri_);
Evan Cheng3f32d652008-06-04 09:18:41 +0000272 O << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000273 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000274
275 O << "********** MACHINEINSTRS **********\n";
276 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
277 mbbi != mbbe; ++mbbi) {
278 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
279 for (MachineBasicBlock::iterator mii = mbbi->begin(),
280 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000281 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000282 }
283 }
284}
285
Evan Chengc92da382007-11-03 07:20:12 +0000286/// conflictsWithPhysRegDef - Returns true if the specified register
287/// is defined during the duration of the specified interval.
288bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
289 VirtRegMap &vrm, unsigned reg) {
290 for (LiveInterval::Ranges::const_iterator
291 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
292 for (unsigned index = getBaseIndex(I->start),
293 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
294 index += InstrSlots::NUM) {
295 // skip deleted instructions
296 while (index != end && !getInstructionFromIndex(index))
297 index += InstrSlots::NUM;
298 if (index == end) break;
299
300 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000301 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
302 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng5d446262007-11-15 08:13:29 +0000303 if (SrcReg == li.reg || DstReg == li.reg)
304 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000305 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
306 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000307 if (!mop.isReg())
Evan Chengc92da382007-11-03 07:20:12 +0000308 continue;
309 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000310 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000311 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000312 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000313 if (!vrm.hasPhys(PhysReg))
314 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000315 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000316 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000317 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000318 return true;
319 }
320 }
321 }
322
323 return false;
324}
325
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000326/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
327/// it can check use as well.
328bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
329 unsigned Reg, bool CheckUse,
330 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
331 for (LiveInterval::Ranges::const_iterator
332 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
333 for (unsigned index = getBaseIndex(I->start),
334 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
335 index += InstrSlots::NUM) {
336 // Skip deleted instructions.
337 MachineInstr *MI = 0;
338 while (index != end) {
339 MI = getInstructionFromIndex(index);
340 if (MI)
341 break;
342 index += InstrSlots::NUM;
343 }
344 if (index == end) break;
345
346 if (JoinedCopies.count(MI))
347 continue;
348 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
349 MachineOperand& MO = MI->getOperand(i);
350 if (!MO.isReg())
351 continue;
352 if (MO.isUse() && !CheckUse)
353 continue;
354 unsigned PhysReg = MO.getReg();
355 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
356 continue;
357 if (tri_->isSubRegister(Reg, PhysReg))
358 return true;
359 }
360 }
361 }
362
363 return false;
364}
365
366
Evan Cheng549f27d32007-08-13 23:45:17 +0000367void LiveIntervals::printRegName(unsigned reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000368 if (TargetRegisterInfo::isPhysicalRegister(reg))
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000369 cerr << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000370 else
371 cerr << "%reg" << reg;
372}
373
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000374void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000375 MachineBasicBlock::iterator mi,
Owen Anderson6b098de2008-06-25 23:39:39 +0000376 unsigned MIIdx, MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000377 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000378 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000379 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000380 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000381
Evan Cheng419852c2008-04-03 16:39:43 +0000382 if (mi->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
383 DOUT << "is a implicit_def\n";
384 return;
385 }
386
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000387 // Virtual registers may be defined multiple times (due to phi
388 // elimination and 2-addr elimination). Much of what we do only has to be
389 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000390 // time we see a vreg.
391 if (interval.empty()) {
392 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000393 unsigned defIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000394 // Earlyclobbers move back one.
395 if (MO.isEarlyClobber())
396 defIndex = getUseIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000397 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000398 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000399 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000400 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000401 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000402 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000403 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000404 // Earlyclobbers move back one.
Evan Chengc8d044e2008-02-15 18:24:29 +0000405 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000406
407 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000408
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000409 // Loop over all of the blocks that the vreg is defined in. There are
410 // two cases we have to handle here. The most common case is a vreg
411 // whose lifetime is contained within a basic block. In this case there
412 // will be a single kill, in MBB, which comes after the definition.
413 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
414 // FIXME: what about dead vars?
415 unsigned killIdx;
416 if (vi.Kills[0] != mi)
417 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
418 else
419 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000420
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000421 // If the kill happens after the definition, we have an intra-block
422 // live range.
423 if (killIdx > defIndex) {
Evan Cheng61de82d2007-02-15 05:59:24 +0000424 assert(vi.AliveBlocks.none() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000425 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000426 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000427 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000428 DOUT << " +" << LR << "\n";
Evan Chengf3bb2e62007-09-05 21:46:51 +0000429 interval.addKill(ValNo, killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000430 return;
431 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000432 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000433
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000434 // The other case we handle is when a virtual register lives to the end
435 // of the defining block, potentially live across some blocks, then is
436 // live into some number of blocks, but gets killed. Start by adding a
437 // range that goes from this definition to the end of the defining block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000438 LiveRange NewLR(defIndex, getMBBEndIdx(mbb)+1, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000439 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000440 interval.addRange(NewLR);
441
442 // Iterate over all of the blocks that the variable is completely
443 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
444 // live interval.
Dan Gohman4a829ec2008-11-13 16:31:27 +0000445 for (int i = vi.AliveBlocks.find_first(); i != -1;
446 i = vi.AliveBlocks.find_next(i)) {
447 LiveRange LR(getMBBStartIdx(i),
448 getMBBEndIdx(i)+1, // MBB ends at -1.
449 ValNo);
450 interval.addRange(LR);
451 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000452 }
453
454 // Finally, this virtual register is live from the start of any killing
455 // block to the 'use' slot of the killing instruction.
456 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
457 MachineInstr *Kill = vi.Kills[i];
Evan Cheng8df78602007-08-08 03:00:28 +0000458 unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
Chris Lattner428b92e2006-09-15 03:57:23 +0000459 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000460 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000461 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000462 interval.addKill(ValNo, killIdx);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000463 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000464 }
465
466 } else {
467 // If this is the second time we see a virtual register definition, it
468 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000469 // the result of two address elimination, then the vreg is one of the
470 // def-and-use register operand.
Dan Gohman2ce7f202008-12-05 05:45:42 +0000471 if (mi->isRegReDefinedByTwoAddr(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000472 // If this is a two-address definition, then we have already processed
473 // the live range. The only problem is that we didn't realize there
474 // are actually two values in the live interval. Because of this we
475 // need to take the LiveRegion that defines this register and split it
476 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000477 assert(interval.containsOneValue());
478 unsigned DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
Chris Lattner6b128bd2006-09-03 08:07:11 +0000479 unsigned RedefIndex = getDefIndex(MIIdx);
Evan Cheng5379f412008-12-19 20:58:01 +0000480 // It cannot be an early clobber MO.
481 assert(!MO.isEarlyClobber() && "Unexpected early clobber!");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000482
Evan Cheng4f8ff162007-08-11 00:59:19 +0000483 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000484 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000485
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000486 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000487 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000488 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000489
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000490 // Two-address vregs should always only be redefined once. This means
491 // that at this point, there should be exactly one value number in it.
492 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
493
Chris Lattner91725b72006-08-31 05:54:43 +0000494 // The new value number (#1) is defined by the instruction we claimed
495 // defined value #0.
Evan Chengc8d044e2008-02-15 18:24:29 +0000496 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->copy,
497 VNInfoAllocator);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000498
Chris Lattner91725b72006-08-31 05:54:43 +0000499 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000500 OldValNo->def = RedefIndex;
501 OldValNo->copy = 0;
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000502
503 // Add the new live interval which replaces the range for the input copy.
504 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000505 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000506 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000507 interval.addKill(ValNo, RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000508
509 // If this redefinition is dead, we need to add a dummy unit live
510 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000511 if (MO.isDead())
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000512 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000513
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000514 DOUT << " RESULT: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000515 interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000516
517 } else {
518 // Otherwise, this must be because of phi elimination. If this is the
519 // first redefinition of the vreg that we have seen, go back and change
520 // the live range in the PHI block to be a different value number.
521 if (interval.containsOneValue()) {
522 assert(vi.Kills.size() == 1 &&
523 "PHI elimination vreg should have one kill, the PHI itself!");
524
525 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000526 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000527 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000528 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000529 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000530 DOUT << " Removing [" << Start << "," << End << "] from: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000531 interval.print(DOUT, tri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000532 interval.removeRange(Start, End);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000533 VNI->hasPHIKill = true;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000534 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000535
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000536 // Replace the interval with one of a NEW value number. Note that this
537 // value number isn't actually defined by an instruction, weird huh? :)
Evan Chengf3bb2e62007-09-05 21:46:51 +0000538 LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000539 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000540 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000541 interval.addKill(LR.valno, End);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000542 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000543 }
544
545 // In the case of PHI elimination, each variable definition is only
546 // live until the end of the block. We've already taken care of the
547 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000548 unsigned defIndex = getDefIndex(MIIdx);
Evan Cheng5379f412008-12-19 20:58:01 +0000549 // It cannot be an early clobber MO.
550 assert(!MO.isEarlyClobber() && "Unexpected early clobber!");
Chris Lattner91725b72006-08-31 05:54:43 +0000551
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000552 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000553 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000554 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000555 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000556 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000557 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000558 CopyMI = mi;
559 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000560
Owen Anderson7fbad272008-07-23 21:37:49 +0000561 unsigned killIndex = getMBBEndIdx(mbb) + 1;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000562 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000563 interval.addRange(LR);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000564 interval.addKill(ValNo, killIndex);
565 ValNo->hasPHIKill = true;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000566 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000567 }
568 }
569
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000570 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000571}
572
Chris Lattnerf35fef72004-07-23 21:24:19 +0000573void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000574 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000575 unsigned MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000576 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000577 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000578 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000579 // A physical register cannot be live across basic block, so its
580 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000581 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000582
Chris Lattner6b128bd2006-09-03 08:07:11 +0000583 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000584 unsigned start = getDefIndex(baseIndex);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000585 // Earlyclobbers move back one.
586 if (MO.isEarlyClobber())
587 start = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000588 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000589
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000590 // If it is not used after definition, it is considered dead at
591 // the instruction defining it. Hence its interval is:
592 // [defSlot(def), defSlot(def)+1)
Owen Anderson6b098de2008-06-25 23:39:39 +0000593 if (MO.isDead()) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000594 DOUT << " dead";
Dale Johannesen86b49f82008-09-24 01:07:17 +0000595 end = start + 1;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000596 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000597 }
598
599 // If it is not dead on definition, it must be killed by a
600 // subsequent instruction. Hence its interval is:
601 // [defSlot(def), useSlot(kill)+1)
Owen Anderson7fbad272008-07-23 21:37:49 +0000602 baseIndex += InstrSlots::NUM;
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000603 while (++mi != MBB->end()) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000604 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
605 getInstructionFromIndex(baseIndex) == 0)
606 baseIndex += InstrSlots::NUM;
Evan Cheng6130f662008-03-05 00:59:57 +0000607 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000608 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000609 end = getUseIndex(baseIndex) + 1;
610 goto exit;
Evan Cheng6130f662008-03-05 00:59:57 +0000611 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Cheng9a1956a2006-11-15 20:54:11 +0000612 // Another instruction redefines the register before it is ever read.
613 // Then the register is essentially dead at the instruction that defines
614 // it. Hence its interval is:
615 // [defSlot(def), defSlot(def)+1)
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000616 DOUT << " dead";
Dale Johannesen86b49f82008-09-24 01:07:17 +0000617 end = start + 1;
Evan Cheng9a1956a2006-11-15 20:54:11 +0000618 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000619 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000620
621 baseIndex += InstrSlots::NUM;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000622 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000623
624 // The only case we should have a dead physreg here without a killing or
625 // instruction where we know it's dead is if it is live-in to the function
626 // and never used.
Evan Chengc8d044e2008-02-15 18:24:29 +0000627 assert(!CopyMI && "physreg was not killed in defining block!");
Dale Johannesen86b49f82008-09-24 01:07:17 +0000628 end = start + 1;
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000629
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000630exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000631 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000632
Evan Cheng24a3cc42007-04-25 07:30:23 +0000633 // Already exists? Extend old live interval.
634 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000635 bool Extend = OldLR != interval.end();
636 VNInfo *ValNo = Extend
Evan Chengc8d044e2008-02-15 18:24:29 +0000637 ? OldLR->valno : interval.getNextValue(start, CopyMI, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000638 if (MO.isEarlyClobber() && Extend)
639 ValNo->redefByEC = true;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000640 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000641 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000642 interval.addKill(LR.valno, end);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000643 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000644}
645
Chris Lattnerf35fef72004-07-23 21:24:19 +0000646void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
647 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000648 unsigned MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000649 MachineOperand& MO,
650 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000651 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000652 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000653 getOrCreateInterval(MO.getReg()));
654 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000655 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000656 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000657 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000658 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000659 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000660 CopyMI = MI;
Owen Anderson6b098de2008-06-25 23:39:39 +0000661 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
662 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000663 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000664 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000665 // If MI also modifies the sub-register explicitly, avoid processing it
666 // more than once. Do not pass in TRI here so it checks for exact match.
667 if (!MI->modifiesRegister(*AS))
Owen Anderson6b098de2008-06-25 23:39:39 +0000668 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
669 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000670 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000671}
672
Evan Chengb371f452007-02-19 21:49:54 +0000673void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000674 unsigned MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000675 LiveInterval &interval, bool isAlias) {
Evan Chengb371f452007-02-19 21:49:54 +0000676 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
677
678 // Look for kills, if it reaches a def before it's killed, then it shouldn't
679 // be considered a livein.
680 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000681 unsigned baseIndex = MIIdx;
682 unsigned start = baseIndex;
Owen Anderson99500ae2008-09-15 22:00:38 +0000683 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
684 getInstructionFromIndex(baseIndex) == 0)
685 baseIndex += InstrSlots::NUM;
686 unsigned end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000687 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +0000688
Evan Chengb371f452007-02-19 21:49:54 +0000689 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000690 if (mi->killsRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000691 DOUT << " killed";
692 end = getUseIndex(baseIndex) + 1;
Evan Cheng0076c612009-03-05 03:34:26 +0000693 SeenDefUse = true;
Evan Chengb371f452007-02-19 21:49:54 +0000694 goto exit;
Evan Cheng6130f662008-03-05 00:59:57 +0000695 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000696 // Another instruction redefines the register before it is ever read.
697 // Then the register is essentially dead at the instruction that defines
698 // it. Hence its interval is:
699 // [defSlot(def), defSlot(def)+1)
700 DOUT << " dead";
701 end = getDefIndex(start) + 1;
Evan Cheng0076c612009-03-05 03:34:26 +0000702 SeenDefUse = true;
Evan Chengb371f452007-02-19 21:49:54 +0000703 goto exit;
704 }
705
706 baseIndex += InstrSlots::NUM;
707 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +0000708 if (mi != MBB->end()) {
709 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
710 getInstructionFromIndex(baseIndex) == 0)
711 baseIndex += InstrSlots::NUM;
712 }
Evan Chengb371f452007-02-19 21:49:54 +0000713 }
714
715exit:
Evan Cheng75611fb2007-06-27 01:16:36 +0000716 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000717 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000718 if (isAlias) {
719 DOUT << " dead";
Evan Cheng75611fb2007-06-27 01:16:36 +0000720 end = getDefIndex(MIIdx) + 1;
Evan Cheng292da942007-06-27 18:47:28 +0000721 } else {
722 DOUT << " live through";
723 end = baseIndex;
724 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000725 }
726
Owen Anderson99500ae2008-09-15 22:00:38 +0000727 LiveRange LR(start, end, interval.getNextValue(~0U, 0, VNInfoAllocator));
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000728 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000729 interval.addKill(LR.valno, end);
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000730 DOUT << " +" << LR << '\n';
Evan Chengb371f452007-02-19 21:49:54 +0000731}
732
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000733/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000734/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000735/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000736/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000737void LiveIntervals::computeIntervals() {
Dale Johannesen91aac102008-09-17 21:13:11 +0000738
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000739 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
740 << "********** Function: "
741 << ((Value*)mf_->getFunction())->getName() << '\n';
Owen Anderson7fbad272008-07-23 21:37:49 +0000742
Chris Lattner428b92e2006-09-15 03:57:23 +0000743 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
744 MBBI != E; ++MBBI) {
745 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +0000746 // Track the index of the current machine instr.
747 unsigned MIIndex = getMBBStartIdx(MBB);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000748 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000749
Chris Lattner428b92e2006-09-15 03:57:23 +0000750 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000751
Dan Gohmancb406c22007-10-03 19:26:29 +0000752 // Create intervals for live-ins to this BB first.
753 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
754 LE = MBB->livein_end(); LI != LE; ++LI) {
755 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
756 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000757 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000758 if (!hasInterval(*AS))
759 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
760 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000761 }
762
Owen Anderson99500ae2008-09-15 22:00:38 +0000763 // Skip over empty initial indices.
764 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
765 getInstructionFromIndex(MIIndex) == 0)
766 MIIndex += InstrSlots::NUM;
767
Chris Lattner428b92e2006-09-15 03:57:23 +0000768 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000769 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000770
Evan Cheng438f7bc2006-11-10 08:43:01 +0000771 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000772 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
773 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000774 // handle register defs - build intervals
Dan Gohmand735b802008-10-03 15:45:36 +0000775 if (MO.isReg() && MO.getReg() && MO.isDef()) {
Evan Chengef0732d2008-07-10 07:35:43 +0000776 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Dale Johannesen91aac102008-09-17 21:13:11 +0000777 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000778 }
Evan Cheng99fe34b2008-10-18 05:18:55 +0000779
780 // Skip over the empty slots after each instruction.
781 unsigned Slots = MI->getDesc().getNumDefs();
782 if (Slots == 0)
783 Slots = 1;
784 MIIndex += InstrSlots::NUM * Slots;
Owen Anderson7fbad272008-07-23 21:37:49 +0000785
786 // Skip over empty indices.
787 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
788 getInstructionFromIndex(MIIndex) == 0)
789 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000790 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000791 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000792}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000793
Evan Chengd0e32c52008-10-29 05:06:14 +0000794bool LiveIntervals::findLiveInMBBs(unsigned Start, unsigned End,
Evan Chenga5bfc972007-10-17 06:53:44 +0000795 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +0000796 std::vector<IdxMBBPair>::const_iterator I =
Evan Chengd0e32c52008-10-29 05:06:14 +0000797 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
Evan Cheng4ca980e2007-10-17 02:10:22 +0000798
799 bool ResVal = false;
800 while (I != Idx2MBBMap.end()) {
Dan Gohman2ad82452008-11-26 05:50:31 +0000801 if (I->first >= End)
Evan Cheng4ca980e2007-10-17 02:10:22 +0000802 break;
803 MBBs.push_back(I->second);
804 ResVal = true;
805 ++I;
806 }
807 return ResVal;
808}
809
Evan Chengd0e32c52008-10-29 05:06:14 +0000810bool LiveIntervals::findReachableMBBs(unsigned Start, unsigned End,
811 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
812 std::vector<IdxMBBPair>::const_iterator I =
813 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
814
815 bool ResVal = false;
816 while (I != Idx2MBBMap.end()) {
817 if (I->first > End)
818 break;
819 MachineBasicBlock *MBB = I->second;
820 if (getMBBEndIdx(MBB) > End)
821 break;
822 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
823 SE = MBB->succ_end(); SI != SE; ++SI)
824 MBBs.push_back(*SI);
825 ResVal = true;
826 ++I;
827 }
828 return ResVal;
829}
830
Owen Anderson03857b22008-08-13 21:49:13 +0000831LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000832 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000833 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000834}
Evan Chengf2fbca62007-11-12 06:35:08 +0000835
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000836/// dupInterval - Duplicate a live interval. The caller is responsible for
837/// managing the allocated memory.
838LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
839 LiveInterval *NewLI = createInterval(li->reg);
840 NewLI->Copy(*li, getVNInfoAllocator());
841 return NewLI;
842}
843
Evan Chengc8d044e2008-02-15 18:24:29 +0000844/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
845/// copy field and returns the source register that defines it.
846unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
847 if (!VNI->copy)
848 return 0;
849
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000850 if (VNI->copy->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
851 // If it's extracting out of a physical register, return the sub-register.
852 unsigned Reg = VNI->copy->getOperand(1).getReg();
853 if (TargetRegisterInfo::isPhysicalRegister(Reg))
854 Reg = tri_->getSubReg(Reg, VNI->copy->getOperand(2).getImm());
855 return Reg;
856 } else if (VNI->copy->getOpcode() == TargetInstrInfo::INSERT_SUBREG)
Evan Cheng7e073ba2008-04-09 20:57:25 +0000857 return VNI->copy->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000858
Evan Cheng04ee5a12009-01-20 19:12:24 +0000859 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
860 if (tii_->isMoveInstr(*VNI->copy, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000861 return SrcReg;
862 assert(0 && "Unrecognized copy instruction!");
863 return 0;
864}
Evan Chengf2fbca62007-11-12 06:35:08 +0000865
866//===----------------------------------------------------------------------===//
867// Register allocator hooks.
868//
869
Evan Chengd70dbb52008-02-22 09:24:50 +0000870/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
871/// allow one) virtual register operand, then its uses are implicitly using
872/// the register. Returns the virtual register.
873unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
874 MachineInstr *MI) const {
875 unsigned RegOp = 0;
876 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
877 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000878 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000879 continue;
880 unsigned Reg = MO.getReg();
881 if (Reg == 0 || Reg == li.reg)
882 continue;
883 // FIXME: For now, only remat MI with at most one register operand.
884 assert(!RegOp &&
885 "Can't rematerialize instruction with multiple register operand!");
886 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000887#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000888 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000889#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000890 }
891 return RegOp;
892}
893
894/// isValNoAvailableAt - Return true if the val# of the specified interval
895/// which reaches the given instruction also reaches the specified use index.
896bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
897 unsigned UseIdx) const {
898 unsigned Index = getInstructionIndex(MI);
899 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
900 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
901 return UI != li.end() && UI->valno == ValNo;
902}
903
Evan Chengf2fbca62007-11-12 06:35:08 +0000904/// isReMaterializable - Returns true if the definition MI of the specified
905/// val# of the specified interval is re-materializable.
906bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000907 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000908 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000909 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000910 if (DisableReMat)
911 return false;
912
Evan Cheng20ccded2008-03-15 00:19:36 +0000913 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
Evan Chengd70dbb52008-02-22 09:24:50 +0000914 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000915
916 int FrameIdx = 0;
917 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
Evan Cheng249ded32008-02-23 03:38:34 +0000918 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000919 // FIXME: Let target specific isReallyTriviallyReMaterializable determines
920 // this but remember this is not safe to fold into a two-address
921 // instruction.
Evan Cheng249ded32008-02-23 03:38:34 +0000922 // This is a load from fixed stack slot. It can be rematerialized.
Evan Chengdd3465e2008-02-23 01:44:27 +0000923 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000924
Dan Gohman6d69ba82008-07-25 00:02:30 +0000925 // If the target-specific rules don't identify an instruction as
926 // being trivially rematerializable, use some target-independent
927 // rules.
928 if (!MI->getDesc().isRematerializable() ||
929 !tii_->isTriviallyReMaterializable(MI)) {
Dan Gohman4c8f8702008-07-25 15:08:37 +0000930 if (!EnableAggressiveRemat)
931 return false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000932
Dan Gohman0471a792008-07-28 18:43:51 +0000933 // If the instruction accesses memory but the memoperands have been lost,
Dan Gohman6d69ba82008-07-25 00:02:30 +0000934 // we can't analyze it.
935 const TargetInstrDesc &TID = MI->getDesc();
936 if ((TID.mayLoad() || TID.mayStore()) && MI->memoperands_empty())
937 return false;
938
939 // Avoid instructions obviously unsafe for remat.
940 if (TID.hasUnmodeledSideEffects() || TID.isNotDuplicable())
941 return false;
942
943 // If the instruction accesses memory and the memory could be non-constant,
944 // assume the instruction is not rematerializable.
Evan Chengdc377862008-09-30 15:44:16 +0000945 for (std::list<MachineMemOperand>::const_iterator
946 I = MI->memoperands_begin(), E = MI->memoperands_end(); I != E; ++I){
Dan Gohman6d69ba82008-07-25 00:02:30 +0000947 const MachineMemOperand &MMO = *I;
948 if (MMO.isVolatile() || MMO.isStore())
949 return false;
950 const Value *V = MMO.getValue();
951 if (!V)
952 return false;
953 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
954 if (!PSV->isConstant(mf_->getFrameInfo()))
Evan Chengd70dbb52008-02-22 09:24:50 +0000955 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000956 } else if (!aa_->pointsToConstantMemory(V))
957 return false;
958 }
959
960 // If any of the registers accessed are non-constant, conservatively assume
961 // the instruction is not rematerializable.
962 unsigned ImpUse = 0;
963 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
964 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000965 if (MO.isReg()) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000966 unsigned Reg = MO.getReg();
967 if (Reg == 0)
968 continue;
969 if (TargetRegisterInfo::isPhysicalRegister(Reg))
970 return false;
971
972 // Only allow one def, and that in the first operand.
973 if (MO.isDef() != (i == 0))
974 return false;
975
976 // Only allow constant-valued registers.
977 bool IsLiveIn = mri_->isLiveIn(Reg);
978 MachineRegisterInfo::def_iterator I = mri_->def_begin(Reg),
979 E = mri_->def_end();
980
Dan Gohmanc93ced5b2008-12-08 04:53:23 +0000981 // For the def, it should be the only def of that register.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000982 if (MO.isDef() && (next(I) != E || IsLiveIn))
983 return false;
984
985 if (MO.isUse()) {
986 // Only allow one use other register use, as that's all the
987 // remat mechanisms support currently.
988 if (Reg != li.reg) {
989 if (ImpUse == 0)
990 ImpUse = Reg;
991 else if (Reg != ImpUse)
992 return false;
993 }
Dan Gohmanc93ced5b2008-12-08 04:53:23 +0000994 // For the use, there should be only one associated def.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000995 if (I != E && (next(I) != E || IsLiveIn))
996 return false;
997 }
Evan Chengd70dbb52008-02-22 09:24:50 +0000998 }
999 }
Evan Cheng5ef3a042007-12-06 00:01:56 +00001000 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001001
Dan Gohman6d69ba82008-07-25 00:02:30 +00001002 unsigned ImpUse = getReMatImplicitUse(li, MI);
1003 if (ImpUse) {
1004 const LiveInterval &ImpLi = getInterval(ImpUse);
1005 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
1006 re = mri_->use_end(); ri != re; ++ri) {
1007 MachineInstr *UseMI = &*ri;
1008 unsigned UseIdx = getInstructionIndex(UseMI);
1009 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
1010 continue;
1011 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
1012 return false;
1013 }
Evan Chengdc377862008-09-30 15:44:16 +00001014
1015 // If a register operand of the re-materialized instruction is going to
1016 // be spilled next, then it's not legal to re-materialize this instruction.
1017 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
1018 if (ImpUse == SpillIs[i]->reg)
1019 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001020 }
1021 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001022}
1023
Evan Cheng06587492008-10-24 02:05:00 +00001024/// isReMaterializable - Returns true if the definition MI of the specified
1025/// val# of the specified interval is re-materializable.
1026bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1027 const VNInfo *ValNo, MachineInstr *MI) {
1028 SmallVector<LiveInterval*, 4> Dummy1;
1029 bool Dummy2;
1030 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
1031}
1032
Evan Cheng5ef3a042007-12-06 00:01:56 +00001033/// isReMaterializable - Returns true if every definition of MI of every
1034/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +00001035bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1036 SmallVectorImpl<LiveInterval*> &SpillIs,
1037 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001038 isLoad = false;
1039 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1040 i != e; ++i) {
1041 const VNInfo *VNI = *i;
1042 unsigned DefIdx = VNI->def;
1043 if (DefIdx == ~1U)
1044 continue; // Dead val#.
1045 // Is the def for the val# rematerializable?
1046 if (DefIdx == ~0u)
1047 return false;
1048 MachineInstr *ReMatDefMI = getInstructionFromIndex(DefIdx);
1049 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001050 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001051 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001052 return false;
1053 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001054 }
1055 return true;
1056}
1057
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001058/// FilterFoldedOps - Filter out two-address use operands. Return
1059/// true if it finds any issue with the operands that ought to prevent
1060/// folding.
1061static bool FilterFoldedOps(MachineInstr *MI,
1062 SmallVector<unsigned, 2> &Ops,
1063 unsigned &MRInfo,
1064 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001065 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +00001066 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
1067 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +00001068 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +00001069 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +00001070 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001071 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +00001072 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +00001073 MRInfo |= (unsigned)VirtRegMap::isMod;
1074 else {
1075 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +00001076 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +00001077 MRInfo = VirtRegMap::isModRef;
1078 continue;
1079 }
1080 MRInfo |= (unsigned)VirtRegMap::isRef;
1081 }
1082 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +00001083 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001084 return false;
1085}
1086
1087
1088/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
1089/// slot / to reg or any rematerialized load into ith operand of specified
1090/// MI. If it is successul, MI is updated with the newly created MI and
1091/// returns true.
1092bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
1093 VirtRegMap &vrm, MachineInstr *DefMI,
1094 unsigned InstrIdx,
1095 SmallVector<unsigned, 2> &Ops,
1096 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001097 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +00001098 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001099 RemoveMachineInstrFromMaps(MI);
1100 vrm.RemoveMachineInstrFromMaps(MI);
1101 MI->eraseFromParent();
1102 ++numFolds;
1103 return true;
1104 }
1105
1106 // Filter the list of operand indexes that are to be folded. Abort if
1107 // any operand will prevent folding.
1108 unsigned MRInfo = 0;
1109 SmallVector<unsigned, 2> FoldOps;
1110 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1111 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +00001112
Evan Cheng427f4c12008-03-31 23:19:51 +00001113 // The only time it's safe to fold into a two address instruction is when
1114 // it's folding reload and spill from / into a spill stack slot.
1115 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +00001116 return false;
1117
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001118 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
1119 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001120 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +00001121 // Remember this instruction uses the spill slot.
1122 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
1123
Evan Chengf2fbca62007-11-12 06:35:08 +00001124 // Attempt to fold the memory reference into the instruction. If
1125 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +00001126 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +00001127 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001128 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001129 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001130 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001131 vrm.transferEmergencySpills(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001132 mi2iMap_.erase(MI);
Evan Chengcddbb832007-11-30 21:23:43 +00001133 i2miMap_[InstrIdx /InstrSlots::NUM] = fmi;
1134 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +00001135 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001136 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001137 return true;
1138 }
1139 return false;
1140}
1141
Evan Cheng018f9b02007-12-05 03:22:34 +00001142/// canFoldMemoryOperand - Returns true if the specified load / store
1143/// folding is possible.
1144bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001145 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001146 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001147 // Filter the list of operand indexes that are to be folded. Abort if
1148 // any operand will prevent folding.
1149 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001150 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001151 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1152 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001153
Evan Cheng3c75ba82008-04-01 21:37:32 +00001154 // It's only legal to remat for a use, not a def.
1155 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001156 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001157
Evan Chengd70dbb52008-02-22 09:24:50 +00001158 return tii_->canFoldMemoryOperand(MI, FoldOps);
1159}
1160
Evan Cheng81a03822007-11-17 00:40:40 +00001161bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
1162 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
1163 for (LiveInterval::Ranges::const_iterator
1164 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1165 std::vector<IdxMBBPair>::const_iterator II =
1166 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
1167 if (II == Idx2MBBMap.end())
1168 continue;
1169 if (I->end > II->first) // crossing a MBB.
1170 return false;
1171 MBBs.insert(II->second);
1172 if (MBBs.size() > 1)
1173 return false;
1174 }
1175 return true;
1176}
1177
Evan Chengd70dbb52008-02-22 09:24:50 +00001178/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1179/// interval on to-be re-materialized operands of MI) with new register.
1180void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1181 MachineInstr *MI, unsigned NewVReg,
1182 VirtRegMap &vrm) {
1183 // There is an implicit use. That means one of the other operand is
1184 // being remat'ed and the remat'ed instruction has li.reg as an
1185 // use operand. Make sure we rewrite that as well.
1186 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1187 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001188 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001189 continue;
1190 unsigned Reg = MO.getReg();
1191 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1192 continue;
1193 if (!vrm.isReMaterialized(Reg))
1194 continue;
1195 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001196 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1197 if (UseMO)
1198 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001199 }
1200}
1201
Evan Chengf2fbca62007-11-12 06:35:08 +00001202/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1203/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001204bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001205rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
1206 bool TrySplit, unsigned index, unsigned end, MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001207 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001208 unsigned Slot, int LdSlot,
1209 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001210 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001211 const TargetRegisterClass* rc,
1212 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001213 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001214 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001215 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001216 std::vector<LiveInterval*> &NewLIs, float &SSWeight) {
1217 MachineBasicBlock *MBB = MI->getParent();
1218 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Cheng018f9b02007-12-05 03:22:34 +00001219 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001220 RestartInstruction:
1221 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1222 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001223 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001224 continue;
1225 unsigned Reg = mop.getReg();
1226 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001227 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001228 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001229 if (Reg != li.reg)
1230 continue;
1231
1232 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001233 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001234 int FoldSlot = Slot;
1235 if (DefIsReMat) {
1236 // If this is the rematerializable definition MI itself and
1237 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001238 if (MI == ReMatOrigDefMI && CanDelete) {
Evan Chengcddbb832007-11-30 21:23:43 +00001239 DOUT << "\t\t\t\tErasing re-materlizable def: ";
1240 DOUT << MI << '\n';
Evan Chengf2fbca62007-11-12 06:35:08 +00001241 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001242 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001243 MI->eraseFromParent();
1244 break;
1245 }
1246
1247 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001248 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001249 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001250 if (isLoad) {
1251 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1252 FoldSS = isLoadSS;
1253 FoldSlot = LdSlot;
1254 }
1255 }
1256
Evan Chengf2fbca62007-11-12 06:35:08 +00001257 // Scan all of the operands of this instruction rewriting operands
1258 // to use NewVReg instead of li.reg as appropriate. We do this for
1259 // two reasons:
1260 //
1261 // 1. If the instr reads the same spilled vreg multiple times, we
1262 // want to reuse the NewVReg.
1263 // 2. If the instr is a two-addr instruction, we are required to
1264 // keep the src/dst regs pinned.
1265 //
1266 // Keep track of whether we replace a use and/or def so that we can
1267 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001268
Evan Cheng81a03822007-11-17 00:40:40 +00001269 HasUse = mop.isUse();
1270 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001271 SmallVector<unsigned, 2> Ops;
1272 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001273 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001274 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001275 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001276 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001277 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001278 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001279 continue;
1280 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001281 Ops.push_back(j);
1282 HasUse |= MOj.isUse();
1283 HasDef |= MOj.isDef();
Evan Chengf2fbca62007-11-12 06:35:08 +00001284 }
1285 }
1286
Evan Cheng79a796c2008-07-12 01:56:02 +00001287 if (HasUse && !li.liveAt(getUseIndex(index)))
1288 // Must be defined by an implicit def. It should not be spilled. Note,
1289 // this is for correctness reason. e.g.
1290 // 8 %reg1024<def> = IMPLICIT_DEF
1291 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1292 // The live range [12, 14) are not part of the r1024 live interval since
1293 // it's defined by an implicit def. It will not conflicts with live
1294 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001295 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001296 // the INSERT_SUBREG and both target registers that would overlap.
1297 HasUse = false;
1298
Evan Cheng9c3c2212008-06-06 07:54:39 +00001299 // Update stack slot spill weight if we are splitting.
Evan Chengc3417602008-06-21 06:45:54 +00001300 float Weight = getSpillWeight(HasDef, HasUse, loopDepth);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001301 if (!TrySplit)
1302 SSWeight += Weight;
1303
David Greene26b86a02008-10-27 17:38:59 +00001304 // Create a new virtual register for the spill interval.
1305 // Create the new register now so we can map the fold instruction
1306 // to the new register so when it is unfolded we get the correct
1307 // answer.
1308 bool CreatedNewVReg = false;
1309 if (NewVReg == 0) {
1310 NewVReg = mri_->createVirtualRegister(rc);
1311 vrm.grow();
1312 CreatedNewVReg = true;
1313 }
1314
Evan Cheng9c3c2212008-06-06 07:54:39 +00001315 if (!TryFold)
1316 CanFold = false;
1317 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001318 // Do not fold load / store here if we are splitting. We'll find an
1319 // optimal point to insert a load / store later.
1320 if (!TrySplit) {
1321 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001322 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001323 // Folding the load/store can completely change the instruction in
1324 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001325
1326 if (FoldSS) {
1327 // We need to give the new vreg the same stack slot as the
1328 // spilled interval.
1329 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1330 }
1331
Evan Cheng018f9b02007-12-05 03:22:34 +00001332 HasUse = false;
1333 HasDef = false;
1334 CanFold = false;
Evan Cheng9c3c2212008-06-06 07:54:39 +00001335 if (isRemoved(MI)) {
1336 SSWeight -= Weight;
Evan Cheng7e073ba2008-04-09 20:57:25 +00001337 break;
Evan Cheng9c3c2212008-06-06 07:54:39 +00001338 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001339 goto RestartInstruction;
1340 }
1341 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001342 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001343 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001344 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001345 }
Evan Chengcddbb832007-11-30 21:23:43 +00001346
Evan Chengcddbb832007-11-30 21:23:43 +00001347 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001348 if (mop.isImplicit())
1349 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001350
1351 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001352 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1353 MachineOperand &mopj = MI->getOperand(Ops[j]);
1354 mopj.setReg(NewVReg);
1355 if (mopj.isImplicit())
1356 rewriteImplicitOps(li, MI, NewVReg, vrm);
1357 }
Evan Chengcddbb832007-11-30 21:23:43 +00001358
Evan Cheng81a03822007-11-17 00:40:40 +00001359 if (CreatedNewVReg) {
1360 if (DefIsReMat) {
1361 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI/*, CanDelete*/);
Evan Chengd70dbb52008-02-22 09:24:50 +00001362 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001363 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001364 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001365 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001366 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001367 }
1368 if (!CanDelete || (HasUse && HasDef)) {
1369 // If this is a two-addr instruction then its use operands are
1370 // rematerializable but its def is not. It should be assigned a
1371 // stack slot.
1372 vrm.assignVirt2StackSlot(NewVReg, Slot);
1373 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001374 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001375 vrm.assignVirt2StackSlot(NewVReg, Slot);
1376 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001377 } else if (HasUse && HasDef &&
1378 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1379 // If this interval hasn't been assigned a stack slot (because earlier
1380 // def is a deleted remat def), do it now.
1381 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1382 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001383 }
1384
Evan Cheng313d4b82008-02-23 00:33:04 +00001385 // Re-matting an instruction with virtual register use. Add the
1386 // register as an implicit use on the use MI.
1387 if (DefIsReMat && ImpUse)
1388 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1389
Evan Chengf2fbca62007-11-12 06:35:08 +00001390 // create a new register interval for this spill / remat.
1391 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001392 if (CreatedNewVReg) {
1393 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001394 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001395 if (TrySplit)
1396 vrm.setIsSplitFromReg(NewVReg, li.reg);
1397 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001398
1399 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001400 if (CreatedNewVReg) {
1401 LiveRange LR(getLoadIndex(index), getUseIndex(index)+1,
1402 nI.getNextValue(~0U, 0, VNInfoAllocator));
1403 DOUT << " +" << LR;
1404 nI.addRange(LR);
1405 } else {
1406 // Extend the split live interval to this def / use.
1407 unsigned End = getUseIndex(index)+1;
1408 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1409 nI.getValNumInfo(nI.getNumValNums()-1));
1410 DOUT << " +" << LR;
1411 nI.addRange(LR);
1412 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001413 }
1414 if (HasDef) {
1415 LiveRange LR(getDefIndex(index), getStoreIndex(index),
1416 nI.getNextValue(~0U, 0, VNInfoAllocator));
1417 DOUT << " +" << LR;
1418 nI.addRange(LR);
1419 }
Evan Cheng81a03822007-11-17 00:40:40 +00001420
Evan Chengf2fbca62007-11-12 06:35:08 +00001421 DOUT << "\t\t\t\tAdded new interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001422 nI.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001423 DOUT << '\n';
1424 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001425 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001426}
Evan Cheng81a03822007-11-17 00:40:40 +00001427bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001428 const VNInfo *VNI,
1429 MachineBasicBlock *MBB, unsigned Idx) const {
Evan Cheng81a03822007-11-17 00:40:40 +00001430 unsigned End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001431 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
1432 unsigned KillIdx = VNI->kills[j];
1433 if (KillIdx > Idx && KillIdx < End)
1434 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001435 }
1436 return false;
1437}
1438
Evan Cheng063284c2008-02-21 00:34:19 +00001439/// RewriteInfo - Keep track of machine instrs that will be rewritten
1440/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001441namespace {
1442 struct RewriteInfo {
1443 unsigned Index;
1444 MachineInstr *MI;
1445 bool HasUse;
1446 bool HasDef;
1447 RewriteInfo(unsigned i, MachineInstr *mi, bool u, bool d)
1448 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1449 };
Evan Cheng063284c2008-02-21 00:34:19 +00001450
Dan Gohman844731a2008-05-13 00:00:25 +00001451 struct RewriteInfoCompare {
1452 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1453 return LHS.Index < RHS.Index;
1454 }
1455 };
1456}
Evan Cheng063284c2008-02-21 00:34:19 +00001457
Evan Chengf2fbca62007-11-12 06:35:08 +00001458void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001459rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001460 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001461 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001462 unsigned Slot, int LdSlot,
1463 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001464 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001465 const TargetRegisterClass* rc,
1466 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001467 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001468 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001469 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001470 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001471 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1472 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001473 std::vector<LiveInterval*> &NewLIs, float &SSWeight) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001474 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001475 unsigned NewVReg = 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001476 unsigned start = getBaseIndex(I->start);
Evan Chengf2fbca62007-11-12 06:35:08 +00001477 unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
Evan Chengf2fbca62007-11-12 06:35:08 +00001478
Evan Cheng063284c2008-02-21 00:34:19 +00001479 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001480 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001481 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001482 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1483 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001484 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001485 MachineOperand &O = ri.getOperand();
1486 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001487 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Evan Cheng063284c2008-02-21 00:34:19 +00001488 unsigned index = getInstructionIndex(MI);
1489 if (index < start || index >= end)
1490 continue;
Evan Cheng79a796c2008-07-12 01:56:02 +00001491 if (O.isUse() && !li.liveAt(getUseIndex(index)))
1492 // Must be defined by an implicit def. It should not be spilled. Note,
1493 // this is for correctness reason. e.g.
1494 // 8 %reg1024<def> = IMPLICIT_DEF
1495 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1496 // The live range [12, 14) are not part of the r1024 live interval since
1497 // it's defined by an implicit def. It will not conflicts with live
1498 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001499 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001500 // the INSERT_SUBREG and both target registers that would overlap.
1501 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001502 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1503 }
1504 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1505
Evan Cheng313d4b82008-02-23 00:33:04 +00001506 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001507 // Now rewrite the defs and uses.
1508 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1509 RewriteInfo &rwi = RewriteMIs[i];
1510 ++i;
1511 unsigned index = rwi.Index;
1512 bool MIHasUse = rwi.HasUse;
1513 bool MIHasDef = rwi.HasDef;
1514 MachineInstr *MI = rwi.MI;
1515 // If MI def and/or use the same register multiple times, then there
1516 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001517 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001518 while (i != e && RewriteMIs[i].MI == MI) {
1519 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001520 bool isUse = RewriteMIs[i].HasUse;
1521 if (isUse) ++NumUses;
1522 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001523 MIHasDef |= RewriteMIs[i].HasDef;
1524 ++i;
1525 }
Evan Cheng81a03822007-11-17 00:40:40 +00001526 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001527
Evan Cheng0a891ed2008-05-23 23:00:04 +00001528 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001529 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001530 // register interval's spill weight to HUGE_VALF to prevent it from
1531 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001532 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001533 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001534 }
1535
Evan Cheng063284c2008-02-21 00:34:19 +00001536 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001537 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001538 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001539 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001540 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001541 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001542 // One common case:
1543 // x = use
1544 // ...
1545 // ...
1546 // def = ...
1547 // = use
1548 // It's better to start a new interval to avoid artifically
1549 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001550 if (MIHasDef && !MIHasUse) {
1551 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001552 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001553 }
1554 }
Evan Chengcada2452007-11-28 01:28:46 +00001555 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001556
1557 bool IsNew = ThisVReg == 0;
1558 if (IsNew) {
1559 // This ends the previous live interval. If all of its def / use
1560 // can be folded, give it a low spill weight.
1561 if (NewVReg && TrySplit && AllCanFold) {
1562 LiveInterval &nI = getOrCreateInterval(NewVReg);
1563 nI.weight /= 10.0F;
1564 }
1565 AllCanFold = true;
1566 }
1567 NewVReg = ThisVReg;
1568
Evan Cheng81a03822007-11-17 00:40:40 +00001569 bool HasDef = false;
1570 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001571 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001572 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1573 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1574 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
1575 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs, SSWeight);
Evan Cheng81a03822007-11-17 00:40:40 +00001576 if (!HasDef && !HasUse)
1577 continue;
1578
Evan Cheng018f9b02007-12-05 03:22:34 +00001579 AllCanFold &= CanFold;
1580
Evan Cheng81a03822007-11-17 00:40:40 +00001581 // Update weight of spill interval.
1582 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001583 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001584 // The spill weight is now infinity as it cannot be spilled again.
1585 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001586 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001587 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001588
1589 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001590 if (HasDef) {
1591 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001592 bool HasKill = false;
1593 if (!HasUse)
1594 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
1595 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001596 // If this is a two-address code, then this index starts a new VNInfo.
Evan Cheng3f32d652008-06-04 09:18:41 +00001597 const VNInfo *VNI = li.findDefinedVNInfo(getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00001598 if (VNI)
1599 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
1600 }
Owen Anderson28998312008-08-13 22:28:50 +00001601 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001602 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001603 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001604 if (SII == SpillIdxes.end()) {
1605 std::vector<SRInfo> S;
1606 S.push_back(SRInfo(index, NewVReg, true));
1607 SpillIdxes.insert(std::make_pair(MBBId, S));
1608 } else if (SII->second.back().vreg != NewVReg) {
1609 SII->second.push_back(SRInfo(index, NewVReg, true));
1610 } else if ((int)index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001611 // If there is an earlier def and this is a two-address
1612 // instruction, then it's not possible to fold the store (which
1613 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001614 SRInfo &Info = SII->second.back();
1615 Info.index = index;
1616 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001617 }
1618 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001619 } else if (SII != SpillIdxes.end() &&
1620 SII->second.back().vreg == NewVReg &&
1621 (int)index > SII->second.back().index) {
1622 // There is an earlier def that's not killed (must be two-address).
1623 // The spill is no longer needed.
1624 SII->second.pop_back();
1625 if (SII->second.empty()) {
1626 SpillIdxes.erase(MBBId);
1627 SpillMBBs.reset(MBBId);
1628 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001629 }
1630 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001631 }
1632
1633 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001634 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001635 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001636 if (SII != SpillIdxes.end() &&
1637 SII->second.back().vreg == NewVReg &&
1638 (int)index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001639 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001640 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001641 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001642 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001643 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001644 // If we are splitting live intervals, only fold if it's the first
1645 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001646 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001647 else if (IsNew) {
1648 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001649 if (RII == RestoreIdxes.end()) {
1650 std::vector<SRInfo> Infos;
1651 Infos.push_back(SRInfo(index, NewVReg, true));
1652 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1653 } else {
1654 RII->second.push_back(SRInfo(index, NewVReg, true));
1655 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001656 RestoreMBBs.set(MBBId);
1657 }
1658 }
1659
1660 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001661 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001662 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001663 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001664
1665 if (NewVReg && TrySplit && AllCanFold) {
1666 // If all of its def / use can be folded, give it a low spill weight.
1667 LiveInterval &nI = getOrCreateInterval(NewVReg);
1668 nI.weight /= 10.0F;
1669 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001670}
1671
Evan Cheng1953d0c2007-11-29 10:12:14 +00001672bool LiveIntervals::alsoFoldARestore(int Id, int index, unsigned vr,
1673 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001674 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001675 if (!RestoreMBBs[Id])
1676 return false;
1677 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1678 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1679 if (Restores[i].index == index &&
1680 Restores[i].vreg == vr &&
1681 Restores[i].canFold)
1682 return true;
1683 return false;
1684}
1685
1686void LiveIntervals::eraseRestoreInfo(int Id, int index, unsigned vr,
1687 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001688 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001689 if (!RestoreMBBs[Id])
1690 return;
1691 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1692 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1693 if (Restores[i].index == index && Restores[i].vreg)
1694 Restores[i].index = -1;
1695}
Evan Cheng81a03822007-11-17 00:40:40 +00001696
Evan Cheng4cce6b42008-04-11 17:53:36 +00001697/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1698/// spilled and create empty intervals for their uses.
1699void
1700LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1701 const TargetRegisterClass* rc,
1702 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001703 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1704 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001705 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001706 MachineInstr *MI = &*ri;
1707 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001708 if (O.isDef()) {
1709 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
1710 "Register def was not rewritten?");
1711 RemoveMachineInstrFromMaps(MI);
1712 vrm.RemoveMachineInstrFromMaps(MI);
1713 MI->eraseFromParent();
1714 } else {
1715 // This must be an use of an implicit_def so it's not part of the live
1716 // interval. Create a new empty live interval for it.
1717 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1718 unsigned NewVReg = mri_->createVirtualRegister(rc);
1719 vrm.grow();
1720 vrm.setIsImplicitlyDefined(NewVReg);
1721 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1722 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1723 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001724 if (MO.isReg() && MO.getReg() == li.reg)
Evan Cheng4cce6b42008-04-11 17:53:36 +00001725 MO.setReg(NewVReg);
1726 }
1727 }
Evan Cheng419852c2008-04-03 16:39:43 +00001728 }
1729}
1730
Owen Anderson133f10f2008-08-18 19:52:22 +00001731namespace {
1732 struct LISorter {
1733 bool operator()(LiveInterval* A, LiveInterval* B) {
1734 return A->beginNumber() < B->beginNumber();
1735 }
1736 };
1737}
Evan Cheng81a03822007-11-17 00:40:40 +00001738
Evan Chengf2fbca62007-11-12 06:35:08 +00001739std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001740addIntervalsForSpillsFast(const LiveInterval &li,
1741 const MachineLoopInfo *loopInfo,
1742 VirtRegMap &vrm, float& SSWeight) {
Owen Anderson17197312008-08-18 23:41:04 +00001743 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001744
1745 std::vector<LiveInterval*> added;
1746
1747 assert(li.weight != HUGE_VALF &&
1748 "attempt to spill already spilled interval!");
1749
1750 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
1751 DEBUG(li.dump());
1752 DOUT << '\n';
1753
1754 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1755
Owen Anderson9a032932008-08-18 21:20:32 +00001756 SSWeight = 0.0f;
1757
Owen Andersona41e47a2008-08-19 22:12:11 +00001758 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1759 while (RI != mri_->reg_end()) {
1760 MachineInstr* MI = &*RI;
1761
1762 SmallVector<unsigned, 2> Indices;
1763 bool HasUse = false;
1764 bool HasDef = false;
1765
1766 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1767 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001768 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001769
1770 HasUse |= MI->getOperand(i).isUse();
1771 HasDef |= MI->getOperand(i).isDef();
1772
1773 Indices.push_back(i);
1774 }
1775
1776 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1777 Indices, true, slot, li.reg)) {
1778 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001779 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001780 vrm.assignVirt2StackSlot(NewVReg, slot);
1781
Owen Andersona41e47a2008-08-19 22:12:11 +00001782 // create a new register for this spill
1783 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00001784
Owen Andersona41e47a2008-08-19 22:12:11 +00001785 // the spill weight is now infinity as it
1786 // cannot be spilled again
1787 nI.weight = HUGE_VALF;
1788
1789 // Rewrite register operands to use the new vreg.
1790 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1791 E = Indices.end(); I != E; ++I) {
1792 MI->getOperand(*I).setReg(NewVReg);
1793
1794 if (MI->getOperand(*I).isUse())
1795 MI->getOperand(*I).setIsKill(true);
1796 }
1797
1798 // Fill in the new live interval.
1799 unsigned index = getInstructionIndex(MI);
1800 if (HasUse) {
1801 LiveRange LR(getLoadIndex(index), getUseIndex(index),
1802 nI.getNextValue(~0U, 0, getVNInfoAllocator()));
1803 DOUT << " +" << LR;
1804 nI.addRange(LR);
1805 vrm.addRestorePoint(NewVReg, MI);
1806 }
1807 if (HasDef) {
1808 LiveRange LR(getDefIndex(index), getStoreIndex(index),
1809 nI.getNextValue(~0U, 0, getVNInfoAllocator()));
1810 DOUT << " +" << LR;
1811 nI.addRange(LR);
1812 vrm.addSpillPoint(NewVReg, true, MI);
1813 }
1814
Owen Anderson17197312008-08-18 23:41:04 +00001815 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001816
Owen Andersona41e47a2008-08-19 22:12:11 +00001817 DOUT << "\t\t\t\tadded new interval: ";
1818 DEBUG(nI.dump());
1819 DOUT << '\n';
1820
1821 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
1822 if (HasUse) {
1823 if (HasDef)
1824 SSWeight += getSpillWeight(true, true, loopDepth);
1825 else
1826 SSWeight += getSpillWeight(false, true, loopDepth);
1827 } else
1828 SSWeight += getSpillWeight(true, false, loopDepth);
1829 }
Owen Anderson9a032932008-08-18 21:20:32 +00001830
Owen Anderson9a032932008-08-18 21:20:32 +00001831
Owen Andersona41e47a2008-08-19 22:12:11 +00001832 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001833 }
Owen Andersond6664312008-08-18 18:05:32 +00001834
Owen Andersona41e47a2008-08-19 22:12:11 +00001835 // Clients expect the new intervals to be returned in sorted order.
Owen Anderson133f10f2008-08-18 19:52:22 +00001836 std::sort(added.begin(), added.end(), LISorter());
1837
Owen Andersond6664312008-08-18 18:05:32 +00001838 return added;
1839}
1840
1841std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001842addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001843 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001844 const MachineLoopInfo *loopInfo, VirtRegMap &vrm,
1845 float &SSWeight) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001846
1847 if (EnableFastSpilling)
1848 return addIntervalsForSpillsFast(li, loopInfo, vrm, SSWeight);
1849
Evan Chengf2fbca62007-11-12 06:35:08 +00001850 assert(li.weight != HUGE_VALF &&
1851 "attempt to spill already spilled interval!");
1852
1853 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001854 li.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001855 DOUT << '\n';
1856
Evan Cheng9c3c2212008-06-06 07:54:39 +00001857 // Spill slot weight.
1858 SSWeight = 0.0f;
1859
Evan Cheng72eeb942008-12-05 17:00:16 +00001860 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001861 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001862 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001863 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001864 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1865 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001866 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001867 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001868
1869 unsigned NumValNums = li.getNumValNums();
1870 SmallVector<MachineInstr*, 4> ReMatDefs;
1871 ReMatDefs.resize(NumValNums, NULL);
1872 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1873 ReMatOrigDefs.resize(NumValNums, NULL);
1874 SmallVector<int, 4> ReMatIds;
1875 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1876 BitVector ReMatDelete(NumValNums);
1877 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1878
Evan Cheng81a03822007-11-17 00:40:40 +00001879 // Spilling a split live interval. It cannot be split any further. Also,
1880 // it's also guaranteed to be a single val# / range interval.
1881 if (vrm.getPreSplitReg(li.reg)) {
1882 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001883 // Unset the split kill marker on the last use.
1884 unsigned KillIdx = vrm.getKillPoint(li.reg);
1885 if (KillIdx) {
1886 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1887 assert(KillMI && "Last use disappeared?");
1888 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1889 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001890 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001891 }
Evan Chengadf85902007-12-05 09:51:10 +00001892 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001893 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1894 Slot = vrm.getStackSlot(li.reg);
1895 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1896 MachineInstr *ReMatDefMI = DefIsReMat ?
1897 vrm.getReMaterializedMI(li.reg) : NULL;
1898 int LdSlot = 0;
1899 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1900 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001901 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001902 bool IsFirstRange = true;
1903 for (LiveInterval::Ranges::const_iterator
1904 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1905 // If this is a split live interval with multiple ranges, it means there
1906 // are two-address instructions that re-defined the value. Only the
1907 // first def can be rematerialized!
1908 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001909 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001910 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1911 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001912 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001913 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001914 MBBVRegsMap, NewLIs, SSWeight);
Evan Cheng81a03822007-11-17 00:40:40 +00001915 } else {
1916 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1917 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001918 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001919 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001920 MBBVRegsMap, NewLIs, SSWeight);
Evan Cheng81a03822007-11-17 00:40:40 +00001921 }
1922 IsFirstRange = false;
1923 }
Evan Cheng419852c2008-04-03 16:39:43 +00001924
Evan Cheng9c3c2212008-06-06 07:54:39 +00001925 SSWeight = 0.0f; // Already accounted for when split.
Evan Cheng4cce6b42008-04-11 17:53:36 +00001926 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001927 return NewLIs;
1928 }
1929
1930 bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001931 if (SplitLimit != -1 && (int)numSplits >= SplitLimit)
1932 TrySplit = false;
1933 if (TrySplit)
1934 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001935 bool NeedStackSlot = false;
1936 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1937 i != e; ++i) {
1938 const VNInfo *VNI = *i;
1939 unsigned VN = VNI->id;
1940 unsigned DefIdx = VNI->def;
1941 if (DefIdx == ~1U)
1942 continue; // Dead val#.
1943 // Is the def for the val# rematerializable?
Evan Cheng81a03822007-11-17 00:40:40 +00001944 MachineInstr *ReMatDefMI = (DefIdx == ~0u)
1945 ? 0 : getInstructionFromIndex(DefIdx);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001946 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001947 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001948 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001949 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001950 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001951 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
1952 ClonedMIs.push_back(Clone);
1953 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001954
1955 bool CanDelete = true;
Evan Chengc3fc7d92007-11-29 09:49:23 +00001956 if (VNI->hasPHIKill) {
1957 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001958 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001959 CanDelete = false;
1960 // Need a stack slot if there is any live range where uses cannot be
1961 // rematerialized.
1962 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001963 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001964 if (CanDelete)
1965 ReMatDelete.set(VN);
1966 } else {
1967 // Need a stack slot if there is any live range where uses cannot be
1968 // rematerialized.
1969 NeedStackSlot = true;
1970 }
1971 }
1972
1973 // One stack slot per live interval.
Evan Cheng81a03822007-11-17 00:40:40 +00001974 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0)
Evan Chengf2fbca62007-11-12 06:35:08 +00001975 Slot = vrm.assignVirt2StackSlot(li.reg);
1976
1977 // Create new intervals and rewrite defs and uses.
1978 for (LiveInterval::Ranges::const_iterator
1979 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001980 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1981 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1982 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001983 bool CanDelete = ReMatDelete[I->valno->id];
1984 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001985 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001986 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001987 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001988 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001989 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001990 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001991 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001992 MBBVRegsMap, NewLIs, SSWeight);
Evan Chengf2fbca62007-11-12 06:35:08 +00001993 }
1994
Evan Cheng0cbb1162007-11-29 01:06:25 +00001995 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001996 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001997 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001998 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001999 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002000
Evan Chengb50bb8c2007-12-05 08:16:32 +00002001 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00002002 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002003 if (NeedStackSlot) {
2004 int Id = SpillMBBs.find_first();
2005 while (Id != -1) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00002006 MachineBasicBlock *MBB = mf_->getBlockNumbered(Id);
2007 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002008 std::vector<SRInfo> &spills = SpillIdxes[Id];
2009 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
2010 int index = spills[i].index;
2011 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002012 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002013 bool isReMat = vrm.isReMaterialized(VReg);
2014 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002015 bool CanFold = false;
2016 bool FoundUse = false;
2017 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002018 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002019 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002020 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2021 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002022 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00002023 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002024
2025 Ops.push_back(j);
2026 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00002027 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002028 if (isReMat ||
2029 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
2030 RestoreMBBs, RestoreIdxes))) {
2031 // MI has two-address uses of the same register. If the use
2032 // isn't the first and only use in the BB, then we can't fold
2033 // it. FIXME: Move this to rewriteInstructionsForSpills.
2034 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00002035 break;
2036 }
Evan Chengaee4af62007-12-02 08:30:39 +00002037 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002038 }
2039 }
2040 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002041 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002042 if (CanFold && !Ops.empty()) {
2043 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00002044 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00002045 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00002046 // Also folded uses, do not issue a load.
2047 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Evan Chengf38d14f2007-12-05 09:05:34 +00002048 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
2049 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002050 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00002051 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002052 }
2053
Evan Cheng7e073ba2008-04-09 20:57:25 +00002054 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00002055 if (!Folded) {
2056 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
2057 bool isKill = LR->end == getStoreIndex(index);
Evan Chengb0a6f622008-05-20 08:10:37 +00002058 if (!MI->registerDefIsDead(nI.reg))
2059 // No need to spill a dead def.
2060 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002061 if (isKill)
2062 AddedKill.insert(&nI);
2063 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00002064
2065 // Update spill slot weight.
2066 if (!isReMat)
Evan Chengc3417602008-06-21 06:45:54 +00002067 SSWeight += getSpillWeight(true, false, loopDepth);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002068 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002069 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002070 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002071 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002072
Evan Cheng1953d0c2007-11-29 10:12:14 +00002073 int Id = RestoreMBBs.find_first();
2074 while (Id != -1) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00002075 MachineBasicBlock *MBB = mf_->getBlockNumbered(Id);
2076 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
2077
Evan Cheng1953d0c2007-11-29 10:12:14 +00002078 std::vector<SRInfo> &restores = RestoreIdxes[Id];
2079 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
2080 int index = restores[i].index;
2081 if (index == -1)
2082 continue;
2083 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002084 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00002085 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00002086 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002087 bool CanFold = false;
2088 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002089 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002090 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00002091 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2092 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002093 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00002094 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002095
Evan Cheng0cbb1162007-11-29 01:06:25 +00002096 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00002097 // If this restore were to be folded, it would have been folded
2098 // already.
2099 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00002100 break;
2101 }
Evan Chengaee4af62007-12-02 08:30:39 +00002102 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00002103 }
2104 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002105
2106 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002107 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002108 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00002109 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00002110 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
2111 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002112 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
2113 int LdSlot = 0;
2114 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2115 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00002116 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002117 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2118 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00002119 if (!Folded) {
2120 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2121 if (ImpUse) {
2122 // Re-matting an instruction with virtual register use. Add the
2123 // register as an implicit use on the use MI and update the register
2124 // interval's spill weight to HUGE_VALF to prevent it from being
2125 // spilled.
2126 LiveInterval &ImpLi = getInterval(ImpUse);
2127 ImpLi.weight = HUGE_VALF;
2128 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2129 }
Evan Chengd70dbb52008-02-22 09:24:50 +00002130 }
Evan Chengaee4af62007-12-02 08:30:39 +00002131 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002132 }
2133 // If folding is not possible / failed, then tell the spiller to issue a
2134 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002135 if (Folded)
2136 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002137 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002138 vrm.addRestorePoint(VReg, MI);
Evan Cheng9c3c2212008-06-06 07:54:39 +00002139
2140 // Update spill slot weight.
2141 if (!isReMat)
Evan Chengc3417602008-06-21 06:45:54 +00002142 SSWeight += getSpillWeight(false, true, loopDepth);
Evan Cheng81a03822007-11-17 00:40:40 +00002143 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002144 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002145 }
2146
Evan Chengb50bb8c2007-12-05 08:16:32 +00002147 // Finalize intervals: add kills, finalize spill weights, and filter out
2148 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002149 std::vector<LiveInterval*> RetNewLIs;
2150 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2151 LiveInterval *LI = NewLIs[i];
2152 if (!LI->empty()) {
Owen Anderson496bac52008-07-23 19:47:27 +00002153 LI->weight /= InstrSlots::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002154 if (!AddedKill.count(LI)) {
2155 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Evan Chengd120ffd2007-12-05 10:24:35 +00002156 unsigned LastUseIdx = getBaseIndex(LR->end);
2157 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002158 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002159 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002160 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002161 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002162 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002163 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002164 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002165 RetNewLIs.push_back(LI);
2166 }
2167 }
Evan Cheng81a03822007-11-17 00:40:40 +00002168
Evan Cheng4cce6b42008-04-11 17:53:36 +00002169 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002170 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002171}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002172
2173/// hasAllocatableSuperReg - Return true if the specified physical register has
2174/// any super register that's allocatable.
2175bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2176 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2177 if (allocatableRegs_[*AS] && hasInterval(*AS))
2178 return true;
2179 return false;
2180}
2181
2182/// getRepresentativeReg - Find the largest super register of the specified
2183/// physical register.
2184unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2185 // Find the largest super-register that is allocatable.
2186 unsigned BestReg = Reg;
2187 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2188 unsigned SuperReg = *AS;
2189 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2190 BestReg = SuperReg;
2191 break;
2192 }
2193 }
2194 return BestReg;
2195}
2196
2197/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2198/// specified interval that conflicts with the specified physical register.
2199unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2200 unsigned PhysReg) const {
2201 unsigned NumConflicts = 0;
2202 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2203 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2204 E = mri_->reg_end(); I != E; ++I) {
2205 MachineOperand &O = I.getOperand();
2206 MachineInstr *MI = O.getParent();
2207 unsigned Index = getInstructionIndex(MI);
2208 if (pli.liveAt(Index))
2209 ++NumConflicts;
2210 }
2211 return NumConflicts;
2212}
2213
2214/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
2215/// around all defs and uses of the specified interval.
2216void LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
2217 unsigned PhysReg, VirtRegMap &vrm) {
2218 unsigned SpillReg = getRepresentativeReg(PhysReg);
2219
2220 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2221 // If there are registers which alias PhysReg, but which are not a
2222 // sub-register of the chosen representative super register. Assert
2223 // since we can't handle it yet.
2224 assert(*AS == SpillReg || !allocatableRegs_[*AS] ||
2225 tri_->isSuperRegister(*AS, SpillReg));
2226
2227 LiveInterval &pli = getInterval(SpillReg);
2228 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2229 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2230 E = mri_->reg_end(); I != E; ++I) {
2231 MachineOperand &O = I.getOperand();
2232 MachineInstr *MI = O.getParent();
2233 if (SeenMIs.count(MI))
2234 continue;
2235 SeenMIs.insert(MI);
2236 unsigned Index = getInstructionIndex(MI);
2237 if (pli.liveAt(Index)) {
2238 vrm.addEmergencySpill(SpillReg, MI);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002239 unsigned StartIdx = getLoadIndex(Index);
2240 unsigned EndIdx = getStoreIndex(Index)+1;
2241 if (pli.isInOneLiveRange(StartIdx, EndIdx))
2242 pli.removeRange(StartIdx, EndIdx);
2243 else {
2244 cerr << "Ran out of registers during register allocation!\n";
2245 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
2246 cerr << "Please check your inline asm statement for invalid "
2247 << "constraints:\n";
2248 MI->print(cerr.stream(), tm_);
2249 }
2250 exit(1);
2251 }
Evan Cheng676dd7c2008-03-11 07:19:34 +00002252 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) {
2253 if (!hasInterval(*AS))
2254 continue;
2255 LiveInterval &spli = getInterval(*AS);
2256 if (spli.liveAt(Index))
2257 spli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1);
2258 }
2259 }
2260 }
2261}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002262
2263LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
2264 MachineInstr* startInst) {
2265 LiveInterval& Interval = getOrCreateInterval(reg);
2266 VNInfo* VN = Interval.getNextValue(
2267 getInstructionIndex(startInst) + InstrSlots::DEF,
2268 startInst, getVNInfoAllocator());
2269 VN->hasPHIKill = true;
2270 VN->kills.push_back(getMBBEndIdx(startInst->getParent()));
2271 LiveRange LR(getInstructionIndex(startInst) + InstrSlots::DEF,
2272 getMBBEndIdx(startInst->getParent()) + 1, VN);
2273 Interval.addRange(LR);
2274
2275 return LR;
2276}