blob: cf03b99979038f91c7a86fd67b78da399ca7439b [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
15#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000016#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000017#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000023#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000024#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000026#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000027#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000028#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000029using namespace llvm;
30
Nate Begeman21e463b2005-10-16 05:39:50 +000031PPCTargetLowering::PPCTargetLowering(TargetMachine &TM)
Chris Lattner7c5a3d32005-08-16 17:14:42 +000032 : TargetLowering(TM) {
33
34 // Fold away setcc operations if possible.
35 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000036 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037
Chris Lattnerd145a612005-09-27 22:18:25 +000038 // Use _setjmp/_longjmp instead of setjmp/longjmp.
39 setUseUnderscoreSetJmpLongJmp(true);
40
Chris Lattner7c5a3d32005-08-16 17:14:42 +000041 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000042 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
43 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
44 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Evan Chengc5484282006-10-04 00:56:09 +000046 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
47 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
48 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
49
Evan Cheng8b2794a2006-10-13 21:14:26 +000050 // PowerPC does not have truncstore for i1.
51 setStoreXAction(MVT::i1, Promote);
52
Chris Lattnera54aa942006-01-29 06:26:08 +000053 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
54 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
55
Chris Lattner7c5a3d32005-08-16 17:14:42 +000056 // PowerPC has no intrinsics for these particular operations
57 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
58 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
59 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
60
Chris Lattner7c5a3d32005-08-16 17:14:42 +000061 // PowerPC has no SREM/UREM instructions
62 setOperationAction(ISD::SREM, MVT::i32, Expand);
63 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000064 setOperationAction(ISD::SREM, MVT::i64, Expand);
65 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000066
67 // We don't support sin/cos/sqrt/fmod
68 setOperationAction(ISD::FSIN , MVT::f64, Expand);
69 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000070 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000071 setOperationAction(ISD::FSIN , MVT::f32, Expand);
72 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000073 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000074
75 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000076 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000077 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
78 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
79 }
80
Chris Lattner9601a862006-03-05 05:08:37 +000081 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
82 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
83
Nate Begemand88fc032006-01-14 03:14:10 +000084 // PowerPC does not have BSWAP, CTPOP or CTTZ
85 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
87 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +000088 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
89 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
90 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000091
Nate Begeman35ef9132006-01-11 21:21:00 +000092 // PowerPC does not have ROTR
93 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
94
Chris Lattner7c5a3d32005-08-16 17:14:42 +000095 // PowerPC does not have Select
96 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +000097 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000098 setOperationAction(ISD::SELECT, MVT::f32, Expand);
99 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000100
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000101 // PowerPC wants to turn select_cc of FP into fsel when possible.
102 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
103 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000104
Nate Begeman750ac1b2006-02-01 07:19:44 +0000105 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000106 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000107
Nate Begeman81e80972006-03-17 01:40:33 +0000108 // PowerPC does not have BRCOND which requires SetCC
109 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000110
111 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000112
Chris Lattnerf7605322005-08-31 21:09:52 +0000113 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
114 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000115
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000116 // PowerPC does not have [U|S]INT_TO_FP
117 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
118 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
119
Chris Lattner53e88452005-12-23 05:13:35 +0000120 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
121 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000122 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
123 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000124
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000125 // We cannot sextinreg(i1). Expand to shifts.
126 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
127
128
Jim Laskeyabf6d172006-01-05 01:25:28 +0000129 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000130 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000131 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000132 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000133 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000134 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000135
Nate Begeman28a6b022005-12-10 02:36:00 +0000136 // We want to legalize GlobalAddress and ConstantPool nodes into the
137 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000138 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000139 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000140 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000141 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
142 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
143 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
144
Nate Begemanee625572006-01-27 21:09:22 +0000145 // RET must be custom lowered, to meet ABI requirements
146 setOperationAction(ISD::RET , MVT::Other, Custom);
147
Nate Begemanacc398c2006-01-25 18:21:52 +0000148 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
149 setOperationAction(ISD::VASTART , MVT::Other, Custom);
150
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000151 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000152 setOperationAction(ISD::VAARG , MVT::Other, Expand);
153 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
154 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000155 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
156 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
157 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner56a752e2006-10-18 01:18:48 +0000158 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
159
Chris Lattner6d92cad2006-03-26 10:06:40 +0000160 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000161 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000162
Chris Lattnera7a58542006-06-16 17:34:12 +0000163 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000164 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000165 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
166 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner7fbcef72006-03-24 07:53:47 +0000167
168 // FIXME: disable this lowered code. This generates 64-bit register values,
169 // and we don't model the fact that the top part is clobbered by calls. We
170 // need to flag these together so that the value isn't live across a call.
171 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
172
Nate Begemanae749a92005-10-25 23:48:36 +0000173 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
174 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
175 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000176 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000177 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000178 }
179
Chris Lattnera7a58542006-06-16 17:34:12 +0000180 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000181 // 64 bit PowerPC implementations can support i64 types directly
182 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000183 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
184 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000185 } else {
186 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000187 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
188 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
189 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000190 }
Evan Chengd30bf012006-03-01 01:11:20 +0000191
Nate Begeman425a9692005-11-29 08:17:20 +0000192 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000193 // First set operation action for all vector types to expand. Then we
194 // will selectively turn on ones that can be effectively codegen'd.
195 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
196 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000197 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000198 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
199 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000200
Chris Lattner7ff7e672006-04-04 17:25:31 +0000201 // We promote all shuffles to v16i8.
202 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000203 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
204
205 // We promote all non-typed operations to v4i32.
206 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
207 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
208 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
209 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
210 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
211 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
212 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
213 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
214 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
215 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
216 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
217 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000218
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000219 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000220 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
221 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
222 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
223 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
224 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000225 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000226 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
227 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
228 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000229
230 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000231 }
232
Chris Lattner7ff7e672006-04-04 17:25:31 +0000233 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
234 // with merges, splats, etc.
235 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
236
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000237 setOperationAction(ISD::AND , MVT::v4i32, Legal);
238 setOperationAction(ISD::OR , MVT::v4i32, Legal);
239 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
240 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
241 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
242 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
243
Nate Begeman425a9692005-11-29 08:17:20 +0000244 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000245 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000246 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
247 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000248
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000249 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000250 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000251 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000252 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000253
Chris Lattnerb2177b92006-03-19 06:55:52 +0000254 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
255 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000256
Chris Lattner541f91b2006-04-02 00:43:36 +0000257 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
258 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000259 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
260 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000261 }
262
Chris Lattnerc08f9022006-06-27 00:04:13 +0000263 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000264 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000265 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000266
267 if (TM.getSubtarget<PPCSubtarget>().isPPC64())
268 setStackPointerRegisterToSaveRestore(PPC::X1);
269 else
270 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000271
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000272 // We have target-specific dag combine patterns for the following nodes:
273 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000274 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000275 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000276 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000277
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000278 computeRegisterProperties();
279}
280
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000281const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
282 switch (Opcode) {
283 default: return 0;
284 case PPCISD::FSEL: return "PPCISD::FSEL";
285 case PPCISD::FCFID: return "PPCISD::FCFID";
286 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
287 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000288 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000289 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
290 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000291 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000292 case PPCISD::Hi: return "PPCISD::Hi";
293 case PPCISD::Lo: return "PPCISD::Lo";
294 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
295 case PPCISD::SRL: return "PPCISD::SRL";
296 case PPCISD::SRA: return "PPCISD::SRA";
297 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000298 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
299 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000300 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000301 case PPCISD::MTCTR: return "PPCISD::MTCTR";
302 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000303 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000304 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000305 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000306 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000307 case PPCISD::LBRX: return "PPCISD::LBRX";
308 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000309 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000310 }
311}
312
Chris Lattner1a635d62006-04-14 06:01:58 +0000313//===----------------------------------------------------------------------===//
314// Node matching predicates, for use by the tblgen matching code.
315//===----------------------------------------------------------------------===//
316
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000317/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
318static bool isFloatingPointZero(SDOperand Op) {
319 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
320 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
Evan Cheng466685d2006-10-09 20:57:25 +0000321 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000322 // Maybe this has already been legalized into the constant pool?
323 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000324 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000325 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
326 }
327 return false;
328}
329
Chris Lattnerddb739e2006-04-06 17:23:16 +0000330/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
331/// true if Op is undef or if it matches the specified value.
332static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
333 return Op.getOpcode() == ISD::UNDEF ||
334 cast<ConstantSDNode>(Op)->getValue() == Val;
335}
336
337/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
338/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000339bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
340 if (!isUnary) {
341 for (unsigned i = 0; i != 16; ++i)
342 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
343 return false;
344 } else {
345 for (unsigned i = 0; i != 8; ++i)
346 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
347 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
348 return false;
349 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000350 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000351}
352
353/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
354/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000355bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
356 if (!isUnary) {
357 for (unsigned i = 0; i != 16; i += 2)
358 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
359 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
360 return false;
361 } else {
362 for (unsigned i = 0; i != 8; i += 2)
363 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
364 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
365 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
366 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
367 return false;
368 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000369 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000370}
371
Chris Lattnercaad1632006-04-06 22:02:42 +0000372/// isVMerge - Common function, used to match vmrg* shuffles.
373///
374static bool isVMerge(SDNode *N, unsigned UnitSize,
375 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000376 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
377 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
378 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
379 "Unsupported merge size!");
380
381 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
382 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
383 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000384 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000385 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000386 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000387 return false;
388 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000389 return true;
390}
391
392/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
393/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
394bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
395 if (!isUnary)
396 return isVMerge(N, UnitSize, 8, 24);
397 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000398}
399
400/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
401/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000402bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
403 if (!isUnary)
404 return isVMerge(N, UnitSize, 0, 16);
405 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000406}
407
408
Chris Lattnerd0608e12006-04-06 18:26:28 +0000409/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
410/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000411int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000412 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
413 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000414 // Find the first non-undef value in the shuffle mask.
415 unsigned i;
416 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
417 /*search*/;
418
419 if (i == 16) return -1; // all undef.
420
421 // Otherwise, check to see if the rest of the elements are consequtively
422 // numbered from this value.
423 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
424 if (ShiftAmt < i) return -1;
425 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000426
Chris Lattnerf24380e2006-04-06 22:28:36 +0000427 if (!isUnary) {
428 // Check the rest of the elements to see if they are consequtive.
429 for (++i; i != 16; ++i)
430 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
431 return -1;
432 } else {
433 // Check the rest of the elements to see if they are consequtive.
434 for (++i; i != 16; ++i)
435 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
436 return -1;
437 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000438
439 return ShiftAmt;
440}
Chris Lattneref819f82006-03-20 06:33:01 +0000441
442/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
443/// specifies a splat of a single element that is suitable for input to
444/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000445bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
446 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
447 N->getNumOperands() == 16 &&
448 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000449
Chris Lattner88a99ef2006-03-20 06:37:44 +0000450 // This is a splat operation if each element of the permute is the same, and
451 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000452 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000453 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000454 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
455 ElementBase = EltV->getValue();
456 else
457 return false; // FIXME: Handle UNDEF elements too!
458
459 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
460 return false;
461
462 // Check that they are consequtive.
463 for (unsigned i = 1; i != EltSize; ++i) {
464 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
465 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
466 return false;
467 }
468
Chris Lattner88a99ef2006-03-20 06:37:44 +0000469 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000470 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000471 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000472 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
473 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000474 for (unsigned j = 0; j != EltSize; ++j)
475 if (N->getOperand(i+j) != N->getOperand(j))
476 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000477 }
478
Chris Lattner7ff7e672006-04-04 17:25:31 +0000479 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000480}
481
482/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
483/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000484unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
485 assert(isSplatShuffleMask(N, EltSize));
486 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000487}
488
Chris Lattnere87192a2006-04-12 17:37:20 +0000489/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000490/// by using a vspltis[bhw] instruction of the specified element size, return
491/// the constant being splatted. The ByteSize field indicates the number of
492/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000493SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000494 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000495
496 // If ByteSize of the splat is bigger than the element size of the
497 // build_vector, then we have a case where we are checking for a splat where
498 // multiple elements of the buildvector are folded together into a single
499 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
500 unsigned EltSize = 16/N->getNumOperands();
501 if (EltSize < ByteSize) {
502 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
503 SDOperand UniquedVals[4];
504 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
505
506 // See if all of the elements in the buildvector agree across.
507 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
508 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
509 // If the element isn't a constant, bail fully out.
510 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
511
512
513 if (UniquedVals[i&(Multiple-1)].Val == 0)
514 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
515 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
516 return SDOperand(); // no match.
517 }
518
519 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
520 // either constant or undef values that are identical for each chunk. See
521 // if these chunks can form into a larger vspltis*.
522
523 // Check to see if all of the leading entries are either 0 or -1. If
524 // neither, then this won't fit into the immediate field.
525 bool LeadingZero = true;
526 bool LeadingOnes = true;
527 for (unsigned i = 0; i != Multiple-1; ++i) {
528 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
529
530 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
531 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
532 }
533 // Finally, check the least significant entry.
534 if (LeadingZero) {
535 if (UniquedVals[Multiple-1].Val == 0)
536 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
537 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
538 if (Val < 16)
539 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
540 }
541 if (LeadingOnes) {
542 if (UniquedVals[Multiple-1].Val == 0)
543 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
544 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
545 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
546 return DAG.getTargetConstant(Val, MVT::i32);
547 }
548
549 return SDOperand();
550 }
551
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000552 // Check to see if this buildvec has a single non-undef value in its elements.
553 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
554 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
555 if (OpVal.Val == 0)
556 OpVal = N->getOperand(i);
557 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000558 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000559 }
560
Chris Lattner140a58f2006-04-08 06:46:53 +0000561 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000562
Nate Begeman98e70cc2006-03-28 04:15:58 +0000563 unsigned ValSizeInBytes = 0;
564 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000565 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
566 Value = CN->getValue();
567 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
568 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
569 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
570 Value = FloatToBits(CN->getValue());
571 ValSizeInBytes = 4;
572 }
573
574 // If the splat value is larger than the element value, then we can never do
575 // this splat. The only case that we could fit the replicated bits into our
576 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000577 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000578
579 // If the element value is larger than the splat value, cut it in half and
580 // check to see if the two halves are equal. Continue doing this until we
581 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
582 while (ValSizeInBytes > ByteSize) {
583 ValSizeInBytes >>= 1;
584
585 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000586 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
587 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000588 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000589 }
590
591 // Properly sign extend the value.
592 int ShAmt = (4-ByteSize)*8;
593 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
594
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000595 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000596 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000597
Chris Lattner140a58f2006-04-08 06:46:53 +0000598 // Finally, if this value fits in a 5 bit sext field, return it
599 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
600 return DAG.getTargetConstant(MaskVal, MVT::i32);
601 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000602}
603
Chris Lattner1a635d62006-04-14 06:01:58 +0000604//===----------------------------------------------------------------------===//
605// LowerOperation implementation
606//===----------------------------------------------------------------------===//
607
608static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000609 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000610 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000611 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000612 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
613 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000614
615 const TargetMachine &TM = DAG.getTarget();
616
Chris Lattner059ca0f2006-06-16 21:01:35 +0000617 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
618 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
619
Chris Lattner1a635d62006-04-14 06:01:58 +0000620 // If this is a non-darwin platform, we don't support non-static relo models
621 // yet.
622 if (TM.getRelocationModel() == Reloc::Static ||
623 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
624 // Generate non-pic code that has direct accesses to the constant pool.
625 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000626 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000627 }
628
Chris Lattner35d86fe2006-07-26 21:12:04 +0000629 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000630 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000631 Hi = DAG.getNode(ISD::ADD, PtrVT,
632 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000633 }
634
Chris Lattner059ca0f2006-06-16 21:01:35 +0000635 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000636 return Lo;
637}
638
Nate Begeman37efe672006-04-22 18:53:45 +0000639static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000640 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000641 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000642 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
643 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000644
645 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000646
647 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
648 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
649
Nate Begeman37efe672006-04-22 18:53:45 +0000650 // If this is a non-darwin platform, we don't support non-static relo models
651 // yet.
652 if (TM.getRelocationModel() == Reloc::Static ||
653 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
654 // Generate non-pic code that has direct accesses to the constant pool.
655 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000656 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000657 }
658
Chris Lattner35d86fe2006-07-26 21:12:04 +0000659 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +0000660 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000661 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +0000662 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +0000663 }
664
Chris Lattner059ca0f2006-06-16 21:01:35 +0000665 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000666 return Lo;
667}
668
Chris Lattner1a635d62006-04-14 06:01:58 +0000669static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000670 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000671 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
672 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000673 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
674 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000675
676 const TargetMachine &TM = DAG.getTarget();
677
Chris Lattner059ca0f2006-06-16 21:01:35 +0000678 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
679 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
680
Chris Lattner1a635d62006-04-14 06:01:58 +0000681 // If this is a non-darwin platform, we don't support non-static relo models
682 // yet.
683 if (TM.getRelocationModel() == Reloc::Static ||
684 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
685 // Generate non-pic code that has direct accesses to globals.
686 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000687 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000688 }
689
Chris Lattner35d86fe2006-07-26 21:12:04 +0000690 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000691 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000692 Hi = DAG.getNode(ISD::ADD, PtrVT,
693 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000694 }
695
Chris Lattner059ca0f2006-06-16 21:01:35 +0000696 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000697
698 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
699 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
700 return Lo;
701
702 // If the global is weak or external, we have to go through the lazy
703 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +0000704 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +0000705}
706
707static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
708 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
709
710 // If we're comparing for equality to zero, expose the fact that this is
711 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
712 // fold the new nodes.
713 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
714 if (C->isNullValue() && CC == ISD::SETEQ) {
715 MVT::ValueType VT = Op.getOperand(0).getValueType();
716 SDOperand Zext = Op.getOperand(0);
717 if (VT < MVT::i32) {
718 VT = MVT::i32;
719 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
720 }
721 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
722 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
723 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
724 DAG.getConstant(Log2b, MVT::i32));
725 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
726 }
727 // Leave comparisons against 0 and -1 alone for now, since they're usually
728 // optimized. FIXME: revisit this when we can custom lower all setcc
729 // optimizations.
730 if (C->isAllOnesValue() || C->isNullValue())
731 return SDOperand();
732 }
733
734 // If we have an integer seteq/setne, turn it into a compare against zero
735 // by subtracting the rhs from the lhs, which is faster than setting a
736 // condition register, reading it back out, and masking the correct bit.
737 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
738 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
739 MVT::ValueType VT = Op.getValueType();
740 SDOperand Sub = DAG.getNode(ISD::SUB, LHSVT, Op.getOperand(0),
741 Op.getOperand(1));
742 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
743 }
744 return SDOperand();
745}
746
747static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
748 unsigned VarArgsFrameIndex) {
749 // vastart just stores the address of the VarArgsFrameIndex slot into the
750 // memory location argument.
Chris Lattner0d72a202006-07-28 16:45:47 +0000751 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
752 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000753 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
754 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
755 SV->getOffset());
Chris Lattner1a635d62006-04-14 06:01:58 +0000756}
757
Chris Lattnerc91a4752006-06-26 22:48:35 +0000758static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
759 int &VarArgsFrameIndex) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000760 // TODO: add description of PPC stack frame format, or at least some docs.
761 //
762 MachineFunction &MF = DAG.getMachineFunction();
763 MachineFrameInfo *MFI = MF.getFrameInfo();
764 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +0000765 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000766 SDOperand Root = Op.getOperand(0);
767
768 unsigned ArgOffset = 24;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000769 const unsigned Num_GPR_Regs = 8;
770 const unsigned Num_FPR_Regs = 13;
771 const unsigned Num_VR_Regs = 12;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000772 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Chris Lattnerc91a4752006-06-26 22:48:35 +0000773
774 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000775 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
776 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
777 };
Chris Lattnerc91a4752006-06-26 22:48:35 +0000778 static const unsigned GPR_64[] = { // 64-bit registers.
779 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
780 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
781 };
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000782 static const unsigned FPR[] = {
783 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
784 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
785 };
786 static const unsigned VR[] = {
787 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
788 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
789 };
Chris Lattnerc91a4752006-06-26 22:48:35 +0000790
791 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
792 bool isPPC64 = PtrVT == MVT::i64;
793 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000794
795 // Add DAG nodes to load the arguments or copy them out of registers. On
796 // entry to a function on PPC, the arguments start at offset 24, although the
797 // first ones are often in registers.
798 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
799 SDOperand ArgVal;
800 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000801 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
802 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
803
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000804 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000805 switch (ObjectVT) {
806 default: assert(0 && "Unhandled argument type!");
807 case MVT::i32:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000808 // All int arguments reserve stack space.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000809 ArgOffset += isPPC64 ? 8 : 4;
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000810
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000811 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000812 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
813 MF.addLiveIn(GPR[GPR_idx], VReg);
814 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000815 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000816 } else {
817 needsLoad = true;
818 }
819 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +0000820 case MVT::i64: // PPC64
821 // All int arguments reserve stack space.
822 ArgOffset += 8;
823
824 if (GPR_idx != Num_GPR_Regs) {
825 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
826 MF.addLiveIn(GPR[GPR_idx], VReg);
827 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
828 ++GPR_idx;
829 } else {
830 needsLoad = true;
831 }
832 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000833 case MVT::f32:
834 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000835 // All FP arguments reserve stack space.
836 ArgOffset += ObjSize;
837
838 // Every 4 bytes of argument space consumes one of the GPRs available for
839 // argument passing.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000840 if (GPR_idx != Num_GPR_Regs) {
841 ++GPR_idx;
842 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs)
843 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000844 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000845 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000846 unsigned VReg;
847 if (ObjectVT == MVT::f32)
848 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
849 else
850 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
851 MF.addLiveIn(FPR[FPR_idx], VReg);
852 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000853 ++FPR_idx;
854 } else {
855 needsLoad = true;
856 }
857 break;
858 case MVT::v4f32:
859 case MVT::v4i32:
860 case MVT::v8i16:
861 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000862 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000863 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000864 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
865 MF.addLiveIn(VR[VR_idx], VReg);
866 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000867 ++VR_idx;
868 } else {
869 // This should be simple, but requires getting 16-byte aligned stack
870 // values.
871 assert(0 && "Loading VR argument not implemented yet!");
872 needsLoad = true;
873 }
874 break;
875 }
876
877 // We need to load the argument to a virtual register if we determined above
878 // that we ran out of physical registers of the appropriate type
879 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +0000880 // If the argument is actually used, emit a load from the right stack
881 // slot.
882 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
883 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Chris Lattnerc91a4752006-06-26 22:48:35 +0000884 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +0000885 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +0000886 } else {
887 // Don't emit a dead load.
888 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
889 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000890 }
891
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000892 ArgValues.push_back(ArgVal);
893 }
894
895 // If the function takes variable number of arguments, make a frame index for
896 // the start of the first vararg value... for expansion of llvm.va_start.
897 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
898 if (isVarArg) {
Chris Lattnerc91a4752006-06-26 22:48:35 +0000899 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
900 ArgOffset);
901 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000902 // If this function is vararg, store any remaining integer argument regs
903 // to their spots on the stack so that they may be loaded by deferencing the
904 // result of va_next.
Chris Lattnere2199452006-08-11 17:38:39 +0000905 SmallVector<SDOperand, 8> MemOps;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000906 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000907 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
908 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +0000909 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000910 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000911 MemOps.push_back(Store);
912 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +0000913 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
914 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000915 }
916 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000917 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000918 }
919
920 ArgValues.push_back(Root);
921
922 // Return the new list of results.
923 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
924 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +0000925 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000926}
927
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000928/// isCallCompatibleAddress - Return the immediate to use if the specified
929/// 32-bit value is representable in the immediate field of a BxA instruction.
930static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
931 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
932 if (!C) return 0;
933
934 int Addr = C->getValue();
935 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
936 (Addr << 6 >> 6) != Addr)
937 return 0; // Top 6 bits have to be sext of immediate.
938
939 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
940}
941
942
Chris Lattnerabde4602006-05-16 22:56:08 +0000943static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
944 SDOperand Chain = Op.getOperand(0);
945 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
946 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
947 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
948 SDOperand Callee = Op.getOperand(4);
Evan Cheng4360bdc2006-05-25 00:57:32 +0000949 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
950
Chris Lattnerc91a4752006-06-26 22:48:35 +0000951 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
952 bool isPPC64 = PtrVT == MVT::i64;
953 unsigned PtrByteSize = isPPC64 ? 8 : 4;
954
955
Chris Lattnerabde4602006-05-16 22:56:08 +0000956 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
957 // SelectExpr to use to put the arguments in the appropriate registers.
958 std::vector<SDOperand> args_to_use;
959
960 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +0000961 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000962 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattnerc91a4752006-06-26 22:48:35 +0000963 unsigned NumBytes = 6*PtrByteSize;
Chris Lattnerabde4602006-05-16 22:56:08 +0000964
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000965 // Add up all the space actually used.
Evan Cheng4360bdc2006-05-25 00:57:32 +0000966 for (unsigned i = 0; i != NumOps; ++i)
967 NumBytes += MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Chris Lattnerc04ba7a2006-05-16 23:54:25 +0000968
Chris Lattner7b053502006-05-30 21:21:04 +0000969 // The prolog code of the callee may store up to 8 GPR argument registers to
970 // the stack, allowing va_start to index over them in memory if its varargs.
971 // Because we cannot tell if this is needed on the caller side, we have to
972 // conservatively assume that it is needed. As such, make sure we have at
973 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000974 if (NumBytes < 6*PtrByteSize+8*PtrByteSize)
975 NumBytes = 6*PtrByteSize+8*PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000976
977 // Adjust the stack pointer for the new arguments...
978 // These operations are automatically eliminated by the prolog/epilog pass
979 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +0000980 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000981
982 // Set up a copy of the stack pointer for use loading and storing any
983 // arguments that may not fit in the registers available for argument
984 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000985 SDOperand StackPtr;
986 if (isPPC64)
987 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
988 else
989 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000990
991 // Figure out which arguments are going to go in registers, and which in
992 // memory. Also, if this is a vararg function, floating point operations
993 // must be stored to our stack, and loaded into integer regs as well, if
994 // any integer regs are available for argument passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000995 unsigned ArgOffset = 6*PtrByteSize;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000996 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Chris Lattnerc91a4752006-06-26 22:48:35 +0000997 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +0000998 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
999 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1000 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001001 static const unsigned GPR_64[] = { // 64-bit registers.
1002 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1003 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1004 };
Chris Lattner9a2a4972006-05-17 06:01:33 +00001005 static const unsigned FPR[] = {
1006 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1007 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1008 };
1009 static const unsigned VR[] = {
1010 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1011 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1012 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001013 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001014 const unsigned NumFPRs = sizeof(FPR)/sizeof(FPR[0]);
1015 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
1016
Chris Lattnerc91a4752006-06-26 22:48:35 +00001017 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1018
Chris Lattner9a2a4972006-05-17 06:01:33 +00001019 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001020 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001021 for (unsigned i = 0; i != NumOps; ++i) {
1022 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001023
1024 // PtrOff will be used to store the current argument to the stack if a
1025 // register cannot be found for it.
1026 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001027 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1028
1029 // On PPC64, promote integers to 64-bit values.
1030 if (isPPC64 && Arg.getValueType() == MVT::i32) {
1031 unsigned ExtOp = ISD::ZERO_EXTEND;
1032 if (cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue())
1033 ExtOp = ISD::SIGN_EXTEND;
1034 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1035 }
1036
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001037 switch (Arg.getValueType()) {
1038 default: assert(0 && "Unexpected ValueType for argument!");
1039 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001040 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001041 if (GPR_idx != NumGPRs) {
1042 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001043 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001044 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001045 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001046 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001047 break;
1048 case MVT::f32:
1049 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001050 if (FPR_idx != NumFPRs) {
1051 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1052
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001053 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001054 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001055 MemOpChains.push_back(Store);
1056
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001057 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001058 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001059 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001060 MemOpChains.push_back(Load.getValue(1));
1061 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001062 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001063 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001064 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001065 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001066 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001067 MemOpChains.push_back(Load.getValue(1));
1068 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001069 }
1070 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001071 // If we have any FPRs remaining, we may also have GPRs remaining.
1072 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1073 // GPRs.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001074 if (GPR_idx != NumGPRs)
1075 ++GPR_idx;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001076 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64)
Chris Lattner9a2a4972006-05-17 06:01:33 +00001077 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00001078 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001079 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001080 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerabde4602006-05-16 22:56:08 +00001081 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001082 if (isPPC64)
1083 ArgOffset += 8;
1084 else
1085 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001086 break;
1087 case MVT::v4f32:
1088 case MVT::v4i32:
1089 case MVT::v8i16:
1090 case MVT::v16i8:
1091 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001092 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001093 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001094 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001095 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001096 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001097 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001098 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001099 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1100 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001101
Chris Lattner9a2a4972006-05-17 06:01:33 +00001102 // Build a sequence of copy-to-reg nodes chained together with token chain
1103 // and flag operands which copy the outgoing args into the appropriate regs.
1104 SDOperand InFlag;
1105 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1106 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1107 InFlag);
1108 InFlag = Chain.getValue(1);
1109 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001110
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001111 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001112 NodeTys.push_back(MVT::Other); // Returns a chain
1113 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1114
Chris Lattner79e490a2006-08-11 17:18:05 +00001115 SmallVector<SDOperand, 8> Ops;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001116 unsigned CallOpc = PPCISD::CALL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001117
1118 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1119 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1120 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001121 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001122 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001123 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1124 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1125 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1126 // If this is an absolute destination address, use the munged value.
1127 Callee = SDOperand(Dest, 0);
1128 else {
1129 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1130 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001131 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1132 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001133 InFlag = Chain.getValue(1);
1134
1135 // Copy the callee address into R12 on darwin.
1136 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1137 InFlag = Chain.getValue(1);
1138
1139 NodeTys.clear();
1140 NodeTys.push_back(MVT::Other);
1141 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001142 Ops.push_back(Chain);
Chris Lattner4a45abf2006-06-10 01:14:28 +00001143 CallOpc = PPCISD::BCTRL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001144 Callee.Val = 0;
1145 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001146
Chris Lattner4a45abf2006-06-10 01:14:28 +00001147 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001148 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001149 Ops.push_back(Chain);
1150 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001151 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001152
Chris Lattner4a45abf2006-06-10 01:14:28 +00001153 // Add argument registers to the end of the list so that they are known live
1154 // into the call.
1155 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1156 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1157 RegsToPass[i].second.getValueType()));
1158
1159 if (InFlag.Val)
1160 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001161 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001162 InFlag = Chain.getValue(1);
1163
Chris Lattner79e490a2006-08-11 17:18:05 +00001164 SDOperand ResultVals[3];
1165 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001166 NodeTys.clear();
1167
1168 // If the call has results, copy the values out of the ret val registers.
1169 switch (Op.Val->getValueType(0)) {
1170 default: assert(0 && "Unexpected ret value!");
1171 case MVT::Other: break;
1172 case MVT::i32:
1173 if (Op.Val->getValueType(1) == MVT::i32) {
1174 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001175 ResultVals[0] = Chain.getValue(0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001176 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1177 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001178 ResultVals[1] = Chain.getValue(0);
1179 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001180 NodeTys.push_back(MVT::i32);
1181 } else {
1182 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001183 ResultVals[0] = Chain.getValue(0);
1184 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001185 }
1186 NodeTys.push_back(MVT::i32);
1187 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001188 case MVT::i64:
1189 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001190 ResultVals[0] = Chain.getValue(0);
1191 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001192 NodeTys.push_back(MVT::i64);
1193 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001194 case MVT::f32:
1195 case MVT::f64:
1196 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1197 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001198 ResultVals[0] = Chain.getValue(0);
1199 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001200 NodeTys.push_back(Op.Val->getValueType(0));
1201 break;
1202 case MVT::v4f32:
1203 case MVT::v4i32:
1204 case MVT::v8i16:
1205 case MVT::v16i8:
1206 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1207 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001208 ResultVals[0] = Chain.getValue(0);
1209 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001210 NodeTys.push_back(Op.Val->getValueType(0));
1211 break;
1212 }
1213
Chris Lattnerabde4602006-05-16 22:56:08 +00001214 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001215 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001216 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001217
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001218 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001219 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001220 return Chain;
1221
1222 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001223 ResultVals[NumResults++] = Chain;
1224 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1225 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001226 return Res.getValue(Op.ResNo);
1227}
1228
Chris Lattner1a635d62006-04-14 06:01:58 +00001229static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
1230 SDOperand Copy;
1231 switch(Op.getNumOperands()) {
1232 default:
1233 assert(0 && "Do not know how to return this many arguments!");
1234 abort();
1235 case 1:
1236 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +00001237 case 3: {
Chris Lattner1a635d62006-04-14 06:01:58 +00001238 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
1239 unsigned ArgReg;
Chris Lattneref957102006-06-21 00:34:03 +00001240 if (ArgVT == MVT::i32) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001241 ArgReg = PPC::R3;
Chris Lattneref957102006-06-21 00:34:03 +00001242 } else if (ArgVT == MVT::i64) {
1243 ArgReg = PPC::X3;
Chris Lattner325f0a12006-08-11 16:47:32 +00001244 } else if (MVT::isVector(ArgVT)) {
Chris Lattneref957102006-06-21 00:34:03 +00001245 ArgReg = PPC::V2;
Chris Lattner325f0a12006-08-11 16:47:32 +00001246 } else {
1247 assert(MVT::isFloatingPoint(ArgVT));
1248 ArgReg = PPC::F1;
Chris Lattner1a635d62006-04-14 06:01:58 +00001249 }
1250
1251 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
1252 SDOperand());
1253
1254 // If we haven't noted the R3/F1 are live out, do so now.
1255 if (DAG.getMachineFunction().liveout_empty())
1256 DAG.getMachineFunction().addLiveOut(ArgReg);
1257 break;
1258 }
Evan Cheng6848be12006-05-26 23:10:12 +00001259 case 5:
1260 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(3),
Chris Lattner1a635d62006-04-14 06:01:58 +00001261 SDOperand());
1262 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
1263 // If we haven't noted the R3+R4 are live out, do so now.
1264 if (DAG.getMachineFunction().liveout_empty()) {
1265 DAG.getMachineFunction().addLiveOut(PPC::R3);
1266 DAG.getMachineFunction().addLiveOut(PPC::R4);
1267 }
1268 break;
1269 }
1270 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
1271}
1272
1273/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1274/// possible.
1275static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1276 // Not FP? Not a fsel.
1277 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1278 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1279 return SDOperand();
1280
1281 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1282
1283 // Cannot handle SETEQ/SETNE.
1284 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1285
1286 MVT::ValueType ResVT = Op.getValueType();
1287 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1288 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1289 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1290
1291 // If the RHS of the comparison is a 0.0, we don't need to do the
1292 // subtraction at all.
1293 if (isFloatingPointZero(RHS))
1294 switch (CC) {
1295 default: break; // SETUO etc aren't handled by fsel.
1296 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001297 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001298 case ISD::SETLT:
1299 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1300 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001301 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001302 case ISD::SETGE:
1303 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1304 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1305 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1306 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001307 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001308 case ISD::SETGT:
1309 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1310 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001311 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001312 case ISD::SETLE:
1313 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1314 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1315 return DAG.getNode(PPCISD::FSEL, ResVT,
1316 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1317 }
1318
1319 SDOperand Cmp;
1320 switch (CC) {
1321 default: break; // SETUO etc aren't handled by fsel.
1322 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001323 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001324 case ISD::SETLT:
1325 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1326 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1327 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1328 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1329 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001330 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001331 case ISD::SETGE:
1332 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1333 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1334 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1335 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1336 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001337 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001338 case ISD::SETGT:
1339 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1340 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1341 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1342 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1343 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001344 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001345 case ISD::SETLE:
1346 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1347 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1348 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1349 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1350 }
1351 return SDOperand();
1352}
1353
1354static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1355 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1356 SDOperand Src = Op.getOperand(0);
1357 if (Src.getValueType() == MVT::f32)
1358 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1359
1360 SDOperand Tmp;
1361 switch (Op.getValueType()) {
1362 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1363 case MVT::i32:
1364 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1365 break;
1366 case MVT::i64:
1367 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1368 break;
1369 }
1370
1371 // Convert the FP value to an int value through memory.
1372 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1373 if (Op.getValueType() == MVT::i32)
1374 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1375 return Bits;
1376}
1377
1378static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1379 if (Op.getOperand(0).getValueType() == MVT::i64) {
1380 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1381 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1382 if (Op.getValueType() == MVT::f32)
1383 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1384 return FP;
1385 }
1386
1387 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1388 "Unhandled SINT_TO_FP type in custom expander!");
1389 // Since we only generate this in 64-bit mode, we can take advantage of
1390 // 64-bit registers. In particular, sign extend the input value into the
1391 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1392 // then lfd it and fcfid it.
1393 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1394 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00001395 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1396 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001397
1398 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1399 Op.getOperand(0));
1400
1401 // STD the extended value into the stack slot.
1402 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1403 DAG.getEntryNode(), Ext64, FIdx,
1404 DAG.getSrcValue(NULL));
1405 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00001406 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001407
1408 // FCFID it and return it.
1409 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1410 if (Op.getValueType() == MVT::f32)
1411 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1412 return FP;
1413}
1414
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001415static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1416 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001417 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001418
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001419 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00001420 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001421 SDOperand Lo = Op.getOperand(0);
1422 SDOperand Hi = Op.getOperand(1);
1423 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001424
1425 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1426 DAG.getConstant(32, MVT::i32), Amt);
1427 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1428 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1429 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1430 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1431 DAG.getConstant(-32U, MVT::i32));
1432 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1433 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1434 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001435 SDOperand OutOps[] = { OutLo, OutHi };
1436 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1437 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001438}
1439
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001440static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1441 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1442 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001443
1444 // Otherwise, expand into a bunch of logical ops. Note that these ops
1445 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001446 SDOperand Lo = Op.getOperand(0);
1447 SDOperand Hi = Op.getOperand(1);
1448 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001449
1450 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1451 DAG.getConstant(32, MVT::i32), Amt);
1452 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1453 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1454 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1455 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1456 DAG.getConstant(-32U, MVT::i32));
1457 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1458 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1459 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001460 SDOperand OutOps[] = { OutLo, OutHi };
1461 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1462 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001463}
1464
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001465static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
1466 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001467 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001468
1469 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001470 SDOperand Lo = Op.getOperand(0);
1471 SDOperand Hi = Op.getOperand(1);
1472 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001473
1474 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1475 DAG.getConstant(32, MVT::i32), Amt);
1476 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1477 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1478 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1479 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1480 DAG.getConstant(-32U, MVT::i32));
1481 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1482 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1483 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1484 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001485 SDOperand OutOps[] = { OutLo, OutHi };
1486 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1487 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001488}
1489
1490//===----------------------------------------------------------------------===//
1491// Vector related lowering.
1492//
1493
Chris Lattnerac225ca2006-04-12 19:07:14 +00001494// If this is a vector of constants or undefs, get the bits. A bit in
1495// UndefBits is set if the corresponding element of the vector is an
1496// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1497// zero. Return true if this is not an array of constants, false if it is.
1498//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001499static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1500 uint64_t UndefBits[2]) {
1501 // Start with zero'd results.
1502 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1503
1504 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1505 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1506 SDOperand OpVal = BV->getOperand(i);
1507
1508 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001509 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001510
1511 uint64_t EltBits = 0;
1512 if (OpVal.getOpcode() == ISD::UNDEF) {
1513 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1514 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1515 continue;
1516 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1517 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1518 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1519 assert(CN->getValueType(0) == MVT::f32 &&
1520 "Only one legal FP vector type!");
1521 EltBits = FloatToBits(CN->getValue());
1522 } else {
1523 // Nonconstant element.
1524 return true;
1525 }
1526
1527 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1528 }
1529
1530 //printf("%llx %llx %llx %llx\n",
1531 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1532 return false;
1533}
Chris Lattneref819f82006-03-20 06:33:01 +00001534
Chris Lattnerb17f1672006-04-16 01:01:29 +00001535// If this is a splat (repetition) of a value across the whole vector, return
1536// the smallest size that splats it. For example, "0x01010101010101..." is a
1537// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1538// SplatSize = 1 byte.
1539static bool isConstantSplat(const uint64_t Bits128[2],
1540 const uint64_t Undef128[2],
1541 unsigned &SplatBits, unsigned &SplatUndef,
1542 unsigned &SplatSize) {
1543
1544 // Don't let undefs prevent splats from matching. See if the top 64-bits are
1545 // the same as the lower 64-bits, ignoring undefs.
1546 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
1547 return false; // Can't be a splat if two pieces don't match.
1548
1549 uint64_t Bits64 = Bits128[0] | Bits128[1];
1550 uint64_t Undef64 = Undef128[0] & Undef128[1];
1551
1552 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
1553 // undefs.
1554 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
1555 return false; // Can't be a splat if two pieces don't match.
1556
1557 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
1558 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
1559
1560 // If the top 16-bits are different than the lower 16-bits, ignoring
1561 // undefs, we have an i32 splat.
1562 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
1563 SplatBits = Bits32;
1564 SplatUndef = Undef32;
1565 SplatSize = 4;
1566 return true;
1567 }
1568
1569 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
1570 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
1571
1572 // If the top 8-bits are different than the lower 8-bits, ignoring
1573 // undefs, we have an i16 splat.
1574 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
1575 SplatBits = Bits16;
1576 SplatUndef = Undef16;
1577 SplatSize = 2;
1578 return true;
1579 }
1580
1581 // Otherwise, we have an 8-bit splat.
1582 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
1583 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
1584 SplatSize = 1;
1585 return true;
1586}
1587
Chris Lattner4a998b92006-04-17 06:00:21 +00001588/// BuildSplatI - Build a canonical splati of Val with an element size of
1589/// SplatSize. Cast the result to VT.
1590static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
1591 SelectionDAG &DAG) {
1592 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner6876e662006-04-17 06:58:41 +00001593
1594 // Force vspltis[hw] -1 to vspltisb -1.
1595 if (Val == -1) SplatSize = 1;
1596
Chris Lattner4a998b92006-04-17 06:00:21 +00001597 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
1598 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
1599 };
1600 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
1601
1602 // Build a canonical splat for this value.
1603 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00001604 SmallVector<SDOperand, 8> Ops;
1605 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
1606 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
1607 &Ops[0], Ops.size());
Chris Lattner4a998b92006-04-17 06:00:21 +00001608 return DAG.getNode(ISD::BIT_CONVERT, VT, Res);
1609}
1610
Chris Lattnere7c768e2006-04-18 03:24:30 +00001611/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00001612/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001613static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
1614 SelectionDAG &DAG,
1615 MVT::ValueType DestVT = MVT::Other) {
1616 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
1617 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00001618 DAG.getConstant(IID, MVT::i32), LHS, RHS);
1619}
1620
Chris Lattnere7c768e2006-04-18 03:24:30 +00001621/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
1622/// specified intrinsic ID.
1623static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
1624 SDOperand Op2, SelectionDAG &DAG,
1625 MVT::ValueType DestVT = MVT::Other) {
1626 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
1627 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
1628 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
1629}
1630
1631
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001632/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
1633/// amount. The result has the specified value type.
1634static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
1635 MVT::ValueType VT, SelectionDAG &DAG) {
1636 // Force LHS/RHS to be the right type.
1637 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
1638 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
1639
Chris Lattnere2199452006-08-11 17:38:39 +00001640 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001641 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00001642 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001643 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00001644 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001645 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
1646}
1647
Chris Lattnerf1b47082006-04-14 05:19:18 +00001648// If this is a case we can't handle, return null and let the default
1649// expansion code take care of it. If we CAN select this case, and if it
1650// selects to a single instruction, return Op. Otherwise, if we can codegen
1651// this case more efficiently than a constant pool load, lower it to the
1652// sequence of ops that should be used.
1653static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
1654 // If this is a vector of constants or undefs, get the bits. A bit in
1655 // UndefBits is set if the corresponding element of the vector is an
1656 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1657 // zero.
1658 uint64_t VectorBits[2];
1659 uint64_t UndefBits[2];
1660 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
1661 return SDOperand(); // Not a constant vector.
1662
Chris Lattnerb17f1672006-04-16 01:01:29 +00001663 // If this is a splat (repetition) of a value across the whole vector, return
1664 // the smallest size that splats it. For example, "0x01010101010101..." is a
1665 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1666 // SplatSize = 1 byte.
1667 unsigned SplatBits, SplatUndef, SplatSize;
1668 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
1669 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
1670
1671 // First, handle single instruction cases.
1672
1673 // All zeros?
1674 if (SplatBits == 0) {
1675 // Canonicalize all zero vectors to be v4i32.
1676 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
1677 SDOperand Z = DAG.getConstant(0, MVT::i32);
1678 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
1679 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
1680 }
1681 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00001682 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001683
1684 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
1685 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00001686 if (SextVal >= -16 && SextVal <= 15)
1687 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00001688
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001689
1690 // Two instruction sequences.
1691
Chris Lattner4a998b92006-04-17 06:00:21 +00001692 // If this value is in the range [-32,30] and is even, use:
1693 // tmp = VSPLTI[bhw], result = add tmp, tmp
1694 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
1695 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
1696 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
1697 }
Chris Lattner6876e662006-04-17 06:58:41 +00001698
1699 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
1700 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
1701 // for fneg/fabs.
1702 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
1703 // Make -1 and vspltisw -1:
1704 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
1705
1706 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001707 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
1708 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001709
1710 // xor by OnesV to invert it.
1711 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
1712 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
1713 }
1714
1715 // Check to see if this is a wide variety of vsplti*, binop self cases.
1716 unsigned SplatBitSize = SplatSize*8;
1717 static const char SplatCsts[] = {
1718 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001719 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00001720 };
1721 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
1722 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
1723 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
1724 int i = SplatCsts[idx];
1725
1726 // Figure out what shift amount will be used by altivec if shifted by i in
1727 // this splat size.
1728 unsigned TypeShiftAmt = i & (SplatBitSize-1);
1729
1730 // vsplti + shl self.
1731 if (SextVal == (i << (int)TypeShiftAmt)) {
1732 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1733 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1734 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
1735 Intrinsic::ppc_altivec_vslw
1736 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001737 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001738 }
1739
1740 // vsplti + srl self.
1741 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
1742 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1743 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1744 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
1745 Intrinsic::ppc_altivec_vsrw
1746 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001747 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001748 }
1749
1750 // vsplti + sra self.
1751 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
1752 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1753 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1754 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
1755 Intrinsic::ppc_altivec_vsraw
1756 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001757 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001758 }
1759
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001760 // vsplti + rol self.
1761 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
1762 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
1763 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1764 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1765 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
1766 Intrinsic::ppc_altivec_vrlw
1767 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001768 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001769 }
1770
1771 // t = vsplti c, result = vsldoi t, t, 1
1772 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
1773 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1774 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
1775 }
1776 // t = vsplti c, result = vsldoi t, t, 2
1777 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
1778 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1779 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
1780 }
1781 // t = vsplti c, result = vsldoi t, t, 3
1782 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
1783 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1784 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
1785 }
Chris Lattner6876e662006-04-17 06:58:41 +00001786 }
1787
Chris Lattner6876e662006-04-17 06:58:41 +00001788 // Three instruction sequences.
1789
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001790 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
1791 if (SextVal >= 0 && SextVal <= 31) {
1792 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, Op.getValueType(),DAG);
1793 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
1794 return DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
1795 }
1796 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
1797 if (SextVal >= -31 && SextVal <= 0) {
1798 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, Op.getValueType(),DAG);
1799 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
Chris Lattnerc4083822006-04-17 06:07:44 +00001800 return DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00001801 }
1802 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001803
Chris Lattnerf1b47082006-04-14 05:19:18 +00001804 return SDOperand();
1805}
1806
Chris Lattner59138102006-04-17 05:28:54 +00001807/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
1808/// the specified operations to build the shuffle.
1809static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
1810 SDOperand RHS, SelectionDAG &DAG) {
1811 unsigned OpNum = (PFEntry >> 26) & 0x0F;
1812 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
1813 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
1814
1815 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00001816 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00001817 OP_VMRGHW,
1818 OP_VMRGLW,
1819 OP_VSPLTISW0,
1820 OP_VSPLTISW1,
1821 OP_VSPLTISW2,
1822 OP_VSPLTISW3,
1823 OP_VSLDOI4,
1824 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00001825 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00001826 };
1827
1828 if (OpNum == OP_COPY) {
1829 if (LHSID == (1*9+2)*9+3) return LHS;
1830 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
1831 return RHS;
1832 }
1833
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001834 SDOperand OpLHS, OpRHS;
1835 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
1836 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
1837
Chris Lattner59138102006-04-17 05:28:54 +00001838 unsigned ShufIdxs[16];
1839 switch (OpNum) {
1840 default: assert(0 && "Unknown i32 permute!");
1841 case OP_VMRGHW:
1842 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
1843 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
1844 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
1845 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
1846 break;
1847 case OP_VMRGLW:
1848 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
1849 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
1850 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
1851 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
1852 break;
1853 case OP_VSPLTISW0:
1854 for (unsigned i = 0; i != 16; ++i)
1855 ShufIdxs[i] = (i&3)+0;
1856 break;
1857 case OP_VSPLTISW1:
1858 for (unsigned i = 0; i != 16; ++i)
1859 ShufIdxs[i] = (i&3)+4;
1860 break;
1861 case OP_VSPLTISW2:
1862 for (unsigned i = 0; i != 16; ++i)
1863 ShufIdxs[i] = (i&3)+8;
1864 break;
1865 case OP_VSPLTISW3:
1866 for (unsigned i = 0; i != 16; ++i)
1867 ShufIdxs[i] = (i&3)+12;
1868 break;
1869 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001870 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001871 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001872 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001873 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001874 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001875 }
Chris Lattnere2199452006-08-11 17:38:39 +00001876 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00001877 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00001878 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00001879
1880 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00001881 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00001882}
1883
Chris Lattnerf1b47082006-04-14 05:19:18 +00001884/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
1885/// is a shuffle we can handle in a single instruction, return it. Otherwise,
1886/// return the code it can be lowered into. Worst case, it can always be
1887/// lowered into a vperm.
1888static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
1889 SDOperand V1 = Op.getOperand(0);
1890 SDOperand V2 = Op.getOperand(1);
1891 SDOperand PermMask = Op.getOperand(2);
1892
1893 // Cases that are handled by instructions that take permute immediates
1894 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
1895 // selected by the instruction selector.
1896 if (V2.getOpcode() == ISD::UNDEF) {
1897 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
1898 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
1899 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
1900 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
1901 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
1902 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
1903 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
1904 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
1905 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
1906 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
1907 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
1908 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
1909 return Op;
1910 }
1911 }
1912
1913 // Altivec has a variety of "shuffle immediates" that take two vector inputs
1914 // and produce a fixed permutation. If any of these match, do not lower to
1915 // VPERM.
1916 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
1917 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
1918 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
1919 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
1920 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
1921 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
1922 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
1923 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
1924 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
1925 return Op;
1926
Chris Lattner59138102006-04-17 05:28:54 +00001927 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
1928 // perfect shuffle table to emit an optimal matching sequence.
1929 unsigned PFIndexes[4];
1930 bool isFourElementShuffle = true;
1931 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
1932 unsigned EltNo = 8; // Start out undef.
1933 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
1934 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
1935 continue; // Undef, ignore it.
1936
1937 unsigned ByteSource =
1938 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
1939 if ((ByteSource & 3) != j) {
1940 isFourElementShuffle = false;
1941 break;
1942 }
1943
1944 if (EltNo == 8) {
1945 EltNo = ByteSource/4;
1946 } else if (EltNo != ByteSource/4) {
1947 isFourElementShuffle = false;
1948 break;
1949 }
1950 }
1951 PFIndexes[i] = EltNo;
1952 }
1953
1954 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
1955 // perfect shuffle vector to determine if it is cost effective to do this as
1956 // discrete instructions, or whether we should use a vperm.
1957 if (isFourElementShuffle) {
1958 // Compute the index in the perfect shuffle table.
1959 unsigned PFTableIndex =
1960 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
1961
1962 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
1963 unsigned Cost = (PFEntry >> 30);
1964
1965 // Determining when to avoid vperm is tricky. Many things affect the cost
1966 // of vperm, particularly how many times the perm mask needs to be computed.
1967 // For example, if the perm mask can be hoisted out of a loop or is already
1968 // used (perhaps because there are multiple permutes with the same shuffle
1969 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
1970 // the loop requires an extra register.
1971 //
1972 // As a compromise, we only emit discrete instructions if the shuffle can be
1973 // generated in 3 or fewer operations. When we have loop information
1974 // available, if this block is within a loop, we should avoid using vperm
1975 // for 3-operation perms and use a constant pool load instead.
1976 if (Cost < 3)
1977 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
1978 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00001979
1980 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
1981 // vector that will get spilled to the constant pool.
1982 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
1983
1984 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
1985 // that it is in input element units, not in bytes. Convert now.
1986 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
1987 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
1988
Chris Lattnere2199452006-08-11 17:38:39 +00001989 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00001990 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00001991 unsigned SrcElt;
1992 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
1993 SrcElt = 0;
1994 else
1995 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00001996
1997 for (unsigned j = 0; j != BytesPerElement; ++j)
1998 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
1999 MVT::i8));
2000 }
2001
Chris Lattnere2199452006-08-11 17:38:39 +00002002 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2003 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002004 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2005}
2006
Chris Lattner90564f22006-04-18 17:59:36 +00002007/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2008/// altivec comparison. If it is, return true and fill in Opc/isDot with
2009/// information about the intrinsic.
2010static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2011 bool &isDot) {
2012 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2013 CompareOpc = -1;
2014 isDot = false;
2015 switch (IntrinsicID) {
2016 default: return false;
2017 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002018 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2019 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2020 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2021 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2022 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2023 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2024 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2025 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2026 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2027 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2028 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2029 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2030 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2031
2032 // Normal Comparisons.
2033 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2034 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2035 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2036 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2037 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2038 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2039 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2040 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2041 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2042 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2043 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2044 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2045 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2046 }
Chris Lattner90564f22006-04-18 17:59:36 +00002047 return true;
2048}
2049
2050/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2051/// lower, do it, otherwise return null.
2052static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2053 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2054 // opcode number of the comparison.
2055 int CompareOpc;
2056 bool isDot;
2057 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2058 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002059
Chris Lattner90564f22006-04-18 17:59:36 +00002060 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002061 if (!isDot) {
2062 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2063 Op.getOperand(1), Op.getOperand(2),
2064 DAG.getConstant(CompareOpc, MVT::i32));
2065 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2066 }
2067
2068 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002069 SDOperand Ops[] = {
2070 Op.getOperand(2), // LHS
2071 Op.getOperand(3), // RHS
2072 DAG.getConstant(CompareOpc, MVT::i32)
2073 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002074 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002075 VTs.push_back(Op.getOperand(2).getValueType());
2076 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002077 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002078
2079 // Now that we have the comparison, emit a copy from the CR to a GPR.
2080 // This is flagged to the above dot comparison.
2081 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2082 DAG.getRegister(PPC::CR6, MVT::i32),
2083 CompNode.getValue(1));
2084
2085 // Unpack the result based on how the target uses it.
2086 unsigned BitNo; // Bit # of CR6.
2087 bool InvertBit; // Invert result?
2088 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2089 default: // Can't happen, don't crash on invalid number though.
2090 case 0: // Return the value of the EQ bit of CR6.
2091 BitNo = 0; InvertBit = false;
2092 break;
2093 case 1: // Return the inverted value of the EQ bit of CR6.
2094 BitNo = 0; InvertBit = true;
2095 break;
2096 case 2: // Return the value of the LT bit of CR6.
2097 BitNo = 2; InvertBit = false;
2098 break;
2099 case 3: // Return the inverted value of the LT bit of CR6.
2100 BitNo = 2; InvertBit = true;
2101 break;
2102 }
2103
2104 // Shift the bit into the low position.
2105 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2106 DAG.getConstant(8-(3-BitNo), MVT::i32));
2107 // Isolate the bit.
2108 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2109 DAG.getConstant(1, MVT::i32));
2110
2111 // If we are supposed to, toggle the bit.
2112 if (InvertBit)
2113 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2114 DAG.getConstant(1, MVT::i32));
2115 return Flags;
2116}
2117
2118static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2119 // Create a stack slot that is 16-byte aligned.
2120 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2121 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002122 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2123 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002124
2125 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002126 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002127 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002128 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002129 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002130}
2131
Chris Lattnere7c768e2006-04-18 03:24:30 +00002132static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002133 if (Op.getValueType() == MVT::v4i32) {
2134 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2135
2136 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2137 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2138
2139 SDOperand RHSSwap = // = vrlw RHS, 16
2140 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2141
2142 // Shrinkify inputs to v8i16.
2143 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2144 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2145 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2146
2147 // Low parts multiplied together, generating 32-bit results (we ignore the
2148 // top parts).
2149 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2150 LHS, RHS, DAG, MVT::v4i32);
2151
2152 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2153 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2154 // Shift the high parts up 16 bits.
2155 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2156 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2157 } else if (Op.getValueType() == MVT::v8i16) {
2158 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2159
Chris Lattnercea2aa72006-04-18 04:28:57 +00002160 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002161
Chris Lattnercea2aa72006-04-18 04:28:57 +00002162 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2163 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002164 } else if (Op.getValueType() == MVT::v16i8) {
2165 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2166
2167 // Multiply the even 8-bit parts, producing 16-bit sums.
2168 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2169 LHS, RHS, DAG, MVT::v8i16);
2170 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2171
2172 // Multiply the odd 8-bit parts, producing 16-bit sums.
2173 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2174 LHS, RHS, DAG, MVT::v8i16);
2175 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2176
2177 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002178 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002179 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002180 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2181 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002182 }
Chris Lattner19a81522006-04-18 03:57:35 +00002183 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002184 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002185 } else {
2186 assert(0 && "Unknown mul to lower!");
2187 abort();
2188 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002189}
2190
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002191/// LowerOperation - Provide custom lowering hooks for some operations.
2192///
Nate Begeman21e463b2005-10-16 05:39:50 +00002193SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002194 switch (Op.getOpcode()) {
2195 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002196 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2197 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002198 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002199 case ISD::SETCC: return LowerSETCC(Op, DAG);
2200 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattneref957102006-06-21 00:34:03 +00002201 case ISD::FORMAL_ARGUMENTS:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002202 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Chris Lattnerabde4602006-05-16 22:56:08 +00002203 case ISD::CALL: return LowerCALL(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002204 case ISD::RET: return LowerRET(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002205
Chris Lattner1a635d62006-04-14 06:01:58 +00002206 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2207 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2208 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002209
Chris Lattner1a635d62006-04-14 06:01:58 +00002210 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002211 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2212 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2213 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002214
Chris Lattner1a635d62006-04-14 06:01:58 +00002215 // Vector-related lowering.
2216 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2217 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2218 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2219 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002220 case ISD::MUL: return LowerMUL(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002221 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002222 return SDOperand();
2223}
2224
Chris Lattner1a635d62006-04-14 06:01:58 +00002225//===----------------------------------------------------------------------===//
2226// Other Lowering Code
2227//===----------------------------------------------------------------------===//
2228
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002229MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002230PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2231 MachineBasicBlock *BB) {
Chris Lattnerc08f9022006-06-27 00:04:13 +00002232 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2233 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002234 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002235 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2236 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002237 "Unexpected instr type to insert");
2238
2239 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2240 // control-flow pattern. The incoming instruction knows the destination vreg
2241 // to set, the condition code register to branch on, the true/false values to
2242 // select between, and a branch opcode to use.
2243 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2244 ilist<MachineBasicBlock>::iterator It = BB;
2245 ++It;
2246
2247 // thisMBB:
2248 // ...
2249 // TrueVal = ...
2250 // cmpTY ccX, r1, r2
2251 // bCC copy1MBB
2252 // fallthrough --> copy0MBB
2253 MachineBasicBlock *thisMBB = BB;
2254 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2255 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
2256 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
2257 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
2258 MachineFunction *F = BB->getParent();
2259 F->getBasicBlockList().insert(It, copy0MBB);
2260 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002261 // Update machine-CFG edges by first adding all successors of the current
2262 // block to the new block which will contain the Phi node for the select.
2263 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2264 e = BB->succ_end(); i != e; ++i)
2265 sinkMBB->addSuccessor(*i);
2266 // Next, remove all successors of the current block, and add the true
2267 // and fallthrough blocks as its successors.
2268 while(!BB->succ_empty())
2269 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002270 BB->addSuccessor(copy0MBB);
2271 BB->addSuccessor(sinkMBB);
2272
2273 // copy0MBB:
2274 // %FalseValue = ...
2275 // # fallthrough to sinkMBB
2276 BB = copy0MBB;
2277
2278 // Update machine-CFG edges
2279 BB->addSuccessor(sinkMBB);
2280
2281 // sinkMBB:
2282 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2283 // ...
2284 BB = sinkMBB;
2285 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
2286 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2287 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2288
2289 delete MI; // The pseudo instruction is gone now.
2290 return BB;
2291}
2292
Chris Lattner1a635d62006-04-14 06:01:58 +00002293//===----------------------------------------------------------------------===//
2294// Target Optimization Hooks
2295//===----------------------------------------------------------------------===//
2296
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002297SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2298 DAGCombinerInfo &DCI) const {
2299 TargetMachine &TM = getTargetMachine();
2300 SelectionDAG &DAG = DCI.DAG;
2301 switch (N->getOpcode()) {
2302 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00002303 case PPCISD::SHL:
2304 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2305 if (C->getValue() == 0) // 0 << V -> 0.
2306 return N->getOperand(0);
2307 }
2308 break;
2309 case PPCISD::SRL:
2310 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2311 if (C->getValue() == 0) // 0 >>u V -> 0.
2312 return N->getOperand(0);
2313 }
2314 break;
2315 case PPCISD::SRA:
2316 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2317 if (C->getValue() == 0 || // 0 >>s V -> 0.
2318 C->isAllOnesValue()) // -1 >>s V -> -1.
2319 return N->getOperand(0);
2320 }
2321 break;
2322
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002323 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00002324 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002325 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2326 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2327 // We allow the src/dst to be either f32/f64, but the intermediate
2328 // type must be i64.
2329 if (N->getOperand(0).getValueType() == MVT::i64) {
2330 SDOperand Val = N->getOperand(0).getOperand(0);
2331 if (Val.getValueType() == MVT::f32) {
2332 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2333 DCI.AddToWorklist(Val.Val);
2334 }
2335
2336 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002337 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002338 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002339 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002340 if (N->getValueType(0) == MVT::f32) {
2341 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2342 DCI.AddToWorklist(Val.Val);
2343 }
2344 return Val;
2345 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2346 // If the intermediate type is i32, we can avoid the load/store here
2347 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002348 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002349 }
2350 }
2351 break;
Chris Lattner51269842006-03-01 05:50:56 +00002352 case ISD::STORE:
2353 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2354 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2355 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2356 N->getOperand(1).getValueType() == MVT::i32) {
2357 SDOperand Val = N->getOperand(1).getOperand(0);
2358 if (Val.getValueType() == MVT::f32) {
2359 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2360 DCI.AddToWorklist(Val.Val);
2361 }
2362 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2363 DCI.AddToWorklist(Val.Val);
2364
2365 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2366 N->getOperand(2), N->getOperand(3));
2367 DCI.AddToWorklist(Val.Val);
2368 return Val;
2369 }
Chris Lattnerd9989382006-07-10 20:56:58 +00002370
2371 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
2372 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
2373 N->getOperand(1).Val->hasOneUse() &&
2374 (N->getOperand(1).getValueType() == MVT::i32 ||
2375 N->getOperand(1).getValueType() == MVT::i16)) {
2376 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
2377 // Do an any-extend to 32-bits if this is a half-word input.
2378 if (BSwapOp.getValueType() == MVT::i16)
2379 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
2380
2381 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
2382 N->getOperand(2), N->getOperand(3),
2383 DAG.getValueType(N->getOperand(1).getValueType()));
2384 }
2385 break;
2386 case ISD::BSWAP:
2387 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00002388 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00002389 N->getOperand(0).hasOneUse() &&
2390 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
2391 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00002392 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00002393 // Create the byte-swapping load.
2394 std::vector<MVT::ValueType> VTs;
2395 VTs.push_back(MVT::i32);
2396 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00002397 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00002398 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00002399 LD->getChain(), // Chain
2400 LD->getBasePtr(), // Ptr
2401 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00002402 DAG.getValueType(N->getValueType(0)) // VT
2403 };
2404 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00002405
2406 // If this is an i16 load, insert the truncate.
2407 SDOperand ResVal = BSLoad;
2408 if (N->getValueType(0) == MVT::i16)
2409 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
2410
2411 // First, combine the bswap away. This makes the value produced by the
2412 // load dead.
2413 DCI.CombineTo(N, ResVal);
2414
2415 // Next, combine the load away, we give it a bogus result value but a real
2416 // chain result. The result value is dead because the bswap is dead.
2417 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
2418
2419 // Return N so it doesn't get rechecked!
2420 return SDOperand(N, 0);
2421 }
2422
Chris Lattner51269842006-03-01 05:50:56 +00002423 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002424 case PPCISD::VCMP: {
2425 // If a VCMPo node already exists with exactly the same operands as this
2426 // node, use its result instead of this node (VCMPo computes both a CR6 and
2427 // a normal output).
2428 //
2429 if (!N->getOperand(0).hasOneUse() &&
2430 !N->getOperand(1).hasOneUse() &&
2431 !N->getOperand(2).hasOneUse()) {
2432
2433 // Scan all of the users of the LHS, looking for VCMPo's that match.
2434 SDNode *VCMPoNode = 0;
2435
2436 SDNode *LHSN = N->getOperand(0).Val;
2437 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2438 UI != E; ++UI)
2439 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2440 (*UI)->getOperand(1) == N->getOperand(1) &&
2441 (*UI)->getOperand(2) == N->getOperand(2) &&
2442 (*UI)->getOperand(0) == N->getOperand(0)) {
2443 VCMPoNode = *UI;
2444 break;
2445 }
2446
Chris Lattner00901202006-04-18 18:28:22 +00002447 // If there is no VCMPo node, or if the flag value has a single use, don't
2448 // transform this.
2449 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2450 break;
2451
2452 // Look at the (necessarily single) use of the flag value. If it has a
2453 // chain, this transformation is more complex. Note that multiple things
2454 // could use the value result, which we should ignore.
2455 SDNode *FlagUser = 0;
2456 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2457 FlagUser == 0; ++UI) {
2458 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2459 SDNode *User = *UI;
2460 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2461 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2462 FlagUser = User;
2463 break;
2464 }
2465 }
2466 }
2467
2468 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2469 // give up for right now.
2470 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002471 return SDOperand(VCMPoNode, 0);
2472 }
2473 break;
2474 }
Chris Lattner90564f22006-04-18 17:59:36 +00002475 case ISD::BR_CC: {
2476 // If this is a branch on an altivec predicate comparison, lower this so
2477 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2478 // lowering is done pre-legalize, because the legalizer lowers the predicate
2479 // compare down to code that is difficult to reassemble.
2480 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2481 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2482 int CompareOpc;
2483 bool isDot;
2484
2485 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2486 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2487 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2488 assert(isDot && "Can't compare against a vector result!");
2489
2490 // If this is a comparison against something other than 0/1, then we know
2491 // that the condition is never/always true.
2492 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2493 if (Val != 0 && Val != 1) {
2494 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2495 return N->getOperand(0);
2496 // Always !=, turn it into an unconditional branch.
2497 return DAG.getNode(ISD::BR, MVT::Other,
2498 N->getOperand(0), N->getOperand(4));
2499 }
2500
2501 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2502
2503 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00002504 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00002505 SDOperand Ops[] = {
2506 LHS.getOperand(2), // LHS of compare
2507 LHS.getOperand(3), // RHS of compare
2508 DAG.getConstant(CompareOpc, MVT::i32)
2509 };
Chris Lattner90564f22006-04-18 17:59:36 +00002510 VTs.push_back(LHS.getOperand(2).getValueType());
2511 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002512 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00002513
2514 // Unpack the result based on how the target uses it.
2515 unsigned CompOpc;
2516 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
2517 default: // Can't happen, don't crash on invalid number though.
2518 case 0: // Branch on the value of the EQ bit of CR6.
2519 CompOpc = BranchOnWhenPredTrue ? PPC::BEQ : PPC::BNE;
2520 break;
2521 case 1: // Branch on the inverted value of the EQ bit of CR6.
2522 CompOpc = BranchOnWhenPredTrue ? PPC::BNE : PPC::BEQ;
2523 break;
2524 case 2: // Branch on the value of the LT bit of CR6.
2525 CompOpc = BranchOnWhenPredTrue ? PPC::BLT : PPC::BGE;
2526 break;
2527 case 3: // Branch on the inverted value of the LT bit of CR6.
2528 CompOpc = BranchOnWhenPredTrue ? PPC::BGE : PPC::BLT;
2529 break;
2530 }
2531
2532 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
2533 DAG.getRegister(PPC::CR6, MVT::i32),
2534 DAG.getConstant(CompOpc, MVT::i32),
2535 N->getOperand(4), CompNode.getValue(1));
2536 }
2537 break;
2538 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002539 }
2540
2541 return SDOperand();
2542}
2543
Chris Lattner1a635d62006-04-14 06:01:58 +00002544//===----------------------------------------------------------------------===//
2545// Inline Assembly Support
2546//===----------------------------------------------------------------------===//
2547
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002548void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
2549 uint64_t Mask,
2550 uint64_t &KnownZero,
2551 uint64_t &KnownOne,
2552 unsigned Depth) const {
2553 KnownZero = 0;
2554 KnownOne = 0;
2555 switch (Op.getOpcode()) {
2556 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00002557 case PPCISD::LBRX: {
2558 // lhbrx is known to have the top bits cleared out.
2559 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
2560 KnownZero = 0xFFFF0000;
2561 break;
2562 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002563 case ISD::INTRINSIC_WO_CHAIN: {
2564 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
2565 default: break;
2566 case Intrinsic::ppc_altivec_vcmpbfp_p:
2567 case Intrinsic::ppc_altivec_vcmpeqfp_p:
2568 case Intrinsic::ppc_altivec_vcmpequb_p:
2569 case Intrinsic::ppc_altivec_vcmpequh_p:
2570 case Intrinsic::ppc_altivec_vcmpequw_p:
2571 case Intrinsic::ppc_altivec_vcmpgefp_p:
2572 case Intrinsic::ppc_altivec_vcmpgtfp_p:
2573 case Intrinsic::ppc_altivec_vcmpgtsb_p:
2574 case Intrinsic::ppc_altivec_vcmpgtsh_p:
2575 case Intrinsic::ppc_altivec_vcmpgtsw_p:
2576 case Intrinsic::ppc_altivec_vcmpgtub_p:
2577 case Intrinsic::ppc_altivec_vcmpgtuh_p:
2578 case Intrinsic::ppc_altivec_vcmpgtuw_p:
2579 KnownZero = ~1U; // All bits but the low one are known to be zero.
2580 break;
2581 }
2582 }
2583 }
2584}
2585
2586
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00002587/// getConstraintType - Given a constraint letter, return the type of
2588/// constraint it is for this target.
2589PPCTargetLowering::ConstraintType
2590PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
2591 switch (ConstraintLetter) {
2592 default: break;
2593 case 'b':
2594 case 'r':
2595 case 'f':
2596 case 'v':
2597 case 'y':
2598 return C_RegisterClass;
2599 }
2600 return TargetLowering::getConstraintType(ConstraintLetter);
2601}
2602
2603
Chris Lattnerddc787d2006-01-31 19:20:21 +00002604std::vector<unsigned> PPCTargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002605getRegClassForInlineAsmConstraint(const std::string &Constraint,
2606 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00002607 if (Constraint.size() == 1) {
2608 switch (Constraint[0]) { // GCC RS6000 Constraint Letters
2609 default: break; // Unknown constriant letter
2610 case 'b':
2611 return make_vector<unsigned>(/*no R0*/ PPC::R1 , PPC::R2 , PPC::R3 ,
2612 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
2613 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
2614 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
2615 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
2616 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
2617 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
2618 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
2619 0);
2620 case 'r':
2621 return make_vector<unsigned>(PPC::R0 , PPC::R1 , PPC::R2 , PPC::R3 ,
2622 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
2623 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
2624 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
2625 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
2626 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
2627 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
2628 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
2629 0);
2630 case 'f':
2631 return make_vector<unsigned>(PPC::F0 , PPC::F1 , PPC::F2 , PPC::F3 ,
2632 PPC::F4 , PPC::F5 , PPC::F6 , PPC::F7 ,
2633 PPC::F8 , PPC::F9 , PPC::F10, PPC::F11,
2634 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
2635 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
2636 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
2637 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
2638 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
2639 0);
2640 case 'v':
2641 return make_vector<unsigned>(PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 ,
2642 PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 ,
2643 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11,
2644 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
2645 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
2646 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
2647 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
2648 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
2649 0);
2650 case 'y':
2651 return make_vector<unsigned>(PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
2652 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7,
2653 0);
2654 }
2655 }
2656
Chris Lattner1efa40f2006-02-22 00:56:39 +00002657 return std::vector<unsigned>();
Chris Lattnerddc787d2006-01-31 19:20:21 +00002658}
Chris Lattner763317d2006-02-07 00:47:13 +00002659
2660// isOperandValidForConstraint
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002661SDOperand PPCTargetLowering::
2662isOperandValidForConstraint(SDOperand Op, char Letter, SelectionDAG &DAG) {
Chris Lattner763317d2006-02-07 00:47:13 +00002663 switch (Letter) {
2664 default: break;
2665 case 'I':
2666 case 'J':
2667 case 'K':
2668 case 'L':
2669 case 'M':
2670 case 'N':
2671 case 'O':
2672 case 'P': {
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002673 if (!isa<ConstantSDNode>(Op)) return SDOperand(0,0);// Must be an immediate.
Chris Lattner763317d2006-02-07 00:47:13 +00002674 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
2675 switch (Letter) {
2676 default: assert(0 && "Unknown constraint letter!");
2677 case 'I': // "I" is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002678 if ((short)Value == (int)Value) return Op;
2679 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002680 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
2681 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002682 if ((short)Value == 0) return Op;
2683 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002684 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002685 if ((Value >> 16) == 0) return Op;
2686 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002687 case 'M': // "M" is a constant that is greater than 31.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002688 if (Value > 31) return Op;
2689 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002690 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002691 if ((int)Value > 0 && isPowerOf2_32(Value)) return Op;
2692 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002693 case 'O': // "O" is the constant zero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002694 if (Value == 0) return Op;
2695 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002696 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002697 if ((short)-Value == (int)-Value) return Op;
2698 break;
Chris Lattner763317d2006-02-07 00:47:13 +00002699 }
2700 break;
2701 }
2702 }
2703
2704 // Handle standard constraint letters.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002705 return TargetLowering::isOperandValidForConstraint(Op, Letter, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00002706}
Evan Chengc4c62572006-03-13 23:20:37 +00002707
2708/// isLegalAddressImmediate - Return true if the integer value can be used
2709/// as the offset of the target addressing mode.
2710bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
2711 // PPC allows a sign-extended 16-bit immediate field.
2712 return (V > -(1 << 16) && V < (1 << 16)-1);
2713}
Reid Spencer3a9ec242006-08-28 01:02:49 +00002714
2715bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
2716 return TargetLowering::isLegalAddressImmediate(GV);
2717}