blob: 67e6cdbd0b5425346ff7a9d04ea80d7961bedd28 [file] [log] [blame]
Scott Michel8efdca42007-12-04 22:23:35 +00001//
Scott Michel0d5eae02009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel8efdca42007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel8efdca42007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michelbc5fbc12008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohmand80404c2010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
pingbak2f387e82009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
Scott Michel8efdca42007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel8efdca42007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov84d365c2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel8efdca42007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel8efdca42007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel8efdca42007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Owen Andersonac9de032009-08-10 22:56:29 +000044 //! EVT mapping to useful data for Cell SPU
Scott Michel8efdca42007-12-04 22:23:35 +000045 struct valtype_map_s {
Duncan Sandscd672982009-09-06 12:16:26 +000046 EVT valtype;
47 int prefslot_byte;
Scott Michel8efdca42007-12-04 22:23:35 +000048 };
Scott Michel4ec722e2008-07-16 17:17:29 +000049
Scott Michel8efdca42007-12-04 22:23:35 +000050 const valtype_map_s valtype_map[] = {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000051 { MVT::i1, 3 },
52 { MVT::i8, 3 },
53 { MVT::i16, 2 },
54 { MVT::i32, 0 },
55 { MVT::f32, 0 },
56 { MVT::i64, 0 },
57 { MVT::f64, 0 },
58 { MVT::i128, 0 }
Scott Michel8efdca42007-12-04 22:23:35 +000059 };
60
61 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
62
Owen Andersonac9de032009-08-10 22:56:29 +000063 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel8efdca42007-12-04 22:23:35 +000064 const valtype_map_s *retval = 0;
65
66 for (size_t i = 0; i < n_valtype_map; ++i) {
67 if (valtype_map[i].valtype == VT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +000068 retval = valtype_map + i;
69 break;
Scott Michel8efdca42007-12-04 22:23:35 +000070 }
71 }
72
73#ifndef NDEBUG
74 if (retval == 0) {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +000075 report_fatal_error("getValueTypeMapEntry returns NULL for " +
76 Twine(VT.getEVTString()));
Scott Michel8efdca42007-12-04 22:23:35 +000077 }
78#endif
79
80 return retval;
81 }
Scott Michel750b93f2009-01-15 04:41:47 +000082
pingbak2f387e82009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
92 bool isSigned, SDValue &Hi, SPUTargetLowering &TLI) {
93 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersonac9de032009-08-10 22:56:29 +0000101 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson77f4eb52009-08-12 00:36:31 +0000102 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
pingbak2f387e82009-01-26 03:31:40 +0000103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson77f4eb52009-08-12 00:36:31 +0000113 const Type *RetTy =
114 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
pingbak2f387e82009-01-26 03:31:40 +0000115 std::pair<SDValue, SDValue> CallInfo =
116 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikovcdab71f2009-08-14 20:10:52 +0000117 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman9178de12009-08-05 01:29:28 +0000118 /*isReturnValueUsed=*/true,
Bill Wendling1ca34452010-03-02 01:55:18 +0000119 Callee, Args, DAG, Op.getDebugLoc());
pingbak2f387e82009-01-26 03:31:40 +0000120
121 return CallInfo.first;
122 }
Scott Michel8efdca42007-12-04 22:23:35 +0000123}
124
125SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerc4c40a92009-07-28 03:13:23 +0000126 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
127 SPUTM(TM) {
Scott Michel8efdca42007-12-04 22:23:35 +0000128 // Fold away setcc operations if possible.
129 setPow2DivIsCheap();
130
131 // Use _setjmp/_longjmp instead of setjmp/longjmp.
132 setUseUnderscoreSetJmp(true);
133 setUseUnderscoreLongJmp(true);
Scott Michel4ec722e2008-07-16 17:17:29 +0000134
Scott Michel8c67fa42009-01-21 04:58:48 +0000135 // Set RTLIB libcall names as used by SPU:
136 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
137
Scott Michel8efdca42007-12-04 22:23:35 +0000138 // Set up the SPU's register classes:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000139 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
140 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
141 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
142 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
143 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
144 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
145 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel4ec722e2008-07-16 17:17:29 +0000146
Scott Michel8efdca42007-12-04 22:23:35 +0000147 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000148 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000151
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000152 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
153 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelec8c82e2008-12-02 19:53:53 +0000154
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000155 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
156 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman9880b6b2009-07-17 06:36:24 +0000159
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000160 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman9880b6b2009-07-17 06:36:24 +0000161
Scott Michel8efdca42007-12-04 22:23:35 +0000162 // SPU constant load actions are custom lowered:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
164 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000165
166 // SPU's loads and stores have to be custom lowered:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000167 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel8efdca42007-12-04 22:23:35 +0000168 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000169 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands92c43912008-06-06 12:08:01 +0000170
Scott Michel06eabde2008-12-27 04:51:36 +0000171 setOperationAction(ISD::LOAD, VT, Custom);
172 setOperationAction(ISD::STORE, VT, Custom);
173 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
174 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
176
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000177 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
178 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michel06eabde2008-12-27 04:51:36 +0000179 setTruncStoreAction(VT, StoreVT, Expand);
180 }
Scott Michel8efdca42007-12-04 22:23:35 +0000181 }
182
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000183 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michel06eabde2008-12-27 04:51:36 +0000184 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000185 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michel06eabde2008-12-27 04:51:36 +0000186
187 setOperationAction(ISD::LOAD, VT, Custom);
188 setOperationAction(ISD::STORE, VT, Custom);
189
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000190 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
191 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michel06eabde2008-12-27 04:51:36 +0000192 setTruncStoreAction(VT, StoreVT, Expand);
193 }
194 }
195
Scott Michel8efdca42007-12-04 22:23:35 +0000196 // Expand the jumptable branches
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000197 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
198 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel56a125e2008-11-22 23:50:42 +0000199
200 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
202 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
203 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000206
207 // SPU has no intrinsics for these particular operations:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000208 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000209
Eli Friedman9880b6b2009-07-17 06:36:24 +0000210 // SPU has no division/remainder instructions
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SREM, MVT::i8, Expand);
212 setOperationAction(ISD::UREM, MVT::i8, Expand);
213 setOperationAction(ISD::SDIV, MVT::i8, Expand);
214 setOperationAction(ISD::UDIV, MVT::i8, Expand);
215 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
216 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::SREM, MVT::i16, Expand);
218 setOperationAction(ISD::UREM, MVT::i16, Expand);
219 setOperationAction(ISD::SDIV, MVT::i16, Expand);
220 setOperationAction(ISD::UDIV, MVT::i16, Expand);
221 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
222 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::SREM, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
225 setOperationAction(ISD::SDIV, MVT::i32, Expand);
226 setOperationAction(ISD::UDIV, MVT::i32, Expand);
227 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
228 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::SREM, MVT::i64, Expand);
230 setOperationAction(ISD::UREM, MVT::i64, Expand);
231 setOperationAction(ISD::SDIV, MVT::i64, Expand);
232 setOperationAction(ISD::UDIV, MVT::i64, Expand);
233 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
234 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::SREM, MVT::i128, Expand);
236 setOperationAction(ISD::UREM, MVT::i128, Expand);
237 setOperationAction(ISD::SDIV, MVT::i128, Expand);
238 setOperationAction(ISD::UDIV, MVT::i128, Expand);
239 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
240 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000241
Scott Michel8efdca42007-12-04 22:23:35 +0000242 // We don't support sin/cos/sqrt/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000243 setOperationAction(ISD::FSIN , MVT::f64, Expand);
244 setOperationAction(ISD::FCOS , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f64, Expand);
246 setOperationAction(ISD::FSIN , MVT::f32, Expand);
247 setOperationAction(ISD::FCOS , MVT::f32, Expand);
248 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000249
pingbak2f387e82009-01-26 03:31:40 +0000250 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
251 // for f32!)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
253 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000254
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000257
258 // SPU can do rotate right and left, so legalize it... but customize for i8
259 // because instructions don't exist.
Bill Wendling965299c2008-08-31 02:59:23 +0000260
261 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
262 // .td files.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
264 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling965299c2008-08-31 02:59:23 +0000266
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ROTL, MVT::i32, Legal);
268 setOperationAction(ISD::ROTL, MVT::i16, Legal);
269 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Michelabb8ca12008-11-20 16:36:33 +0000270
Scott Michel8efdca42007-12-04 22:23:35 +0000271 // SPU has no native version of shift left/right for i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SHL, MVT::i8, Custom);
273 setOperationAction(ISD::SRL, MVT::i8, Custom);
274 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel33d73eb2008-11-21 02:56:16 +0000275
Scott Michel4d07fb72008-12-30 23:28:25 +0000276 // Make these operations legal and handle them during instruction selection:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL, MVT::i64, Legal);
278 setOperationAction(ISD::SRL, MVT::i64, Legal);
279 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000280
Scott Michel4ec722e2008-07-16 17:17:29 +0000281 // Custom lower i8, i32 and i64 multiplications
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000282 setOperationAction(ISD::MUL, MVT::i8, Custom);
283 setOperationAction(ISD::MUL, MVT::i32, Legal);
284 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel33d73eb2008-11-21 02:56:16 +0000285
Eli Friedman35be0012009-06-16 06:40:59 +0000286 // Expand double-width multiplication
287 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000288 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
289 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::MULHU, MVT::i8, Expand);
291 setOperationAction(ISD::MULHS, MVT::i8, Expand);
292 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
293 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::MULHU, MVT::i16, Expand);
295 setOperationAction(ISD::MULHS, MVT::i16, Expand);
296 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
297 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::MULHU, MVT::i32, Expand);
299 setOperationAction(ISD::MULHS, MVT::i32, Expand);
300 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
301 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::MULHU, MVT::i64, Expand);
303 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman35be0012009-06-16 06:40:59 +0000304
Scott Michel67224b22008-06-02 22:18:03 +0000305 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ADD, MVT::i8, Custom);
307 setOperationAction(ISD::ADD, MVT::i64, Legal);
308 setOperationAction(ISD::SUB, MVT::i8, Custom);
309 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000310
Scott Michel8efdca42007-12-04 22:23:35 +0000311 // SPU does not have BSWAP. It does have i32 support CTLZ.
312 // CTPOP has to be custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000315
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000316 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
317 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000321
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000322 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
323 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000327
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000328 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
329 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
331 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
332 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000333
Scott Michel67224b22008-06-02 22:18:03 +0000334 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel978b96f2008-03-10 23:49:09 +0000335 // select ought to work:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SELECT, MVT::i8, Legal);
337 setOperationAction(ISD::SELECT, MVT::i16, Legal);
338 setOperationAction(ISD::SELECT, MVT::i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000340
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000341 setOperationAction(ISD::SETCC, MVT::i8, Legal);
342 setOperationAction(ISD::SETCC, MVT::i16, Legal);
343 setOperationAction(ISD::SETCC, MVT::i32, Legal);
344 setOperationAction(ISD::SETCC, MVT::i64, Legal);
345 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michel6baba072008-03-05 23:02:02 +0000346
Scott Michel06eabde2008-12-27 04:51:36 +0000347 // Custom lower i128 -> i64 truncates
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000348 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelec8c82e2008-12-02 19:53:53 +0000349
Scott Michel58d95372009-08-25 22:37:34 +0000350 // Custom lower i32/i64 -> i128 sign extend
Scott Michel36173e22009-08-24 22:28:53 +0000351 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
352
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
355 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
pingbak2f387e82009-01-26 03:31:40 +0000357 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
358 // to expand to a libcall, hence the custom lowering:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
363 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
364 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000365
366 // FDIV on SPU requires custom lowering
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel8efdca42007-12-04 22:23:35 +0000368
Scott Michelc899a122009-01-26 22:33:37 +0000369 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
371 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
372 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000378
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000379 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000383
384 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000386
Scott Michel4ec722e2008-07-16 17:17:29 +0000387 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel8efdca42007-12-04 22:23:35 +0000388 // appropriate instructions to materialize the address.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000389 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michelf9f42e62008-01-29 02:16:57 +0000390 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000391 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands92c43912008-06-06 12:08:01 +0000392
Scott Michelae5cbf52008-12-29 03:23:36 +0000393 setOperationAction(ISD::GlobalAddress, VT, Custom);
394 setOperationAction(ISD::ConstantPool, VT, Custom);
395 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michelf9f42e62008-01-29 02:16:57 +0000396 }
Scott Michel8efdca42007-12-04 22:23:35 +0000397
Scott Michel8efdca42007-12-04 22:23:35 +0000398 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000399 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000400
Scott Michel8efdca42007-12-04 22:23:35 +0000401 // Use the default implementation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VAARG , MVT::Other, Expand);
403 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
405 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
406 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
408 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000409
410 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000411 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
412 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000413
Scott Michel8efdca42007-12-04 22:23:35 +0000414 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000416
417 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000418 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000419
420 // First set operation action for all vector types to expand. Then we
421 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000422 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
423 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel8efdca42007-12-04 22:23:35 +0000428
Scott Michel70741542009-01-06 23:10:38 +0000429 // "Odd size" vector classes that we're willing to support:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel70741542009-01-06 23:10:38 +0000431
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000432 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
433 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
434 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel8efdca42007-12-04 22:23:35 +0000435
Duncan Sands92c43912008-06-06 12:08:01 +0000436 // add/sub are legal for all supported vector VT's.
pingbak2f387e82009-01-26 03:31:40 +0000437 setOperationAction(ISD::ADD, VT, Legal);
438 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000439 // mul has to be custom lowered.
pingbak2f387e82009-01-26 03:31:40 +0000440 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000441
pingbak2f387e82009-01-26 03:31:40 +0000442 setOperationAction(ISD::AND, VT, Legal);
443 setOperationAction(ISD::OR, VT, Legal);
444 setOperationAction(ISD::XOR, VT, Legal);
445 setOperationAction(ISD::LOAD, VT, Legal);
446 setOperationAction(ISD::SELECT, VT, Legal);
447 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000448
Scott Michel8efdca42007-12-04 22:23:35 +0000449 // These operations need to be expanded:
pingbak2f387e82009-01-26 03:31:40 +0000450 setOperationAction(ISD::SDIV, VT, Expand);
451 setOperationAction(ISD::SREM, VT, Expand);
452 setOperationAction(ISD::UDIV, VT, Expand);
453 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000454
455 // Custom lower build_vector, constant pool spills, insert and
456 // extract vector elements:
Duncan Sands92c43912008-06-06 12:08:01 +0000457 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
458 setOperationAction(ISD::ConstantPool, VT, Custom);
459 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
460 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
461 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
462 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000463 }
464
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000465 setOperationAction(ISD::AND, MVT::v16i8, Custom);
466 setOperationAction(ISD::OR, MVT::v16i8, Custom);
467 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
468 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000469
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michelae5cbf52008-12-29 03:23:36 +0000471
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000472 setShiftAmountType(MVT::i32);
Scott Michel06eabde2008-12-27 04:51:36 +0000473 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel4ec722e2008-07-16 17:17:29 +0000474
Scott Michel8efdca42007-12-04 22:23:35 +0000475 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel4ec722e2008-07-16 17:17:29 +0000476
Scott Michel8efdca42007-12-04 22:23:35 +0000477 // We have target-specific dag combine patterns for the following nodes:
Scott Michelf9f42e62008-01-29 02:16:57 +0000478 setTargetDAGCombine(ISD::ADD);
Scott Michel97872d32008-02-23 18:41:37 +0000479 setTargetDAGCombine(ISD::ZERO_EXTEND);
480 setTargetDAGCombine(ISD::SIGN_EXTEND);
481 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel4ec722e2008-07-16 17:17:29 +0000482
Scott Michel8efdca42007-12-04 22:23:35 +0000483 computeRegisterProperties();
Scott Michel56a125e2008-11-22 23:50:42 +0000484
Scott Michel2c261072008-12-09 03:37:19 +0000485 // Set pre-RA register scheduler default to BURR, which produces slightly
486 // better code than the default (could also be TDRR, but TargetLowering.h
487 // needs a mod to support that model):
488 setSchedulingPreference(SchedulingForRegPressure);
Scott Michel8efdca42007-12-04 22:23:35 +0000489}
490
491const char *
492SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
493{
494 if (node_names.empty()) {
495 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
496 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
497 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
498 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Micheldbac4cf2008-01-11 02:53:15 +0000499 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michelf9f42e62008-01-29 02:16:57 +0000500 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel8efdca42007-12-04 22:23:35 +0000501 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
502 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
503 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel56a125e2008-11-22 23:50:42 +0000504 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000505 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michelae5cbf52008-12-29 03:23:36 +0000506 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michelc630c412008-11-24 17:11:17 +0000507 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michel97872d32008-02-23 18:41:37 +0000508 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
509 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel8efdca42007-12-04 22:23:35 +0000510 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
511 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Michel8c67fa42009-01-21 04:58:48 +0000512 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
513 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
514 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel67224b22008-06-02 22:18:03 +0000515 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000516 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel750b93f2009-01-15 04:41:47 +0000517 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
518 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
519 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel8efdca42007-12-04 22:23:35 +0000520 }
521
522 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
523
524 return ((i != node_names.end()) ? i->second : 0);
525}
526
Bill Wendling045f2632009-07-01 18:50:55 +0000527/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000528unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
529 return 3;
530}
531
Scott Michel06eabde2008-12-27 04:51:36 +0000532//===----------------------------------------------------------------------===//
533// Return the Cell SPU's SETCC result type
534//===----------------------------------------------------------------------===//
535
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000536MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michel06eabde2008-12-27 04:51:36 +0000537 // i16 and i32 are valid SETCC result types
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000538 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
539 VT.getSimpleVT().SimpleTy :
540 MVT::i32);
Scott Michel53ab7792008-03-10 16:58:52 +0000541}
542
Scott Michel8efdca42007-12-04 22:23:35 +0000543//===----------------------------------------------------------------------===//
544// Calling convention code:
545//===----------------------------------------------------------------------===//
546
547#include "SPUGenCallingConv.inc"
548
549//===----------------------------------------------------------------------===//
550// LowerOperation implementation
551//===----------------------------------------------------------------------===//
552
553/// Custom lower loads for CellSPU
554/*!
555 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
556 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel6ccefab2008-12-04 03:02:42 +0000557
558 For extending loads, we also want to ensure that the following sequence is
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000559 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel6ccefab2008-12-04 03:02:42 +0000560
561\verbatim
Scott Michelae5cbf52008-12-29 03:23:36 +0000562%1 v16i8,ch = load
Scott Michel6ccefab2008-12-04 03:02:42 +0000563%2 v16i8,ch = rotate %1
Scott Michelae5cbf52008-12-29 03:23:36 +0000564%3 v4f8, ch = bitconvert %2
Scott Michel6ccefab2008-12-04 03:02:42 +0000565%4 f32 = vec2perfslot %3
566%5 f64 = fp_extend %4
567\endverbatim
568*/
Dan Gohman8181bd12008-07-27 21:46:04 +0000569static SDValue
570LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000571 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000572 SDValue the_chain = LN->getChain();
Owen Andersonac9de032009-08-10 22:56:29 +0000573 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
574 EVT InVT = LN->getMemoryVT();
575 EVT OutVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000576 ISD::LoadExtType ExtType = LN->getExtensionType();
577 unsigned alignment = LN->getAlignment();
Scott Michel06eabde2008-12-27 04:51:36 +0000578 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesenea996922009-02-04 20:06:27 +0000579 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000580
Scott Michel8efdca42007-12-04 22:23:35 +0000581 switch (LN->getAddressingMode()) {
582 case ISD::UNINDEXED: {
Scott Michel06eabde2008-12-27 04:51:36 +0000583 SDValue result;
584 SDValue basePtr = LN->getBasePtr();
585 SDValue rotate;
Scott Michel8efdca42007-12-04 22:23:35 +0000586
Scott Michel06eabde2008-12-27 04:51:36 +0000587 if (alignment == 16) {
588 ConstantSDNode *CN;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000589
Scott Michel06eabde2008-12-27 04:51:36 +0000590 // Special cases for a known aligned load to simplify the base pointer
591 // and the rotation amount:
592 if (basePtr.getOpcode() == ISD::ADD
593 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
594 // Known offset into basePtr
595 int64_t offset = CN->getSExtValue();
596 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000597
Scott Michel06eabde2008-12-27 04:51:36 +0000598 if (rotamt < 0)
599 rotamt += 16;
600
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000601 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel06eabde2008-12-27 04:51:36 +0000602
603 // Simplify the base pointer for this case:
604 basePtr = basePtr.getOperand(0);
605 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000606 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000607 basePtr,
608 DAG.getConstant((offset & ~0xf), PtrVT));
609 }
610 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
611 || (basePtr.getOpcode() == SPUISD::IndirectAddr
612 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
613 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
614 // Plain aligned a-form address: rotate into preferred slot
615 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
616 int64_t rotamt = -vtm->prefslot_byte;
617 if (rotamt < 0)
618 rotamt += 16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000619 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000620 } else {
Scott Michel06eabde2008-12-27 04:51:36 +0000621 // Offset the rotate amount by the basePtr and the preferred slot
622 // byte offset
623 int64_t rotamt = -vtm->prefslot_byte;
624 if (rotamt < 0)
625 rotamt += 16;
Dale Johannesenea996922009-02-04 20:06:27 +0000626 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000627 basePtr,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000628 DAG.getConstant(rotamt, PtrVT));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000629 }
Scott Michel06eabde2008-12-27 04:51:36 +0000630 } else {
631 // Unaligned load: must be more pessimistic about addressing modes:
632 if (basePtr.getOpcode() == ISD::ADD) {
633 MachineFunction &MF = DAG.getMachineFunction();
634 MachineRegisterInfo &RegInfo = MF.getRegInfo();
635 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
636 SDValue Flag;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000637
Scott Michel06eabde2008-12-27 04:51:36 +0000638 SDValue Op0 = basePtr.getOperand(0);
639 SDValue Op1 = basePtr.getOperand(1);
640
641 if (isa<ConstantSDNode>(Op1)) {
642 // Convert the (add <ptr>, <const>) to an indirect address contained
643 // in a register. Note that this is done because we need to avoid
644 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000645 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000646 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
647 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000648 } else {
649 // Convert the (add <arg1>, <arg2>) to an indirect address, which
650 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000651 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000652 }
653 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000654 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000655 basePtr,
656 DAG.getConstant(0, PtrVT));
657 }
658
659 // Offset the rotate amount by the basePtr and the preferred slot
660 // byte offset
Dale Johannesenea996922009-02-04 20:06:27 +0000661 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000662 basePtr,
663 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel8efdca42007-12-04 22:23:35 +0000664 }
Scott Micheldbac4cf2008-01-11 02:53:15 +0000665
Scott Michel06eabde2008-12-27 04:51:36 +0000666 // Re-emit as a v16i8 vector load
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000667 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000668 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000669 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michel06eabde2008-12-27 04:51:36 +0000670
671 // Update the chain
672 the_chain = result.getValue(1);
673
674 // Rotate into the preferred slot:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000675 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michel06eabde2008-12-27 04:51:36 +0000676 result.getValue(0), rotate);
677
Scott Michel6ccefab2008-12-04 03:02:42 +0000678 // Convert the loaded v16i8 vector to the appropriate vector type
679 // specified by the operand:
Owen Anderson77f4eb52009-08-12 00:36:31 +0000680 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
681 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesenea996922009-02-04 20:06:27 +0000682 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
683 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel4ec722e2008-07-16 17:17:29 +0000684
Scott Michel6ccefab2008-12-04 03:02:42 +0000685 // Handle extending loads by extending the scalar result:
686 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000687 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000688 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000689 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000690 } else if (ExtType == ISD::EXTLOAD) {
691 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000692
Scott Michel6ccefab2008-12-04 03:02:42 +0000693 if (OutVT.isFloatingPoint())
pingbakb8913342009-01-26 03:37:41 +0000694 NewOpc = ISD::FP_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000695
Dale Johannesenea996922009-02-04 20:06:27 +0000696 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000697 }
698
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000699 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +0000700 SDValue retops[2] = {
Scott Michel394e26d2008-01-17 20:38:41 +0000701 result,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000702 the_chain
Scott Michel394e26d2008-01-17 20:38:41 +0000703 };
Scott Micheldbac4cf2008-01-11 02:53:15 +0000704
Dale Johannesenea996922009-02-04 20:06:27 +0000705 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel394e26d2008-01-17 20:38:41 +0000706 retops, sizeof(retops) / sizeof(retops[0]));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000707 return result;
Scott Michel8efdca42007-12-04 22:23:35 +0000708 }
709 case ISD::PRE_INC:
710 case ISD::PRE_DEC:
711 case ISD::POST_INC:
712 case ISD::POST_DEC:
713 case ISD::LAST_INDEXED_MODE:
Edwin Török4d9756a2009-07-08 20:53:28 +0000714 {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +0000715 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
716 "than UNINDEXED\n" +
717 Twine((unsigned)LN->getAddressingMode()));
Edwin Török4d9756a2009-07-08 20:53:28 +0000718 /*NOTREACHED*/
719 }
Scott Michel8efdca42007-12-04 22:23:35 +0000720 }
721
Dan Gohman8181bd12008-07-27 21:46:04 +0000722 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000723}
724
725/// Custom lower stores for CellSPU
726/*!
727 All CellSPU stores are aligned to 16-byte boundaries, so for elements
728 within a 16-byte block, we have to generate a shuffle to insert the
729 requested element into its place, then store the resulting block.
730 */
Dan Gohman8181bd12008-07-27 21:46:04 +0000731static SDValue
732LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000733 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000734 SDValue Value = SN->getValue();
Owen Andersonac9de032009-08-10 22:56:29 +0000735 EVT VT = Value.getValueType();
736 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
737 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesenea996922009-02-04 20:06:27 +0000738 DebugLoc dl = Op.getDebugLoc();
Scott Micheldbac4cf2008-01-11 02:53:15 +0000739 unsigned alignment = SN->getAlignment();
Scott Michel8efdca42007-12-04 22:23:35 +0000740
741 switch (SN->getAddressingMode()) {
742 case ISD::UNINDEXED: {
Scott Michel33d73eb2008-11-21 02:56:16 +0000743 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson77f4eb52009-08-12 00:36:31 +0000744 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Bill Wendling377c3832009-12-28 02:04:53 +0000745 VT, (128 / VT.getSizeInBits()));
Scott Michel8efdca42007-12-04 22:23:35 +0000746
Scott Michel06eabde2008-12-27 04:51:36 +0000747 SDValue alignLoadVec;
748 SDValue basePtr = SN->getBasePtr();
749 SDValue the_chain = SN->getChain();
750 SDValue insertEltOffs;
Scott Michel8efdca42007-12-04 22:23:35 +0000751
Scott Michel06eabde2008-12-27 04:51:36 +0000752 if (alignment == 16) {
753 ConstantSDNode *CN;
754
755 // Special cases for a known aligned load to simplify the base pointer
756 // and insertion byte:
757 if (basePtr.getOpcode() == ISD::ADD
758 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
759 // Known offset into basePtr
760 int64_t offset = CN->getSExtValue();
761
762 // Simplify the base pointer for this case:
763 basePtr = basePtr.getOperand(0);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000764 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000765 basePtr,
766 DAG.getConstant((offset & 0xf), PtrVT));
767
768 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000769 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000770 basePtr,
771 DAG.getConstant((offset & ~0xf), PtrVT));
772 }
773 } else {
774 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesen175fdef2009-02-06 21:50:26 +0000775 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000776 basePtr,
777 DAG.getConstant(0, PtrVT));
778 }
779 } else {
780 // Unaligned load: must be more pessimistic about addressing modes:
781 if (basePtr.getOpcode() == ISD::ADD) {
782 MachineFunction &MF = DAG.getMachineFunction();
783 MachineRegisterInfo &RegInfo = MF.getRegInfo();
784 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
785 SDValue Flag;
786
787 SDValue Op0 = basePtr.getOperand(0);
788 SDValue Op1 = basePtr.getOperand(1);
789
790 if (isa<ConstantSDNode>(Op1)) {
791 // Convert the (add <ptr>, <const>) to an indirect address contained
792 // in a register. Note that this is done because we need to avoid
793 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000794 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000795 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
796 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000797 } else {
798 // Convert the (add <arg1>, <arg2>) to an indirect address, which
799 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000800 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000801 }
802 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000803 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000804 basePtr,
805 DAG.getConstant(0, PtrVT));
806 }
807
808 // Insertion point is solely determined by basePtr's contents
Dale Johannesenea996922009-02-04 20:06:27 +0000809 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 }
813
814 // Re-emit as a v16i8 vector load
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000815 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000816 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000817 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michel06eabde2008-12-27 04:51:36 +0000818
819 // Update the chain
820 the_chain = alignLoadVec.getValue(1);
Scott Michel8efdca42007-12-04 22:23:35 +0000821
Scott Micheldbac4cf2008-01-11 02:53:15 +0000822 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman8181bd12008-07-27 21:46:04 +0000823 SDValue theValue = SN->getValue();
824 SDValue result;
Scott Michel8efdca42007-12-04 22:23:35 +0000825
826 if (StVT != VT
Scott Michel5a6f17b2008-01-30 02:55:46 +0000827 && (theValue.getOpcode() == ISD::AssertZext
828 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel8efdca42007-12-04 22:23:35 +0000829 // Drill down and get the value for zero- and sign-extended
830 // quantities
Scott Michel4ec722e2008-07-16 17:17:29 +0000831 theValue = theValue.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +0000832 }
833
Scott Micheldbac4cf2008-01-11 02:53:15 +0000834 // If the base pointer is already a D-form address, then just create
835 // a new D-form address with a slot offset and the orignal base pointer.
836 // Otherwise generate a D-form address with the slot offset relative
837 // to the stack pointer, which is always aligned.
Scott Michel06eabde2008-12-27 04:51:36 +0000838#if !defined(NDEBUG)
839 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +0000840 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michel06eabde2008-12-27 04:51:36 +0000841 basePtr.getNode()->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +0000842 errs() << "\n";
Scott Michel06eabde2008-12-27 04:51:36 +0000843 }
844#endif
Scott Micheldbac4cf2008-01-11 02:53:15 +0000845
Scott Michelf65c8f02008-11-19 15:24:16 +0000846 SDValue insertEltOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000847 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michele1006032008-11-19 17:45:08 +0000848 SDValue vectorizeOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000849 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michelf65c8f02008-11-19 15:24:16 +0000850
Dale Johannesenea996922009-02-04 20:06:27 +0000851 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
pingbakb8913342009-01-26 03:37:41 +0000852 vectorizeOp, alignLoadVec,
Scott Michel34712c32009-03-16 18:47:25 +0000853 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000854 MVT::v4i32, insertEltOp));
Scott Michel8efdca42007-12-04 22:23:35 +0000855
Dale Johannesenea996922009-02-04 20:06:27 +0000856 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel8efdca42007-12-04 22:23:35 +0000857 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000858 LN->isVolatile(), LN->isNonTemporal(),
859 LN->getAlignment());
Scott Michel8efdca42007-12-04 22:23:35 +0000860
Scott Michel8c2746e2008-12-04 17:16:59 +0000861#if 0 && !defined(NDEBUG)
Scott Michelf65c8f02008-11-19 15:24:16 +0000862 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
863 const SDValue &currentRoot = DAG.getRoot();
864
865 DAG.setRoot(result);
Chris Lattner36eef822009-08-23 07:05:07 +0000866 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michelf65c8f02008-11-19 15:24:16 +0000867 DAG.dump();
Chris Lattner36eef822009-08-23 07:05:07 +0000868 errs() << "-------\n";
Scott Michelf65c8f02008-11-19 15:24:16 +0000869 DAG.setRoot(currentRoot);
870 }
871#endif
Scott Michelec8c82e2008-12-02 19:53:53 +0000872
Scott Michel8efdca42007-12-04 22:23:35 +0000873 return result;
874 /*UNREACHED*/
875 }
876 case ISD::PRE_INC:
877 case ISD::PRE_DEC:
878 case ISD::POST_INC:
879 case ISD::POST_DEC:
880 case ISD::LAST_INDEXED_MODE:
Edwin Török4d9756a2009-07-08 20:53:28 +0000881 {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +0000882 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
883 "than UNINDEXED\n" +
884 Twine((unsigned)SN->getAddressingMode()));
Edwin Török4d9756a2009-07-08 20:53:28 +0000885 /*NOTREACHED*/
886 }
Scott Michel8efdca42007-12-04 22:23:35 +0000887 }
888
Dan Gohman8181bd12008-07-27 21:46:04 +0000889 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000890}
891
Scott Michel750b93f2009-01-15 04:41:47 +0000892//! Generate the address of a constant pool entry.
Dan Gohman6d29b322009-08-07 01:32:21 +0000893static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +0000894LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000895 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000896 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman36c56d02010-04-15 01:51:59 +0000897 const Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000898 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
899 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000900 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000901 // FIXME there is no actual debug info here
902 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000903
904 if (TM.getRelocationModel() == Reloc::Static) {
905 if (!ST->usingLargeMem()) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000906 // Just return the SDValue with the constant pool address in it.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000907 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +0000908 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000909 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
910 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
911 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel8efdca42007-12-04 22:23:35 +0000912 }
913 }
914
Edwin Törökbd448e32009-07-14 16:55:14 +0000915 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Edwin Törökb2de05e2009-07-14 12:22:58 +0000916 " not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000917 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000918}
919
Scott Michel750b93f2009-01-15 04:41:47 +0000920//! Alternate entry point for generating the address of a constant pool entry
921SDValue
922SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
923 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
924}
925
Dan Gohman8181bd12008-07-27 21:46:04 +0000926static SDValue
927LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000928 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000929 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000930 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
931 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel8efdca42007-12-04 22:23:35 +0000932 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000933 // FIXME there is no actual debug info here
934 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000935
936 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel97872d32008-02-23 18:41:37 +0000937 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000938 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michel97872d32008-02-23 18:41:37 +0000939 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000940 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
941 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
942 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel97872d32008-02-23 18:41:37 +0000943 }
Scott Michel8efdca42007-12-04 22:23:35 +0000944 }
945
Edwin Törökbd448e32009-07-14 16:55:14 +0000946 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Edwin Törökb2de05e2009-07-14 12:22:58 +0000947 " not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000948 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000949}
950
Dan Gohman8181bd12008-07-27 21:46:04 +0000951static SDValue
952LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000953 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000954 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman36c56d02010-04-15 01:51:59 +0000955 const GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000956 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel8efdca42007-12-04 22:23:35 +0000957 const TargetMachine &TM = DAG.getTarget();
Dan Gohman8181bd12008-07-27 21:46:04 +0000958 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000959 // FIXME there is no actual debug info here
960 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +0000961
Scott Michel8efdca42007-12-04 22:23:35 +0000962 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michelf9f42e62008-01-29 02:16:57 +0000963 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000964 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michelf9f42e62008-01-29 02:16:57 +0000965 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000966 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
967 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
968 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michelf9f42e62008-01-29 02:16:57 +0000969 }
Scott Michel8efdca42007-12-04 22:23:35 +0000970 } else {
Chris Lattner8316f2d2010-04-07 22:58:41 +0000971 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Edwin Török4d9756a2009-07-08 20:53:28 +0000972 "not supported.");
Scott Michel8efdca42007-12-04 22:23:35 +0000973 /*NOTREACHED*/
974 }
975
Dan Gohman8181bd12008-07-27 21:46:04 +0000976 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000977}
978
Nate Begeman78125042008-02-14 18:43:04 +0000979//! Custom lower double precision floating point constants
Dan Gohman8181bd12008-07-27 21:46:04 +0000980static SDValue
981LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +0000982 EVT VT = Op.getValueType();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000983 // FIXME there is no actual debug info here
984 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000985
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000986 if (VT == MVT::f64) {
Scott Michel0718cd82008-12-01 17:56:02 +0000987 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
988
989 assert((FP != 0) &&
990 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michelae5cbf52008-12-29 03:23:36 +0000991
Scott Michel11e88bb2007-12-19 20:15:47 +0000992 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000993 SDValue T = DAG.getConstant(dbits, MVT::i64);
994 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000995 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000996 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel8efdca42007-12-04 22:23:35 +0000997 }
998
Dan Gohman8181bd12008-07-27 21:46:04 +0000999 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001000}
1001
Dan Gohman9178de12009-08-05 01:29:28 +00001002SDValue
1003SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001004 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001005 const SmallVectorImpl<ISD::InputArg>
1006 &Ins,
1007 DebugLoc dl, SelectionDAG &DAG,
1008 SmallVectorImpl<SDValue> &InVals) {
1009
Scott Michel8efdca42007-12-04 22:23:35 +00001010 MachineFunction &MF = DAG.getMachineFunction();
1011 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner1b989192007-12-31 04:13:23 +00001012 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohmand80404c2010-04-17 14:41:14 +00001013 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel8efdca42007-12-04 22:23:35 +00001014
1015 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1016 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel4ec722e2008-07-16 17:17:29 +00001017
Scott Michel8efdca42007-12-04 22:23:35 +00001018 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1019 unsigned ArgRegIdx = 0;
1020 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel4ec722e2008-07-16 17:17:29 +00001021
Owen Andersonac9de032009-08-10 22:56:29 +00001022 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +00001023
Scott Michel8efdca42007-12-04 22:23:35 +00001024 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman9178de12009-08-05 01:29:28 +00001025 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersonac9de032009-08-10 22:56:29 +00001026 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands92c43912008-06-06 12:08:01 +00001027 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Michela313fb02008-10-30 01:51:48 +00001028 SDValue ArgVal;
Scott Michel8efdca42007-12-04 22:23:35 +00001029
Scott Michela313fb02008-10-30 01:51:48 +00001030 if (ArgRegIdx < NumArgRegs) {
1031 const TargetRegisterClass *ArgRegClass;
Scott Michel4ec722e2008-07-16 17:17:29 +00001032
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001033 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +00001034 default:
1035 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1036 Twine(ObjectVT.getEVTString()));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001037 case MVT::i8:
Scott Michel33d73eb2008-11-21 02:56:16 +00001038 ArgRegClass = &SPU::R8CRegClass;
1039 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001040 case MVT::i16:
Scott Michel33d73eb2008-11-21 02:56:16 +00001041 ArgRegClass = &SPU::R16CRegClass;
1042 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001043 case MVT::i32:
Scott Michel33d73eb2008-11-21 02:56:16 +00001044 ArgRegClass = &SPU::R32CRegClass;
1045 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001046 case MVT::i64:
Scott Michel33d73eb2008-11-21 02:56:16 +00001047 ArgRegClass = &SPU::R64CRegClass;
1048 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001049 case MVT::i128:
Scott Michel2ef773a2009-01-06 03:36:14 +00001050 ArgRegClass = &SPU::GPRCRegClass;
1051 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001052 case MVT::f32:
Scott Michel33d73eb2008-11-21 02:56:16 +00001053 ArgRegClass = &SPU::R32FPRegClass;
1054 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001055 case MVT::f64:
Scott Michel33d73eb2008-11-21 02:56:16 +00001056 ArgRegClass = &SPU::R64FPRegClass;
1057 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001058 case MVT::v2f64:
1059 case MVT::v4f32:
1060 case MVT::v2i64:
1061 case MVT::v4i32:
1062 case MVT::v8i16:
1063 case MVT::v16i8:
Scott Michel33d73eb2008-11-21 02:56:16 +00001064 ArgRegClass = &SPU::VECREGRegClass;
1065 break;
Scott Michela313fb02008-10-30 01:51:48 +00001066 }
1067
1068 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1069 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman9178de12009-08-05 01:29:28 +00001070 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Michela313fb02008-10-30 01:51:48 +00001071 ++ArgRegIdx;
1072 } else {
1073 // We need to load the argument to a virtual register if we determined
1074 // above that we ran out of physical registers of the appropriate type
1075 // or we're forced to do vararg
David Greene6424ab92009-11-12 20:49:22 +00001076 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00001077 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greeneeb54d342010-02-15 16:55:58 +00001078 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel8efdca42007-12-04 22:23:35 +00001079 ArgOffset += StackSlotSize;
1080 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001081
Dan Gohman9178de12009-08-05 01:29:28 +00001082 InVals.push_back(ArgVal);
Scott Michela313fb02008-10-30 01:51:48 +00001083 // Update the chain
Dan Gohman9178de12009-08-05 01:29:28 +00001084 Chain = ArgVal.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001085 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001086
Scott Michela313fb02008-10-30 01:51:48 +00001087 // vararg handling:
Scott Michel8efdca42007-12-04 22:23:35 +00001088 if (isVarArg) {
Scott Michela313fb02008-10-30 01:51:48 +00001089 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1090 // We will spill (79-3)+1 registers to the stack
1091 SmallVector<SDValue, 79-3+1> MemOps;
1092
1093 // Create the frame slot
1094
Scott Michel8efdca42007-12-04 22:23:35 +00001095 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohmand80404c2010-04-17 14:41:14 +00001096 FuncInfo->setVarArgsFrameIndex(
1097 MFI->CreateFixedObject(StackSlotSize, ArgOffset,
1098 true, false));
1099 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattner0d5543c2010-03-29 17:38:47 +00001100 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1101 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greeneeb54d342010-02-15 16:55:58 +00001102 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1103 false, false, 0);
Dan Gohman9178de12009-08-05 01:29:28 +00001104 Chain = Store.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001105 MemOps.push_back(Store);
Scott Michela313fb02008-10-30 01:51:48 +00001106
1107 // Increment address by stack slot size for the next stored argument
1108 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001109 }
1110 if (!MemOps.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001111 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman9178de12009-08-05 01:29:28 +00001112 &MemOps[0], MemOps.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001113 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001114
Dan Gohman9178de12009-08-05 01:29:28 +00001115 return Chain;
Scott Michel8efdca42007-12-04 22:23:35 +00001116}
1117
1118/// isLSAAddress - Return the immediate to use if the specified
1119/// value is representable as a LSA address.
Dan Gohman8181bd12008-07-27 21:46:04 +00001120static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel5974f432008-11-11 03:06:06 +00001121 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel8efdca42007-12-04 22:23:35 +00001122 if (!C) return 0;
Scott Michel4ec722e2008-07-16 17:17:29 +00001123
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001124 int Addr = C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001125 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1126 (Addr << 14 >> 14) != Addr)
1127 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel4ec722e2008-07-16 17:17:29 +00001128
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001129 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel8efdca42007-12-04 22:23:35 +00001130}
1131
Dan Gohman9178de12009-08-05 01:29:28 +00001132SDValue
Evan Chengff116f92010-02-02 23:55:14 +00001133SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001134 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng6b6ed592010-01-27 00:07:07 +00001135 bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +00001136 const SmallVectorImpl<ISD::OutputArg> &Outs,
1137 const SmallVectorImpl<ISD::InputArg> &Ins,
1138 DebugLoc dl, SelectionDAG &DAG,
1139 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng6b6ed592010-01-27 00:07:07 +00001140 // CellSPU target does not yet support tail call optimization.
1141 isTailCall = false;
Dan Gohman9178de12009-08-05 01:29:28 +00001142
1143 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1144 unsigned NumOps = Outs.size();
Scott Michel8efdca42007-12-04 22:23:35 +00001145 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1146 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1147 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1148
1149 // Handy pointer type
Owen Andersonac9de032009-08-10 22:56:29 +00001150 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +00001151
Scott Michel8efdca42007-12-04 22:23:35 +00001152 // Set up a copy of the stack pointer for use loading and storing any
1153 // arguments that may not fit in the registers available for argument
1154 // passing.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001155 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel4ec722e2008-07-16 17:17:29 +00001156
Scott Michel8efdca42007-12-04 22:23:35 +00001157 // Figure out which arguments are going to go in registers, and which in
1158 // memory.
1159 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1160 unsigned ArgRegIdx = 0;
1161
1162 // Keep track of registers passing arguments
Dan Gohman8181bd12008-07-27 21:46:04 +00001163 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel8efdca42007-12-04 22:23:35 +00001164 // And the arguments passed on the stack
Dan Gohman8181bd12008-07-27 21:46:04 +00001165 SmallVector<SDValue, 8> MemOpChains;
Scott Michel8efdca42007-12-04 22:23:35 +00001166
1167 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman9178de12009-08-05 01:29:28 +00001168 SDValue Arg = Outs[i].Val;
Scott Michel4ec722e2008-07-16 17:17:29 +00001169
Scott Michel8efdca42007-12-04 22:23:35 +00001170 // PtrOff will be used to store the current argument to the stack if a
1171 // register cannot be found for it.
Dan Gohman8181bd12008-07-27 21:46:04 +00001172 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesenea996922009-02-04 20:06:27 +00001173 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel8efdca42007-12-04 22:23:35 +00001174
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001175 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001176 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001177 case MVT::i8:
1178 case MVT::i16:
1179 case MVT::i32:
1180 case MVT::i64:
1181 case MVT::i128:
Scott Michel8efdca42007-12-04 22:23:35 +00001182 if (ArgRegIdx != NumArgRegs) {
1183 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1184 } else {
David Greeneeb54d342010-02-15 16:55:58 +00001185 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1186 false, false, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001187 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001188 }
1189 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001190 case MVT::f32:
1191 case MVT::f64:
Scott Michel8efdca42007-12-04 22:23:35 +00001192 if (ArgRegIdx != NumArgRegs) {
1193 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1194 } else {
David Greeneeb54d342010-02-15 16:55:58 +00001195 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1196 false, false, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001197 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001198 }
1199 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001200 case MVT::v2i64:
1201 case MVT::v2f64:
1202 case MVT::v4f32:
1203 case MVT::v4i32:
1204 case MVT::v8i16:
1205 case MVT::v16i8:
Scott Michel8efdca42007-12-04 22:23:35 +00001206 if (ArgRegIdx != NumArgRegs) {
1207 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1208 } else {
David Greeneeb54d342010-02-15 16:55:58 +00001209 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1210 false, false, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001211 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001212 }
1213 break;
1214 }
1215 }
1216
Bill Wendling274b4172009-12-28 01:31:11 +00001217 // Accumulate how many bytes are to be pushed on the stack, including the
1218 // linkage area, and parameter passing area. According to the SPU ABI,
1219 // we minimally need space for [LR] and [SP].
1220 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1221
1222 // Insert a call sequence start
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001223 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1224 true));
Scott Michel8efdca42007-12-04 22:23:35 +00001225
1226 if (!MemOpChains.empty()) {
1227 // Adjust the stack pointer for the stack arguments.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001228 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel8efdca42007-12-04 22:23:35 +00001229 &MemOpChains[0], MemOpChains.size());
1230 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001231
Scott Michel8efdca42007-12-04 22:23:35 +00001232 // Build a sequence of copy-to-reg nodes chained together with token chain
1233 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman8181bd12008-07-27 21:46:04 +00001234 SDValue InFlag;
Scott Michel8efdca42007-12-04 22:23:35 +00001235 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel34712c32009-03-16 18:47:25 +00001236 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenea996922009-02-04 20:06:27 +00001237 RegsToPass[i].second, InFlag);
Scott Michel8efdca42007-12-04 22:23:35 +00001238 InFlag = Chain.getValue(1);
1239 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001240
Dan Gohman8181bd12008-07-27 21:46:04 +00001241 SmallVector<SDValue, 8> Ops;
Scott Michel8efdca42007-12-04 22:23:35 +00001242 unsigned CallOpc = SPUISD::CALL;
Scott Michel4ec722e2008-07-16 17:17:29 +00001243
Bill Wendlingfef06052008-09-16 21:48:12 +00001244 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1245 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1246 // node so that legalize doesn't hack it.
Scott Michel5974f432008-11-11 03:06:06 +00001247 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman36c56d02010-04-15 01:51:59 +00001248 const GlobalValue *GV = G->getGlobal();
Owen Andersonac9de032009-08-10 22:56:29 +00001249 EVT CalleeVT = Callee.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001250 SDValue Zero = DAG.getConstant(0, PtrVT);
1251 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel8efdca42007-12-04 22:23:35 +00001252
Scott Micheldbac4cf2008-01-11 02:53:15 +00001253 if (!ST->usingLargeMem()) {
1254 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1255 // style calls, otherwise, external symbols are BRASL calls. This assumes
1256 // that declared/defined symbols are in the same compilation unit and can
1257 // be reached through PC-relative jumps.
1258 //
1259 // NOTE:
1260 // This may be an unsafe assumption for JIT and really large compilation
1261 // units.
1262 if (GV->isDeclaration()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001263 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001264 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001265 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001266 }
Scott Michel8efdca42007-12-04 22:23:35 +00001267 } else {
Scott Micheldbac4cf2008-01-11 02:53:15 +00001268 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1269 // address pairs:
Dale Johannesen175fdef2009-02-06 21:50:26 +00001270 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +00001271 }
Scott Michelae5cbf52008-12-29 03:23:36 +00001272 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersonac9de032009-08-10 22:56:29 +00001273 EVT CalleeVT = Callee.getValueType();
Scott Michelae5cbf52008-12-29 03:23:36 +00001274 SDValue Zero = DAG.getConstant(0, PtrVT);
1275 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1276 Callee.getValueType());
1277
1278 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001279 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001280 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001281 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001282 }
1283 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001284 // If this is an absolute destination address that appears to be a legal
1285 // local store address, use the munged value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001286 Callee = SDValue(Dest, 0);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001287 }
Scott Michel8efdca42007-12-04 22:23:35 +00001288
1289 Ops.push_back(Chain);
1290 Ops.push_back(Callee);
Scott Michel4ec722e2008-07-16 17:17:29 +00001291
Scott Michel8efdca42007-12-04 22:23:35 +00001292 // Add argument registers to the end of the list so that they are known live
1293 // into the call.
1294 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel4ec722e2008-07-16 17:17:29 +00001295 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel8efdca42007-12-04 22:23:35 +00001296 RegsToPass[i].second.getValueType()));
Scott Michel4ec722e2008-07-16 17:17:29 +00001297
Gabor Greif1c80d112008-08-28 21:40:38 +00001298 if (InFlag.getNode())
Scott Michel8efdca42007-12-04 22:23:35 +00001299 Ops.push_back(InFlag);
Duncan Sands698842f2008-07-02 17:40:58 +00001300 // Returns a chain and a flag for retval copy to use.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001301 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands698842f2008-07-02 17:40:58 +00001302 &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001303 InFlag = Chain.getValue(1);
1304
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001305 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1306 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman9178de12009-08-05 01:29:28 +00001307 if (!Ins.empty())
Evan Cheng07322bb2008-02-05 22:44:06 +00001308 InFlag = Chain.getValue(1);
1309
Dan Gohman9178de12009-08-05 01:29:28 +00001310 // If the function returns void, just return the chain.
1311 if (Ins.empty())
1312 return Chain;
Scott Michel4ec722e2008-07-16 17:17:29 +00001313
Scott Michel8efdca42007-12-04 22:23:35 +00001314 // If the call has results, copy the values out of the ret val registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001315 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001316 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001317 case MVT::Other: break;
1318 case MVT::i32:
1319 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel34712c32009-03-16 18:47:25 +00001320 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001321 MVT::i32, InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001322 InVals.push_back(Chain.getValue(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001323 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel8efdca42007-12-04 22:23:35 +00001324 Chain.getValue(2)).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001325 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001326 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001327 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesenea996922009-02-04 20:06:27 +00001328 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001329 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001330 }
Scott Michel8efdca42007-12-04 22:23:35 +00001331 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001332 case MVT::i64:
1333 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i64,
Dale Johannesenea996922009-02-04 20:06:27 +00001334 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001335 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001336 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001337 case MVT::i128:
1338 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i128,
Dale Johannesenea996922009-02-04 20:06:27 +00001339 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001340 InVals.push_back(Chain.getValue(0));
Scott Michel2ef773a2009-01-06 03:36:14 +00001341 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001342 case MVT::f32:
1343 case MVT::f64:
Dan Gohman9178de12009-08-05 01:29:28 +00001344 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel8efdca42007-12-04 22:23:35 +00001345 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001346 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001347 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001348 case MVT::v2f64:
1349 case MVT::v2i64:
1350 case MVT::v4f32:
1351 case MVT::v4i32:
1352 case MVT::v8i16:
1353 case MVT::v16i8:
Dan Gohman9178de12009-08-05 01:29:28 +00001354 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel8efdca42007-12-04 22:23:35 +00001355 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001356 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001357 break;
1358 }
Duncan Sands698842f2008-07-02 17:40:58 +00001359
Dan Gohman9178de12009-08-05 01:29:28 +00001360 return Chain;
Scott Michel8efdca42007-12-04 22:23:35 +00001361}
1362
Dan Gohman9178de12009-08-05 01:29:28 +00001363SDValue
1364SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001365 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001366 const SmallVectorImpl<ISD::OutputArg> &Outs,
1367 DebugLoc dl, SelectionDAG &DAG) {
1368
Scott Michel8efdca42007-12-04 22:23:35 +00001369 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001370 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1371 RVLocs, *DAG.getContext());
1372 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel4ec722e2008-07-16 17:17:29 +00001373
Scott Michel8efdca42007-12-04 22:23:35 +00001374 // If this is the first return lowered for this function, add the regs to the
1375 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00001376 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel8efdca42007-12-04 22:23:35 +00001377 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00001378 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel8efdca42007-12-04 22:23:35 +00001379 }
1380
Dan Gohman8181bd12008-07-27 21:46:04 +00001381 SDValue Flag;
Scott Michel4ec722e2008-07-16 17:17:29 +00001382
Scott Michel8efdca42007-12-04 22:23:35 +00001383 // Copy the result values into the output registers.
1384 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1385 CCValAssign &VA = RVLocs[i];
1386 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001387 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman9178de12009-08-05 01:29:28 +00001388 Outs[i].Val, Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001389 Flag = Chain.getValue(1);
1390 }
1391
Gabor Greif1c80d112008-08-28 21:40:38 +00001392 if (Flag.getNode())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001393 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001394 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001395 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel8efdca42007-12-04 22:23:35 +00001396}
1397
1398
1399//===----------------------------------------------------------------------===//
1400// Vector related lowering:
1401//===----------------------------------------------------------------------===//
1402
1403static ConstantSDNode *
1404getVecImm(SDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001405 SDValue OpVal(0, 0);
Scott Michel4ec722e2008-07-16 17:17:29 +00001406
Scott Michel8efdca42007-12-04 22:23:35 +00001407 // Check to see if this buildvec has a single non-undef value in its elements.
1408 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1409 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greif1c80d112008-08-28 21:40:38 +00001410 if (OpVal.getNode() == 0)
Scott Michel8efdca42007-12-04 22:23:35 +00001411 OpVal = N->getOperand(i);
1412 else if (OpVal != N->getOperand(i))
1413 return 0;
1414 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001415
Gabor Greif1c80d112008-08-28 21:40:38 +00001416 if (OpVal.getNode() != 0) {
Scott Michel5974f432008-11-11 03:06:06 +00001417 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001418 return CN;
1419 }
1420 }
1421
Scott Michel0d5eae02009-03-17 01:15:45 +00001422 return 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001423}
1424
1425/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1426/// and the value fits into an unsigned 18-bit constant, and if so, return the
1427/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001428SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001429 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001430 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001431 uint64_t Value = CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001432 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001433 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001434 uint32_t upper = uint32_t(UValue >> 32);
1435 uint32_t lower = uint32_t(UValue);
1436 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001437 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001438 Value = Value >> 32;
1439 }
Scott Michel8efdca42007-12-04 22:23:35 +00001440 if (Value <= 0x3ffff)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001441 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001442 }
1443
Dan Gohman8181bd12008-07-27 21:46:04 +00001444 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001445}
1446
1447/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1448/// and the value fits into a signed 16-bit constant, and if so, return the
1449/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001450SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001451 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001452 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001453 int64_t Value = CN->getSExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001454 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001455 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001456 uint32_t upper = uint32_t(UValue >> 32);
1457 uint32_t lower = uint32_t(UValue);
1458 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001459 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001460 Value = Value >> 32;
1461 }
Scott Michel6baba072008-03-05 23:02:02 +00001462 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001463 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001464 }
1465 }
1466
Dan Gohman8181bd12008-07-27 21:46:04 +00001467 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001468}
1469
1470/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1471/// and the value fits into a signed 10-bit constant, and if so, return the
1472/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001473SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001474 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001475 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001476 int64_t Value = CN->getSExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001477 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001478 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001479 uint32_t upper = uint32_t(UValue >> 32);
1480 uint32_t lower = uint32_t(UValue);
1481 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001482 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001483 Value = Value >> 32;
1484 }
Benjamin Kramer851fe722010-03-29 19:07:58 +00001485 if (isInt<10>(Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001486 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001487 }
1488
Dan Gohman8181bd12008-07-27 21:46:04 +00001489 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001490}
1491
1492/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1493/// and the value fits into a signed 8-bit constant, and if so, return the
1494/// constant.
1495///
1496/// @note: The incoming vector is v16i8 because that's the only way we can load
1497/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1498/// same value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001499SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001500 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001501 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001502 int Value = (int) CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001503 if (ValueType == MVT::i16
Scott Michel5a6f17b2008-01-30 02:55:46 +00001504 && Value <= 0xffff /* truncated from uint64_t */
1505 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001506 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001507 else if (ValueType == MVT::i8
Scott Michel5a6f17b2008-01-30 02:55:46 +00001508 && (Value & 0xff) == Value)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001509 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001510 }
1511
Dan Gohman8181bd12008-07-27 21:46:04 +00001512 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001513}
1514
1515/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1516/// and the value fits into a signed 16-bit constant, and if so, return the
1517/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001518SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001519 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001520 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001521 uint64_t Value = CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001522 if ((ValueType == MVT::i32
Scott Michel5a6f17b2008-01-30 02:55:46 +00001523 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001524 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001525 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001526 }
1527
Dan Gohman8181bd12008-07-27 21:46:04 +00001528 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001529}
1530
1531/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001532SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001533 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001534 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00001535 }
1536
Dan Gohman8181bd12008-07-27 21:46:04 +00001537 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001538}
1539
1540/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001541SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001542 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001543 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel8efdca42007-12-04 22:23:35 +00001544 }
1545
Dan Gohman8181bd12008-07-27 21:46:04 +00001546 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001547}
1548
Scott Michel8c67fa42009-01-21 04:58:48 +00001549//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman6d29b322009-08-07 01:32:21 +00001550static SDValue
pingbak2f387e82009-01-26 03:31:40 +00001551LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001552 EVT VT = Op.getValueType();
1553 EVT EltVT = VT.getVectorElementType();
Dale Johannesen913ba762009-02-06 01:31:28 +00001554 DebugLoc dl = Op.getDebugLoc();
Scott Michel0d5eae02009-03-17 01:15:45 +00001555 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1556 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1557 unsigned minSplatBits = EltVT.getSizeInBits();
1558
1559 if (minSplatBits < 16)
1560 minSplatBits = 16;
1561
1562 APInt APSplatBits, APSplatUndef;
1563 unsigned SplatBitSize;
1564 bool HasAnyUndefs;
1565
1566 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1567 HasAnyUndefs, minSplatBits)
1568 || minSplatBits < SplatBitSize)
1569 return SDValue(); // Wasn't a constant vector or splat exceeded min
1570
1571 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel4ec722e2008-07-16 17:17:29 +00001572
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001573 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +00001574 default:
1575 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1576 Twine(VT.getEVTString()));
Scott Michel8c67fa42009-01-21 04:58:48 +00001577 /*NOTREACHED*/
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001578 case MVT::v4f32: {
pingbak2f387e82009-01-26 03:31:40 +00001579 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattner8579bab2009-03-26 05:29:34 +00001580 assert(SplatBitSize == 32
Scott Michel5a6f17b2008-01-30 02:55:46 +00001581 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel8efdca42007-12-04 22:23:35 +00001582 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001583 SDValue T = DAG.getConstant(Value32, MVT::i32);
1584 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1585 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel8efdca42007-12-04 22:23:35 +00001586 break;
1587 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001588 case MVT::v2f64: {
pingbak2f387e82009-01-26 03:31:40 +00001589 uint64_t f64val = uint64_t(SplatBits);
Chris Lattner8579bab2009-03-26 05:29:34 +00001590 assert(SplatBitSize == 64
Scott Michelc630c412008-11-24 17:11:17 +00001591 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel8efdca42007-12-04 22:23:35 +00001592 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001593 SDValue T = DAG.getConstant(f64val, MVT::i64);
1594 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1595 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel8efdca42007-12-04 22:23:35 +00001596 break;
1597 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001598 case MVT::v16i8: {
Scott Michel8efdca42007-12-04 22:23:35 +00001599 // 8-bit constants have to be expanded to 16-bits
Scott Michel0d5eae02009-03-17 01:15:45 +00001600 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1601 SmallVector<SDValue, 8> Ops;
1602
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001603 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesen913ba762009-02-06 01:31:28 +00001604 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001605 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00001606 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001607 case MVT::v8i16: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001608 unsigned short Value16 = SplatBits;
1609 SDValue T = DAG.getConstant(Value16, EltVT);
1610 SmallVector<SDValue, 8> Ops;
1611
1612 Ops.assign(8, T);
1613 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001614 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001615 case MVT::v4i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001616 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001617 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel8efdca42007-12-04 22:23:35 +00001618 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001619 case MVT::v2i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001620 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001621 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel70741542009-01-06 23:10:38 +00001622 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001623 case MVT::v2i64: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001624 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel8efdca42007-12-04 22:23:35 +00001625 }
1626 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001627
Dan Gohman8181bd12008-07-27 21:46:04 +00001628 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001629}
1630
Scott Michel0d5eae02009-03-17 01:15:45 +00001631/*!
1632 */
pingbak2f387e82009-01-26 03:31:40 +00001633SDValue
Owen Andersonac9de032009-08-10 22:56:29 +00001634SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel0d5eae02009-03-17 01:15:45 +00001635 DebugLoc dl) {
pingbak2f387e82009-01-26 03:31:40 +00001636 uint32_t upper = uint32_t(SplatVal >> 32);
1637 uint32_t lower = uint32_t(SplatVal);
1638
1639 if (upper == lower) {
1640 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001641 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001642 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001643 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001644 Val, Val, Val, Val));
pingbak2f387e82009-01-26 03:31:40 +00001645 } else {
pingbak2f387e82009-01-26 03:31:40 +00001646 bool upper_special, lower_special;
1647
1648 // NOTE: This code creates common-case shuffle masks that can be easily
1649 // detected as common expressions. It is not attempting to create highly
1650 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1651
1652 // Detect if the upper or lower half is a special shuffle mask pattern:
1653 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1654 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1655
Scott Michel0d5eae02009-03-17 01:15:45 +00001656 // Both upper and lower are special, lower to a constant pool load:
1657 if (lower_special && upper_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001658 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1659 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel0d5eae02009-03-17 01:15:45 +00001660 SplatValCN, SplatValCN);
1661 }
1662
1663 SDValue LO32;
1664 SDValue HI32;
1665 SmallVector<SDValue, 16> ShufBytes;
1666 SDValue Result;
1667
pingbak2f387e82009-01-26 03:31:40 +00001668 // Create lower vector if not a special pattern
1669 if (!lower_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001670 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001671 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001672 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001673 LO32C, LO32C, LO32C, LO32C));
pingbak2f387e82009-01-26 03:31:40 +00001674 }
1675
1676 // Create upper vector if not a special pattern
1677 if (!upper_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001678 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001679 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001680 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001681 HI32C, HI32C, HI32C, HI32C));
pingbak2f387e82009-01-26 03:31:40 +00001682 }
1683
1684 // If either upper or lower are special, then the two input operands are
1685 // the same (basically, one of them is a "don't care")
1686 if (lower_special)
1687 LO32 = HI32;
1688 if (upper_special)
1689 HI32 = LO32;
pingbak2f387e82009-01-26 03:31:40 +00001690
1691 for (int i = 0; i < 4; ++i) {
1692 uint64_t val = 0;
1693 for (int j = 0; j < 4; ++j) {
1694 SDValue V;
1695 bool process_upper, process_lower;
1696 val <<= 8;
1697 process_upper = (upper_special && (i & 1) == 0);
1698 process_lower = (lower_special && (i & 1) == 1);
1699
1700 if (process_upper || process_lower) {
1701 if ((process_upper && upper == 0)
1702 || (process_lower && lower == 0))
1703 val |= 0x80;
1704 else if ((process_upper && upper == 0xffffffff)
1705 || (process_lower && lower == 0xffffffff))
1706 val |= 0xc0;
1707 else if ((process_upper && upper == 0x80000000)
1708 || (process_lower && lower == 0x80000000))
1709 val |= (j == 0 ? 0xe0 : 0x80);
1710 } else
1711 val |= i * 4 + j + ((i & 1) * 16);
1712 }
1713
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001714 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
pingbak2f387e82009-01-26 03:31:40 +00001715 }
1716
Dale Johannesen913ba762009-02-06 01:31:28 +00001717 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001718 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001719 &ShufBytes[0], ShufBytes.size()));
pingbak2f387e82009-01-26 03:31:40 +00001720 }
1721}
1722
Scott Michel8efdca42007-12-04 22:23:35 +00001723/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1724/// which the Cell can operate. The code inspects V3 to ascertain whether the
1725/// permutation vector, V3, is monotonically increasing with one "exception"
1726/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel56a125e2008-11-22 23:50:42 +00001727/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel8efdca42007-12-04 22:23:35 +00001728/// In either case, the net result is going to eventually invoke SHUFB to
1729/// permute/shuffle the bytes from V1 and V2.
1730/// \note
Scott Michel56a125e2008-11-22 23:50:42 +00001731/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel8efdca42007-12-04 22:23:35 +00001732/// control word for byte/halfword/word insertion. This takes care of a single
1733/// element move from V2 into V1.
1734/// \note
1735/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman8181bd12008-07-27 21:46:04 +00001736static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman543d2142009-04-27 18:41:29 +00001737 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00001738 SDValue V1 = Op.getOperand(0);
1739 SDValue V2 = Op.getOperand(1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001740 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +00001741
Scott Michel8efdca42007-12-04 22:23:35 +00001742 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel4ec722e2008-07-16 17:17:29 +00001743
Scott Michel8efdca42007-12-04 22:23:35 +00001744 // If we have a single element being moved from V1 to V2, this can be handled
1745 // using the C*[DX] compute mask instructions, but the vector elements have
1746 // to be monotonically increasing with one exception element.
Owen Andersonac9de032009-08-10 22:56:29 +00001747 EVT VecVT = V1.getValueType();
1748 EVT EltVT = VecVT.getVectorElementType();
Scott Michel8efdca42007-12-04 22:23:35 +00001749 unsigned EltsFromV2 = 0;
1750 unsigned V2Elt = 0;
1751 unsigned V2EltIdx0 = 0;
1752 unsigned CurrElt = 0;
Scott Michele2641a12008-12-04 21:01:44 +00001753 unsigned MaxElts = VecVT.getVectorNumElements();
1754 unsigned PrevElt = 0;
1755 unsigned V0Elt = 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001756 bool monotonic = true;
Scott Michele2641a12008-12-04 21:01:44 +00001757 bool rotate = true;
1758
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001759 if (EltVT == MVT::i8) {
Scott Michel8efdca42007-12-04 22:23:35 +00001760 V2EltIdx0 = 16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001761 } else if (EltVT == MVT::i16) {
Scott Michel8efdca42007-12-04 22:23:35 +00001762 V2EltIdx0 = 8;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001763 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel8efdca42007-12-04 22:23:35 +00001764 V2EltIdx0 = 4;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001765 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michele2641a12008-12-04 21:01:44 +00001766 V2EltIdx0 = 2;
1767 } else
Edwin Törökbd448e32009-07-14 16:55:14 +00001768 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel8efdca42007-12-04 22:23:35 +00001769
Nate Begeman543d2142009-04-27 18:41:29 +00001770 for (unsigned i = 0; i != MaxElts; ++i) {
1771 if (SVN->getMaskElt(i) < 0)
1772 continue;
1773
1774 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel8efdca42007-12-04 22:23:35 +00001775
Nate Begeman543d2142009-04-27 18:41:29 +00001776 if (monotonic) {
1777 if (SrcElt >= V2EltIdx0) {
1778 if (1 >= (++EltsFromV2)) {
1779 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michele2641a12008-12-04 21:01:44 +00001780 }
Nate Begeman543d2142009-04-27 18:41:29 +00001781 } else if (CurrElt != SrcElt) {
1782 monotonic = false;
Scott Michele2641a12008-12-04 21:01:44 +00001783 }
1784
Nate Begeman543d2142009-04-27 18:41:29 +00001785 ++CurrElt;
1786 }
1787
1788 if (rotate) {
1789 if (PrevElt > 0 && SrcElt < MaxElts) {
1790 if ((PrevElt == SrcElt - 1)
1791 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michele2641a12008-12-04 21:01:44 +00001792 PrevElt = SrcElt;
Nate Begeman543d2142009-04-27 18:41:29 +00001793 if (SrcElt == 0)
1794 V0Elt = i;
Scott Michele2641a12008-12-04 21:01:44 +00001795 } else {
Scott Michele2641a12008-12-04 21:01:44 +00001796 rotate = false;
1797 }
Nate Begeman543d2142009-04-27 18:41:29 +00001798 } else if (PrevElt == 0) {
1799 // First time through, need to keep track of previous element
1800 PrevElt = SrcElt;
1801 } else {
1802 // This isn't a rotation, takes elements from vector 2
1803 rotate = false;
Scott Michele2641a12008-12-04 21:01:44 +00001804 }
Scott Michel8efdca42007-12-04 22:23:35 +00001805 }
Scott Michel8efdca42007-12-04 22:23:35 +00001806 }
1807
1808 if (EltsFromV2 == 1 && monotonic) {
1809 // Compute mask and shuffle
1810 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00001811 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1812 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Owen Andersonac9de032009-08-10 22:56:29 +00001813 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel8efdca42007-12-04 22:23:35 +00001814 // Initialize temporary register to 0
Dan Gohman8181bd12008-07-27 21:46:04 +00001815 SDValue InitTempReg =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001816 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel56a125e2008-11-22 23:50:42 +00001817 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman8181bd12008-07-27 21:46:04 +00001818 SDValue ShufMaskOp =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001819 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
1820 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001821 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel8efdca42007-12-04 22:23:35 +00001822 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel34712c32009-03-16 18:47:25 +00001823 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001824 ShufMaskOp);
Scott Michele2641a12008-12-04 21:01:44 +00001825 } else if (rotate) {
1826 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michelae5cbf52008-12-29 03:23:36 +00001827
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001828 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001829 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel8efdca42007-12-04 22:23:35 +00001830 } else {
Gabor Greife9f7f582008-08-31 15:37:04 +00001831 // Convert the SHUFFLE_VECTOR mask's input element units to the
1832 // actual bytes.
Duncan Sands92c43912008-06-06 12:08:01 +00001833 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel4ec722e2008-07-16 17:17:29 +00001834
Dan Gohman8181bd12008-07-27 21:46:04 +00001835 SmallVector<SDValue, 16> ResultMask;
Nate Begeman543d2142009-04-27 18:41:29 +00001836 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1837 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel4ec722e2008-07-16 17:17:29 +00001838
Nate Begeman543d2142009-04-27 18:41:29 +00001839 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001840 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel8efdca42007-12-04 22:23:35 +00001841 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001842
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001843 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Cheng907a2d22009-02-25 22:49:59 +00001844 &ResultMask[0], ResultMask.size());
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001845 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel8efdca42007-12-04 22:23:35 +00001846 }
1847}
1848
Dan Gohman8181bd12008-07-27 21:46:04 +00001849static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1850 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesen913ba762009-02-06 01:31:28 +00001851 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00001852
Gabor Greif1c80d112008-08-28 21:40:38 +00001853 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel8efdca42007-12-04 22:23:35 +00001854 // For a constant, build the appropriate constant vector, which will
1855 // eventually simplify to a vector register load.
1856
Gabor Greif1c80d112008-08-28 21:40:38 +00001857 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman8181bd12008-07-27 21:46:04 +00001858 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersonac9de032009-08-10 22:56:29 +00001859 EVT VT;
Scott Michel8efdca42007-12-04 22:23:35 +00001860 size_t n_copies;
1861
1862 // Create a constant vector:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001863 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001864 default: llvm_unreachable("Unexpected constant value type in "
Edwin Törökb2de05e2009-07-14 12:22:58 +00001865 "LowerSCALAR_TO_VECTOR");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001866 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1867 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1868 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1869 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1870 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1871 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel8efdca42007-12-04 22:23:35 +00001872 }
1873
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001874 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel8efdca42007-12-04 22:23:35 +00001875 for (size_t j = 0; j < n_copies; ++j)
1876 ConstVecValues.push_back(CValue);
1877
Evan Cheng907a2d22009-02-25 22:49:59 +00001878 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1879 &ConstVecValues[0], ConstVecValues.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001880 } else {
1881 // Otherwise, copy the value from one register to another:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001882 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001883 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001884 case MVT::i8:
1885 case MVT::i16:
1886 case MVT::i32:
1887 case MVT::i64:
1888 case MVT::f32:
1889 case MVT::f64:
Dale Johannesen913ba762009-02-06 01:31:28 +00001890 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel8efdca42007-12-04 22:23:35 +00001891 }
1892 }
1893
Dan Gohman8181bd12008-07-27 21:46:04 +00001894 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001895}
1896
Dan Gohman8181bd12008-07-27 21:46:04 +00001897static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001898 EVT VT = Op.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001899 SDValue N = Op.getOperand(0);
1900 SDValue Elt = Op.getOperand(1);
Dale Johannesen913ba762009-02-06 01:31:28 +00001901 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00001902 SDValue retval;
Scott Michel8efdca42007-12-04 22:23:35 +00001903
Scott Michel56a125e2008-11-22 23:50:42 +00001904 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1905 // Constant argument:
1906 int EltNo = (int) C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001907
Scott Michel56a125e2008-11-22 23:50:42 +00001908 // sanity checks:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001909 if (VT == MVT::i8 && EltNo >= 16)
Edwin Törökbd448e32009-07-14 16:55:14 +00001910 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001911 else if (VT == MVT::i16 && EltNo >= 8)
Edwin Törökbd448e32009-07-14 16:55:14 +00001912 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001913 else if (VT == MVT::i32 && EltNo >= 4)
Edwin Törökbd448e32009-07-14 16:55:14 +00001914 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001915 else if (VT == MVT::i64 && EltNo >= 2)
Edwin Törökbd448e32009-07-14 16:55:14 +00001916 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel8efdca42007-12-04 22:23:35 +00001917
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001918 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel56a125e2008-11-22 23:50:42 +00001919 // i32 and i64: Element 0 is the preferred slot
Dale Johannesen913ba762009-02-06 01:31:28 +00001920 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel56a125e2008-11-22 23:50:42 +00001921 }
Scott Michel8efdca42007-12-04 22:23:35 +00001922
Scott Michel56a125e2008-11-22 23:50:42 +00001923 // Need to generate shuffle mask and extract:
1924 int prefslot_begin = -1, prefslot_end = -1;
1925 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1926
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001927 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel56a125e2008-11-22 23:50:42 +00001928 default:
1929 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001930 case MVT::i8: {
Scott Michel56a125e2008-11-22 23:50:42 +00001931 prefslot_begin = prefslot_end = 3;
1932 break;
1933 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001934 case MVT::i16: {
Scott Michel56a125e2008-11-22 23:50:42 +00001935 prefslot_begin = 2; prefslot_end = 3;
1936 break;
1937 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001938 case MVT::i32:
1939 case MVT::f32: {
Scott Michel56a125e2008-11-22 23:50:42 +00001940 prefslot_begin = 0; prefslot_end = 3;
1941 break;
1942 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001943 case MVT::i64:
1944 case MVT::f64: {
Scott Michel56a125e2008-11-22 23:50:42 +00001945 prefslot_begin = 0; prefslot_end = 7;
1946 break;
1947 }
1948 }
1949
1950 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1951 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1952
Scott Michel73ab8172009-08-24 21:53:27 +00001953 unsigned int ShufBytes[16] = {
1954 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1955 };
Scott Michel56a125e2008-11-22 23:50:42 +00001956 for (int i = 0; i < 16; ++i) {
1957 // zero fill uppper part of preferred slot, don't care about the
1958 // other slots:
1959 unsigned int mask_val;
1960 if (i <= prefslot_end) {
1961 mask_val =
1962 ((i < prefslot_begin)
1963 ? 0x80
1964 : elt_byte + (i - prefslot_begin));
1965
1966 ShufBytes[i] = mask_val;
1967 } else
1968 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1969 }
1970
1971 SDValue ShufMask[4];
1972 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michele2641a12008-12-04 21:01:44 +00001973 unsigned bidx = i * 4;
Scott Michel56a125e2008-11-22 23:50:42 +00001974 unsigned int bits = ((ShufBytes[bidx] << 24) |
1975 (ShufBytes[bidx+1] << 16) |
1976 (ShufBytes[bidx+2] << 8) |
1977 ShufBytes[bidx+3]);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001978 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel56a125e2008-11-22 23:50:42 +00001979 }
1980
Scott Michel0d5eae02009-03-17 01:15:45 +00001981 SDValue ShufMaskVec =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001982 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00001983 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel56a125e2008-11-22 23:50:42 +00001984
Dale Johannesen913ba762009-02-06 01:31:28 +00001985 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1986 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel56a125e2008-11-22 23:50:42 +00001987 N, N, ShufMaskVec));
1988 } else {
1989 // Variable index: Rotate the requested element into slot 0, then replicate
1990 // slot 0 across the vector
Owen Andersonac9de032009-08-10 22:56:29 +00001991 EVT VecVT = N.getValueType();
Scott Michel56a125e2008-11-22 23:50:42 +00001992 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Chris Lattner8316f2d2010-04-07 22:58:41 +00001993 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Edwin Török4d9756a2009-07-08 20:53:28 +00001994 "vector type!");
Scott Michel56a125e2008-11-22 23:50:42 +00001995 }
1996
1997 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001998 if (Elt.getValueType() != MVT::i32)
1999 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel56a125e2008-11-22 23:50:42 +00002000
2001 // Scale the index to a bit/byte shift quantity
2002 APInt scaleFactor =
Scott Michelc630c412008-11-24 17:11:17 +00002003 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2004 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel56a125e2008-11-22 23:50:42 +00002005 SDValue vecShift;
Scott Michel56a125e2008-11-22 23:50:42 +00002006
Scott Michelc630c412008-11-24 17:11:17 +00002007 if (scaleShift > 0) {
2008 // Scale the shift factor:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002009 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2010 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel56a125e2008-11-22 23:50:42 +00002011 }
2012
Dale Johannesen913ba762009-02-06 01:31:28 +00002013 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michelc630c412008-11-24 17:11:17 +00002014
2015 // Replicate the bytes starting at byte 0 across the entire vector (for
2016 // consistency with the notion of a unified register set)
Scott Michel56a125e2008-11-22 23:50:42 +00002017 SDValue replicate;
2018
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002019 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel56a125e2008-11-22 23:50:42 +00002020 default:
Chris Lattner8316f2d2010-04-07 22:58:41 +00002021 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Edwin Török4d9756a2009-07-08 20:53:28 +00002022 "type");
Scott Michel56a125e2008-11-22 23:50:42 +00002023 /*NOTREACHED*/
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002024 case MVT::i8: {
2025 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2026 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002027 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002028 break;
2029 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002030 case MVT::i16: {
2031 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2032 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002033 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002034 break;
2035 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002036 case MVT::i32:
2037 case MVT::f32: {
2038 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2039 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002040 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002041 break;
2042 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002043 case MVT::i64:
2044 case MVT::f64: {
2045 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2046 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2047 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00002048 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel56a125e2008-11-22 23:50:42 +00002049 break;
2050 }
2051 }
2052
Dale Johannesen913ba762009-02-06 01:31:28 +00002053 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2054 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel0718cd82008-12-01 17:56:02 +00002055 vecShift, vecShift, replicate));
Scott Michel8efdca42007-12-04 22:23:35 +00002056 }
2057
Scott Michel56a125e2008-11-22 23:50:42 +00002058 return retval;
Scott Michel8efdca42007-12-04 22:23:35 +00002059}
2060
Dan Gohman8181bd12008-07-27 21:46:04 +00002061static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2062 SDValue VecOp = Op.getOperand(0);
2063 SDValue ValOp = Op.getOperand(1);
2064 SDValue IdxOp = Op.getOperand(2);
Dale Johannesen913ba762009-02-06 01:31:28 +00002065 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00002066 EVT VT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +00002067
2068 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2069 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2070
Owen Andersonac9de032009-08-10 22:56:29 +00002071 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel0718cd82008-12-01 17:56:02 +00002072 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesen913ba762009-02-06 01:31:28 +00002073 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel0718cd82008-12-01 17:56:02 +00002074 DAG.getRegister(SPU::R1, PtrVT),
2075 DAG.getConstant(CN->getSExtValue(), PtrVT));
Dale Johannesen913ba762009-02-06 01:31:28 +00002076 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel8efdca42007-12-04 22:23:35 +00002077
Dan Gohman8181bd12008-07-27 21:46:04 +00002078 SDValue result =
Dale Johannesen913ba762009-02-06 01:31:28 +00002079 DAG.getNode(SPUISD::SHUFB, dl, VT,
2080 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michelae5cbf52008-12-29 03:23:36 +00002081 VecOp,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002082 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel8efdca42007-12-04 22:23:35 +00002083
2084 return result;
2085}
2086
Scott Michel06eabde2008-12-27 04:51:36 +00002087static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2088 const TargetLowering &TLI)
Scott Michel97872d32008-02-23 18:41:37 +00002089{
Dan Gohman8181bd12008-07-27 21:46:04 +00002090 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesen913ba762009-02-06 01:31:28 +00002091 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00002092 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel8efdca42007-12-04 22:23:35 +00002093
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002094 assert(Op.getValueType() == MVT::i8);
Scott Michel8efdca42007-12-04 22:23:35 +00002095 switch (Opc) {
2096 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00002097 llvm_unreachable("Unhandled i8 math operator");
Scott Michel8efdca42007-12-04 22:23:35 +00002098 /*NOTREACHED*/
2099 break;
Scott Michel4d07fb72008-12-30 23:28:25 +00002100 case ISD::ADD: {
2101 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2102 // the result:
2103 SDValue N1 = Op.getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002104 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2105 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2106 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2107 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4d07fb72008-12-30 23:28:25 +00002108
2109 }
2110
Scott Michel8efdca42007-12-04 22:23:35 +00002111 case ISD::SUB: {
2112 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2113 // the result:
Dan Gohman8181bd12008-07-27 21:46:04 +00002114 SDValue N1 = Op.getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002115 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2116 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2117 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2118 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4ec722e2008-07-16 17:17:29 +00002119 }
Scott Michel8efdca42007-12-04 22:23:35 +00002120 case ISD::ROTR:
2121 case ISD::ROTL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002122 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002123 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002124
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002125 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002126 if (!N1VT.bitsEq(ShiftVT)) {
2127 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2128 ? ISD::ZERO_EXTEND
2129 : ISD::TRUNCATE;
2130 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2131 }
2132
2133 // Replicate lower 8-bits into upper 8:
Dan Gohman8181bd12008-07-27 21:46:04 +00002134 SDValue ExpandArg =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002135 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2136 DAG.getNode(ISD::SHL, dl, MVT::i16,
2137 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel0d5eae02009-03-17 01:15:45 +00002138
2139 // Truncate back down to i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002140 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2141 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002142 }
2143 case ISD::SRL:
2144 case ISD::SHL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002145 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002146 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002147
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002148 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002149 if (!N1VT.bitsEq(ShiftVT)) {
2150 unsigned N1Opc = ISD::ZERO_EXTEND;
2151
2152 if (N1.getValueType().bitsGT(ShiftVT))
2153 N1Opc = ISD::TRUNCATE;
2154
2155 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2156 }
2157
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002158 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2159 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002160 }
2161 case ISD::SRA: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002162 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002163 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002164
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002165 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002166 if (!N1VT.bitsEq(ShiftVT)) {
2167 unsigned N1Opc = ISD::SIGN_EXTEND;
2168
2169 if (N1VT.bitsGT(ShiftVT))
2170 N1Opc = ISD::TRUNCATE;
2171 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2172 }
2173
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002174 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2175 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002176 }
2177 case ISD::MUL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002178 SDValue N1 = Op.getOperand(1);
Scott Michel0d5eae02009-03-17 01:15:45 +00002179
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002180 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2181 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2182 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2183 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002184 break;
2185 }
2186 }
2187
Dan Gohman8181bd12008-07-27 21:46:04 +00002188 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002189}
2190
2191//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman8181bd12008-07-27 21:46:04 +00002192static SDValue
2193LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2194 SDValue ConstVec;
2195 SDValue Arg;
Owen Andersonac9de032009-08-10 22:56:29 +00002196 EVT VT = Op.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00002197 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002198
2199 ConstVec = Op.getOperand(0);
2200 Arg = Op.getOperand(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00002201 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2202 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel8efdca42007-12-04 22:23:35 +00002203 ConstVec = ConstVec.getOperand(0);
2204 } else {
2205 ConstVec = Op.getOperand(1);
2206 Arg = Op.getOperand(0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002207 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +00002208 ConstVec = ConstVec.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00002209 }
2210 }
2211 }
2212
Gabor Greif1c80d112008-08-28 21:40:38 +00002213 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel0d5eae02009-03-17 01:15:45 +00002214 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2215 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel8efdca42007-12-04 22:23:35 +00002216
Scott Michel0d5eae02009-03-17 01:15:45 +00002217 APInt APSplatBits, APSplatUndef;
2218 unsigned SplatBitSize;
2219 bool HasAnyUndefs;
2220 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2221
2222 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2223 HasAnyUndefs, minSplatBits)
2224 && minSplatBits <= SplatBitSize) {
2225 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002226 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel8efdca42007-12-04 22:23:35 +00002227
Scott Michel0d5eae02009-03-17 01:15:45 +00002228 SmallVector<SDValue, 16> tcVec;
2229 tcVec.assign(16, tc);
Dale Johannesen913ba762009-02-06 01:31:28 +00002230 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel0d5eae02009-03-17 01:15:45 +00002231 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00002232 }
2233 }
Scott Michelc899a122009-01-26 22:33:37 +00002234
Nate Begeman7569e762008-07-29 19:07:27 +00002235 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2236 // lowered. Return the operation, rather than a null SDValue.
2237 return Op;
Scott Michel8efdca42007-12-04 22:23:35 +00002238}
2239
Scott Michel8efdca42007-12-04 22:23:35 +00002240//! Custom lowering for CTPOP (count population)
2241/*!
2242 Custom lowering code that counts the number ones in the input
2243 operand. SPU has such an instruction, but it counts the number of
2244 ones per byte, which then have to be accumulated.
2245*/
Dan Gohman8181bd12008-07-27 21:46:04 +00002246static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00002247 EVT VT = Op.getValueType();
Owen Anderson77f4eb52009-08-12 00:36:31 +00002248 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2249 VT, (128 / VT.getSizeInBits()));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002250 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002251
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002252 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00002253 default:
2254 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002255 case MVT::i8: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002256 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002257 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002258
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002259 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2260 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002261
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002262 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel8efdca42007-12-04 22:23:35 +00002263 }
2264
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002265 case MVT::i16: {
Scott Michel8efdca42007-12-04 22:23:35 +00002266 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002267 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002268
Chris Lattner1b989192007-12-31 04:13:23 +00002269 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002270
Dan Gohman8181bd12008-07-27 21:46:04 +00002271 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002272 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2273 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2274 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002275
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002276 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2277 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002278
2279 // CNTB_result becomes the chain to which all of the virtual registers
2280 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002281 SDValue CNTB_result =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002282 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002283
Dan Gohman8181bd12008-07-27 21:46:04 +00002284 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002285 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002286
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002287 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel8efdca42007-12-04 22:23:35 +00002288
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002289 return DAG.getNode(ISD::AND, dl, MVT::i16,
2290 DAG.getNode(ISD::ADD, dl, MVT::i16,
2291 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel5a6f17b2008-01-30 02:55:46 +00002292 Tmp1, Shift1),
2293 Tmp1),
2294 Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002295 }
2296
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002297 case MVT::i32: {
Scott Michel8efdca42007-12-04 22:23:35 +00002298 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002299 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002300
Chris Lattner1b989192007-12-31 04:13:23 +00002301 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2302 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002303
Dan Gohman8181bd12008-07-27 21:46:04 +00002304 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002305 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2306 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2307 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2308 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002309
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002310 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2311 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002312
2313 // CNTB_result becomes the chain to which all of the virtual registers
2314 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002315 SDValue CNTB_result =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002316 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002317
Dan Gohman8181bd12008-07-27 21:46:04 +00002318 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002319 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002320
Dan Gohman8181bd12008-07-27 21:46:04 +00002321 SDValue Comp1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002322 DAG.getNode(ISD::SRL, dl, MVT::i32,
2323 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002324 Shift1);
Scott Michel8efdca42007-12-04 22:23:35 +00002325
Dan Gohman8181bd12008-07-27 21:46:04 +00002326 SDValue Sum1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002327 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2328 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002329
Dan Gohman8181bd12008-07-27 21:46:04 +00002330 SDValue Sum1_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002331 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel8efdca42007-12-04 22:23:35 +00002332
Dan Gohman8181bd12008-07-27 21:46:04 +00002333 SDValue Comp2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002334 DAG.getNode(ISD::SRL, dl, MVT::i32,
2335 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel5a6f17b2008-01-30 02:55:46 +00002336 Shift2);
Dan Gohman8181bd12008-07-27 21:46:04 +00002337 SDValue Sum2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002338 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2339 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002340
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002341 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002342 }
2343
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002344 case MVT::i64:
Scott Michel8efdca42007-12-04 22:23:35 +00002345 break;
2346 }
2347
Dan Gohman8181bd12008-07-27 21:46:04 +00002348 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002349}
2350
pingbak2f387e82009-01-26 03:31:40 +00002351//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Michel8c67fa42009-01-21 04:58:48 +00002352/*!
pingbak2f387e82009-01-26 03:31:40 +00002353 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2354 All conversions to i64 are expanded to a libcall.
Scott Michel8c67fa42009-01-21 04:58:48 +00002355 */
pingbak2f387e82009-01-26 03:31:40 +00002356static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2357 SPUTargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002358 EVT OpVT = Op.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002359 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002360 EVT Op0VT = Op0.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002361
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002362 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2363 || OpVT == MVT::i64) {
pingbak2f387e82009-01-26 03:31:40 +00002364 // Convert f32 / f64 to i32 / i64 via libcall.
2365 RTLIB::Libcall LC =
2366 (Op.getOpcode() == ISD::FP_TO_SINT)
2367 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2368 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2369 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2370 SDValue Dummy;
2371 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2372 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002373
Eli Friedman9d77ac32009-05-27 00:47:34 +00002374 return Op;
pingbak2f387e82009-01-26 03:31:40 +00002375}
Scott Michel8c67fa42009-01-21 04:58:48 +00002376
pingbak2f387e82009-01-26 03:31:40 +00002377//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2378/*!
2379 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2380 All conversions from i64 are expanded to a libcall.
2381 */
2382static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2383 SPUTargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002384 EVT OpVT = Op.getValueType();
pingbak2f387e82009-01-26 03:31:40 +00002385 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002386 EVT Op0VT = Op0.getValueType();
pingbak2f387e82009-01-26 03:31:40 +00002387
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002388 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2389 || Op0VT == MVT::i64) {
pingbak2f387e82009-01-26 03:31:40 +00002390 // Convert i32, i64 to f64 via libcall:
2391 RTLIB::Libcall LC =
2392 (Op.getOpcode() == ISD::SINT_TO_FP)
2393 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2394 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2395 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2396 SDValue Dummy;
2397 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2398 }
2399
Eli Friedman9d77ac32009-05-27 00:47:34 +00002400 return Op;
Scott Michel8c67fa42009-01-21 04:58:48 +00002401}
2402
2403//! Lower ISD::SETCC
2404/*!
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002405 This handles MVT::f64 (double floating point) condition lowering
Scott Michel8c67fa42009-01-21 04:58:48 +00002406 */
Scott Michel8c67fa42009-01-21 04:58:48 +00002407static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2408 const TargetLowering &TLI) {
pingbak2f387e82009-01-26 03:31:40 +00002409 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002410 DebugLoc dl = Op.getDebugLoc();
pingbak2f387e82009-01-26 03:31:40 +00002411 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2412
Scott Michel8c67fa42009-01-21 04:58:48 +00002413 SDValue lhs = Op.getOperand(0);
2414 SDValue rhs = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002415 EVT lhsVT = lhs.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002416 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Michel8c67fa42009-01-21 04:58:48 +00002417
Owen Andersonac9de032009-08-10 22:56:29 +00002418 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
pingbak2f387e82009-01-26 03:31:40 +00002419 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002420 EVT IntVT(MVT::i64);
pingbak2f387e82009-01-26 03:31:40 +00002421
2422 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2423 // selected to a NOP:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002424 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
pingbak2f387e82009-01-26 03:31:40 +00002425 SDValue lhsHi32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002426 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002427 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002428 i64lhs, DAG.getConstant(32, MVT::i32)));
pingbak2f387e82009-01-26 03:31:40 +00002429 SDValue lhsHi32abs =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002430 DAG.getNode(ISD::AND, dl, MVT::i32,
2431 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
pingbak2f387e82009-01-26 03:31:40 +00002432 SDValue lhsLo32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002433 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002434
2435 // SETO and SETUO only use the lhs operand:
2436 if (CC->get() == ISD::SETO) {
2437 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2438 // SETUO
2439 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesen85fc0932009-02-04 01:48:28 +00002440 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2441 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002442 lhs, DAG.getConstantFP(0.0, lhsVT),
2443 ISD::SETUO),
2444 DAG.getConstant(ccResultAllOnes, ccResultVT));
2445 } else if (CC->get() == ISD::SETUO) {
2446 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesen85fc0932009-02-04 01:48:28 +00002447 return DAG.getNode(ISD::AND, dl, ccResultVT,
2448 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002449 lhsHi32abs,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002450 DAG.getConstant(0x7ff00000, MVT::i32),
pingbak2f387e82009-01-26 03:31:40 +00002451 ISD::SETGE),
Dale Johannesen85fc0932009-02-04 01:48:28 +00002452 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002453 lhsLo32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002454 DAG.getConstant(0, MVT::i32),
pingbak2f387e82009-01-26 03:31:40 +00002455 ISD::SETGT));
2456 }
2457
Dale Johannesen24dd9a52009-02-07 00:55:49 +00002458 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
pingbak2f387e82009-01-26 03:31:40 +00002459 SDValue rhsHi32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002460 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002461 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002462 i64rhs, DAG.getConstant(32, MVT::i32)));
pingbak2f387e82009-01-26 03:31:40 +00002463
2464 // If a value is negative, subtract from the sign magnitude constant:
2465 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2466
2467 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002468 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002469 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002470 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002471 SDValue lhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002472 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002473 lhsSelectMask, lhsSignMag2TC, i64lhs);
2474
Dale Johannesen85fc0932009-02-04 01:48:28 +00002475 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002476 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002477 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
pingbak2f387e82009-01-26 03:31:40 +00002478 SDValue rhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002479 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002480 rhsSelectMask, rhsSignMag2TC, i64rhs);
2481
2482 unsigned compareOp;
2483
Scott Michel8c67fa42009-01-21 04:58:48 +00002484 switch (CC->get()) {
2485 case ISD::SETOEQ:
Scott Michel8c67fa42009-01-21 04:58:48 +00002486 case ISD::SETUEQ:
pingbak2f387e82009-01-26 03:31:40 +00002487 compareOp = ISD::SETEQ; break;
2488 case ISD::SETOGT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002489 case ISD::SETUGT:
pingbak2f387e82009-01-26 03:31:40 +00002490 compareOp = ISD::SETGT; break;
2491 case ISD::SETOGE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002492 case ISD::SETUGE:
pingbak2f387e82009-01-26 03:31:40 +00002493 compareOp = ISD::SETGE; break;
2494 case ISD::SETOLT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002495 case ISD::SETULT:
pingbak2f387e82009-01-26 03:31:40 +00002496 compareOp = ISD::SETLT; break;
2497 case ISD::SETOLE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002498 case ISD::SETULE:
pingbak2f387e82009-01-26 03:31:40 +00002499 compareOp = ISD::SETLE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002500 case ISD::SETUNE:
pingbak2f387e82009-01-26 03:31:40 +00002501 case ISD::SETONE:
2502 compareOp = ISD::SETNE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002503 default:
Chris Lattner8316f2d2010-04-07 22:58:41 +00002504 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Michel8c67fa42009-01-21 04:58:48 +00002505 }
2506
pingbak2f387e82009-01-26 03:31:40 +00002507 SDValue result =
Scott Michel34712c32009-03-16 18:47:25 +00002508 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002509 (ISD::CondCode) compareOp);
pingbak2f387e82009-01-26 03:31:40 +00002510
2511 if ((CC->get() & 0x8) == 0) {
2512 // Ordered comparison:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002513 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002514 lhs, DAG.getConstantFP(0.0, MVT::f64),
pingbak2f387e82009-01-26 03:31:40 +00002515 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002516 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002517 rhs, DAG.getConstantFP(0.0, MVT::f64),
pingbak2f387e82009-01-26 03:31:40 +00002518 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002519 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
pingbak2f387e82009-01-26 03:31:40 +00002520
Dale Johannesen85fc0932009-02-04 01:48:28 +00002521 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
pingbak2f387e82009-01-26 03:31:40 +00002522 }
2523
2524 return result;
Scott Michel8c67fa42009-01-21 04:58:48 +00002525}
2526
Scott Michel56a125e2008-11-22 23:50:42 +00002527//! Lower ISD::SELECT_CC
2528/*!
2529 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2530 SELB instruction.
2531
2532 \note Need to revisit this in the future: if the code path through the true
2533 and false value computations is longer than the latency of a branch (6
2534 cycles), then it would be more advantageous to branch and insert a new basic
2535 block and branch on the condition. However, this code does not make that
2536 assumption, given the simplisitc uses so far.
2537 */
2538
Scott Michel06eabde2008-12-27 04:51:36 +00002539static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2540 const TargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002541 EVT VT = Op.getValueType();
Scott Michel56a125e2008-11-22 23:50:42 +00002542 SDValue lhs = Op.getOperand(0);
2543 SDValue rhs = Op.getOperand(1);
2544 SDValue trueval = Op.getOperand(2);
2545 SDValue falseval = Op.getOperand(3);
2546 SDValue condition = Op.getOperand(4);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002547 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00002548
Scott Michel06eabde2008-12-27 04:51:36 +00002549 // NOTE: SELB's arguments: $rA, $rB, $mask
2550 //
2551 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2552 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2553 // condition was true and 0s where the condition was false. Hence, the
2554 // arguments to SELB get reversed.
2555
Scott Michel56a125e2008-11-22 23:50:42 +00002556 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2557 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2558 // with another "cannot select select_cc" assert:
2559
Dale Johannesen175fdef2009-02-06 21:50:26 +00002560 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands4a361272009-01-01 15:52:00 +00002561 TLI.getSetCCResultType(Op.getValueType()),
Scott Michel06eabde2008-12-27 04:51:36 +00002562 lhs, rhs, condition);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002563 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel56a125e2008-11-22 23:50:42 +00002564}
2565
Scott Michelec8c82e2008-12-02 19:53:53 +00002566//! Custom lower ISD::TRUNCATE
2567static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2568{
Scott Michel34712c32009-03-16 18:47:25 +00002569 // Type to truncate to
Owen Andersonac9de032009-08-10 22:56:29 +00002570 EVT VT = Op.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002571 MVT simpleVT = VT.getSimpleVT();
Owen Anderson77f4eb52009-08-12 00:36:31 +00002572 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2573 VT, (128 / VT.getSizeInBits()));
Dale Johannesen175fdef2009-02-06 21:50:26 +00002574 DebugLoc dl = Op.getDebugLoc();
Scott Michelec8c82e2008-12-02 19:53:53 +00002575
Scott Michel34712c32009-03-16 18:47:25 +00002576 // Type to truncate from
Scott Michelec8c82e2008-12-02 19:53:53 +00002577 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002578 EVT Op0VT = Op0.getValueType();
Scott Michelec8c82e2008-12-02 19:53:53 +00002579
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002580 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michelc5a29fe2009-01-03 00:27:53 +00002581 // Create shuffle mask, least significant doubleword of quadword
Scott Michel06eabde2008-12-27 04:51:36 +00002582 unsigned maskHigh = 0x08090a0b;
2583 unsigned maskLow = 0x0c0d0e0f;
2584 // Use a shuffle to perform the truncation
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002585 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2586 DAG.getConstant(maskHigh, MVT::i32),
2587 DAG.getConstant(maskLow, MVT::i32),
2588 DAG.getConstant(maskHigh, MVT::i32),
2589 DAG.getConstant(maskLow, MVT::i32));
Scott Michel06eabde2008-12-27 04:51:36 +00002590
Scott Michel34712c32009-03-16 18:47:25 +00002591 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2592 Op0, Op0, shufMask);
Scott Michel06eabde2008-12-27 04:51:36 +00002593
Scott Michel34712c32009-03-16 18:47:25 +00002594 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelec8c82e2008-12-02 19:53:53 +00002595 }
2596
Scott Michel06eabde2008-12-27 04:51:36 +00002597 return SDValue(); // Leave the truncate unmolested
Scott Michelec8c82e2008-12-02 19:53:53 +00002598}
2599
Scott Michel58d95372009-08-25 22:37:34 +00002600/*!
2601 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2602 * algorithm is to duplicate the sign bit using rotmai to generate at
2603 * least one byte full of sign bits. Then propagate the "sign-byte" into
2604 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2605 *
2606 * @param Op The sext operand
2607 * @param DAG The current DAG
2608 * @return The SDValue with the entire instruction sequence
2609 */
Scott Michel36173e22009-08-24 22:28:53 +00002610static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2611{
Scott Michel36173e22009-08-24 22:28:53 +00002612 DebugLoc dl = Op.getDebugLoc();
2613
Scott Michel58d95372009-08-25 22:37:34 +00002614 // Type to extend to
2615 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel58d95372009-08-25 22:37:34 +00002616
Scott Michel36173e22009-08-24 22:28:53 +00002617 // Type to extend from
2618 SDValue Op0 = Op.getOperand(0);
Scott Michel58d95372009-08-25 22:37:34 +00002619 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michel36173e22009-08-24 22:28:53 +00002620
Scott Michel58d95372009-08-25 22:37:34 +00002621 // The type to extend to needs to be a i128 and
2622 // the type to extend from needs to be i64 or i32.
2623 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michel36173e22009-08-24 22:28:53 +00002624 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2625
2626 // Create shuffle mask
Scott Michel58d95372009-08-25 22:37:34 +00002627 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2628 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2629 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michel36173e22009-08-24 22:28:53 +00002630 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2631 DAG.getConstant(mask1, MVT::i32),
2632 DAG.getConstant(mask1, MVT::i32),
2633 DAG.getConstant(mask2, MVT::i32),
2634 DAG.getConstant(mask3, MVT::i32));
2635
Scott Michel58d95372009-08-25 22:37:34 +00002636 // Word wise arithmetic right shift to generate at least one byte
2637 // that contains sign bits.
2638 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michel36173e22009-08-24 22:28:53 +00002639 SDValue sraVal = DAG.getNode(ISD::SRA,
2640 dl,
Scott Michel58d95372009-08-25 22:37:34 +00002641 mvt,
2642 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michel36173e22009-08-24 22:28:53 +00002643 DAG.getConstant(31, MVT::i32));
2644
Scott Michel58d95372009-08-25 22:37:34 +00002645 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2646 // and the input value into the lower 64 bits.
2647 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2648 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michel36173e22009-08-24 22:28:53 +00002649
2650 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2651}
2652
Scott Michel56a125e2008-11-22 23:50:42 +00002653//! Custom (target-specific) lowering entry point
2654/*!
2655 This is where LLVM's DAG selection process calls to do target-specific
2656 lowering of nodes.
2657 */
Dan Gohman8181bd12008-07-27 21:46:04 +00002658SDValue
2659SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
Scott Michel8efdca42007-12-04 22:23:35 +00002660{
Scott Michel97872d32008-02-23 18:41:37 +00002661 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00002662 EVT VT = Op.getValueType();
Scott Michel97872d32008-02-23 18:41:37 +00002663
2664 switch (Opc) {
Scott Michel8efdca42007-12-04 22:23:35 +00002665 default: {
Edwin Török4d9756a2009-07-08 20:53:28 +00002666#ifndef NDEBUG
Chris Lattner36eef822009-08-23 07:05:07 +00002667 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2668 errs() << "Op.getOpcode() = " << Opc << "\n";
2669 errs() << "*Op.getNode():\n";
Gabor Greif1c80d112008-08-28 21:40:38 +00002670 Op.getNode()->dump();
Edwin Török4d9756a2009-07-08 20:53:28 +00002671#endif
Edwin Törökbd448e32009-07-14 16:55:14 +00002672 llvm_unreachable(0);
Scott Michel8efdca42007-12-04 22:23:35 +00002673 }
2674 case ISD::LOAD:
Scott Michelec8c82e2008-12-02 19:53:53 +00002675 case ISD::EXTLOAD:
Scott Michel8efdca42007-12-04 22:23:35 +00002676 case ISD::SEXTLOAD:
2677 case ISD::ZEXTLOAD:
2678 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2679 case ISD::STORE:
2680 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2681 case ISD::ConstantPool:
2682 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2683 case ISD::GlobalAddress:
2684 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2685 case ISD::JumpTable:
2686 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel8efdca42007-12-04 22:23:35 +00002687 case ISD::ConstantFP:
2688 return LowerConstantFP(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002689
Scott Michel4d07fb72008-12-30 23:28:25 +00002690 // i8, i64 math ops:
Scott Michel67224b22008-06-02 22:18:03 +00002691 case ISD::ADD:
Scott Michel8efdca42007-12-04 22:23:35 +00002692 case ISD::SUB:
2693 case ISD::ROTR:
2694 case ISD::ROTL:
2695 case ISD::SRL:
2696 case ISD::SHL:
Scott Michel67224b22008-06-02 22:18:03 +00002697 case ISD::SRA: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002698 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002699 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel97872d32008-02-23 18:41:37 +00002700 break;
Scott Michel67224b22008-06-02 22:18:03 +00002701 }
Scott Michel8efdca42007-12-04 22:23:35 +00002702
pingbak2f387e82009-01-26 03:31:40 +00002703 case ISD::FP_TO_SINT:
2704 case ISD::FP_TO_UINT:
2705 return LowerFP_TO_INT(Op, DAG, *this);
2706
2707 case ISD::SINT_TO_FP:
2708 case ISD::UINT_TO_FP:
2709 return LowerINT_TO_FP(Op, DAG, *this);
Scott Michel8c67fa42009-01-21 04:58:48 +00002710
Scott Michel8efdca42007-12-04 22:23:35 +00002711 // Vector-related lowering.
2712 case ISD::BUILD_VECTOR:
pingbak2f387e82009-01-26 03:31:40 +00002713 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002714 case ISD::SCALAR_TO_VECTOR:
2715 return LowerSCALAR_TO_VECTOR(Op, DAG);
2716 case ISD::VECTOR_SHUFFLE:
2717 return LowerVECTOR_SHUFFLE(Op, DAG);
2718 case ISD::EXTRACT_VECTOR_ELT:
2719 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2720 case ISD::INSERT_VECTOR_ELT:
2721 return LowerINSERT_VECTOR_ELT(Op, DAG);
2722
2723 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2724 case ISD::AND:
2725 case ISD::OR:
2726 case ISD::XOR:
2727 return LowerByteImmed(Op, DAG);
2728
2729 // Vector and i8 multiply:
2730 case ISD::MUL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002731 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002732 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel8efdca42007-12-04 22:23:35 +00002733
Scott Michel8efdca42007-12-04 22:23:35 +00002734 case ISD::CTPOP:
2735 return LowerCTPOP(Op, DAG);
Scott Michel56a125e2008-11-22 23:50:42 +00002736
2737 case ISD::SELECT_CC:
Scott Michel06eabde2008-12-27 04:51:36 +00002738 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelec8c82e2008-12-02 19:53:53 +00002739
Scott Michel8c67fa42009-01-21 04:58:48 +00002740 case ISD::SETCC:
2741 return LowerSETCC(Op, DAG, *this);
2742
Scott Michelec8c82e2008-12-02 19:53:53 +00002743 case ISD::TRUNCATE:
2744 return LowerTRUNCATE(Op, DAG);
Scott Michel36173e22009-08-24 22:28:53 +00002745
2746 case ISD::SIGN_EXTEND:
2747 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002748 }
2749
Dan Gohman8181bd12008-07-27 21:46:04 +00002750 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002751}
2752
Duncan Sands7d9834b2008-12-01 11:39:25 +00002753void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2754 SmallVectorImpl<SDValue>&Results,
2755 SelectionDAG &DAG)
Scott Michel6e2d68b2008-11-10 23:43:06 +00002756{
2757#if 0
2758 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00002759 EVT OpVT = N->getValueType(0);
Scott Michel6e2d68b2008-11-10 23:43:06 +00002760
2761 switch (Opc) {
2762 default: {
Chris Lattner36eef822009-08-23 07:05:07 +00002763 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2764 errs() << "Op.getOpcode() = " << Opc << "\n";
2765 errs() << "*Op.getNode():\n";
Scott Michel6e2d68b2008-11-10 23:43:06 +00002766 N->dump();
2767 abort();
2768 /*NOTREACHED*/
2769 }
2770 }
2771#endif
2772
2773 /* Otherwise, return unchanged */
Scott Michel6e2d68b2008-11-10 23:43:06 +00002774}
2775
Scott Michel8efdca42007-12-04 22:23:35 +00002776//===----------------------------------------------------------------------===//
Scott Michel8efdca42007-12-04 22:23:35 +00002777// Target Optimization Hooks
2778//===----------------------------------------------------------------------===//
2779
Dan Gohman8181bd12008-07-27 21:46:04 +00002780SDValue
Scott Michel8efdca42007-12-04 22:23:35 +00002781SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2782{
2783#if 0
2784 TargetMachine &TM = getTargetMachine();
Scott Michelf9f42e62008-01-29 02:16:57 +00002785#endif
2786 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel8efdca42007-12-04 22:23:35 +00002787 SelectionDAG &DAG = DCI.DAG;
Scott Michel0718cd82008-12-01 17:56:02 +00002788 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersonac9de032009-08-10 22:56:29 +00002789 EVT NodeVT = N->getValueType(0); // The node's value type
2790 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel0718cd82008-12-01 17:56:02 +00002791 SDValue Result; // Initially, empty result
Dale Johannesen175fdef2009-02-06 21:50:26 +00002792 DebugLoc dl = N->getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002793
2794 switch (N->getOpcode()) {
2795 default: break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002796 case ISD::ADD: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002797 SDValue Op1 = N->getOperand(1);
Scott Michelf9f42e62008-01-29 02:16:57 +00002798
Scott Michel06eabde2008-12-27 04:51:36 +00002799 if (Op0.getOpcode() == SPUISD::IndirectAddr
2800 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2801 // Normalize the operands to reduce repeated code
2802 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michelae5cbf52008-12-29 03:23:36 +00002803
Scott Michel06eabde2008-12-27 04:51:36 +00002804 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2805 IndirectArg = Op1;
2806 AddArg = Op0;
2807 }
2808
2809 if (isa<ConstantSDNode>(AddArg)) {
2810 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2811 SDValue IndOp1 = IndirectArg.getOperand(1);
2812
2813 if (CN0->isNullValue()) {
2814 // (add (SPUindirect <arg>, <arg>), 0) ->
2815 // (SPUindirect <arg>, <arg>)
Scott Michelf9f42e62008-01-29 02:16:57 +00002816
Scott Michel8c2746e2008-12-04 17:16:59 +00002817#if !defined(NDEBUG)
Scott Michel06eabde2008-12-27 04:51:36 +00002818 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002819 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002820 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2821 << "With: (SPUindirect <arg>, <arg>)\n";
2822 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002823#endif
2824
Scott Michel06eabde2008-12-27 04:51:36 +00002825 return IndirectArg;
2826 } else if (isa<ConstantSDNode>(IndOp1)) {
2827 // (add (SPUindirect <arg>, <const>), <const>) ->
2828 // (SPUindirect <arg>, <const + const>)
2829 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2830 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2831 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michelf9f42e62008-01-29 02:16:57 +00002832
Scott Michel06eabde2008-12-27 04:51:36 +00002833#if !defined(NDEBUG)
2834 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002835 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002836 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2837 << "), " << CN0->getSExtValue() << ")\n"
2838 << "With: (SPUindirect <arg>, "
2839 << combinedConst << ")\n";
2840 }
2841#endif
Scott Michelf9f42e62008-01-29 02:16:57 +00002842
Dale Johannesen175fdef2009-02-06 21:50:26 +00002843 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002844 IndirectArg, combinedValue);
2845 }
Scott Michelf9f42e62008-01-29 02:16:57 +00002846 }
2847 }
Scott Michel97872d32008-02-23 18:41:37 +00002848 break;
2849 }
2850 case ISD::SIGN_EXTEND:
2851 case ISD::ZERO_EXTEND:
2852 case ISD::ANY_EXTEND: {
Scott Michel0718cd82008-12-01 17:56:02 +00002853 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michel97872d32008-02-23 18:41:37 +00002854 // (any_extend (SPUextract_elt0 <arg>)) ->
2855 // (SPUextract_elt0 <arg>)
2856 // Types must match, however...
Scott Michel8c2746e2008-12-04 17:16:59 +00002857#if !defined(NDEBUG)
2858 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002859 errs() << "\nReplace: ";
Scott Michel6ccefab2008-12-04 03:02:42 +00002860 N->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +00002861 errs() << "\nWith: ";
Scott Michel6ccefab2008-12-04 03:02:42 +00002862 Op0.getNode()->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +00002863 errs() << "\n";
Scott Michel8c2746e2008-12-04 17:16:59 +00002864 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002865#endif
Scott Michel97872d32008-02-23 18:41:37 +00002866
2867 return Op0;
2868 }
2869 break;
2870 }
2871 case SPUISD::IndirectAddr: {
2872 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Michel8c67fa42009-01-21 04:58:48 +00002873 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2874 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michel97872d32008-02-23 18:41:37 +00002875 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2876 // (SPUaform <addr>, 0)
2877
Chris Lattner36eef822009-08-23 07:05:07 +00002878 DEBUG(errs() << "Replace: ");
Scott Michel97872d32008-02-23 18:41:37 +00002879 DEBUG(N->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002880 DEBUG(errs() << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002881 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002882 DEBUG(errs() << "\n");
Scott Michel97872d32008-02-23 18:41:37 +00002883
2884 return Op0;
2885 }
Scott Michel06eabde2008-12-27 04:51:36 +00002886 } else if (Op0.getOpcode() == ISD::ADD) {
2887 SDValue Op1 = N->getOperand(1);
2888 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2889 // (SPUindirect (add <arg>, <arg>), 0) ->
2890 // (SPUindirect <arg>, <arg>)
2891 if (CN1->isNullValue()) {
2892
2893#if !defined(NDEBUG)
2894 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002895 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002896 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2897 << "With: (SPUindirect <arg>, <arg>)\n";
2898 }
2899#endif
2900
Dale Johannesen175fdef2009-02-06 21:50:26 +00002901 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002902 Op0.getOperand(0), Op0.getOperand(1));
2903 }
2904 }
Scott Michel97872d32008-02-23 18:41:37 +00002905 }
2906 break;
2907 }
2908 case SPUISD::SHLQUAD_L_BITS:
2909 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel06eabde2008-12-27 04:51:36 +00002910 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002911 SDValue Op1 = N->getOperand(1);
Scott Michel97872d32008-02-23 18:41:37 +00002912
Scott Michel06eabde2008-12-27 04:51:36 +00002913 // Kill degenerate vector shifts:
2914 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2915 if (CN->isNullValue()) {
Scott Michel97872d32008-02-23 18:41:37 +00002916 Result = Op0;
2917 }
2918 }
2919 break;
2920 }
Scott Michel06eabde2008-12-27 04:51:36 +00002921 case SPUISD::PREFSLOT2VEC: {
Scott Michel97872d32008-02-23 18:41:37 +00002922 switch (Op0.getOpcode()) {
2923 default:
2924 break;
2925 case ISD::ANY_EXTEND:
2926 case ISD::ZERO_EXTEND:
2927 case ISD::SIGN_EXTEND: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002928 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michel97872d32008-02-23 18:41:37 +00002929 // <arg>
Scott Michelae5cbf52008-12-29 03:23:36 +00002930 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman8181bd12008-07-27 21:46:04 +00002931 SDValue Op00 = Op0.getOperand(0);
Scott Michelc630c412008-11-24 17:11:17 +00002932 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002933 SDValue Op000 = Op00.getOperand(0);
Scott Michel0718cd82008-12-01 17:56:02 +00002934 if (Op000.getValueType() == NodeVT) {
Scott Michel97872d32008-02-23 18:41:37 +00002935 Result = Op000;
2936 }
2937 }
2938 break;
2939 }
Scott Michelc630c412008-11-24 17:11:17 +00002940 case SPUISD::VEC2PREFSLOT: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002941 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michel97872d32008-02-23 18:41:37 +00002942 // <arg>
2943 Result = Op0.getOperand(0);
2944 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00002945 }
Scott Michel97872d32008-02-23 18:41:37 +00002946 }
2947 break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002948 }
2949 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002950
Scott Michel394e26d2008-01-17 20:38:41 +00002951 // Otherwise, return unchanged.
Scott Michel0718cd82008-12-01 17:56:02 +00002952#ifndef NDEBUG
Gabor Greif1c80d112008-08-28 21:40:38 +00002953 if (Result.getNode()) {
Chris Lattner36eef822009-08-23 07:05:07 +00002954 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michel97872d32008-02-23 18:41:37 +00002955 DEBUG(N->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002956 DEBUG(errs() << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002957 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002958 DEBUG(errs() << "\n");
Scott Michel97872d32008-02-23 18:41:37 +00002959 }
2960#endif
2961
2962 return Result;
Scott Michel8efdca42007-12-04 22:23:35 +00002963}
2964
2965//===----------------------------------------------------------------------===//
2966// Inline Assembly Support
2967//===----------------------------------------------------------------------===//
2968
2969/// getConstraintType - Given a constraint letter, return the type of
2970/// constraint it is for this target.
Scott Michel4ec722e2008-07-16 17:17:29 +00002971SPUTargetLowering::ConstraintType
Scott Michel8efdca42007-12-04 22:23:35 +00002972SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2973 if (ConstraintLetter.size() == 1) {
2974 switch (ConstraintLetter[0]) {
2975 default: break;
2976 case 'b':
2977 case 'r':
2978 case 'f':
2979 case 'v':
2980 case 'y':
2981 return C_RegisterClass;
Scott Michel4ec722e2008-07-16 17:17:29 +00002982 }
Scott Michel8efdca42007-12-04 22:23:35 +00002983 }
2984 return TargetLowering::getConstraintType(ConstraintLetter);
2985}
2986
Scott Michel4ec722e2008-07-16 17:17:29 +00002987std::pair<unsigned, const TargetRegisterClass*>
Scott Michel8efdca42007-12-04 22:23:35 +00002988SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00002989 EVT VT) const
Scott Michel8efdca42007-12-04 22:23:35 +00002990{
2991 if (Constraint.size() == 1) {
2992 // GCC RS6000 Constraint Letters
2993 switch (Constraint[0]) {
2994 case 'b': // R1-R31
2995 case 'r': // R0-R31
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002996 if (VT == MVT::i64)
Scott Michel8efdca42007-12-04 22:23:35 +00002997 return std::make_pair(0U, SPU::R64CRegisterClass);
2998 return std::make_pair(0U, SPU::R32CRegisterClass);
2999 case 'f':
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003000 if (VT == MVT::f32)
Scott Michel8efdca42007-12-04 22:23:35 +00003001 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003002 else if (VT == MVT::f64)
Scott Michel8efdca42007-12-04 22:23:35 +00003003 return std::make_pair(0U, SPU::R64FPRegisterClass);
3004 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00003005 case 'v':
Scott Michel8efdca42007-12-04 22:23:35 +00003006 return std::make_pair(0U, SPU::GPRCRegisterClass);
3007 }
3008 }
Scott Michel4ec722e2008-07-16 17:17:29 +00003009
Scott Michel8efdca42007-12-04 22:23:35 +00003010 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3011}
3012
Scott Michel97872d32008-02-23 18:41:37 +00003013//! Compute used/known bits for a SPU operand
Scott Michel8efdca42007-12-04 22:23:35 +00003014void
Dan Gohman8181bd12008-07-27 21:46:04 +00003015SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00003016 const APInt &Mask,
Scott Michel4ec722e2008-07-16 17:17:29 +00003017 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +00003018 APInt &KnownOne,
Scott Michel5a6f17b2008-01-30 02:55:46 +00003019 const SelectionDAG &DAG,
3020 unsigned Depth ) const {
Scott Michelbc5fbc12008-04-30 00:30:08 +00003021#if 0
Dan Gohmand06cad62009-04-01 18:45:54 +00003022 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michel97872d32008-02-23 18:41:37 +00003023
3024 switch (Op.getOpcode()) {
3025 default:
3026 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3027 break;
Scott Michel97872d32008-02-23 18:41:37 +00003028 case CALL:
3029 case SHUFB:
Scott Michel56a125e2008-11-22 23:50:42 +00003030 case SHUFFLE_MASK:
Scott Michel97872d32008-02-23 18:41:37 +00003031 case CNTB:
Scott Michel8c67fa42009-01-21 04:58:48 +00003032 case SPUISD::PREFSLOT2VEC:
Scott Michel97872d32008-02-23 18:41:37 +00003033 case SPUISD::LDRESULT:
Scott Michel8c67fa42009-01-21 04:58:48 +00003034 case SPUISD::VEC2PREFSLOT:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003035 case SPUISD::SHLQUAD_L_BITS:
3036 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003037 case SPUISD::VEC_ROTL:
3038 case SPUISD::VEC_ROTR:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003039 case SPUISD::ROTBYTES_LEFT:
Scott Michel67224b22008-06-02 22:18:03 +00003040 case SPUISD::SELECT_MASK:
3041 case SPUISD::SELB:
Scott Michel97872d32008-02-23 18:41:37 +00003042 }
Scott Michel8c67fa42009-01-21 04:58:48 +00003043#endif
Scott Michel8efdca42007-12-04 22:23:35 +00003044}
Scott Michel4d07fb72008-12-30 23:28:25 +00003045
Scott Michel06eabde2008-12-27 04:51:36 +00003046unsigned
3047SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3048 unsigned Depth) const {
3049 switch (Op.getOpcode()) {
3050 default:
3051 return 1;
Scott Michel8efdca42007-12-04 22:23:35 +00003052
Scott Michel06eabde2008-12-27 04:51:36 +00003053 case ISD::SETCC: {
Owen Andersonac9de032009-08-10 22:56:29 +00003054 EVT VT = Op.getValueType();
Scott Michel06eabde2008-12-27 04:51:36 +00003055
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003056 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3057 VT = MVT::i32;
Scott Michel06eabde2008-12-27 04:51:36 +00003058 }
3059 return VT.getSizeInBits();
3060 }
3061 }
3062}
Scott Michelae5cbf52008-12-29 03:23:36 +00003063
Scott Michelbc5fbc12008-04-30 00:30:08 +00003064// LowerAsmOperandForConstraint
3065void
Dan Gohman8181bd12008-07-27 21:46:04 +00003066SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michelbc5fbc12008-04-30 00:30:08 +00003067 char ConstraintLetter,
Evan Cheng7f250d62008-09-24 00:05:32 +00003068 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00003069 std::vector<SDValue> &Ops,
Scott Michelbc5fbc12008-04-30 00:30:08 +00003070 SelectionDAG &DAG) const {
3071 // Default, for the time being, to the base class handler
Evan Cheng7f250d62008-09-24 00:05:32 +00003072 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
3073 Ops, DAG);
Scott Michelbc5fbc12008-04-30 00:30:08 +00003074}
3075
Scott Michel8efdca42007-12-04 22:23:35 +00003076/// isLegalAddressImmediate - Return true if the integer value can be used
3077/// as the offset of the target addressing mode.
Gabor Greife9f7f582008-08-31 15:37:04 +00003078bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3079 const Type *Ty) const {
Scott Michel8efdca42007-12-04 22:23:35 +00003080 // SPU's addresses are 256K:
3081 return (V > -(1 << 18) && V < (1 << 18) - 1);
3082}
3083
3084bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel4ec722e2008-07-16 17:17:29 +00003085 return false;
Scott Michel8efdca42007-12-04 22:23:35 +00003086}
Dan Gohman36322c72008-10-18 02:06:02 +00003087
3088bool
3089SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3090 // The SPU target isn't yet aware of offsets.
3091 return false;
3092}