blob: b0e1779f28538713a6d8dd01f63a31c5a26f39bf [file] [log] [blame]
Chris Lattner035dfbe2002-08-09 20:08:06 +00001//===-- MachineInstr.cpp --------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +00002//
Chris Lattner035dfbe2002-08-09 20:08:06 +00003//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +00004
Chris Lattner822b4fb2001-09-07 17:18:30 +00005#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnerddd7fcb2002-10-29 23:19:00 +00006#include "llvm/CodeGen/MachineBasicBlock.h"
Chris Lattner3801f6d2002-02-03 07:46:01 +00007#include "llvm/Value.h"
Chris Lattner10491642002-10-30 00:48:05 +00008#include "llvm/Target/TargetMachine.h"
Chris Lattner3501fea2003-01-14 22:00:31 +00009#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner2a79a092002-10-30 00:58:19 +000010#include "llvm/Target/MRegisterInfo.h"
Chris Lattner697954c2002-01-20 22:54:45 +000011using std::cerr;
Vikram S. Adve5b795912001-08-28 23:02:39 +000012
Chris Lattner8d95ef42003-01-13 00:23:24 +000013
Chris Lattnerf1757c42002-10-29 17:40:30 +000014// Global variable holding an array of descriptors for machine instructions.
15// The actual object needs to be created separately for each target machine.
Chris Lattner3501fea2003-01-14 22:00:31 +000016// This variable is initialized and reset by class TargetInstrInfo.
Chris Lattnerf1757c42002-10-29 17:40:30 +000017//
18// FIXME: This should be a property of the target so that more than one target
19// at a time can be active...
20//
Chris Lattner3501fea2003-01-14 22:00:31 +000021extern const TargetInstrDescriptor *TargetInstrDescriptors;
Ruchira Sasanka69917e22001-10-18 22:40:02 +000022
Vikram S. Adve1885da42001-07-31 21:49:28 +000023// Constructor for instructions with variable #operands
Chris Lattnerb98a53f2002-10-28 21:02:40 +000024MachineInstr::MachineInstr(MachineOpCode OpCode, unsigned numOperands)
Vikram S. Advea2bae302002-10-29 19:41:18 +000025 : opCode(OpCode),
Vikram S. Adve34977822003-05-31 07:39:06 +000026 opCodeFlags(0),
Vikram S. Advea2bae302002-10-29 19:41:18 +000027 operands(numOperands, MachineOperand()),
28 numImplicitRefs(0)
29{
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000030}
31
Chris Lattnerddd7fcb2002-10-29 23:19:00 +000032/// MachineInstr ctor - This constructor only does a _reserve_ of the operands,
33/// not a resize for them. It is expected that if you use this that you call
34/// add* methods below to fill up the operands, instead of the Set methods.
35/// Eventually, the "resizing" ctors will be phased out.
36///
Chris Lattner72791222002-10-28 20:59:49 +000037MachineInstr::MachineInstr(MachineOpCode Opcode, unsigned numOperands,
Vikram S. Advea2bae302002-10-29 19:41:18 +000038 bool XX, bool YY)
39 : opCode(Opcode),
Vikram S. Adve34977822003-05-31 07:39:06 +000040 opCodeFlags(0),
Vikram S. Advea2bae302002-10-29 19:41:18 +000041 numImplicitRefs(0)
42{
Chris Lattner72791222002-10-28 20:59:49 +000043 operands.reserve(numOperands);
44}
45
Chris Lattnerddd7fcb2002-10-29 23:19:00 +000046/// MachineInstr ctor - Work exactly the same as the ctor above, except that the
47/// MachineInstr is created and added to the end of the specified basic block.
48///
49MachineInstr::MachineInstr(MachineBasicBlock *MBB, MachineOpCode Opcode,
50 unsigned numOperands)
51 : opCode(Opcode),
Vikram S. Adve34977822003-05-31 07:39:06 +000052 opCodeFlags(0),
Chris Lattnerddd7fcb2002-10-29 23:19:00 +000053 numImplicitRefs(0)
54{
55 assert(MBB && "Cannot use inserting ctor with null basic block!");
56 operands.reserve(numOperands);
57 MBB->push_back(this); // Add instruction to end of basic block!
58}
59
60
Chris Lattner413746e2002-10-28 20:48:39 +000061// OperandComplete - Return true if it's illegal to add a new operand
Vikram S. Advea2bae302002-10-29 19:41:18 +000062bool MachineInstr::OperandsComplete() const
63{
Chris Lattner413746e2002-10-28 20:48:39 +000064 int NumOperands = TargetInstrDescriptors[opCode].numOperands;
Vikram S. Advea2bae302002-10-29 19:41:18 +000065 if (NumOperands >= 0 && getNumOperands() >= (unsigned)NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +000066 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +000067 return false;
68}
69
70
Vikram S. Advee8b57ef2002-09-20 00:47:49 +000071//
72// Support for replacing opcode and operands of a MachineInstr in place.
73// This only resets the size of the operand vector and initializes it.
74// The new operands must be set explicitly later.
75//
Vikram S. Advea2bae302002-10-29 19:41:18 +000076void MachineInstr::replace(MachineOpCode Opcode, unsigned numOperands)
77{
78 assert(getNumImplicitRefs() == 0 &&
79 "This is probably broken because implicit refs are going to be lost.");
Chris Lattner413746e2002-10-28 20:48:39 +000080 opCode = Opcode;
Vikram S. Advee8b57ef2002-09-20 00:47:49 +000081 operands.clear();
Chris Lattner413746e2002-10-28 20:48:39 +000082 operands.resize(numOperands, MachineOperand());
Vikram S. Advee8b57ef2002-09-20 00:47:49 +000083}
84
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000085void
Chris Lattner413746e2002-10-28 20:48:39 +000086MachineInstr::SetMachineOperandVal(unsigned i,
Vikram S. Adve7a4be952002-07-08 22:38:45 +000087 MachineOperand::MachineOperandType opType,
Chris Lattner572f5c82002-10-28 04:24:49 +000088 Value* V,
Chris Lattner0c0edf82002-07-25 06:17:51 +000089 bool isdef,
90 bool isDefAndUse)
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000091{
Vikram S. Advea2bae302002-10-29 19:41:18 +000092 assert(i < operands.size()); // may be explicit or implicit op
Chris Lattner572f5c82002-10-28 04:24:49 +000093 operands[i].opType = opType;
94 operands[i].value = V;
95 operands[i].regNum = -1;
Chris Lattner572f5c82002-10-28 04:24:49 +000096
Vikram S. Adve3bc9ef92002-07-10 21:45:04 +000097 if (isDefAndUse)
Chris Lattner570f55d2002-11-17 22:14:08 +000098 operands[i].flags = MachineOperand::DEFUSEFLAG;
99 else if (isdef || TargetInstrDescriptors[opCode].resultPos == (int) i)
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000100 operands[i].flags = MachineOperand::DEFONLYFLAG;
Chris Lattner570f55d2002-11-17 22:14:08 +0000101 else
102 operands[i].flags = 0;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000103}
104
105void
Chris Lattner572f5c82002-10-28 04:24:49 +0000106MachineInstr::SetMachineOperandConst(unsigned i,
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000107 MachineOperand::MachineOperandType operandType,
Vikram S. Advec356e562002-03-18 03:35:24 +0000108 int64_t intValue)
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000109{
Vikram S. Advea2bae302002-10-29 19:41:18 +0000110 assert(i < getNumOperands()); // must be explicit op
Vikram S. Advec356e562002-03-18 03:35:24 +0000111 assert(TargetInstrDescriptors[opCode].resultPos != (int) i &&
112 "immed. constant cannot be defined");
Chris Lattner572f5c82002-10-28 04:24:49 +0000113
114 operands[i].opType = operandType;
115 operands[i].value = NULL;
116 operands[i].immedVal = intValue;
117 operands[i].regNum = -1;
118 operands[i].flags = 0;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000119}
120
121void
Chris Lattner572f5c82002-10-28 04:24:49 +0000122MachineInstr::SetMachineOperandReg(unsigned i,
Vikram S. Advec356e562002-03-18 03:35:24 +0000123 int regNum,
Chris Lattner2f305982002-10-28 19:46:59 +0000124 bool isdef) {
Vikram S. Advea2bae302002-10-29 19:41:18 +0000125 assert(i < getNumOperands()); // must be explicit op
Chris Lattner572f5c82002-10-28 04:24:49 +0000126
Chris Lattner2f305982002-10-28 19:46:59 +0000127 operands[i].opType = MachineOperand::MO_MachineRegister;
Chris Lattner572f5c82002-10-28 04:24:49 +0000128 operands[i].value = NULL;
129 operands[i].regNum = regNum;
Chris Lattner572f5c82002-10-28 04:24:49 +0000130
Vikram S. Adve3bc9ef92002-07-10 21:45:04 +0000131 if (isdef || TargetInstrDescriptors[opCode].resultPos == (int) i)
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000132 operands[i].flags = MachineOperand::DEFONLYFLAG;
Chris Lattner570f55d2002-11-17 22:14:08 +0000133 else
134 operands[i].flags = 0;
135
Chris Lattner27a08932002-10-22 23:16:21 +0000136 insertUsedReg(regNum);
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000137}
138
139void
Vikram S. Adve7a4be952002-07-08 22:38:45 +0000140MachineInstr::SetRegForOperand(unsigned i, int regNum)
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000141{
Vikram S. Advea2bae302002-10-29 19:41:18 +0000142 assert(i < getNumOperands()); // must be explicit op
Vikram S. Adve7a4be952002-07-08 22:38:45 +0000143 operands[i].setRegForValue(regNum);
Chris Lattner27a08932002-10-22 23:16:21 +0000144 insertUsedReg(regNum);
Vikram S. Adve7a4be952002-07-08 22:38:45 +0000145}
146
Vikram S. Adve34977822003-05-31 07:39:06 +0000147void
148MachineInstr::SetRegForImplicitRef(unsigned i, int regNum)
149{
150 getImplicitOp(i).setRegForValue(regNum);
151 insertUsedReg(regNum);
152}
153
Vikram S. Adve7a4be952002-07-08 22:38:45 +0000154
Vikram S. Advee2a78e32002-08-14 16:52:58 +0000155// Subsitute all occurrences of Value* oldVal with newVal in all operands
Vikram S. Adve627eb312003-07-10 19:45:07 +0000156// and all implicit refs.
157// If defsOnly == true, substitute defs only.
Vikram S. Advee2a78e32002-08-14 16:52:58 +0000158unsigned
Vikram S. Adve627eb312003-07-10 19:45:07 +0000159MachineInstr::substituteValue(const Value* oldVal, Value* newVal,
160 bool defsOnly, bool notDefsAndUses,
161 bool& someArgsWereIgnored)
Vikram S. Advee2a78e32002-08-14 16:52:58 +0000162{
Vikram S. Adve627eb312003-07-10 19:45:07 +0000163 assert((defsOnly || !notDefsAndUses) &&
164 "notDefsAndUses is irrelevant if defsOnly == false.");
165
Vikram S. Advee2a78e32002-08-14 16:52:58 +0000166 unsigned numSubst = 0;
167
168 // Subsitute operands
169 for (MachineInstr::val_op_iterator O = begin(), E = end(); O != E; ++O)
170 if (*O == oldVal)
Vikram S. Adve627eb312003-07-10 19:45:07 +0000171 if (!defsOnly ||
172 notDefsAndUses && O.isDefOnly() ||
173 !notDefsAndUses && !O.isUseOnly())
Vikram S. Advee2a78e32002-08-14 16:52:58 +0000174 {
175 O.getMachineOperand().value = newVal;
176 ++numSubst;
177 }
Vikram S. Adve627eb312003-07-10 19:45:07 +0000178 else
179 someArgsWereIgnored = true;
Vikram S. Advee2a78e32002-08-14 16:52:58 +0000180
181 // Subsitute implicit refs
Vikram S. Advea2bae302002-10-29 19:41:18 +0000182 for (unsigned i=0, N=getNumImplicitRefs(); i < N; ++i)
Chris Lattner27a08932002-10-22 23:16:21 +0000183 if (getImplicitRef(i) == oldVal)
Vikram S. Adve627eb312003-07-10 19:45:07 +0000184 if (!defsOnly ||
185 notDefsAndUses && getImplicitOp(i).opIsDefOnly() ||
186 !notDefsAndUses && !getImplicitOp(i).opIsUse())
Vikram S. Advee2a78e32002-08-14 16:52:58 +0000187 {
Vikram S. Advea2bae302002-10-29 19:41:18 +0000188 getImplicitOp(i).value = newVal;
Vikram S. Advee2a78e32002-08-14 16:52:58 +0000189 ++numSubst;
190 }
Vikram S. Adve627eb312003-07-10 19:45:07 +0000191 else
192 someArgsWereIgnored = true;
Vikram S. Advee2a78e32002-08-14 16:52:58 +0000193
194 return numSubst;
195}
196
197
Vikram S. Adve7a4be952002-07-08 22:38:45 +0000198void
199MachineInstr::dump() const
200{
201 cerr << " " << *this;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000202}
203
Vikram S. Adve8c6936a2002-09-16 15:18:53 +0000204static inline std::ostream&
205OutputValue(std::ostream &os, const Value* val)
Vikram S. Adve93240fe2002-04-25 04:31:18 +0000206{
207 os << "(val ";
Vikram S. Adve627eb312003-07-10 19:45:07 +0000208 os << (void*) val; // print address always
Vikram S. Adve93240fe2002-04-25 04:31:18 +0000209 if (val && val->hasName())
Vikram S. Adve627eb312003-07-10 19:45:07 +0000210 os << " " << val->getName() << ")"; // print name also, if available
211 return os;
Vikram S. Adve93240fe2002-04-25 04:31:18 +0000212}
213
Chris Lattner2a79a092002-10-30 00:58:19 +0000214static inline void OutputReg(std::ostream &os, unsigned RegNo,
215 const MRegisterInfo *MRI = 0) {
216 if (MRI) {
217 if (RegNo < MRegisterInfo::FirstVirtualRegister)
218 os << "%" << MRI->get(RegNo).Name;
219 else
220 os << "%reg" << RegNo;
221 } else
222 os << "%mreg(" << RegNo << ")";
Vikram S. Adve8c6936a2002-09-16 15:18:53 +0000223}
224
Chris Lattner10491642002-10-30 00:48:05 +0000225static void print(const MachineOperand &MO, std::ostream &OS,
226 const TargetMachine &TM) {
Chris Lattner2a79a092002-10-30 00:58:19 +0000227 const MRegisterInfo *MRI = TM.getRegisterInfo();
Chris Lattner10491642002-10-30 00:48:05 +0000228 bool CloseParen = true;
229 if (MO.opHiBits32())
230 OS << "%lm(";
231 else if (MO.opLoBits32())
232 OS << "%lo(";
233 else if (MO.opHiBits64())
234 OS << "%hh(";
235 else if (MO.opLoBits64())
236 OS << "%hm(";
237 else
238 CloseParen = false;
239
240 switch (MO.getType()) {
241 case MachineOperand::MO_VirtualRegister:
242 if (MO.getVRegValue()) {
243 OS << "%reg";
244 OutputValue(OS, MO.getVRegValue());
245 if (MO.hasAllocatedReg())
246 OS << "==";
247 }
248 if (MO.hasAllocatedReg())
Chris Lattner2a79a092002-10-30 00:58:19 +0000249 OutputReg(OS, MO.getAllocatedRegNum(), MRI);
Chris Lattner10491642002-10-30 00:48:05 +0000250 break;
251 case MachineOperand::MO_CCRegister:
252 OS << "%ccreg";
253 OutputValue(OS, MO.getVRegValue());
254 if (MO.hasAllocatedReg()) {
255 OS << "==";
Chris Lattner2a79a092002-10-30 00:58:19 +0000256 OutputReg(OS, MO.getAllocatedRegNum(), MRI);
Chris Lattner10491642002-10-30 00:48:05 +0000257 }
258 break;
259 case MachineOperand::MO_MachineRegister:
Chris Lattner2a79a092002-10-30 00:58:19 +0000260 OutputReg(OS, MO.getMachineRegNum(), MRI);
Chris Lattner10491642002-10-30 00:48:05 +0000261 break;
262 case MachineOperand::MO_SignExtendedImmed:
263 OS << (long)MO.getImmedValue();
264 break;
265 case MachineOperand::MO_UnextendedImmed:
266 OS << (long)MO.getImmedValue();
267 break;
268 case MachineOperand::MO_PCRelativeDisp: {
269 const Value* opVal = MO.getVRegValue();
270 bool isLabel = isa<Function>(opVal) || isa<BasicBlock>(opVal);
271 OS << "%disp(" << (isLabel? "label " : "addr-of-val ");
272 if (opVal->hasName())
273 OS << opVal->getName();
274 else
275 OS << (const void*) opVal;
276 OS << ")";
277 break;
278 }
Chris Lattner2109f502002-12-15 20:35:25 +0000279 case MachineOperand::MO_MachineBasicBlock:
280 OS << "bb<"
281 << ((Value*)MO.getMachineBasicBlock()->getBasicBlock())->getName()
282 << "," << (void*)MO.getMachineBasicBlock()->getBasicBlock() << ">";
283 break;
Chris Lattner10cb79b2002-12-28 20:37:37 +0000284 case MachineOperand::MO_FrameIndex:
285 OS << "<fi#" << MO.getFrameIndex() << ">";
286 break;
Chris Lattner8d95ef42003-01-13 00:23:24 +0000287 case MachineOperand::MO_ConstantPoolIndex:
288 OS << "<cp#" << MO.getConstantPoolIndex() << ">";
289 break;
290 case MachineOperand::MO_GlobalAddress:
291 OS << "<ga:" << ((Value*)MO.getGlobal())->getName() << ">";
292 break;
293 case MachineOperand::MO_ExternalSymbol:
294 OS << "<es:" << MO.getSymbolName() << ">";
295 break;
Chris Lattner10491642002-10-30 00:48:05 +0000296 default:
297 assert(0 && "Unrecognized operand type");
298 }
299
300 if (CloseParen)
301 OS << ")";
302}
303
Chris Lattneraf55be12002-11-17 23:22:13 +0000304void MachineInstr::print(std::ostream &OS, const TargetMachine &TM) const {
Chris Lattner6a592272002-10-30 01:55:38 +0000305 unsigned StartOp = 0;
Chris Lattner10491642002-10-30 00:48:05 +0000306
Chris Lattner6a592272002-10-30 01:55:38 +0000307 // Specialize printing if op#0 is definition
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000308 if (getNumOperands() &&
309 (getOperand(0).opIsDefOnly() || getOperand(0).opIsDefAndUse())) {
Chris Lattner6a592272002-10-30 01:55:38 +0000310 ::print(getOperand(0), OS, TM);
311 OS << " = ";
312 ++StartOp; // Don't print this operand again!
313 }
314 OS << TM.getInstrInfo().getName(getOpcode());
315
316 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000317 const MachineOperand& mop = getOperand(i);
Chris Lattner6a592272002-10-30 01:55:38 +0000318 if (i != StartOp)
319 OS << ",";
320 OS << " ";
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000321 ::print(mop, OS, TM);
Chris Lattner6a592272002-10-30 01:55:38 +0000322
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000323 if (mop.opIsDefAndUse())
Chris Lattner10491642002-10-30 00:48:05 +0000324 OS << "<def&use>";
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000325 else if (mop.opIsDefOnly())
Chris Lattner10491642002-10-30 00:48:05 +0000326 OS << "<def>";
327 }
Chris Lattner6a592272002-10-30 01:55:38 +0000328
Chris Lattner10491642002-10-30 00:48:05 +0000329 // code for printing implict references
330 if (getNumImplicitRefs()) {
331 OS << "\tImplicitRefs: ";
332 for(unsigned i = 0, e = getNumImplicitRefs(); i != e; ++i) {
333 OS << "\t";
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000334 OutputValue(OS, getImplicitRef(i));
335 if (getImplicitOp(i).opIsDefAndUse())
Chris Lattner10491642002-10-30 00:48:05 +0000336 OS << "<def&use>";
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000337 else if (getImplicitOp(i).opIsDefOnly())
Chris Lattner10491642002-10-30 00:48:05 +0000338 OS << "<def>";
339 }
340 }
341
342 OS << "\n";
343}
344
345
Chris Lattner8d95ef42003-01-13 00:23:24 +0000346std::ostream &operator<<(std::ostream& os, const MachineInstr& MI)
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000347{
Chris Lattner8d95ef42003-01-13 00:23:24 +0000348 os << TargetInstrDescriptors[MI.opCode].Name;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000349
Chris Lattner8d95ef42003-01-13 00:23:24 +0000350 for (unsigned i=0, N=MI.getNumOperands(); i < N; i++) {
351 os << "\t" << MI.getOperand(i);
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000352 if (MI.getOperand(i).opIsDefOnly())
Chris Lattner8d95ef42003-01-13 00:23:24 +0000353 os << "<d>";
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000354 if (MI.getOperand(i).opIsDefAndUse())
Chris Lattner8d95ef42003-01-13 00:23:24 +0000355 os << "<d&u>";
Ruchira Sasanka8d243372001-11-14 20:05:23 +0000356 }
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000357
Ruchira Sasanka69917e22001-10-18 22:40:02 +0000358 // code for printing implict references
Chris Lattner8d95ef42003-01-13 00:23:24 +0000359 unsigned NumOfImpRefs = MI.getNumImplicitRefs();
360 if (NumOfImpRefs > 0) {
Vikram S. Adve93240fe2002-04-25 04:31:18 +0000361 os << "\tImplicit: ";
Chris Lattner8d95ef42003-01-13 00:23:24 +0000362 for (unsigned z=0; z < NumOfImpRefs; z++) {
363 OutputValue(os, MI.getImplicitRef(z));
Vikram S. Adve5f2180c2003-05-27 00:05:23 +0000364 if (MI.getImplicitOp(z).opIsDefOnly()) os << "<d>";
365 if (MI.getImplicitOp(z).opIsDefAndUse()) os << "<d&u>";
Ruchira Sasanka07c70862001-11-15 20:46:40 +0000366 os << "\t";
Ruchira Sasanka69917e22001-10-18 22:40:02 +0000367 }
368 }
Vikram S. Adve93240fe2002-04-25 04:31:18 +0000369
Chris Lattner697954c2002-01-20 22:54:45 +0000370 return os << "\n";
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000371}
372
Chris Lattner10cb79b2002-12-28 20:37:37 +0000373std::ostream &operator<<(std::ostream &OS, const MachineOperand &MO)
Vikram S. Adve6e447182001-09-18 12:56:28 +0000374{
Chris Lattner2109f502002-12-15 20:35:25 +0000375 if (MO.opHiBits32())
Chris Lattner10cb79b2002-12-28 20:37:37 +0000376 OS << "%lm(";
Chris Lattner2109f502002-12-15 20:35:25 +0000377 else if (MO.opLoBits32())
Chris Lattner10cb79b2002-12-28 20:37:37 +0000378 OS << "%lo(";
Chris Lattner2109f502002-12-15 20:35:25 +0000379 else if (MO.opHiBits64())
Chris Lattner10cb79b2002-12-28 20:37:37 +0000380 OS << "%hh(";
Chris Lattner2109f502002-12-15 20:35:25 +0000381 else if (MO.opLoBits64())
Chris Lattner10cb79b2002-12-28 20:37:37 +0000382 OS << "%hm(";
Vikram S. Adve3bc9ef92002-07-10 21:45:04 +0000383
Chris Lattner2109f502002-12-15 20:35:25 +0000384 switch (MO.getType())
Vikram S. Adve6e447182001-09-18 12:56:28 +0000385 {
386 case MachineOperand::MO_VirtualRegister:
Chris Lattner8d95ef42003-01-13 00:23:24 +0000387 if (MO.hasAllocatedReg())
Chris Lattner10cb79b2002-12-28 20:37:37 +0000388 OutputReg(OS, MO.getAllocatedRegNum());
Chris Lattner8d95ef42003-01-13 00:23:24 +0000389
390 if (MO.getVRegValue()) {
391 if (MO.hasAllocatedReg()) OS << "==";
392 OS << "%vreg";
393 OutputValue(OS, MO.getVRegValue());
Chris Lattner10491642002-10-30 00:48:05 +0000394 }
Vikram S. Adve3bc9ef92002-07-10 21:45:04 +0000395 break;
Vikram S. Adve6e447182001-09-18 12:56:28 +0000396 case MachineOperand::MO_CCRegister:
Chris Lattner10cb79b2002-12-28 20:37:37 +0000397 OS << "%ccreg";
398 OutputValue(OS, MO.getVRegValue());
Chris Lattner2109f502002-12-15 20:35:25 +0000399 if (MO.hasAllocatedReg()) {
Chris Lattner10cb79b2002-12-28 20:37:37 +0000400 OS << "==";
401 OutputReg(OS, MO.getAllocatedRegNum());
Chris Lattner10491642002-10-30 00:48:05 +0000402 }
Vikram S. Adve3bc9ef92002-07-10 21:45:04 +0000403 break;
404 case MachineOperand::MO_MachineRegister:
Chris Lattner10cb79b2002-12-28 20:37:37 +0000405 OutputReg(OS, MO.getMachineRegNum());
Vikram S. Adve3bc9ef92002-07-10 21:45:04 +0000406 break;
Vikram S. Adve6e447182001-09-18 12:56:28 +0000407 case MachineOperand::MO_SignExtendedImmed:
Chris Lattner10cb79b2002-12-28 20:37:37 +0000408 OS << (long)MO.getImmedValue();
Vikram S. Adve3bc9ef92002-07-10 21:45:04 +0000409 break;
Vikram S. Adve6e447182001-09-18 12:56:28 +0000410 case MachineOperand::MO_UnextendedImmed:
Chris Lattner10cb79b2002-12-28 20:37:37 +0000411 OS << (long)MO.getImmedValue();
Vikram S. Adve3bc9ef92002-07-10 21:45:04 +0000412 break;
Vikram S. Adve6e447182001-09-18 12:56:28 +0000413 case MachineOperand::MO_PCRelativeDisp:
Vikram S. Advee949da52001-09-30 23:44:19 +0000414 {
Chris Lattner2109f502002-12-15 20:35:25 +0000415 const Value* opVal = MO.getVRegValue();
Chris Lattner4d669b52002-04-08 22:01:15 +0000416 bool isLabel = isa<Function>(opVal) || isa<BasicBlock>(opVal);
Chris Lattner10cb79b2002-12-28 20:37:37 +0000417 OS << "%disp(" << (isLabel? "label " : "addr-of-val ");
Vikram S. Adved9beb972001-11-12 14:19:47 +0000418 if (opVal->hasName())
Chris Lattner10cb79b2002-12-28 20:37:37 +0000419 OS << opVal->getName();
Vikram S. Adved9beb972001-11-12 14:19:47 +0000420 else
Chris Lattner10cb79b2002-12-28 20:37:37 +0000421 OS << (const void*) opVal;
422 OS << ")";
Vikram S. Adve3bc9ef92002-07-10 21:45:04 +0000423 break;
Vikram S. Advee949da52001-09-30 23:44:19 +0000424 }
Chris Lattner2109f502002-12-15 20:35:25 +0000425 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner10cb79b2002-12-28 20:37:37 +0000426 OS << "bb<"
Chris Lattner2109f502002-12-15 20:35:25 +0000427 << ((Value*)MO.getMachineBasicBlock()->getBasicBlock())->getName()
428 << "," << (void*)MO.getMachineBasicBlock()->getBasicBlock() << ">";
429 break;
Chris Lattner10cb79b2002-12-28 20:37:37 +0000430 case MachineOperand::MO_FrameIndex:
431 OS << "<fi#" << MO.getFrameIndex() << ">";
432 break;
Chris Lattner8d95ef42003-01-13 00:23:24 +0000433 case MachineOperand::MO_ConstantPoolIndex:
434 OS << "<cp#" << MO.getConstantPoolIndex() << ">";
435 break;
436 case MachineOperand::MO_GlobalAddress:
437 OS << "<ga:" << ((Value*)MO.getGlobal())->getName() << ">";
438 break;
439 case MachineOperand::MO_ExternalSymbol:
440 OS << "<es:" << MO.getSymbolName() << ">";
441 break;
Vikram S. Adve6e447182001-09-18 12:56:28 +0000442 default:
443 assert(0 && "Unrecognized operand type");
444 break;
445 }
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000446
Chris Lattner2109f502002-12-15 20:35:25 +0000447 if (MO.flags &
Vikram S. Adve3bc9ef92002-07-10 21:45:04 +0000448 (MachineOperand::HIFLAG32 | MachineOperand::LOFLAG32 |
449 MachineOperand::HIFLAG64 | MachineOperand::LOFLAG64))
Chris Lattner10cb79b2002-12-28 20:37:37 +0000450 OS << ")";
Vikram S. Adve3bc9ef92002-07-10 21:45:04 +0000451
Chris Lattner10cb79b2002-12-28 20:37:37 +0000452 return OS;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000453}