blob: 148cb46c97f4a4d0643a22c8addfe17a81269ce8 [file] [log] [blame]
Scott Michel8efdca42007-12-04 22:23:35 +00001//
Scott Michel0d5eae02009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel8efdca42007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel8efdca42007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michelbc5fbc12008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohmand80404c2010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
pingbak2f387e82009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
Scott Michel8efdca42007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel8efdca42007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov84d365c2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel8efdca42007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel8efdca42007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel8efdca42007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Owen Andersonac9de032009-08-10 22:56:29 +000044 //! EVT mapping to useful data for Cell SPU
Scott Michel8efdca42007-12-04 22:23:35 +000045 struct valtype_map_s {
Duncan Sandscd672982009-09-06 12:16:26 +000046 EVT valtype;
47 int prefslot_byte;
Scott Michel8efdca42007-12-04 22:23:35 +000048 };
Scott Michel4ec722e2008-07-16 17:17:29 +000049
Scott Michel8efdca42007-12-04 22:23:35 +000050 const valtype_map_s valtype_map[] = {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000051 { MVT::i1, 3 },
52 { MVT::i8, 3 },
53 { MVT::i16, 2 },
54 { MVT::i32, 0 },
55 { MVT::f32, 0 },
56 { MVT::i64, 0 },
57 { MVT::f64, 0 },
58 { MVT::i128, 0 }
Scott Michel8efdca42007-12-04 22:23:35 +000059 };
60
61 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
62
Owen Andersonac9de032009-08-10 22:56:29 +000063 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel8efdca42007-12-04 22:23:35 +000064 const valtype_map_s *retval = 0;
65
66 for (size_t i = 0; i < n_valtype_map; ++i) {
67 if (valtype_map[i].valtype == VT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +000068 retval = valtype_map + i;
69 break;
Scott Michel8efdca42007-12-04 22:23:35 +000070 }
71 }
72
73#ifndef NDEBUG
74 if (retval == 0) {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +000075 report_fatal_error("getValueTypeMapEntry returns NULL for " +
76 Twine(VT.getEVTString()));
Scott Michel8efdca42007-12-04 22:23:35 +000077 }
78#endif
79
80 return retval;
81 }
Scott Michel750b93f2009-01-15 04:41:47 +000082
pingbak2f387e82009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +000092 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
pingbak2f387e82009-01-26 03:31:40 +000093 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersonac9de032009-08-10 22:56:29 +0000101 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson77f4eb52009-08-12 00:36:31 +0000102 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
pingbak2f387e82009-01-26 03:31:40 +0000103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson77f4eb52009-08-12 00:36:31 +0000113 const Type *RetTy =
114 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
pingbak2f387e82009-01-26 03:31:40 +0000115 std::pair<SDValue, SDValue> CallInfo =
116 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikovcdab71f2009-08-14 20:10:52 +0000117 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman9178de12009-08-05 01:29:28 +0000118 /*isReturnValueUsed=*/true,
Bill Wendling1ca34452010-03-02 01:55:18 +0000119 Callee, Args, DAG, Op.getDebugLoc());
pingbak2f387e82009-01-26 03:31:40 +0000120
121 return CallInfo.first;
122 }
Scott Michel8efdca42007-12-04 22:23:35 +0000123}
124
125SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerc4c40a92009-07-28 03:13:23 +0000126 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
127 SPUTM(TM) {
Scott Michel8efdca42007-12-04 22:23:35 +0000128 // Fold away setcc operations if possible.
129 setPow2DivIsCheap();
130
131 // Use _setjmp/_longjmp instead of setjmp/longjmp.
132 setUseUnderscoreSetJmp(true);
133 setUseUnderscoreLongJmp(true);
Scott Michel4ec722e2008-07-16 17:17:29 +0000134
Scott Michel8c67fa42009-01-21 04:58:48 +0000135 // Set RTLIB libcall names as used by SPU:
136 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
137
Scott Michel8efdca42007-12-04 22:23:35 +0000138 // Set up the SPU's register classes:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000139 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
140 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
141 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
142 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
143 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
144 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
145 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel4ec722e2008-07-16 17:17:29 +0000146
Scott Michel8efdca42007-12-04 22:23:35 +0000147 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000148 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000151
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000152 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
153 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelec8c82e2008-12-02 19:53:53 +0000154
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000155 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
156 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman9880b6b2009-07-17 06:36:24 +0000159
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000160 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman9880b6b2009-07-17 06:36:24 +0000161
Scott Michel8efdca42007-12-04 22:23:35 +0000162 // SPU constant load actions are custom lowered:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
164 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000165
166 // SPU's loads and stores have to be custom lowered:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000167 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel8efdca42007-12-04 22:23:35 +0000168 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000169 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands92c43912008-06-06 12:08:01 +0000170
Scott Michel06eabde2008-12-27 04:51:36 +0000171 setOperationAction(ISD::LOAD, VT, Custom);
172 setOperationAction(ISD::STORE, VT, Custom);
173 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
174 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
176
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000177 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
178 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michel06eabde2008-12-27 04:51:36 +0000179 setTruncStoreAction(VT, StoreVT, Expand);
180 }
Scott Michel8efdca42007-12-04 22:23:35 +0000181 }
182
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000183 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michel06eabde2008-12-27 04:51:36 +0000184 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000185 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michel06eabde2008-12-27 04:51:36 +0000186
187 setOperationAction(ISD::LOAD, VT, Custom);
188 setOperationAction(ISD::STORE, VT, Custom);
189
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000190 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
191 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michel06eabde2008-12-27 04:51:36 +0000192 setTruncStoreAction(VT, StoreVT, Expand);
193 }
194 }
195
Scott Michel8efdca42007-12-04 22:23:35 +0000196 // Expand the jumptable branches
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000197 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
198 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel56a125e2008-11-22 23:50:42 +0000199
200 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
202 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
203 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000206
207 // SPU has no intrinsics for these particular operations:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000208 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000209
Eli Friedman9880b6b2009-07-17 06:36:24 +0000210 // SPU has no division/remainder instructions
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SREM, MVT::i8, Expand);
212 setOperationAction(ISD::UREM, MVT::i8, Expand);
213 setOperationAction(ISD::SDIV, MVT::i8, Expand);
214 setOperationAction(ISD::UDIV, MVT::i8, Expand);
215 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
216 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::SREM, MVT::i16, Expand);
218 setOperationAction(ISD::UREM, MVT::i16, Expand);
219 setOperationAction(ISD::SDIV, MVT::i16, Expand);
220 setOperationAction(ISD::UDIV, MVT::i16, Expand);
221 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
222 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::SREM, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
225 setOperationAction(ISD::SDIV, MVT::i32, Expand);
226 setOperationAction(ISD::UDIV, MVT::i32, Expand);
227 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
228 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::SREM, MVT::i64, Expand);
230 setOperationAction(ISD::UREM, MVT::i64, Expand);
231 setOperationAction(ISD::SDIV, MVT::i64, Expand);
232 setOperationAction(ISD::UDIV, MVT::i64, Expand);
233 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
234 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::SREM, MVT::i128, Expand);
236 setOperationAction(ISD::UREM, MVT::i128, Expand);
237 setOperationAction(ISD::SDIV, MVT::i128, Expand);
238 setOperationAction(ISD::UDIV, MVT::i128, Expand);
239 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
240 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000241
Scott Michel8efdca42007-12-04 22:23:35 +0000242 // We don't support sin/cos/sqrt/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000243 setOperationAction(ISD::FSIN , MVT::f64, Expand);
244 setOperationAction(ISD::FCOS , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f64, Expand);
246 setOperationAction(ISD::FSIN , MVT::f32, Expand);
247 setOperationAction(ISD::FCOS , MVT::f32, Expand);
248 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000249
pingbak2f387e82009-01-26 03:31:40 +0000250 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
251 // for f32!)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
253 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000254
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000257
258 // SPU can do rotate right and left, so legalize it... but customize for i8
259 // because instructions don't exist.
Bill Wendling965299c2008-08-31 02:59:23 +0000260
261 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
262 // .td files.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
264 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling965299c2008-08-31 02:59:23 +0000266
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ROTL, MVT::i32, Legal);
268 setOperationAction(ISD::ROTL, MVT::i16, Legal);
269 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Michelabb8ca12008-11-20 16:36:33 +0000270
Scott Michel8efdca42007-12-04 22:23:35 +0000271 // SPU has no native version of shift left/right for i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SHL, MVT::i8, Custom);
273 setOperationAction(ISD::SRL, MVT::i8, Custom);
274 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel33d73eb2008-11-21 02:56:16 +0000275
Scott Michel4d07fb72008-12-30 23:28:25 +0000276 // Make these operations legal and handle them during instruction selection:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL, MVT::i64, Legal);
278 setOperationAction(ISD::SRL, MVT::i64, Legal);
279 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000280
Scott Michel4ec722e2008-07-16 17:17:29 +0000281 // Custom lower i8, i32 and i64 multiplications
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000282 setOperationAction(ISD::MUL, MVT::i8, Custom);
283 setOperationAction(ISD::MUL, MVT::i32, Legal);
284 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel33d73eb2008-11-21 02:56:16 +0000285
Eli Friedman35be0012009-06-16 06:40:59 +0000286 // Expand double-width multiplication
287 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000288 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
289 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::MULHU, MVT::i8, Expand);
291 setOperationAction(ISD::MULHS, MVT::i8, Expand);
292 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
293 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::MULHU, MVT::i16, Expand);
295 setOperationAction(ISD::MULHS, MVT::i16, Expand);
296 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
297 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::MULHU, MVT::i32, Expand);
299 setOperationAction(ISD::MULHS, MVT::i32, Expand);
300 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
301 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::MULHU, MVT::i64, Expand);
303 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman35be0012009-06-16 06:40:59 +0000304
Scott Michel67224b22008-06-02 22:18:03 +0000305 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ADD, MVT::i8, Custom);
307 setOperationAction(ISD::ADD, MVT::i64, Legal);
308 setOperationAction(ISD::SUB, MVT::i8, Custom);
309 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000310
Scott Michel8efdca42007-12-04 22:23:35 +0000311 // SPU does not have BSWAP. It does have i32 support CTLZ.
312 // CTPOP has to be custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000315
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000316 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
317 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000321
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000322 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
323 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000327
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000328 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
329 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
331 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
332 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000333
Scott Michel67224b22008-06-02 22:18:03 +0000334 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel978b96f2008-03-10 23:49:09 +0000335 // select ought to work:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SELECT, MVT::i8, Legal);
337 setOperationAction(ISD::SELECT, MVT::i16, Legal);
338 setOperationAction(ISD::SELECT, MVT::i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000340
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000341 setOperationAction(ISD::SETCC, MVT::i8, Legal);
342 setOperationAction(ISD::SETCC, MVT::i16, Legal);
343 setOperationAction(ISD::SETCC, MVT::i32, Legal);
344 setOperationAction(ISD::SETCC, MVT::i64, Legal);
345 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michel6baba072008-03-05 23:02:02 +0000346
Scott Michel06eabde2008-12-27 04:51:36 +0000347 // Custom lower i128 -> i64 truncates
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000348 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelec8c82e2008-12-02 19:53:53 +0000349
Scott Michel58d95372009-08-25 22:37:34 +0000350 // Custom lower i32/i64 -> i128 sign extend
Scott Michel36173e22009-08-24 22:28:53 +0000351 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
352
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
355 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
pingbak2f387e82009-01-26 03:31:40 +0000357 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
358 // to expand to a libcall, hence the custom lowering:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
363 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
364 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000365
366 // FDIV on SPU requires custom lowering
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel8efdca42007-12-04 22:23:35 +0000368
Scott Michelc899a122009-01-26 22:33:37 +0000369 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
371 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
372 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000378
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000379 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000383
384 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000386
Scott Michel4ec722e2008-07-16 17:17:29 +0000387 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel8efdca42007-12-04 22:23:35 +0000388 // appropriate instructions to materialize the address.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000389 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michelf9f42e62008-01-29 02:16:57 +0000390 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000391 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands92c43912008-06-06 12:08:01 +0000392
Scott Michelae5cbf52008-12-29 03:23:36 +0000393 setOperationAction(ISD::GlobalAddress, VT, Custom);
394 setOperationAction(ISD::ConstantPool, VT, Custom);
395 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michelf9f42e62008-01-29 02:16:57 +0000396 }
Scott Michel8efdca42007-12-04 22:23:35 +0000397
Scott Michel8efdca42007-12-04 22:23:35 +0000398 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000399 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000400
Scott Michel8efdca42007-12-04 22:23:35 +0000401 // Use the default implementation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VAARG , MVT::Other, Expand);
403 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
405 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
406 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
408 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000409
410 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000411 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
412 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000413
Scott Michel8efdca42007-12-04 22:23:35 +0000414 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000416
417 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000418 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000419
420 // First set operation action for all vector types to expand. Then we
421 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000422 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
423 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel8efdca42007-12-04 22:23:35 +0000428
Scott Michel70741542009-01-06 23:10:38 +0000429 // "Odd size" vector classes that we're willing to support:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel70741542009-01-06 23:10:38 +0000431
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000432 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
433 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
434 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel8efdca42007-12-04 22:23:35 +0000435
Duncan Sands92c43912008-06-06 12:08:01 +0000436 // add/sub are legal for all supported vector VT's.
pingbak2f387e82009-01-26 03:31:40 +0000437 setOperationAction(ISD::ADD, VT, Legal);
438 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000439 // mul has to be custom lowered.
pingbak2f387e82009-01-26 03:31:40 +0000440 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000441
pingbak2f387e82009-01-26 03:31:40 +0000442 setOperationAction(ISD::AND, VT, Legal);
443 setOperationAction(ISD::OR, VT, Legal);
444 setOperationAction(ISD::XOR, VT, Legal);
445 setOperationAction(ISD::LOAD, VT, Legal);
446 setOperationAction(ISD::SELECT, VT, Legal);
447 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000448
Scott Michel8efdca42007-12-04 22:23:35 +0000449 // These operations need to be expanded:
pingbak2f387e82009-01-26 03:31:40 +0000450 setOperationAction(ISD::SDIV, VT, Expand);
451 setOperationAction(ISD::SREM, VT, Expand);
452 setOperationAction(ISD::UDIV, VT, Expand);
453 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000454
455 // Custom lower build_vector, constant pool spills, insert and
456 // extract vector elements:
Duncan Sands92c43912008-06-06 12:08:01 +0000457 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
458 setOperationAction(ISD::ConstantPool, VT, Custom);
459 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
460 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
461 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
462 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000463 }
464
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000465 setOperationAction(ISD::AND, MVT::v16i8, Custom);
466 setOperationAction(ISD::OR, MVT::v16i8, Custom);
467 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
468 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000469
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michelae5cbf52008-12-29 03:23:36 +0000471
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000472 setShiftAmountType(MVT::i32);
Scott Michel06eabde2008-12-27 04:51:36 +0000473 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel4ec722e2008-07-16 17:17:29 +0000474
Scott Michel8efdca42007-12-04 22:23:35 +0000475 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel4ec722e2008-07-16 17:17:29 +0000476
Scott Michel8efdca42007-12-04 22:23:35 +0000477 // We have target-specific dag combine patterns for the following nodes:
Scott Michelf9f42e62008-01-29 02:16:57 +0000478 setTargetDAGCombine(ISD::ADD);
Scott Michel97872d32008-02-23 18:41:37 +0000479 setTargetDAGCombine(ISD::ZERO_EXTEND);
480 setTargetDAGCombine(ISD::SIGN_EXTEND);
481 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel4ec722e2008-07-16 17:17:29 +0000482
Scott Michel8efdca42007-12-04 22:23:35 +0000483 computeRegisterProperties();
Scott Michel56a125e2008-11-22 23:50:42 +0000484
Scott Michel2c261072008-12-09 03:37:19 +0000485 // Set pre-RA register scheduler default to BURR, which produces slightly
486 // better code than the default (could also be TDRR, but TargetLowering.h
487 // needs a mod to support that model):
Evan Chenga9d350e2010-05-19 20:19:50 +0000488 setSchedulingPreference(Sched::RegPressure);
Scott Michel8efdca42007-12-04 22:23:35 +0000489}
490
491const char *
492SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
493{
494 if (node_names.empty()) {
495 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
496 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
497 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
498 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Micheldbac4cf2008-01-11 02:53:15 +0000499 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michelf9f42e62008-01-29 02:16:57 +0000500 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel8efdca42007-12-04 22:23:35 +0000501 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
502 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
503 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel56a125e2008-11-22 23:50:42 +0000504 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000505 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michelae5cbf52008-12-29 03:23:36 +0000506 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michelc630c412008-11-24 17:11:17 +0000507 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michel97872d32008-02-23 18:41:37 +0000508 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
509 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel8efdca42007-12-04 22:23:35 +0000510 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
511 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Michel8c67fa42009-01-21 04:58:48 +0000512 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
513 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
514 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel67224b22008-06-02 22:18:03 +0000515 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000516 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel750b93f2009-01-15 04:41:47 +0000517 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
518 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
519 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel8efdca42007-12-04 22:23:35 +0000520 }
521
522 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
523
524 return ((i != node_names.end()) ? i->second : 0);
525}
526
Bill Wendling045f2632009-07-01 18:50:55 +0000527/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000528unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
529 return 3;
530}
531
Scott Michel06eabde2008-12-27 04:51:36 +0000532//===----------------------------------------------------------------------===//
533// Return the Cell SPU's SETCC result type
534//===----------------------------------------------------------------------===//
535
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000536MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michel06eabde2008-12-27 04:51:36 +0000537 // i16 and i32 are valid SETCC result types
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000538 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
539 VT.getSimpleVT().SimpleTy :
540 MVT::i32);
Scott Michel53ab7792008-03-10 16:58:52 +0000541}
542
Scott Michel8efdca42007-12-04 22:23:35 +0000543//===----------------------------------------------------------------------===//
544// Calling convention code:
545//===----------------------------------------------------------------------===//
546
547#include "SPUGenCallingConv.inc"
548
549//===----------------------------------------------------------------------===//
550// LowerOperation implementation
551//===----------------------------------------------------------------------===//
552
553/// Custom lower loads for CellSPU
554/*!
555 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
556 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel6ccefab2008-12-04 03:02:42 +0000557
558 For extending loads, we also want to ensure that the following sequence is
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000559 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel6ccefab2008-12-04 03:02:42 +0000560
561\verbatim
Scott Michelae5cbf52008-12-29 03:23:36 +0000562%1 v16i8,ch = load
Scott Michel6ccefab2008-12-04 03:02:42 +0000563%2 v16i8,ch = rotate %1
Scott Michelae5cbf52008-12-29 03:23:36 +0000564%3 v4f8, ch = bitconvert %2
Scott Michel6ccefab2008-12-04 03:02:42 +0000565%4 f32 = vec2perfslot %3
566%5 f64 = fp_extend %4
567\endverbatim
568*/
Dan Gohman8181bd12008-07-27 21:46:04 +0000569static SDValue
570LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000571 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000572 SDValue the_chain = LN->getChain();
Owen Andersonac9de032009-08-10 22:56:29 +0000573 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
574 EVT InVT = LN->getMemoryVT();
575 EVT OutVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000576 ISD::LoadExtType ExtType = LN->getExtensionType();
577 unsigned alignment = LN->getAlignment();
Scott Michel06eabde2008-12-27 04:51:36 +0000578 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesenea996922009-02-04 20:06:27 +0000579 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000580
Scott Michel8efdca42007-12-04 22:23:35 +0000581 switch (LN->getAddressingMode()) {
582 case ISD::UNINDEXED: {
Scott Michel06eabde2008-12-27 04:51:36 +0000583 SDValue result;
584 SDValue basePtr = LN->getBasePtr();
585 SDValue rotate;
Scott Michel8efdca42007-12-04 22:23:35 +0000586
Scott Michel06eabde2008-12-27 04:51:36 +0000587 if (alignment == 16) {
588 ConstantSDNode *CN;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000589
Scott Michel06eabde2008-12-27 04:51:36 +0000590 // Special cases for a known aligned load to simplify the base pointer
591 // and the rotation amount:
592 if (basePtr.getOpcode() == ISD::ADD
593 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
594 // Known offset into basePtr
595 int64_t offset = CN->getSExtValue();
596 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000597
Scott Michel06eabde2008-12-27 04:51:36 +0000598 if (rotamt < 0)
599 rotamt += 16;
600
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000601 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel06eabde2008-12-27 04:51:36 +0000602
603 // Simplify the base pointer for this case:
604 basePtr = basePtr.getOperand(0);
605 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000606 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000607 basePtr,
608 DAG.getConstant((offset & ~0xf), PtrVT));
609 }
610 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
611 || (basePtr.getOpcode() == SPUISD::IndirectAddr
612 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
613 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
614 // Plain aligned a-form address: rotate into preferred slot
615 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
616 int64_t rotamt = -vtm->prefslot_byte;
617 if (rotamt < 0)
618 rotamt += 16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000619 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000620 } else {
Scott Michel06eabde2008-12-27 04:51:36 +0000621 // Offset the rotate amount by the basePtr and the preferred slot
622 // byte offset
623 int64_t rotamt = -vtm->prefslot_byte;
624 if (rotamt < 0)
625 rotamt += 16;
Dale Johannesenea996922009-02-04 20:06:27 +0000626 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000627 basePtr,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000628 DAG.getConstant(rotamt, PtrVT));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000629 }
Scott Michel06eabde2008-12-27 04:51:36 +0000630 } else {
631 // Unaligned load: must be more pessimistic about addressing modes:
632 if (basePtr.getOpcode() == ISD::ADD) {
633 MachineFunction &MF = DAG.getMachineFunction();
634 MachineRegisterInfo &RegInfo = MF.getRegInfo();
635 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
636 SDValue Flag;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000637
Scott Michel06eabde2008-12-27 04:51:36 +0000638 SDValue Op0 = basePtr.getOperand(0);
639 SDValue Op1 = basePtr.getOperand(1);
640
641 if (isa<ConstantSDNode>(Op1)) {
642 // Convert the (add <ptr>, <const>) to an indirect address contained
643 // in a register. Note that this is done because we need to avoid
644 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000645 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000646 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
647 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000648 } else {
649 // Convert the (add <arg1>, <arg2>) to an indirect address, which
650 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000651 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000652 }
653 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000654 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000655 basePtr,
656 DAG.getConstant(0, PtrVT));
657 }
658
659 // Offset the rotate amount by the basePtr and the preferred slot
660 // byte offset
Dale Johannesenea996922009-02-04 20:06:27 +0000661 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000662 basePtr,
663 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel8efdca42007-12-04 22:23:35 +0000664 }
Scott Micheldbac4cf2008-01-11 02:53:15 +0000665
Scott Michel06eabde2008-12-27 04:51:36 +0000666 // Re-emit as a v16i8 vector load
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000667 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000668 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000669 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michel06eabde2008-12-27 04:51:36 +0000670
671 // Update the chain
672 the_chain = result.getValue(1);
673
674 // Rotate into the preferred slot:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000675 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michel06eabde2008-12-27 04:51:36 +0000676 result.getValue(0), rotate);
677
Scott Michel6ccefab2008-12-04 03:02:42 +0000678 // Convert the loaded v16i8 vector to the appropriate vector type
679 // specified by the operand:
Owen Anderson77f4eb52009-08-12 00:36:31 +0000680 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
681 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesenea996922009-02-04 20:06:27 +0000682 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
683 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel4ec722e2008-07-16 17:17:29 +0000684
Scott Michel6ccefab2008-12-04 03:02:42 +0000685 // Handle extending loads by extending the scalar result:
686 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000687 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000688 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000689 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000690 } else if (ExtType == ISD::EXTLOAD) {
691 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000692
Scott Michel6ccefab2008-12-04 03:02:42 +0000693 if (OutVT.isFloatingPoint())
pingbakb8913342009-01-26 03:37:41 +0000694 NewOpc = ISD::FP_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000695
Dale Johannesenea996922009-02-04 20:06:27 +0000696 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000697 }
698
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000699 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +0000700 SDValue retops[2] = {
Scott Michel394e26d2008-01-17 20:38:41 +0000701 result,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000702 the_chain
Scott Michel394e26d2008-01-17 20:38:41 +0000703 };
Scott Micheldbac4cf2008-01-11 02:53:15 +0000704
Dale Johannesenea996922009-02-04 20:06:27 +0000705 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel394e26d2008-01-17 20:38:41 +0000706 retops, sizeof(retops) / sizeof(retops[0]));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000707 return result;
Scott Michel8efdca42007-12-04 22:23:35 +0000708 }
709 case ISD::PRE_INC:
710 case ISD::PRE_DEC:
711 case ISD::POST_INC:
712 case ISD::POST_DEC:
713 case ISD::LAST_INDEXED_MODE:
Edwin Török4d9756a2009-07-08 20:53:28 +0000714 {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +0000715 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
716 "than UNINDEXED\n" +
717 Twine((unsigned)LN->getAddressingMode()));
Edwin Török4d9756a2009-07-08 20:53:28 +0000718 /*NOTREACHED*/
719 }
Scott Michel8efdca42007-12-04 22:23:35 +0000720 }
721
Dan Gohman8181bd12008-07-27 21:46:04 +0000722 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000723}
724
725/// Custom lower stores for CellSPU
726/*!
727 All CellSPU stores are aligned to 16-byte boundaries, so for elements
728 within a 16-byte block, we have to generate a shuffle to insert the
729 requested element into its place, then store the resulting block.
730 */
Dan Gohman8181bd12008-07-27 21:46:04 +0000731static SDValue
732LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000733 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000734 SDValue Value = SN->getValue();
Owen Andersonac9de032009-08-10 22:56:29 +0000735 EVT VT = Value.getValueType();
736 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
737 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesenea996922009-02-04 20:06:27 +0000738 DebugLoc dl = Op.getDebugLoc();
Scott Micheldbac4cf2008-01-11 02:53:15 +0000739 unsigned alignment = SN->getAlignment();
Scott Michel8efdca42007-12-04 22:23:35 +0000740
741 switch (SN->getAddressingMode()) {
742 case ISD::UNINDEXED: {
Scott Michel33d73eb2008-11-21 02:56:16 +0000743 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson77f4eb52009-08-12 00:36:31 +0000744 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Bill Wendling377c3832009-12-28 02:04:53 +0000745 VT, (128 / VT.getSizeInBits()));
Scott Michel8efdca42007-12-04 22:23:35 +0000746
Scott Michel06eabde2008-12-27 04:51:36 +0000747 SDValue alignLoadVec;
748 SDValue basePtr = SN->getBasePtr();
749 SDValue the_chain = SN->getChain();
750 SDValue insertEltOffs;
Scott Michel8efdca42007-12-04 22:23:35 +0000751
Scott Michel06eabde2008-12-27 04:51:36 +0000752 if (alignment == 16) {
753 ConstantSDNode *CN;
754
755 // Special cases for a known aligned load to simplify the base pointer
756 // and insertion byte:
757 if (basePtr.getOpcode() == ISD::ADD
758 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
759 // Known offset into basePtr
760 int64_t offset = CN->getSExtValue();
761
762 // Simplify the base pointer for this case:
763 basePtr = basePtr.getOperand(0);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000764 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000765 basePtr,
766 DAG.getConstant((offset & 0xf), PtrVT));
767
768 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000769 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000770 basePtr,
771 DAG.getConstant((offset & ~0xf), PtrVT));
772 }
773 } else {
774 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesen175fdef2009-02-06 21:50:26 +0000775 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000776 basePtr,
777 DAG.getConstant(0, PtrVT));
778 }
779 } else {
780 // Unaligned load: must be more pessimistic about addressing modes:
781 if (basePtr.getOpcode() == ISD::ADD) {
782 MachineFunction &MF = DAG.getMachineFunction();
783 MachineRegisterInfo &RegInfo = MF.getRegInfo();
784 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
785 SDValue Flag;
786
787 SDValue Op0 = basePtr.getOperand(0);
788 SDValue Op1 = basePtr.getOperand(1);
789
790 if (isa<ConstantSDNode>(Op1)) {
791 // Convert the (add <ptr>, <const>) to an indirect address contained
792 // in a register. Note that this is done because we need to avoid
793 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000794 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000795 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
796 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000797 } else {
798 // Convert the (add <arg1>, <arg2>) to an indirect address, which
799 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000800 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000801 }
802 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000803 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000804 basePtr,
805 DAG.getConstant(0, PtrVT));
806 }
807
808 // Insertion point is solely determined by basePtr's contents
Dale Johannesenea996922009-02-04 20:06:27 +0000809 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 }
813
814 // Re-emit as a v16i8 vector load
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000815 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000816 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000817 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michel06eabde2008-12-27 04:51:36 +0000818
819 // Update the chain
820 the_chain = alignLoadVec.getValue(1);
Scott Michel8efdca42007-12-04 22:23:35 +0000821
Scott Micheldbac4cf2008-01-11 02:53:15 +0000822 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman8181bd12008-07-27 21:46:04 +0000823 SDValue theValue = SN->getValue();
824 SDValue result;
Scott Michel8efdca42007-12-04 22:23:35 +0000825
826 if (StVT != VT
Scott Michel5a6f17b2008-01-30 02:55:46 +0000827 && (theValue.getOpcode() == ISD::AssertZext
828 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel8efdca42007-12-04 22:23:35 +0000829 // Drill down and get the value for zero- and sign-extended
830 // quantities
Scott Michel4ec722e2008-07-16 17:17:29 +0000831 theValue = theValue.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +0000832 }
833
Scott Micheldbac4cf2008-01-11 02:53:15 +0000834 // If the base pointer is already a D-form address, then just create
835 // a new D-form address with a slot offset and the orignal base pointer.
836 // Otherwise generate a D-form address with the slot offset relative
837 // to the stack pointer, which is always aligned.
Scott Michel06eabde2008-12-27 04:51:36 +0000838#if !defined(NDEBUG)
839 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +0000840 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michel06eabde2008-12-27 04:51:36 +0000841 basePtr.getNode()->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +0000842 errs() << "\n";
Scott Michel06eabde2008-12-27 04:51:36 +0000843 }
844#endif
Scott Micheldbac4cf2008-01-11 02:53:15 +0000845
Scott Michelf65c8f02008-11-19 15:24:16 +0000846 SDValue insertEltOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000847 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michele1006032008-11-19 17:45:08 +0000848 SDValue vectorizeOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000849 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michelf65c8f02008-11-19 15:24:16 +0000850
Dale Johannesenea996922009-02-04 20:06:27 +0000851 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
pingbakb8913342009-01-26 03:37:41 +0000852 vectorizeOp, alignLoadVec,
Scott Michel34712c32009-03-16 18:47:25 +0000853 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000854 MVT::v4i32, insertEltOp));
Scott Michel8efdca42007-12-04 22:23:35 +0000855
Dale Johannesenea996922009-02-04 20:06:27 +0000856 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel8efdca42007-12-04 22:23:35 +0000857 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000858 LN->isVolatile(), LN->isNonTemporal(),
859 LN->getAlignment());
Scott Michel8efdca42007-12-04 22:23:35 +0000860
Scott Michel8c2746e2008-12-04 17:16:59 +0000861#if 0 && !defined(NDEBUG)
Scott Michelf65c8f02008-11-19 15:24:16 +0000862 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
863 const SDValue &currentRoot = DAG.getRoot();
864
865 DAG.setRoot(result);
Chris Lattner36eef822009-08-23 07:05:07 +0000866 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michelf65c8f02008-11-19 15:24:16 +0000867 DAG.dump();
Chris Lattner36eef822009-08-23 07:05:07 +0000868 errs() << "-------\n";
Scott Michelf65c8f02008-11-19 15:24:16 +0000869 DAG.setRoot(currentRoot);
870 }
871#endif
Scott Michelec8c82e2008-12-02 19:53:53 +0000872
Scott Michel8efdca42007-12-04 22:23:35 +0000873 return result;
874 /*UNREACHED*/
875 }
876 case ISD::PRE_INC:
877 case ISD::PRE_DEC:
878 case ISD::POST_INC:
879 case ISD::POST_DEC:
880 case ISD::LAST_INDEXED_MODE:
Edwin Török4d9756a2009-07-08 20:53:28 +0000881 {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +0000882 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
883 "than UNINDEXED\n" +
884 Twine((unsigned)SN->getAddressingMode()));
Edwin Török4d9756a2009-07-08 20:53:28 +0000885 /*NOTREACHED*/
886 }
Scott Michel8efdca42007-12-04 22:23:35 +0000887 }
888
Dan Gohman8181bd12008-07-27 21:46:04 +0000889 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000890}
891
Scott Michel750b93f2009-01-15 04:41:47 +0000892//! Generate the address of a constant pool entry.
Dan Gohman6d29b322009-08-07 01:32:21 +0000893static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +0000894LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000895 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000896 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman36c56d02010-04-15 01:51:59 +0000897 const Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000898 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
899 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000900 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000901 // FIXME there is no actual debug info here
902 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000903
904 if (TM.getRelocationModel() == Reloc::Static) {
905 if (!ST->usingLargeMem()) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000906 // Just return the SDValue with the constant pool address in it.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000907 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +0000908 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000909 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
910 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
911 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel8efdca42007-12-04 22:23:35 +0000912 }
913 }
914
Edwin Törökbd448e32009-07-14 16:55:14 +0000915 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Edwin Törökb2de05e2009-07-14 12:22:58 +0000916 " not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000917 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000918}
919
Scott Michel750b93f2009-01-15 04:41:47 +0000920//! Alternate entry point for generating the address of a constant pool entry
921SDValue
922SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
923 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
924}
925
Dan Gohman8181bd12008-07-27 21:46:04 +0000926static SDValue
927LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000928 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000929 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000930 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
931 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel8efdca42007-12-04 22:23:35 +0000932 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000933 // FIXME there is no actual debug info here
934 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000935
936 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel97872d32008-02-23 18:41:37 +0000937 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000938 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michel97872d32008-02-23 18:41:37 +0000939 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000940 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
941 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
942 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel97872d32008-02-23 18:41:37 +0000943 }
Scott Michel8efdca42007-12-04 22:23:35 +0000944 }
945
Edwin Törökbd448e32009-07-14 16:55:14 +0000946 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Edwin Törökb2de05e2009-07-14 12:22:58 +0000947 " not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000948 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000949}
950
Dan Gohman8181bd12008-07-27 21:46:04 +0000951static SDValue
952LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000953 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000954 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman36c56d02010-04-15 01:51:59 +0000955 const GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000956 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel8efdca42007-12-04 22:23:35 +0000957 const TargetMachine &TM = DAG.getTarget();
Dan Gohman8181bd12008-07-27 21:46:04 +0000958 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000959 // FIXME there is no actual debug info here
960 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +0000961
Scott Michel8efdca42007-12-04 22:23:35 +0000962 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michelf9f42e62008-01-29 02:16:57 +0000963 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000964 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michelf9f42e62008-01-29 02:16:57 +0000965 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000966 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
967 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
968 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michelf9f42e62008-01-29 02:16:57 +0000969 }
Scott Michel8efdca42007-12-04 22:23:35 +0000970 } else {
Chris Lattner8316f2d2010-04-07 22:58:41 +0000971 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Edwin Török4d9756a2009-07-08 20:53:28 +0000972 "not supported.");
Scott Michel8efdca42007-12-04 22:23:35 +0000973 /*NOTREACHED*/
974 }
975
Dan Gohman8181bd12008-07-27 21:46:04 +0000976 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000977}
978
Nate Begeman78125042008-02-14 18:43:04 +0000979//! Custom lower double precision floating point constants
Dan Gohman8181bd12008-07-27 21:46:04 +0000980static SDValue
981LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +0000982 EVT VT = Op.getValueType();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000983 // FIXME there is no actual debug info here
984 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000985
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000986 if (VT == MVT::f64) {
Scott Michel0718cd82008-12-01 17:56:02 +0000987 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
988
989 assert((FP != 0) &&
990 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michelae5cbf52008-12-29 03:23:36 +0000991
Scott Michel11e88bb2007-12-19 20:15:47 +0000992 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000993 SDValue T = DAG.getConstant(dbits, MVT::i64);
994 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000995 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000996 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel8efdca42007-12-04 22:23:35 +0000997 }
998
Dan Gohman8181bd12008-07-27 21:46:04 +0000999 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001000}
1001
Dan Gohman9178de12009-08-05 01:29:28 +00001002SDValue
1003SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001004 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001005 const SmallVectorImpl<ISD::InputArg>
1006 &Ins,
1007 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001008 SmallVectorImpl<SDValue> &InVals)
1009 const {
Dan Gohman9178de12009-08-05 01:29:28 +00001010
Scott Michel8efdca42007-12-04 22:23:35 +00001011 MachineFunction &MF = DAG.getMachineFunction();
1012 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner1b989192007-12-31 04:13:23 +00001013 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohmand80404c2010-04-17 14:41:14 +00001014 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel8efdca42007-12-04 22:23:35 +00001015
1016 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1017 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel4ec722e2008-07-16 17:17:29 +00001018
Scott Michel8efdca42007-12-04 22:23:35 +00001019 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1020 unsigned ArgRegIdx = 0;
1021 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel4ec722e2008-07-16 17:17:29 +00001022
Owen Andersonac9de032009-08-10 22:56:29 +00001023 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +00001024
Scott Michel8efdca42007-12-04 22:23:35 +00001025 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman9178de12009-08-05 01:29:28 +00001026 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersonac9de032009-08-10 22:56:29 +00001027 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands92c43912008-06-06 12:08:01 +00001028 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Michela313fb02008-10-30 01:51:48 +00001029 SDValue ArgVal;
Scott Michel8efdca42007-12-04 22:23:35 +00001030
Scott Michela313fb02008-10-30 01:51:48 +00001031 if (ArgRegIdx < NumArgRegs) {
1032 const TargetRegisterClass *ArgRegClass;
Scott Michel4ec722e2008-07-16 17:17:29 +00001033
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001034 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +00001035 default:
1036 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1037 Twine(ObjectVT.getEVTString()));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001038 case MVT::i8:
Scott Michel33d73eb2008-11-21 02:56:16 +00001039 ArgRegClass = &SPU::R8CRegClass;
1040 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001041 case MVT::i16:
Scott Michel33d73eb2008-11-21 02:56:16 +00001042 ArgRegClass = &SPU::R16CRegClass;
1043 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001044 case MVT::i32:
Scott Michel33d73eb2008-11-21 02:56:16 +00001045 ArgRegClass = &SPU::R32CRegClass;
1046 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001047 case MVT::i64:
Scott Michel33d73eb2008-11-21 02:56:16 +00001048 ArgRegClass = &SPU::R64CRegClass;
1049 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001050 case MVT::i128:
Scott Michel2ef773a2009-01-06 03:36:14 +00001051 ArgRegClass = &SPU::GPRCRegClass;
1052 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001053 case MVT::f32:
Scott Michel33d73eb2008-11-21 02:56:16 +00001054 ArgRegClass = &SPU::R32FPRegClass;
1055 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001056 case MVT::f64:
Scott Michel33d73eb2008-11-21 02:56:16 +00001057 ArgRegClass = &SPU::R64FPRegClass;
1058 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001059 case MVT::v2f64:
1060 case MVT::v4f32:
1061 case MVT::v2i64:
1062 case MVT::v4i32:
1063 case MVT::v8i16:
1064 case MVT::v16i8:
Scott Michel33d73eb2008-11-21 02:56:16 +00001065 ArgRegClass = &SPU::VECREGRegClass;
1066 break;
Scott Michela313fb02008-10-30 01:51:48 +00001067 }
1068
1069 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1070 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman9178de12009-08-05 01:29:28 +00001071 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Michela313fb02008-10-30 01:51:48 +00001072 ++ArgRegIdx;
1073 } else {
1074 // We need to load the argument to a virtual register if we determined
1075 // above that we ran out of physical registers of the appropriate type
1076 // or we're forced to do vararg
David Greene6424ab92009-11-12 20:49:22 +00001077 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00001078 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greeneeb54d342010-02-15 16:55:58 +00001079 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel8efdca42007-12-04 22:23:35 +00001080 ArgOffset += StackSlotSize;
1081 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001082
Dan Gohman9178de12009-08-05 01:29:28 +00001083 InVals.push_back(ArgVal);
Scott Michela313fb02008-10-30 01:51:48 +00001084 // Update the chain
Dan Gohman9178de12009-08-05 01:29:28 +00001085 Chain = ArgVal.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001086 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001087
Scott Michela313fb02008-10-30 01:51:48 +00001088 // vararg handling:
Scott Michel8efdca42007-12-04 22:23:35 +00001089 if (isVarArg) {
Scott Michela313fb02008-10-30 01:51:48 +00001090 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1091 // We will spill (79-3)+1 registers to the stack
1092 SmallVector<SDValue, 79-3+1> MemOps;
1093
1094 // Create the frame slot
1095
Scott Michel8efdca42007-12-04 22:23:35 +00001096 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohmand80404c2010-04-17 14:41:14 +00001097 FuncInfo->setVarArgsFrameIndex(
1098 MFI->CreateFixedObject(StackSlotSize, ArgOffset,
1099 true, false));
1100 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattner0d5543c2010-03-29 17:38:47 +00001101 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1102 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greeneeb54d342010-02-15 16:55:58 +00001103 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1104 false, false, 0);
Dan Gohman9178de12009-08-05 01:29:28 +00001105 Chain = Store.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001106 MemOps.push_back(Store);
Scott Michela313fb02008-10-30 01:51:48 +00001107
1108 // Increment address by stack slot size for the next stored argument
1109 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001110 }
1111 if (!MemOps.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001112 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman9178de12009-08-05 01:29:28 +00001113 &MemOps[0], MemOps.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001114 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001115
Dan Gohman9178de12009-08-05 01:29:28 +00001116 return Chain;
Scott Michel8efdca42007-12-04 22:23:35 +00001117}
1118
1119/// isLSAAddress - Return the immediate to use if the specified
1120/// value is representable as a LSA address.
Dan Gohman8181bd12008-07-27 21:46:04 +00001121static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel5974f432008-11-11 03:06:06 +00001122 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel8efdca42007-12-04 22:23:35 +00001123 if (!C) return 0;
Scott Michel4ec722e2008-07-16 17:17:29 +00001124
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001125 int Addr = C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001126 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1127 (Addr << 14 >> 14) != Addr)
1128 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel4ec722e2008-07-16 17:17:29 +00001129
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001130 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel8efdca42007-12-04 22:23:35 +00001131}
1132
Dan Gohman9178de12009-08-05 01:29:28 +00001133SDValue
Evan Chengff116f92010-02-02 23:55:14 +00001134SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001135 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng6b6ed592010-01-27 00:07:07 +00001136 bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +00001137 const SmallVectorImpl<ISD::OutputArg> &Outs,
1138 const SmallVectorImpl<ISD::InputArg> &Ins,
1139 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001140 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng6b6ed592010-01-27 00:07:07 +00001141 // CellSPU target does not yet support tail call optimization.
1142 isTailCall = false;
Dan Gohman9178de12009-08-05 01:29:28 +00001143
1144 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1145 unsigned NumOps = Outs.size();
Scott Michel8efdca42007-12-04 22:23:35 +00001146 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1147 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1148 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1149
1150 // Handy pointer type
Owen Andersonac9de032009-08-10 22:56:29 +00001151 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +00001152
Scott Michel8efdca42007-12-04 22:23:35 +00001153 // Set up a copy of the stack pointer for use loading and storing any
1154 // arguments that may not fit in the registers available for argument
1155 // passing.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001156 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel4ec722e2008-07-16 17:17:29 +00001157
Scott Michel8efdca42007-12-04 22:23:35 +00001158 // Figure out which arguments are going to go in registers, and which in
1159 // memory.
1160 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1161 unsigned ArgRegIdx = 0;
1162
1163 // Keep track of registers passing arguments
Dan Gohman8181bd12008-07-27 21:46:04 +00001164 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel8efdca42007-12-04 22:23:35 +00001165 // And the arguments passed on the stack
Dan Gohman8181bd12008-07-27 21:46:04 +00001166 SmallVector<SDValue, 8> MemOpChains;
Scott Michel8efdca42007-12-04 22:23:35 +00001167
1168 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman9178de12009-08-05 01:29:28 +00001169 SDValue Arg = Outs[i].Val;
Scott Michel4ec722e2008-07-16 17:17:29 +00001170
Scott Michel8efdca42007-12-04 22:23:35 +00001171 // PtrOff will be used to store the current argument to the stack if a
1172 // register cannot be found for it.
Dan Gohman8181bd12008-07-27 21:46:04 +00001173 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesenea996922009-02-04 20:06:27 +00001174 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel8efdca42007-12-04 22:23:35 +00001175
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001176 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001177 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001178 case MVT::i8:
1179 case MVT::i16:
1180 case MVT::i32:
1181 case MVT::i64:
1182 case MVT::i128:
Scott Michel8efdca42007-12-04 22:23:35 +00001183 if (ArgRegIdx != NumArgRegs) {
1184 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1185 } else {
David Greeneeb54d342010-02-15 16:55:58 +00001186 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1187 false, false, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001188 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001189 }
1190 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001191 case MVT::f32:
1192 case MVT::f64:
Scott Michel8efdca42007-12-04 22:23:35 +00001193 if (ArgRegIdx != NumArgRegs) {
1194 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1195 } else {
David Greeneeb54d342010-02-15 16:55:58 +00001196 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1197 false, false, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001198 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001199 }
1200 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001201 case MVT::v2i64:
1202 case MVT::v2f64:
1203 case MVT::v4f32:
1204 case MVT::v4i32:
1205 case MVT::v8i16:
1206 case MVT::v16i8:
Scott Michel8efdca42007-12-04 22:23:35 +00001207 if (ArgRegIdx != NumArgRegs) {
1208 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1209 } else {
David Greeneeb54d342010-02-15 16:55:58 +00001210 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1211 false, false, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001212 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001213 }
1214 break;
1215 }
1216 }
1217
Bill Wendling274b4172009-12-28 01:31:11 +00001218 // Accumulate how many bytes are to be pushed on the stack, including the
1219 // linkage area, and parameter passing area. According to the SPU ABI,
1220 // we minimally need space for [LR] and [SP].
1221 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1222
1223 // Insert a call sequence start
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001224 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1225 true));
Scott Michel8efdca42007-12-04 22:23:35 +00001226
1227 if (!MemOpChains.empty()) {
1228 // Adjust the stack pointer for the stack arguments.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001229 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel8efdca42007-12-04 22:23:35 +00001230 &MemOpChains[0], MemOpChains.size());
1231 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001232
Scott Michel8efdca42007-12-04 22:23:35 +00001233 // Build a sequence of copy-to-reg nodes chained together with token chain
1234 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman8181bd12008-07-27 21:46:04 +00001235 SDValue InFlag;
Scott Michel8efdca42007-12-04 22:23:35 +00001236 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel34712c32009-03-16 18:47:25 +00001237 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenea996922009-02-04 20:06:27 +00001238 RegsToPass[i].second, InFlag);
Scott Michel8efdca42007-12-04 22:23:35 +00001239 InFlag = Chain.getValue(1);
1240 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001241
Dan Gohman8181bd12008-07-27 21:46:04 +00001242 SmallVector<SDValue, 8> Ops;
Scott Michel8efdca42007-12-04 22:23:35 +00001243 unsigned CallOpc = SPUISD::CALL;
Scott Michel4ec722e2008-07-16 17:17:29 +00001244
Bill Wendlingfef06052008-09-16 21:48:12 +00001245 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1246 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1247 // node so that legalize doesn't hack it.
Scott Michel5974f432008-11-11 03:06:06 +00001248 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman36c56d02010-04-15 01:51:59 +00001249 const GlobalValue *GV = G->getGlobal();
Owen Andersonac9de032009-08-10 22:56:29 +00001250 EVT CalleeVT = Callee.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001251 SDValue Zero = DAG.getConstant(0, PtrVT);
1252 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel8efdca42007-12-04 22:23:35 +00001253
Scott Micheldbac4cf2008-01-11 02:53:15 +00001254 if (!ST->usingLargeMem()) {
1255 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1256 // style calls, otherwise, external symbols are BRASL calls. This assumes
1257 // that declared/defined symbols are in the same compilation unit and can
1258 // be reached through PC-relative jumps.
1259 //
1260 // NOTE:
1261 // This may be an unsafe assumption for JIT and really large compilation
1262 // units.
1263 if (GV->isDeclaration()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001264 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001265 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001266 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001267 }
Scott Michel8efdca42007-12-04 22:23:35 +00001268 } else {
Scott Micheldbac4cf2008-01-11 02:53:15 +00001269 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1270 // address pairs:
Dale Johannesen175fdef2009-02-06 21:50:26 +00001271 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +00001272 }
Scott Michelae5cbf52008-12-29 03:23:36 +00001273 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersonac9de032009-08-10 22:56:29 +00001274 EVT CalleeVT = Callee.getValueType();
Scott Michelae5cbf52008-12-29 03:23:36 +00001275 SDValue Zero = DAG.getConstant(0, PtrVT);
1276 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1277 Callee.getValueType());
1278
1279 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001280 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001281 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001282 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001283 }
1284 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001285 // If this is an absolute destination address that appears to be a legal
1286 // local store address, use the munged value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001287 Callee = SDValue(Dest, 0);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001288 }
Scott Michel8efdca42007-12-04 22:23:35 +00001289
1290 Ops.push_back(Chain);
1291 Ops.push_back(Callee);
Scott Michel4ec722e2008-07-16 17:17:29 +00001292
Scott Michel8efdca42007-12-04 22:23:35 +00001293 // Add argument registers to the end of the list so that they are known live
1294 // into the call.
1295 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel4ec722e2008-07-16 17:17:29 +00001296 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel8efdca42007-12-04 22:23:35 +00001297 RegsToPass[i].second.getValueType()));
Scott Michel4ec722e2008-07-16 17:17:29 +00001298
Gabor Greif1c80d112008-08-28 21:40:38 +00001299 if (InFlag.getNode())
Scott Michel8efdca42007-12-04 22:23:35 +00001300 Ops.push_back(InFlag);
Duncan Sands698842f2008-07-02 17:40:58 +00001301 // Returns a chain and a flag for retval copy to use.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001302 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands698842f2008-07-02 17:40:58 +00001303 &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001304 InFlag = Chain.getValue(1);
1305
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001306 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1307 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman9178de12009-08-05 01:29:28 +00001308 if (!Ins.empty())
Evan Cheng07322bb2008-02-05 22:44:06 +00001309 InFlag = Chain.getValue(1);
1310
Dan Gohman9178de12009-08-05 01:29:28 +00001311 // If the function returns void, just return the chain.
1312 if (Ins.empty())
1313 return Chain;
Scott Michel4ec722e2008-07-16 17:17:29 +00001314
Scott Michel8efdca42007-12-04 22:23:35 +00001315 // If the call has results, copy the values out of the ret val registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001316 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001317 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001318 case MVT::Other: break;
1319 case MVT::i32:
1320 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel34712c32009-03-16 18:47:25 +00001321 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001322 MVT::i32, InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001323 InVals.push_back(Chain.getValue(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001324 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel8efdca42007-12-04 22:23:35 +00001325 Chain.getValue(2)).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001326 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001327 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001328 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesenea996922009-02-04 20:06:27 +00001329 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001330 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001331 }
Scott Michel8efdca42007-12-04 22:23:35 +00001332 break;
Chris Lattnere603bd32010-04-20 05:36:09 +00001333 case MVT::i8:
1334 case MVT::i16:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001335 case MVT::i64:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001336 case MVT::i128:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001337 case MVT::f32:
1338 case MVT::f64:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001339 case MVT::v2f64:
1340 case MVT::v2i64:
1341 case MVT::v4f32:
1342 case MVT::v4i32:
1343 case MVT::v8i16:
1344 case MVT::v16i8:
Dan Gohman9178de12009-08-05 01:29:28 +00001345 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel8efdca42007-12-04 22:23:35 +00001346 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001347 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001348 break;
1349 }
Duncan Sands698842f2008-07-02 17:40:58 +00001350
Dan Gohman9178de12009-08-05 01:29:28 +00001351 return Chain;
Scott Michel8efdca42007-12-04 22:23:35 +00001352}
1353
Dan Gohman9178de12009-08-05 01:29:28 +00001354SDValue
1355SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001356 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001357 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001358 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman9178de12009-08-05 01:29:28 +00001359
Scott Michel8efdca42007-12-04 22:23:35 +00001360 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001361 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1362 RVLocs, *DAG.getContext());
1363 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel4ec722e2008-07-16 17:17:29 +00001364
Scott Michel8efdca42007-12-04 22:23:35 +00001365 // If this is the first return lowered for this function, add the regs to the
1366 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00001367 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel8efdca42007-12-04 22:23:35 +00001368 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00001369 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel8efdca42007-12-04 22:23:35 +00001370 }
1371
Dan Gohman8181bd12008-07-27 21:46:04 +00001372 SDValue Flag;
Scott Michel4ec722e2008-07-16 17:17:29 +00001373
Scott Michel8efdca42007-12-04 22:23:35 +00001374 // Copy the result values into the output registers.
1375 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1376 CCValAssign &VA = RVLocs[i];
1377 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001378 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman9178de12009-08-05 01:29:28 +00001379 Outs[i].Val, Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001380 Flag = Chain.getValue(1);
1381 }
1382
Gabor Greif1c80d112008-08-28 21:40:38 +00001383 if (Flag.getNode())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001384 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001385 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001386 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel8efdca42007-12-04 22:23:35 +00001387}
1388
1389
1390//===----------------------------------------------------------------------===//
1391// Vector related lowering:
1392//===----------------------------------------------------------------------===//
1393
1394static ConstantSDNode *
1395getVecImm(SDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001396 SDValue OpVal(0, 0);
Scott Michel4ec722e2008-07-16 17:17:29 +00001397
Scott Michel8efdca42007-12-04 22:23:35 +00001398 // Check to see if this buildvec has a single non-undef value in its elements.
1399 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1400 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greif1c80d112008-08-28 21:40:38 +00001401 if (OpVal.getNode() == 0)
Scott Michel8efdca42007-12-04 22:23:35 +00001402 OpVal = N->getOperand(i);
1403 else if (OpVal != N->getOperand(i))
1404 return 0;
1405 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001406
Gabor Greif1c80d112008-08-28 21:40:38 +00001407 if (OpVal.getNode() != 0) {
Scott Michel5974f432008-11-11 03:06:06 +00001408 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001409 return CN;
1410 }
1411 }
1412
Scott Michel0d5eae02009-03-17 01:15:45 +00001413 return 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001414}
1415
1416/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1417/// and the value fits into an unsigned 18-bit constant, and if so, return the
1418/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001419SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001420 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001421 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001422 uint64_t Value = CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001423 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001424 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001425 uint32_t upper = uint32_t(UValue >> 32);
1426 uint32_t lower = uint32_t(UValue);
1427 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001428 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001429 Value = Value >> 32;
1430 }
Scott Michel8efdca42007-12-04 22:23:35 +00001431 if (Value <= 0x3ffff)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001432 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001433 }
1434
Dan Gohman8181bd12008-07-27 21:46:04 +00001435 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001436}
1437
1438/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1439/// and the value fits into a signed 16-bit constant, and if so, return the
1440/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001441SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001442 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001443 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001444 int64_t Value = CN->getSExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001445 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001446 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001447 uint32_t upper = uint32_t(UValue >> 32);
1448 uint32_t lower = uint32_t(UValue);
1449 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001450 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001451 Value = Value >> 32;
1452 }
Scott Michel6baba072008-03-05 23:02:02 +00001453 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001454 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001455 }
1456 }
1457
Dan Gohman8181bd12008-07-27 21:46:04 +00001458 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001459}
1460
1461/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1462/// and the value fits into a signed 10-bit constant, and if so, return the
1463/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001464SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001465 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001466 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001467 int64_t Value = CN->getSExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001468 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001469 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001470 uint32_t upper = uint32_t(UValue >> 32);
1471 uint32_t lower = uint32_t(UValue);
1472 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001473 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001474 Value = Value >> 32;
1475 }
Benjamin Kramer851fe722010-03-29 19:07:58 +00001476 if (isInt<10>(Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001477 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001478 }
1479
Dan Gohman8181bd12008-07-27 21:46:04 +00001480 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001481}
1482
1483/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1484/// and the value fits into a signed 8-bit constant, and if so, return the
1485/// constant.
1486///
1487/// @note: The incoming vector is v16i8 because that's the only way we can load
1488/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1489/// same value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001490SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001491 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001492 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001493 int Value = (int) CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001494 if (ValueType == MVT::i16
Scott Michel5a6f17b2008-01-30 02:55:46 +00001495 && Value <= 0xffff /* truncated from uint64_t */
1496 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001497 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001498 else if (ValueType == MVT::i8
Scott Michel5a6f17b2008-01-30 02:55:46 +00001499 && (Value & 0xff) == Value)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001500 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001501 }
1502
Dan Gohman8181bd12008-07-27 21:46:04 +00001503 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001504}
1505
1506/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1507/// and the value fits into a signed 16-bit constant, and if so, return the
1508/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001509SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001510 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001511 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001512 uint64_t Value = CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001513 if ((ValueType == MVT::i32
Scott Michel5a6f17b2008-01-30 02:55:46 +00001514 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001515 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001516 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001517 }
1518
Dan Gohman8181bd12008-07-27 21:46:04 +00001519 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001520}
1521
1522/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001523SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001524 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001525 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00001526 }
1527
Dan Gohman8181bd12008-07-27 21:46:04 +00001528 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001529}
1530
1531/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001532SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001533 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001534 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel8efdca42007-12-04 22:23:35 +00001535 }
1536
Dan Gohman8181bd12008-07-27 21:46:04 +00001537 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001538}
1539
Scott Michel8c67fa42009-01-21 04:58:48 +00001540//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman6d29b322009-08-07 01:32:21 +00001541static SDValue
pingbak2f387e82009-01-26 03:31:40 +00001542LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001543 EVT VT = Op.getValueType();
1544 EVT EltVT = VT.getVectorElementType();
Dale Johannesen913ba762009-02-06 01:31:28 +00001545 DebugLoc dl = Op.getDebugLoc();
Scott Michel0d5eae02009-03-17 01:15:45 +00001546 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1547 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1548 unsigned minSplatBits = EltVT.getSizeInBits();
1549
1550 if (minSplatBits < 16)
1551 minSplatBits = 16;
1552
1553 APInt APSplatBits, APSplatUndef;
1554 unsigned SplatBitSize;
1555 bool HasAnyUndefs;
1556
1557 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1558 HasAnyUndefs, minSplatBits)
1559 || minSplatBits < SplatBitSize)
1560 return SDValue(); // Wasn't a constant vector or splat exceeded min
1561
1562 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel4ec722e2008-07-16 17:17:29 +00001563
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001564 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +00001565 default:
1566 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1567 Twine(VT.getEVTString()));
Scott Michel8c67fa42009-01-21 04:58:48 +00001568 /*NOTREACHED*/
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001569 case MVT::v4f32: {
pingbak2f387e82009-01-26 03:31:40 +00001570 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattner8579bab2009-03-26 05:29:34 +00001571 assert(SplatBitSize == 32
Scott Michel5a6f17b2008-01-30 02:55:46 +00001572 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel8efdca42007-12-04 22:23:35 +00001573 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001574 SDValue T = DAG.getConstant(Value32, MVT::i32);
1575 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1576 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel8efdca42007-12-04 22:23:35 +00001577 break;
1578 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001579 case MVT::v2f64: {
pingbak2f387e82009-01-26 03:31:40 +00001580 uint64_t f64val = uint64_t(SplatBits);
Chris Lattner8579bab2009-03-26 05:29:34 +00001581 assert(SplatBitSize == 64
Scott Michelc630c412008-11-24 17:11:17 +00001582 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel8efdca42007-12-04 22:23:35 +00001583 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001584 SDValue T = DAG.getConstant(f64val, MVT::i64);
1585 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1586 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel8efdca42007-12-04 22:23:35 +00001587 break;
1588 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001589 case MVT::v16i8: {
Scott Michel8efdca42007-12-04 22:23:35 +00001590 // 8-bit constants have to be expanded to 16-bits
Scott Michel0d5eae02009-03-17 01:15:45 +00001591 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1592 SmallVector<SDValue, 8> Ops;
1593
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001594 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesen913ba762009-02-06 01:31:28 +00001595 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001596 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00001597 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001598 case MVT::v8i16: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001599 unsigned short Value16 = SplatBits;
1600 SDValue T = DAG.getConstant(Value16, EltVT);
1601 SmallVector<SDValue, 8> Ops;
1602
1603 Ops.assign(8, T);
1604 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001605 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001606 case MVT::v4i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001607 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001608 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel8efdca42007-12-04 22:23:35 +00001609 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001610 case MVT::v2i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001611 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001612 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel70741542009-01-06 23:10:38 +00001613 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001614 case MVT::v2i64: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001615 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel8efdca42007-12-04 22:23:35 +00001616 }
1617 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001618
Dan Gohman8181bd12008-07-27 21:46:04 +00001619 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001620}
1621
Scott Michel0d5eae02009-03-17 01:15:45 +00001622/*!
1623 */
pingbak2f387e82009-01-26 03:31:40 +00001624SDValue
Owen Andersonac9de032009-08-10 22:56:29 +00001625SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel0d5eae02009-03-17 01:15:45 +00001626 DebugLoc dl) {
pingbak2f387e82009-01-26 03:31:40 +00001627 uint32_t upper = uint32_t(SplatVal >> 32);
1628 uint32_t lower = uint32_t(SplatVal);
1629
1630 if (upper == lower) {
1631 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001632 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001633 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001634 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001635 Val, Val, Val, Val));
pingbak2f387e82009-01-26 03:31:40 +00001636 } else {
pingbak2f387e82009-01-26 03:31:40 +00001637 bool upper_special, lower_special;
1638
1639 // NOTE: This code creates common-case shuffle masks that can be easily
1640 // detected as common expressions. It is not attempting to create highly
1641 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1642
1643 // Detect if the upper or lower half is a special shuffle mask pattern:
1644 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1645 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1646
Scott Michel0d5eae02009-03-17 01:15:45 +00001647 // Both upper and lower are special, lower to a constant pool load:
1648 if (lower_special && upper_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001649 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1650 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel0d5eae02009-03-17 01:15:45 +00001651 SplatValCN, SplatValCN);
1652 }
1653
1654 SDValue LO32;
1655 SDValue HI32;
1656 SmallVector<SDValue, 16> ShufBytes;
1657 SDValue Result;
1658
pingbak2f387e82009-01-26 03:31:40 +00001659 // Create lower vector if not a special pattern
1660 if (!lower_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001661 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001662 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001663 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001664 LO32C, LO32C, LO32C, LO32C));
pingbak2f387e82009-01-26 03:31:40 +00001665 }
1666
1667 // Create upper vector if not a special pattern
1668 if (!upper_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001669 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001670 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001671 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001672 HI32C, HI32C, HI32C, HI32C));
pingbak2f387e82009-01-26 03:31:40 +00001673 }
1674
1675 // If either upper or lower are special, then the two input operands are
1676 // the same (basically, one of them is a "don't care")
1677 if (lower_special)
1678 LO32 = HI32;
1679 if (upper_special)
1680 HI32 = LO32;
pingbak2f387e82009-01-26 03:31:40 +00001681
1682 for (int i = 0; i < 4; ++i) {
1683 uint64_t val = 0;
1684 for (int j = 0; j < 4; ++j) {
1685 SDValue V;
1686 bool process_upper, process_lower;
1687 val <<= 8;
1688 process_upper = (upper_special && (i & 1) == 0);
1689 process_lower = (lower_special && (i & 1) == 1);
1690
1691 if (process_upper || process_lower) {
1692 if ((process_upper && upper == 0)
1693 || (process_lower && lower == 0))
1694 val |= 0x80;
1695 else if ((process_upper && upper == 0xffffffff)
1696 || (process_lower && lower == 0xffffffff))
1697 val |= 0xc0;
1698 else if ((process_upper && upper == 0x80000000)
1699 || (process_lower && lower == 0x80000000))
1700 val |= (j == 0 ? 0xe0 : 0x80);
1701 } else
1702 val |= i * 4 + j + ((i & 1) * 16);
1703 }
1704
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001705 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
pingbak2f387e82009-01-26 03:31:40 +00001706 }
1707
Dale Johannesen913ba762009-02-06 01:31:28 +00001708 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001709 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001710 &ShufBytes[0], ShufBytes.size()));
pingbak2f387e82009-01-26 03:31:40 +00001711 }
1712}
1713
Scott Michel8efdca42007-12-04 22:23:35 +00001714/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1715/// which the Cell can operate. The code inspects V3 to ascertain whether the
1716/// permutation vector, V3, is monotonically increasing with one "exception"
1717/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel56a125e2008-11-22 23:50:42 +00001718/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel8efdca42007-12-04 22:23:35 +00001719/// In either case, the net result is going to eventually invoke SHUFB to
1720/// permute/shuffle the bytes from V1 and V2.
1721/// \note
Scott Michel56a125e2008-11-22 23:50:42 +00001722/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel8efdca42007-12-04 22:23:35 +00001723/// control word for byte/halfword/word insertion. This takes care of a single
1724/// element move from V2 into V1.
1725/// \note
1726/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman8181bd12008-07-27 21:46:04 +00001727static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman543d2142009-04-27 18:41:29 +00001728 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00001729 SDValue V1 = Op.getOperand(0);
1730 SDValue V2 = Op.getOperand(1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001731 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +00001732
Scott Michel8efdca42007-12-04 22:23:35 +00001733 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel4ec722e2008-07-16 17:17:29 +00001734
Scott Michel8efdca42007-12-04 22:23:35 +00001735 // If we have a single element being moved from V1 to V2, this can be handled
1736 // using the C*[DX] compute mask instructions, but the vector elements have
1737 // to be monotonically increasing with one exception element.
Owen Andersonac9de032009-08-10 22:56:29 +00001738 EVT VecVT = V1.getValueType();
1739 EVT EltVT = VecVT.getVectorElementType();
Scott Michel8efdca42007-12-04 22:23:35 +00001740 unsigned EltsFromV2 = 0;
1741 unsigned V2Elt = 0;
1742 unsigned V2EltIdx0 = 0;
1743 unsigned CurrElt = 0;
Scott Michele2641a12008-12-04 21:01:44 +00001744 unsigned MaxElts = VecVT.getVectorNumElements();
1745 unsigned PrevElt = 0;
1746 unsigned V0Elt = 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001747 bool monotonic = true;
Scott Michele2641a12008-12-04 21:01:44 +00001748 bool rotate = true;
Kalle Raiskiladc201402010-06-21 10:17:36 +00001749 EVT maskVT; // which of the c?d instructions to use
Scott Michele2641a12008-12-04 21:01:44 +00001750
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001751 if (EltVT == MVT::i8) {
Scott Michel8efdca42007-12-04 22:23:35 +00001752 V2EltIdx0 = 16;
Kalle Raiskiladc201402010-06-21 10:17:36 +00001753 maskVT = MVT::v16i8;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001754 } else if (EltVT == MVT::i16) {
Scott Michel8efdca42007-12-04 22:23:35 +00001755 V2EltIdx0 = 8;
Kalle Raiskiladc201402010-06-21 10:17:36 +00001756 maskVT = MVT::v8i16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001757 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel8efdca42007-12-04 22:23:35 +00001758 V2EltIdx0 = 4;
Kalle Raiskiladc201402010-06-21 10:17:36 +00001759 maskVT = MVT::v4i32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001760 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michele2641a12008-12-04 21:01:44 +00001761 V2EltIdx0 = 2;
Kalle Raiskiladc201402010-06-21 10:17:36 +00001762 maskVT = MVT::v2i64;
Scott Michele2641a12008-12-04 21:01:44 +00001763 } else
Edwin Törökbd448e32009-07-14 16:55:14 +00001764 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel8efdca42007-12-04 22:23:35 +00001765
Nate Begeman543d2142009-04-27 18:41:29 +00001766 for (unsigned i = 0; i != MaxElts; ++i) {
1767 if (SVN->getMaskElt(i) < 0)
1768 continue;
1769
1770 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel8efdca42007-12-04 22:23:35 +00001771
Nate Begeman543d2142009-04-27 18:41:29 +00001772 if (monotonic) {
1773 if (SrcElt >= V2EltIdx0) {
1774 if (1 >= (++EltsFromV2)) {
1775 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michele2641a12008-12-04 21:01:44 +00001776 }
Nate Begeman543d2142009-04-27 18:41:29 +00001777 } else if (CurrElt != SrcElt) {
1778 monotonic = false;
Scott Michele2641a12008-12-04 21:01:44 +00001779 }
1780
Nate Begeman543d2142009-04-27 18:41:29 +00001781 ++CurrElt;
1782 }
1783
1784 if (rotate) {
1785 if (PrevElt > 0 && SrcElt < MaxElts) {
1786 if ((PrevElt == SrcElt - 1)
1787 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michele2641a12008-12-04 21:01:44 +00001788 PrevElt = SrcElt;
Nate Begeman543d2142009-04-27 18:41:29 +00001789 if (SrcElt == 0)
1790 V0Elt = i;
Scott Michele2641a12008-12-04 21:01:44 +00001791 } else {
Scott Michele2641a12008-12-04 21:01:44 +00001792 rotate = false;
1793 }
Nate Begeman543d2142009-04-27 18:41:29 +00001794 } else if (PrevElt == 0) {
1795 // First time through, need to keep track of previous element
1796 PrevElt = SrcElt;
1797 } else {
1798 // This isn't a rotation, takes elements from vector 2
1799 rotate = false;
Scott Michele2641a12008-12-04 21:01:44 +00001800 }
Scott Michel8efdca42007-12-04 22:23:35 +00001801 }
Scott Michel8efdca42007-12-04 22:23:35 +00001802 }
1803
1804 if (EltsFromV2 == 1 && monotonic) {
1805 // Compute mask and shuffle
1806 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00001807 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Owen Andersonac9de032009-08-10 22:56:29 +00001808 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskiladc201402010-06-21 10:17:36 +00001809
1810 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1811 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1812 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1813 DAG.getRegister(SPU::R1, PtrVT),
1814 DAG.getConstant(V2Elt, MVT::i32));
1815 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
1816 maskVT, Pointer);
1817
Scott Michel8efdca42007-12-04 22:23:35 +00001818 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel34712c32009-03-16 18:47:25 +00001819 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001820 ShufMaskOp);
Scott Michele2641a12008-12-04 21:01:44 +00001821 } else if (rotate) {
1822 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michelae5cbf52008-12-29 03:23:36 +00001823
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001824 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001825 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel8efdca42007-12-04 22:23:35 +00001826 } else {
Gabor Greife9f7f582008-08-31 15:37:04 +00001827 // Convert the SHUFFLE_VECTOR mask's input element units to the
1828 // actual bytes.
Duncan Sands92c43912008-06-06 12:08:01 +00001829 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel4ec722e2008-07-16 17:17:29 +00001830
Dan Gohman8181bd12008-07-27 21:46:04 +00001831 SmallVector<SDValue, 16> ResultMask;
Nate Begeman543d2142009-04-27 18:41:29 +00001832 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1833 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel4ec722e2008-07-16 17:17:29 +00001834
Nate Begeman543d2142009-04-27 18:41:29 +00001835 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001836 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel8efdca42007-12-04 22:23:35 +00001837 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001838
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001839 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Cheng907a2d22009-02-25 22:49:59 +00001840 &ResultMask[0], ResultMask.size());
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001841 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel8efdca42007-12-04 22:23:35 +00001842 }
1843}
1844
Dan Gohman8181bd12008-07-27 21:46:04 +00001845static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1846 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesen913ba762009-02-06 01:31:28 +00001847 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00001848
Gabor Greif1c80d112008-08-28 21:40:38 +00001849 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel8efdca42007-12-04 22:23:35 +00001850 // For a constant, build the appropriate constant vector, which will
1851 // eventually simplify to a vector register load.
1852
Gabor Greif1c80d112008-08-28 21:40:38 +00001853 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman8181bd12008-07-27 21:46:04 +00001854 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersonac9de032009-08-10 22:56:29 +00001855 EVT VT;
Scott Michel8efdca42007-12-04 22:23:35 +00001856 size_t n_copies;
1857
1858 // Create a constant vector:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001859 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001860 default: llvm_unreachable("Unexpected constant value type in "
Edwin Törökb2de05e2009-07-14 12:22:58 +00001861 "LowerSCALAR_TO_VECTOR");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001862 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1863 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1864 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1865 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1866 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1867 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel8efdca42007-12-04 22:23:35 +00001868 }
1869
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001870 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel8efdca42007-12-04 22:23:35 +00001871 for (size_t j = 0; j < n_copies; ++j)
1872 ConstVecValues.push_back(CValue);
1873
Evan Cheng907a2d22009-02-25 22:49:59 +00001874 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1875 &ConstVecValues[0], ConstVecValues.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001876 } else {
1877 // Otherwise, copy the value from one register to another:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001878 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001879 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001880 case MVT::i8:
1881 case MVT::i16:
1882 case MVT::i32:
1883 case MVT::i64:
1884 case MVT::f32:
1885 case MVT::f64:
Dale Johannesen913ba762009-02-06 01:31:28 +00001886 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel8efdca42007-12-04 22:23:35 +00001887 }
1888 }
1889
Dan Gohman8181bd12008-07-27 21:46:04 +00001890 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001891}
1892
Dan Gohman8181bd12008-07-27 21:46:04 +00001893static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001894 EVT VT = Op.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001895 SDValue N = Op.getOperand(0);
1896 SDValue Elt = Op.getOperand(1);
Dale Johannesen913ba762009-02-06 01:31:28 +00001897 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00001898 SDValue retval;
Scott Michel8efdca42007-12-04 22:23:35 +00001899
Scott Michel56a125e2008-11-22 23:50:42 +00001900 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1901 // Constant argument:
1902 int EltNo = (int) C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001903
Scott Michel56a125e2008-11-22 23:50:42 +00001904 // sanity checks:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001905 if (VT == MVT::i8 && EltNo >= 16)
Edwin Törökbd448e32009-07-14 16:55:14 +00001906 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001907 else if (VT == MVT::i16 && EltNo >= 8)
Edwin Törökbd448e32009-07-14 16:55:14 +00001908 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001909 else if (VT == MVT::i32 && EltNo >= 4)
Edwin Törökbd448e32009-07-14 16:55:14 +00001910 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001911 else if (VT == MVT::i64 && EltNo >= 2)
Edwin Törökbd448e32009-07-14 16:55:14 +00001912 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel8efdca42007-12-04 22:23:35 +00001913
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001914 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel56a125e2008-11-22 23:50:42 +00001915 // i32 and i64: Element 0 is the preferred slot
Dale Johannesen913ba762009-02-06 01:31:28 +00001916 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel56a125e2008-11-22 23:50:42 +00001917 }
Scott Michel8efdca42007-12-04 22:23:35 +00001918
Scott Michel56a125e2008-11-22 23:50:42 +00001919 // Need to generate shuffle mask and extract:
1920 int prefslot_begin = -1, prefslot_end = -1;
1921 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1922
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001923 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel56a125e2008-11-22 23:50:42 +00001924 default:
1925 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001926 case MVT::i8: {
Scott Michel56a125e2008-11-22 23:50:42 +00001927 prefslot_begin = prefslot_end = 3;
1928 break;
1929 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001930 case MVT::i16: {
Scott Michel56a125e2008-11-22 23:50:42 +00001931 prefslot_begin = 2; prefslot_end = 3;
1932 break;
1933 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001934 case MVT::i32:
1935 case MVT::f32: {
Scott Michel56a125e2008-11-22 23:50:42 +00001936 prefslot_begin = 0; prefslot_end = 3;
1937 break;
1938 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001939 case MVT::i64:
1940 case MVT::f64: {
Scott Michel56a125e2008-11-22 23:50:42 +00001941 prefslot_begin = 0; prefslot_end = 7;
1942 break;
1943 }
1944 }
1945
1946 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1947 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1948
Scott Michel73ab8172009-08-24 21:53:27 +00001949 unsigned int ShufBytes[16] = {
1950 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1951 };
Scott Michel56a125e2008-11-22 23:50:42 +00001952 for (int i = 0; i < 16; ++i) {
1953 // zero fill uppper part of preferred slot, don't care about the
1954 // other slots:
1955 unsigned int mask_val;
1956 if (i <= prefslot_end) {
1957 mask_val =
1958 ((i < prefslot_begin)
1959 ? 0x80
1960 : elt_byte + (i - prefslot_begin));
1961
1962 ShufBytes[i] = mask_val;
1963 } else
1964 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1965 }
1966
1967 SDValue ShufMask[4];
1968 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michele2641a12008-12-04 21:01:44 +00001969 unsigned bidx = i * 4;
Scott Michel56a125e2008-11-22 23:50:42 +00001970 unsigned int bits = ((ShufBytes[bidx] << 24) |
1971 (ShufBytes[bidx+1] << 16) |
1972 (ShufBytes[bidx+2] << 8) |
1973 ShufBytes[bidx+3]);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001974 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel56a125e2008-11-22 23:50:42 +00001975 }
1976
Scott Michel0d5eae02009-03-17 01:15:45 +00001977 SDValue ShufMaskVec =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001978 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00001979 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel56a125e2008-11-22 23:50:42 +00001980
Dale Johannesen913ba762009-02-06 01:31:28 +00001981 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1982 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel56a125e2008-11-22 23:50:42 +00001983 N, N, ShufMaskVec));
1984 } else {
1985 // Variable index: Rotate the requested element into slot 0, then replicate
1986 // slot 0 across the vector
Owen Andersonac9de032009-08-10 22:56:29 +00001987 EVT VecVT = N.getValueType();
Scott Michel56a125e2008-11-22 23:50:42 +00001988 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Chris Lattner8316f2d2010-04-07 22:58:41 +00001989 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Edwin Török4d9756a2009-07-08 20:53:28 +00001990 "vector type!");
Scott Michel56a125e2008-11-22 23:50:42 +00001991 }
1992
1993 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001994 if (Elt.getValueType() != MVT::i32)
1995 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel56a125e2008-11-22 23:50:42 +00001996
1997 // Scale the index to a bit/byte shift quantity
1998 APInt scaleFactor =
Scott Michelc630c412008-11-24 17:11:17 +00001999 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2000 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel56a125e2008-11-22 23:50:42 +00002001 SDValue vecShift;
Scott Michel56a125e2008-11-22 23:50:42 +00002002
Scott Michelc630c412008-11-24 17:11:17 +00002003 if (scaleShift > 0) {
2004 // Scale the shift factor:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002005 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2006 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel56a125e2008-11-22 23:50:42 +00002007 }
2008
Dale Johannesen913ba762009-02-06 01:31:28 +00002009 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michelc630c412008-11-24 17:11:17 +00002010
2011 // Replicate the bytes starting at byte 0 across the entire vector (for
2012 // consistency with the notion of a unified register set)
Scott Michel56a125e2008-11-22 23:50:42 +00002013 SDValue replicate;
2014
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002015 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel56a125e2008-11-22 23:50:42 +00002016 default:
Chris Lattner8316f2d2010-04-07 22:58:41 +00002017 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Edwin Török4d9756a2009-07-08 20:53:28 +00002018 "type");
Scott Michel56a125e2008-11-22 23:50:42 +00002019 /*NOTREACHED*/
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002020 case MVT::i8: {
2021 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2022 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002023 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002024 break;
2025 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002026 case MVT::i16: {
2027 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2028 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002029 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002030 break;
2031 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002032 case MVT::i32:
2033 case MVT::f32: {
2034 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2035 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002036 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002037 break;
2038 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002039 case MVT::i64:
2040 case MVT::f64: {
2041 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2042 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2043 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00002044 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel56a125e2008-11-22 23:50:42 +00002045 break;
2046 }
2047 }
2048
Dale Johannesen913ba762009-02-06 01:31:28 +00002049 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2050 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel0718cd82008-12-01 17:56:02 +00002051 vecShift, vecShift, replicate));
Scott Michel8efdca42007-12-04 22:23:35 +00002052 }
2053
Scott Michel56a125e2008-11-22 23:50:42 +00002054 return retval;
Scott Michel8efdca42007-12-04 22:23:35 +00002055}
2056
Dan Gohman8181bd12008-07-27 21:46:04 +00002057static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2058 SDValue VecOp = Op.getOperand(0);
2059 SDValue ValOp = Op.getOperand(1);
2060 SDValue IdxOp = Op.getOperand(2);
Dale Johannesen913ba762009-02-06 01:31:28 +00002061 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00002062 EVT VT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +00002063
Kalle Raiskilaf76c1b72010-06-09 09:58:17 +00002064 // use 0 when the lane to insert to is 'undef'
2065 int64_t Idx=0;
2066 if (IdxOp.getOpcode() != ISD::UNDEF) {
2067 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2068 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2069 Idx = (CN->getSExtValue());
2070 }
Scott Michel8efdca42007-12-04 22:23:35 +00002071
Owen Andersonac9de032009-08-10 22:56:29 +00002072 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel0718cd82008-12-01 17:56:02 +00002073 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesen913ba762009-02-06 01:31:28 +00002074 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel0718cd82008-12-01 17:56:02 +00002075 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaf76c1b72010-06-09 09:58:17 +00002076 DAG.getConstant(Idx, PtrVT));
Dale Johannesen913ba762009-02-06 01:31:28 +00002077 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel8efdca42007-12-04 22:23:35 +00002078
Dan Gohman8181bd12008-07-27 21:46:04 +00002079 SDValue result =
Dale Johannesen913ba762009-02-06 01:31:28 +00002080 DAG.getNode(SPUISD::SHUFB, dl, VT,
2081 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michelae5cbf52008-12-29 03:23:36 +00002082 VecOp,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002083 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel8efdca42007-12-04 22:23:35 +00002084
2085 return result;
2086}
2087
Scott Michel06eabde2008-12-27 04:51:36 +00002088static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2089 const TargetLowering &TLI)
Scott Michel97872d32008-02-23 18:41:37 +00002090{
Dan Gohman8181bd12008-07-27 21:46:04 +00002091 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesen913ba762009-02-06 01:31:28 +00002092 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00002093 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel8efdca42007-12-04 22:23:35 +00002094
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002095 assert(Op.getValueType() == MVT::i8);
Scott Michel8efdca42007-12-04 22:23:35 +00002096 switch (Opc) {
2097 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00002098 llvm_unreachable("Unhandled i8 math operator");
Scott Michel8efdca42007-12-04 22:23:35 +00002099 /*NOTREACHED*/
2100 break;
Scott Michel4d07fb72008-12-30 23:28:25 +00002101 case ISD::ADD: {
2102 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2103 // the result:
2104 SDValue N1 = Op.getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002105 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2106 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2107 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2108 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4d07fb72008-12-30 23:28:25 +00002109
2110 }
2111
Scott Michel8efdca42007-12-04 22:23:35 +00002112 case ISD::SUB: {
2113 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2114 // the result:
Dan Gohman8181bd12008-07-27 21:46:04 +00002115 SDValue N1 = Op.getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002116 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2117 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2118 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2119 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4ec722e2008-07-16 17:17:29 +00002120 }
Scott Michel8efdca42007-12-04 22:23:35 +00002121 case ISD::ROTR:
2122 case ISD::ROTL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002123 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002124 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002125
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002126 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002127 if (!N1VT.bitsEq(ShiftVT)) {
2128 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2129 ? ISD::ZERO_EXTEND
2130 : ISD::TRUNCATE;
2131 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2132 }
2133
2134 // Replicate lower 8-bits into upper 8:
Dan Gohman8181bd12008-07-27 21:46:04 +00002135 SDValue ExpandArg =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002136 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2137 DAG.getNode(ISD::SHL, dl, MVT::i16,
2138 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel0d5eae02009-03-17 01:15:45 +00002139
2140 // Truncate back down to i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002141 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2142 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002143 }
2144 case ISD::SRL:
2145 case ISD::SHL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002146 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002147 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002148
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002149 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002150 if (!N1VT.bitsEq(ShiftVT)) {
2151 unsigned N1Opc = ISD::ZERO_EXTEND;
2152
2153 if (N1.getValueType().bitsGT(ShiftVT))
2154 N1Opc = ISD::TRUNCATE;
2155
2156 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2157 }
2158
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002159 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2160 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002161 }
2162 case ISD::SRA: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002163 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002164 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002165
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002166 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002167 if (!N1VT.bitsEq(ShiftVT)) {
2168 unsigned N1Opc = ISD::SIGN_EXTEND;
2169
2170 if (N1VT.bitsGT(ShiftVT))
2171 N1Opc = ISD::TRUNCATE;
2172 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2173 }
2174
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002175 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2176 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002177 }
2178 case ISD::MUL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002179 SDValue N1 = Op.getOperand(1);
Scott Michel0d5eae02009-03-17 01:15:45 +00002180
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002181 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2182 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2183 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2184 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002185 break;
2186 }
2187 }
2188
Dan Gohman8181bd12008-07-27 21:46:04 +00002189 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002190}
2191
2192//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman8181bd12008-07-27 21:46:04 +00002193static SDValue
2194LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2195 SDValue ConstVec;
2196 SDValue Arg;
Owen Andersonac9de032009-08-10 22:56:29 +00002197 EVT VT = Op.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00002198 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002199
2200 ConstVec = Op.getOperand(0);
2201 Arg = Op.getOperand(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00002202 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2203 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel8efdca42007-12-04 22:23:35 +00002204 ConstVec = ConstVec.getOperand(0);
2205 } else {
2206 ConstVec = Op.getOperand(1);
2207 Arg = Op.getOperand(0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002208 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +00002209 ConstVec = ConstVec.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00002210 }
2211 }
2212 }
2213
Gabor Greif1c80d112008-08-28 21:40:38 +00002214 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel0d5eae02009-03-17 01:15:45 +00002215 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2216 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel8efdca42007-12-04 22:23:35 +00002217
Scott Michel0d5eae02009-03-17 01:15:45 +00002218 APInt APSplatBits, APSplatUndef;
2219 unsigned SplatBitSize;
2220 bool HasAnyUndefs;
2221 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2222
2223 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2224 HasAnyUndefs, minSplatBits)
2225 && minSplatBits <= SplatBitSize) {
2226 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002227 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel8efdca42007-12-04 22:23:35 +00002228
Scott Michel0d5eae02009-03-17 01:15:45 +00002229 SmallVector<SDValue, 16> tcVec;
2230 tcVec.assign(16, tc);
Dale Johannesen913ba762009-02-06 01:31:28 +00002231 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel0d5eae02009-03-17 01:15:45 +00002232 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00002233 }
2234 }
Scott Michelc899a122009-01-26 22:33:37 +00002235
Nate Begeman7569e762008-07-29 19:07:27 +00002236 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2237 // lowered. Return the operation, rather than a null SDValue.
2238 return Op;
Scott Michel8efdca42007-12-04 22:23:35 +00002239}
2240
Scott Michel8efdca42007-12-04 22:23:35 +00002241//! Custom lowering for CTPOP (count population)
2242/*!
2243 Custom lowering code that counts the number ones in the input
2244 operand. SPU has such an instruction, but it counts the number of
2245 ones per byte, which then have to be accumulated.
2246*/
Dan Gohman8181bd12008-07-27 21:46:04 +00002247static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00002248 EVT VT = Op.getValueType();
Owen Anderson77f4eb52009-08-12 00:36:31 +00002249 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2250 VT, (128 / VT.getSizeInBits()));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002251 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002252
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002253 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00002254 default:
2255 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002256 case MVT::i8: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002257 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002258 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002259
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002260 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2261 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002262
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002263 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel8efdca42007-12-04 22:23:35 +00002264 }
2265
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002266 case MVT::i16: {
Scott Michel8efdca42007-12-04 22:23:35 +00002267 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002268 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002269
Chris Lattner1b989192007-12-31 04:13:23 +00002270 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002271
Dan Gohman8181bd12008-07-27 21:46:04 +00002272 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002273 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2274 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2275 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002276
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002277 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2278 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002279
2280 // CNTB_result becomes the chain to which all of the virtual registers
2281 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002282 SDValue CNTB_result =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002283 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002284
Dan Gohman8181bd12008-07-27 21:46:04 +00002285 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002286 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002287
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002288 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel8efdca42007-12-04 22:23:35 +00002289
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002290 return DAG.getNode(ISD::AND, dl, MVT::i16,
2291 DAG.getNode(ISD::ADD, dl, MVT::i16,
2292 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel5a6f17b2008-01-30 02:55:46 +00002293 Tmp1, Shift1),
2294 Tmp1),
2295 Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002296 }
2297
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002298 case MVT::i32: {
Scott Michel8efdca42007-12-04 22:23:35 +00002299 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002300 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002301
Chris Lattner1b989192007-12-31 04:13:23 +00002302 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2303 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002304
Dan Gohman8181bd12008-07-27 21:46:04 +00002305 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002306 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2307 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2308 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2309 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002310
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002311 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2312 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002313
2314 // CNTB_result becomes the chain to which all of the virtual registers
2315 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002316 SDValue CNTB_result =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002317 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002318
Dan Gohman8181bd12008-07-27 21:46:04 +00002319 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002320 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002321
Dan Gohman8181bd12008-07-27 21:46:04 +00002322 SDValue Comp1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002323 DAG.getNode(ISD::SRL, dl, MVT::i32,
2324 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002325 Shift1);
Scott Michel8efdca42007-12-04 22:23:35 +00002326
Dan Gohman8181bd12008-07-27 21:46:04 +00002327 SDValue Sum1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002328 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2329 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002330
Dan Gohman8181bd12008-07-27 21:46:04 +00002331 SDValue Sum1_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002332 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel8efdca42007-12-04 22:23:35 +00002333
Dan Gohman8181bd12008-07-27 21:46:04 +00002334 SDValue Comp2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002335 DAG.getNode(ISD::SRL, dl, MVT::i32,
2336 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel5a6f17b2008-01-30 02:55:46 +00002337 Shift2);
Dan Gohman8181bd12008-07-27 21:46:04 +00002338 SDValue Sum2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002339 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2340 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002341
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002342 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002343 }
2344
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002345 case MVT::i64:
Scott Michel8efdca42007-12-04 22:23:35 +00002346 break;
2347 }
2348
Dan Gohman8181bd12008-07-27 21:46:04 +00002349 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002350}
2351
pingbak2f387e82009-01-26 03:31:40 +00002352//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Michel8c67fa42009-01-21 04:58:48 +00002353/*!
pingbak2f387e82009-01-26 03:31:40 +00002354 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2355 All conversions to i64 are expanded to a libcall.
Scott Michel8c67fa42009-01-21 04:58:48 +00002356 */
pingbak2f387e82009-01-26 03:31:40 +00002357static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002358 const SPUTargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002359 EVT OpVT = Op.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002360 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002361 EVT Op0VT = Op0.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002362
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002363 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2364 || OpVT == MVT::i64) {
pingbak2f387e82009-01-26 03:31:40 +00002365 // Convert f32 / f64 to i32 / i64 via libcall.
2366 RTLIB::Libcall LC =
2367 (Op.getOpcode() == ISD::FP_TO_SINT)
2368 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2369 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2370 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2371 SDValue Dummy;
2372 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2373 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002374
Eli Friedman9d77ac32009-05-27 00:47:34 +00002375 return Op;
pingbak2f387e82009-01-26 03:31:40 +00002376}
Scott Michel8c67fa42009-01-21 04:58:48 +00002377
pingbak2f387e82009-01-26 03:31:40 +00002378//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2379/*!
2380 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2381 All conversions from i64 are expanded to a libcall.
2382 */
2383static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002384 const SPUTargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002385 EVT OpVT = Op.getValueType();
pingbak2f387e82009-01-26 03:31:40 +00002386 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002387 EVT Op0VT = Op0.getValueType();
pingbak2f387e82009-01-26 03:31:40 +00002388
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002389 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2390 || Op0VT == MVT::i64) {
pingbak2f387e82009-01-26 03:31:40 +00002391 // Convert i32, i64 to f64 via libcall:
2392 RTLIB::Libcall LC =
2393 (Op.getOpcode() == ISD::SINT_TO_FP)
2394 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2395 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2396 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2397 SDValue Dummy;
2398 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2399 }
2400
Eli Friedman9d77ac32009-05-27 00:47:34 +00002401 return Op;
Scott Michel8c67fa42009-01-21 04:58:48 +00002402}
2403
2404//! Lower ISD::SETCC
2405/*!
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002406 This handles MVT::f64 (double floating point) condition lowering
Scott Michel8c67fa42009-01-21 04:58:48 +00002407 */
Scott Michel8c67fa42009-01-21 04:58:48 +00002408static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2409 const TargetLowering &TLI) {
pingbak2f387e82009-01-26 03:31:40 +00002410 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002411 DebugLoc dl = Op.getDebugLoc();
pingbak2f387e82009-01-26 03:31:40 +00002412 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2413
Scott Michel8c67fa42009-01-21 04:58:48 +00002414 SDValue lhs = Op.getOperand(0);
2415 SDValue rhs = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002416 EVT lhsVT = lhs.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002417 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Michel8c67fa42009-01-21 04:58:48 +00002418
Owen Andersonac9de032009-08-10 22:56:29 +00002419 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
pingbak2f387e82009-01-26 03:31:40 +00002420 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002421 EVT IntVT(MVT::i64);
pingbak2f387e82009-01-26 03:31:40 +00002422
2423 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2424 // selected to a NOP:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002425 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
pingbak2f387e82009-01-26 03:31:40 +00002426 SDValue lhsHi32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002427 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002428 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002429 i64lhs, DAG.getConstant(32, MVT::i32)));
pingbak2f387e82009-01-26 03:31:40 +00002430 SDValue lhsHi32abs =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002431 DAG.getNode(ISD::AND, dl, MVT::i32,
2432 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
pingbak2f387e82009-01-26 03:31:40 +00002433 SDValue lhsLo32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002434 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002435
2436 // SETO and SETUO only use the lhs operand:
2437 if (CC->get() == ISD::SETO) {
2438 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2439 // SETUO
2440 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesen85fc0932009-02-04 01:48:28 +00002441 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2442 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002443 lhs, DAG.getConstantFP(0.0, lhsVT),
2444 ISD::SETUO),
2445 DAG.getConstant(ccResultAllOnes, ccResultVT));
2446 } else if (CC->get() == ISD::SETUO) {
2447 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesen85fc0932009-02-04 01:48:28 +00002448 return DAG.getNode(ISD::AND, dl, ccResultVT,
2449 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002450 lhsHi32abs,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002451 DAG.getConstant(0x7ff00000, MVT::i32),
pingbak2f387e82009-01-26 03:31:40 +00002452 ISD::SETGE),
Dale Johannesen85fc0932009-02-04 01:48:28 +00002453 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002454 lhsLo32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002455 DAG.getConstant(0, MVT::i32),
pingbak2f387e82009-01-26 03:31:40 +00002456 ISD::SETGT));
2457 }
2458
Dale Johannesen24dd9a52009-02-07 00:55:49 +00002459 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
pingbak2f387e82009-01-26 03:31:40 +00002460 SDValue rhsHi32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002461 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002462 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002463 i64rhs, DAG.getConstant(32, MVT::i32)));
pingbak2f387e82009-01-26 03:31:40 +00002464
2465 // If a value is negative, subtract from the sign magnitude constant:
2466 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2467
2468 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002469 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002470 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002471 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002472 SDValue lhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002473 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002474 lhsSelectMask, lhsSignMag2TC, i64lhs);
2475
Dale Johannesen85fc0932009-02-04 01:48:28 +00002476 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002477 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002478 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
pingbak2f387e82009-01-26 03:31:40 +00002479 SDValue rhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002480 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002481 rhsSelectMask, rhsSignMag2TC, i64rhs);
2482
2483 unsigned compareOp;
2484
Scott Michel8c67fa42009-01-21 04:58:48 +00002485 switch (CC->get()) {
2486 case ISD::SETOEQ:
Scott Michel8c67fa42009-01-21 04:58:48 +00002487 case ISD::SETUEQ:
pingbak2f387e82009-01-26 03:31:40 +00002488 compareOp = ISD::SETEQ; break;
2489 case ISD::SETOGT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002490 case ISD::SETUGT:
pingbak2f387e82009-01-26 03:31:40 +00002491 compareOp = ISD::SETGT; break;
2492 case ISD::SETOGE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002493 case ISD::SETUGE:
pingbak2f387e82009-01-26 03:31:40 +00002494 compareOp = ISD::SETGE; break;
2495 case ISD::SETOLT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002496 case ISD::SETULT:
pingbak2f387e82009-01-26 03:31:40 +00002497 compareOp = ISD::SETLT; break;
2498 case ISD::SETOLE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002499 case ISD::SETULE:
pingbak2f387e82009-01-26 03:31:40 +00002500 compareOp = ISD::SETLE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002501 case ISD::SETUNE:
pingbak2f387e82009-01-26 03:31:40 +00002502 case ISD::SETONE:
2503 compareOp = ISD::SETNE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002504 default:
Chris Lattner8316f2d2010-04-07 22:58:41 +00002505 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Michel8c67fa42009-01-21 04:58:48 +00002506 }
2507
pingbak2f387e82009-01-26 03:31:40 +00002508 SDValue result =
Scott Michel34712c32009-03-16 18:47:25 +00002509 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002510 (ISD::CondCode) compareOp);
pingbak2f387e82009-01-26 03:31:40 +00002511
2512 if ((CC->get() & 0x8) == 0) {
2513 // Ordered comparison:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002514 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002515 lhs, DAG.getConstantFP(0.0, MVT::f64),
pingbak2f387e82009-01-26 03:31:40 +00002516 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002517 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002518 rhs, DAG.getConstantFP(0.0, MVT::f64),
pingbak2f387e82009-01-26 03:31:40 +00002519 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002520 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
pingbak2f387e82009-01-26 03:31:40 +00002521
Dale Johannesen85fc0932009-02-04 01:48:28 +00002522 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
pingbak2f387e82009-01-26 03:31:40 +00002523 }
2524
2525 return result;
Scott Michel8c67fa42009-01-21 04:58:48 +00002526}
2527
Scott Michel56a125e2008-11-22 23:50:42 +00002528//! Lower ISD::SELECT_CC
2529/*!
2530 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2531 SELB instruction.
2532
2533 \note Need to revisit this in the future: if the code path through the true
2534 and false value computations is longer than the latency of a branch (6
2535 cycles), then it would be more advantageous to branch and insert a new basic
2536 block and branch on the condition. However, this code does not make that
2537 assumption, given the simplisitc uses so far.
2538 */
2539
Scott Michel06eabde2008-12-27 04:51:36 +00002540static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2541 const TargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002542 EVT VT = Op.getValueType();
Scott Michel56a125e2008-11-22 23:50:42 +00002543 SDValue lhs = Op.getOperand(0);
2544 SDValue rhs = Op.getOperand(1);
2545 SDValue trueval = Op.getOperand(2);
2546 SDValue falseval = Op.getOperand(3);
2547 SDValue condition = Op.getOperand(4);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002548 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00002549
Scott Michel06eabde2008-12-27 04:51:36 +00002550 // NOTE: SELB's arguments: $rA, $rB, $mask
2551 //
2552 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2553 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2554 // condition was true and 0s where the condition was false. Hence, the
2555 // arguments to SELB get reversed.
2556
Scott Michel56a125e2008-11-22 23:50:42 +00002557 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2558 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2559 // with another "cannot select select_cc" assert:
2560
Dale Johannesen175fdef2009-02-06 21:50:26 +00002561 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands4a361272009-01-01 15:52:00 +00002562 TLI.getSetCCResultType(Op.getValueType()),
Scott Michel06eabde2008-12-27 04:51:36 +00002563 lhs, rhs, condition);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002564 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel56a125e2008-11-22 23:50:42 +00002565}
2566
Scott Michelec8c82e2008-12-02 19:53:53 +00002567//! Custom lower ISD::TRUNCATE
2568static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2569{
Scott Michel34712c32009-03-16 18:47:25 +00002570 // Type to truncate to
Owen Andersonac9de032009-08-10 22:56:29 +00002571 EVT VT = Op.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002572 MVT simpleVT = VT.getSimpleVT();
Owen Anderson77f4eb52009-08-12 00:36:31 +00002573 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2574 VT, (128 / VT.getSizeInBits()));
Dale Johannesen175fdef2009-02-06 21:50:26 +00002575 DebugLoc dl = Op.getDebugLoc();
Scott Michelec8c82e2008-12-02 19:53:53 +00002576
Scott Michel34712c32009-03-16 18:47:25 +00002577 // Type to truncate from
Scott Michelec8c82e2008-12-02 19:53:53 +00002578 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002579 EVT Op0VT = Op0.getValueType();
Scott Michelec8c82e2008-12-02 19:53:53 +00002580
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002581 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michelc5a29fe2009-01-03 00:27:53 +00002582 // Create shuffle mask, least significant doubleword of quadword
Scott Michel06eabde2008-12-27 04:51:36 +00002583 unsigned maskHigh = 0x08090a0b;
2584 unsigned maskLow = 0x0c0d0e0f;
2585 // Use a shuffle to perform the truncation
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002586 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2587 DAG.getConstant(maskHigh, MVT::i32),
2588 DAG.getConstant(maskLow, MVT::i32),
2589 DAG.getConstant(maskHigh, MVT::i32),
2590 DAG.getConstant(maskLow, MVT::i32));
Scott Michel06eabde2008-12-27 04:51:36 +00002591
Scott Michel34712c32009-03-16 18:47:25 +00002592 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2593 Op0, Op0, shufMask);
Scott Michel06eabde2008-12-27 04:51:36 +00002594
Scott Michel34712c32009-03-16 18:47:25 +00002595 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelec8c82e2008-12-02 19:53:53 +00002596 }
2597
Scott Michel06eabde2008-12-27 04:51:36 +00002598 return SDValue(); // Leave the truncate unmolested
Scott Michelec8c82e2008-12-02 19:53:53 +00002599}
2600
Scott Michel58d95372009-08-25 22:37:34 +00002601/*!
2602 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2603 * algorithm is to duplicate the sign bit using rotmai to generate at
2604 * least one byte full of sign bits. Then propagate the "sign-byte" into
2605 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2606 *
2607 * @param Op The sext operand
2608 * @param DAG The current DAG
2609 * @return The SDValue with the entire instruction sequence
2610 */
Scott Michel36173e22009-08-24 22:28:53 +00002611static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2612{
Scott Michel36173e22009-08-24 22:28:53 +00002613 DebugLoc dl = Op.getDebugLoc();
2614
Scott Michel58d95372009-08-25 22:37:34 +00002615 // Type to extend to
2616 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel58d95372009-08-25 22:37:34 +00002617
Scott Michel36173e22009-08-24 22:28:53 +00002618 // Type to extend from
2619 SDValue Op0 = Op.getOperand(0);
Scott Michel58d95372009-08-25 22:37:34 +00002620 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michel36173e22009-08-24 22:28:53 +00002621
Scott Michel58d95372009-08-25 22:37:34 +00002622 // The type to extend to needs to be a i128 and
2623 // the type to extend from needs to be i64 or i32.
2624 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michel36173e22009-08-24 22:28:53 +00002625 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2626
2627 // Create shuffle mask
Scott Michel58d95372009-08-25 22:37:34 +00002628 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2629 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2630 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michel36173e22009-08-24 22:28:53 +00002631 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2632 DAG.getConstant(mask1, MVT::i32),
2633 DAG.getConstant(mask1, MVT::i32),
2634 DAG.getConstant(mask2, MVT::i32),
2635 DAG.getConstant(mask3, MVT::i32));
2636
Scott Michel58d95372009-08-25 22:37:34 +00002637 // Word wise arithmetic right shift to generate at least one byte
2638 // that contains sign bits.
2639 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michel36173e22009-08-24 22:28:53 +00002640 SDValue sraVal = DAG.getNode(ISD::SRA,
2641 dl,
Scott Michel58d95372009-08-25 22:37:34 +00002642 mvt,
2643 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michel36173e22009-08-24 22:28:53 +00002644 DAG.getConstant(31, MVT::i32));
2645
Scott Michel58d95372009-08-25 22:37:34 +00002646 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2647 // and the input value into the lower 64 bits.
2648 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2649 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michel36173e22009-08-24 22:28:53 +00002650
2651 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2652}
2653
Scott Michel56a125e2008-11-22 23:50:42 +00002654//! Custom (target-specific) lowering entry point
2655/*!
2656 This is where LLVM's DAG selection process calls to do target-specific
2657 lowering of nodes.
2658 */
Dan Gohman8181bd12008-07-27 21:46:04 +00002659SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00002660SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel8efdca42007-12-04 22:23:35 +00002661{
Scott Michel97872d32008-02-23 18:41:37 +00002662 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00002663 EVT VT = Op.getValueType();
Scott Michel97872d32008-02-23 18:41:37 +00002664
2665 switch (Opc) {
Scott Michel8efdca42007-12-04 22:23:35 +00002666 default: {
Edwin Török4d9756a2009-07-08 20:53:28 +00002667#ifndef NDEBUG
Chris Lattner36eef822009-08-23 07:05:07 +00002668 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2669 errs() << "Op.getOpcode() = " << Opc << "\n";
2670 errs() << "*Op.getNode():\n";
Gabor Greif1c80d112008-08-28 21:40:38 +00002671 Op.getNode()->dump();
Edwin Török4d9756a2009-07-08 20:53:28 +00002672#endif
Edwin Törökbd448e32009-07-14 16:55:14 +00002673 llvm_unreachable(0);
Scott Michel8efdca42007-12-04 22:23:35 +00002674 }
2675 case ISD::LOAD:
Scott Michelec8c82e2008-12-02 19:53:53 +00002676 case ISD::EXTLOAD:
Scott Michel8efdca42007-12-04 22:23:35 +00002677 case ISD::SEXTLOAD:
2678 case ISD::ZEXTLOAD:
2679 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2680 case ISD::STORE:
2681 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2682 case ISD::ConstantPool:
2683 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2684 case ISD::GlobalAddress:
2685 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2686 case ISD::JumpTable:
2687 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel8efdca42007-12-04 22:23:35 +00002688 case ISD::ConstantFP:
2689 return LowerConstantFP(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002690
Scott Michel4d07fb72008-12-30 23:28:25 +00002691 // i8, i64 math ops:
Scott Michel67224b22008-06-02 22:18:03 +00002692 case ISD::ADD:
Scott Michel8efdca42007-12-04 22:23:35 +00002693 case ISD::SUB:
2694 case ISD::ROTR:
2695 case ISD::ROTL:
2696 case ISD::SRL:
2697 case ISD::SHL:
Scott Michel67224b22008-06-02 22:18:03 +00002698 case ISD::SRA: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002699 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002700 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel97872d32008-02-23 18:41:37 +00002701 break;
Scott Michel67224b22008-06-02 22:18:03 +00002702 }
Scott Michel8efdca42007-12-04 22:23:35 +00002703
pingbak2f387e82009-01-26 03:31:40 +00002704 case ISD::FP_TO_SINT:
2705 case ISD::FP_TO_UINT:
2706 return LowerFP_TO_INT(Op, DAG, *this);
2707
2708 case ISD::SINT_TO_FP:
2709 case ISD::UINT_TO_FP:
2710 return LowerINT_TO_FP(Op, DAG, *this);
Scott Michel8c67fa42009-01-21 04:58:48 +00002711
Scott Michel8efdca42007-12-04 22:23:35 +00002712 // Vector-related lowering.
2713 case ISD::BUILD_VECTOR:
pingbak2f387e82009-01-26 03:31:40 +00002714 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002715 case ISD::SCALAR_TO_VECTOR:
2716 return LowerSCALAR_TO_VECTOR(Op, DAG);
2717 case ISD::VECTOR_SHUFFLE:
2718 return LowerVECTOR_SHUFFLE(Op, DAG);
2719 case ISD::EXTRACT_VECTOR_ELT:
2720 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2721 case ISD::INSERT_VECTOR_ELT:
2722 return LowerINSERT_VECTOR_ELT(Op, DAG);
2723
2724 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2725 case ISD::AND:
2726 case ISD::OR:
2727 case ISD::XOR:
2728 return LowerByteImmed(Op, DAG);
2729
2730 // Vector and i8 multiply:
2731 case ISD::MUL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002732 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002733 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel8efdca42007-12-04 22:23:35 +00002734
Scott Michel8efdca42007-12-04 22:23:35 +00002735 case ISD::CTPOP:
2736 return LowerCTPOP(Op, DAG);
Scott Michel56a125e2008-11-22 23:50:42 +00002737
2738 case ISD::SELECT_CC:
Scott Michel06eabde2008-12-27 04:51:36 +00002739 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelec8c82e2008-12-02 19:53:53 +00002740
Scott Michel8c67fa42009-01-21 04:58:48 +00002741 case ISD::SETCC:
2742 return LowerSETCC(Op, DAG, *this);
2743
Scott Michelec8c82e2008-12-02 19:53:53 +00002744 case ISD::TRUNCATE:
2745 return LowerTRUNCATE(Op, DAG);
Scott Michel36173e22009-08-24 22:28:53 +00002746
2747 case ISD::SIGN_EXTEND:
2748 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002749 }
2750
Dan Gohman8181bd12008-07-27 21:46:04 +00002751 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002752}
2753
Duncan Sands7d9834b2008-12-01 11:39:25 +00002754void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2755 SmallVectorImpl<SDValue>&Results,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002756 SelectionDAG &DAG) const
Scott Michel6e2d68b2008-11-10 23:43:06 +00002757{
2758#if 0
2759 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00002760 EVT OpVT = N->getValueType(0);
Scott Michel6e2d68b2008-11-10 23:43:06 +00002761
2762 switch (Opc) {
2763 default: {
Chris Lattner36eef822009-08-23 07:05:07 +00002764 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2765 errs() << "Op.getOpcode() = " << Opc << "\n";
2766 errs() << "*Op.getNode():\n";
Scott Michel6e2d68b2008-11-10 23:43:06 +00002767 N->dump();
2768 abort();
2769 /*NOTREACHED*/
2770 }
2771 }
2772#endif
2773
2774 /* Otherwise, return unchanged */
Scott Michel6e2d68b2008-11-10 23:43:06 +00002775}
2776
Scott Michel8efdca42007-12-04 22:23:35 +00002777//===----------------------------------------------------------------------===//
Scott Michel8efdca42007-12-04 22:23:35 +00002778// Target Optimization Hooks
2779//===----------------------------------------------------------------------===//
2780
Dan Gohman8181bd12008-07-27 21:46:04 +00002781SDValue
Scott Michel8efdca42007-12-04 22:23:35 +00002782SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2783{
2784#if 0
2785 TargetMachine &TM = getTargetMachine();
Scott Michelf9f42e62008-01-29 02:16:57 +00002786#endif
2787 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel8efdca42007-12-04 22:23:35 +00002788 SelectionDAG &DAG = DCI.DAG;
Scott Michel0718cd82008-12-01 17:56:02 +00002789 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersonac9de032009-08-10 22:56:29 +00002790 EVT NodeVT = N->getValueType(0); // The node's value type
2791 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel0718cd82008-12-01 17:56:02 +00002792 SDValue Result; // Initially, empty result
Dale Johannesen175fdef2009-02-06 21:50:26 +00002793 DebugLoc dl = N->getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002794
2795 switch (N->getOpcode()) {
2796 default: break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002797 case ISD::ADD: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002798 SDValue Op1 = N->getOperand(1);
Scott Michelf9f42e62008-01-29 02:16:57 +00002799
Scott Michel06eabde2008-12-27 04:51:36 +00002800 if (Op0.getOpcode() == SPUISD::IndirectAddr
2801 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2802 // Normalize the operands to reduce repeated code
2803 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michelae5cbf52008-12-29 03:23:36 +00002804
Scott Michel06eabde2008-12-27 04:51:36 +00002805 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2806 IndirectArg = Op1;
2807 AddArg = Op0;
2808 }
2809
2810 if (isa<ConstantSDNode>(AddArg)) {
2811 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2812 SDValue IndOp1 = IndirectArg.getOperand(1);
2813
2814 if (CN0->isNullValue()) {
2815 // (add (SPUindirect <arg>, <arg>), 0) ->
2816 // (SPUindirect <arg>, <arg>)
Scott Michelf9f42e62008-01-29 02:16:57 +00002817
Scott Michel8c2746e2008-12-04 17:16:59 +00002818#if !defined(NDEBUG)
Scott Michel06eabde2008-12-27 04:51:36 +00002819 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002820 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002821 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2822 << "With: (SPUindirect <arg>, <arg>)\n";
2823 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002824#endif
2825
Scott Michel06eabde2008-12-27 04:51:36 +00002826 return IndirectArg;
2827 } else if (isa<ConstantSDNode>(IndOp1)) {
2828 // (add (SPUindirect <arg>, <const>), <const>) ->
2829 // (SPUindirect <arg>, <const + const>)
2830 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2831 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2832 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michelf9f42e62008-01-29 02:16:57 +00002833
Scott Michel06eabde2008-12-27 04:51:36 +00002834#if !defined(NDEBUG)
2835 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002836 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002837 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2838 << "), " << CN0->getSExtValue() << ")\n"
2839 << "With: (SPUindirect <arg>, "
2840 << combinedConst << ")\n";
2841 }
2842#endif
Scott Michelf9f42e62008-01-29 02:16:57 +00002843
Dale Johannesen175fdef2009-02-06 21:50:26 +00002844 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002845 IndirectArg, combinedValue);
2846 }
Scott Michelf9f42e62008-01-29 02:16:57 +00002847 }
2848 }
Scott Michel97872d32008-02-23 18:41:37 +00002849 break;
2850 }
2851 case ISD::SIGN_EXTEND:
2852 case ISD::ZERO_EXTEND:
2853 case ISD::ANY_EXTEND: {
Scott Michel0718cd82008-12-01 17:56:02 +00002854 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michel97872d32008-02-23 18:41:37 +00002855 // (any_extend (SPUextract_elt0 <arg>)) ->
2856 // (SPUextract_elt0 <arg>)
2857 // Types must match, however...
Scott Michel8c2746e2008-12-04 17:16:59 +00002858#if !defined(NDEBUG)
2859 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002860 errs() << "\nReplace: ";
Scott Michel6ccefab2008-12-04 03:02:42 +00002861 N->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +00002862 errs() << "\nWith: ";
Scott Michel6ccefab2008-12-04 03:02:42 +00002863 Op0.getNode()->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +00002864 errs() << "\n";
Scott Michel8c2746e2008-12-04 17:16:59 +00002865 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002866#endif
Scott Michel97872d32008-02-23 18:41:37 +00002867
2868 return Op0;
2869 }
2870 break;
2871 }
2872 case SPUISD::IndirectAddr: {
2873 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Michel8c67fa42009-01-21 04:58:48 +00002874 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmanbcc946d2010-06-18 14:22:04 +00002875 if (CN != 0 && CN->isNullValue()) {
Scott Michel97872d32008-02-23 18:41:37 +00002876 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2877 // (SPUaform <addr>, 0)
2878
Chris Lattner36eef822009-08-23 07:05:07 +00002879 DEBUG(errs() << "Replace: ");
Scott Michel97872d32008-02-23 18:41:37 +00002880 DEBUG(N->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002881 DEBUG(errs() << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002882 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002883 DEBUG(errs() << "\n");
Scott Michel97872d32008-02-23 18:41:37 +00002884
2885 return Op0;
2886 }
Scott Michel06eabde2008-12-27 04:51:36 +00002887 } else if (Op0.getOpcode() == ISD::ADD) {
2888 SDValue Op1 = N->getOperand(1);
2889 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2890 // (SPUindirect (add <arg>, <arg>), 0) ->
2891 // (SPUindirect <arg>, <arg>)
2892 if (CN1->isNullValue()) {
2893
2894#if !defined(NDEBUG)
2895 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002896 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002897 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2898 << "With: (SPUindirect <arg>, <arg>)\n";
2899 }
2900#endif
2901
Dale Johannesen175fdef2009-02-06 21:50:26 +00002902 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002903 Op0.getOperand(0), Op0.getOperand(1));
2904 }
2905 }
Scott Michel97872d32008-02-23 18:41:37 +00002906 }
2907 break;
2908 }
2909 case SPUISD::SHLQUAD_L_BITS:
2910 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel06eabde2008-12-27 04:51:36 +00002911 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002912 SDValue Op1 = N->getOperand(1);
Scott Michel97872d32008-02-23 18:41:37 +00002913
Scott Michel06eabde2008-12-27 04:51:36 +00002914 // Kill degenerate vector shifts:
2915 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2916 if (CN->isNullValue()) {
Scott Michel97872d32008-02-23 18:41:37 +00002917 Result = Op0;
2918 }
2919 }
2920 break;
2921 }
Scott Michel06eabde2008-12-27 04:51:36 +00002922 case SPUISD::PREFSLOT2VEC: {
Scott Michel97872d32008-02-23 18:41:37 +00002923 switch (Op0.getOpcode()) {
2924 default:
2925 break;
2926 case ISD::ANY_EXTEND:
2927 case ISD::ZERO_EXTEND:
2928 case ISD::SIGN_EXTEND: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002929 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michel97872d32008-02-23 18:41:37 +00002930 // <arg>
Scott Michelae5cbf52008-12-29 03:23:36 +00002931 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman8181bd12008-07-27 21:46:04 +00002932 SDValue Op00 = Op0.getOperand(0);
Scott Michelc630c412008-11-24 17:11:17 +00002933 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002934 SDValue Op000 = Op00.getOperand(0);
Scott Michel0718cd82008-12-01 17:56:02 +00002935 if (Op000.getValueType() == NodeVT) {
Scott Michel97872d32008-02-23 18:41:37 +00002936 Result = Op000;
2937 }
2938 }
2939 break;
2940 }
Scott Michelc630c412008-11-24 17:11:17 +00002941 case SPUISD::VEC2PREFSLOT: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002942 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michel97872d32008-02-23 18:41:37 +00002943 // <arg>
2944 Result = Op0.getOperand(0);
2945 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00002946 }
Scott Michel97872d32008-02-23 18:41:37 +00002947 }
2948 break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002949 }
2950 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002951
Scott Michel394e26d2008-01-17 20:38:41 +00002952 // Otherwise, return unchanged.
Scott Michel0718cd82008-12-01 17:56:02 +00002953#ifndef NDEBUG
Gabor Greif1c80d112008-08-28 21:40:38 +00002954 if (Result.getNode()) {
Chris Lattner36eef822009-08-23 07:05:07 +00002955 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michel97872d32008-02-23 18:41:37 +00002956 DEBUG(N->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002957 DEBUG(errs() << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002958 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002959 DEBUG(errs() << "\n");
Scott Michel97872d32008-02-23 18:41:37 +00002960 }
2961#endif
2962
2963 return Result;
Scott Michel8efdca42007-12-04 22:23:35 +00002964}
2965
2966//===----------------------------------------------------------------------===//
2967// Inline Assembly Support
2968//===----------------------------------------------------------------------===//
2969
2970/// getConstraintType - Given a constraint letter, return the type of
2971/// constraint it is for this target.
Scott Michel4ec722e2008-07-16 17:17:29 +00002972SPUTargetLowering::ConstraintType
Scott Michel8efdca42007-12-04 22:23:35 +00002973SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2974 if (ConstraintLetter.size() == 1) {
2975 switch (ConstraintLetter[0]) {
2976 default: break;
2977 case 'b':
2978 case 'r':
2979 case 'f':
2980 case 'v':
2981 case 'y':
2982 return C_RegisterClass;
Scott Michel4ec722e2008-07-16 17:17:29 +00002983 }
Scott Michel8efdca42007-12-04 22:23:35 +00002984 }
2985 return TargetLowering::getConstraintType(ConstraintLetter);
2986}
2987
Scott Michel4ec722e2008-07-16 17:17:29 +00002988std::pair<unsigned, const TargetRegisterClass*>
Scott Michel8efdca42007-12-04 22:23:35 +00002989SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00002990 EVT VT) const
Scott Michel8efdca42007-12-04 22:23:35 +00002991{
2992 if (Constraint.size() == 1) {
2993 // GCC RS6000 Constraint Letters
2994 switch (Constraint[0]) {
2995 case 'b': // R1-R31
2996 case 'r': // R0-R31
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002997 if (VT == MVT::i64)
Scott Michel8efdca42007-12-04 22:23:35 +00002998 return std::make_pair(0U, SPU::R64CRegisterClass);
2999 return std::make_pair(0U, SPU::R32CRegisterClass);
3000 case 'f':
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003001 if (VT == MVT::f32)
Scott Michel8efdca42007-12-04 22:23:35 +00003002 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003003 else if (VT == MVT::f64)
Scott Michel8efdca42007-12-04 22:23:35 +00003004 return std::make_pair(0U, SPU::R64FPRegisterClass);
3005 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00003006 case 'v':
Scott Michel8efdca42007-12-04 22:23:35 +00003007 return std::make_pair(0U, SPU::GPRCRegisterClass);
3008 }
3009 }
Scott Michel4ec722e2008-07-16 17:17:29 +00003010
Scott Michel8efdca42007-12-04 22:23:35 +00003011 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3012}
3013
Scott Michel97872d32008-02-23 18:41:37 +00003014//! Compute used/known bits for a SPU operand
Scott Michel8efdca42007-12-04 22:23:35 +00003015void
Dan Gohman8181bd12008-07-27 21:46:04 +00003016SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00003017 const APInt &Mask,
Scott Michel4ec722e2008-07-16 17:17:29 +00003018 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +00003019 APInt &KnownOne,
Scott Michel5a6f17b2008-01-30 02:55:46 +00003020 const SelectionDAG &DAG,
3021 unsigned Depth ) const {
Scott Michelbc5fbc12008-04-30 00:30:08 +00003022#if 0
Dan Gohmand06cad62009-04-01 18:45:54 +00003023 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michel97872d32008-02-23 18:41:37 +00003024
3025 switch (Op.getOpcode()) {
3026 default:
3027 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3028 break;
Scott Michel97872d32008-02-23 18:41:37 +00003029 case CALL:
3030 case SHUFB:
Scott Michel56a125e2008-11-22 23:50:42 +00003031 case SHUFFLE_MASK:
Scott Michel97872d32008-02-23 18:41:37 +00003032 case CNTB:
Scott Michel8c67fa42009-01-21 04:58:48 +00003033 case SPUISD::PREFSLOT2VEC:
Scott Michel97872d32008-02-23 18:41:37 +00003034 case SPUISD::LDRESULT:
Scott Michel8c67fa42009-01-21 04:58:48 +00003035 case SPUISD::VEC2PREFSLOT:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003036 case SPUISD::SHLQUAD_L_BITS:
3037 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003038 case SPUISD::VEC_ROTL:
3039 case SPUISD::VEC_ROTR:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003040 case SPUISD::ROTBYTES_LEFT:
Scott Michel67224b22008-06-02 22:18:03 +00003041 case SPUISD::SELECT_MASK:
3042 case SPUISD::SELB:
Scott Michel97872d32008-02-23 18:41:37 +00003043 }
Scott Michel8c67fa42009-01-21 04:58:48 +00003044#endif
Scott Michel8efdca42007-12-04 22:23:35 +00003045}
Scott Michel4d07fb72008-12-30 23:28:25 +00003046
Scott Michel06eabde2008-12-27 04:51:36 +00003047unsigned
3048SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3049 unsigned Depth) const {
3050 switch (Op.getOpcode()) {
3051 default:
3052 return 1;
Scott Michel8efdca42007-12-04 22:23:35 +00003053
Scott Michel06eabde2008-12-27 04:51:36 +00003054 case ISD::SETCC: {
Owen Andersonac9de032009-08-10 22:56:29 +00003055 EVT VT = Op.getValueType();
Scott Michel06eabde2008-12-27 04:51:36 +00003056
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003057 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3058 VT = MVT::i32;
Scott Michel06eabde2008-12-27 04:51:36 +00003059 }
3060 return VT.getSizeInBits();
3061 }
3062 }
3063}
Scott Michelae5cbf52008-12-29 03:23:36 +00003064
Scott Michelbc5fbc12008-04-30 00:30:08 +00003065// LowerAsmOperandForConstraint
3066void
Dan Gohman8181bd12008-07-27 21:46:04 +00003067SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michelbc5fbc12008-04-30 00:30:08 +00003068 char ConstraintLetter,
Evan Cheng7f250d62008-09-24 00:05:32 +00003069 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00003070 std::vector<SDValue> &Ops,
Scott Michelbc5fbc12008-04-30 00:30:08 +00003071 SelectionDAG &DAG) const {
3072 // Default, for the time being, to the base class handler
Evan Cheng7f250d62008-09-24 00:05:32 +00003073 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
3074 Ops, DAG);
Scott Michelbc5fbc12008-04-30 00:30:08 +00003075}
3076
Scott Michel8efdca42007-12-04 22:23:35 +00003077/// isLegalAddressImmediate - Return true if the integer value can be used
3078/// as the offset of the target addressing mode.
Gabor Greife9f7f582008-08-31 15:37:04 +00003079bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3080 const Type *Ty) const {
Scott Michel8efdca42007-12-04 22:23:35 +00003081 // SPU's addresses are 256K:
3082 return (V > -(1 << 18) && V < (1 << 18) - 1);
3083}
3084
3085bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel4ec722e2008-07-16 17:17:29 +00003086 return false;
Scott Michel8efdca42007-12-04 22:23:35 +00003087}
Dan Gohman36322c72008-10-18 02:06:02 +00003088
3089bool
3090SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3091 // The SPU target isn't yet aware of offsets.
3092 return false;
3093}