blob: 35337efd504543d16eb4261e36fc36ed1bf4e6b2 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000088 E = r2iMap_.end(); I != E; ++I)
89 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
94 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000143 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000144 }
145 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000146}
147
Evan Cheng752195e2009-09-14 21:33:42 +0000148void LiveIntervals::dumpInstrs() const {
149 printInstrs(errs());
150}
151
Evan Chengc92da382007-11-03 07:20:12 +0000152/// conflictsWithPhysRegDef - Returns true if the specified register
153/// is defined during the duration of the specified interval.
154bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
155 VirtRegMap &vrm, unsigned reg) {
156 for (LiveInterval::Ranges::const_iterator
157 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000158 for (SlotIndex index = I->start.getBaseIndex(),
159 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Bill Wendlingdc492e02009-12-05 07:30:23 +0000160 index != end;
161 index = index.getNextIndex()) {
Evan Chengc92da382007-11-03 07:20:12 +0000162 MachineInstr *MI = getInstructionFromIndex(index);
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000163 if (!MI)
164 continue; // skip deleted instructions
165
Bill Wendlingdc492e02009-12-05 07:30:23 +0000166 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
167 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
168 if (SrcReg == li.reg || DstReg == li.reg)
169 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000170 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
171 MachineOperand& mop = MI->getOperand(i);
Bill Wendlingdc492e02009-12-05 07:30:23 +0000172 if (!mop.isReg())
Evan Chengc92da382007-11-03 07:20:12 +0000173 continue;
174 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000175 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000176 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000177 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000178 if (!vrm.hasPhys(PhysReg))
179 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000180 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000181 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000182 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000183 return true;
184 }
185 }
186 }
187
188 return false;
189}
190
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000191/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
192/// it can check use as well.
193bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
194 unsigned Reg, bool CheckUse,
195 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
196 for (LiveInterval::Ranges::const_iterator
197 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000198 for (SlotIndex index = I->start.getBaseIndex(),
199 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
200 index != end;
201 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000202 MachineInstr *MI = getInstructionFromIndex(index);
203 if (!MI)
204 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000205
206 if (JoinedCopies.count(MI))
207 continue;
208 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
209 MachineOperand& MO = MI->getOperand(i);
210 if (!MO.isReg())
211 continue;
212 if (MO.isUse() && !CheckUse)
213 continue;
214 unsigned PhysReg = MO.getReg();
215 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
216 continue;
217 if (tri_->isSubRegister(Reg, PhysReg))
218 return true;
219 }
220 }
221 }
222
223 return false;
224}
225
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000226#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000227static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000228 if (TargetRegisterInfo::isPhysicalRegister(reg))
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000229 errs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000230 else
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000231 errs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000232}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000233#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000234
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000235void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000236 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000237 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000238 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000239 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000240 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000241 DEBUG({
242 errs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000243 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000244 });
Evan Cheng419852c2008-04-03 16:39:43 +0000245
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000246 // Virtual registers may be defined multiple times (due to phi
247 // elimination and 2-addr elimination). Much of what we do only has to be
248 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000249 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000250 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000251 if (interval.empty()) {
252 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000253 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000254 // Earlyclobbers move back one, so that they overlap the live range
255 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000256 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000257 defIndex = MIIdx.getUseIndex();
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000258 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000259 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000260 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000261 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000262 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000263 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000264 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000265 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000266 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000267 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000268
269 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000270
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000271 // Loop over all of the blocks that the vreg is defined in. There are
272 // two cases we have to handle here. The most common case is a vreg
273 // whose lifetime is contained within a basic block. In this case there
274 // will be a single kill, in MBB, which comes after the definition.
275 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
276 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000277 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000278 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000279 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000280 else
Lang Hames233a60e2009-11-03 23:52:08 +0000281 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000282
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000283 // If the kill happens after the definition, we have an intra-block
284 // live range.
285 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000286 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000287 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000288 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000289 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000290 DEBUG(errs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000291 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000292 return;
293 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000294 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000295
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000296 // The other case we handle is when a virtual register lives to the end
297 // of the defining block, potentially live across some blocks, then is
298 // live into some number of blocks, but gets killed. Start by adding a
299 // range that goes from this definition to the end of the defining block.
Lang Hames233a60e2009-11-03 23:52:08 +0000300 LiveRange NewLR(defIndex, getMBBEndIdx(mbb).getNextIndex().getLoadIndex(),
301 ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000302 DEBUG(errs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000303 interval.addRange(NewLR);
304
305 // Iterate over all of the blocks that the variable is completely
306 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
307 // live interval.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000308 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
309 E = vi.AliveBlocks.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000310 LiveRange LR(
311 getMBBStartIdx(mf_->getBlockNumbered(*I)),
312 getMBBEndIdx(mf_->getBlockNumbered(*I)).getNextIndex().getLoadIndex(),
313 ValNo);
Dan Gohman4a829ec2008-11-13 16:31:27 +0000314 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000315 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316 }
317
318 // Finally, this virtual register is live from the start of any killing
319 // block to the 'use' slot of the killing instruction.
320 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
321 MachineInstr *Kill = vi.Kills[i];
Lang Hames233a60e2009-11-03 23:52:08 +0000322 SlotIndex killIdx =
323 getInstructionIndex(Kill).getDefIndex();
Evan Chengb0f59732009-09-21 04:32:32 +0000324 LiveRange LR(getMBBStartIdx(Kill->getParent()), killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000325 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000326 ValNo->addKill(killIdx);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000327 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000328 }
329
330 } else {
331 // If this is the second time we see a virtual register definition, it
332 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000333 // the result of two address elimination, then the vreg is one of the
334 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000335 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000336 // If this is a two-address definition, then we have already processed
337 // the live range. The only problem is that we didn't realize there
338 // are actually two values in the live interval. Because of this we
339 // need to take the LiveRegion that defines this register and split it
340 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000341 assert(interval.containsOneValue());
Lang Hames233a60e2009-11-03 23:52:08 +0000342 SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex();
343 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000344 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000345 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000346
Lang Hames35f291d2009-09-12 03:34:03 +0000347 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000348 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000349 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000350
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000351 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000352 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000353 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000354
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000355 // Two-address vregs should always only be redefined once. This means
356 // that at this point, there should be exactly one value number in it.
357 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
358
Chris Lattner91725b72006-08-31 05:54:43 +0000359 // The new value number (#1) is defined by the instruction we claimed
360 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000361 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000362 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000363 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000364 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
365
Chris Lattner91725b72006-08-31 05:54:43 +0000366 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000367 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000368 OldValNo->setCopy(0);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000369
370 // Add the new live interval which replaces the range for the input copy.
371 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000372 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000373 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000374 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000375
376 // If this redefinition is dead, we need to add a dummy unit live
377 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000378 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000379 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
380 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000381
Bill Wendling8e6179f2009-08-22 20:18:03 +0000382 DEBUG({
383 errs() << " RESULT: ";
384 interval.print(errs(), tri_);
385 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000386 } else {
387 // Otherwise, this must be because of phi elimination. If this is the
388 // first redefinition of the vreg that we have seen, go back and change
389 // the live range in the PHI block to be a different value number.
390 if (interval.containsOneValue()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000391 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000392 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000393 MachineInstr *Killer = vi.Kills[0];
Lang Hames233a60e2009-11-03 23:52:08 +0000394 SlotIndex Start = getMBBStartIdx(Killer->getParent());
395 SlotIndex End = getInstructionIndex(Killer).getDefIndex();
Bill Wendling8e6179f2009-08-22 20:18:03 +0000396 DEBUG({
397 errs() << " Removing [" << Start << "," << End << "] from: ";
398 interval.print(errs(), tri_);
399 errs() << "\n";
400 });
Lang Hamesffd13262009-07-09 03:57:02 +0000401 interval.removeRange(Start, End);
402 assert(interval.ranges.size() == 1 &&
Evan Cheng752195e2009-09-14 21:33:42 +0000403 "Newly discovered PHI interval has >1 ranges.");
Lang Hames86511252009-09-04 20:41:11 +0000404 MachineBasicBlock *killMBB = getMBBFromIndex(interval.endIndex());
Lang Hames233a60e2009-11-03 23:52:08 +0000405 VNI->addKill(indexes_->getTerminatorGap(killMBB));
Lang Hames857c4e02009-06-17 21:01:20 +0000406 VNI->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000407 DEBUG({
408 errs() << " RESULT: ";
409 interval.print(errs(), tri_);
410 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000411
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000412 // Replace the interval with one of a NEW value number. Note that this
413 // value number isn't actually defined by an instruction, weird huh? :)
Lang Hames10382fb2009-06-19 02:17:53 +0000414 LiveRange LR(Start, End,
Lang Hames233a60e2009-11-03 23:52:08 +0000415 interval.getNextValue(SlotIndex(getMBBStartIdx(mbb), true),
416 0, false, VNInfoAllocator));
Lang Hames857c4e02009-06-17 21:01:20 +0000417 LR.valno->setIsPHIDef(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000418 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000419 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000420 LR.valno->addKill(End);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000421 DEBUG({
422 errs() << " RESULT: ";
423 interval.print(errs(), tri_);
424 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000425 }
426
427 // In the case of PHI elimination, each variable definition is only
428 // live until the end of the block. We've already taken care of the
429 // rest of the live range.
Lang Hames233a60e2009-11-03 23:52:08 +0000430 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000431 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000432 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000433
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000434 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000435 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000436 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000437 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000438 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000439 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000440 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000441 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000442 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000443
Lang Hames233a60e2009-11-03 23:52:08 +0000444 SlotIndex killIndex = getMBBEndIdx(mbb).getNextIndex().getLoadIndex();
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000445 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000446 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000447 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000448 ValNo->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000449 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000450 }
451 }
452
Bill Wendling8e6179f2009-08-22 20:18:03 +0000453 DEBUG(errs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000454}
455
Chris Lattnerf35fef72004-07-23 21:24:19 +0000456void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000457 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000458 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000459 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000460 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000461 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000462 // A physical register cannot be live across basic block, so its
463 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000464 DEBUG({
465 errs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000466 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000467 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000468
Lang Hames233a60e2009-11-03 23:52:08 +0000469 SlotIndex baseIndex = MIIdx;
470 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000471 // Earlyclobbers move back one.
472 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000473 start = MIIdx.getUseIndex();
474 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000475
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000476 // If it is not used after definition, it is considered dead at
477 // the instruction defining it. Hence its interval is:
478 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000479 // For earlyclobbers, the defSlot was pushed back one; the extra
480 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000481 if (MO.isDead()) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000482 DEBUG(errs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000483 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000484 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000485 }
486
487 // If it is not dead on definition, it must be killed by a
488 // subsequent instruction. Hence its interval is:
489 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000490 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000491 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000492
493 if (getInstructionFromIndex(baseIndex) == 0)
494 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
495
Evan Cheng6130f662008-03-05 00:59:57 +0000496 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000497 DEBUG(errs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000498 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000499 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000500 } else {
501 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
502 if (DefIdx != -1) {
503 if (mi->isRegTiedToUseOperand(DefIdx)) {
504 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000505 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000506 } else {
507 // Another instruction redefines the register before it is ever read.
508 // Then the register is essentially dead at the instruction that defines
509 // it. Hence its interval is:
510 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +0000511 DEBUG(errs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000512 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000513 }
514 goto exit;
515 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000516 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000517
Lang Hames233a60e2009-11-03 23:52:08 +0000518 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000519 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000520
521 // The only case we should have a dead physreg here without a killing or
522 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000523 // and never used. Another possible case is the implicit use of the
524 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000525 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000526
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000527exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000528 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000529
Evan Cheng24a3cc42007-04-25 07:30:23 +0000530 // Already exists? Extend old live interval.
531 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000532 bool Extend = OldLR != interval.end();
533 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000534 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000535 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000536 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000537 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000538 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000539 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000540 DEBUG(errs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000541}
542
Chris Lattnerf35fef72004-07-23 21:24:19 +0000543void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
544 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000545 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000546 MachineOperand& MO,
547 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000548 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000549 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000550 getOrCreateInterval(MO.getReg()));
551 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000552 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000553 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000554 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000555 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000556 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000557 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000558 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000559 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000560 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000561 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000562 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000563 // If MI also modifies the sub-register explicitly, avoid processing it
564 // more than once. Do not pass in TRI here so it checks for exact match.
565 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000566 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000567 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000568 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000569}
570
Evan Chengb371f452007-02-19 21:49:54 +0000571void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000572 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000573 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000574 DEBUG({
575 errs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000576 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000577 });
Evan Chengb371f452007-02-19 21:49:54 +0000578
579 // Look for kills, if it reaches a def before it's killed, then it shouldn't
580 // be considered a livein.
581 MachineBasicBlock::iterator mi = MBB->begin();
Lang Hames233a60e2009-11-03 23:52:08 +0000582 SlotIndex baseIndex = MIIdx;
583 SlotIndex start = baseIndex;
584 if (getInstructionFromIndex(baseIndex) == 0)
585 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
586
587 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000588 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +0000589
Evan Chengb371f452007-02-19 21:49:54 +0000590 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000591 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000592 DEBUG(errs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000593 end = baseIndex.getDefIndex();
Evan Cheng0076c612009-03-05 03:34:26 +0000594 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000595 break;
Evan Cheng6130f662008-03-05 00:59:57 +0000596 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000597 // Another instruction redefines the register before it is ever read.
598 // Then the register is essentially dead at the instruction that defines
599 // it. Hence its interval is:
600 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +0000601 DEBUG(errs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000602 end = start.getStoreIndex();
Evan Cheng0076c612009-03-05 03:34:26 +0000603 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000604 break;
Evan Chengb371f452007-02-19 21:49:54 +0000605 }
606
Evan Chengb371f452007-02-19 21:49:54 +0000607 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +0000608 if (mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000609 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Cheng0076c612009-03-05 03:34:26 +0000610 }
Evan Chengb371f452007-02-19 21:49:54 +0000611 }
612
Evan Cheng75611fb2007-06-27 01:16:36 +0000613 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000614 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000615 if (isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000616 DEBUG(errs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000617 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000618 } else {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000619 DEBUG(errs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000620 end = baseIndex;
621 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000622 }
623
Lang Hames10382fb2009-06-19 02:17:53 +0000624 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000625 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000626 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000627 vni->setIsPHIDef(true);
628 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000629
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000630 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000631 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000632 DEBUG(errs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000633}
634
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000635/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000636/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000637/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000638/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000639void LiveIntervals::computeIntervals() {
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000640 DEBUG(errs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000641 << "********** Function: "
642 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000643
644 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000645 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
646 MBBI != E; ++MBBI) {
647 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +0000648 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000649 SlotIndex MIIndex = getMBBStartIdx(MBB);
Jakob Stoklund Olesen324da762009-11-20 01:17:03 +0000650 DEBUG(errs() << MBB->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000651
Chris Lattner428b92e2006-09-15 03:57:23 +0000652 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000653
Dan Gohmancb406c22007-10-03 19:26:29 +0000654 // Create intervals for live-ins to this BB first.
655 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
656 LE = MBB->livein_end(); LI != LE; ++LI) {
657 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
658 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000659 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000660 if (!hasInterval(*AS))
661 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
662 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000663 }
664
Owen Anderson99500ae2008-09-15 22:00:38 +0000665 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000666 if (getInstructionFromIndex(MIIndex) == 0)
667 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000668
Chris Lattner428b92e2006-09-15 03:57:23 +0000669 for (; MI != miEnd; ++MI) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000670 DEBUG(errs() << MIIndex << "\t" << *MI);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000671
Evan Cheng438f7bc2006-11-10 08:43:01 +0000672 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000673 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
674 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000675 if (!MO.isReg() || !MO.getReg())
676 continue;
677
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000678 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000679 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000680 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000681 else if (MO.isUndef())
682 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000683 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000684
Lang Hames233a60e2009-11-03 23:52:08 +0000685 // Move to the next instr slot.
686 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000687 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000688 }
Evan Chengd129d732009-07-17 19:43:40 +0000689
690 // Create empty intervals for registers defined by implicit_def's (except
691 // for those implicit_def that define values which are liveout of their
692 // blocks.
693 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
694 unsigned UndefReg = UndefUses[i];
695 (void)getOrCreateInterval(UndefReg);
696 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000697}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000698
Owen Anderson03857b22008-08-13 21:49:13 +0000699LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000700 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000701 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000702}
Evan Chengf2fbca62007-11-12 06:35:08 +0000703
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000704/// dupInterval - Duplicate a live interval. The caller is responsible for
705/// managing the allocated memory.
706LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
707 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000708 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000709 return NewLI;
710}
711
Evan Chengc8d044e2008-02-15 18:24:29 +0000712/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
713/// copy field and returns the source register that defines it.
714unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000715 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000716 return 0;
717
Lang Hames52c1afc2009-08-10 23:43:28 +0000718 if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000719 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000720 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000721 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Lang Hames52c1afc2009-08-10 23:43:28 +0000722 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000723 return Reg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000724 } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
725 VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
726 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000727
Evan Cheng04ee5a12009-01-20 19:12:24 +0000728 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000729 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000730 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000731 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000732 return 0;
733}
Evan Chengf2fbca62007-11-12 06:35:08 +0000734
735//===----------------------------------------------------------------------===//
736// Register allocator hooks.
737//
738
Evan Chengd70dbb52008-02-22 09:24:50 +0000739/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
740/// allow one) virtual register operand, then its uses are implicitly using
741/// the register. Returns the virtual register.
742unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
743 MachineInstr *MI) const {
744 unsigned RegOp = 0;
745 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
746 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000747 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000748 continue;
749 unsigned Reg = MO.getReg();
750 if (Reg == 0 || Reg == li.reg)
751 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000752
753 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
754 !allocatableRegs_[Reg])
755 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000756 // FIXME: For now, only remat MI with at most one register operand.
757 assert(!RegOp &&
758 "Can't rematerialize instruction with multiple register operand!");
759 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000760#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000761 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000762#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000763 }
764 return RegOp;
765}
766
767/// isValNoAvailableAt - Return true if the val# of the specified interval
768/// which reaches the given instruction also reaches the specified use index.
769bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000770 SlotIndex UseIdx) const {
771 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000772 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
773 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
774 return UI != li.end() && UI->valno == ValNo;
775}
776
Evan Chengf2fbca62007-11-12 06:35:08 +0000777/// isReMaterializable - Returns true if the definition MI of the specified
778/// val# of the specified interval is re-materializable.
779bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000780 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000781 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000782 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000783 if (DisableReMat)
784 return false;
785
Dan Gohmana70dca12009-10-09 23:27:56 +0000786 if (!tii_->isTriviallyReMaterializable(MI, aa_))
787 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000788
Dan Gohmana70dca12009-10-09 23:27:56 +0000789 // Target-specific code can mark an instruction as being rematerializable
790 // if it has one virtual reg use, though it had better be something like
791 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000792 unsigned ImpUse = getReMatImplicitUse(li, MI);
793 if (ImpUse) {
794 const LiveInterval &ImpLi = getInterval(ImpUse);
795 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
796 re = mri_->use_end(); ri != re; ++ri) {
797 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000798 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000799 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
800 continue;
801 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
802 return false;
803 }
Evan Chengdc377862008-09-30 15:44:16 +0000804
805 // If a register operand of the re-materialized instruction is going to
806 // be spilled next, then it's not legal to re-materialize this instruction.
807 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
808 if (ImpUse == SpillIs[i]->reg)
809 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000810 }
811 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000812}
813
Evan Cheng06587492008-10-24 02:05:00 +0000814/// isReMaterializable - Returns true if the definition MI of the specified
815/// val# of the specified interval is re-materializable.
816bool LiveIntervals::isReMaterializable(const LiveInterval &li,
817 const VNInfo *ValNo, MachineInstr *MI) {
818 SmallVector<LiveInterval*, 4> Dummy1;
819 bool Dummy2;
820 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
821}
822
Evan Cheng5ef3a042007-12-06 00:01:56 +0000823/// isReMaterializable - Returns true if every definition of MI of every
824/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000825bool LiveIntervals::isReMaterializable(const LiveInterval &li,
826 SmallVectorImpl<LiveInterval*> &SpillIs,
827 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000828 isLoad = false;
829 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
830 i != e; ++i) {
831 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000832 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000833 continue; // Dead val#.
834 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000835 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000836 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000837 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000838 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000839 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000840 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000841 return false;
842 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000843 }
844 return true;
845}
846
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000847/// FilterFoldedOps - Filter out two-address use operands. Return
848/// true if it finds any issue with the operands that ought to prevent
849/// folding.
850static bool FilterFoldedOps(MachineInstr *MI,
851 SmallVector<unsigned, 2> &Ops,
852 unsigned &MRInfo,
853 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000854 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000855 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
856 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000857 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000858 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000859 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000860 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000861 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000862 MRInfo |= (unsigned)VirtRegMap::isMod;
863 else {
864 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000865 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000866 MRInfo = VirtRegMap::isModRef;
867 continue;
868 }
869 MRInfo |= (unsigned)VirtRegMap::isRef;
870 }
871 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000872 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000873 return false;
874}
875
876
877/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
878/// slot / to reg or any rematerialized load into ith operand of specified
879/// MI. If it is successul, MI is updated with the newly created MI and
880/// returns true.
881bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
882 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000883 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000884 SmallVector<unsigned, 2> &Ops,
885 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000886 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +0000887 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000888 RemoveMachineInstrFromMaps(MI);
889 vrm.RemoveMachineInstrFromMaps(MI);
890 MI->eraseFromParent();
891 ++numFolds;
892 return true;
893 }
894
895 // Filter the list of operand indexes that are to be folded. Abort if
896 // any operand will prevent folding.
897 unsigned MRInfo = 0;
898 SmallVector<unsigned, 2> FoldOps;
899 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
900 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000901
Evan Cheng427f4c12008-03-31 23:19:51 +0000902 // The only time it's safe to fold into a two address instruction is when
903 // it's folding reload and spill from / into a spill stack slot.
904 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000905 return false;
906
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000907 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
908 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000909 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000910 // Remember this instruction uses the spill slot.
911 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
912
Evan Chengf2fbca62007-11-12 06:35:08 +0000913 // Attempt to fold the memory reference into the instruction. If
914 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +0000915 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000916 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000917 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000918 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000919 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000920 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000921 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000922 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000923 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000924 return true;
925 }
926 return false;
927}
928
Evan Cheng018f9b02007-12-05 03:22:34 +0000929/// canFoldMemoryOperand - Returns true if the specified load / store
930/// folding is possible.
931bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000932 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000933 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000934 // Filter the list of operand indexes that are to be folded. Abort if
935 // any operand will prevent folding.
936 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000937 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000938 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
939 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000940
Evan Cheng3c75ba82008-04-01 21:37:32 +0000941 // It's only legal to remat for a use, not a def.
942 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000943 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000944
Evan Chengd70dbb52008-02-22 09:24:50 +0000945 return tii_->canFoldMemoryOperand(MI, FoldOps);
946}
947
Evan Cheng81a03822007-11-17 00:40:40 +0000948bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +0000949 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
950
951 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
952
953 if (mbb == 0)
954 return false;
955
956 for (++itr; itr != li.ranges.end(); ++itr) {
957 MachineBasicBlock *mbb2 =
958 indexes_->getMBBCoveringRange(itr->start, itr->end);
959
960 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +0000961 return false;
962 }
Lang Hames233a60e2009-11-03 23:52:08 +0000963
Evan Cheng81a03822007-11-17 00:40:40 +0000964 return true;
965}
966
Evan Chengd70dbb52008-02-22 09:24:50 +0000967/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
968/// interval on to-be re-materialized operands of MI) with new register.
969void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
970 MachineInstr *MI, unsigned NewVReg,
971 VirtRegMap &vrm) {
972 // There is an implicit use. That means one of the other operand is
973 // being remat'ed and the remat'ed instruction has li.reg as an
974 // use operand. Make sure we rewrite that as well.
975 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
976 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000977 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +0000978 continue;
979 unsigned Reg = MO.getReg();
980 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
981 continue;
982 if (!vrm.isReMaterialized(Reg))
983 continue;
984 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +0000985 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
986 if (UseMO)
987 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +0000988 }
989}
990
Evan Chengf2fbca62007-11-12 06:35:08 +0000991/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
992/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +0000993bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +0000994rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +0000995 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +0000996 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +0000997 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +0000998 unsigned Slot, int LdSlot,
999 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001000 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001001 const TargetRegisterClass* rc,
1002 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001003 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001004 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001005 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001006 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001007 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001008 RestartInstruction:
1009 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1010 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001011 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001012 continue;
1013 unsigned Reg = mop.getReg();
1014 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001015 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001016 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001017 if (Reg != li.reg)
1018 continue;
1019
1020 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001021 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001022 int FoldSlot = Slot;
1023 if (DefIsReMat) {
1024 // If this is the rematerializable definition MI itself and
1025 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001026 if (MI == ReMatOrigDefMI && CanDelete) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001027 DEBUG(errs() << "\t\t\t\tErasing re-materlizable def: "
1028 << MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001029 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001030 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001031 MI->eraseFromParent();
1032 break;
1033 }
1034
1035 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001036 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001037 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001038 if (isLoad) {
1039 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1040 FoldSS = isLoadSS;
1041 FoldSlot = LdSlot;
1042 }
1043 }
1044
Evan Chengf2fbca62007-11-12 06:35:08 +00001045 // Scan all of the operands of this instruction rewriting operands
1046 // to use NewVReg instead of li.reg as appropriate. We do this for
1047 // two reasons:
1048 //
1049 // 1. If the instr reads the same spilled vreg multiple times, we
1050 // want to reuse the NewVReg.
1051 // 2. If the instr is a two-addr instruction, we are required to
1052 // keep the src/dst regs pinned.
1053 //
1054 // Keep track of whether we replace a use and/or def so that we can
1055 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001056
Evan Cheng81a03822007-11-17 00:40:40 +00001057 HasUse = mop.isUse();
1058 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001059 SmallVector<unsigned, 2> Ops;
1060 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001061 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001062 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001063 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001064 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001065 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001066 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001067 continue;
1068 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001069 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001070 if (!MOj.isUndef()) {
1071 HasUse |= MOj.isUse();
1072 HasDef |= MOj.isDef();
1073 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001074 }
1075 }
1076
David Greene26b86a02008-10-27 17:38:59 +00001077 // Create a new virtual register for the spill interval.
1078 // Create the new register now so we can map the fold instruction
1079 // to the new register so when it is unfolded we get the correct
1080 // answer.
1081 bool CreatedNewVReg = false;
1082 if (NewVReg == 0) {
1083 NewVReg = mri_->createVirtualRegister(rc);
1084 vrm.grow();
1085 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001086
1087 // The new virtual register should get the same allocation hints as the
1088 // old one.
1089 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1090 if (Hint.first || Hint.second)
1091 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001092 }
1093
Evan Cheng9c3c2212008-06-06 07:54:39 +00001094 if (!TryFold)
1095 CanFold = false;
1096 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001097 // Do not fold load / store here if we are splitting. We'll find an
1098 // optimal point to insert a load / store later.
1099 if (!TrySplit) {
1100 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001101 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001102 // Folding the load/store can completely change the instruction in
1103 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001104
1105 if (FoldSS) {
1106 // We need to give the new vreg the same stack slot as the
1107 // spilled interval.
1108 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1109 }
1110
Evan Cheng018f9b02007-12-05 03:22:34 +00001111 HasUse = false;
1112 HasDef = false;
1113 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001114 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001115 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001116 goto RestartInstruction;
1117 }
1118 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001119 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001120 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001121 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001122 }
Evan Chengcddbb832007-11-30 21:23:43 +00001123
Evan Chengcddbb832007-11-30 21:23:43 +00001124 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001125 if (mop.isImplicit())
1126 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001127
1128 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001129 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1130 MachineOperand &mopj = MI->getOperand(Ops[j]);
1131 mopj.setReg(NewVReg);
1132 if (mopj.isImplicit())
1133 rewriteImplicitOps(li, MI, NewVReg, vrm);
1134 }
Evan Chengcddbb832007-11-30 21:23:43 +00001135
Evan Cheng81a03822007-11-17 00:40:40 +00001136 if (CreatedNewVReg) {
1137 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001138 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001139 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001140 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001141 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001142 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001143 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001144 }
1145 if (!CanDelete || (HasUse && HasDef)) {
1146 // If this is a two-addr instruction then its use operands are
1147 // rematerializable but its def is not. It should be assigned a
1148 // stack slot.
1149 vrm.assignVirt2StackSlot(NewVReg, Slot);
1150 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001151 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001152 vrm.assignVirt2StackSlot(NewVReg, Slot);
1153 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001154 } else if (HasUse && HasDef &&
1155 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1156 // If this interval hasn't been assigned a stack slot (because earlier
1157 // def is a deleted remat def), do it now.
1158 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1159 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001160 }
1161
Evan Cheng313d4b82008-02-23 00:33:04 +00001162 // Re-matting an instruction with virtual register use. Add the
1163 // register as an implicit use on the use MI.
1164 if (DefIsReMat && ImpUse)
1165 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1166
Evan Cheng5b69eba2009-04-21 22:46:52 +00001167 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001168 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001169 if (CreatedNewVReg) {
1170 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001171 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001172 if (TrySplit)
1173 vrm.setIsSplitFromReg(NewVReg, li.reg);
1174 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001175
1176 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001177 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001178 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1179 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001180 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001181 nI.addRange(LR);
1182 } else {
1183 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001184 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001185 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1186 nI.getValNumInfo(nI.getNumValNums()-1));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001187 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001188 nI.addRange(LR);
1189 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001190 }
1191 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001192 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1193 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001194 DEBUG(errs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001195 nI.addRange(LR);
1196 }
Evan Cheng81a03822007-11-17 00:40:40 +00001197
Bill Wendling8e6179f2009-08-22 20:18:03 +00001198 DEBUG({
1199 errs() << "\t\t\t\tAdded new interval: ";
1200 nI.print(errs(), tri_);
1201 errs() << '\n';
1202 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001203 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001204 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001205}
Evan Cheng81a03822007-11-17 00:40:40 +00001206bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001207 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001208 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001209 SlotIndex Idx) const {
1210 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001211 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001212 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001213 continue;
1214
Lang Hames233a60e2009-11-03 23:52:08 +00001215 SlotIndex KillIdx = VNI->kills[j];
Evan Cheng0cbb1162007-11-29 01:06:25 +00001216 if (KillIdx > Idx && KillIdx < End)
1217 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001218 }
1219 return false;
1220}
1221
Evan Cheng063284c2008-02-21 00:34:19 +00001222/// RewriteInfo - Keep track of machine instrs that will be rewritten
1223/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001224namespace {
1225 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001226 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001227 MachineInstr *MI;
1228 bool HasUse;
1229 bool HasDef;
Lang Hames233a60e2009-11-03 23:52:08 +00001230 RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001231 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1232 };
Evan Cheng063284c2008-02-21 00:34:19 +00001233
Dan Gohman844731a2008-05-13 00:00:25 +00001234 struct RewriteInfoCompare {
1235 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1236 return LHS.Index < RHS.Index;
1237 }
1238 };
1239}
Evan Cheng063284c2008-02-21 00:34:19 +00001240
Evan Chengf2fbca62007-11-12 06:35:08 +00001241void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001242rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001243 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001244 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001245 unsigned Slot, int LdSlot,
1246 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001247 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001248 const TargetRegisterClass* rc,
1249 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001250 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001251 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001252 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001253 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001254 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1255 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001256 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001257 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001258 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001259 SlotIndex start = I->start.getBaseIndex();
1260 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001261
Evan Cheng063284c2008-02-21 00:34:19 +00001262 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001263 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001264 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001265 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1266 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001267 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001268 MachineOperand &O = ri.getOperand();
1269 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001270 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001271 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001272 if (index < start || index >= end)
1273 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001274
1275 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001276 // Must be defined by an implicit def. It should not be spilled. Note,
1277 // this is for correctness reason. e.g.
1278 // 8 %reg1024<def> = IMPLICIT_DEF
1279 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1280 // The live range [12, 14) are not part of the r1024 live interval since
1281 // it's defined by an implicit def. It will not conflicts with live
1282 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001283 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001284 // the INSERT_SUBREG and both target registers that would overlap.
1285 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001286 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1287 }
1288 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1289
Evan Cheng313d4b82008-02-23 00:33:04 +00001290 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001291 // Now rewrite the defs and uses.
1292 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1293 RewriteInfo &rwi = RewriteMIs[i];
1294 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001295 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001296 bool MIHasUse = rwi.HasUse;
1297 bool MIHasDef = rwi.HasDef;
1298 MachineInstr *MI = rwi.MI;
1299 // If MI def and/or use the same register multiple times, then there
1300 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001301 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001302 while (i != e && RewriteMIs[i].MI == MI) {
1303 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001304 bool isUse = RewriteMIs[i].HasUse;
1305 if (isUse) ++NumUses;
1306 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001307 MIHasDef |= RewriteMIs[i].HasDef;
1308 ++i;
1309 }
Evan Cheng81a03822007-11-17 00:40:40 +00001310 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001311
Evan Cheng0a891ed2008-05-23 23:00:04 +00001312 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001313 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001314 // register interval's spill weight to HUGE_VALF to prevent it from
1315 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001316 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001317 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001318 }
1319
Evan Cheng063284c2008-02-21 00:34:19 +00001320 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001321 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001322 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001323 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001324 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001325 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001326 // One common case:
1327 // x = use
1328 // ...
1329 // ...
1330 // def = ...
1331 // = use
1332 // It's better to start a new interval to avoid artifically
1333 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001334 if (MIHasDef && !MIHasUse) {
1335 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001336 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001337 }
1338 }
Evan Chengcada2452007-11-28 01:28:46 +00001339 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001340
1341 bool IsNew = ThisVReg == 0;
1342 if (IsNew) {
1343 // This ends the previous live interval. If all of its def / use
1344 // can be folded, give it a low spill weight.
1345 if (NewVReg && TrySplit && AllCanFold) {
1346 LiveInterval &nI = getOrCreateInterval(NewVReg);
1347 nI.weight /= 10.0F;
1348 }
1349 AllCanFold = true;
1350 }
1351 NewVReg = ThisVReg;
1352
Evan Cheng81a03822007-11-17 00:40:40 +00001353 bool HasDef = false;
1354 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001355 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001356 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1357 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1358 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001359 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001360 if (!HasDef && !HasUse)
1361 continue;
1362
Evan Cheng018f9b02007-12-05 03:22:34 +00001363 AllCanFold &= CanFold;
1364
Evan Cheng81a03822007-11-17 00:40:40 +00001365 // Update weight of spill interval.
1366 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001367 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001368 // The spill weight is now infinity as it cannot be spilled again.
1369 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001370 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001371 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001372
1373 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001374 if (HasDef) {
1375 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001376 bool HasKill = false;
1377 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001378 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001379 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001380 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001381 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001382 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001383 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001384 }
Owen Anderson28998312008-08-13 22:28:50 +00001385 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001386 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001387 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001388 if (SII == SpillIdxes.end()) {
1389 std::vector<SRInfo> S;
1390 S.push_back(SRInfo(index, NewVReg, true));
1391 SpillIdxes.insert(std::make_pair(MBBId, S));
1392 } else if (SII->second.back().vreg != NewVReg) {
1393 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001394 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001395 // If there is an earlier def and this is a two-address
1396 // instruction, then it's not possible to fold the store (which
1397 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001398 SRInfo &Info = SII->second.back();
1399 Info.index = index;
1400 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001401 }
1402 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001403 } else if (SII != SpillIdxes.end() &&
1404 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001405 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001406 // There is an earlier def that's not killed (must be two-address).
1407 // The spill is no longer needed.
1408 SII->second.pop_back();
1409 if (SII->second.empty()) {
1410 SpillIdxes.erase(MBBId);
1411 SpillMBBs.reset(MBBId);
1412 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001413 }
1414 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001415 }
1416
1417 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001418 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001419 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001420 if (SII != SpillIdxes.end() &&
1421 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001422 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001423 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001424 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001425 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001426 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001427 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001428 // If we are splitting live intervals, only fold if it's the first
1429 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001430 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001431 else if (IsNew) {
1432 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001433 if (RII == RestoreIdxes.end()) {
1434 std::vector<SRInfo> Infos;
1435 Infos.push_back(SRInfo(index, NewVReg, true));
1436 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1437 } else {
1438 RII->second.push_back(SRInfo(index, NewVReg, true));
1439 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001440 RestoreMBBs.set(MBBId);
1441 }
1442 }
1443
1444 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001445 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001446 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001447 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001448
1449 if (NewVReg && TrySplit && AllCanFold) {
1450 // If all of its def / use can be folded, give it a low spill weight.
1451 LiveInterval &nI = getOrCreateInterval(NewVReg);
1452 nI.weight /= 10.0F;
1453 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001454}
1455
Lang Hames233a60e2009-11-03 23:52:08 +00001456bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001457 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001458 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001459 if (!RestoreMBBs[Id])
1460 return false;
1461 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1462 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1463 if (Restores[i].index == index &&
1464 Restores[i].vreg == vr &&
1465 Restores[i].canFold)
1466 return true;
1467 return false;
1468}
1469
Lang Hames233a60e2009-11-03 23:52:08 +00001470void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001471 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001472 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001473 if (!RestoreMBBs[Id])
1474 return;
1475 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1476 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1477 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001478 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001479}
Evan Cheng81a03822007-11-17 00:40:40 +00001480
Evan Cheng4cce6b42008-04-11 17:53:36 +00001481/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1482/// spilled and create empty intervals for their uses.
1483void
1484LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1485 const TargetRegisterClass* rc,
1486 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001487 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1488 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001489 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001490 MachineInstr *MI = &*ri;
1491 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001492 if (O.isDef()) {
1493 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
1494 "Register def was not rewritten?");
1495 RemoveMachineInstrFromMaps(MI);
1496 vrm.RemoveMachineInstrFromMaps(MI);
1497 MI->eraseFromParent();
1498 } else {
1499 // This must be an use of an implicit_def so it's not part of the live
1500 // interval. Create a new empty live interval for it.
1501 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1502 unsigned NewVReg = mri_->createVirtualRegister(rc);
1503 vrm.grow();
1504 vrm.setIsImplicitlyDefined(NewVReg);
1505 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1506 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1507 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001508 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001509 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001510 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001511 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001512 }
1513 }
Evan Cheng419852c2008-04-03 16:39:43 +00001514 }
1515}
1516
Evan Chengf2fbca62007-11-12 06:35:08 +00001517std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001518addIntervalsForSpillsFast(const LiveInterval &li,
1519 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001520 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001521 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001522
1523 std::vector<LiveInterval*> added;
1524
1525 assert(li.weight != HUGE_VALF &&
1526 "attempt to spill already spilled interval!");
1527
Bill Wendling8e6179f2009-08-22 20:18:03 +00001528 DEBUG({
1529 errs() << "\t\t\t\tadding intervals for spills for interval: ";
1530 li.dump();
1531 errs() << '\n';
1532 });
Owen Andersond6664312008-08-18 18:05:32 +00001533
1534 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1535
Owen Andersona41e47a2008-08-19 22:12:11 +00001536 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1537 while (RI != mri_->reg_end()) {
1538 MachineInstr* MI = &*RI;
1539
1540 SmallVector<unsigned, 2> Indices;
1541 bool HasUse = false;
1542 bool HasDef = false;
1543
1544 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1545 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001546 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001547
1548 HasUse |= MI->getOperand(i).isUse();
1549 HasDef |= MI->getOperand(i).isDef();
1550
1551 Indices.push_back(i);
1552 }
1553
1554 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1555 Indices, true, slot, li.reg)) {
1556 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001557 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001558 vrm.assignVirt2StackSlot(NewVReg, slot);
1559
Owen Andersona41e47a2008-08-19 22:12:11 +00001560 // create a new register for this spill
1561 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00001562
Owen Andersona41e47a2008-08-19 22:12:11 +00001563 // the spill weight is now infinity as it
1564 // cannot be spilled again
1565 nI.weight = HUGE_VALF;
1566
1567 // Rewrite register operands to use the new vreg.
1568 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1569 E = Indices.end(); I != E; ++I) {
1570 MI->getOperand(*I).setReg(NewVReg);
1571
1572 if (MI->getOperand(*I).isUse())
1573 MI->getOperand(*I).setIsKill(true);
1574 }
1575
1576 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001577 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001578 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001579 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1580 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001581 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001582 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001583 nI.addRange(LR);
1584 vrm.addRestorePoint(NewVReg, MI);
1585 }
1586 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001587 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1588 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001589 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001590 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001591 nI.addRange(LR);
1592 vrm.addSpillPoint(NewVReg, true, MI);
1593 }
1594
Owen Anderson17197312008-08-18 23:41:04 +00001595 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001596
Bill Wendling8e6179f2009-08-22 20:18:03 +00001597 DEBUG({
1598 errs() << "\t\t\t\tadded new interval: ";
1599 nI.dump();
1600 errs() << '\n';
1601 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001602 }
Owen Anderson9a032932008-08-18 21:20:32 +00001603
Owen Anderson9a032932008-08-18 21:20:32 +00001604
Owen Andersona41e47a2008-08-19 22:12:11 +00001605 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001606 }
Owen Andersond6664312008-08-18 18:05:32 +00001607
1608 return added;
1609}
1610
1611std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001612addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001613 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001614 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001615
1616 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001617 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001618
Evan Chengf2fbca62007-11-12 06:35:08 +00001619 assert(li.weight != HUGE_VALF &&
1620 "attempt to spill already spilled interval!");
1621
Bill Wendling8e6179f2009-08-22 20:18:03 +00001622 DEBUG({
1623 errs() << "\t\t\t\tadding intervals for spills for interval: ";
1624 li.print(errs(), tri_);
1625 errs() << '\n';
1626 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001627
Evan Cheng72eeb942008-12-05 17:00:16 +00001628 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001629 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001630 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001631 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001632 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1633 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001634 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001635 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001636
1637 unsigned NumValNums = li.getNumValNums();
1638 SmallVector<MachineInstr*, 4> ReMatDefs;
1639 ReMatDefs.resize(NumValNums, NULL);
1640 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1641 ReMatOrigDefs.resize(NumValNums, NULL);
1642 SmallVector<int, 4> ReMatIds;
1643 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1644 BitVector ReMatDelete(NumValNums);
1645 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1646
Evan Cheng81a03822007-11-17 00:40:40 +00001647 // Spilling a split live interval. It cannot be split any further. Also,
1648 // it's also guaranteed to be a single val# / range interval.
1649 if (vrm.getPreSplitReg(li.reg)) {
1650 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001651 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001652 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1653 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001654 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1655 assert(KillMI && "Last use disappeared?");
1656 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1657 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001658 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001659 }
Evan Chengadf85902007-12-05 09:51:10 +00001660 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001661 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1662 Slot = vrm.getStackSlot(li.reg);
1663 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1664 MachineInstr *ReMatDefMI = DefIsReMat ?
1665 vrm.getReMaterializedMI(li.reg) : NULL;
1666 int LdSlot = 0;
1667 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1668 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001669 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001670 bool IsFirstRange = true;
1671 for (LiveInterval::Ranges::const_iterator
1672 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1673 // If this is a split live interval with multiple ranges, it means there
1674 // are two-address instructions that re-defined the value. Only the
1675 // first def can be rematerialized!
1676 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001677 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001678 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1679 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001680 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001681 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001682 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001683 } else {
1684 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1685 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001686 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001687 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001688 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001689 }
1690 IsFirstRange = false;
1691 }
Evan Cheng419852c2008-04-03 16:39:43 +00001692
Evan Cheng4cce6b42008-04-11 17:53:36 +00001693 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001694 return NewLIs;
1695 }
1696
Evan Cheng752195e2009-09-14 21:33:42 +00001697 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001698 if (TrySplit)
1699 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001700 bool NeedStackSlot = false;
1701 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1702 i != e; ++i) {
1703 const VNInfo *VNI = *i;
1704 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001705 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001706 continue; // Dead val#.
1707 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001708 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1709 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001710 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001711 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001712 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001713 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001714 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001715 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001716 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001717 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001718
1719 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001720 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001721 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001722 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001723 CanDelete = false;
1724 // Need a stack slot if there is any live range where uses cannot be
1725 // rematerialized.
1726 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001727 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001728 if (CanDelete)
1729 ReMatDelete.set(VN);
1730 } else {
1731 // Need a stack slot if there is any live range where uses cannot be
1732 // rematerialized.
1733 NeedStackSlot = true;
1734 }
1735 }
1736
1737 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001738 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1739 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1740 Slot = vrm.assignVirt2StackSlot(li.reg);
1741
1742 // This case only occurs when the prealloc splitter has already assigned
1743 // a stack slot to this vreg.
1744 else
1745 Slot = vrm.getStackSlot(li.reg);
1746 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001747
1748 // Create new intervals and rewrite defs and uses.
1749 for (LiveInterval::Ranges::const_iterator
1750 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001751 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1752 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1753 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001754 bool CanDelete = ReMatDelete[I->valno->id];
1755 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001756 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001757 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001758 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001759 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001760 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001761 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001762 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001763 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001764 }
1765
Evan Cheng0cbb1162007-11-29 01:06:25 +00001766 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001767 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001768 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001769 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001770 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001771
Evan Chengb50bb8c2007-12-05 08:16:32 +00001772 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001773 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001774 if (NeedStackSlot) {
1775 int Id = SpillMBBs.find_first();
1776 while (Id != -1) {
1777 std::vector<SRInfo> &spills = SpillIdxes[Id];
1778 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001779 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001780 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001781 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001782 bool isReMat = vrm.isReMaterialized(VReg);
1783 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001784 bool CanFold = false;
1785 bool FoundUse = false;
1786 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001787 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001788 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001789 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1790 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001791 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001792 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001793
1794 Ops.push_back(j);
1795 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001796 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001797 if (isReMat ||
1798 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1799 RestoreMBBs, RestoreIdxes))) {
1800 // MI has two-address uses of the same register. If the use
1801 // isn't the first and only use in the BB, then we can't fold
1802 // it. FIXME: Move this to rewriteInstructionsForSpills.
1803 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001804 break;
1805 }
Evan Chengaee4af62007-12-02 08:30:39 +00001806 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001807 }
1808 }
1809 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001810 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001811 if (CanFold && !Ops.empty()) {
1812 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001813 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001814 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001815 // Also folded uses, do not issue a load.
1816 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001817 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001818 }
Lang Hames233a60e2009-11-03 23:52:08 +00001819 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001820 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001821 }
1822
Evan Cheng7e073ba2008-04-09 20:57:25 +00001823 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001824 if (!Folded) {
1825 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001826 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001827 if (!MI->registerDefIsDead(nI.reg))
1828 // No need to spill a dead def.
1829 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001830 if (isKill)
1831 AddedKill.insert(&nI);
1832 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001833 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001834 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001835 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001836 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001837
Evan Cheng1953d0c2007-11-29 10:12:14 +00001838 int Id = RestoreMBBs.find_first();
1839 while (Id != -1) {
1840 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1841 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001842 SlotIndex index = restores[i].index;
1843 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001844 continue;
1845 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001846 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001847 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001848 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001849 bool CanFold = false;
1850 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001851 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001852 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001853 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1854 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001855 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001856 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001857
Evan Cheng0cbb1162007-11-29 01:06:25 +00001858 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001859 // If this restore were to be folded, it would have been folded
1860 // already.
1861 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001862 break;
1863 }
Evan Chengaee4af62007-12-02 08:30:39 +00001864 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001865 }
1866 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001867
1868 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001869 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001870 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001871 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001872 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1873 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001874 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1875 int LdSlot = 0;
1876 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1877 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001878 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001879 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1880 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001881 if (!Folded) {
1882 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1883 if (ImpUse) {
1884 // Re-matting an instruction with virtual register use. Add the
1885 // register as an implicit use on the use MI and update the register
1886 // interval's spill weight to HUGE_VALF to prevent it from being
1887 // spilled.
1888 LiveInterval &ImpLi = getInterval(ImpUse);
1889 ImpLi.weight = HUGE_VALF;
1890 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1891 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001892 }
Evan Chengaee4af62007-12-02 08:30:39 +00001893 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001894 }
1895 // If folding is not possible / failed, then tell the spiller to issue a
1896 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001897 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001898 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001899 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001900 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001901 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001902 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001903 }
1904
Evan Chengb50bb8c2007-12-05 08:16:32 +00001905 // Finalize intervals: add kills, finalize spill weights, and filter out
1906 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001907 std::vector<LiveInterval*> RetNewLIs;
1908 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1909 LiveInterval *LI = NewLIs[i];
1910 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00001911 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001912 if (!AddedKill.count(LI)) {
1913 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001914 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00001915 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001916 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001917 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00001918 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001919 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001920 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001921 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001922 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001923 RetNewLIs.push_back(LI);
1924 }
1925 }
Evan Cheng81a03822007-11-17 00:40:40 +00001926
Evan Cheng4cce6b42008-04-11 17:53:36 +00001927 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001928 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001929}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001930
1931/// hasAllocatableSuperReg - Return true if the specified physical register has
1932/// any super register that's allocatable.
1933bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1934 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1935 if (allocatableRegs_[*AS] && hasInterval(*AS))
1936 return true;
1937 return false;
1938}
1939
1940/// getRepresentativeReg - Find the largest super register of the specified
1941/// physical register.
1942unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
1943 // Find the largest super-register that is allocatable.
1944 unsigned BestReg = Reg;
1945 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1946 unsigned SuperReg = *AS;
1947 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1948 BestReg = SuperReg;
1949 break;
1950 }
1951 }
1952 return BestReg;
1953}
1954
1955/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
1956/// specified interval that conflicts with the specified physical register.
1957unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
1958 unsigned PhysReg) const {
1959 unsigned NumConflicts = 0;
1960 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
1961 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1962 E = mri_->reg_end(); I != E; ++I) {
1963 MachineOperand &O = I.getOperand();
1964 MachineInstr *MI = O.getParent();
Lang Hames233a60e2009-11-03 23:52:08 +00001965 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001966 if (pli.liveAt(Index))
1967 ++NumConflicts;
1968 }
1969 return NumConflicts;
1970}
1971
1972/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00001973/// around all defs and uses of the specified interval. Return true if it
1974/// was able to cut its interval.
1975bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00001976 unsigned PhysReg, VirtRegMap &vrm) {
1977 unsigned SpillReg = getRepresentativeReg(PhysReg);
1978
1979 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
1980 // If there are registers which alias PhysReg, but which are not a
1981 // sub-register of the chosen representative super register. Assert
1982 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00001983 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00001984 tri_->isSuperRegister(*AS, SpillReg));
1985
Evan Cheng2824a652009-03-23 18:24:37 +00001986 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00001987 SmallVector<unsigned, 4> PRegs;
1988 if (hasInterval(SpillReg))
1989 PRegs.push_back(SpillReg);
1990 else {
1991 SmallSet<unsigned, 4> Added;
1992 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
1993 if (Added.insert(*AS) && hasInterval(*AS)) {
1994 PRegs.push_back(*AS);
1995 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
1996 Added.insert(*ASS);
1997 }
1998 }
1999
Evan Cheng676dd7c2008-03-11 07:19:34 +00002000 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2001 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2002 E = mri_->reg_end(); I != E; ++I) {
2003 MachineOperand &O = I.getOperand();
2004 MachineInstr *MI = O.getParent();
2005 if (SeenMIs.count(MI))
2006 continue;
2007 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002008 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002009 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2010 unsigned PReg = PRegs[i];
2011 LiveInterval &pli = getInterval(PReg);
2012 if (!pli.liveAt(Index))
2013 continue;
2014 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002015 SlotIndex StartIdx = Index.getLoadIndex();
2016 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002017 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002018 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002019 Cut = true;
2020 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002021 std::string msg;
2022 raw_string_ostream Msg(msg);
2023 Msg << "Ran out of registers during register allocation!";
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002024 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002025 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002026 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002027 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002028 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002029 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002030 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002031 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002032 if (!hasInterval(*AS))
2033 continue;
2034 LiveInterval &spli = getInterval(*AS);
2035 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002036 spli.removeRange(Index.getLoadIndex(),
2037 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002038 }
2039 }
2040 }
Evan Cheng2824a652009-03-23 18:24:37 +00002041 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002042}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002043
2044LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002045 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002046 LiveInterval& Interval = getOrCreateInterval(reg);
2047 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002048 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002049 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002050 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002051 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002052 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002053 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
2054 getMBBEndIdx(startInst->getParent()).getNextIndex().getBaseIndex(), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002055 Interval.addRange(LR);
2056
2057 return LR;
2058}
David Greeneb5257662009-08-03 21:55:09 +00002059