blob: b7dbd03fc3af384bc272bbe087ac11caccf1f24a [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohman2048b852009-11-23 18:04:58 +000056#include "SelectionDAGBuilder.h"
Dan Gohman66336ed2009-11-23 17:42:46 +000057#include "FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000058using namespace llvm;
59
Dan Gohman3df24e62008-09-03 23:12:08 +000060unsigned FastISel::getRegForValue(Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +000061 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +000062 // Don't handle non-simple values in FastISel.
63 if (!RealVT.isSimple())
64 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000065
66 // Ignore illegal types. We must do this before looking up the value
67 // in ValueMap because Arguments are given virtual registers regardless
68 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +000069 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000070 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +000071 // Promote MVT::i1 to a legal type though, because it's common and easy.
72 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +000073 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000074 else
75 return 0;
76 }
77
Dan Gohman104e4ce2008-09-03 23:32:19 +000078 // Look up the value to see if we already have a register for it. We
79 // cache values defined by Instructions across blocks, and other values
80 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +000081 // def-dominates-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000082 if (ValueMap.count(V))
83 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000084 unsigned Reg = LocalValueMap[V];
85 if (Reg != 0)
86 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000087
Dan Gohmanad368ac2008-08-27 18:10:19 +000088 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000089 if (CI->getValue().getActiveBits() <= 64)
90 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000091 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000092 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000093 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000094 // Translate this as an integer zero so that it can be
95 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +000096 Reg =
97 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohmanad368ac2008-08-27 18:10:19 +000098 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000099 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000100
101 if (!Reg) {
102 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000104
105 uint64_t x[2];
106 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000107 bool isExact;
108 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
109 APFloat::rmTowardZero, &isExact);
110 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000111 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000112
Owen Andersone922c022009-07-22 00:24:57 +0000113 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000114 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000115 if (IntegerReg != 0)
116 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
117 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000118 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000119 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
120 if (!SelectOperator(CE, CE->getOpcode())) return 0;
121 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000122 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000123 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000124 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000125 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000126
Dan Gohmandceffe62008-09-25 01:28:51 +0000127 // If target-independent code couldn't handle the value, give target-specific
128 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000129 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000130 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000131
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000132 // Don't cache constant materializations in the general ValueMap.
133 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000134 if (Reg != 0)
135 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000136 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000137}
138
Evan Cheng59fbc802008-09-09 01:26:59 +0000139unsigned FastISel::lookUpRegForValue(Value *V) {
140 // Look up the value to see if we already have a register for it. We
141 // cache values defined by Instructions across blocks, and other values
142 // only locally. This is because Instructions already have the SSA
143 // def-dominatess-use requirement enforced.
144 if (ValueMap.count(V))
145 return ValueMap[V];
146 return LocalValueMap[V];
147}
148
Owen Andersoncc54e762008-08-30 00:38:46 +0000149/// UpdateValueMap - Update the value map to include the new mapping for this
150/// instruction, or insert an extra copy to get the result in a previous
151/// determined register.
152/// NOTE: This is only necessary because we might select a block that uses
153/// a value before we select the block that defines the value. It might be
154/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000155unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000156 if (!isa<Instruction>(I)) {
157 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000158 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000159 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000160
161 unsigned &AssignedReg = ValueMap[I];
162 if (AssignedReg == 0)
163 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000164 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000165 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
166 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
167 Reg, RegClass, RegClass);
168 }
169 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000170}
171
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000172unsigned FastISel::getRegForGEPIndex(Value *Idx) {
173 unsigned IdxN = getRegForValue(Idx);
174 if (IdxN == 0)
175 // Unhandled operand. Halt "fast" selection and bail.
176 return 0;
177
178 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000179 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000180 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000181 if (IdxVT.bitsLT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000182 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000183 else if (IdxVT.bitsGT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000184 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000185 return IdxN;
186}
187
Dan Gohmanbdedd442008-08-20 00:11:48 +0000188/// SelectBinaryOp - Select and emit code for a binary operator instruction,
189/// which has an opcode which directly corresponds to the given ISD opcode.
190///
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000191bool FastISel::SelectBinaryOp(User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000192 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000194 // Unhandled type. Halt "fast" selection and bail.
195 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000196
Dan Gohmanb71fea22008-08-26 20:52:40 +0000197 // We only handle legal types. For example, on x86-32 the instruction
198 // selector contains all of the 64-bit instructions from x86-64,
199 // under the assumption that i64 won't be used if the target doesn't
200 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000201 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000203 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000205 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
206 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000207 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000208 else
209 return false;
210 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000211
Dan Gohman3df24e62008-09-03 23:12:08 +0000212 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000213 if (Op0 == 0)
214 // Unhandled operand. Halt "fast" selection and bail.
215 return false;
216
217 // Check if the second operand is a constant and handle it appropriately.
218 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000219 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
220 ISDOpcode, Op0, CI->getZExtValue());
221 if (ResultReg != 0) {
222 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000223 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000224 return true;
225 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000226 }
227
Dan Gohman10df0fa2008-08-27 01:09:54 +0000228 // Check if the second operand is a constant float.
229 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000230 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
231 ISDOpcode, Op0, CF);
232 if (ResultReg != 0) {
233 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000234 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000235 return true;
236 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000237 }
238
Dan Gohman3df24e62008-09-03 23:12:08 +0000239 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000240 if (Op1 == 0)
241 // Unhandled operand. Halt "fast" selection and bail.
242 return false;
243
Dan Gohmanad368ac2008-08-27 18:10:19 +0000244 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000245 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
246 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000247 if (ResultReg == 0)
248 // Target-specific code wasn't able to find a machine opcode for
249 // the given ISD opcode and type. Halt "fast" selection and bail.
250 return false;
251
Dan Gohman8014e862008-08-20 00:23:20 +0000252 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000253 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000254 return true;
255}
256
Dan Gohman40b189e2008-09-05 18:18:20 +0000257bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000258 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000259 if (N == 0)
260 // Unhandled operand. Halt "fast" selection and bail.
261 return false;
262
263 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 MVT VT = TLI.getPointerTy();
Evan Cheng83785c82008-08-20 22:45:34 +0000265 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
266 OI != E; ++OI) {
267 Value *Idx = *OI;
268 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
269 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
270 if (Field) {
271 // N = N + Offset
272 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
273 // FIXME: This can be optimized by combining the add with a
274 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000275 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000276 if (N == 0)
277 // Unhandled operand. Halt "fast" selection and bail.
278 return false;
279 }
280 Ty = StTy->getElementType(Field);
281 } else {
282 Ty = cast<SequentialType>(Ty)->getElementType();
283
284 // If this is a constant subscript, handle it quickly.
285 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
286 if (CI->getZExtValue() == 0) continue;
287 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000288 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000289 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000290 if (N == 0)
291 // Unhandled operand. Halt "fast" selection and bail.
292 return false;
293 continue;
294 }
295
296 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000297 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000298 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000299 if (IdxN == 0)
300 // Unhandled operand. Halt "fast" selection and bail.
301 return false;
302
Dan Gohman80bc6e22008-08-26 20:57:08 +0000303 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000304 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000305 if (IdxN == 0)
306 // Unhandled operand. Halt "fast" selection and bail.
307 return false;
308 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000309 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000310 if (N == 0)
311 // Unhandled operand. Halt "fast" selection and bail.
312 return false;
313 }
314 }
315
316 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000317 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000318 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000319}
320
Dan Gohman33134c42008-09-25 17:05:24 +0000321bool FastISel::SelectCall(User *I) {
322 Function *F = cast<CallInst>(I)->getCalledFunction();
323 if (!F) return false;
324
325 unsigned IID = F->getIntrinsicID();
326 switch (IID) {
327 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000328 case Intrinsic::dbg_declare: {
329 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Chris Lattnerbf0ca2b2009-12-29 09:32:19 +0000330 if (!DIDescriptor::ValidDebugInfo(DI->getVariable(), CodeGenOpt::None)||!DW
Devang Patel7e1e31f2009-07-02 22:43:26 +0000331 || !DW->ShouldEmitDwarfDebug())
332 return true;
333
Devang Patel7e1e31f2009-07-02 22:43:26 +0000334 Value *Address = DI->getAddress();
Devang Patel7e1e31f2009-07-02 22:43:26 +0000335 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
336 // Don't handle byval struct arguments or VLAs, for example.
337 if (!AI) break;
338 DenseMap<const AllocaInst*, int>::iterator SI =
339 StaticAllocaMap.find(AI);
340 if (SI == StaticAllocaMap.end()) break; // VLAs.
341 int FI = SI->second;
Devang Patel53bb5c92009-11-10 23:06:00 +0000342 if (MMI) {
Chris Lattner3990b122009-12-28 23:41:32 +0000343 if (MDNode *Dbg = DI->getMetadata("dbg"))
Chris Lattner0eb41982009-12-28 20:45:51 +0000344 MMI->setVariableDbgInfo(DI->getVariable(), FI, Dbg);
Devang Patel53bb5c92009-11-10 23:06:00 +0000345 }
Dale Johannesen5ed17ae2010-01-26 00:09:58 +0000346 // Building the map above is target independent. Generating DEBUG_VALUE
347 // inline is target dependent; do this now.
348 (void)TargetSelectInstruction(cast<Instruction>(I));
Dan Gohman33134c42008-09-25 17:05:24 +0000349 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000350 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000351 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000352 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000353 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
354 default: break;
355 case TargetLowering::Expand: {
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000356 assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000357 unsigned Reg = TLI.getExceptionAddressRegister();
358 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
359 unsigned ResultReg = createResultReg(RC);
360 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
361 Reg, RC, RC);
362 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000363 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000364 UpdateValueMap(I, ResultReg);
365 return true;
366 }
367 }
368 break;
369 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000370 case Intrinsic::eh_selector: {
Owen Andersone50ed302009-08-10 22:56:29 +0000371 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000372 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
373 default: break;
374 case TargetLowering::Expand: {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000375 if (MMI) {
376 if (MBB->isLandingPad())
377 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
378 else {
379#ifndef NDEBUG
380 CatchInfoLost.insert(cast<CallInst>(I));
381#endif
382 // FIXME: Mark exception selector register as live in. Hack for PR1508.
383 unsigned Reg = TLI.getExceptionSelectorRegister();
384 if (Reg) MBB->addLiveIn(Reg);
385 }
386
387 unsigned Reg = TLI.getExceptionSelectorRegister();
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000388 EVT SrcVT = TLI.getPointerTy();
389 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000390 unsigned ResultReg = createResultReg(RC);
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000391 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, Reg,
392 RC, RC);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000393 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000394 InsertedCopy = InsertedCopy;
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000395
396 // Cast the register to the type of the selector.
397 if (SrcVT.bitsGT(MVT::i32))
398 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
399 ResultReg);
400 else if (SrcVT.bitsLT(MVT::i32))
401 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
402 ISD::SIGN_EXTEND, ResultReg);
403 if (ResultReg == 0)
404 // Unhandled operand. Halt "fast" selection and bail.
405 return false;
406
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000407 UpdateValueMap(I, ResultReg);
408 } else {
409 unsigned ResultReg =
Owen Andersona7235ea2009-07-31 20:28:14 +0000410 getRegForValue(Constant::getNullValue(I->getType()));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000411 UpdateValueMap(I, ResultReg);
412 }
413 return true;
414 }
415 }
416 break;
417 }
Dan Gohman33134c42008-09-25 17:05:24 +0000418 }
419 return false;
420}
421
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000422bool FastISel::SelectCast(User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000423 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
424 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000425
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
427 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000428 // Unhandled type. Halt "fast" selection and bail.
429 return false;
430
Dan Gohman474d3b32009-03-13 23:53:06 +0000431 // Check if the destination type is legal. Or as a special case,
432 // it may be i1 if we're doing a truncate because that's
433 // easy and somewhat common.
434 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000436 // Unhandled type. Halt "fast" selection and bail.
437 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000438
439 // Check if the source operand is legal. Or as a special case,
440 // it may be i1 if we're doing zero-extension because that's
441 // easy and somewhat common.
442 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000444 // Unhandled type. Halt "fast" selection and bail.
445 return false;
446
Dan Gohman3df24e62008-09-03 23:12:08 +0000447 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000448 if (!InputReg)
449 // Unhandled operand. Halt "fast" selection and bail.
450 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000451
452 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000454 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000455 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
456 if (!InputReg)
457 return false;
458 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000459 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000461 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000462
Owen Andersond0533c92008-08-26 23:46:32 +0000463 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
464 DstVT.getSimpleVT(),
465 Opcode,
466 InputReg);
467 if (!ResultReg)
468 return false;
469
Dan Gohman3df24e62008-09-03 23:12:08 +0000470 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000471 return true;
472}
473
Dan Gohman40b189e2008-09-05 18:18:20 +0000474bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000475 // If the bitcast doesn't change the type, just use the operand value.
476 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000477 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000478 if (Reg == 0)
479 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000480 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000481 return true;
482 }
483
484 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000485 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
486 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
489 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000490 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
491 // Unhandled type. Halt "fast" selection and bail.
492 return false;
493
Dan Gohman3df24e62008-09-03 23:12:08 +0000494 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000495 if (Op0 == 0)
496 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000497 return false;
498
Dan Gohmanad368ac2008-08-27 18:10:19 +0000499 // First, try to perform the bitcast by inserting a reg-reg copy.
500 unsigned ResultReg = 0;
501 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
502 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
503 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
504 ResultReg = createResultReg(DstClass);
505
506 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
507 Op0, DstClass, SrcClass);
508 if (!InsertedCopy)
509 ResultReg = 0;
510 }
511
512 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
513 if (!ResultReg)
514 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
515 ISD::BIT_CONVERT, Op0);
516
517 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000518 return false;
519
Dan Gohman3df24e62008-09-03 23:12:08 +0000520 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000521 return true;
522}
523
Dan Gohman3df24e62008-09-03 23:12:08 +0000524bool
525FastISel::SelectInstruction(Instruction *I) {
Dan Gohman6e3ff372009-12-05 01:27:58 +0000526 // First, try doing target-independent selection.
527 if (SelectOperator(I, I->getOpcode()))
528 return true;
529
530 // Next, try calling the target to attempt to handle the instruction.
531 if (TargetSelectInstruction(I))
532 return true;
533
534 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000535}
536
Dan Gohmand98d6202008-10-02 22:15:21 +0000537/// FastEmitBranch - Emit an unconditional branch to the given block,
538/// unless it is the immediate (fall-through) successor, and update
539/// the CFG.
540void
541FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000542 if (MBB->isLayoutSuccessor(MSucc)) {
543 // The unconditional fall-through case, which needs no instructions.
544 } else {
545 // The unconditional branch case.
546 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
547 }
548 MBB->addSuccessor(MSucc);
549}
550
Dan Gohman3d45a852009-09-03 22:53:57 +0000551/// SelectFNeg - Emit an FNeg operation.
552///
553bool
554FastISel::SelectFNeg(User *I) {
555 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
556 if (OpReg == 0) return false;
557
Dan Gohman4a215a12009-09-11 00:36:43 +0000558 // If the target has ISD::FNEG, use it.
559 EVT VT = TLI.getValueType(I->getType());
560 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
561 ISD::FNEG, OpReg);
562 if (ResultReg != 0) {
563 UpdateValueMap(I, ResultReg);
564 return true;
565 }
566
Dan Gohman5e5abb72009-09-11 00:34:46 +0000567 // Bitcast the value to integer, twiddle the sign bit with xor,
568 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000569 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000570 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
571 if (!TLI.isTypeLegal(IntVT))
572 return false;
573
574 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
575 ISD::BIT_CONVERT, OpReg);
576 if (IntReg == 0)
577 return false;
578
579 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR, IntReg,
580 UINT64_C(1) << (VT.getSizeInBits()-1),
581 IntVT.getSimpleVT());
582 if (IntResultReg == 0)
583 return false;
584
585 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
586 ISD::BIT_CONVERT, IntResultReg);
Dan Gohman3d45a852009-09-03 22:53:57 +0000587 if (ResultReg == 0)
588 return false;
589
590 UpdateValueMap(I, ResultReg);
591 return true;
592}
593
Dan Gohman40b189e2008-09-05 18:18:20 +0000594bool
595FastISel::SelectOperator(User *I, unsigned Opcode) {
596 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000597 case Instruction::Add:
598 return SelectBinaryOp(I, ISD::ADD);
599 case Instruction::FAdd:
600 return SelectBinaryOp(I, ISD::FADD);
601 case Instruction::Sub:
602 return SelectBinaryOp(I, ISD::SUB);
603 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000604 // FNeg is currently represented in LLVM IR as a special case of FSub.
605 if (BinaryOperator::isFNeg(I))
606 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000607 return SelectBinaryOp(I, ISD::FSUB);
608 case Instruction::Mul:
609 return SelectBinaryOp(I, ISD::MUL);
610 case Instruction::FMul:
611 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000612 case Instruction::SDiv:
613 return SelectBinaryOp(I, ISD::SDIV);
614 case Instruction::UDiv:
615 return SelectBinaryOp(I, ISD::UDIV);
616 case Instruction::FDiv:
617 return SelectBinaryOp(I, ISD::FDIV);
618 case Instruction::SRem:
619 return SelectBinaryOp(I, ISD::SREM);
620 case Instruction::URem:
621 return SelectBinaryOp(I, ISD::UREM);
622 case Instruction::FRem:
623 return SelectBinaryOp(I, ISD::FREM);
624 case Instruction::Shl:
625 return SelectBinaryOp(I, ISD::SHL);
626 case Instruction::LShr:
627 return SelectBinaryOp(I, ISD::SRL);
628 case Instruction::AShr:
629 return SelectBinaryOp(I, ISD::SRA);
630 case Instruction::And:
631 return SelectBinaryOp(I, ISD::AND);
632 case Instruction::Or:
633 return SelectBinaryOp(I, ISD::OR);
634 case Instruction::Xor:
635 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000636
Dan Gohman3df24e62008-09-03 23:12:08 +0000637 case Instruction::GetElementPtr:
638 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000639
Dan Gohman3df24e62008-09-03 23:12:08 +0000640 case Instruction::Br: {
641 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000642
Dan Gohman3df24e62008-09-03 23:12:08 +0000643 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000644 BasicBlock *LLVMSucc = BI->getSuccessor(0);
645 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000646 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000647 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000648 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000649
650 // Conditional branches are not handed yet.
651 // Halt "fast" selection and bail.
652 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000653 }
654
Dan Gohman087c8502008-09-05 01:08:41 +0000655 case Instruction::Unreachable:
656 // Nothing to emit.
657 return true;
658
Dan Gohman3df24e62008-09-03 23:12:08 +0000659 case Instruction::PHI:
660 // PHI nodes are already emitted.
661 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000662
663 case Instruction::Alloca:
664 // FunctionLowering has the static-sized case covered.
665 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
666 return true;
667
668 // Dynamic-sized alloca is not handled yet.
669 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000670
Dan Gohman33134c42008-09-25 17:05:24 +0000671 case Instruction::Call:
672 return SelectCall(I);
673
Dan Gohman3df24e62008-09-03 23:12:08 +0000674 case Instruction::BitCast:
675 return SelectBitCast(I);
676
677 case Instruction::FPToSI:
678 return SelectCast(I, ISD::FP_TO_SINT);
679 case Instruction::ZExt:
680 return SelectCast(I, ISD::ZERO_EXTEND);
681 case Instruction::SExt:
682 return SelectCast(I, ISD::SIGN_EXTEND);
683 case Instruction::Trunc:
684 return SelectCast(I, ISD::TRUNCATE);
685 case Instruction::SIToFP:
686 return SelectCast(I, ISD::SINT_TO_FP);
687
688 case Instruction::IntToPtr: // Deliberate fall-through.
689 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000690 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
691 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000692 if (DstVT.bitsGT(SrcVT))
693 return SelectCast(I, ISD::ZERO_EXTEND);
694 if (DstVT.bitsLT(SrcVT))
695 return SelectCast(I, ISD::TRUNCATE);
696 unsigned Reg = getRegForValue(I->getOperand(0));
697 if (Reg == 0) return false;
698 UpdateValueMap(I, Reg);
699 return true;
700 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000701
Dan Gohman3df24e62008-09-03 23:12:08 +0000702 default:
703 // Unhandled instruction. Halt "fast" selection and bail.
704 return false;
705 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000706}
707
Dan Gohman3df24e62008-09-03 23:12:08 +0000708FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000709 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000710 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000711 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000712 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000713 DenseMap<const AllocaInst *, int> &am
714#ifndef NDEBUG
715 , SmallSet<Instruction*, 8> &cil
716#endif
717 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000718 : MBB(0),
719 ValueMap(vm),
720 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000721 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000722#ifndef NDEBUG
723 CatchInfoLost(cil),
724#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000725 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000726 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000727 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000728 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000729 MFI(*MF.getFrameInfo()),
730 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000731 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000732 TD(*TM.getTargetData()),
733 TII(*TM.getInstrInfo()),
Owen Andersone922c022009-07-22 00:24:57 +0000734 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000735}
736
Dan Gohmane285a742008-08-14 21:51:29 +0000737FastISel::~FastISel() {}
738
Owen Anderson825b72b2009-08-11 20:47:22 +0000739unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000740 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000741 return 0;
742}
743
Owen Anderson825b72b2009-08-11 20:47:22 +0000744unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000745 unsigned, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000746 return 0;
747}
748
Owen Anderson825b72b2009-08-11 20:47:22 +0000749unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000750 unsigned, unsigned /*Op0*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000751 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000752 return 0;
753}
754
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000755unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000756 return 0;
757}
758
Owen Anderson825b72b2009-08-11 20:47:22 +0000759unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000760 unsigned, ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000761 return 0;
762}
763
Owen Anderson825b72b2009-08-11 20:47:22 +0000764unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000765 unsigned, unsigned /*Op0*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000766 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000767 return 0;
768}
769
Owen Anderson825b72b2009-08-11 20:47:22 +0000770unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000771 unsigned, unsigned /*Op0*/,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000772 ConstantFP * /*FPImm*/) {
773 return 0;
774}
775
Owen Anderson825b72b2009-08-11 20:47:22 +0000776unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000777 unsigned,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000778 unsigned /*Op0*/, unsigned /*Op1*/,
779 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000780 return 0;
781}
782
783/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
784/// to emit an instruction with an immediate operand using FastEmit_ri.
785/// If that fails, it materializes the immediate into a register and try
786/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000787unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000788 unsigned Op0, uint64_t Imm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 MVT ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000790 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000791 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000792 if (ResultReg != 0)
793 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000794 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000795 if (MaterialReg == 0)
796 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000797 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000798}
799
Dan Gohman10df0fa2008-08-27 01:09:54 +0000800/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
801/// to emit an instruction with a floating-point immediate operand using
802/// FastEmit_rf. If that fails, it materializes the immediate into a register
803/// and try FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000804unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000805 unsigned Op0, ConstantFP *FPImm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000807 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000808 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000809 if (ResultReg != 0)
810 return ResultReg;
811
812 // Materialize the constant in a register.
813 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
814 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000815 // If the target doesn't have a way to directly enter a floating-point
816 // value into a register, use an alternate approach.
817 // TODO: The current approach only supports floating-point constants
818 // that can be constructed by conversion from integer values. This should
819 // be replaced by code that creates a load from a constant-pool entry,
820 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000821 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000822 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +0000823
824 uint64_t x[2];
825 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000826 bool isExact;
827 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
828 APFloat::rmTowardZero, &isExact);
829 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000830 return 0;
831 APInt IntVal(IntBitWidth, 2, x);
832
833 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
834 ISD::Constant, IntVal.getZExtValue());
835 if (IntegerReg == 0)
836 return 0;
837 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
838 ISD::SINT_TO_FP, IntegerReg);
839 if (MaterialReg == 0)
840 return 0;
841 }
842 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
843}
844
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000845unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
846 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000847}
848
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000849unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000850 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000851 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000852 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000853
Bill Wendling9bc96a52009-02-03 00:55:04 +0000854 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000855 return ResultReg;
856}
857
858unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
859 const TargetRegisterClass *RC,
860 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000861 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000862 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000863
Evan Cheng5960e4e2008-09-08 08:38:20 +0000864 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000865 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000866 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000867 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000868 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
869 II.ImplicitDefs[0], RC, RC);
870 if (!InsertedCopy)
871 ResultReg = 0;
872 }
873
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000874 return ResultReg;
875}
876
877unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
878 const TargetRegisterClass *RC,
879 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000880 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000881 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000882
Evan Cheng5960e4e2008-09-08 08:38:20 +0000883 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000884 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000885 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000886 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000887 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
888 II.ImplicitDefs[0], RC, RC);
889 if (!InsertedCopy)
890 ResultReg = 0;
891 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000892 return ResultReg;
893}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000894
895unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
896 const TargetRegisterClass *RC,
897 unsigned Op0, uint64_t Imm) {
898 unsigned ResultReg = createResultReg(RC);
899 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
900
Evan Cheng5960e4e2008-09-08 08:38:20 +0000901 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000902 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000903 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000904 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000905 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
906 II.ImplicitDefs[0], RC, RC);
907 if (!InsertedCopy)
908 ResultReg = 0;
909 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000910 return ResultReg;
911}
912
Dan Gohman10df0fa2008-08-27 01:09:54 +0000913unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
914 const TargetRegisterClass *RC,
915 unsigned Op0, ConstantFP *FPImm) {
916 unsigned ResultReg = createResultReg(RC);
917 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
918
Evan Cheng5960e4e2008-09-08 08:38:20 +0000919 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000920 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000921 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000922 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000923 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
924 II.ImplicitDefs[0], RC, RC);
925 if (!InsertedCopy)
926 ResultReg = 0;
927 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000928 return ResultReg;
929}
930
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000931unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
932 const TargetRegisterClass *RC,
933 unsigned Op0, unsigned Op1, uint64_t Imm) {
934 unsigned ResultReg = createResultReg(RC);
935 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
936
Evan Cheng5960e4e2008-09-08 08:38:20 +0000937 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000938 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000939 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000940 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000941 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
942 II.ImplicitDefs[0], RC, RC);
943 if (!InsertedCopy)
944 ResultReg = 0;
945 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000946 return ResultReg;
947}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000948
949unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
950 const TargetRegisterClass *RC,
951 uint64_t Imm) {
952 unsigned ResultReg = createResultReg(RC);
953 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
954
Evan Cheng5960e4e2008-09-08 08:38:20 +0000955 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000956 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000957 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000958 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000959 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
960 II.ImplicitDefs[0], RC, RC);
961 if (!InsertedCopy)
962 ResultReg = 0;
963 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000964 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000965}
Owen Anderson8970f002008-08-27 22:30:02 +0000966
Owen Anderson825b72b2009-08-11 20:47:22 +0000967unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Evan Cheng536ab132009-01-22 09:10:11 +0000968 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +0000969 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000970
Evan Cheng536ab132009-01-22 09:10:11 +0000971 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +0000972 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
973
Evan Cheng5960e4e2008-09-08 08:38:20 +0000974 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000975 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000976 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000977 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000978 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
979 II.ImplicitDefs[0], RC, RC);
980 if (!InsertedCopy)
981 ResultReg = 0;
982 }
Owen Anderson8970f002008-08-27 22:30:02 +0000983 return ResultReg;
984}
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000985
986/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
987/// with all but the least significant bit set to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000988unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000989 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
990}