Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 1 | ///===-- FastISel.cpp - Implementation of the FastISel class --------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the implementation of the FastISel class. |
| 11 | // |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 12 | // "Fast" instruction selection is designed to emit very poor code quickly. |
| 13 | // Also, it is not designed to be able to do much lowering, so most illegal |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 14 | // types (e.g. i64 on 32-bit targets) and operations are not supported. It is |
| 15 | // also not intended to be able to do much optimization, except in a few cases |
| 16 | // where doing optimizations reduces overall compile time. For example, folding |
| 17 | // constants into immediate fields is often done, because it's cheap and it |
| 18 | // reduces the number of instructions later phases have to examine. |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 19 | // |
| 20 | // "Fast" instruction selection is able to fail gracefully and transfer |
| 21 | // control to the SelectionDAG selector for operations that it doesn't |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 22 | // support. In many cases, this allows us to avoid duplicating a lot of |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 23 | // the complicated lowering logic that SelectionDAG currently has. |
| 24 | // |
| 25 | // The intended use for "fast" instruction selection is "-O0" mode |
| 26 | // compilation, where the quality of the generated code is irrelevant when |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 27 | // weighed against the speed at which the code can be generated. Also, |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 28 | // at -O0, the LLVM optimizers are not running, and this makes the |
| 29 | // compile time of codegen a much higher portion of the overall compile |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 30 | // time. Despite its limitations, "fast" instruction selection is able to |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 31 | // handle enough code on its own to provide noticeable overall speedups |
| 32 | // in -O0 compiles. |
| 33 | // |
| 34 | // Basic operations are supported in a target-independent way, by reading |
| 35 | // the same instruction descriptions that the SelectionDAG selector reads, |
| 36 | // and identifying simple arithmetic operations that can be directly selected |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 37 | // from simple operators. More complicated operations currently require |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 38 | // target-specific code. |
| 39 | // |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 40 | //===----------------------------------------------------------------------===// |
| 41 | |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 42 | #include "llvm/Function.h" |
| 43 | #include "llvm/GlobalVariable.h" |
Dan Gohman | 6f2766d | 2008-08-19 22:31:46 +0000 | [diff] [blame] | 44 | #include "llvm/Instructions.h" |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 45 | #include "llvm/IntrinsicInst.h" |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 46 | #include "llvm/CodeGen/FastISel.h" |
| 47 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 48 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 49 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 50 | #include "llvm/CodeGen/DwarfWriter.h" |
| 51 | #include "llvm/Analysis/DebugInfo.h" |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 52 | #include "llvm/Target/TargetData.h" |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 53 | #include "llvm/Target/TargetInstrInfo.h" |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 54 | #include "llvm/Target/TargetLowering.h" |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 55 | #include "llvm/Target/TargetMachine.h" |
Dan Gohman | 2048b85 | 2009-11-23 18:04:58 +0000 | [diff] [blame] | 56 | #include "SelectionDAGBuilder.h" |
Dan Gohman | 66336ed | 2009-11-23 17:42:46 +0000 | [diff] [blame] | 57 | #include "FunctionLoweringInfo.h" |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 58 | using namespace llvm; |
| 59 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 60 | unsigned FastISel::getRegForValue(Value *V) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 61 | EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true); |
Dan Gohman | 4fd5528 | 2009-04-07 20:40:11 +0000 | [diff] [blame] | 62 | // Don't handle non-simple values in FastISel. |
| 63 | if (!RealVT.isSimple()) |
| 64 | return 0; |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 65 | |
| 66 | // Ignore illegal types. We must do this before looking up the value |
| 67 | // in ValueMap because Arguments are given virtual registers regardless |
| 68 | // of whether FastISel can handle them. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 69 | MVT VT = RealVT.getSimpleVT(); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 70 | if (!TLI.isTypeLegal(VT)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 71 | // Promote MVT::i1 to a legal type though, because it's common and easy. |
| 72 | if (VT == MVT::i1) |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 73 | VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT(); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 74 | else |
| 75 | return 0; |
| 76 | } |
| 77 | |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 78 | // Look up the value to see if we already have a register for it. We |
| 79 | // cache values defined by Instructions across blocks, and other values |
| 80 | // only locally. This is because Instructions already have the SSA |
Dan Gohman | 5c9cf19 | 2010-01-12 04:30:26 +0000 | [diff] [blame] | 81 | // def-dominates-use requirement enforced. |
Owen Anderson | 99aaf10 | 2008-09-03 17:37:03 +0000 | [diff] [blame] | 82 | if (ValueMap.count(V)) |
| 83 | return ValueMap[V]; |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 84 | unsigned Reg = LocalValueMap[V]; |
| 85 | if (Reg != 0) |
| 86 | return Reg; |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 87 | |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 88 | if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 89 | if (CI->getValue().getActiveBits() <= 64) |
| 90 | Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue()); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 91 | } else if (isa<AllocaInst>(V)) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 92 | Reg = TargetMaterializeAlloca(cast<AllocaInst>(V)); |
Dan Gohman | 205d925 | 2008-08-28 21:19:07 +0000 | [diff] [blame] | 93 | } else if (isa<ConstantPointerNull>(V)) { |
Dan Gohman | 1e9e8c3 | 2008-10-07 22:03:27 +0000 | [diff] [blame] | 94 | // Translate this as an integer zero so that it can be |
| 95 | // local-CSE'd with actual integer zeros. |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 96 | Reg = |
| 97 | getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext()))); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 98 | } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) { |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 99 | Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 100 | |
| 101 | if (!Reg) { |
| 102 | const APFloat &Flt = CF->getValueAPF(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 103 | EVT IntVT = TLI.getPointerTy(); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 104 | |
| 105 | uint64_t x[2]; |
| 106 | uint32_t IntBitWidth = IntVT.getSizeInBits(); |
Dale Johannesen | 23a9855 | 2008-10-09 23:00:39 +0000 | [diff] [blame] | 107 | bool isExact; |
| 108 | (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true, |
| 109 | APFloat::rmTowardZero, &isExact); |
| 110 | if (isExact) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 111 | APInt IntVal(IntBitWidth, 2, x); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 112 | |
Owen Anderson | e922c02 | 2009-07-22 00:24:57 +0000 | [diff] [blame] | 113 | unsigned IntegerReg = |
Owen Anderson | eed707b | 2009-07-24 23:12:02 +0000 | [diff] [blame] | 114 | getRegForValue(ConstantInt::get(V->getContext(), IntVal)); |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 115 | if (IntegerReg != 0) |
| 116 | Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg); |
| 117 | } |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 118 | } |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 119 | } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) { |
| 120 | if (!SelectOperator(CE, CE->getOpcode())) return 0; |
| 121 | Reg = LocalValueMap[CE]; |
Dan Gohman | 205d925 | 2008-08-28 21:19:07 +0000 | [diff] [blame] | 122 | } else if (isa<UndefValue>(V)) { |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 123 | Reg = createResultReg(TLI.getRegClassFor(VT)); |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 124 | BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 125 | } |
Owen Anderson | d5d81a4 | 2008-09-03 17:51:57 +0000 | [diff] [blame] | 126 | |
Dan Gohman | dceffe6 | 2008-09-25 01:28:51 +0000 | [diff] [blame] | 127 | // If target-independent code couldn't handle the value, give target-specific |
| 128 | // code a try. |
Owen Anderson | 6e60745 | 2008-09-05 23:36:01 +0000 | [diff] [blame] | 129 | if (!Reg && isa<Constant>(V)) |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 130 | Reg = TargetMaterializeConstant(cast<Constant>(V)); |
Owen Anderson | 6e60745 | 2008-09-05 23:36:01 +0000 | [diff] [blame] | 131 | |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 132 | // Don't cache constant materializations in the general ValueMap. |
| 133 | // To do so would require tracking what uses they dominate. |
Dan Gohman | dceffe6 | 2008-09-25 01:28:51 +0000 | [diff] [blame] | 134 | if (Reg != 0) |
| 135 | LocalValueMap[V] = Reg; |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 136 | return Reg; |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 137 | } |
| 138 | |
Evan Cheng | 59fbc80 | 2008-09-09 01:26:59 +0000 | [diff] [blame] | 139 | unsigned FastISel::lookUpRegForValue(Value *V) { |
| 140 | // Look up the value to see if we already have a register for it. We |
| 141 | // cache values defined by Instructions across blocks, and other values |
| 142 | // only locally. This is because Instructions already have the SSA |
| 143 | // def-dominatess-use requirement enforced. |
| 144 | if (ValueMap.count(V)) |
| 145 | return ValueMap[V]; |
| 146 | return LocalValueMap[V]; |
| 147 | } |
| 148 | |
Owen Anderson | cc54e76 | 2008-08-30 00:38:46 +0000 | [diff] [blame] | 149 | /// UpdateValueMap - Update the value map to include the new mapping for this |
| 150 | /// instruction, or insert an extra copy to get the result in a previous |
| 151 | /// determined register. |
| 152 | /// NOTE: This is only necessary because we might select a block that uses |
| 153 | /// a value before we select the block that defines the value. It might be |
| 154 | /// possible to fix this by selecting blocks in reverse postorder. |
Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 155 | unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) { |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 156 | if (!isa<Instruction>(I)) { |
| 157 | LocalValueMap[I] = Reg; |
Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 158 | return Reg; |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 159 | } |
Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 160 | |
| 161 | unsigned &AssignedReg = ValueMap[I]; |
| 162 | if (AssignedReg == 0) |
| 163 | AssignedReg = Reg; |
Chris Lattner | 36e3946 | 2009-04-12 07:46:30 +0000 | [diff] [blame] | 164 | else if (Reg != AssignedReg) { |
Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 165 | const TargetRegisterClass *RegClass = MRI.getRegClass(Reg); |
| 166 | TII.copyRegToReg(*MBB, MBB->end(), AssignedReg, |
| 167 | Reg, RegClass, RegClass); |
| 168 | } |
| 169 | return AssignedReg; |
Owen Anderson | cc54e76 | 2008-08-30 00:38:46 +0000 | [diff] [blame] | 170 | } |
| 171 | |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 172 | unsigned FastISel::getRegForGEPIndex(Value *Idx) { |
| 173 | unsigned IdxN = getRegForValue(Idx); |
| 174 | if (IdxN == 0) |
| 175 | // Unhandled operand. Halt "fast" selection and bail. |
| 176 | return 0; |
| 177 | |
| 178 | // If the index is smaller or larger than intptr_t, truncate or extend it. |
Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 179 | MVT PtrVT = TLI.getPointerTy(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 180 | EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 181 | if (IdxVT.bitsLT(PtrVT)) |
Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 182 | IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, IdxN); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 183 | else if (IdxVT.bitsGT(PtrVT)) |
Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 184 | IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, IdxN); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 185 | return IdxN; |
| 186 | } |
| 187 | |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 188 | /// SelectBinaryOp - Select and emit code for a binary operator instruction, |
| 189 | /// which has an opcode which directly corresponds to the given ISD opcode. |
| 190 | /// |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 191 | bool FastISel::SelectBinaryOp(User *I, unsigned ISDOpcode) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 192 | EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 193 | if (VT == MVT::Other || !VT.isSimple()) |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 194 | // Unhandled type. Halt "fast" selection and bail. |
| 195 | return false; |
Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 196 | |
Dan Gohman | b71fea2 | 2008-08-26 20:52:40 +0000 | [diff] [blame] | 197 | // We only handle legal types. For example, on x86-32 the instruction |
| 198 | // selector contains all of the 64-bit instructions from x86-64, |
| 199 | // under the assumption that i64 won't be used if the target doesn't |
| 200 | // support it. |
Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 201 | if (!TLI.isTypeLegal(VT)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 202 | // MVT::i1 is special. Allow AND, OR, or XOR because they |
Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 203 | // don't require additional zeroing, which makes them easy. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 204 | if (VT == MVT::i1 && |
Dan Gohman | 5dd9c2e | 2008-09-25 17:22:52 +0000 | [diff] [blame] | 205 | (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR || |
| 206 | ISDOpcode == ISD::XOR)) |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 207 | VT = TLI.getTypeToTransformTo(I->getContext(), VT); |
Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 208 | else |
| 209 | return false; |
| 210 | } |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 211 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 212 | unsigned Op0 = getRegForValue(I->getOperand(0)); |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 213 | if (Op0 == 0) |
| 214 | // Unhandled operand. Halt "fast" selection and bail. |
| 215 | return false; |
| 216 | |
| 217 | // Check if the second operand is a constant and handle it appropriately. |
| 218 | if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) { |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 219 | unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(), |
| 220 | ISDOpcode, Op0, CI->getZExtValue()); |
| 221 | if (ResultReg != 0) { |
| 222 | // We successfully emitted code for the given LLVM Instruction. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 223 | UpdateValueMap(I, ResultReg); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 224 | return true; |
| 225 | } |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 226 | } |
| 227 | |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 228 | // Check if the second operand is a constant float. |
| 229 | if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) { |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 230 | unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(), |
| 231 | ISDOpcode, Op0, CF); |
| 232 | if (ResultReg != 0) { |
| 233 | // We successfully emitted code for the given LLVM Instruction. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 234 | UpdateValueMap(I, ResultReg); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 235 | return true; |
| 236 | } |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 237 | } |
| 238 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 239 | unsigned Op1 = getRegForValue(I->getOperand(1)); |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 240 | if (Op1 == 0) |
| 241 | // Unhandled operand. Halt "fast" selection and bail. |
| 242 | return false; |
| 243 | |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 244 | // Now we have both operands in registers. Emit the instruction. |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 245 | unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(), |
| 246 | ISDOpcode, Op0, Op1); |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 247 | if (ResultReg == 0) |
| 248 | // Target-specific code wasn't able to find a machine opcode for |
| 249 | // the given ISD opcode and type. Halt "fast" selection and bail. |
| 250 | return false; |
| 251 | |
Dan Gohman | 8014e86 | 2008-08-20 00:23:20 +0000 | [diff] [blame] | 252 | // We successfully emitted code for the given LLVM Instruction. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 253 | UpdateValueMap(I, ResultReg); |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 254 | return true; |
| 255 | } |
| 256 | |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 257 | bool FastISel::SelectGetElementPtr(User *I) { |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 258 | unsigned N = getRegForValue(I->getOperand(0)); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 259 | if (N == 0) |
| 260 | // Unhandled operand. Halt "fast" selection and bail. |
| 261 | return false; |
| 262 | |
| 263 | const Type *Ty = I->getOperand(0)->getType(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 264 | MVT VT = TLI.getPointerTy(); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 265 | for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end(); |
| 266 | OI != E; ++OI) { |
| 267 | Value *Idx = *OI; |
| 268 | if (const StructType *StTy = dyn_cast<StructType>(Ty)) { |
| 269 | unsigned Field = cast<ConstantInt>(Idx)->getZExtValue(); |
| 270 | if (Field) { |
| 271 | // N = N + Offset |
| 272 | uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field); |
| 273 | // FIXME: This can be optimized by combining the add with a |
| 274 | // subsequent one. |
Dan Gohman | 7a0e659 | 2008-08-21 17:25:26 +0000 | [diff] [blame] | 275 | N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 276 | if (N == 0) |
| 277 | // Unhandled operand. Halt "fast" selection and bail. |
| 278 | return false; |
| 279 | } |
| 280 | Ty = StTy->getElementType(Field); |
| 281 | } else { |
| 282 | Ty = cast<SequentialType>(Ty)->getElementType(); |
| 283 | |
| 284 | // If this is a constant subscript, handle it quickly. |
| 285 | if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) { |
| 286 | if (CI->getZExtValue() == 0) continue; |
| 287 | uint64_t Offs = |
Duncan Sands | 777d230 | 2009-05-09 07:06:46 +0000 | [diff] [blame] | 288 | TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue(); |
Dan Gohman | 7a0e659 | 2008-08-21 17:25:26 +0000 | [diff] [blame] | 289 | N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 290 | if (N == 0) |
| 291 | // Unhandled operand. Halt "fast" selection and bail. |
| 292 | return false; |
| 293 | continue; |
| 294 | } |
| 295 | |
| 296 | // N = N + Idx * ElementSize; |
Duncan Sands | 777d230 | 2009-05-09 07:06:46 +0000 | [diff] [blame] | 297 | uint64_t ElementSize = TD.getTypeAllocSize(Ty); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 298 | unsigned IdxN = getRegForGEPIndex(Idx); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 299 | if (IdxN == 0) |
| 300 | // Unhandled operand. Halt "fast" selection and bail. |
| 301 | return false; |
| 302 | |
Dan Gohman | 80bc6e2 | 2008-08-26 20:57:08 +0000 | [diff] [blame] | 303 | if (ElementSize != 1) { |
Dan Gohman | f93cf79 | 2008-08-21 17:37:05 +0000 | [diff] [blame] | 304 | IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT); |
Dan Gohman | 80bc6e2 | 2008-08-26 20:57:08 +0000 | [diff] [blame] | 305 | if (IdxN == 0) |
| 306 | // Unhandled operand. Halt "fast" selection and bail. |
| 307 | return false; |
| 308 | } |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 309 | N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 310 | if (N == 0) |
| 311 | // Unhandled operand. Halt "fast" selection and bail. |
| 312 | return false; |
| 313 | } |
| 314 | } |
| 315 | |
| 316 | // We successfully emitted code for the given LLVM Instruction. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 317 | UpdateValueMap(I, N); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 318 | return true; |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 319 | } |
| 320 | |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 321 | bool FastISel::SelectCall(User *I) { |
| 322 | Function *F = cast<CallInst>(I)->getCalledFunction(); |
| 323 | if (!F) return false; |
| 324 | |
| 325 | unsigned IID = F->getIntrinsicID(); |
| 326 | switch (IID) { |
| 327 | default: break; |
Bill Wendling | 92c1e12 | 2009-02-13 02:16:35 +0000 | [diff] [blame] | 328 | case Intrinsic::dbg_declare: { |
| 329 | DbgDeclareInst *DI = cast<DbgDeclareInst>(I); |
Chris Lattner | bf0ca2b | 2009-12-29 09:32:19 +0000 | [diff] [blame] | 330 | if (!DIDescriptor::ValidDebugInfo(DI->getVariable(), CodeGenOpt::None)||!DW |
Devang Patel | 7e1e31f | 2009-07-02 22:43:26 +0000 | [diff] [blame] | 331 | || !DW->ShouldEmitDwarfDebug()) |
| 332 | return true; |
| 333 | |
Devang Patel | 7e1e31f | 2009-07-02 22:43:26 +0000 | [diff] [blame] | 334 | Value *Address = DI->getAddress(); |
Dale Johannesen | dc91856 | 2010-02-06 02:26:02 +0000 | [diff] [blame^] | 335 | if (!Address) |
| 336 | return true; |
Devang Patel | 7e1e31f | 2009-07-02 22:43:26 +0000 | [diff] [blame] | 337 | AllocaInst *AI = dyn_cast<AllocaInst>(Address); |
| 338 | // Don't handle byval struct arguments or VLAs, for example. |
| 339 | if (!AI) break; |
| 340 | DenseMap<const AllocaInst*, int>::iterator SI = |
| 341 | StaticAllocaMap.find(AI); |
| 342 | if (SI == StaticAllocaMap.end()) break; // VLAs. |
| 343 | int FI = SI->second; |
Devang Patel | 53bb5c9 | 2009-11-10 23:06:00 +0000 | [diff] [blame] | 344 | if (MMI) { |
Chris Lattner | 3990b12 | 2009-12-28 23:41:32 +0000 | [diff] [blame] | 345 | if (MDNode *Dbg = DI->getMetadata("dbg")) |
Chris Lattner | 0eb4198 | 2009-12-28 20:45:51 +0000 | [diff] [blame] | 346 | MMI->setVariableDbgInfo(DI->getVariable(), FI, Dbg); |
Devang Patel | 53bb5c9 | 2009-11-10 23:06:00 +0000 | [diff] [blame] | 347 | } |
Dale Johannesen | 5ed17ae | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 348 | // Building the map above is target independent. Generating DEBUG_VALUE |
| 349 | // inline is target dependent; do this now. |
| 350 | (void)TargetSelectInstruction(cast<Instruction>(I)); |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 351 | return true; |
Bill Wendling | 92c1e12 | 2009-02-13 02:16:35 +0000 | [diff] [blame] | 352 | } |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 353 | case Intrinsic::eh_exception: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 354 | EVT VT = TLI.getValueType(I->getType()); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 355 | switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) { |
| 356 | default: break; |
| 357 | case TargetLowering::Expand: { |
Duncan Sands | b0f1e17 | 2009-05-22 20:36:31 +0000 | [diff] [blame] | 358 | assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!"); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 359 | unsigned Reg = TLI.getExceptionAddressRegister(); |
| 360 | const TargetRegisterClass *RC = TLI.getRegClassFor(VT); |
| 361 | unsigned ResultReg = createResultReg(RC); |
| 362 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 363 | Reg, RC, RC); |
| 364 | assert(InsertedCopy && "Can't copy address registers!"); |
Evan Cheng | 24ac408 | 2008-11-24 07:09:49 +0000 | [diff] [blame] | 365 | InsertedCopy = InsertedCopy; |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 366 | UpdateValueMap(I, ResultReg); |
| 367 | return true; |
| 368 | } |
| 369 | } |
| 370 | break; |
| 371 | } |
Duncan Sands | b01bbdc | 2009-10-14 16:11:37 +0000 | [diff] [blame] | 372 | case Intrinsic::eh_selector: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 373 | EVT VT = TLI.getValueType(I->getType()); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 374 | switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) { |
| 375 | default: break; |
| 376 | case TargetLowering::Expand: { |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 377 | if (MMI) { |
| 378 | if (MBB->isLandingPad()) |
| 379 | AddCatchInfo(*cast<CallInst>(I), MMI, MBB); |
| 380 | else { |
| 381 | #ifndef NDEBUG |
| 382 | CatchInfoLost.insert(cast<CallInst>(I)); |
| 383 | #endif |
| 384 | // FIXME: Mark exception selector register as live in. Hack for PR1508. |
| 385 | unsigned Reg = TLI.getExceptionSelectorRegister(); |
| 386 | if (Reg) MBB->addLiveIn(Reg); |
| 387 | } |
| 388 | |
| 389 | unsigned Reg = TLI.getExceptionSelectorRegister(); |
Duncan Sands | b01bbdc | 2009-10-14 16:11:37 +0000 | [diff] [blame] | 390 | EVT SrcVT = TLI.getPointerTy(); |
| 391 | const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 392 | unsigned ResultReg = createResultReg(RC); |
Duncan Sands | b01bbdc | 2009-10-14 16:11:37 +0000 | [diff] [blame] | 393 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, Reg, |
| 394 | RC, RC); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 395 | assert(InsertedCopy && "Can't copy address registers!"); |
Evan Cheng | 24ac408 | 2008-11-24 07:09:49 +0000 | [diff] [blame] | 396 | InsertedCopy = InsertedCopy; |
Duncan Sands | b01bbdc | 2009-10-14 16:11:37 +0000 | [diff] [blame] | 397 | |
| 398 | // Cast the register to the type of the selector. |
| 399 | if (SrcVT.bitsGT(MVT::i32)) |
| 400 | ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE, |
| 401 | ResultReg); |
| 402 | else if (SrcVT.bitsLT(MVT::i32)) |
| 403 | ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, |
| 404 | ISD::SIGN_EXTEND, ResultReg); |
| 405 | if (ResultReg == 0) |
| 406 | // Unhandled operand. Halt "fast" selection and bail. |
| 407 | return false; |
| 408 | |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 409 | UpdateValueMap(I, ResultReg); |
| 410 | } else { |
| 411 | unsigned ResultReg = |
Owen Anderson | a7235ea | 2009-07-31 20:28:14 +0000 | [diff] [blame] | 412 | getRegForValue(Constant::getNullValue(I->getType())); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 413 | UpdateValueMap(I, ResultReg); |
| 414 | } |
| 415 | return true; |
| 416 | } |
| 417 | } |
| 418 | break; |
| 419 | } |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 420 | } |
| 421 | return false; |
| 422 | } |
| 423 | |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 424 | bool FastISel::SelectCast(User *I, unsigned Opcode) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 425 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 426 | EVT DstVT = TLI.getValueType(I->getType()); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 427 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 428 | if (SrcVT == MVT::Other || !SrcVT.isSimple() || |
| 429 | DstVT == MVT::Other || !DstVT.isSimple()) |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 430 | // Unhandled type. Halt "fast" selection and bail. |
| 431 | return false; |
| 432 | |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 433 | // Check if the destination type is legal. Or as a special case, |
| 434 | // it may be i1 if we're doing a truncate because that's |
| 435 | // easy and somewhat common. |
| 436 | if (!TLI.isTypeLegal(DstVT)) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 437 | if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE) |
Dan Gohman | 91b6f97 | 2008-10-03 01:28:47 +0000 | [diff] [blame] | 438 | // Unhandled type. Halt "fast" selection and bail. |
| 439 | return false; |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 440 | |
| 441 | // Check if the source operand is legal. Or as a special case, |
| 442 | // it may be i1 if we're doing zero-extension because that's |
| 443 | // easy and somewhat common. |
| 444 | if (!TLI.isTypeLegal(SrcVT)) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 445 | if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND) |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 446 | // Unhandled type. Halt "fast" selection and bail. |
| 447 | return false; |
| 448 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 449 | unsigned InputReg = getRegForValue(I->getOperand(0)); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 450 | if (!InputReg) |
| 451 | // Unhandled operand. Halt "fast" selection and bail. |
| 452 | return false; |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 453 | |
| 454 | // If the operand is i1, arrange for the high bits in the register to be zero. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 455 | if (SrcVT == MVT::i1) { |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 456 | SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT); |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 457 | InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg); |
| 458 | if (!InputReg) |
| 459 | return false; |
| 460 | } |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 461 | // If the result is i1, truncate to the target's type for i1 first. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 462 | if (DstVT == MVT::i1) |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 463 | DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT); |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 464 | |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 465 | unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(), |
| 466 | DstVT.getSimpleVT(), |
| 467 | Opcode, |
| 468 | InputReg); |
| 469 | if (!ResultReg) |
| 470 | return false; |
| 471 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 472 | UpdateValueMap(I, ResultReg); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 473 | return true; |
| 474 | } |
| 475 | |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 476 | bool FastISel::SelectBitCast(User *I) { |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 477 | // If the bitcast doesn't change the type, just use the operand value. |
| 478 | if (I->getType() == I->getOperand(0)->getType()) { |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 479 | unsigned Reg = getRegForValue(I->getOperand(0)); |
Dan Gohman | a318dab | 2008-08-27 20:41:38 +0000 | [diff] [blame] | 480 | if (Reg == 0) |
| 481 | return false; |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 482 | UpdateValueMap(I, Reg); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 483 | return true; |
| 484 | } |
| 485 | |
| 486 | // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 487 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 488 | EVT DstVT = TLI.getValueType(I->getType()); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 489 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 490 | if (SrcVT == MVT::Other || !SrcVT.isSimple() || |
| 491 | DstVT == MVT::Other || !DstVT.isSimple() || |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 492 | !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT)) |
| 493 | // Unhandled type. Halt "fast" selection and bail. |
| 494 | return false; |
| 495 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 496 | unsigned Op0 = getRegForValue(I->getOperand(0)); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 497 | if (Op0 == 0) |
| 498 | // Unhandled operand. Halt "fast" selection and bail. |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 499 | return false; |
| 500 | |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 501 | // First, try to perform the bitcast by inserting a reg-reg copy. |
| 502 | unsigned ResultReg = 0; |
| 503 | if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) { |
| 504 | TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT); |
| 505 | TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT); |
| 506 | ResultReg = createResultReg(DstClass); |
| 507 | |
| 508 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 509 | Op0, DstClass, SrcClass); |
| 510 | if (!InsertedCopy) |
| 511 | ResultReg = 0; |
| 512 | } |
| 513 | |
| 514 | // If the reg-reg copy failed, select a BIT_CONVERT opcode. |
| 515 | if (!ResultReg) |
| 516 | ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), |
| 517 | ISD::BIT_CONVERT, Op0); |
| 518 | |
| 519 | if (!ResultReg) |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 520 | return false; |
| 521 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 522 | UpdateValueMap(I, ResultReg); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 523 | return true; |
| 524 | } |
| 525 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 526 | bool |
| 527 | FastISel::SelectInstruction(Instruction *I) { |
Dan Gohman | 6e3ff37 | 2009-12-05 01:27:58 +0000 | [diff] [blame] | 528 | // First, try doing target-independent selection. |
| 529 | if (SelectOperator(I, I->getOpcode())) |
| 530 | return true; |
| 531 | |
| 532 | // Next, try calling the target to attempt to handle the instruction. |
| 533 | if (TargetSelectInstruction(I)) |
| 534 | return true; |
| 535 | |
| 536 | return false; |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 537 | } |
| 538 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 539 | /// FastEmitBranch - Emit an unconditional branch to the given block, |
| 540 | /// unless it is the immediate (fall-through) successor, and update |
| 541 | /// the CFG. |
| 542 | void |
| 543 | FastISel::FastEmitBranch(MachineBasicBlock *MSucc) { |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 544 | if (MBB->isLayoutSuccessor(MSucc)) { |
| 545 | // The unconditional fall-through case, which needs no instructions. |
| 546 | } else { |
| 547 | // The unconditional branch case. |
| 548 | TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>()); |
| 549 | } |
| 550 | MBB->addSuccessor(MSucc); |
| 551 | } |
| 552 | |
Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 553 | /// SelectFNeg - Emit an FNeg operation. |
| 554 | /// |
| 555 | bool |
| 556 | FastISel::SelectFNeg(User *I) { |
| 557 | unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I)); |
| 558 | if (OpReg == 0) return false; |
| 559 | |
Dan Gohman | 4a215a1 | 2009-09-11 00:36:43 +0000 | [diff] [blame] | 560 | // If the target has ISD::FNEG, use it. |
| 561 | EVT VT = TLI.getValueType(I->getType()); |
| 562 | unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(), |
| 563 | ISD::FNEG, OpReg); |
| 564 | if (ResultReg != 0) { |
| 565 | UpdateValueMap(I, ResultReg); |
| 566 | return true; |
| 567 | } |
| 568 | |
Dan Gohman | 5e5abb7 | 2009-09-11 00:34:46 +0000 | [diff] [blame] | 569 | // Bitcast the value to integer, twiddle the sign bit with xor, |
| 570 | // and then bitcast it back to floating-point. |
Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 571 | if (VT.getSizeInBits() > 64) return false; |
Dan Gohman | 5e5abb7 | 2009-09-11 00:34:46 +0000 | [diff] [blame] | 572 | EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits()); |
| 573 | if (!TLI.isTypeLegal(IntVT)) |
| 574 | return false; |
| 575 | |
| 576 | unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(), |
| 577 | ISD::BIT_CONVERT, OpReg); |
| 578 | if (IntReg == 0) |
| 579 | return false; |
| 580 | |
| 581 | unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR, IntReg, |
| 582 | UINT64_C(1) << (VT.getSizeInBits()-1), |
| 583 | IntVT.getSimpleVT()); |
| 584 | if (IntResultReg == 0) |
| 585 | return false; |
| 586 | |
| 587 | ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(), |
| 588 | ISD::BIT_CONVERT, IntResultReg); |
Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 589 | if (ResultReg == 0) |
| 590 | return false; |
| 591 | |
| 592 | UpdateValueMap(I, ResultReg); |
| 593 | return true; |
| 594 | } |
| 595 | |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 596 | bool |
| 597 | FastISel::SelectOperator(User *I, unsigned Opcode) { |
| 598 | switch (Opcode) { |
Dan Gohman | ae3a0be | 2009-06-04 22:49:04 +0000 | [diff] [blame] | 599 | case Instruction::Add: |
| 600 | return SelectBinaryOp(I, ISD::ADD); |
| 601 | case Instruction::FAdd: |
| 602 | return SelectBinaryOp(I, ISD::FADD); |
| 603 | case Instruction::Sub: |
| 604 | return SelectBinaryOp(I, ISD::SUB); |
| 605 | case Instruction::FSub: |
Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 606 | // FNeg is currently represented in LLVM IR as a special case of FSub. |
| 607 | if (BinaryOperator::isFNeg(I)) |
| 608 | return SelectFNeg(I); |
Dan Gohman | ae3a0be | 2009-06-04 22:49:04 +0000 | [diff] [blame] | 609 | return SelectBinaryOp(I, ISD::FSUB); |
| 610 | case Instruction::Mul: |
| 611 | return SelectBinaryOp(I, ISD::MUL); |
| 612 | case Instruction::FMul: |
| 613 | return SelectBinaryOp(I, ISD::FMUL); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 614 | case Instruction::SDiv: |
| 615 | return SelectBinaryOp(I, ISD::SDIV); |
| 616 | case Instruction::UDiv: |
| 617 | return SelectBinaryOp(I, ISD::UDIV); |
| 618 | case Instruction::FDiv: |
| 619 | return SelectBinaryOp(I, ISD::FDIV); |
| 620 | case Instruction::SRem: |
| 621 | return SelectBinaryOp(I, ISD::SREM); |
| 622 | case Instruction::URem: |
| 623 | return SelectBinaryOp(I, ISD::UREM); |
| 624 | case Instruction::FRem: |
| 625 | return SelectBinaryOp(I, ISD::FREM); |
| 626 | case Instruction::Shl: |
| 627 | return SelectBinaryOp(I, ISD::SHL); |
| 628 | case Instruction::LShr: |
| 629 | return SelectBinaryOp(I, ISD::SRL); |
| 630 | case Instruction::AShr: |
| 631 | return SelectBinaryOp(I, ISD::SRA); |
| 632 | case Instruction::And: |
| 633 | return SelectBinaryOp(I, ISD::AND); |
| 634 | case Instruction::Or: |
| 635 | return SelectBinaryOp(I, ISD::OR); |
| 636 | case Instruction::Xor: |
| 637 | return SelectBinaryOp(I, ISD::XOR); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 638 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 639 | case Instruction::GetElementPtr: |
| 640 | return SelectGetElementPtr(I); |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 641 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 642 | case Instruction::Br: { |
| 643 | BranchInst *BI = cast<BranchInst>(I); |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 644 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 645 | if (BI->isUnconditional()) { |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 646 | BasicBlock *LLVMSucc = BI->getSuccessor(0); |
| 647 | MachineBasicBlock *MSucc = MBBMap[LLVMSucc]; |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 648 | FastEmitBranch(MSucc); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 649 | return true; |
Owen Anderson | 9d5b416 | 2008-08-27 00:31:01 +0000 | [diff] [blame] | 650 | } |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 651 | |
| 652 | // Conditional branches are not handed yet. |
| 653 | // Halt "fast" selection and bail. |
| 654 | return false; |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 655 | } |
| 656 | |
Dan Gohman | 087c850 | 2008-09-05 01:08:41 +0000 | [diff] [blame] | 657 | case Instruction::Unreachable: |
| 658 | // Nothing to emit. |
| 659 | return true; |
| 660 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 661 | case Instruction::PHI: |
| 662 | // PHI nodes are already emitted. |
| 663 | return true; |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 664 | |
| 665 | case Instruction::Alloca: |
| 666 | // FunctionLowering has the static-sized case covered. |
| 667 | if (StaticAllocaMap.count(cast<AllocaInst>(I))) |
| 668 | return true; |
| 669 | |
| 670 | // Dynamic-sized alloca is not handled yet. |
| 671 | return false; |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 672 | |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 673 | case Instruction::Call: |
| 674 | return SelectCall(I); |
| 675 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 676 | case Instruction::BitCast: |
| 677 | return SelectBitCast(I); |
| 678 | |
| 679 | case Instruction::FPToSI: |
| 680 | return SelectCast(I, ISD::FP_TO_SINT); |
| 681 | case Instruction::ZExt: |
| 682 | return SelectCast(I, ISD::ZERO_EXTEND); |
| 683 | case Instruction::SExt: |
| 684 | return SelectCast(I, ISD::SIGN_EXTEND); |
| 685 | case Instruction::Trunc: |
| 686 | return SelectCast(I, ISD::TRUNCATE); |
| 687 | case Instruction::SIToFP: |
| 688 | return SelectCast(I, ISD::SINT_TO_FP); |
| 689 | |
| 690 | case Instruction::IntToPtr: // Deliberate fall-through. |
| 691 | case Instruction::PtrToInt: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 692 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 693 | EVT DstVT = TLI.getValueType(I->getType()); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 694 | if (DstVT.bitsGT(SrcVT)) |
| 695 | return SelectCast(I, ISD::ZERO_EXTEND); |
| 696 | if (DstVT.bitsLT(SrcVT)) |
| 697 | return SelectCast(I, ISD::TRUNCATE); |
| 698 | unsigned Reg = getRegForValue(I->getOperand(0)); |
| 699 | if (Reg == 0) return false; |
| 700 | UpdateValueMap(I, Reg); |
| 701 | return true; |
| 702 | } |
Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 703 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 704 | default: |
| 705 | // Unhandled instruction. Halt "fast" selection and bail. |
| 706 | return false; |
| 707 | } |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 708 | } |
| 709 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 710 | FastISel::FastISel(MachineFunction &mf, |
Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 711 | MachineModuleInfo *mmi, |
Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 712 | DwarfWriter *dw, |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 713 | DenseMap<const Value *, unsigned> &vm, |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 714 | DenseMap<const BasicBlock *, MachineBasicBlock *> &bm, |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 715 | DenseMap<const AllocaInst *, int> &am |
| 716 | #ifndef NDEBUG |
| 717 | , SmallSet<Instruction*, 8> &cil |
| 718 | #endif |
| 719 | ) |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 720 | : MBB(0), |
| 721 | ValueMap(vm), |
| 722 | MBBMap(bm), |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 723 | StaticAllocaMap(am), |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 724 | #ifndef NDEBUG |
| 725 | CatchInfoLost(cil), |
| 726 | #endif |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 727 | MF(mf), |
Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 728 | MMI(mmi), |
Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 729 | DW(dw), |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 730 | MRI(MF.getRegInfo()), |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 731 | MFI(*MF.getFrameInfo()), |
| 732 | MCP(*MF.getConstantPool()), |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 733 | TM(MF.getTarget()), |
Dan Gohman | 22bb311 | 2008-08-22 00:20:26 +0000 | [diff] [blame] | 734 | TD(*TM.getTargetData()), |
| 735 | TII(*TM.getInstrInfo()), |
Owen Anderson | e922c02 | 2009-07-22 00:24:57 +0000 | [diff] [blame] | 736 | TLI(*TM.getTargetLowering()) { |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 737 | } |
| 738 | |
Dan Gohman | e285a74 | 2008-08-14 21:51:29 +0000 | [diff] [blame] | 739 | FastISel::~FastISel() {} |
| 740 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 741 | unsigned FastISel::FastEmit_(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 742 | unsigned) { |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 743 | return 0; |
| 744 | } |
| 745 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 746 | unsigned FastISel::FastEmit_r(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 747 | unsigned, unsigned /*Op0*/) { |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 748 | return 0; |
| 749 | } |
| 750 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 751 | unsigned FastISel::FastEmit_rr(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 752 | unsigned, unsigned /*Op0*/, |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 753 | unsigned /*Op0*/) { |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 754 | return 0; |
| 755 | } |
| 756 | |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 757 | unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) { |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 758 | return 0; |
| 759 | } |
| 760 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 761 | unsigned FastISel::FastEmit_f(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 762 | unsigned, ConstantFP * /*FPImm*/) { |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 763 | return 0; |
| 764 | } |
| 765 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 766 | unsigned FastISel::FastEmit_ri(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 767 | unsigned, unsigned /*Op0*/, |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 768 | uint64_t /*Imm*/) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 769 | return 0; |
| 770 | } |
| 771 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 772 | unsigned FastISel::FastEmit_rf(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 773 | unsigned, unsigned /*Op0*/, |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 774 | ConstantFP * /*FPImm*/) { |
| 775 | return 0; |
| 776 | } |
| 777 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 778 | unsigned FastISel::FastEmit_rri(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 779 | unsigned, |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 780 | unsigned /*Op0*/, unsigned /*Op1*/, |
| 781 | uint64_t /*Imm*/) { |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 782 | return 0; |
| 783 | } |
| 784 | |
| 785 | /// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries |
| 786 | /// to emit an instruction with an immediate operand using FastEmit_ri. |
| 787 | /// If that fails, it materializes the immediate into a register and try |
| 788 | /// FastEmit_rr instead. |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 789 | unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode, |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 790 | unsigned Op0, uint64_t Imm, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 791 | MVT ImmType) { |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 792 | // First check if immediate type is legal. If not, we can't use the ri form. |
Dan Gohman | 151ed61 | 2008-08-27 18:15:05 +0000 | [diff] [blame] | 793 | unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 794 | if (ResultReg != 0) |
| 795 | return ResultReg; |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 796 | unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm); |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 797 | if (MaterialReg == 0) |
| 798 | return 0; |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 799 | return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg); |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 800 | } |
| 801 | |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 802 | /// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries |
| 803 | /// to emit an instruction with a floating-point immediate operand using |
| 804 | /// FastEmit_rf. If that fails, it materializes the immediate into a register |
| 805 | /// and try FastEmit_rr instead. |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 806 | unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode, |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 807 | unsigned Op0, ConstantFP *FPImm, |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 808 | MVT ImmType) { |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 809 | // First check if immediate type is legal. If not, we can't use the rf form. |
Dan Gohman | 151ed61 | 2008-08-27 18:15:05 +0000 | [diff] [blame] | 810 | unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm); |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 811 | if (ResultReg != 0) |
| 812 | return ResultReg; |
| 813 | |
| 814 | // Materialize the constant in a register. |
| 815 | unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm); |
| 816 | if (MaterialReg == 0) { |
Dan Gohman | 96a9999 | 2008-08-27 18:01:42 +0000 | [diff] [blame] | 817 | // If the target doesn't have a way to directly enter a floating-point |
| 818 | // value into a register, use an alternate approach. |
| 819 | // TODO: The current approach only supports floating-point constants |
| 820 | // that can be constructed by conversion from integer values. This should |
| 821 | // be replaced by code that creates a load from a constant-pool entry, |
| 822 | // which will require some target-specific work. |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 823 | const APFloat &Flt = FPImm->getValueAPF(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 824 | EVT IntVT = TLI.getPointerTy(); |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 825 | |
| 826 | uint64_t x[2]; |
| 827 | uint32_t IntBitWidth = IntVT.getSizeInBits(); |
Dale Johannesen | 23a9855 | 2008-10-09 23:00:39 +0000 | [diff] [blame] | 828 | bool isExact; |
| 829 | (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true, |
| 830 | APFloat::rmTowardZero, &isExact); |
| 831 | if (!isExact) |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 832 | return 0; |
| 833 | APInt IntVal(IntBitWidth, 2, x); |
| 834 | |
| 835 | unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(), |
| 836 | ISD::Constant, IntVal.getZExtValue()); |
| 837 | if (IntegerReg == 0) |
| 838 | return 0; |
| 839 | MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT, |
| 840 | ISD::SINT_TO_FP, IntegerReg); |
| 841 | if (MaterialReg == 0) |
| 842 | return 0; |
| 843 | } |
| 844 | return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg); |
| 845 | } |
| 846 | |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 847 | unsigned FastISel::createResultReg(const TargetRegisterClass* RC) { |
| 848 | return MRI.createVirtualRegister(RC); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 849 | } |
| 850 | |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 851 | unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode, |
Dan Gohman | 77ad796 | 2008-08-20 18:09:38 +0000 | [diff] [blame] | 852 | const TargetRegisterClass* RC) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 853 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 854 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 855 | |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 856 | BuildMI(MBB, DL, II, ResultReg); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 857 | return ResultReg; |
| 858 | } |
| 859 | |
| 860 | unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode, |
| 861 | const TargetRegisterClass *RC, |
| 862 | unsigned Op0) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 863 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 864 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 865 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 866 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 867 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 868 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 869 | BuildMI(MBB, DL, II).addReg(Op0); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 870 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 871 | II.ImplicitDefs[0], RC, RC); |
| 872 | if (!InsertedCopy) |
| 873 | ResultReg = 0; |
| 874 | } |
| 875 | |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 876 | return ResultReg; |
| 877 | } |
| 878 | |
| 879 | unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode, |
| 880 | const TargetRegisterClass *RC, |
| 881 | unsigned Op0, unsigned Op1) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 882 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 883 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 884 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 885 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 886 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 887 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 888 | BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 889 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 890 | II.ImplicitDefs[0], RC, RC); |
| 891 | if (!InsertedCopy) |
| 892 | ResultReg = 0; |
| 893 | } |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 894 | return ResultReg; |
| 895 | } |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 896 | |
| 897 | unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode, |
| 898 | const TargetRegisterClass *RC, |
| 899 | unsigned Op0, uint64_t Imm) { |
| 900 | unsigned ResultReg = createResultReg(RC); |
| 901 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 902 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 903 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 904 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 905 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 906 | BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 907 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 908 | II.ImplicitDefs[0], RC, RC); |
| 909 | if (!InsertedCopy) |
| 910 | ResultReg = 0; |
| 911 | } |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 912 | return ResultReg; |
| 913 | } |
| 914 | |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 915 | unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode, |
| 916 | const TargetRegisterClass *RC, |
| 917 | unsigned Op0, ConstantFP *FPImm) { |
| 918 | unsigned ResultReg = createResultReg(RC); |
| 919 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 920 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 921 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 922 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 923 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 924 | BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 925 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 926 | II.ImplicitDefs[0], RC, RC); |
| 927 | if (!InsertedCopy) |
| 928 | ResultReg = 0; |
| 929 | } |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 930 | return ResultReg; |
| 931 | } |
| 932 | |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 933 | unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode, |
| 934 | const TargetRegisterClass *RC, |
| 935 | unsigned Op0, unsigned Op1, uint64_t Imm) { |
| 936 | unsigned ResultReg = createResultReg(RC); |
| 937 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 938 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 939 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 940 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 941 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 942 | BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 943 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 944 | II.ImplicitDefs[0], RC, RC); |
| 945 | if (!InsertedCopy) |
| 946 | ResultReg = 0; |
| 947 | } |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 948 | return ResultReg; |
| 949 | } |
Owen Anderson | 6d0c25e | 2008-08-25 20:20:32 +0000 | [diff] [blame] | 950 | |
| 951 | unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode, |
| 952 | const TargetRegisterClass *RC, |
| 953 | uint64_t Imm) { |
| 954 | unsigned ResultReg = createResultReg(RC); |
| 955 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 956 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 957 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 958 | BuildMI(MBB, DL, II, ResultReg).addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 959 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 960 | BuildMI(MBB, DL, II).addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 961 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 962 | II.ImplicitDefs[0], RC, RC); |
| 963 | if (!InsertedCopy) |
| 964 | ResultReg = 0; |
| 965 | } |
Owen Anderson | 6d0c25e | 2008-08-25 20:20:32 +0000 | [diff] [blame] | 966 | return ResultReg; |
Evan Cheng | b41aec5 | 2008-08-25 22:20:39 +0000 | [diff] [blame] | 967 | } |
Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 968 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 969 | unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT, |
Evan Cheng | 536ab13 | 2009-01-22 09:10:11 +0000 | [diff] [blame] | 970 | unsigned Op0, uint32_t Idx) { |
Owen Anderson | 40a468f | 2008-08-28 17:47:37 +0000 | [diff] [blame] | 971 | const TargetRegisterClass* RC = MRI.getRegClass(Op0); |
Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 972 | |
Evan Cheng | 536ab13 | 2009-01-22 09:10:11 +0000 | [diff] [blame] | 973 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT)); |
Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 974 | const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG); |
| 975 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 976 | if (II.getNumDefs() >= 1) |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 977 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 978 | else { |
Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 979 | BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 980 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 981 | II.ImplicitDefs[0], RC, RC); |
| 982 | if (!InsertedCopy) |
| 983 | ResultReg = 0; |
| 984 | } |
Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 985 | return ResultReg; |
| 986 | } |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 987 | |
| 988 | /// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op |
| 989 | /// with all but the least significant bit set to zero. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 990 | unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op) { |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 991 | return FastEmit_ri(VT, VT, ISD::AND, Op, 1); |
| 992 | } |