blob: 261c421aa3e17046cfa39aa5a1e8c563284b2663 [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
33#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000034#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035using namespace llvm;
36
Chris Lattnerf0144122009-07-28 03:13:23 +000037const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
38 switch (Opcode) {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000039 case MipsISD::JmpLink : return "MipsISD::JmpLink";
40 case MipsISD::Hi : return "MipsISD::Hi";
41 case MipsISD::Lo : return "MipsISD::Lo";
42 case MipsISD::GPRel : return "MipsISD::GPRel";
43 case MipsISD::Ret : return "MipsISD::Ret";
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +000044 case MipsISD::CMov : return "MipsISD::CMov";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000045 case MipsISD::SelectCC : return "MipsISD::SelectCC";
46 case MipsISD::FPSelectCC : return "MipsISD::FPSelectCC";
47 case MipsISD::FPBrcond : return "MipsISD::FPBrcond";
48 case MipsISD::FPCmp : return "MipsISD::FPCmp";
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000049 case MipsISD::FPRound : return "MipsISD::FPRound";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000050 default : return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000051 }
52}
53
54MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000055MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000056 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000057 Subtarget = &TM.getSubtarget<MipsSubtarget>();
58
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000059 // Mips does not have i1 type, so use i32 for
60 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000061 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000062
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000063 // JumpTable targets must use GOT when using PIC_
64 setUsesGlobalOffsetTable(true);
65
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000066 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000067 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
68 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000069
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000070 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000071 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000073 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000074
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +000075 // Legal fp constants
76 addLegalFPImmediate(APFloat(+0.0f));
77
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000078 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000079 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
80 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
81 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000082
Eli Friedman6055a6a2009-07-17 04:07:24 +000083 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000084 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
85 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000086
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000087 // Used by legalize types to correctly generate the setcc result.
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +000088 // Without this, every float setcc comes with a AND/OR with the result,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000089 // we don't want this, since the fpcmp result goes to a flag register,
90 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000091 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000092
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000093 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
95 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
96 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
97 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
98 setOperationAction(ISD::SELECT, MVT::f32, Custom);
99 setOperationAction(ISD::SELECT, MVT::f64, Custom);
100 setOperationAction(ISD::SELECT, MVT::i32, Custom);
101 setOperationAction(ISD::SETCC, MVT::f32, Custom);
102 setOperationAction(ISD::SETCC, MVT::f64, Custom);
103 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
104 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
105 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000106
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000107 // We custom lower AND/OR to handle the case where the DAG contain 'ands/ors'
108 // with operands comming from setcc fp comparions. This is necessary since
109 // the result from these setcc are in a flag registers (FCR31).
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::AND, MVT::i32, Custom);
111 setOperationAction(ISD::OR, MVT::i32, Custom);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000112
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000113 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
115 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
116 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
117 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
118 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
119 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
120 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
121 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
122 setOperationAction(ISD::ROTL, MVT::i32, Expand);
123 setOperationAction(ISD::ROTR, MVT::i32, Expand);
124 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
125 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
126 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
127 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
128 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
129 setOperationAction(ISD::FSIN, MVT::f32, Expand);
130 setOperationAction(ISD::FCOS, MVT::f32, Expand);
131 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
132 setOperationAction(ISD::FPOW, MVT::f32, Expand);
133 setOperationAction(ISD::FLOG, MVT::f32, Expand);
134 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
135 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
136 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000137
138 // We don't have line number support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
140 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
141 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
142 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000143
144 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
146 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
147 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000148
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000149 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000151
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000152 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
154 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000155 }
156
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000157 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000159
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000160 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000162
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000163 setStackPointerRegisterToSaveRestore(Mips::SP);
164 computeRegisterProperties();
165}
166
Owen Anderson825b72b2009-08-11 20:47:22 +0000167MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
168 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000169}
170
Bill Wendlingb4202b82009-07-01 18:50:55 +0000171/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000172unsigned MipsTargetLowering::getFunctionAlignment(const Function *) const {
173 return 2;
174}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000175
Dan Gohman475871a2008-07-27 21:46:04 +0000176SDValue MipsTargetLowering::
177LowerOperation(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000178{
179 switch (Op.getOpcode())
180 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000181 case ISD::AND: return LowerANDOR(Op, DAG);
182 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000183 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
184 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000185 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000186 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
187 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
188 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
189 case ISD::OR: return LowerANDOR(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000190 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000191 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000192 }
Dan Gohman475871a2008-07-27 21:46:04 +0000193 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000194}
195
196//===----------------------------------------------------------------------===//
197// Lower helper functions
198//===----------------------------------------------------------------------===//
199
200// AddLiveIn - This helper function adds the specified physical register to the
201// MachineFunction as a live in value. It also creates a corresponding
202// virtual register for it.
203static unsigned
204AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
205{
206 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000207 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
208 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000209 return VReg;
210}
211
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000212// Get fp branch code (not opcode) from condition code.
213static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
214 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
215 return Mips::BRANCH_T;
216
217 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
218 return Mips::BRANCH_F;
219
220 return Mips::BRANCH_INVALID;
221}
222
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000223static unsigned FPBranchCodeToOpc(Mips::FPBranchCode BC) {
224 switch(BC) {
225 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000226 llvm_unreachable("Unknown branch code");
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000227 case Mips::BRANCH_T : return Mips::BC1T;
228 case Mips::BRANCH_F : return Mips::BC1F;
229 case Mips::BRANCH_TL : return Mips::BC1TL;
230 case Mips::BRANCH_FL : return Mips::BC1FL;
231 }
232}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000233
234static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
235 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000236 default: llvm_unreachable("Unknown fp condition code!");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000237 case ISD::SETEQ:
238 case ISD::SETOEQ: return Mips::FCOND_EQ;
239 case ISD::SETUNE: return Mips::FCOND_OGL;
240 case ISD::SETLT:
241 case ISD::SETOLT: return Mips::FCOND_OLT;
242 case ISD::SETGT:
243 case ISD::SETOGT: return Mips::FCOND_OGT;
244 case ISD::SETLE:
245 case ISD::SETOLE: return Mips::FCOND_OLE;
246 case ISD::SETGE:
247 case ISD::SETOGE: return Mips::FCOND_OGE;
248 case ISD::SETULT: return Mips::FCOND_ULT;
249 case ISD::SETULE: return Mips::FCOND_ULE;
250 case ISD::SETUGT: return Mips::FCOND_UGT;
251 case ISD::SETUGE: return Mips::FCOND_UGE;
252 case ISD::SETUO: return Mips::FCOND_UN;
253 case ISD::SETO: return Mips::FCOND_OR;
254 case ISD::SETNE:
255 case ISD::SETONE: return Mips::FCOND_NEQ;
256 case ISD::SETUEQ: return Mips::FCOND_UEQ;
257 }
258}
259
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000260MachineBasicBlock *
261MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000262 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000263 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
264 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000265 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000266
267 switch (MI->getOpcode()) {
268 default: assert(false && "Unexpected instr type to insert");
269 case Mips::Select_FCC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000270 case Mips::Select_FCC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000271 case Mips::Select_FCC_D32:
272 isFPCmp = true; // FALL THROUGH
273 case Mips::Select_CC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000274 case Mips::Select_CC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000275 case Mips::Select_CC_D32: {
276 // To "insert" a SELECT_CC instruction, we actually have to insert the
277 // diamond control-flow pattern. The incoming instruction knows the
278 // destination vreg to set, the condition code register to branch on, the
279 // true/false values to select between, and a branch opcode to use.
280 const BasicBlock *LLVM_BB = BB->getBasicBlock();
281 MachineFunction::iterator It = BB;
282 ++It;
283
284 // thisMBB:
285 // ...
286 // TrueVal = ...
287 // setcc r1, r2, r3
288 // bNE r1, r0, copy1MBB
289 // fallthrough --> copy0MBB
290 MachineBasicBlock *thisMBB = BB;
291 MachineFunction *F = BB->getParent();
292 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
293 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
294
295 // Emit the right instruction according to the type of the operands compared
296 if (isFPCmp) {
297 // Find the condiction code present in the setcc operation.
298 Mips::CondCode CC = (Mips::CondCode)MI->getOperand(4).getImm();
299 // Get the branch opcode from the branch code.
300 unsigned Opc = FPBranchCodeToOpc(GetFPBranchCodeFromCond(CC));
Dale Johannesen94817572009-02-13 02:34:39 +0000301 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000302 } else
Dale Johannesen94817572009-02-13 02:34:39 +0000303 BuildMI(BB, dl, TII->get(Mips::BNE)).addReg(MI->getOperand(1).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000304 .addReg(Mips::ZERO).addMBB(sinkMBB);
305
306 F->insert(It, copy0MBB);
307 F->insert(It, sinkMBB);
308 // Update machine-CFG edges by first adding all successors of the current
309 // block to the new block which will contain the Phi node for the select.
310 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
311 e = BB->succ_end(); i != e; ++i)
312 sinkMBB->addSuccessor(*i);
313 // Next, remove all successors of the current block, and add the true
314 // and fallthrough blocks as its successors.
315 while(!BB->succ_empty())
316 BB->removeSuccessor(BB->succ_begin());
317 BB->addSuccessor(copy0MBB);
318 BB->addSuccessor(sinkMBB);
319
320 // copy0MBB:
321 // %FalseValue = ...
322 // # fallthrough to sinkMBB
323 BB = copy0MBB;
324
325 // Update machine-CFG edges
326 BB->addSuccessor(sinkMBB);
327
328 // sinkMBB:
329 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
330 // ...
331 BB = sinkMBB;
Dale Johannesen94817572009-02-13 02:34:39 +0000332 BuildMI(BB, dl, TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000333 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
334 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB);
335
336 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
337 return BB;
338 }
339 }
340}
341
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000342//===----------------------------------------------------------------------===//
343// Misc Lower Operation implementation
344//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000345
Dan Gohman475871a2008-07-27 21:46:04 +0000346SDValue MipsTargetLowering::
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000347LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG)
348{
349 if (!Subtarget->isMips1())
350 return Op;
351
352 MachineFunction &MF = DAG.getMachineFunction();
353 unsigned CCReg = AddLiveIn(MF, Mips::FCR31, Mips::CCRRegisterClass);
354
355 SDValue Chain = DAG.getEntryNode();
356 DebugLoc dl = Op.getDebugLoc();
357 SDValue Src = Op.getOperand(0);
358
359 // Set the condition register
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 SDValue CondReg = DAG.getCopyFromReg(Chain, dl, CCReg, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000361 CondReg = DAG.getCopyToReg(Chain, dl, Mips::AT, CondReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 CondReg = DAG.getCopyFromReg(CondReg, dl, Mips::AT, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 SDValue Cst = DAG.getConstant(3, MVT::i32);
365 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, CondReg, Cst);
366 Cst = DAG.getConstant(2, MVT::i32);
367 SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i32, Or, Cst);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000368
369 SDValue InFlag(0, 0);
370 CondReg = DAG.getCopyToReg(Chain, dl, Mips::FCR31, Xor, InFlag);
371
372 // Emit the round instruction and bit convert to integer
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 SDValue Trunc = DAG.getNode(MipsISD::FPRound, dl, MVT::f32,
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000374 Src, CondReg.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 SDValue BitCvt = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Trunc);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000376 return BitCvt;
377}
378
379SDValue MipsTargetLowering::
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000380LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG)
381{
382 SDValue Chain = Op.getOperand(0);
383 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000384 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000385
386 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000388
389 // Subtract the dynamic size from the actual stack size to
390 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000392
393 // The Sub result contains the new stack start address, so it
394 // must be placed in the stack pointer register.
Dale Johannesena05dca42009-02-04 23:02:30 +0000395 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000396
397 // This node always has two return values: a new stack pointer
398 // value and a chain
399 SDValue Ops[2] = { Sub, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000400 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000401}
402
403SDValue MipsTargetLowering::
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000404LowerANDOR(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000405{
406 SDValue LHS = Op.getOperand(0);
407 SDValue RHS = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +0000408 DebugLoc dl = Op.getDebugLoc();
409
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000410 if (LHS.getOpcode() != MipsISD::FPCmp || RHS.getOpcode() != MipsISD::FPCmp)
411 return Op;
412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 SDValue True = DAG.getConstant(1, MVT::i32);
414 SDValue False = DAG.getConstant(0, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000415
Dale Johannesende064702009-02-06 21:50:26 +0000416 SDValue LSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000417 LHS, True, False, LHS.getOperand(2));
Dale Johannesende064702009-02-06 21:50:26 +0000418 SDValue RSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000419 RHS, True, False, RHS.getOperand(2));
420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 return DAG.getNode(Op.getOpcode(), dl, MVT::i32, LSEL, RSEL);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000422}
423
424SDValue MipsTargetLowering::
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000425LowerBRCOND(SDValue Op, SelectionDAG &DAG)
426{
427 // The first operand is the chain, the second is the condition, the third is
428 // the block to branch to if the condition is true.
429 SDValue Chain = Op.getOperand(0);
430 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000431 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000432
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000433 if (Op.getOperand(1).getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000434 return Op;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000435
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000436 SDValue CondRes = Op.getOperand(1);
437 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000438 Mips::CondCode CC =
439 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000441
Dale Johannesende064702009-02-06 21:50:26 +0000442 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000443 Dest, CondRes);
444}
445
446SDValue MipsTargetLowering::
447LowerSETCC(SDValue Op, SelectionDAG &DAG)
448{
449 // The operands to this are the left and right operands to compare (ops #0,
450 // and #1) and the condition code to compare them with (op #2) as a
451 // CondCodeSDNode.
452 SDValue LHS = Op.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000453 SDValue RHS = Op.getOperand(1);
454 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000455
456 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
457
Dale Johannesende064702009-02-06 21:50:26 +0000458 return DAG.getNode(MipsISD::FPCmp, dl, Op.getValueType(), LHS, RHS,
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000460}
461
462SDValue MipsTargetLowering::
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000463LowerSELECT(SDValue Op, SelectionDAG &DAG)
464{
465 SDValue Cond = Op.getOperand(0);
466 SDValue True = Op.getOperand(1);
467 SDValue False = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000468 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000469
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000470 // if the incomming condition comes from a integer compare, the select
471 // operation must be SelectCC or a conditional move if the subtarget
472 // supports it.
473 if (Cond.getOpcode() != MipsISD::FPCmp) {
474 if (Subtarget->hasCondMov() && !True.getValueType().isFloatingPoint())
475 return Op;
Dale Johannesende064702009-02-06 21:50:26 +0000476 return DAG.getNode(MipsISD::SelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000477 Cond, True, False);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000478 }
479
480 // if the incomming condition comes from fpcmp, the select
481 // operation must use FPSelectCC.
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000482 SDValue CCNode = Cond.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000483 return DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000484 Cond, True, False, CCNode);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000485}
486
Chris Lattnere3736f82009-08-13 05:41:27 +0000487SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +0000488 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000489 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000490 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000491
Eli Friedmane2c74082009-08-03 02:22:28 +0000492 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +0000493 SDVTList VTs = DAG.getVTList(MVT::i32);
494
Chris Lattnerb71b9092009-08-13 06:28:06 +0000495 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
496
Chris Lattnere3736f82009-08-13 05:41:27 +0000497 // %gp_rel relocation
Chris Lattnerb71b9092009-08-13 06:28:06 +0000498 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Bruno Cardoso Lopesdcace5c2009-08-27 19:40:40 +0000499 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +0000500 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
501 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
502 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
503 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000504 // %hi/%lo relocation
Bruno Cardoso Lopesdcace5c2009-08-27 19:40:40 +0000505 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, MipsII::MO_ABS_HILO);
Chris Lattnere3736f82009-08-13 05:41:27 +0000506 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GA, 1);
Bruno Cardoso Lopesdcace5c2009-08-27 19:40:40 +0000507
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
509 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000510
Bruno Cardoso Lopesdcace5c2009-08-27 19:40:40 +0000511 } else {
512 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, MipsII::MO_GOT);
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000514 DAG.getEntryNode(), GA, NULL, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000515 // On functions and global targets not internal linked only
516 // a load from got/GP is necessary for PIC to work.
Rafael Espindolabb46f522009-01-15 20:18:42 +0000517 if (!GV->hasLocalLinkage() || isa<Function>(GV))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000518 return ResNode;
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
520 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000521 }
522
Torok Edwinc23197a2009-07-14 16:55:14 +0000523 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000524 return SDValue(0,0);
525}
526
527SDValue MipsTargetLowering::
528LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG)
529{
Torok Edwinc23197a2009-07-14 16:55:14 +0000530 llvm_unreachable("TLS not implemented for MIPS.");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000531 return SDValue(); // Not reached
532}
533
534SDValue MipsTargetLowering::
Dan Gohman475871a2008-07-27 21:46:04 +0000535LowerJumpTable(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000536{
Dan Gohman475871a2008-07-27 21:46:04 +0000537 SDValue ResNode;
538 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +0000539 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000540 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000541
Owen Andersone50ed302009-08-10 22:56:29 +0000542 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000543 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000544 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000545
546 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 SDVTList VTs = DAG.getVTList(MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000548 SDValue Ops[] = { JTI };
Dan Gohmanfc166572009-04-09 23:54:40 +0000549 HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, Ops, 1);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000550 } else // Emit Load from Global Pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI, NULL, 0);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000552
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTI);
554 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000555
556 return ResNode;
557}
558
Dan Gohman475871a2008-07-27 21:46:04 +0000559SDValue MipsTargetLowering::
560LowerConstantPool(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000561{
Dan Gohman475871a2008-07-27 21:46:04 +0000562 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000563 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
564 Constant *C = N->getConstVal();
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment());
Dale Johannesende064702009-02-06 21:50:26 +0000566 // FIXME there isn't actually debug info here
567 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000568
569 // gp_rel relocation
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000570 // FIXME: we should reference the constant pool using small data sections,
571 // but the asm printer currently doens't support this feature without
572 // hacking it. This feature should come soon so we can uncomment the
573 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +0000574 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
576 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
577 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000578 //} else { // %hi/%lo relocation
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CP);
580 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
581 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000582 //}
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000583
584 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000585}
586
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000587//===----------------------------------------------------------------------===//
588// Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000589//===----------------------------------------------------------------------===//
590
591#include "MipsGenCallingConv.inc"
592
593//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000594// TODO: Implement a generic logic using tblgen that can support this.
595// Mips O32 ABI rules:
596// ---
597// i32 - Passed in A0, A1, A2, A3 and stack
598// f32 - Only passed in f32 registers if no int reg has been used yet to hold
599// an argument. Otherwise, passed in A1, A2, A3 and stack.
600// f64 - Only passed in two aliased f32 registers if no int reg has been used
601// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
602// not used, it must be shadowed. If only A3 is avaiable, shadow it and
603// go to stack.
604//===----------------------------------------------------------------------===//
605
Owen Andersone50ed302009-08-10 22:56:29 +0000606static bool CC_MipsO32(unsigned ValNo, EVT ValVT,
607 EVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000608 ISD::ArgFlagsTy ArgFlags, CCState &State) {
609
610 static const unsigned IntRegsSize=4, FloatRegsSize=2;
611
612 static const unsigned IntRegs[] = {
613 Mips::A0, Mips::A1, Mips::A2, Mips::A3
614 };
615 static const unsigned F32Regs[] = {
616 Mips::F12, Mips::F14
617 };
618 static const unsigned F64Regs[] = {
619 Mips::D6, Mips::D7
620 };
621
622 unsigned Reg=0;
623 unsigned UnallocIntReg = State.getFirstUnallocated(IntRegs, IntRegsSize);
624 bool IntRegUsed = (IntRegs[UnallocIntReg] != (unsigned (Mips::A0)));
625
626 // Promote i8 and i16
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
628 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000629 if (ArgFlags.isSExt())
630 LocInfo = CCValAssign::SExt;
631 else if (ArgFlags.isZExt())
632 LocInfo = CCValAssign::ZExt;
633 else
634 LocInfo = CCValAssign::AExt;
635 }
636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && IntRegUsed)) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000638 Reg = State.AllocateReg(IntRegs, IntRegsSize);
639 IntRegUsed = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000641 }
642
643 if (ValVT.isFloatingPoint() && !IntRegUsed) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 if (ValVT == MVT::f32)
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000645 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
646 else
647 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
648 }
649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 if (ValVT == MVT::f64 && IntRegUsed) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000651 if (UnallocIntReg != IntRegsSize) {
652 // If we hit register A3 as the first not allocated, we must
653 // mark it as allocated (shadow) and use the stack instead.
654 if (IntRegs[UnallocIntReg] != (unsigned (Mips::A3)))
655 Reg = Mips::A2;
656 for (;UnallocIntReg < IntRegsSize; ++UnallocIntReg)
657 State.AllocateReg(UnallocIntReg);
658 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000660 }
661
662 if (!Reg) {
663 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
664 unsigned Offset = State.AllocateStack(SizeInBytes, SizeInBytes);
665 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
666 } else
667 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
668
669 return false; // CC must always match
670}
671
672//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000673// Call Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000674//===----------------------------------------------------------------------===//
675
Dan Gohman98ca4f22009-08-05 01:29:28 +0000676/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +0000677/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000678/// TODO: isVarArg, isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000679SDValue
680MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
681 unsigned CallConv, bool isVarArg,
682 bool isTailCall,
683 const SmallVectorImpl<ISD::OutputArg> &Outs,
684 const SmallVectorImpl<ISD::InputArg> &Ins,
685 DebugLoc dl, SelectionDAG &DAG,
686 SmallVectorImpl<SDValue> &InVals) {
687
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000688 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000689 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesdcace5c2009-08-27 19:40:40 +0000690 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000691
692 // Analyze operands of the call, assigning locations to each operand.
693 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000694 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
695 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000696
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000697 // To meet O32 ABI, Mips must always allocate 16 bytes on
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000698 // the stack (even if less than 4 are used as arguments)
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000699 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 int VTsize = EVT(MVT::i32).getSizeInBits()/8;
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000701 MFI->CreateFixedObject(VTsize, (VTsize*3));
Dan Gohman98ca4f22009-08-05 01:29:28 +0000702 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000703 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000704 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000705
706 // Get a count of how many bytes are to be pushed on the stack.
707 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +0000708 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000709
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000710 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +0000711 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
712 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000713
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000714 // First/LastArgStackLoc contains the first/last
715 // "at stack" argument location.
716 int LastArgStackLoc = 0;
717 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000718
719 // Walk the register/memloc assignments, inserting copies/loads.
720 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000721 SDValue Arg = Outs[i].Val;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000722 CCValAssign &VA = ArgLocs[i];
723
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000724 // Promote the value if needed.
725 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000726 default: llvm_unreachable("Unknown loc info!");
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000727 case CCValAssign::Full:
728 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
730 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Arg);
731 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
732 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
733 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000734 DAG.getConstant(0, getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000736 DAG.getConstant(1, getPointerTy()));
737 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
738 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
739 continue;
740 }
741 }
742 break;
Chris Lattnere0b12152008-03-17 06:57:02 +0000743 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000744 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000745 break;
746 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000747 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000748 break;
749 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000750 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000751 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000752 }
753
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000754 // Arguments that can be passed on register must be kept at
755 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000756 if (VA.isRegLoc()) {
757 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +0000758 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000759 }
Chris Lattnere0b12152008-03-17 06:57:02 +0000760
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000761 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +0000762 assert(VA.isMemLoc());
763
764 // Create the frame index object for this incoming parameter
765 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000766 // 16 bytes which are alwayes reserved won't be overwritten
767 // if O32 ABI is used. For EABI the first address is zero.
768 LastArgStackLoc = (FirstStackArgLoc + VA.getLocMemOffset());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000769 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000770 LastArgStackLoc);
Chris Lattnere0b12152008-03-17 06:57:02 +0000771
Dan Gohman475871a2008-07-27 21:46:04 +0000772 SDValue PtrOff = DAG.getFrameIndex(FI,getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +0000773
774 // emit ISD::STORE whichs stores the
775 // parameter value to a stack Location
Dale Johannesen33c960f2009-02-04 20:06:27 +0000776 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000777 }
778
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000779 // Transform all store nodes into one single node because all store
780 // nodes are independent of each other.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000781 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000783 &MemOpChains[0], MemOpChains.size());
784
785 // Build a sequence of copy-to-reg nodes chained together with token
786 // chain and flag operands which copy the outgoing args into registers.
787 // The InFlag in necessary since all emited instructions must be
788 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000789 SDValue InFlag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000790 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000791 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000792 RegsToPass[i].second, InFlag);
793 InFlag = Chain.getValue(1);
794 }
795
Bill Wendling056292f2008-09-16 21:48:12 +0000796 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
797 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
798 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesdcace5c2009-08-27 19:40:40 +0000799 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000800 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Bruno Cardoso Lopesdcace5c2009-08-27 19:40:40 +0000801 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(), OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000802 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Bruno Cardoso Lopesdcace5c2009-08-27 19:40:40 +0000803 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),getPointerTy(), OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000804
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000805 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
806 // = Chain, Callee, Reg#1, Reg#2, ...
807 //
808 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000810 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000811 Ops.push_back(Chain);
812 Ops.push_back(Callee);
813
814 // Add argument registers to the end of the list so that they are
815 // known live into the call.
816 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
817 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
818 RegsToPass[i].second.getValueType()));
819
Gabor Greifba36cb52008-08-28 21:40:38 +0000820 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000821 Ops.push_back(InFlag);
822
Dale Johannesen33c960f2009-02-04 20:06:27 +0000823 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000824 InFlag = Chain.getValue(1);
825
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +0000826 // Create the CALLSEQ_END node.
Chris Lattnere563bbc2008-10-11 22:08:30 +0000827 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
828 DAG.getIntPtrConstant(0, true), InFlag);
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000829 InFlag = Chain.getValue(1);
830
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000831 // Create a stack location to hold GP when PIC is used. This stack
832 // location is used on function prologue to save GP and also after all
833 // emited CALL's to restore GP.
Bruno Cardoso Lopesdcace5c2009-08-27 19:40:40 +0000834 if (IsPIC) {
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000835 // Function can have an arbitrary number of calls, so
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000836 // hold the LastArgStackLoc with the biggest offset.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000837 int FI;
838 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000839 if (LastArgStackLoc >= MipsFI->getGPStackOffset()) {
840 LastArgStackLoc = (!LastArgStackLoc) ? (16) : (LastArgStackLoc+4);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000841 // Create the frame index only once. SPOffset here can be anything
842 // (this will be fixed on processFunctionBeforeFrameFinalized)
843 if (MipsFI->getGPStackOffset() == -1) {
844 FI = MFI->CreateFixedObject(4, 0);
845 MipsFI->setGPFI(FI);
846 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000847 MipsFI->setGPStackOffset(LastArgStackLoc);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000848 }
849
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000850 // Reload GP value.
851 FI = MipsFI->getGPFI();
Dan Gohman475871a2008-07-27 21:46:04 +0000852 SDValue FIN = DAG.getFrameIndex(FI,getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 SDValue GPLoad = DAG.getLoad(MVT::i32, dl, Chain, FIN, NULL, 0);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000854 Chain = GPLoad.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 Chain = DAG.getCopyToReg(Chain, dl, DAG.getRegister(Mips::GP, MVT::i32),
Dan Gohman475871a2008-07-27 21:46:04 +0000856 GPLoad, SDValue(0,0));
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000857 InFlag = Chain.getValue(1);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000858 }
859
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000860 // Handle result values, copying them out of physregs into vregs that we
861 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000862 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
863 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000864}
865
Dan Gohman98ca4f22009-08-05 01:29:28 +0000866/// LowerCallResult - Lower the result values of a call into the
867/// appropriate copies out of appropriate physical registers.
868SDValue
869MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
870 unsigned CallConv, bool isVarArg,
871 const SmallVectorImpl<ISD::InputArg> &Ins,
872 DebugLoc dl, SelectionDAG &DAG,
873 SmallVectorImpl<SDValue> &InVals) {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000874
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000875 // Assign locations to each value returned by this call.
876 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000877 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000878 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000879
Dan Gohman98ca4f22009-08-05 01:29:28 +0000880 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000881
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000882 // Copy all of the result registers out of their specified physreg.
883 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000884 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +0000885 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000886 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000887 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000888 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000889
Dan Gohman98ca4f22009-08-05 01:29:28 +0000890 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000891}
892
893//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000894// Formal Arguments Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000895//===----------------------------------------------------------------------===//
896
Dan Gohman98ca4f22009-08-05 01:29:28 +0000897/// LowerFormalArguments - transform physical registers into
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000898/// virtual registers and generate load operations for
899/// arguments places on the stack.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000900/// TODO: isVarArg
Dan Gohman98ca4f22009-08-05 01:29:28 +0000901SDValue
902MipsTargetLowering::LowerFormalArguments(SDValue Chain,
903 unsigned CallConv, bool isVarArg,
904 const SmallVectorImpl<ISD::InputArg>
905 &Ins,
906 DebugLoc dl, SelectionDAG &DAG,
907 SmallVectorImpl<SDValue> &InVals) {
908
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000909 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000910 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000911 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000912
913 unsigned StackReg = MF.getTarget().getRegisterInfo()->getFrameRegister(MF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000914
915 // Assign locations to all of the incoming arguments.
916 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000917 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
918 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000919
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000920 if (Subtarget->isABI_O32())
Dan Gohman98ca4f22009-08-05 01:29:28 +0000921 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000922 else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000923 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000924
Dan Gohman475871a2008-07-27 21:46:04 +0000925 SDValue StackPtr;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000926
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000927 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
928
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000929 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000930 CCValAssign &VA = ArgLocs[i];
931
932 // Arguments stored on registers
933 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000934 EVT RegVT = VA.getLocVT();
Bill Wendling06b8c192008-07-09 05:55:53 +0000935 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000936
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 if (RegVT == MVT::i32)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000938 RC = Mips::CPURegsRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000940 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 else if (RegVT == MVT::f64) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000942 if (!Subtarget->isSingleFloat())
943 RC = Mips::AFGR64RegisterClass;
944 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000945 llvm_unreachable("RegVT not supported by LowerFormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000946
947 // Transform the arguments stored on
948 // physical registers into virtual ones
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000949 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000950 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000951
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000952 // If this is an 8 or 16-bit value, it has been passed promoted
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000953 // to 32 bits. Insert an assert[sz]ext to capture this, then
954 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000955 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +0000956 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000957 if (VA.getLocInfo() == CCValAssign::SExt)
958 Opcode = ISD::AssertSext;
959 else if (VA.getLocInfo() == CCValAssign::ZExt)
960 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +0000961 if (Opcode)
962 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
963 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000964 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000965 }
966
967 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
968 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
970 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
971 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000972 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
973 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000974 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 SDValue Hi = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
976 SDValue Lo = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue2);
977 ArgValue = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::f64, Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000978 }
979 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000980
Dan Gohman98ca4f22009-08-05 01:29:28 +0000981 InVals.push_back(ArgValue);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000982
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000983 // To meet ABI, when VARARGS are passed on registers, the registers
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000984 // must have their values written to the caller stack frame.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000985 if ((isVarArg) && (Subtarget->isABI_O32())) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000986 if (StackPtr.getNode() == 0)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000987 StackPtr = DAG.getRegister(StackReg, getPointerTy());
988
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000989 // The stack pointer offset is relative to the caller stack frame.
990 // Since the real stack size is unknown here, a negative SPOffset
991 // is used so there's a way to adjust these offsets when the stack
992 // size get known (on EliminateFrameIndex). A dummy SPOffset is
993 // used instead of a direct negative address (which is recorded to
994 // be used on emitPrologue) to avoid mis-calc of the first stack
995 // offset on PEI::calculateFrameObjectOffsets.
996 // Arguments are always 32-bit.
997 int FI = MFI->CreateFixedObject(4, 0);
998 MipsFI->recordStoreVarArgsFI(FI, -(4+(i*4)));
Dan Gohman475871a2008-07-27 21:46:04 +0000999 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001000
1001 // emit ISD::STORE whichs stores the
1002 // parameter value to a stack Location
Dan Gohman98ca4f22009-08-05 01:29:28 +00001003 InVals.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff, NULL, 0));
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001004 }
1005
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001006 } else { // VA.isRegLoc()
1007
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001008 // sanity check
1009 assert(VA.isMemLoc());
1010
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001011 // The stack pointer offset is relative to the caller stack frame.
1012 // Since the real stack size is unknown here, a negative SPOffset
1013 // is used so there's a way to adjust these offsets when the stack
1014 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1015 // used instead of a direct negative address (which is recorded to
1016 // be used on emitPrologue) to avoid mis-calc of the first stack
1017 // offset on PEI::calculateFrameObjectOffsets.
1018 // Arguments are always 32-bit.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001019 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1020 int FI = MFI->CreateFixedObject(ArgSize, 0);
1021 MipsFI->recordLoadArgsFI(FI, -(ArgSize+
1022 (FirstStackArgLoc + VA.getLocMemOffset())));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001023
1024 // Create load nodes to retrieve arguments from the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001025 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001026 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001027 }
1028 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001029
1030 // The mips ABIs for returning structs by value requires that we copy
1031 // the sret argument into $v0 for the return. Save the argument into
1032 // a virtual register so that we can access it from the return points.
1033 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1034 unsigned Reg = MipsFI->getSRetReturnReg();
1035 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001036 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001037 MipsFI->setSRetReturnReg(Reg);
1038 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001039 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001040 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001041 }
1042
Dan Gohman98ca4f22009-08-05 01:29:28 +00001043 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001044}
1045
1046//===----------------------------------------------------------------------===//
1047// Return Value Calling Convention Implementation
1048//===----------------------------------------------------------------------===//
1049
Dan Gohman98ca4f22009-08-05 01:29:28 +00001050SDValue
1051MipsTargetLowering::LowerReturn(SDValue Chain,
1052 unsigned CallConv, bool isVarArg,
1053 const SmallVectorImpl<ISD::OutputArg> &Outs,
1054 DebugLoc dl, SelectionDAG &DAG) {
1055
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001056 // CCValAssign - represent the assignment of
1057 // the return value to a location
1058 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001059
1060 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001061 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1062 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001063
Dan Gohman98ca4f22009-08-05 01:29:28 +00001064 // Analize return values.
1065 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001066
1067 // If this is the first return lowered for this function, add
1068 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001069 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001070 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001071 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001072 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001073 }
1074
Dan Gohman475871a2008-07-27 21:46:04 +00001075 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001076
1077 // Copy the result values into the output registers.
1078 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1079 CCValAssign &VA = RVLocs[i];
1080 assert(VA.isRegLoc() && "Can only return in registers!");
1081
Dale Johannesena05dca42009-02-04 23:02:30 +00001082 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 Outs[i].Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001084
1085 // guarantee that all emitted copies are
1086 // stuck together, avoiding something bad
1087 Flag = Chain.getValue(1);
1088 }
1089
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001090 // The mips ABIs for returning structs by value requires that we copy
1091 // the sret argument into $v0 for the return. We saved the argument into
1092 // a virtual register in the entry block, so now we copy the value out
1093 // and into $v0.
1094 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1095 MachineFunction &MF = DAG.getMachineFunction();
1096 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1097 unsigned Reg = MipsFI->getSRetReturnReg();
1098
1099 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00001100 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00001101 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001102
Dale Johannesena05dca42009-02-04 23:02:30 +00001103 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001104 Flag = Chain.getValue(1);
1105 }
1106
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001107 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00001108 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001109 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1110 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001111 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001112 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1113 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001114}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001115
1116//===----------------------------------------------------------------------===//
1117// Mips Inline Assembly Support
1118//===----------------------------------------------------------------------===//
1119
1120/// getConstraintType - Given a constraint letter, return the type of
1121/// constraint it is for this target.
1122MipsTargetLowering::ConstraintType MipsTargetLowering::
1123getConstraintType(const std::string &Constraint) const
1124{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001125 // Mips specific constrainy
1126 // GCC config/mips/constraints.md
1127 //
1128 // 'd' : An address register. Equivalent to r
1129 // unless generating MIPS16 code.
1130 // 'y' : Equivalent to r; retained for
1131 // backwards compatibility.
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +00001132 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001133 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001134 switch (Constraint[0]) {
1135 default : break;
1136 case 'd':
1137 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001138 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001139 return C_RegisterClass;
1140 break;
1141 }
1142 }
1143 return TargetLowering::getConstraintType(Constraint);
1144}
1145
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001146/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1147/// return a list of registers that can be used to satisfy the constraint.
1148/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001149std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00001150getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001151{
1152 if (Constraint.size() == 1) {
1153 switch (Constraint[0]) {
1154 case 'r':
1155 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001156 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001158 return std::make_pair(0U, Mips::FGR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001160 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1161 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001162 }
1163 }
1164 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1165}
1166
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001167/// Given a register class constraint, like 'r', if this corresponds directly
1168/// to an LLVM register class, return a register of 0 and the register class
1169/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001170std::vector<unsigned> MipsTargetLowering::
1171getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001172 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001173{
1174 if (Constraint.size() != 1)
1175 return std::vector<unsigned>();
1176
1177 switch (Constraint[0]) {
1178 default : break;
1179 case 'r':
1180 // GCC Mips Constraint Letters
1181 case 'd':
1182 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001183 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1184 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1185 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
1186 Mips::T8, 0);
1187
1188 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001189 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001190 if (Subtarget->isSingleFloat())
1191 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1192 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1193 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1194 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1195 Mips::F30, Mips::F31, 0);
1196 else
1197 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1198 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
1199 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001200 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001201
Owen Anderson825b72b2009-08-11 20:47:22 +00001202 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001203 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1204 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1205 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
1206 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001207 }
1208 return std::vector<unsigned>();
1209}
Dan Gohman6520e202008-10-18 02:06:02 +00001210
1211bool
1212MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1213 // The Mips target isn't yet aware of offsets.
1214 return false;
1215}