blob: d0f8ae1af30555a88fd21272bd3e0547237c2254 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000030#include "llvm/Support/CommandLine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000034#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000036#include "LiveRangeCalc.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000037#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000038#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000039#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000040using namespace llvm;
41
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000042// Switch to the new experimental algorithm for computing live intervals.
43static cl::opt<bool>
44NewLiveIntervals("new-live-intervals", cl::Hidden,
45 cl::desc("Use new algorithm forcomputing live intervals"));
46
Devang Patel19974732007-05-03 01:11:54 +000047char LiveIntervals::ID = 0;
Jakob Stoklund Olesendcc44362012-08-03 22:12:54 +000048char &llvm::LiveIntervalsID = LiveIntervals::ID;
Owen Anderson2ab36d32010-10-12 19:48:12 +000049INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
50 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000051INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000052INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000053INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000054INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000055INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000056 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000057
Chris Lattnerf7da2c72006-08-24 22:43:55 +000058void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000059 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000060 AU.addRequired<AliasAnalysis>();
61 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000062 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000063 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000064 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +000065 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000066 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000067 AU.addPreserved<SlotIndexes>();
68 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000069 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000070}
71
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000072LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
73 DomTree(0), LRCalc(0) {
74 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
75}
76
77LiveIntervals::~LiveIntervals() {
78 delete LRCalc;
79}
80
Chris Lattnerf7da2c72006-08-24 22:43:55 +000081void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000082 // Free the live intervals themselves.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +000083 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
84 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
85 VirtRegIntervals.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000086 RegMaskSlots.clear();
87 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000088 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000089
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000090 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
91 delete RegUnitIntervals[i];
92 RegUnitIntervals.clear();
93
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000094 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
95 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000096}
97
Owen Anderson80b3ce62008-05-28 20:54:50 +000098/// runOnMachineFunction - Register allocate the whole function
99///
100bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000101 MF = &fn;
102 MRI = &MF->getRegInfo();
103 TM = &fn.getTarget();
104 TRI = TM->getRegisterInfo();
105 TII = TM->getInstrInfo();
106 AA = &getAnalysis<AliasAnalysis>();
107 LV = &getAnalysis<LiveVariables>();
108 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000109 DomTree = &getAnalysis<MachineDominatorTree>();
110 if (!LRCalc)
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000111 LRCalc = new LiveRangeCalc();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000112 AllocatableRegs = TRI->getAllocatableSet(fn);
113 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +0000114
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000115 // Allocate space for all virtual registers.
116 VirtRegIntervals.resize(MRI->getNumVirtRegs());
117
118 if (NewLiveIntervals) {
119 // This is the new way of computing live intervals.
120 // It is independent of LiveVariables, and it can run at any time.
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000121 computeVirtRegs();
122 computeRegMasks();
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000123 } else {
124 // This is the old way of computing live intervals.
125 // It depends on LiveVariables.
126 computeIntervals();
127 }
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000128 computeLiveInRegUnits();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000129
Chris Lattner70ca3582004-09-30 15:59:17 +0000130 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000131 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000132}
133
Chris Lattner70ca3582004-09-30 15:59:17 +0000134/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000135void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000136 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000137
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000138 // Dump the regunits.
139 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
140 if (LiveInterval *LI = RegUnitIntervals[i])
141 OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n';
142
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000143 // Dump the virtregs.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +0000144 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
145 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
146 if (hasInterval(Reg))
147 OS << PrintReg(Reg) << " = " << getInterval(Reg) << '\n';
148 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000149
Evan Cheng752195e2009-09-14 21:33:42 +0000150 printInstrs(OS);
151}
152
153void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000154 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000155 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000156}
157
Evan Cheng752195e2009-09-14 21:33:42 +0000158void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000159 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000160}
161
Evan Chengafff40a2010-05-04 20:26:52 +0000162static
Evan Cheng37499432010-05-05 18:27:40 +0000163bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000164 unsigned Reg = MI.getOperand(MOIdx).getReg();
165 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
166 const MachineOperand &MO = MI.getOperand(i);
167 if (!MO.isReg())
168 continue;
169 if (MO.getReg() == Reg && MO.isDef()) {
170 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
171 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000172 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000173 return true;
174 }
175 }
176 return false;
177}
178
Evan Cheng37499432010-05-05 18:27:40 +0000179/// isPartialRedef - Return true if the specified def at the specific index is
180/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000181/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000182bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
183 LiveInterval &interval) {
184 if (!MO.getSubReg() || MO.isEarlyClobber())
185 return false;
186
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000187 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000188 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000189 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000190 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
191 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000192 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
193 }
194 return false;
195}
196
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000197void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000198 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000199 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000200 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000201 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000202 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000203 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000204
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000205 // Virtual registers may be defined multiple times (due to phi
206 // elimination and 2-addr elimination). Much of what we do only has to be
207 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000208 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000209 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000210 if (interval.empty()) {
211 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000212 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000213
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000214 // Make sure the first definition is not a partial redefinition.
215 assert(!MO.readsReg() && "First def cannot also read virtual register "
216 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000217
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000218 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000219 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000220
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000221 // Loop over all of the blocks that the vreg is defined in. There are
222 // two cases we have to handle here. The most common case is a vreg
223 // whose lifetime is contained within a basic block. In this case there
224 // will be a single kill, in MBB, which comes after the definition.
225 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
226 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000227 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000228 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000229 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000230 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000231 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000232
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000233 // If the kill happens after the definition, we have an intra-block
234 // live range.
235 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000236 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000237 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000238 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000239 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000240 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000241 return;
242 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000243 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000244
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000245 // The other case we handle is when a virtual register lives to the end
246 // of the defining block, potentially live across some blocks, then is
247 // live into some number of blocks, but gets killed. Start by adding a
248 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000249 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000250 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000251 interval.addRange(NewLR);
252
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000253 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000254
255 if (PHIJoin) {
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000256 // A phi join register is killed at the end of the MBB and revived as a
257 // new valno in the killing blocks.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000258 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
259 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000260 } else {
261 // Iterate over all of the blocks that the variable is completely
262 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
263 // live interval.
264 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
265 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000266 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000267 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock),
268 ValNo);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000269 interval.addRange(LR);
270 DEBUG(dbgs() << " +" << LR);
271 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000272 }
273
274 // Finally, this virtual register is live from the start of any killing
275 // block to the 'use' slot of the killing instruction.
276 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
277 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000278 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000279 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000280
281 // Create interval with one of a NEW value number. Note that this value
282 // number isn't actually defined by an instruction, weird huh? :)
283 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000284 assert(getInstructionFromIndex(Start) == 0 &&
285 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000286 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000287 }
288 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000289 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000290 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000291 }
292
293 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000294 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000295 // Multiple defs of the same virtual register by the same instruction.
296 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000297 // This is likely due to elimination of REG_SEQUENCE instructions. Return
298 // here since there is nothing to do.
299 return;
300
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000301 // If this is the second time we see a virtual register definition, it
302 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000303 // the result of two address elimination, then the vreg is one of the
304 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000305
306 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000307 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
308 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000309 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
310 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000311 // If this is a two-address definition, then we have already processed
312 // the live range. The only problem is that we didn't realize there
313 // are actually two values in the live interval. Because of this we
314 // need to take the LiveRegion that defines this register and split it
315 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000316 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000317
Lang Hames35f291d2009-09-12 03:34:03 +0000318 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000319 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000320 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000321 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000322
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000323 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000324 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000325 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000326
Chris Lattner91725b72006-08-31 05:54:43 +0000327 // The new value number (#1) is defined by the instruction we claimed
328 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000329 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000330
Chris Lattner91725b72006-08-31 05:54:43 +0000331 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000332 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000333
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000334 // Add the new live interval which replaces the range for the input copy.
335 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000336 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000337 interval.addRange(LR);
338
339 // If this redefinition is dead, we need to add a dummy unit live
340 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000341 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000342 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000343 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000344
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000345 DEBUG(dbgs() << " RESULT: " << interval);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000346 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000347 // In the case of PHI elimination, each variable definition is only
348 // live until the end of the block. We've already taken care of the
349 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000350
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000351 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000352 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000353 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000354
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000355 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000356
Lang Hames74ab5ee2009-12-22 00:11:50 +0000357 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000358 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000359 interval.addRange(LR);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000360 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000361 } else {
362 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000363 }
364 }
365
David Greene8a342292010-01-04 22:49:02 +0000366 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000367}
368
Chris Lattnerf35fef72004-07-23 21:24:19 +0000369void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
370 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000371 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000372 MachineOperand& MO,
373 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000374 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000375 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000376 getOrCreateInterval(MO.getReg()));
Evan Chengb371f452007-02-19 21:49:54 +0000377}
378
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000379/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000380/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000381/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000382/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000383void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000384 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000385 << "********** Function: "
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000386 << ((Value*)MF->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000387
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000388 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000389
Evan Chengd129d732009-07-17 19:43:40 +0000390 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000391 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000392 MBBI != E; ++MBBI) {
393 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000394 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
395
Evan Cheng00a99a32010-02-06 09:07:11 +0000396 if (MBB->empty())
397 continue;
398
Owen Anderson134eb732008-09-21 20:43:24 +0000399 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000400 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000401 DEBUG(dbgs() << "BB#" << MBB->getNumber()
402 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000403
Owen Anderson99500ae2008-09-15 22:00:38 +0000404 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000405 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000406 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000407
Dale Johannesen1caedd02010-01-22 22:38:21 +0000408 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
409 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000410 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000411 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000412 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000413 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000414 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000415
Evan Cheng438f7bc2006-11-10 08:43:01 +0000416 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000417 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
418 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000419
420 // Collect register masks.
421 if (MO.isRegMask()) {
422 RegMaskSlots.push_back(MIIndex.getRegSlot());
423 RegMaskBits.push_back(MO.getRegMask());
424 continue;
425 }
426
Jakob Stoklund Olesen27b76692012-06-22 18:20:50 +0000427 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengd129d732009-07-17 19:43:40 +0000428 continue;
429
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000430 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000431 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000432 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000433 else if (MO.isUndef())
434 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000435 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000436
Lang Hames233a60e2009-11-03 23:52:08 +0000437 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000438 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000439 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000440
441 // Compute the number of register mask instructions in this block.
442 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
443 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000444 }
Evan Chengd129d732009-07-17 19:43:40 +0000445
446 // Create empty intervals for registers defined by implicit_def's (except
447 // for those implicit_def that define values which are liveout of their
448 // blocks.
449 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
450 unsigned UndefReg = UndefUses[i];
451 (void)getOrCreateInterval(UndefReg);
452 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000453}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000454
Owen Anderson03857b22008-08-13 21:49:13 +0000455LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000456 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000457 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000458}
Evan Chengf2fbca62007-11-12 06:35:08 +0000459
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000460
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000461/// computeVirtRegInterval - Compute the live interval of a virtual register,
462/// based on defs and uses.
463void LiveIntervals::computeVirtRegInterval(LiveInterval *LI) {
464 assert(LRCalc && "LRCalc not initialized.");
465 assert(LI->empty() && "Should only compute empty intervals.");
466 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
467 LRCalc->createDeadDefs(LI);
468 LRCalc->extendToUses(LI);
469}
470
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000471void LiveIntervals::computeVirtRegs() {
472 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
473 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
474 if (MRI->reg_nodbg_empty(Reg))
475 continue;
476 LiveInterval *LI = createInterval(Reg);
477 VirtRegIntervals[Reg] = LI;
478 computeVirtRegInterval(LI);
479 }
480}
481
482void LiveIntervals::computeRegMasks() {
483 RegMaskBlocks.resize(MF->getNumBlockIDs());
484
485 // Find all instructions with regmask operands.
486 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
487 MBBI != E; ++MBBI) {
488 MachineBasicBlock *MBB = MBBI;
489 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
490 RMB.first = RegMaskSlots.size();
491 for (MachineBasicBlock::iterator MI = MBB->begin(), ME = MBB->end();
492 MI != ME; ++MI)
493 for (MIOperands MO(MI); MO.isValid(); ++MO) {
494 if (!MO->isRegMask())
495 continue;
496 RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot());
497 RegMaskBits.push_back(MO->getRegMask());
498 }
499 // Compute the number of register mask instructions in this block.
500 RMB.second = RegMaskSlots.size() - RMB.first;;
501 }
502}
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000503
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000504//===----------------------------------------------------------------------===//
505// Register Unit Liveness
506//===----------------------------------------------------------------------===//
507//
508// Fixed interference typically comes from ABI boundaries: Function arguments
509// and return values are passed in fixed registers, and so are exception
510// pointers entering landing pads. Certain instructions require values to be
511// present in specific registers. That is also represented through fixed
512// interference.
513//
514
515/// computeRegUnitInterval - Compute the live interval of a register unit, based
516/// on the uses and defs of aliasing registers. The interval should be empty,
517/// or contain only dead phi-defs from ABI blocks.
518void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) {
519 unsigned Unit = LI->reg;
520
521 assert(LRCalc && "LRCalc not initialized.");
522 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
523
524 // The physregs aliasing Unit are the roots and their super-registers.
525 // Create all values as dead defs before extending to uses. Note that roots
526 // may share super-registers. That's OK because createDeadDefs() is
527 // idempotent. It is very rare for a register unit to have multiple roots, so
528 // uniquing super-registers is probably not worthwhile.
529 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
530 unsigned Root = *Roots;
531 if (!MRI->reg_empty(Root))
532 LRCalc->createDeadDefs(LI, Root);
533 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
534 if (!MRI->reg_empty(*Supers))
535 LRCalc->createDeadDefs(LI, *Supers);
536 }
537 }
538
539 // Now extend LI to reach all uses.
540 // Ignore uses of reserved registers. We only track defs of those.
541 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
542 unsigned Root = *Roots;
543 if (!isReserved(Root) && !MRI->reg_empty(Root))
544 LRCalc->extendToUses(LI, Root);
545 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
546 unsigned Reg = *Supers;
547 if (!isReserved(Reg) && !MRI->reg_empty(Reg))
548 LRCalc->extendToUses(LI, Reg);
549 }
550 }
551}
552
553
554/// computeLiveInRegUnits - Precompute the live ranges of any register units
555/// that are live-in to an ABI block somewhere. Register values can appear
556/// without a corresponding def when entering the entry block or a landing pad.
557///
558void LiveIntervals::computeLiveInRegUnits() {
559 RegUnitIntervals.resize(TRI->getNumRegUnits());
560 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
561
562 // Keep track of the intervals allocated.
563 SmallVector<LiveInterval*, 8> NewIntvs;
564
565 // Check all basic blocks for live-ins.
566 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
567 MFI != MFE; ++MFI) {
568 const MachineBasicBlock *MBB = MFI;
569
570 // We only care about ABI blocks: Entry + landing pads.
571 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
572 continue;
573
574 // Create phi-defs at Begin for all live-in registers.
575 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
576 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
577 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
578 LIE = MBB->livein_end(); LII != LIE; ++LII) {
579 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
580 unsigned Unit = *Units;
581 LiveInterval *Intv = RegUnitIntervals[Unit];
582 if (!Intv) {
583 Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF);
584 NewIntvs.push_back(Intv);
585 }
586 VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay05b46f02012-06-05 23:00:03 +0000587 (void)VNI;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000588 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
589 }
590 }
591 DEBUG(dbgs() << '\n');
592 }
593 DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n");
594
595 // Compute the 'normal' part of the intervals.
596 for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i)
597 computeRegUnitInterval(NewIntvs[i]);
598}
599
600
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000601/// shrinkToUses - After removing some uses of a register, shrink its live
602/// range to just the remaining uses. This method does not compute reaching
603/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000604bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000605 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000606 DEBUG(dbgs() << "Shrink: " << *li << '\n');
607 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000608 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000609 // Find all the values used, including PHI kills.
610 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
611
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000612 // Blocks that have already been added to WorkList as live-out.
613 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
614
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000615 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000616 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000617 MachineInstr *UseMI = I.skipInstruction();) {
618 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
619 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000620 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000621 LiveRangeQuery LRQ(*li, Idx);
622 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000623 if (!VNI) {
624 // This shouldn't happen: readsVirtualRegister returns true, but there is
625 // no live value. It is likely caused by a target getting <undef> flags
626 // wrong.
627 DEBUG(dbgs() << Idx << '\t' << *UseMI
628 << "Warning: Instr claims to read non-existent value in "
629 << *li << '\n');
630 continue;
631 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000632 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000633 // register one slot early.
634 if (VNInfo *DefVNI = LRQ.valueDefined())
635 Idx = DefVNI->def;
636
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000637 WorkList.push_back(std::make_pair(Idx, VNI));
638 }
639
640 // Create a new live interval with only minimal live segments per def.
641 LiveInterval NewLI(li->reg, 0);
642 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
643 I != E; ++I) {
644 VNInfo *VNI = *I;
645 if (VNI->isUnused())
646 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000647 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000648 }
649
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000650 // Keep track of the PHIs that are in use.
651 SmallPtrSet<VNInfo*, 8> UsedPHIs;
652
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000653 // Extend intervals to reach all uses in WorkList.
654 while (!WorkList.empty()) {
655 SlotIndex Idx = WorkList.back().first;
656 VNInfo *VNI = WorkList.back().second;
657 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000658 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000659 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000660
661 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000662 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000663 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000664 assert(ExtVNI == VNI && "Unexpected existing value number");
665 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000666 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000667 continue;
668 // The PHI is live, make sure the predecessors are live-out.
669 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
670 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000671 if (!LiveOut.insert(*PI))
672 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000673 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000674 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000675 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000676 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000677 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000678 continue;
679 }
680
681 // VNI is live-in to MBB.
682 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000683 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000684
685 // Make sure VNI is live-out from the predecessors.
686 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
687 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000688 if (!LiveOut.insert(*PI))
689 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000690 SlotIndex Stop = getMBBEndIdx(*PI);
691 assert(li->getVNInfoBefore(Stop) == VNI &&
692 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000693 WorkList.push_back(std::make_pair(Stop, VNI));
694 }
695 }
696
697 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000698 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000699 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
700 I != E; ++I) {
701 VNInfo *VNI = *I;
702 if (VNI->isUnused())
703 continue;
704 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
705 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000706 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000707 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000708 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000709 // This is a dead PHI. Remove it.
Jakob Stoklund Olesenb2beac22012-08-03 20:59:32 +0000710 VNI->markUnused();
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000711 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000712 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
713 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000714 } else {
715 // This is a dead def. Make sure the instruction knows.
716 MachineInstr *MI = getInstructionFromIndex(VNI->def);
717 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000718 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000719 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000720 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000721 dead->push_back(MI);
722 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000723 }
724 }
725
726 // Move the trimmed ranges back.
727 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000728 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000729 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000730}
731
732
Evan Chengf2fbca62007-11-12 06:35:08 +0000733//===----------------------------------------------------------------------===//
734// Register allocator hooks.
735//
736
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000737void LiveIntervals::addKillFlags() {
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000738 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
739 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000740 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000741 continue;
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000742 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000743
744 // Every instruction that kills Reg corresponds to a live range end point.
745 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
746 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000747 // A block index indicates an MBB edge.
748 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000749 continue;
750 MachineInstr *MI = getInstructionFromIndex(RI->end);
751 if (!MI)
752 continue;
753 MI->addRegisterKilled(Reg, NULL);
754 }
755 }
756}
757
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000758MachineBasicBlock*
759LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
760 // A local live range must be fully contained inside the block, meaning it is
761 // defined and killed at instructions, not at block boundaries. It is not
762 // live in or or out of any block.
763 //
764 // It is technically possible to have a PHI-defined live range identical to a
765 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000766
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000767 SlotIndex Start = LI.beginIndex();
768 if (Start.isBlock())
769 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000770
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000771 SlotIndex Stop = LI.endIndex();
772 if (Stop.isBlock())
773 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000774
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000775 // getMBBFromIndex doesn't need to search the MBB table when both indexes
776 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000777 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
778 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000779 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000780}
781
Jakob Stoklund Olesen0ab71032012-08-03 20:10:24 +0000782bool
783LiveIntervals::hasPHIKill(const LiveInterval &LI, const VNInfo *VNI) const {
784 for (LiveInterval::const_vni_iterator I = LI.vni_begin(), E = LI.vni_end();
785 I != E; ++I) {
786 const VNInfo *PHI = *I;
787 if (PHI->isUnused() || !PHI->isPHIDef())
788 continue;
789 const MachineBasicBlock *PHIMBB = getMBBFromIndex(PHI->def);
790 // Conservatively return true instead of scanning huge predecessor lists.
791 if (PHIMBB->pred_size() > 100)
792 return true;
793 for (MachineBasicBlock::const_pred_iterator
794 PI = PHIMBB->pred_begin(), PE = PHIMBB->pred_end(); PI != PE; ++PI)
795 if (VNI == LI.getVNInfoBefore(Indexes->getMBBEndIdx(*PI)))
796 return true;
797 }
798 return false;
799}
800
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000801float
802LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
803 // Limit the loop depth ridiculousness.
804 if (loopDepth > 200)
805 loopDepth = 200;
806
807 // The loop depth is used to roughly estimate the number of times the
808 // instruction is executed. Something like 10^d is simple, but will quickly
809 // overflow a float. This expression behaves like 10^d for small d, but is
810 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
811 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000812 // By the way, powf() might be unavailable here. For consistency,
813 // We may take pow(double,double).
814 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000815
816 return (isDef + isUse) * lc;
817}
818
Owen Andersonc4dc1322008-06-05 17:15:43 +0000819LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000820 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000821 LiveInterval& Interval = getOrCreateInterval(reg);
822 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000823 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000824 getVNInfoAllocator());
Lang Hames86511252009-09-04 20:41:11 +0000825 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000826 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000827 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000828 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000829
Owen Andersonc4dc1322008-06-05 17:15:43 +0000830 return LR;
831}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000832
833
834//===----------------------------------------------------------------------===//
835// Register mask functions
836//===----------------------------------------------------------------------===//
837
838bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
839 BitVector &UsableRegs) {
840 if (LI.empty())
841 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000842 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
843
844 // Use a smaller arrays for local live ranges.
845 ArrayRef<SlotIndex> Slots;
846 ArrayRef<const uint32_t*> Bits;
847 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
848 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
849 Bits = getRegMaskBitsInBlock(MBB->getNumber());
850 } else {
851 Slots = getRegMaskSlots();
852 Bits = getRegMaskBits();
853 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000854
855 // We are going to enumerate all the register mask slots contained in LI.
856 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000857 ArrayRef<SlotIndex>::iterator SlotI =
858 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
859 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
860
861 // No slots in range, LI begins after the last call.
862 if (SlotI == SlotE)
863 return false;
864
865 bool Found = false;
866 for (;;) {
867 assert(*SlotI >= LiveI->start);
868 // Loop over all slots overlapping this segment.
869 while (*SlotI < LiveI->end) {
870 // *SlotI overlaps LI. Collect mask bits.
871 if (!Found) {
872 // This is the first overlap. Initialize UsableRegs to all ones.
873 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000874 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000875 Found = true;
876 }
877 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000878 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000879 if (++SlotI == SlotE)
880 return Found;
881 }
882 // *SlotI is beyond the current LI segment.
883 LiveI = LI.advanceTo(LiveI, *SlotI);
884 if (LiveI == LiveE)
885 return Found;
886 // Advance SlotI until it overlaps.
887 while (*SlotI < LiveI->start)
888 if (++SlotI == SlotE)
889 return Found;
890 }
891}
Lang Hames3dc7c512012-02-17 18:44:18 +0000892
893//===----------------------------------------------------------------------===//
894// IntervalUpdate class.
895//===----------------------------------------------------------------------===//
896
Lang Hamesfd6d3212012-02-21 00:00:36 +0000897// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +0000898class LiveIntervals::HMEditor {
899private:
Lang Hamesecb50622012-02-17 23:43:40 +0000900 LiveIntervals& LIS;
901 const MachineRegisterInfo& MRI;
902 const TargetRegisterInfo& TRI;
903 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +0000904
Lang Hames55fed622012-02-19 03:00:30 +0000905 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
906 typedef DenseSet<IntRangePair> RangeSet;
907
Lang Hames6aceab12012-02-19 07:13:05 +0000908 struct RegRanges {
909 LiveRange* Use;
910 LiveRange* EC;
911 LiveRange* Dead;
912 LiveRange* Def;
913 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
914 };
915 typedef DenseMap<unsigned, RegRanges> BundleRanges;
916
Lang Hames3dc7c512012-02-17 18:44:18 +0000917public:
Lang Hamesecb50622012-02-17 23:43:40 +0000918 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
919 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
920 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +0000921
Lang Hames55fed622012-02-19 03:00:30 +0000922 // Update intervals for all operands of MI from OldIdx to NewIdx.
923 // This assumes that MI used to be at OldIdx, and now resides at
924 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +0000925 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +0000926 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
927
Lang Hames55fed622012-02-19 03:00:30 +0000928 // Collect the operands.
929 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +0000930 bool hasRegMaskOp = false;
931 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +0000932
Andrew Trickf70af522012-03-21 04:12:16 +0000933 // To keep the LiveRanges valid within an interval, move the ranges closest
934 // to the destination first. This prevents ranges from overlapping, to that
935 // APIs like removeRange still work.
936 if (NewIdx < OldIdx) {
937 moveAllEnteringFrom(OldIdx, Entering);
938 moveAllInternalFrom(OldIdx, Internal);
939 moveAllExitingFrom(OldIdx, Exiting);
940 }
941 else {
942 moveAllExitingFrom(OldIdx, Exiting);
943 moveAllInternalFrom(OldIdx, Internal);
944 moveAllEnteringFrom(OldIdx, Entering);
945 }
Lang Hames55fed622012-02-19 03:00:30 +0000946
Lang Hamesac027142012-02-19 03:09:55 +0000947 if (hasRegMaskOp)
948 updateRegMaskSlots(OldIdx);
949
Lang Hames55fed622012-02-19 03:00:30 +0000950#ifndef NDEBUG
951 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000952 validator = std::for_each(Entering.begin(), Entering.end(), validator);
953 validator = std::for_each(Internal.begin(), Internal.end(), validator);
954 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000955 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +0000956#endif
957
Lang Hames3dc7c512012-02-17 18:44:18 +0000958 }
959
Lang Hames4586d252012-02-21 22:29:38 +0000960 // Update intervals for all operands of MI to refer to BundleStart's
961 // SlotIndex.
962 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +0000963 if (MI == BundleStart)
964 return; // Bundling instr with itself - nothing to do.
965
Lang Hamesfd6d3212012-02-21 00:00:36 +0000966 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
967 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
968 "SlotIndex <-> Instruction mapping broken for MI");
969
Lang Hames4586d252012-02-21 22:29:38 +0000970 // Collect all ranges already in the bundle.
971 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +0000972 RangeSet Entering, Internal, Exiting;
973 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +0000974 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
975 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
976 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
977 if (&*BII == MI)
978 continue;
979 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
980 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
981 }
982
983 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
984
Lang Hamesf905f692012-05-29 18:19:54 +0000985 Entering.clear();
986 Internal.clear();
987 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +0000988 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +0000989 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
990
991 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
992 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
993 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +0000994
995 moveAllEnteringFromInto(OldIdx, Entering, BR);
996 moveAllInternalFromInto(OldIdx, Internal, BR);
997 moveAllExitingFromInto(OldIdx, Exiting, BR);
998
Lang Hames4586d252012-02-21 22:29:38 +0000999
Lang Hames6aceab12012-02-19 07:13:05 +00001000#ifndef NDEBUG
1001 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001002 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1003 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1004 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001005 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
1006#endif
1007 }
1008
Lang Hames55fed622012-02-19 03:00:30 +00001009private:
Lang Hames3dc7c512012-02-17 18:44:18 +00001010
Lang Hames55fed622012-02-19 03:00:30 +00001011#ifndef NDEBUG
1012 class LIValidator {
1013 private:
1014 DenseSet<const LiveInterval*> Checked, Bogus;
1015 public:
1016 void operator()(const IntRangePair& P) {
1017 const LiveInterval* LI = P.first;
1018 if (Checked.count(LI))
1019 return;
1020 Checked.insert(LI);
1021 if (LI->empty())
1022 return;
1023 SlotIndex LastEnd = LI->begin()->start;
1024 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
1025 LRI != LRE; ++LRI) {
1026 const LiveRange& LR = *LRI;
1027 if (LastEnd > LR.start || LR.start >= LR.end)
1028 Bogus.insert(LI);
1029 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +00001030 }
1031 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001032
Lang Hames55fed622012-02-19 03:00:30 +00001033 bool rangesOk() const {
1034 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +00001035 }
Lang Hames55fed622012-02-19 03:00:30 +00001036 };
1037#endif
Lang Hames3dc7c512012-02-17 18:44:18 +00001038
Lang Hames55fed622012-02-19 03:00:30 +00001039 // Collect IntRangePairs for all operands of MI that may need fixing.
1040 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
1041 // maps).
1042 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +00001043 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
1044 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +00001045 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1046 MOE = MI->operands_end();
1047 MOI != MOE; ++MOI) {
1048 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +00001049
1050 if (MO.isRegMask()) {
1051 hasRegMaskOp = true;
1052 continue;
1053 }
1054
Lang Hamesecb50622012-02-17 23:43:40 +00001055 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +00001056 continue;
1057
Lang Hamesecb50622012-02-17 23:43:40 +00001058 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +00001059
1060 // TODO: Currently we're skipping uses that are reserved or have no
1061 // interval, but we're not updating their kills. This should be
1062 // fixed.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001063 if (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001064 continue;
1065
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001066 // Collect ranges for register units. These live ranges are computed on
1067 // demand, so just skip any that haven't been computed yet.
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001068 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001069 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
1070 if (LiveInterval *LI = LIS.getCachedRegUnit(*Units))
1071 collectRanges(MO, LI, Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001072 } else {
1073 // Collect ranges for individual virtual registers.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001074 collectRanges(MO, &LIS.getInterval(Reg),
1075 Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001076 }
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001077 }
1078 }
Lang Hames55fed622012-02-19 03:00:30 +00001079
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001080 void collectRanges(const MachineOperand &MO, LiveInterval *LI,
1081 RangeSet &Entering, RangeSet &Internal, RangeSet &Exiting,
1082 SlotIndex OldIdx) {
1083 if (MO.readsReg()) {
1084 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1085 if (LR != 0)
1086 Entering.insert(std::make_pair(LI, LR));
1087 }
1088 if (MO.isDef()) {
1089 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1090 assert(LR != 0 && "No live range for def?");
1091 if (LR->end > OldIdx.getDeadSlot())
1092 Exiting.insert(std::make_pair(LI, LR));
1093 else
1094 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001095 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001096 }
1097
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001098 BundleRanges createBundleRanges(RangeSet& Entering,
1099 RangeSet& Internal,
1100 RangeSet& Exiting) {
Lang Hames4586d252012-02-21 22:29:38 +00001101 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001102
1103 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001104 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001105 LiveInterval* LI = EI->first;
1106 LiveRange* LR = EI->second;
1107 BR[LI->reg].Use = LR;
1108 }
1109
1110 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001111 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001112 LiveInterval* LI = II->first;
1113 LiveRange* LR = II->second;
1114 if (LR->end.isDead()) {
1115 BR[LI->reg].Dead = LR;
1116 } else {
1117 BR[LI->reg].EC = LR;
1118 }
1119 }
1120
1121 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001122 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001123 LiveInterval* LI = EI->first;
1124 LiveRange* LR = EI->second;
1125 BR[LI->reg].Def = LR;
1126 }
1127
1128 return BR;
1129 }
1130
Lang Hamesecb50622012-02-17 23:43:40 +00001131 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1132 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1133 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001134 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001135 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1136 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001137 assert(!NewKillMI->killsRegister(reg) &&
1138 "New kill instr is already a kill.");
Lang Hamesecb50622012-02-17 23:43:40 +00001139 OldKillMI->clearRegisterKills(reg, &TRI);
1140 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001141 }
1142
Lang Hamesecb50622012-02-17 23:43:40 +00001143 void updateRegMaskSlots(SlotIndex OldIdx) {
1144 SmallVectorImpl<SlotIndex>::iterator RI =
1145 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1146 OldIdx);
1147 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1148 *RI = NewIdx;
1149 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001150 "RegSlots out of order. Did you move one call across another?");
1151 }
Lang Hames55fed622012-02-19 03:00:30 +00001152
1153 // Return the last use of reg between NewIdx and OldIdx.
1154 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1155 SlotIndex LastUse = NewIdx;
1156 for (MachineRegisterInfo::use_nodbg_iterator
1157 UI = MRI.use_nodbg_begin(Reg),
1158 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001159 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001160 const MachineInstr* MI = &*UI;
1161 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1162 if (InstSlot > LastUse && InstSlot < OldIdx)
1163 LastUse = InstSlot;
1164 }
1165 return LastUse;
1166 }
1167
1168 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1169 LiveInterval* LI = P.first;
1170 LiveRange* LR = P.second;
1171 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1172 if (LiveThrough)
1173 return;
1174 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1175 if (LastUse != NewIdx)
1176 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001177 LR->end = LastUse.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001178 }
1179
1180 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1181 LiveInterval* LI = P.first;
1182 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001183 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001184 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001185 // Move kill flags if OldIdx was not originally the end
1186 // (otherwise LR->end points to an invalid slot).
1187 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1188 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1189 moveKillFlags(LI->reg, LR->end, NewIdx);
1190 }
Lang Hames4a0b2d62012-02-19 06:13:56 +00001191 LR->end = NewIdx.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001192 }
1193 }
1194
1195 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1196 bool GoingUp = NewIdx < OldIdx;
1197
1198 if (GoingUp) {
1199 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1200 EI != EE; ++EI)
1201 moveEnteringUpFrom(OldIdx, *EI);
1202 } else {
1203 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1204 EI != EE; ++EI)
1205 moveEnteringDownFrom(OldIdx, *EI);
1206 }
1207 }
1208
1209 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1210 LiveInterval* LI = P.first;
1211 LiveRange* LR = P.second;
1212 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1213 LR->end <= OldIdx.getDeadSlot() &&
1214 "Range should be internal to OldIdx.");
1215 LiveRange Tmp(*LR);
1216 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1217 Tmp.valno->def = Tmp.start;
1218 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1219 LI->removeRange(*LR);
1220 LI->addRange(Tmp);
1221 }
1222
1223 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1224 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1225 II != IE; ++II)
1226 moveInternalFrom(OldIdx, *II);
1227 }
1228
1229 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1230 LiveRange* LR = P.second;
1231 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1232 "Range should start in OldIdx.");
1233 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1234 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1235 LR->start = NewStart;
1236 LR->valno->def = NewStart;
1237 }
1238
1239 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1240 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1241 EI != EE; ++EI)
1242 moveExitingFrom(OldIdx, *EI);
1243 }
1244
Lang Hames6aceab12012-02-19 07:13:05 +00001245 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1246 BundleRanges& BR) {
1247 LiveInterval* LI = P.first;
1248 LiveRange* LR = P.second;
1249 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1250 if (LiveThrough) {
1251 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1252 "Def in bundle should be def range.");
1253 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1254 "If bundle has use for this reg it should be LR.");
1255 BR[LI->reg].Use = LR;
1256 return;
1257 }
1258
1259 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001260 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001261
1262 if (LR->start < NewIdx) {
1263 // Becoming a new entering range.
1264 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1265 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001266 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001267 "Bundle shouldn't have different use range for same reg.");
1268 LR->end = LastUse.getRegSlot();
1269 BR[LI->reg].Use = LR;
1270 } else {
1271 // Becoming a new Dead-def.
1272 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1273 "Live range starting at unexpected slot.");
1274 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1275 assert(BR[LI->reg].Dead == 0 &&
1276 "Can't have def and dead def of same reg in a bundle.");
1277 LR->end = LastUse.getDeadSlot();
1278 BR[LI->reg].Dead = BR[LI->reg].Def;
1279 BR[LI->reg].Def = 0;
1280 }
1281 }
1282
1283 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1284 BundleRanges& BR) {
1285 LiveInterval* LI = P.first;
1286 LiveRange* LR = P.second;
1287 if (NewIdx > LR->end) {
1288 // Range extended to bundle. Add to bundle uses.
1289 // Note: Currently adds kill flags to bundle start.
1290 assert(BR[LI->reg].Use == 0 &&
1291 "Bundle already has use range for reg.");
1292 moveKillFlags(LI->reg, LR->end, NewIdx);
1293 LR->end = NewIdx.getRegSlot();
1294 BR[LI->reg].Use = LR;
1295 } else {
1296 assert(BR[LI->reg].Use != 0 &&
1297 "Bundle should already have a use range for reg.");
1298 }
1299 }
1300
1301 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1302 BundleRanges& BR) {
1303 bool GoingUp = NewIdx < OldIdx;
1304
1305 if (GoingUp) {
1306 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1307 EI != EE; ++EI)
1308 moveEnteringUpFromInto(OldIdx, *EI, BR);
1309 } else {
1310 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1311 EI != EE; ++EI)
1312 moveEnteringDownFromInto(OldIdx, *EI, BR);
1313 }
1314 }
1315
1316 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1317 BundleRanges& BR) {
1318 // TODO: Sane rules for moving ranges into bundles.
1319 }
1320
1321 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1322 BundleRanges& BR) {
1323 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1324 II != IE; ++II)
1325 moveInternalFromInto(OldIdx, *II, BR);
1326 }
1327
1328 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1329 BundleRanges& BR) {
1330 LiveInterval* LI = P.first;
1331 LiveRange* LR = P.second;
1332
1333 assert(LR->start.isRegister() &&
1334 "Don't know how to merge exiting ECs into bundles yet.");
1335
1336 if (LR->end > NewIdx.getDeadSlot()) {
1337 // This range is becoming an exiting range on the bundle.
1338 // If there was an old dead-def of this reg, delete it.
1339 if (BR[LI->reg].Dead != 0) {
1340 LI->removeRange(*BR[LI->reg].Dead);
1341 BR[LI->reg].Dead = 0;
1342 }
1343 assert(BR[LI->reg].Def == 0 &&
1344 "Can't have two defs for the same variable exiting a bundle.");
1345 LR->start = NewIdx.getRegSlot();
1346 LR->valno->def = LR->start;
1347 BR[LI->reg].Def = LR;
1348 } else {
1349 // This range is becoming internal to the bundle.
1350 assert(LR->end == NewIdx.getRegSlot() &&
1351 "Can't bundle def whose kill is before the bundle");
1352 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1353 // Already have a def for this. Just delete range.
1354 LI->removeRange(*LR);
1355 } else {
1356 // Make range dead, record.
1357 LR->end = NewIdx.getDeadSlot();
1358 BR[LI->reg].Dead = LR;
1359 assert(BR[LI->reg].Use == LR &&
1360 "Range becoming dead should currently be use.");
1361 }
1362 // In both cases the range is no longer a use on the bundle.
1363 BR[LI->reg].Use = 0;
1364 }
1365 }
1366
1367 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1368 BundleRanges& BR) {
1369 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1370 EI != EE; ++EI)
1371 moveExitingFromInto(OldIdx, *EI, BR);
1372 }
1373
Lang Hames3dc7c512012-02-17 18:44:18 +00001374};
1375
Lang Hamesecb50622012-02-17 23:43:40 +00001376void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001377 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1378 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001379 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001380 Indexes->getInstructionIndex(MI) :
1381 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001382 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1383 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001384 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001385 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001386
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001387 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001388 HME.moveAllRangesFrom(MI, OldIndex);
1389}
1390
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001391void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
1392 MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001393 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1394 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001395 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001396}