blob: 86d32c218b2e971aca29b4db5706c0aef8f43fd1 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
356 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
360 }
361 } else if (PartBits == ValueVT.getSizeInBits()) {
362 // Different types of the same size.
363 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
366 // If the parts cover less bits than value has, truncate the value.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Unknown mismatch!");
369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
371 }
372
373 // The value may have changed - recompute ValueVT.
374 ValueVT = Val.getValueType();
375 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
376 "Failed to tile the value with PartVT!");
377
378 if (NumParts == 1) {
379 assert(PartVT == ValueVT && "Type conversion failed!");
380 Parts[0] = Val;
381 return;
382 }
383
384 // Expand the value into multiple parts.
385 if (NumParts & (NumParts - 1)) {
386 // The number of parts is not a power of 2. Split off and copy the tail.
387 assert(PartVT.isInteger() && ValueVT.isInteger() &&
388 "Do not know what to expand to!");
389 unsigned RoundParts = 1 << Log2_32(NumParts);
390 unsigned RoundBits = RoundParts * PartBits;
391 unsigned OddParts = NumParts - RoundParts;
392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
393 DAG.getIntPtrConstant(RoundBits));
394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
395
396 if (TLI.isBigEndian())
397 // The odd parts were reversed by getCopyToParts - unreverse them.
398 std::reverse(Parts + RoundParts, Parts + NumParts);
399
400 NumParts = RoundParts;
401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
403 }
404
405 // The number of parts is a power of 2. Repeatedly bisect the value using
406 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000407 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 EVT::getIntegerVT(*DAG.getContext(),
409 ValueVT.getSizeInBits()),
410 Val);
411
412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
413 for (unsigned i = 0; i < NumParts; i += StepSize) {
414 unsigned ThisBits = StepSize * PartBits / 2;
415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
416 SDValue &Part0 = Parts[i];
417 SDValue &Part1 = Parts[i+StepSize/2];
418
419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
420 ThisVT, Part0, DAG.getIntPtrConstant(1));
421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
422 ThisVT, Part0, DAG.getIntPtrConstant(0));
423
424 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000427 }
428 }
429 }
430
431 if (TLI.isBigEndian())
432 std::reverse(Parts, Parts + OrigNumParts);
433}
434
435
436/// getCopyToPartsVector - Create a series of nodes that contain the specified
437/// value split into legal parts.
438static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
439 SDValue Val, SDValue *Parts, unsigned NumParts,
440 EVT PartVT) {
441 EVT ValueVT = Val.getValueType();
442 assert(ValueVT.isVector() && "Not a vector");
443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnera13b8602010-08-24 23:10:06 +0000445 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000446 if (PartVT == ValueVT) {
447 // Nothing to do.
448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
449 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
454 EVT ElementVT = PartVT.getVectorElementType();
455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
456 // undef elements.
457 SmallVector<SDValue, 16> Ops;
458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
460 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnere6f7c262010-08-25 22:49:25 +0000462 for (unsigned i = ValueVT.getVectorNumElements(),
463 e = PartVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getUNDEF(ElementVT));
465
466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
467
468 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000472 } else if (PartVT.isVector() &&
473 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000474 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
476
477 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000478 bool Smaller = PartVT.bitsLE(ValueVT);
479 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
480 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000483 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 "Only trivial vector-to-scalar conversions should get here!");
485 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
486 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000487
488 bool Smaller = ValueVT.bitsLE(PartVT);
489 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
490 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000492
Chris Lattnera13b8602010-08-24 23:10:06 +0000493 Parts[0] = Val;
494 return;
495 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000497 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000498 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000499 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000500 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000501 IntermediateVT,
502 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
506 NumParts = NumRegs; // Silence a compiler warning.
507 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 // Split the vector into intermediate operands.
510 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000511 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000513 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000515 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000516 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000517 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000518 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000519 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 // Split the intermediate operands into legal parts.
522 if (NumParts == NumIntermediates) {
523 // If the register was not expanded, promote or copy the value,
524 // as appropriate.
525 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000526 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 } else if (NumParts > 0) {
528 // If the intermediate type was expanded, split each the value into
529 // legal parts.
530 assert(NumParts % NumIntermediates == 0 &&
531 "Must expand into a divisible number of parts!");
532 unsigned Factor = NumParts / NumIntermediates;
533 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 }
536}
537
Chris Lattnera13b8602010-08-24 23:10:06 +0000538
539
540
Dan Gohman462f6b52010-05-29 17:53:24 +0000541namespace {
542 /// RegsForValue - This struct represents the registers (physical or virtual)
543 /// that a particular set of values is assigned, and the type information
544 /// about the value. The most common situation is to represent one value at a
545 /// time, but struct or array values are handled element-wise as multiple
546 /// values. The splitting of aggregates is performed recursively, so that we
547 /// never have aggregate-typed registers. The values at this point do not
548 /// necessarily have legal types, so each value may require one or more
549 /// registers of some legal type.
550 ///
551 struct RegsForValue {
552 /// ValueVTs - The value types of the values, which may not be legal, and
553 /// may need be promoted or synthesized from one or more registers.
554 ///
555 SmallVector<EVT, 4> ValueVTs;
556
557 /// RegVTs - The value types of the registers. This is the same size as
558 /// ValueVTs and it records, for each value, what the type of the assigned
559 /// register or registers are. (Individual values are never synthesized
560 /// from more than one type of register.)
561 ///
562 /// With virtual registers, the contents of RegVTs is redundant with TLI's
563 /// getRegisterType member function, however when with physical registers
564 /// it is necessary to have a separate record of the types.
565 ///
566 SmallVector<EVT, 4> RegVTs;
567
568 /// Regs - This list holds the registers assigned to the values.
569 /// Each legal or promoted value requires one register, and each
570 /// expanded value requires multiple registers.
571 ///
572 SmallVector<unsigned, 4> Regs;
573
574 RegsForValue() {}
575
576 RegsForValue(const SmallVector<unsigned, 4> &regs,
577 EVT regvt, EVT valuevt)
578 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
579
Dan Gohman462f6b52010-05-29 17:53:24 +0000580 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000581 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000582 ComputeValueVTs(tli, Ty, ValueVTs);
583
584 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
585 EVT ValueVT = ValueVTs[Value];
586 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
587 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
588 for (unsigned i = 0; i != NumRegs; ++i)
589 Regs.push_back(Reg + i);
590 RegVTs.push_back(RegisterVT);
591 Reg += NumRegs;
592 }
593 }
594
595 /// areValueTypesLegal - Return true if types of all the values are legal.
596 bool areValueTypesLegal(const TargetLowering &TLI) {
597 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
598 EVT RegisterVT = RegVTs[Value];
599 if (!TLI.isTypeLegal(RegisterVT))
600 return false;
601 }
602 return true;
603 }
604
605 /// append - Add the specified values to this one.
606 void append(const RegsForValue &RHS) {
607 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
608 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
609 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
610 }
611
612 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
613 /// this value and returns the result as a ValueVTs value. This uses
614 /// Chain/Flag as the input and updates them for the output Chain/Flag.
615 /// If the Flag pointer is NULL, no flag is used.
616 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
617 DebugLoc dl,
618 SDValue &Chain, SDValue *Flag) const;
619
620 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
621 /// specified value into the registers specified by this object. This uses
622 /// Chain/Flag as the input and updates them for the output Chain/Flag.
623 /// If the Flag pointer is NULL, no flag is used.
624 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
625 SDValue &Chain, SDValue *Flag) const;
626
627 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
628 /// operand list. This adds the code marker, matching input operand index
629 /// (if applicable), and includes the number of values added into it.
630 void AddInlineAsmOperands(unsigned Kind,
631 bool HasMatching, unsigned MatchingIdx,
632 SelectionDAG &DAG,
633 std::vector<SDValue> &Ops) const;
634 };
635}
636
637/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
638/// this value and returns the result as a ValueVT value. This uses
639/// Chain/Flag as the input and updates them for the output Chain/Flag.
640/// If the Flag pointer is NULL, no flag is used.
641SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
642 FunctionLoweringInfo &FuncInfo,
643 DebugLoc dl,
644 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000645 // A Value with type {} or [0 x %t] needs no registers.
646 if (ValueVTs.empty())
647 return SDValue();
648
Dan Gohman462f6b52010-05-29 17:53:24 +0000649 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
650
651 // Assemble the legal parts into the final values.
652 SmallVector<SDValue, 4> Values(ValueVTs.size());
653 SmallVector<SDValue, 8> Parts;
654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
655 // Copy the legal parts from the registers.
656 EVT ValueVT = ValueVTs[Value];
657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
658 EVT RegisterVT = RegVTs[Value];
659
660 Parts.resize(NumRegs);
661 for (unsigned i = 0; i != NumRegs; ++i) {
662 SDValue P;
663 if (Flag == 0) {
664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
665 } else {
666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
667 *Flag = P.getValue(2);
668 }
669
670 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000671 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000672
673 // If the source register was virtual and if we know something about it,
674 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000676 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000678
679 const FunctionLoweringInfo::LiveOutInfo *LOI =
680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
681 if (!LOI)
682 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000683
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000684 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000685 unsigned NumSignBits = LOI->NumSignBits;
686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000687
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000688 // FIXME: We capture more information than the dag can represent. For
689 // now, just use the tightest assertzext/assertsext possible.
690 bool isSExt = true;
691 EVT FromVT(MVT::Other);
692 if (NumSignBits == RegSize)
693 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
694 else if (NumZeroBits >= RegSize-1)
695 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
696 else if (NumSignBits > RegSize-8)
697 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
698 else if (NumZeroBits >= RegSize-8)
699 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
700 else if (NumSignBits > RegSize-16)
701 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
702 else if (NumZeroBits >= RegSize-16)
703 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
704 else if (NumSignBits > RegSize-32)
705 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
706 else if (NumZeroBits >= RegSize-32)
707 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
708 else
709 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000710
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000711 // Add an assertion node.
712 assert(FromVT != MVT::Other);
713 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
714 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 }
716
717 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
718 NumRegs, RegisterVT, ValueVT);
719 Part += NumRegs;
720 Parts.clear();
721 }
722
723 return DAG.getNode(ISD::MERGE_VALUES, dl,
724 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
725 &Values[0], ValueVTs.size());
726}
727
728/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
729/// specified value into the registers specified by this object. This uses
730/// Chain/Flag as the input and updates them for the output Chain/Flag.
731/// If the Flag pointer is NULL, no flag is used.
732void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
733 SDValue &Chain, SDValue *Flag) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 // Get the list of the values's legal parts.
737 unsigned NumRegs = Regs.size();
738 SmallVector<SDValue, 8> Parts(NumRegs);
739 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
740 EVT ValueVT = ValueVTs[Value];
741 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
742 EVT RegisterVT = RegVTs[Value];
743
Chris Lattner3ac18842010-08-24 23:20:40 +0000744 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000745 &Parts[Part], NumParts, RegisterVT);
746 Part += NumParts;
747 }
748
749 // Copy the parts into the registers.
750 SmallVector<SDValue, 8> Chains(NumRegs);
751 for (unsigned i = 0; i != NumRegs; ++i) {
752 SDValue Part;
753 if (Flag == 0) {
754 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
755 } else {
756 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
757 *Flag = Part.getValue(1);
758 }
759
760 Chains[i] = Part.getValue(0);
761 }
762
763 if (NumRegs == 1 || Flag)
764 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
765 // flagged to it. That is the CopyToReg nodes and the user are considered
766 // a single scheduling unit. If we create a TokenFactor and return it as
767 // chain, then the TokenFactor is both a predecessor (operand) of the
768 // user as well as a successor (the TF operands are flagged to the user).
769 // c1, f1 = CopyToReg
770 // c2, f2 = CopyToReg
771 // c3 = TokenFactor c1, c2
772 // ...
773 // = op c3, ..., f2
774 Chain = Chains[NumRegs-1];
775 else
776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
777}
778
779/// AddInlineAsmOperands - Add this value to the specified inlineasm node
780/// operand list. This adds the code marker and includes the number of
781/// values added into it.
782void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
783 unsigned MatchingIdx,
784 SelectionDAG &DAG,
785 std::vector<SDValue> &Ops) const {
786 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
787
788 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
789 if (HasMatching)
790 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
791 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
792 Ops.push_back(Res);
793
794 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
795 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
796 EVT RegisterVT = RegVTs[Value];
797 for (unsigned i = 0; i != NumRegs; ++i) {
798 assert(Reg < Regs.size() && "Mismatch in # registers expected");
799 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
800 }
801 }
802}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000803
Dan Gohman2048b852009-11-23 18:04:58 +0000804void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000805 AA = &aa;
806 GFI = gfi;
807 TD = DAG.getTarget().getTargetData();
808}
809
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000810/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000811/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000812/// for a new block. This doesn't clear out information about
813/// additional blocks that are needed to complete switch lowering
814/// or PHI node updating; that information is cleared out as it is
815/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000816void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000818 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000819 PendingLoads.clear();
820 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000821 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000822 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823}
824
Devang Patel23385752011-05-23 17:44:13 +0000825/// clearDanglingDebugInfo - Clear the dangling debug information
826/// map. This function is seperated from the clear so that debug
827/// information that is dangling in a basic block can be properly
828/// resolved in a different basic block. This allows the
829/// SelectionDAG to resolve dangling debug information attached
830/// to PHI nodes.
831void SelectionDAGBuilder::clearDanglingDebugInfo() {
832 DanglingDebugInfoMap.clear();
833}
834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835/// getRoot - Return the current virtual root of the Selection DAG,
836/// flushing any PendingLoad items. This must be done before emitting
837/// a store or any other node that may need to be ordered after any
838/// prior load instructions.
839///
Dan Gohman2048b852009-11-23 18:04:58 +0000840SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 if (PendingLoads.empty())
842 return DAG.getRoot();
843
844 if (PendingLoads.size() == 1) {
845 SDValue Root = PendingLoads[0];
846 DAG.setRoot(Root);
847 PendingLoads.clear();
848 return Root;
849 }
850
851 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 &PendingLoads[0], PendingLoads.size());
854 PendingLoads.clear();
855 DAG.setRoot(Root);
856 return Root;
857}
858
859/// getControlRoot - Similar to getRoot, but instead of flushing all the
860/// PendingLoad items, flush all the PendingExports items. It is necessary
861/// to do this before emitting a terminator instruction.
862///
Dan Gohman2048b852009-11-23 18:04:58 +0000863SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000864 SDValue Root = DAG.getRoot();
865
866 if (PendingExports.empty())
867 return Root;
868
869 // Turn all of the CopyToReg chains into one factored node.
870 if (Root.getOpcode() != ISD::EntryToken) {
871 unsigned i = 0, e = PendingExports.size();
872 for (; i != e; ++i) {
873 assert(PendingExports[i].getNode()->getNumOperands() > 1);
874 if (PendingExports[i].getNode()->getOperand(0) == Root)
875 break; // Don't add the root if we already indirectly depend on it.
876 }
877
878 if (i == e)
879 PendingExports.push_back(Root);
880 }
881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 &PendingExports[0],
884 PendingExports.size());
885 PendingExports.clear();
886 DAG.setRoot(Root);
887 return Root;
888}
889
Bill Wendling4533cac2010-01-28 21:51:40 +0000890void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
891 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
892 DAG.AssignOrdering(Node, SDNodeOrder);
893
894 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
895 AssignOrderingToNode(Node->getOperand(I).getNode());
896}
897
Dan Gohman46510a72010-04-15 01:51:59 +0000898void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000899 // Set up outgoing PHI node register values before emitting the terminator.
900 if (isa<TerminatorInst>(&I))
901 HandlePHINodesInSuccessorBlocks(I.getParent());
902
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000903 CurDebugLoc = I.getDebugLoc();
904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000906
Dan Gohman92884f72010-04-20 15:03:56 +0000907 if (!isa<TerminatorInst>(&I) && !HasTailCall)
908 CopyToExportRegsIfNeeded(&I);
909
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000910 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000911}
912
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000913void SelectionDAGBuilder::visitPHI(const PHINode &) {
914 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
915}
916
Dan Gohman46510a72010-04-15 01:51:59 +0000917void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000918 // Note: this doesn't use InstVisitor, because it has to work with
919 // ConstantExpr's in addition to instructions.
920 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000921 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922 // Build the switch statement using the Instruction.def file.
923#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000924 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925#include "llvm/Instruction.def"
926 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000927
928 // Assign the ordering to the freshly created DAG nodes.
929 if (NodeMap.count(&I)) {
930 ++SDNodeOrder;
931 AssignOrderingToNode(getValue(&I).getNode());
932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000933}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000935// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
936// generate the debug data structures now that we've seen its definition.
937void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
938 SDValue Val) {
939 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000940 if (DDI.getDI()) {
941 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000942 DebugLoc dl = DDI.getdl();
943 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000944 MDNode *Variable = DI->getVariable();
945 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000946 SDDbgValue *SDV;
947 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000948 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000949 SDV = DAG.getDbgValue(Variable, Val.getNode(),
950 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
951 DAG.AddDbgValue(SDV, Val.getNode(), false);
952 }
Owen Anderson95771af2011-02-25 21:41:48 +0000953 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000954 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 DanglingDebugInfoMap[V] = DanglingDebugInfo();
956 }
957}
958
Dan Gohman28a17352010-07-01 01:59:43 +0000959// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000960SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000961 // If we already have an SDValue for this value, use it. It's important
962 // to do this first, so that we don't create a CopyFromReg if we already
963 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964 SDValue &N = NodeMap[V];
965 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000966
Dan Gohman28a17352010-07-01 01:59:43 +0000967 // If there's a virtual register allocated and initialized for this
968 // value, use it.
969 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
970 if (It != FuncInfo.ValueMap.end()) {
971 unsigned InReg = It->second;
972 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
973 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000974 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
975 resolveDanglingDebugInfo(V, N);
976 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000977 }
978
979 // Otherwise create a new SDValue and remember it.
980 SDValue Val = getValueImpl(V);
981 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000982 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000983 return Val;
984}
985
986/// getNonRegisterValue - Return an SDValue for the given Value, but
987/// don't look in FuncInfo.ValueMap for a virtual register.
988SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
989 // If we already have an SDValue for this value, use it.
990 SDValue &N = NodeMap[V];
991 if (N.getNode()) return N;
992
993 // Otherwise create a new SDValue and remember it.
994 SDValue Val = getValueImpl(V);
995 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000996 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000997 return Val;
998}
999
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001000/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001001/// Create an SDValue for the given value.
1002SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001003 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001004 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001005
Dan Gohman383b5f62010-04-17 15:32:28 +00001006 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001007 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008
Dan Gohman383b5f62010-04-17 15:32:28 +00001009 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001010 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001012 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001013 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001014
Dan Gohman383b5f62010-04-17 15:32:28 +00001015 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001016 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Nate Begeman9008ca62009-04-27 18:41:29 +00001018 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001019 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001020
Dan Gohman383b5f62010-04-17 15:32:28 +00001021 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001022 visit(CE->getOpcode(), *CE);
1023 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001024 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001025 return N1;
1026 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1029 SmallVector<SDValue, 4> Constants;
1030 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1031 OI != OE; ++OI) {
1032 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001033 // If the operand is an empty aggregate, there are no values.
1034 if (!Val) continue;
1035 // Add each leaf value from the operand to the Constants list
1036 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1038 Constants.push_back(SDValue(Val, i));
1039 }
Bill Wendling87710f02009-12-21 23:47:40 +00001040
Bill Wendling4533cac2010-01-28 21:51:40 +00001041 return DAG.getMergeValues(&Constants[0], Constants.size(),
1042 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 }
1044
Duncan Sands1df98592010-02-16 11:11:14 +00001045 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1047 "Unknown struct or array constant!");
1048
Owen Andersone50ed302009-08-10 22:56:29 +00001049 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1051 unsigned NumElts = ValueVTs.size();
1052 if (NumElts == 0)
1053 return SDValue(); // empty struct
1054 SmallVector<SDValue, 4> Constants(NumElts);
1055 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001056 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001058 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059 else if (EltVT.isFloatingPoint())
1060 Constants[i] = DAG.getConstantFP(0, EltVT);
1061 else
1062 Constants[i] = DAG.getConstant(0, EltVT);
1063 }
Bill Wendling87710f02009-12-21 23:47:40 +00001064
Bill Wendling4533cac2010-01-28 21:51:40 +00001065 return DAG.getMergeValues(&Constants[0], NumElts,
1066 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001067 }
1068
Dan Gohman383b5f62010-04-17 15:32:28 +00001069 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001070 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001071
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001072 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001075 // Now that we know the number and type of the elements, get that number of
1076 // elements into the Ops array based on what kind of constant it is.
1077 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001078 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 for (unsigned i = 0; i != NumElements; ++i)
1080 Ops.push_back(getValue(CP->getOperand(i)));
1081 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001082 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001083 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084
1085 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001086 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 Op = DAG.getConstantFP(0, EltVT);
1088 else
1089 Op = DAG.getConstant(0, EltVT);
1090 Ops.assign(NumElements, Op);
1091 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001093 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001094 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1095 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001097
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001098 // If this is a static alloca, generate it as the frameindex instead of
1099 // computation.
1100 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1101 DenseMap<const AllocaInst*, int>::iterator SI =
1102 FuncInfo.StaticAllocaMap.find(AI);
1103 if (SI != FuncInfo.StaticAllocaMap.end())
1104 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1105 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001106
Dan Gohman28a17352010-07-01 01:59:43 +00001107 // If this is an instruction which fast-isel has deferred, select it now.
1108 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001109 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1110 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1111 SDValue Chain = DAG.getEntryNode();
1112 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001113 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001114
Dan Gohman28a17352010-07-01 01:59:43 +00001115 llvm_unreachable("Can't get register for value!");
1116 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001117}
1118
Dan Gohman46510a72010-04-15 01:51:59 +00001119void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 SDValue Chain = getControlRoot();
1121 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001122 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001123
Dan Gohman7451d3e2010-05-29 17:03:36 +00001124 if (!FuncInfo.CanLowerReturn) {
1125 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001126 const Function *F = I.getParent()->getParent();
1127
1128 // Emit a store of the return value through the virtual register.
1129 // Leave Outs empty so that LowerReturn won't try to load return
1130 // registers the usual way.
1131 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001132 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001133 PtrValueVTs);
1134
1135 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1136 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001137
Owen Andersone50ed302009-08-10 22:56:29 +00001138 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001139 SmallVector<uint64_t, 4> Offsets;
1140 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001141 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001142
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001143 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001144 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001145 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1146 RetPtr.getValueType(), RetPtr,
1147 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001148 Chains[i] =
1149 DAG.getStore(Chain, getCurDebugLoc(),
1150 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001151 // FIXME: better loc info would be nice.
1152 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001153 }
1154
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001155 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1156 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001157 } else if (I.getNumOperands() != 0) {
1158 SmallVector<EVT, 4> ValueVTs;
1159 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1160 unsigned NumValues = ValueVTs.size();
1161 if (NumValues) {
1162 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001163 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1164 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001165
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001166 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001167
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001168 const Function *F = I.getParent()->getParent();
1169 if (F->paramHasAttr(0, Attribute::SExt))
1170 ExtendKind = ISD::SIGN_EXTEND;
1171 else if (F->paramHasAttr(0, Attribute::ZExt))
1172 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001174 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1175 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176
1177 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1178 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1179 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001180 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001181 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1182 &Parts[0], NumParts, PartVT, ExtendKind);
1183
1184 // 'inreg' on function refers to return value
1185 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1186 if (F->paramHasAttr(0, Attribute::InReg))
1187 Flags.setInReg();
1188
1189 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001190 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001191 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001192 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 Flags.setZExt();
1194
Dan Gohmanc9403652010-07-07 15:54:55 +00001195 for (unsigned i = 0; i < NumParts; ++i) {
1196 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1197 /*isfixed=*/true));
1198 OutVals.push_back(Parts[i]);
1199 }
Evan Cheng3927f432009-03-25 20:20:11 +00001200 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201 }
1202 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203
1204 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001205 CallingConv::ID CallConv =
1206 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001208 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001209
1210 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001212 "LowerReturn didn't return a valid chain!");
1213
1214 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001216}
1217
Dan Gohmanad62f532009-04-23 23:13:24 +00001218/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1219/// created for it, emit nodes to copy the value into the virtual
1220/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001221void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001222 // Skip empty types
1223 if (V->getType()->isEmptyTy())
1224 return;
1225
Dan Gohman33b7a292010-04-16 17:15:02 +00001226 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1227 if (VMI != FuncInfo.ValueMap.end()) {
1228 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1229 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001230 }
1231}
1232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001233/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1234/// the current basic block, add it to ValueMap now so that we'll get a
1235/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001236void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 // No need to export constants.
1238 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001240 // Already exported?
1241 if (FuncInfo.isExportedInst(V)) return;
1242
1243 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1244 CopyValueToVirtualRegister(V, Reg);
1245}
1246
Dan Gohman46510a72010-04-15 01:51:59 +00001247bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001248 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 // The operands of the setcc have to be in this block. We don't know
1250 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001251 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // Can export from current BB.
1253 if (VI->getParent() == FromBB)
1254 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001255
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001256 // Is already exported, noop.
1257 return FuncInfo.isExportedInst(V);
1258 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001259
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001260 // If this is an argument, we can export it if the BB is the entry block or
1261 // if it is already exported.
1262 if (isa<Argument>(V)) {
1263 if (FromBB == &FromBB->getParent()->getEntryBlock())
1264 return true;
1265
1266 // Otherwise, can only export this if it is already exported.
1267 return FuncInfo.isExportedInst(V);
1268 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 // Otherwise, constants can always be exported.
1271 return true;
1272}
1273
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001274/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1275uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1276 MachineBasicBlock *Dst) {
1277 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1278 if (!BPI)
1279 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001280 const BasicBlock *SrcBB = Src->getBasicBlock();
1281 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001282 return BPI->getEdgeWeight(SrcBB, DstBB);
1283}
1284
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001285void SelectionDAGBuilder::
1286addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1287 uint32_t Weight /* = 0 */) {
1288 if (!Weight)
1289 Weight = getEdgeWeight(Src, Dst);
1290 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001291}
1292
1293
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001294static bool InBlock(const Value *V, const BasicBlock *BB) {
1295 if (const Instruction *I = dyn_cast<Instruction>(V))
1296 return I->getParent() == BB;
1297 return true;
1298}
1299
Dan Gohmanc2277342008-10-17 21:16:08 +00001300/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1301/// This function emits a branch and is used at the leaves of an OR or an
1302/// AND operator tree.
1303///
1304void
Dan Gohman46510a72010-04-15 01:51:59 +00001305SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001306 MachineBasicBlock *TBB,
1307 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001308 MachineBasicBlock *CurBB,
1309 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001310 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311
Dan Gohmanc2277342008-10-17 21:16:08 +00001312 // If the leaf of the tree is a comparison, merge the condition into
1313 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001314 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001315 // The operands of the cmp have to be in this block. We don't know
1316 // how to export them from some other block. If this is the first block
1317 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001318 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001319 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1320 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001322 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001323 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001324 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001325 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 } else {
1327 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001328 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001329 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001330
1331 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1333 SwitchCases.push_back(CB);
1334 return;
1335 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001336 }
1337
1338 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001339 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001340 NULL, TBB, FBB, CurBB);
1341 SwitchCases.push_back(CB);
1342}
1343
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001344/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001345void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001346 MachineBasicBlock *TBB,
1347 MachineBasicBlock *FBB,
1348 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001349 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001350 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001351 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001352 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001353 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001354 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1355 BOp->getParent() != CurBB->getBasicBlock() ||
1356 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1357 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001358 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001359 return;
1360 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001362 // Create TmpBB after CurBB.
1363 MachineFunction::iterator BBI = CurBB;
1364 MachineFunction &MF = DAG.getMachineFunction();
1365 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1366 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 if (Opc == Instruction::Or) {
1369 // Codegen X | Y as:
1370 // jmp_if_X TBB
1371 // jmp TmpBB
1372 // TmpBB:
1373 // jmp_if_Y TBB
1374 // jmp FBB
1375 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001378 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001381 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382 } else {
1383 assert(Opc == Instruction::And && "Unknown merge op!");
1384 // Codegen X & Y as:
1385 // jmp_if_X TmpBB
1386 // jmp FBB
1387 // TmpBB:
1388 // jmp_if_Y TBB
1389 // jmp FBB
1390 //
1391 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001394 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001397 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 }
1399}
1400
1401/// If the set of cases should be emitted as a series of branches, return true.
1402/// If we should emit this as a bunch of and/or'd together conditions, return
1403/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001404bool
Dan Gohman2048b852009-11-23 18:04:58 +00001405SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001407
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 // If this is two comparisons of the same values or'd or and'd together, they
1409 // will get folded into a single comparison, so don't emit two blocks.
1410 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1411 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1412 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1413 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1414 return false;
1415 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001416
Chris Lattner133ce872010-01-02 00:00:03 +00001417 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1418 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1419 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1420 Cases[0].CC == Cases[1].CC &&
1421 isa<Constant>(Cases[0].CmpRHS) &&
1422 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1423 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1424 return false;
1425 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1426 return false;
1427 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 return true;
1430}
1431
Dan Gohman46510a72010-04-15 01:51:59 +00001432void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001433 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 // Update machine-CFG edges.
1436 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1437
1438 // Figure out which block is immediately after the current one.
1439 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001440 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001441 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442 NextBlock = BBI;
1443
1444 if (I.isUnconditional()) {
1445 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001446 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001449 if (Succ0MBB != NextBlock)
1450 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001451 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001452 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 return;
1455 }
1456
1457 // If this condition is one of the special cases we handle, do special stuff
1458 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001459 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1461
1462 // If this is a series of conditions that are or'd or and'd together, emit
1463 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001464 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 // For example, instead of something like:
1466 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001467 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001469 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 // or C, F
1471 // jnz foo
1472 // Emit:
1473 // cmp A, B
1474 // je foo
1475 // cmp D, E
1476 // jle foo
1477 //
Dan Gohman46510a72010-04-15 01:51:59 +00001478 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001479 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001480 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 (BOp->getOpcode() == Instruction::And ||
1482 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001483 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1484 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 // If the compares in later blocks need to use values not currently
1486 // exported from this block, export them now. This block should always
1487 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001488 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001490 // Allow some cases to be rejected.
1491 if (ShouldEmitAsBranches(SwitchCases)) {
1492 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1493 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1494 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1495 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001498 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 SwitchCases.erase(SwitchCases.begin());
1500 return;
1501 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 // Okay, we decided not to do this, remove any inserted MBB's and clear
1504 // SwitchCases.
1505 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001506 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 SwitchCases.clear();
1509 }
1510 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001513 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001514 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516 // Use visitSwitchCase to actually insert the fast branch sequence for this
1517 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001518 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519}
1520
1521/// visitSwitchCase - Emits the necessary code to represent a single node in
1522/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001523void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1524 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525 SDValue Cond;
1526 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001527 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001528
1529 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001530 if (CB.CmpMHS == NULL) {
1531 // Fold "(X == true)" to X and "(X == false)" to !X to
1532 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001533 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001534 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001536 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001537 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001539 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001541 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 } else {
1543 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1544
Anton Korobeynikov23218582008-12-23 22:25:27 +00001545 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1546 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547
1548 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001549 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550
1551 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001552 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001553 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001555 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001556 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001558 DAG.getConstant(High-Low, VT), ISD::SETULE);
1559 }
1560 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001563 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1564 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001565
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001566 // Set NextBlock to be the MBB immediately after the current one, if any.
1567 // This is used to avoid emitting unnecessary branches to the next block.
1568 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001569 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001570 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 // If the lhs block is the next block, invert the condition so that we can
1574 // fall through to the lhs instead of the rhs block.
1575 if (CB.TrueBB == NextBlock) {
1576 std::swap(CB.TrueBB, CB.FalseBB);
1577 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001578 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001580
Dale Johannesenf5d97892009-02-04 01:48:28 +00001581 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001583 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001584
Evan Cheng266a99d2010-09-23 06:51:55 +00001585 // Insert the false branch. Do this even if it's a fall through branch,
1586 // this makes it easier to do DAG optimizations which require inverting
1587 // the branch condition.
1588 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1589 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001590
1591 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592}
1593
1594/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001595void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596 // Emit the code for the jump table
1597 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001598 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001599 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1600 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001602 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1603 MVT::Other, Index.getValue(1),
1604 Table, Index);
1605 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606}
1607
1608/// visitJumpTableHeader - This function emits necessary code to produce index
1609/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001610void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001611 JumpTableHeader &JTH,
1612 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001613 // Subtract the lowest switch case value from the value being switched on and
1614 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615 // difference between smallest and largest cases.
1616 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001617 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001618 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001619 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001620
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001621 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001622 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001623 // can be used as an index into the jump table in a subsequent basic block.
1624 // This value may be smaller or larger than the target's pointer type, and
1625 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001626 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001627
Dan Gohman89496d02010-07-02 00:10:16 +00001628 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001629 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1630 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631 JT.Reg = JumpTableReg;
1632
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001633 // Emit the range check for the jump table, and branch to the default block
1634 // for the switch statement if the value being switched on exceeds the largest
1635 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001636 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001637 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001638 DAG.getConstant(JTH.Last-JTH.First,VT),
1639 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640
1641 // Set NextBlock to be the MBB immediately after the current one, if any.
1642 // This is used to avoid emitting unnecessary branches to the next block.
1643 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001644 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001645
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001646 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647 NextBlock = BBI;
1648
Dale Johannesen66978ee2009-01-31 02:22:37 +00001649 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001651 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001652
Bill Wendling4533cac2010-01-28 21:51:40 +00001653 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001654 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1655 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001656
Bill Wendling87710f02009-12-21 23:47:40 +00001657 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658}
1659
1660/// visitBitTestHeader - This function emits necessary code to produce value
1661/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001662void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1663 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664 // Subtract the minimum value
1665 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001666 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001667 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001668 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001669
1670 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001671 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001672 TLI.getSetCCResultType(Sub.getValueType()),
1673 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001674 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675
Evan Chengd08e5b42011-01-06 01:02:44 +00001676 // Determine the type of the test operands.
1677 bool UsePtrType = false;
1678 if (!TLI.isTypeLegal(VT))
1679 UsePtrType = true;
1680 else {
1681 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1682 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1683 // Switch table case range are encoded into series of masks.
1684 // Just use pointer type, it's guaranteed to fit.
1685 UsePtrType = true;
1686 break;
1687 }
1688 }
1689 if (UsePtrType) {
1690 VT = TLI.getPointerTy();
1691 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1692 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001693
Evan Chengd08e5b42011-01-06 01:02:44 +00001694 B.RegVT = VT;
1695 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001696 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001697 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001698
1699 // Set NextBlock to be the MBB immediately after the current one, if any.
1700 // This is used to avoid emitting unnecessary branches to the next block.
1701 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001702 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001703 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 NextBlock = BBI;
1705
1706 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1707
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001708 addSuccessorWithWeight(SwitchBB, B.Default);
1709 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710
Dale Johannesen66978ee2009-01-31 02:22:37 +00001711 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001713 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001714
Evan Cheng8c1f4322010-09-23 18:32:19 +00001715 if (MBB != NextBlock)
1716 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1717 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001718
Bill Wendling87710f02009-12-21 23:47:40 +00001719 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720}
1721
1722/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001723void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1724 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001725 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001726 BitTestCase &B,
1727 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001728 EVT VT = BB.RegVT;
1729 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1730 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001731 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001732 unsigned PopCount = CountPopulation_64(B.Mask);
1733 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001734 // Testing for a single bit; just compare the shift count with what it
1735 // would need to be to shift a 1 bit in that position.
1736 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001737 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001738 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001739 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001740 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001741 } else if (PopCount == BB.Range) {
1742 // There is only one zero bit in the range, test for it directly.
1743 Cmp = DAG.getSetCC(getCurDebugLoc(),
1744 TLI.getSetCCResultType(VT),
1745 ShiftOp,
1746 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1747 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001748 } else {
1749 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001750 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1751 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001752
Dan Gohman8e0163a2010-06-24 02:06:24 +00001753 // Emit bit tests and jumps
1754 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001755 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001756 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001757 TLI.getSetCCResultType(VT),
1758 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001759 ISD::SETNE);
1760 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001761
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001762 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1763 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001764
Dale Johannesen66978ee2009-01-31 02:22:37 +00001765 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001767 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001768
1769 // Set NextBlock to be the MBB immediately after the current one, if any.
1770 // This is used to avoid emitting unnecessary branches to the next block.
1771 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001772 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001773 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001774 NextBlock = BBI;
1775
Evan Cheng8c1f4322010-09-23 18:32:19 +00001776 if (NextMBB != NextBlock)
1777 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1778 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001779
Bill Wendling87710f02009-12-21 23:47:40 +00001780 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001781}
1782
Dan Gohman46510a72010-04-15 01:51:59 +00001783void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001784 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001785
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001786 // Retrieve successors.
1787 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1788 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1789
Gabor Greifb67e6b32009-01-15 11:10:44 +00001790 const Value *Callee(I.getCalledValue());
1791 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001792 visitInlineAsm(&I);
1793 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001794 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001795
1796 // If the value of the invoke is used outside of its defining block, make it
1797 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001798 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799
1800 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001801 InvokeMBB->addSuccessor(Return);
1802 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001803
1804 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001805 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1806 MVT::Other, getControlRoot(),
1807 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808}
1809
Dan Gohman46510a72010-04-15 01:51:59 +00001810void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811}
1812
1813/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1814/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001815bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1816 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001817 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001818 MachineBasicBlock *Default,
1819 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001821
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001822 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001823 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001824 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001825 return false;
1826
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001827 // Get the MachineFunction which holds the current MBB. This is used when
1828 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001829 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830
1831 // Figure out which block is immediately after the current one.
1832 MachineBasicBlock *NextBlock = 0;
1833 MachineFunction::iterator BBI = CR.CaseBB;
1834
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001835 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001836 NextBlock = BBI;
1837
Benjamin Kramerce750f02010-11-22 09:45:38 +00001838 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001839 // is the same as the other, but has one bit unset that the other has set,
1840 // use bit manipulation to do two compares at once. For example:
1841 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001842 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1843 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1844 if (Size == 2 && CR.CaseBB == SwitchBB) {
1845 Case &Small = *CR.Range.first;
1846 Case &Big = *(CR.Range.second-1);
1847
1848 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1849 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1850 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1851
1852 // Check that there is only one bit different.
1853 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1854 (SmallValue | BigValue) == BigValue) {
1855 // Isolate the common bit.
1856 APInt CommonBit = BigValue & ~SmallValue;
1857 assert((SmallValue | CommonBit) == BigValue &&
1858 CommonBit.countPopulation() == 1 && "Not a common bit?");
1859
1860 SDValue CondLHS = getValue(SV);
1861 EVT VT = CondLHS.getValueType();
1862 DebugLoc DL = getCurDebugLoc();
1863
1864 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1865 DAG.getConstant(CommonBit, VT));
1866 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1867 Or, DAG.getConstant(BigValue, VT),
1868 ISD::SETEQ);
1869
1870 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001871 addSuccessorWithWeight(SwitchBB, Small.BB);
1872 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001873
1874 // Insert the true branch.
1875 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1876 getControlRoot(), Cond,
1877 DAG.getBasicBlock(Small.BB));
1878
1879 // Insert the false branch.
1880 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1881 DAG.getBasicBlock(Default));
1882
1883 DAG.setRoot(BrCond);
1884 return true;
1885 }
1886 }
1887 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001888
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001889 // Rearrange the case blocks so that the last one falls through if possible.
1890 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1891 // The last case block won't fall through into 'NextBlock' if we emit the
1892 // branches in this order. See if rearranging a case value would help.
1893 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1894 if (I->BB == NextBlock) {
1895 std::swap(*I, BackCase);
1896 break;
1897 }
1898 }
1899 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001900
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001901 // Create a CaseBlock record representing a conditional branch to
1902 // the Case's target mbb if the value being switched on SV is equal
1903 // to C.
1904 MachineBasicBlock *CurBlock = CR.CaseBB;
1905 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1906 MachineBasicBlock *FallThrough;
1907 if (I != E-1) {
1908 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1909 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001910
1911 // Put SV in a virtual register to make it available from the new blocks.
1912 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001913 } else {
1914 // If the last case doesn't match, go to the default block.
1915 FallThrough = Default;
1916 }
1917
Dan Gohman46510a72010-04-15 01:51:59 +00001918 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001919 ISD::CondCode CC;
1920 if (I->High == I->Low) {
1921 // This is just small small case range :) containing exactly 1 case
1922 CC = ISD::SETEQ;
1923 LHS = SV; RHS = I->High; MHS = NULL;
1924 } else {
1925 CC = ISD::SETLE;
1926 LHS = I->Low; MHS = SV; RHS = I->High;
1927 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001928
1929 uint32_t ExtraWeight = I->ExtraWeight;
1930 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
1931 /* me */ CurBlock,
1932 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001933
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001934 // If emitting the first comparison, just call visitSwitchCase to emit the
1935 // code into the current block. Otherwise, push the CaseBlock onto the
1936 // vector to be later processed by SDISel, and insert the node's MBB
1937 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001938 if (CurBlock == SwitchBB)
1939 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001940 else
1941 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001942
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001943 CurBlock = FallThrough;
1944 }
1945
1946 return true;
1947}
1948
1949static inline bool areJTsAllowed(const TargetLowering &TLI) {
1950 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1952 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001953}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001954
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001955static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001956 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001957 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001958 return (LastExt - FirstExt + 1ULL);
1959}
1960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001962bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1963 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001964 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001965 MachineBasicBlock* Default,
1966 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001967 Case& FrontCase = *CR.Range.first;
1968 Case& BackCase = *(CR.Range.second-1);
1969
Chris Lattnere880efe2009-11-07 07:50:34 +00001970 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1971 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001972
Chris Lattnere880efe2009-11-07 07:50:34 +00001973 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001974 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1975 I!=E; ++I)
1976 TSize += I->size();
1977
Dan Gohmane0567812010-04-08 23:03:40 +00001978 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001980
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001981 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001982 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 if (Density < 0.4)
1984 return false;
1985
David Greene4b69d992010-01-05 01:24:57 +00001986 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001987 << "First entry: " << First << ". Last entry: " << Last << '\n'
1988 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00001989 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001990
1991 // Get the MachineFunction which holds the current MBB. This is used when
1992 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001993 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994
1995 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001997 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998
1999 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2000
2001 // Create a new basic block to hold the code for loading the address
2002 // of the jump table, and jumping to it. Update successor information;
2003 // we will either branch to the default case for the switch, or the jump
2004 // table.
2005 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2006 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002007
2008 addSuccessorWithWeight(CR.CaseBB, Default);
2009 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002010
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002011 // Build a vector of destination BBs, corresponding to each target
2012 // of the jump table. If the value of the jump table slot corresponds to
2013 // a case statement, push the case's BB onto the vector, otherwise, push
2014 // the default BB.
2015 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002016 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002017 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002018 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2019 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002020
2021 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002022 DestBBs.push_back(I->BB);
2023 if (TEI==High)
2024 ++I;
2025 } else {
2026 DestBBs.push_back(Default);
2027 }
2028 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002030 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002031 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2032 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002033 E = DestBBs.end(); I != E; ++I) {
2034 if (!SuccsHandled[(*I)->getNumber()]) {
2035 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002036 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002037 }
2038 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002039
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002040 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002041 unsigned JTEncoding = TLI.getJumpTableEncoding();
2042 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002043 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045 // Set the jump table information so that we can codegen it as a second
2046 // MachineBasicBlock
2047 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002048 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2049 if (CR.CaseBB == SwitchBB)
2050 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052 JTCases.push_back(JumpTableBlock(JTH, JT));
2053
2054 return true;
2055}
2056
2057/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2058/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002059bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2060 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002061 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002062 MachineBasicBlock *Default,
2063 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002064 // Get the MachineFunction which holds the current MBB. This is used when
2065 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002066 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002067
2068 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002069 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002070 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071
2072 Case& FrontCase = *CR.Range.first;
2073 Case& BackCase = *(CR.Range.second-1);
2074 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2075
2076 // Size is the number of Cases represented by this range.
2077 unsigned Size = CR.Range.second - CR.Range.first;
2078
Chris Lattnere880efe2009-11-07 07:50:34 +00002079 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2080 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 double FMetric = 0;
2082 CaseItr Pivot = CR.Range.first + Size/2;
2083
2084 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2085 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002086 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2088 I!=E; ++I)
2089 TSize += I->size();
2090
Chris Lattnere880efe2009-11-07 07:50:34 +00002091 APInt LSize = FrontCase.size();
2092 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002093 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002094 << "First: " << First << ", Last: " << Last <<'\n'
2095 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002096 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2097 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002098 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2099 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002100 APInt Range = ComputeRange(LEnd, RBegin);
2101 assert((Range - 2ULL).isNonNegative() &&
2102 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002103 // Use volatile double here to avoid excess precision issues on some hosts,
2104 // e.g. that use 80-bit X87 registers.
2105 volatile double LDensity =
2106 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002107 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002108 volatile double RDensity =
2109 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002110 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002111 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002112 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002113 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002114 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2115 << "LDensity: " << LDensity
2116 << ", RDensity: " << RDensity << '\n'
2117 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002118 if (FMetric < Metric) {
2119 Pivot = J;
2120 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002121 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002122 }
2123
2124 LSize += J->size();
2125 RSize -= J->size();
2126 }
2127 if (areJTsAllowed(TLI)) {
2128 // If our case is dense we *really* should handle it earlier!
2129 assert((FMetric > 0) && "Should handle dense range earlier!");
2130 } else {
2131 Pivot = CR.Range.first + Size/2;
2132 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002134 CaseRange LHSR(CR.Range.first, Pivot);
2135 CaseRange RHSR(Pivot, CR.Range.second);
2136 Constant *C = Pivot->Low;
2137 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002138
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002139 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002140 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002142 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143 // Pivot's Value, then we can branch directly to the LHS's Target,
2144 // rather than creating a leaf node for it.
2145 if ((LHSR.second - LHSR.first) == 1 &&
2146 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002147 cast<ConstantInt>(C)->getValue() ==
2148 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149 TrueBB = LHSR.first->BB;
2150 } else {
2151 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2152 CurMF->insert(BBI, TrueBB);
2153 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002154
2155 // Put SV in a virtual register to make it available from the new blocks.
2156 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002157 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002158
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002159 // Similar to the optimization above, if the Value being switched on is
2160 // known to be less than the Constant CR.LT, and the current Case Value
2161 // is CR.LT - 1, then we can branch directly to the target block for
2162 // the current Case Value, rather than emitting a RHS leaf node for it.
2163 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002164 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2165 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166 FalseBB = RHSR.first->BB;
2167 } else {
2168 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2169 CurMF->insert(BBI, FalseBB);
2170 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002171
2172 // Put SV in a virtual register to make it available from the new blocks.
2173 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002174 }
2175
2176 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002177 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 // Otherwise, branch to LHS.
2179 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2180
Dan Gohman99be8ae2010-04-19 22:41:47 +00002181 if (CR.CaseBB == SwitchBB)
2182 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002183 else
2184 SwitchCases.push_back(CB);
2185
2186 return true;
2187}
2188
2189/// handleBitTestsSwitchCase - if current case range has few destination and
2190/// range span less, than machine word bitwidth, encode case range into series
2191/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002192bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2193 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002194 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002195 MachineBasicBlock* Default,
2196 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002197 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002198 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002199
2200 Case& FrontCase = *CR.Range.first;
2201 Case& BackCase = *(CR.Range.second-1);
2202
2203 // Get the MachineFunction which holds the current MBB. This is used when
2204 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002205 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002206
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002207 // If target does not have legal shift left, do not emit bit tests at all.
2208 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2209 return false;
2210
Anton Korobeynikov23218582008-12-23 22:25:27 +00002211 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002212 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2213 I!=E; ++I) {
2214 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002215 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002216 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 // Count unique destinations
2219 SmallSet<MachineBasicBlock*, 4> Dests;
2220 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2221 Dests.insert(I->BB);
2222 if (Dests.size() > 3)
2223 // Don't bother the code below, if there are too much unique destinations
2224 return false;
2225 }
David Greene4b69d992010-01-05 01:24:57 +00002226 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002227 << Dests.size() << '\n'
2228 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002229
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002230 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002231 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2232 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002233 APInt cmpRange = maxValue - minValue;
2234
David Greene4b69d992010-01-05 01:24:57 +00002235 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002236 << "Low bound: " << minValue << '\n'
2237 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002238
Dan Gohmane0567812010-04-08 23:03:40 +00002239 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240 (!(Dests.size() == 1 && numCmps >= 3) &&
2241 !(Dests.size() == 2 && numCmps >= 5) &&
2242 !(Dests.size() >= 3 && numCmps >= 6)))
2243 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002244
David Greene4b69d992010-01-05 01:24:57 +00002245 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002246 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2247
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002248 // Optimize the case where all the case values fit in a
2249 // word without having to subtract minValue. In this case,
2250 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002251 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002252 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002254 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002256
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002257 CaseBitsVector CasesBits;
2258 unsigned i, count = 0;
2259
2260 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2261 MachineBasicBlock* Dest = I->BB;
2262 for (i = 0; i < count; ++i)
2263 if (Dest == CasesBits[i].BB)
2264 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002265
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002266 if (i == count) {
2267 assert((count < 3) && "Too much destinations to test!");
2268 CasesBits.push_back(CaseBits(0, Dest, 0));
2269 count++;
2270 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002271
2272 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2273 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2274
2275 uint64_t lo = (lowValue - lowBound).getZExtValue();
2276 uint64_t hi = (highValue - lowBound).getZExtValue();
2277
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002278 for (uint64_t j = lo; j <= hi; j++) {
2279 CasesBits[i].Mask |= 1ULL << j;
2280 CasesBits[i].Bits++;
2281 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002283 }
2284 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286 BitTestInfo BTC;
2287
2288 // Figure out which block is immediately after the current one.
2289 MachineFunction::iterator BBI = CR.CaseBB;
2290 ++BBI;
2291
2292 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2293
David Greene4b69d992010-01-05 01:24:57 +00002294 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002295 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002296 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002297 << ", Bits: " << CasesBits[i].Bits
2298 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002299
2300 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2301 CurMF->insert(BBI, CaseBB);
2302 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2303 CaseBB,
2304 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002305
2306 // Put SV in a virtual register to make it available from the new blocks.
2307 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002309
2310 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002311 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312 CR.CaseBB, Default, BTC);
2313
Dan Gohman99be8ae2010-04-19 22:41:47 +00002314 if (CR.CaseBB == SwitchBB)
2315 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002316
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002317 BitTestCases.push_back(BTB);
2318
2319 return true;
2320}
2321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002323size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2324 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002325 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002326
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002327 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002328 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002329 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002330 BasicBlock *SuccBB = SI.getSuccessor(i);
2331 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2332
2333 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002335 Cases.push_back(Case(SI.getSuccessorValue(i),
2336 SI.getSuccessorValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002337 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338 }
2339 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2340
2341 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002342 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343 // Must recompute end() each iteration because it may be
2344 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002345 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2346 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002347 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2348 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349 MachineBasicBlock* nextBB = J->BB;
2350 MachineBasicBlock* currentBB = I->BB;
2351
2352 // If the two neighboring cases go to the same destination, merge them
2353 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002354 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355 I->High = J->High;
2356 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002357
2358 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2359 uint32_t CurWeight = currentBB->getBasicBlock() ?
2360 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2361 uint32_t NextWeight = nextBB->getBasicBlock() ?
2362 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2363
2364 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2365 CurWeight + NextWeight);
2366 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002367 } else {
2368 I = J++;
2369 }
2370 }
2371
2372 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2373 if (I->Low != I->High)
2374 // A range counts double, since it requires two compares.
2375 ++numCmps;
2376 }
2377
2378 return numCmps;
2379}
2380
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002381void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2382 MachineBasicBlock *Last) {
2383 // Update JTCases.
2384 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2385 if (JTCases[i].first.HeaderBB == First)
2386 JTCases[i].first.HeaderBB = Last;
2387
2388 // Update BitTestCases.
2389 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2390 if (BitTestCases[i].Parent == First)
2391 BitTestCases[i].Parent = Last;
2392}
2393
Dan Gohman46510a72010-04-15 01:51:59 +00002394void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002395 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002396
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397 // Figure out which block is immediately after the current one.
2398 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2400
2401 // If there is only the default destination, branch to it if it is not the
2402 // next basic block. Otherwise, just fall through.
2403 if (SI.getNumOperands() == 2) {
2404 // Update machine-CFG edges.
2405
2406 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002407 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002408 if (Default != NextBlock)
2409 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2410 MVT::Other, getControlRoot(),
2411 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002412
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413 return;
2414 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002416 // If there are any non-default case statements, create a vector of Cases
2417 // representing each one, and sort the vector so that we can efficiently
2418 // create a binary search tree from them.
2419 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002420 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002421 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002422 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002423 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002424
2425 // Get the Value to be switched on and default basic blocks, which will be
2426 // inserted into CaseBlock records, representing basic blocks in the binary
2427 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002428 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002429
2430 // Push the initial CaseRec onto the worklist
2431 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002432 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2433 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002434
2435 while (!WorkList.empty()) {
2436 // Grab a record representing a case range to process off the worklist
2437 CaseRec CR = WorkList.back();
2438 WorkList.pop_back();
2439
Dan Gohman99be8ae2010-04-19 22:41:47 +00002440 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002441 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002442
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443 // If the range has few cases (two or less) emit a series of specific
2444 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002445 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002447
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002448 // If the switch has more than 5 blocks, and at least 40% dense, and the
2449 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002450 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002451 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002452 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002454 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2455 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002456 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457 }
2458}
2459
Dan Gohman46510a72010-04-15 01:51:59 +00002460void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002461 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002462
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002463 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002464 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002465 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002466 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002467 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002468 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002469 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002470 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2471 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2472 addSuccessorWithWeight(IndirectBrMBB, Succ);
2473 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002474
Bill Wendling4533cac2010-01-28 21:51:40 +00002475 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2476 MVT::Other, getControlRoot(),
2477 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002478}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002479
Dan Gohman46510a72010-04-15 01:51:59 +00002480void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002481 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002482 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002483 if (isa<Constant>(I.getOperand(0)) &&
2484 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2485 SDValue Op2 = getValue(I.getOperand(1));
2486 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2487 Op2.getValueType(), Op2));
2488 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002489 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002490
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002491 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002492}
2493
Dan Gohman46510a72010-04-15 01:51:59 +00002494void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495 SDValue Op1 = getValue(I.getOperand(0));
2496 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002497 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2498 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002499}
2500
Dan Gohman46510a72010-04-15 01:51:59 +00002501void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502 SDValue Op1 = getValue(I.getOperand(0));
2503 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002504
2505 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2506
Chris Lattnerd3027732011-02-13 09:02:52 +00002507 // Coerce the shift amount to the right type if we can.
2508 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002509 unsigned ShiftSize = ShiftTy.getSizeInBits();
2510 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002511 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002512
Dan Gohman57fc82d2009-04-09 03:51:29 +00002513 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002514 if (ShiftSize > Op2Size)
2515 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002516
Dan Gohman57fc82d2009-04-09 03:51:29 +00002517 // If the operand is larger than the shift count type but the shift
2518 // count type has enough bits to represent any shift value, truncate
2519 // it now. This is a common case and it exposes the truncate to
2520 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002521 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2522 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2523 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002524 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002525 else
Chris Lattnere0751182011-02-13 19:09:16 +00002526 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002527 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002528
Bill Wendling4533cac2010-01-28 21:51:40 +00002529 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2530 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531}
2532
Benjamin Kramer9c640302011-07-08 10:31:30 +00002533void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002534 SDValue Op1 = getValue(I.getOperand(0));
2535 SDValue Op2 = getValue(I.getOperand(1));
2536
2537 // Turn exact SDivs into multiplications.
2538 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2539 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002540 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2541 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002542 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2543 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2544 else
2545 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2546 Op1, Op2));
2547}
2548
Dan Gohman46510a72010-04-15 01:51:59 +00002549void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002551 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002552 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002553 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002554 predicate = ICmpInst::Predicate(IC->getPredicate());
2555 SDValue Op1 = getValue(I.getOperand(0));
2556 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002557 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002558
Owen Andersone50ed302009-08-10 22:56:29 +00002559 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002560 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002561}
2562
Dan Gohman46510a72010-04-15 01:51:59 +00002563void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002564 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002565 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002566 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002567 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002568 predicate = FCmpInst::Predicate(FC->getPredicate());
2569 SDValue Op1 = getValue(I.getOperand(0));
2570 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002571 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002572 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002573 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574}
2575
Dan Gohman46510a72010-04-15 01:51:59 +00002576void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002577 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002578 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2579 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002580 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002581
Bill Wendling49fcff82009-12-21 22:30:11 +00002582 SmallVector<SDValue, 4> Values(NumValues);
2583 SDValue Cond = getValue(I.getOperand(0));
2584 SDValue TrueVal = getValue(I.getOperand(1));
2585 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002586
Bill Wendling4533cac2010-01-28 21:51:40 +00002587 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002588 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002589 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2590 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002591 SDValue(TrueVal.getNode(),
2592 TrueVal.getResNo() + i),
2593 SDValue(FalseVal.getNode(),
2594 FalseVal.getResNo() + i));
2595
Bill Wendling4533cac2010-01-28 21:51:40 +00002596 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2597 DAG.getVTList(&ValueVTs[0], NumValues),
2598 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002599}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002600
Dan Gohman46510a72010-04-15 01:51:59 +00002601void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002602 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2603 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002604 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002605 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002606}
2607
Dan Gohman46510a72010-04-15 01:51:59 +00002608void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002609 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2610 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2611 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002612 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002613 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002614}
2615
Dan Gohman46510a72010-04-15 01:51:59 +00002616void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002617 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2618 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2619 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002620 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002621 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002622}
2623
Dan Gohman46510a72010-04-15 01:51:59 +00002624void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002625 // FPTrunc is never a no-op cast, no need to check
2626 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002627 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002628 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2629 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002630}
2631
Dan Gohman46510a72010-04-15 01:51:59 +00002632void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002633 // FPTrunc is never a no-op cast, no need to check
2634 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002635 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002636 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002637}
2638
Dan Gohman46510a72010-04-15 01:51:59 +00002639void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002640 // FPToUI is never a no-op cast, no need to check
2641 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002642 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002643 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002644}
2645
Dan Gohman46510a72010-04-15 01:51:59 +00002646void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002647 // FPToSI is never a no-op cast, no need to check
2648 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002649 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002650 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002651}
2652
Dan Gohman46510a72010-04-15 01:51:59 +00002653void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002654 // UIToFP is never a no-op cast, no need to check
2655 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002656 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002657 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002658}
2659
Dan Gohman46510a72010-04-15 01:51:59 +00002660void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002661 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002662 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002663 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002664 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002665}
2666
Dan Gohman46510a72010-04-15 01:51:59 +00002667void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002668 // What to do depends on the size of the integer and the size of the pointer.
2669 // We can either truncate, zero extend, or no-op, accordingly.
2670 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002671 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002672 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002673}
2674
Dan Gohman46510a72010-04-15 01:51:59 +00002675void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002676 // What to do depends on the size of the integer and the size of the pointer.
2677 // We can either truncate, zero extend, or no-op, accordingly.
2678 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002679 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002680 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002681}
2682
Dan Gohman46510a72010-04-15 01:51:59 +00002683void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002684 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002685 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002686
Bill Wendling49fcff82009-12-21 22:30:11 +00002687 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002688 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002689 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002690 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002691 DestVT, N)); // convert types.
2692 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002693 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002694}
2695
Dan Gohman46510a72010-04-15 01:51:59 +00002696void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002697 SDValue InVec = getValue(I.getOperand(0));
2698 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002699 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002700 TLI.getPointerTy(),
2701 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002702 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2703 TLI.getValueType(I.getType()),
2704 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002705}
2706
Dan Gohman46510a72010-04-15 01:51:59 +00002707void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002708 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002709 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002710 TLI.getPointerTy(),
2711 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002712 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2713 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002714}
2715
Mon P Wangaeb06d22008-11-10 04:46:22 +00002716// Utility for visitShuffleVector - Returns true if the mask is mask starting
2717// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002718static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2719 unsigned MaskNumElts = Mask.size();
2720 for (unsigned i = 0; i != MaskNumElts; ++i)
2721 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002723 return true;
2724}
2725
Dan Gohman46510a72010-04-15 01:51:59 +00002726void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002727 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002728 SDValue Src1 = getValue(I.getOperand(0));
2729 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730
Nate Begeman9008ca62009-04-27 18:41:29 +00002731 // Convert the ConstantVector mask operand into an array of ints, with -1
2732 // representing undef values.
2733 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002734 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002735 unsigned MaskNumElts = MaskElts.size();
2736 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 if (isa<UndefValue>(MaskElts[i]))
2738 Mask.push_back(-1);
2739 else
2740 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2741 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002742
Owen Andersone50ed302009-08-10 22:56:29 +00002743 EVT VT = TLI.getValueType(I.getType());
2744 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002745 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002746
Mon P Wangc7849c22008-11-16 05:06:27 +00002747 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002748 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2749 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002750 return;
2751 }
2752
2753 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002754 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2755 // Mask is longer than the source vectors and is a multiple of the source
2756 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002757 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002758 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2759 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002760 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2761 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002762 return;
2763 }
2764
Mon P Wangc7849c22008-11-16 05:06:27 +00002765 // Pad both vectors with undefs to make them the same length as the mask.
2766 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002767 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2768 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002769 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002770
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2772 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002773 MOps1[0] = Src1;
2774 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002775
2776 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2777 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 &MOps1[0], NumConcat);
2779 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002780 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002782
Mon P Wangaeb06d22008-11-10 04:46:22 +00002783 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002784 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002785 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002787 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 MappedOps.push_back(Idx);
2789 else
2790 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002791 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002792
Bill Wendling4533cac2010-01-28 21:51:40 +00002793 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2794 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002795 return;
2796 }
2797
Mon P Wangc7849c22008-11-16 05:06:27 +00002798 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002799 // Analyze the access pattern of the vector to see if we can extract
2800 // two subvectors and do the shuffle. The analysis is done by calculating
2801 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002802 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2803 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002804 int MaxRange[2] = {-1, -1};
2805
Nate Begeman5a5ca152009-04-29 05:20:52 +00002806 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 int Idx = Mask[i];
2808 int Input = 0;
2809 if (Idx < 0)
2810 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002811
Nate Begeman5a5ca152009-04-29 05:20:52 +00002812 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002813 Input = 1;
2814 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002815 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002816 if (Idx > MaxRange[Input])
2817 MaxRange[Input] = Idx;
2818 if (Idx < MinRange[Input])
2819 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002820 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002821
Mon P Wangc7849c22008-11-16 05:06:27 +00002822 // Check if the access is smaller than the vector size and can we find
2823 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002824 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2825 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002826 int StartIdx[2]; // StartIdx to extract from
2827 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002828 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002829 RangeUse[Input] = 0; // Unused
2830 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002831 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002832 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002833 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002834 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002835 RangeUse[Input] = 1; // Extract from beginning of the vector
2836 StartIdx[Input] = 0;
2837 } else {
2838 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002839 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002840 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002841 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002842 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002843 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002844 }
2845
Bill Wendling636e2582009-08-21 18:16:06 +00002846 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002847 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002848 return;
2849 }
2850 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2851 // Extract appropriate subvector and generate a vector shuffle
2852 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002853 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002854 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002855 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002856 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002857 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002858 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002859 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002860
Mon P Wangc7849c22008-11-16 05:06:27 +00002861 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002862 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002863 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002864 int Idx = Mask[i];
2865 if (Idx < 0)
2866 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002867 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002868 MappedOps.push_back(Idx - StartIdx[0]);
2869 else
2870 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002871 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002872
Bill Wendling4533cac2010-01-28 21:51:40 +00002873 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2874 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002875 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002876 }
2877 }
2878
Mon P Wangc7849c22008-11-16 05:06:27 +00002879 // We can't use either concat vectors or extract subvectors so fall back to
2880 // replacing the shuffle with extract and build vector.
2881 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002882 EVT EltVT = VT.getVectorElementType();
2883 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002884 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002885 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002887 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002888 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002889 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002890 SDValue Res;
2891
Nate Begeman5a5ca152009-04-29 05:20:52 +00002892 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002893 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2894 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002895 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002896 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2897 EltVT, Src2,
2898 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2899
2900 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002901 }
2902 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002903
Bill Wendling4533cac2010-01-28 21:51:40 +00002904 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2905 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002906}
2907
Dan Gohman46510a72010-04-15 01:51:59 +00002908void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002909 const Value *Op0 = I.getOperand(0);
2910 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002911 Type *AggTy = I.getType();
2912 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002913 bool IntoUndef = isa<UndefValue>(Op0);
2914 bool FromUndef = isa<UndefValue>(Op1);
2915
Jay Foadfc6d3a42011-07-13 10:26:04 +00002916 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002917
Owen Andersone50ed302009-08-10 22:56:29 +00002918 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002919 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002920 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002921 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2922
2923 unsigned NumAggValues = AggValueVTs.size();
2924 unsigned NumValValues = ValValueVTs.size();
2925 SmallVector<SDValue, 4> Values(NumAggValues);
2926
2927 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002928 unsigned i = 0;
2929 // Copy the beginning value(s) from the original aggregate.
2930 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002931 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002932 SDValue(Agg.getNode(), Agg.getResNo() + i);
2933 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002934 if (NumValValues) {
2935 SDValue Val = getValue(Op1);
2936 for (; i != LinearIndex + NumValValues; ++i)
2937 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2938 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2939 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002940 // Copy remaining value(s) from the original aggregate.
2941 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002942 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002943 SDValue(Agg.getNode(), Agg.getResNo() + i);
2944
Bill Wendling4533cac2010-01-28 21:51:40 +00002945 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2946 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2947 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002948}
2949
Dan Gohman46510a72010-04-15 01:51:59 +00002950void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002951 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002952 Type *AggTy = Op0->getType();
2953 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002954 bool OutOfUndef = isa<UndefValue>(Op0);
2955
Jay Foadfc6d3a42011-07-13 10:26:04 +00002956 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002957
Owen Andersone50ed302009-08-10 22:56:29 +00002958 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002959 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2960
2961 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00002962
2963 // Ignore a extractvalue that produces an empty object
2964 if (!NumValValues) {
2965 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2966 return;
2967 }
2968
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002969 SmallVector<SDValue, 4> Values(NumValValues);
2970
2971 SDValue Agg = getValue(Op0);
2972 // Copy out the selected value(s).
2973 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2974 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002975 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002976 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002977 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002978
Bill Wendling4533cac2010-01-28 21:51:40 +00002979 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2980 DAG.getVTList(&ValValueVTs[0], NumValValues),
2981 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002982}
2983
Dan Gohman46510a72010-04-15 01:51:59 +00002984void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002985 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002986 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987
Dan Gohman46510a72010-04-15 01:51:59 +00002988 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002989 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002990 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002991 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002992 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2993 if (Field) {
2994 // N = N + Offset
2995 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002996 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002997 DAG.getIntPtrConstant(Offset));
2998 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002999
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003000 Ty = StTy->getElementType(Field);
3001 } else {
3002 Ty = cast<SequentialType>(Ty)->getElementType();
3003
3004 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003005 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003006 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003007 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003008 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003009 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003010 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003011 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003012 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003013 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3014 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003015 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003016 else
Evan Chengb1032a82009-02-09 20:54:38 +00003017 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003018
Dale Johannesen66978ee2009-01-31 02:22:37 +00003019 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003020 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003021 continue;
3022 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003023
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003024 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003025 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3026 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003027 SDValue IdxN = getValue(Idx);
3028
3029 // If the index is smaller or larger than intptr_t, truncate or extend
3030 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003031 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003032
3033 // If this is a multiply by a power of two, turn it into a shl
3034 // immediately. This is a very common case.
3035 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003036 if (ElementSize.isPowerOf2()) {
3037 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003038 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003039 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00003040 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003041 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003042 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003043 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003044 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003045 }
3046 }
3047
Scott Michelfdc40a02009-02-17 22:15:04 +00003048 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003049 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003050 }
3051 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053 setValue(&I, N);
3054}
3055
Dan Gohman46510a72010-04-15 01:51:59 +00003056void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003057 // If this is a fixed sized alloca in the entry block of the function,
3058 // allocate it statically on the stack.
3059 if (FuncInfo.StaticAllocaMap.count(&I))
3060 return; // getValue will auto-populate this.
3061
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003062 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003063 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003064 unsigned Align =
3065 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3066 I.getAlignment());
3067
3068 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003069
Owen Andersone50ed302009-08-10 22:56:29 +00003070 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003071 if (AllocSize.getValueType() != IntPtr)
3072 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3073
3074 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3075 AllocSize,
3076 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003077
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003078 // Handle alignment. If the requested alignment is less than or equal to
3079 // the stack alignment, ignore it. If the size is greater than or equal to
3080 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003081 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003082 if (Align <= StackAlign)
3083 Align = 0;
3084
3085 // Round the size of the allocation up to the stack alignment size
3086 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003087 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003088 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003089 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003091 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003092 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003093 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003094 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3095
3096 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003097 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003098 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003099 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003100 setValue(&I, DSA);
3101 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003103 // Inform the Frame Information that we have just allocated a variable-sized
3104 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003105 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003106}
3107
Dan Gohman46510a72010-04-15 01:51:59 +00003108void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003109 const Value *SV = I.getOperand(0);
3110 SDValue Ptr = getValue(SV);
3111
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003112 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003113
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003114 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003115 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003116 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003117 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003118
Owen Andersone50ed302009-08-10 22:56:29 +00003119 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003120 SmallVector<uint64_t, 4> Offsets;
3121 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3122 unsigned NumValues = ValueVTs.size();
3123 if (NumValues == 0)
3124 return;
3125
3126 SDValue Root;
3127 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003128 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003129 // Serialize volatile loads with other side effects.
3130 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003131 else if (AA->pointsToConstantMemory(
3132 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003133 // Do not serialize (non-volatile) loads of constant memory with anything.
3134 Root = DAG.getEntryNode();
3135 ConstantMemory = true;
3136 } else {
3137 // Do not serialize non-volatile loads against each other.
3138 Root = DAG.getRoot();
3139 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003141 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003142 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3143 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003144 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003145 unsigned ChainI = 0;
3146 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3147 // Serializing loads here may result in excessive register pressure, and
3148 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3149 // could recover a bit by hoisting nodes upward in the chain by recognizing
3150 // they are side-effect free or do not alias. The optimizer should really
3151 // avoid this case by converting large object/array copies to llvm.memcpy
3152 // (MaxParallelChains should always remain as failsafe).
3153 if (ChainI == MaxParallelChains) {
3154 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3155 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3156 MVT::Other, &Chains[0], ChainI);
3157 Root = Chain;
3158 ChainI = 0;
3159 }
Bill Wendling856ff412009-12-22 00:12:37 +00003160 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3161 PtrVT, Ptr,
3162 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003163 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003164 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003165 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003166
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003167 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003168 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003169 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003170
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003171 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003172 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003173 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003174 if (isVolatile)
3175 DAG.setRoot(Chain);
3176 else
3177 PendingLoads.push_back(Chain);
3178 }
3179
Bill Wendling4533cac2010-01-28 21:51:40 +00003180 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3181 DAG.getVTList(&ValueVTs[0], NumValues),
3182 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003183}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003184
Dan Gohman46510a72010-04-15 01:51:59 +00003185void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3186 const Value *SrcV = I.getOperand(0);
3187 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003188
Owen Andersone50ed302009-08-10 22:56:29 +00003189 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003190 SmallVector<uint64_t, 4> Offsets;
3191 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3192 unsigned NumValues = ValueVTs.size();
3193 if (NumValues == 0)
3194 return;
3195
3196 // Get the lowered operands. Note that we do this after
3197 // checking if NumResults is zero, because with zero results
3198 // the operands won't have values in the map.
3199 SDValue Src = getValue(SrcV);
3200 SDValue Ptr = getValue(PtrV);
3201
3202 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003203 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3204 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003205 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003206 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003207 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003208 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003209 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003210
Andrew Trickde91f3c2010-11-12 17:50:46 +00003211 unsigned ChainI = 0;
3212 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3213 // See visitLoad comments.
3214 if (ChainI == MaxParallelChains) {
3215 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3216 MVT::Other, &Chains[0], ChainI);
3217 Root = Chain;
3218 ChainI = 0;
3219 }
Bill Wendling856ff412009-12-22 00:12:37 +00003220 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3221 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003222 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3223 SDValue(Src.getNode(), Src.getResNo() + i),
3224 Add, MachinePointerInfo(PtrV, Offsets[i]),
3225 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3226 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003227 }
3228
Devang Patel7e13efa2010-10-26 22:14:52 +00003229 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003230 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003231 ++SDNodeOrder;
3232 AssignOrderingToNode(StoreNode.getNode());
3233 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003234}
3235
Eli Friedmanff030482011-07-28 21:48:00 +00003236void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman55ba8162011-07-29 03:05:32 +00003237 SDValue Root = getRoot();
3238 SDValue L =
3239 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
3240 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
3241 Root,
3242 getValue(I.getPointerOperand()),
3243 getValue(I.getCompareOperand()),
3244 getValue(I.getNewValOperand()),
3245 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
3246 I.getOrdering(), I.getSynchScope());
3247 setValue(&I, L);
3248 DAG.setRoot(L.getValue(1));
Eli Friedmanff030482011-07-28 21:48:00 +00003249}
3250
3251void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman55ba8162011-07-29 03:05:32 +00003252 ISD::NodeType NT;
3253 switch (I.getOperation()) {
3254 default: llvm_unreachable("Unknown atomicrmw operation"); return;
3255 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3256 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3257 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3258 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3259 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3260 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3261 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3262 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3263 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3264 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3265 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3266 }
3267 SDValue L =
3268 DAG.getAtomic(NT, getCurDebugLoc(),
3269 getValue(I.getValOperand()).getValueType().getSimpleVT(),
3270 getRoot(),
3271 getValue(I.getPointerOperand()),
3272 getValue(I.getValOperand()),
3273 I.getPointerOperand(), 0 /* Alignment */,
3274 I.getOrdering(), I.getSynchScope());
3275 setValue(&I, L);
3276 DAG.setRoot(L.getValue(1));
Eli Friedmanff030482011-07-28 21:48:00 +00003277}
3278
Eli Friedman47f35132011-07-25 23:16:38 +00003279void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003280 DebugLoc dl = getCurDebugLoc();
3281 SDValue Ops[3];
3282 Ops[0] = getRoot();
3283 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3284 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3285 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003286}
3287
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003288/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3289/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003290void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003291 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003292 bool HasChain = !I.doesNotAccessMemory();
3293 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3294
3295 // Build the operand list.
3296 SmallVector<SDValue, 8> Ops;
3297 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3298 if (OnlyLoad) {
3299 // We don't need to serialize loads against other loads.
3300 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003301 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003302 Ops.push_back(getRoot());
3303 }
3304 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003305
3306 // Info is set by getTgtMemInstrinsic
3307 TargetLowering::IntrinsicInfo Info;
3308 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3309
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003310 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003311 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3312 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003313 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003314
3315 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003316 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3317 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003318 assert(TLI.isTypeLegal(Op.getValueType()) &&
3319 "Intrinsic uses a non-legal type?");
3320 Ops.push_back(Op);
3321 }
3322
Owen Andersone50ed302009-08-10 22:56:29 +00003323 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003324 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3325#ifndef NDEBUG
3326 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3327 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3328 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003329 }
Bob Wilson8d919552009-07-31 22:41:21 +00003330#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003332 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003334
Bob Wilson8d919552009-07-31 22:41:21 +00003335 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003336
3337 // Create the node.
3338 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003339 if (IsTgtIntrinsic) {
3340 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003341 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003342 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003343 Info.memVT,
3344 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003345 Info.align, Info.vol,
3346 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003347 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003348 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003349 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003350 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003351 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003352 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003353 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003354 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003355 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003356 }
3357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003358 if (HasChain) {
3359 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3360 if (OnlyLoad)
3361 PendingLoads.push_back(Chain);
3362 else
3363 DAG.setRoot(Chain);
3364 }
Bill Wendling856ff412009-12-22 00:12:37 +00003365
Benjamin Kramerf0127052010-01-05 13:12:22 +00003366 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003367 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003368 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003369 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003370 }
Bill Wendling856ff412009-12-22 00:12:37 +00003371
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003372 setValue(&I, Result);
3373 }
3374}
3375
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003376/// GetSignificand - Get the significand and build it into a floating-point
3377/// number with exponent of 1:
3378///
3379/// Op = (Op & 0x007fffff) | 0x3f800000;
3380///
3381/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003382static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003383GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3385 DAG.getConstant(0x007fffff, MVT::i32));
3386 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3387 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003388 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003389}
3390
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003391/// GetExponent - Get the exponent:
3392///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003393/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003394///
3395/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003396static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003397GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003398 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003399 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3400 DAG.getConstant(0x7f800000, MVT::i32));
3401 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003402 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003403 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3404 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003405 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003406}
3407
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003408/// getF32Constant - Get 32-bit floating point constant.
3409static SDValue
3410getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003412}
3413
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003414/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003415/// visitIntrinsicCall: I is a call instruction
3416/// Op is the associated NodeType for I
3417const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003418SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3419 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003420 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003421 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003422 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003423 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003424 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003425 getValue(I.getArgOperand(0)),
3426 getValue(I.getArgOperand(1)),
Eli Friedman55ba8162011-07-29 03:05:32 +00003427 I.getArgOperand(0), 0 /* Alignment */,
3428 Monotonic, CrossThread);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003429 setValue(&I, L);
3430 DAG.setRoot(L.getValue(1));
3431 return 0;
3432}
3433
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003434// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003435const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003436SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003437 SDValue Op1 = getValue(I.getArgOperand(0));
3438 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003439
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003441 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003442 return 0;
3443}
Bill Wendling74c37652008-12-09 22:08:41 +00003444
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003445/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3446/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003447void
Dan Gohman46510a72010-04-15 01:51:59 +00003448SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003449 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003450 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003451
Gabor Greif0635f352010-06-25 09:38:13 +00003452 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003453 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003454 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003455
3456 // Put the exponent in the right bit position for later addition to the
3457 // final result:
3458 //
3459 // #define LOG2OFe 1.4426950f
3460 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003461 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003462 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003464
3465 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3467 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003468
3469 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003471 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003472
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003473 if (LimitFloatPrecision <= 6) {
3474 // For floating-point precision of 6:
3475 //
3476 // TwoToFractionalPartOfX =
3477 // 0.997535578f +
3478 // (0.735607626f + 0.252464424f * x) * x;
3479 //
3480 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003482 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003484 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3486 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003487 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003488 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003489
3490 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003492 TwoToFracPartOfX, IntegerPartOfX);
3493
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003494 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003495 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3496 // For floating-point precision of 12:
3497 //
3498 // TwoToFractionalPartOfX =
3499 // 0.999892986f +
3500 // (0.696457318f +
3501 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3502 //
3503 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003505 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003507 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003508 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3509 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003510 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003511 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3512 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003513 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003514 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003515
3516 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003518 TwoToFracPartOfX, IntegerPartOfX);
3519
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003520 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003521 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3522 // For floating-point precision of 18:
3523 //
3524 // TwoToFractionalPartOfX =
3525 // 0.999999982f +
3526 // (0.693148872f +
3527 // (0.240227044f +
3528 // (0.554906021e-1f +
3529 // (0.961591928e-2f +
3530 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3531 //
3532 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003533 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003534 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003535 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003536 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003537 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3538 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003539 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3541 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003542 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3544 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003545 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003546 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3547 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003548 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3550 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003551 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003552 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003554
3555 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003557 TwoToFracPartOfX, IntegerPartOfX);
3558
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003559 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003560 }
3561 } else {
3562 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003563 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003564 getValue(I.getArgOperand(0)).getValueType(),
3565 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003566 }
3567
Dale Johannesen59e577f2008-09-05 18:38:42 +00003568 setValue(&I, result);
3569}
3570
Bill Wendling39150252008-09-09 20:39:27 +00003571/// visitLog - Lower a log intrinsic. Handles the special sequences for
3572/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003573void
Dan Gohman46510a72010-04-15 01:51:59 +00003574SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003575 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003576 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003577
Gabor Greif0635f352010-06-25 09:38:13 +00003578 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003579 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003580 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003581 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003582
3583 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003584 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003586 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003587
3588 // Get the significand and build it into a floating-point number with
3589 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003590 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003591
3592 if (LimitFloatPrecision <= 6) {
3593 // For floating-point precision of 6:
3594 //
3595 // LogofMantissa =
3596 // -1.1609546f +
3597 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003598 //
Bill Wendling39150252008-09-09 20:39:27 +00003599 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003601 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3605 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003606 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003607
Scott Michelfdc40a02009-02-17 22:15:04 +00003608 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003610 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3611 // For floating-point precision of 12:
3612 //
3613 // LogOfMantissa =
3614 // -1.7417939f +
3615 // (2.8212026f +
3616 // (-1.4699568f +
3617 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3618 //
3619 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003620 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003621 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003622 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003623 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3625 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003626 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3628 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003629 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3631 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003632 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003633
Scott Michelfdc40a02009-02-17 22:15:04 +00003634 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003636 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3637 // For floating-point precision of 18:
3638 //
3639 // LogOfMantissa =
3640 // -2.1072184f +
3641 // (4.2372794f +
3642 // (-3.7029485f +
3643 // (2.2781945f +
3644 // (-0.87823314f +
3645 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3646 //
3647 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003649 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003651 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3653 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003654 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3656 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003657 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3659 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003660 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3662 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003663 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3665 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003666 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003667
Scott Michelfdc40a02009-02-17 22:15:04 +00003668 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003670 }
3671 } else {
3672 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003673 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003674 getValue(I.getArgOperand(0)).getValueType(),
3675 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003676 }
3677
Dale Johannesen59e577f2008-09-05 18:38:42 +00003678 setValue(&I, result);
3679}
3680
Bill Wendling3eb59402008-09-09 00:28:24 +00003681/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3682/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003683void
Dan Gohman46510a72010-04-15 01:51:59 +00003684SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003685 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003686 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003687
Gabor Greif0635f352010-06-25 09:38:13 +00003688 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003689 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003690 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003691 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003692
Bill Wendling39150252008-09-09 20:39:27 +00003693 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003694 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003695
Bill Wendling3eb59402008-09-09 00:28:24 +00003696 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003697 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003698 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003699
Bill Wendling3eb59402008-09-09 00:28:24 +00003700 // Different possible minimax approximations of significand in
3701 // floating-point for various degrees of accuracy over [1,2].
3702 if (LimitFloatPrecision <= 6) {
3703 // For floating-point precision of 6:
3704 //
3705 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3706 //
3707 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003711 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3713 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003715
Scott Michelfdc40a02009-02-17 22:15:04 +00003716 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003718 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3719 // For floating-point precision of 12:
3720 //
3721 // Log2ofMantissa =
3722 // -2.51285454f +
3723 // (4.07009056f +
3724 // (-2.12067489f +
3725 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003726 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003727 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003729 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003731 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3733 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003734 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3736 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003737 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3739 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003740 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003741
Scott Michelfdc40a02009-02-17 22:15:04 +00003742 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003744 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3745 // For floating-point precision of 18:
3746 //
3747 // Log2ofMantissa =
3748 // -3.0400495f +
3749 // (6.1129976f +
3750 // (-5.3420409f +
3751 // (3.2865683f +
3752 // (-1.2669343f +
3753 // (0.27515199f -
3754 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3755 //
3756 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003758 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003760 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3762 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003763 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3765 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003766 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3768 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3771 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3774 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003776
Scott Michelfdc40a02009-02-17 22:15:04 +00003777 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003779 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003780 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003781 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003782 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003783 getValue(I.getArgOperand(0)).getValueType(),
3784 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003785 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003786
Dale Johannesen59e577f2008-09-05 18:38:42 +00003787 setValue(&I, result);
3788}
3789
Bill Wendling3eb59402008-09-09 00:28:24 +00003790/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3791/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003792void
Dan Gohman46510a72010-04-15 01:51:59 +00003793SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003794 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003795 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003796
Gabor Greif0635f352010-06-25 09:38:13 +00003797 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003798 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003799 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003800 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003801
Bill Wendling39150252008-09-09 20:39:27 +00003802 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003803 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003805 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003806
3807 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003808 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003809 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003810
3811 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003812 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003813 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003814 // Log10ofMantissa =
3815 // -0.50419619f +
3816 // (0.60948995f - 0.10380950f * x) * x;
3817 //
3818 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003820 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003822 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3824 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003825 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003826
Scott Michelfdc40a02009-02-17 22:15:04 +00003827 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003829 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3830 // For floating-point precision of 12:
3831 //
3832 // Log10ofMantissa =
3833 // -0.64831180f +
3834 // (0.91751397f +
3835 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3836 //
3837 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003839 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003841 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3843 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003844 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3846 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003847 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003848
Scott Michelfdc40a02009-02-17 22:15:04 +00003849 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003851 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003852 // For floating-point precision of 18:
3853 //
3854 // Log10ofMantissa =
3855 // -0.84299375f +
3856 // (1.5327582f +
3857 // (-1.0688956f +
3858 // (0.49102474f +
3859 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3860 //
3861 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003863 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003865 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3867 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003868 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3870 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003871 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3873 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003874 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003875 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3876 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003877 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003878
Scott Michelfdc40a02009-02-17 22:15:04 +00003879 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003880 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003881 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003882 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003883 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003884 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003885 getValue(I.getArgOperand(0)).getValueType(),
3886 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003887 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003888
Dale Johannesen59e577f2008-09-05 18:38:42 +00003889 setValue(&I, result);
3890}
3891
Bill Wendlinge10c8142008-09-09 22:39:21 +00003892/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3893/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003894void
Dan Gohman46510a72010-04-15 01:51:59 +00003895SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003896 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003897 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003898
Gabor Greif0635f352010-06-25 09:38:13 +00003899 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003900 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003901 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003902
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003904
3905 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3907 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003908
3909 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003911 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003912
3913 if (LimitFloatPrecision <= 6) {
3914 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003915 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003916 // TwoToFractionalPartOfX =
3917 // 0.997535578f +
3918 // (0.735607626f + 0.252464424f * x) * x;
3919 //
3920 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003922 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003924 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3926 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003927 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003928 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003929 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003931
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003932 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003934 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3935 // For floating-point precision of 12:
3936 //
3937 // TwoToFractionalPartOfX =
3938 // 0.999892986f +
3939 // (0.696457318f +
3940 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3941 //
3942 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003944 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003946 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3948 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003949 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3951 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003952 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003953 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003954 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003956
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003957 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003959 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3960 // For floating-point precision of 18:
3961 //
3962 // TwoToFractionalPartOfX =
3963 // 0.999999982f +
3964 // (0.693148872f +
3965 // (0.240227044f +
3966 // (0.554906021e-1f +
3967 // (0.961591928e-2f +
3968 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3969 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003971 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003973 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3975 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003976 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003977 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3978 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003979 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003980 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3981 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003982 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003983 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3984 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003985 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3987 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003988 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003989 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003990 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003992
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003993 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003995 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003996 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003997 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003998 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003999 getValue(I.getArgOperand(0)).getValueType(),
4000 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004001 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004002
Dale Johannesen601d3c02008-09-05 01:48:15 +00004003 setValue(&I, result);
4004}
4005
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004006/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4007/// limited-precision mode with x == 10.0f.
4008void
Dan Gohman46510a72010-04-15 01:51:59 +00004009SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004010 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004011 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004012 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004013 bool IsExp10 = false;
4014
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004016 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004017 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4018 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4019 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4020 APFloat Ten(10.0f);
4021 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4022 }
4023 }
4024 }
4025
4026 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004027 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004028
4029 // Put the exponent in the right bit position for later addition to the
4030 // final result:
4031 //
4032 // #define LOG2OF10 3.3219281f
4033 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004035 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004037
4038 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4040 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004041
4042 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004044 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004045
4046 if (LimitFloatPrecision <= 6) {
4047 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004048 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004049 // twoToFractionalPartOfX =
4050 // 0.997535578f +
4051 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004052 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004053 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004054 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004055 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004057 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4059 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004060 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004061 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004062 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004064
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004065 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004067 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4068 // For floating-point precision of 12:
4069 //
4070 // TwoToFractionalPartOfX =
4071 // 0.999892986f +
4072 // (0.696457318f +
4073 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4074 //
4075 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004076 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004077 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004078 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004079 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004080 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4081 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004082 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4084 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004085 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004086 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004087 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004088 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004089
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004090 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004091 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004092 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4093 // For floating-point precision of 18:
4094 //
4095 // TwoToFractionalPartOfX =
4096 // 0.999999982f +
4097 // (0.693148872f +
4098 // (0.240227044f +
4099 // (0.554906021e-1f +
4100 // (0.961591928e-2f +
4101 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4102 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004104 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004105 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004106 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4108 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004109 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4111 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004112 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4114 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004115 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004116 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4117 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004118 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4120 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004121 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004122 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004123 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004125
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004126 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004128 }
4129 } else {
4130 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004131 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004132 getValue(I.getArgOperand(0)).getValueType(),
4133 getValue(I.getArgOperand(0)),
4134 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004135 }
4136
4137 setValue(&I, result);
4138}
4139
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004140
4141/// ExpandPowI - Expand a llvm.powi intrinsic.
4142static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4143 SelectionDAG &DAG) {
4144 // If RHS is a constant, we can expand this out to a multiplication tree,
4145 // otherwise we end up lowering to a call to __powidf2 (for example). When
4146 // optimizing for size, we only want to do this if the expansion would produce
4147 // a small number of multiplies, otherwise we do the full expansion.
4148 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4149 // Get the exponent as a positive value.
4150 unsigned Val = RHSC->getSExtValue();
4151 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004152
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004153 // powi(x, 0) -> 1.0
4154 if (Val == 0)
4155 return DAG.getConstantFP(1.0, LHS.getValueType());
4156
Dan Gohmanae541aa2010-04-15 04:33:49 +00004157 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004158 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4159 // If optimizing for size, don't insert too many multiplies. This
4160 // inserts up to 5 multiplies.
4161 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4162 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004163 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004164 // powi(x,15) generates one more multiply than it should), but this has
4165 // the benefit of being both really simple and much better than a libcall.
4166 SDValue Res; // Logically starts equal to 1.0
4167 SDValue CurSquare = LHS;
4168 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004169 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004170 if (Res.getNode())
4171 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4172 else
4173 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004174 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004175
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004176 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4177 CurSquare, CurSquare);
4178 Val >>= 1;
4179 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004180
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004181 // If the original was negative, invert the result, producing 1/(x*x*x).
4182 if (RHSC->getSExtValue() < 0)
4183 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4184 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4185 return Res;
4186 }
4187 }
4188
4189 // Otherwise, expand to a libcall.
4190 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4191}
4192
Devang Patel227dfdb2011-05-16 21:24:05 +00004193// getTruncatedArgReg - Find underlying register used for an truncated
4194// argument.
4195static unsigned getTruncatedArgReg(const SDValue &N) {
4196 if (N.getOpcode() != ISD::TRUNCATE)
4197 return 0;
4198
4199 const SDValue &Ext = N.getOperand(0);
4200 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4201 const SDValue &CFR = Ext.getOperand(0);
4202 if (CFR.getOpcode() == ISD::CopyFromReg)
4203 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4204 else
4205 if (CFR.getOpcode() == ISD::TRUNCATE)
4206 return getTruncatedArgReg(CFR);
4207 }
4208 return 0;
4209}
4210
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004211/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4212/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4213/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004214bool
Devang Patel78a06e52010-08-25 20:39:26 +00004215SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004216 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004217 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004218 const Argument *Arg = dyn_cast<Argument>(V);
4219 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004220 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004221
Devang Patel719f6a92010-04-29 20:40:36 +00004222 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004223 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4224 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4225
Devang Patela83ce982010-04-29 18:50:36 +00004226 // Ignore inlined function arguments here.
4227 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004228 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004229 return false;
4230
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004231 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004232 if (Arg->hasByValAttr()) {
4233 // Byval arguments' frame index is recorded during argument lowering.
4234 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004235 Reg = TRI->getFrameRegister(MF);
4236 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004237 // If byval argument ofset is not recorded then ignore this.
4238 if (!Offset)
4239 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004240 }
4241
Devang Patel227dfdb2011-05-16 21:24:05 +00004242 if (N.getNode()) {
4243 if (N.getOpcode() == ISD::CopyFromReg)
4244 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4245 else
4246 Reg = getTruncatedArgReg(N);
4247 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004248 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4249 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4250 if (PR)
4251 Reg = PR;
4252 }
4253 }
4254
Evan Chenga36acad2010-04-29 06:33:38 +00004255 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004256 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004257 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004258 if (VMI != FuncInfo.ValueMap.end())
4259 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004260 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004261
Devang Patel8bc9ef72010-11-02 17:19:03 +00004262 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004263 // Check if frame index is available.
4264 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004265 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004266 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4267 Reg = TRI->getFrameRegister(MF);
4268 Offset = FINode->getIndex();
4269 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004270 }
4271
4272 if (!Reg)
4273 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004274
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004275 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4276 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004277 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004278 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004279 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004280}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004281
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004282// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004283#if defined(_MSC_VER) && defined(setjmp) && \
4284 !defined(setjmp_undefined_for_msvc)
4285# pragma push_macro("setjmp")
4286# undef setjmp
4287# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004288#endif
4289
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004290/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4291/// we want to emit this as a call to a named external function, return the name
4292/// otherwise lower it and return null.
4293const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004294SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004295 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004296 SDValue Res;
4297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004298 switch (Intrinsic) {
4299 default:
4300 // By default, turn this into a target intrinsic node.
4301 visitTargetIntrinsic(I, Intrinsic);
4302 return 0;
4303 case Intrinsic::vastart: visitVAStart(I); return 0;
4304 case Intrinsic::vaend: visitVAEnd(I); return 0;
4305 case Intrinsic::vacopy: visitVACopy(I); return 0;
4306 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004307 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004308 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004309 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004310 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004311 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004312 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004313 return 0;
4314 case Intrinsic::setjmp:
4315 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004316 case Intrinsic::longjmp:
4317 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004318 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004319 // Assert for address < 256 since we support only user defined address
4320 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004321 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004322 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004323 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004324 < 256 &&
4325 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004326 SDValue Op1 = getValue(I.getArgOperand(0));
4327 SDValue Op2 = getValue(I.getArgOperand(1));
4328 SDValue Op3 = getValue(I.getArgOperand(2));
4329 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4330 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004331 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004332 MachinePointerInfo(I.getArgOperand(0)),
4333 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004334 return 0;
4335 }
Chris Lattner824b9582008-11-21 16:42:48 +00004336 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004337 // Assert for address < 256 since we support only user defined address
4338 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004339 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004340 < 256 &&
4341 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004342 SDValue Op1 = getValue(I.getArgOperand(0));
4343 SDValue Op2 = getValue(I.getArgOperand(1));
4344 SDValue Op3 = getValue(I.getArgOperand(2));
4345 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4346 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004347 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004348 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004349 return 0;
4350 }
Chris Lattner824b9582008-11-21 16:42:48 +00004351 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004352 // Assert for address < 256 since we support only user defined address
4353 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004354 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004355 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004356 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004357 < 256 &&
4358 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004359 SDValue Op1 = getValue(I.getArgOperand(0));
4360 SDValue Op2 = getValue(I.getArgOperand(1));
4361 SDValue Op3 = getValue(I.getArgOperand(2));
4362 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4363 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004364 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004365 MachinePointerInfo(I.getArgOperand(0)),
4366 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004367 return 0;
4368 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004369 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004370 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004371 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004372 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004373 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004374 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004375
4376 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4377 // but do not always have a corresponding SDNode built. The SDNodeOrder
4378 // absolute, but not relative, values are different depending on whether
4379 // debug info exists.
4380 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004381
4382 // Check if address has undef value.
4383 if (isa<UndefValue>(Address) ||
4384 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004385 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004386 return 0;
4387 }
4388
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004389 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004390 if (!N.getNode() && isa<Argument>(Address))
4391 // Check unused arguments map.
4392 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004393 SDDbgValue *SDV;
4394 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004395 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004396 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004397 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4398 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4399 Address = BCI->getOperand(0);
4400 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4401
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004402 if (isParameter && !AI) {
4403 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4404 if (FINode)
4405 // Byval parameter. We have a frame index at this point.
4406 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4407 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004408 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004409 // Address is an argument, so try to emit its dbg value using
4410 // virtual register info from the FuncInfo.ValueMap.
4411 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004412 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004413 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004414 } else if (AI)
4415 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4416 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004417 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004418 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004419 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004420 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004421 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004422 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4423 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004424 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004425 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004426 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004427 // If variable is pinned by a alloca in dominating bb then
4428 // use StaticAllocaMap.
4429 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004430 if (AI->getParent() != DI.getParent()) {
4431 DenseMap<const AllocaInst*, int>::iterator SI =
4432 FuncInfo.StaticAllocaMap.find(AI);
4433 if (SI != FuncInfo.StaticAllocaMap.end()) {
4434 SDV = DAG.getDbgValue(Variable, SI->second,
4435 0, dl, SDNodeOrder);
4436 DAG.AddDbgValue(SDV, 0, false);
4437 return 0;
4438 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004439 }
4440 }
Devang Patelafeaae72010-12-06 22:39:26 +00004441 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004442 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004443 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004444 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004445 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004446 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004447 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004448 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004449 return 0;
4450
4451 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004452 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004453 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004454 if (!V)
4455 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004456
4457 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4458 // but do not always have a corresponding SDNode built. The SDNodeOrder
4459 // absolute, but not relative, values are different depending on whether
4460 // debug info exists.
4461 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004462 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004463 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004464 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4465 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004466 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004467 // Do not use getValue() in here; we don't want to generate code at
4468 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004469 SDValue N = NodeMap[V];
4470 if (!N.getNode() && isa<Argument>(V))
4471 // Check unused arguments map.
4472 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004473 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004474 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004475 SDV = DAG.getDbgValue(Variable, N.getNode(),
4476 N.getResNo(), Offset, dl, SDNodeOrder);
4477 DAG.AddDbgValue(SDV, N.getNode(), false);
4478 }
Devang Patela778f5c2011-02-18 22:43:42 +00004479 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004480 // Do not call getValue(V) yet, as we don't want to generate code.
4481 // Remember it for later.
4482 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4483 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004484 } else {
Devang Patel00190342010-03-15 19:15:44 +00004485 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004486 // data available is an unreferenced parameter.
4487 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004488 }
Devang Patel00190342010-03-15 19:15:44 +00004489 }
4490
4491 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004492 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004493 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004494 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004495 // Don't handle byval struct arguments or VLAs, for example.
4496 if (!AI)
4497 return 0;
4498 DenseMap<const AllocaInst*, int>::iterator SI =
4499 FuncInfo.StaticAllocaMap.find(AI);
4500 if (SI == FuncInfo.StaticAllocaMap.end())
4501 return 0; // VLAs.
4502 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004503
Chris Lattner512063d2010-04-05 06:19:28 +00004504 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4505 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4506 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004507 return 0;
4508 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004509 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004510 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004511 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004512 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004513 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004514 SDValue Ops[1];
4515 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004516 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004517 setValue(&I, Op);
4518 DAG.setRoot(Op.getValue(1));
4519 return 0;
4520 }
4521
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004522 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004523 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004524 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004525 if (CallMBB->isLandingPad())
4526 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004527 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004528#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004529 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004530#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004531 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4532 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004533 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004534 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004535
Chris Lattner3a5815f2009-09-17 23:54:54 +00004536 // Insert the EHSELECTION instruction.
4537 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4538 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004539 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004540 Ops[1] = getRoot();
4541 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004542 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004543 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004544 return 0;
4545 }
4546
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004547 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004548 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004549 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004550 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4551 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004552 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004553 return 0;
4554 }
4555
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004556 case Intrinsic::eh_return_i32:
4557 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004558 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4559 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4560 MVT::Other,
4561 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004562 getValue(I.getArgOperand(0)),
4563 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004564 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004565 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004566 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004567 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004568 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004569 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004570 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004571 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004572 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004573 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004574 TLI.getPointerTy()),
4575 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004576 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004577 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004578 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004579 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4580 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004581 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004582 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004583 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004584 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004585 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004586 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004587 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004588
Chris Lattner512063d2010-04-05 06:19:28 +00004589 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004590 return 0;
4591 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004592 case Intrinsic::eh_sjlj_setjmp: {
4593 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004594 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004595 return 0;
4596 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004597 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004598 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004599 getRoot(), getValue(I.getArgOperand(0))));
4600 return 0;
4601 }
4602 case Intrinsic::eh_sjlj_dispatch_setup: {
4603 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004604 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004605 return 0;
4606 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004607
Dale Johannesen0488fb62010-09-30 23:57:10 +00004608 case Intrinsic::x86_mmx_pslli_w:
4609 case Intrinsic::x86_mmx_pslli_d:
4610 case Intrinsic::x86_mmx_pslli_q:
4611 case Intrinsic::x86_mmx_psrli_w:
4612 case Intrinsic::x86_mmx_psrli_d:
4613 case Intrinsic::x86_mmx_psrli_q:
4614 case Intrinsic::x86_mmx_psrai_w:
4615 case Intrinsic::x86_mmx_psrai_d: {
4616 SDValue ShAmt = getValue(I.getArgOperand(1));
4617 if (isa<ConstantSDNode>(ShAmt)) {
4618 visitTargetIntrinsic(I, Intrinsic);
4619 return 0;
4620 }
4621 unsigned NewIntrinsic = 0;
4622 EVT ShAmtVT = MVT::v2i32;
4623 switch (Intrinsic) {
4624 case Intrinsic::x86_mmx_pslli_w:
4625 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4626 break;
4627 case Intrinsic::x86_mmx_pslli_d:
4628 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4629 break;
4630 case Intrinsic::x86_mmx_pslli_q:
4631 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4632 break;
4633 case Intrinsic::x86_mmx_psrli_w:
4634 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4635 break;
4636 case Intrinsic::x86_mmx_psrli_d:
4637 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4638 break;
4639 case Intrinsic::x86_mmx_psrli_q:
4640 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4641 break;
4642 case Intrinsic::x86_mmx_psrai_w:
4643 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4644 break;
4645 case Intrinsic::x86_mmx_psrai_d:
4646 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4647 break;
4648 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4649 }
4650
4651 // The vector shift intrinsics with scalars uses 32b shift amounts but
4652 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4653 // to be zero.
4654 // We must do this early because v2i32 is not a legal type.
4655 DebugLoc dl = getCurDebugLoc();
4656 SDValue ShOps[2];
4657 ShOps[0] = ShAmt;
4658 ShOps[1] = DAG.getConstant(0, MVT::i32);
4659 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4660 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004661 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004662 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4663 DAG.getConstant(NewIntrinsic, MVT::i32),
4664 getValue(I.getArgOperand(0)), ShAmt);
4665 setValue(&I, Res);
4666 return 0;
4667 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004668 case Intrinsic::convertff:
4669 case Intrinsic::convertfsi:
4670 case Intrinsic::convertfui:
4671 case Intrinsic::convertsif:
4672 case Intrinsic::convertuif:
4673 case Intrinsic::convertss:
4674 case Intrinsic::convertsu:
4675 case Intrinsic::convertus:
4676 case Intrinsic::convertuu: {
4677 ISD::CvtCode Code = ISD::CVT_INVALID;
4678 switch (Intrinsic) {
4679 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4680 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4681 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4682 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4683 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4684 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4685 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4686 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4687 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4688 }
Owen Andersone50ed302009-08-10 22:56:29 +00004689 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004690 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004691 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4692 DAG.getValueType(DestVT),
4693 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004694 getValue(I.getArgOperand(1)),
4695 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004696 Code);
4697 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004698 return 0;
4699 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004700 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004701 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004702 getValue(I.getArgOperand(0)).getValueType(),
4703 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004704 return 0;
4705 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004706 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4707 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004708 return 0;
4709 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004710 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004711 getValue(I.getArgOperand(0)).getValueType(),
4712 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004713 return 0;
4714 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004715 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004716 getValue(I.getArgOperand(0)).getValueType(),
4717 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004718 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004719 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004720 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004721 return 0;
4722 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004723 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004724 return 0;
4725 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004726 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004727 return 0;
4728 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004729 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004730 return 0;
4731 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004732 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004733 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004734 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004735 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004736 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004737 case Intrinsic::fma:
4738 setValue(&I, DAG.getNode(ISD::FMA, dl,
4739 getValue(I.getArgOperand(0)).getValueType(),
4740 getValue(I.getArgOperand(0)),
4741 getValue(I.getArgOperand(1)),
4742 getValue(I.getArgOperand(2))));
4743 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004744 case Intrinsic::convert_to_fp16:
4745 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004746 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004747 return 0;
4748 case Intrinsic::convert_from_fp16:
4749 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004750 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004751 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004752 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004753 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004754 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004755 return 0;
4756 }
4757 case Intrinsic::readcyclecounter: {
4758 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004759 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4760 DAG.getVTList(MVT::i64, MVT::Other),
4761 &Op, 1);
4762 setValue(&I, Res);
4763 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004764 return 0;
4765 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004766 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004767 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004768 getValue(I.getArgOperand(0)).getValueType(),
4769 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004770 return 0;
4771 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004772 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004773 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004774 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004775 return 0;
4776 }
4777 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004778 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004779 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004780 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004781 return 0;
4782 }
4783 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004784 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004785 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004786 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004787 return 0;
4788 }
4789 case Intrinsic::stacksave: {
4790 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004791 Res = DAG.getNode(ISD::STACKSAVE, dl,
4792 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4793 setValue(&I, Res);
4794 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004795 return 0;
4796 }
4797 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004798 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004799 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004800 return 0;
4801 }
Bill Wendling57344502008-11-18 11:01:33 +00004802 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004803 // Emit code into the DAG to store the stack guard onto the stack.
4804 MachineFunction &MF = DAG.getMachineFunction();
4805 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004806 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004807
Gabor Greif0635f352010-06-25 09:38:13 +00004808 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4809 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004810
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004811 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004812 MFI->setStackProtectorIndex(FI);
4813
4814 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4815
4816 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004817 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004818 MachinePointerInfo::getFixedStack(FI),
4819 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004820 setValue(&I, Res);
4821 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004822 return 0;
4823 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004824 case Intrinsic::objectsize: {
4825 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004826 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004827
4828 assert(CI && "Non-constant type in __builtin_object_size?");
4829
Gabor Greif0635f352010-06-25 09:38:13 +00004830 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004831 EVT Ty = Arg.getValueType();
4832
Dan Gohmane368b462010-06-18 14:22:04 +00004833 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004834 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004835 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004836 Res = DAG.getConstant(0, Ty);
4837
4838 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004839 return 0;
4840 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004841 case Intrinsic::var_annotation:
4842 // Discard annotate attributes
4843 return 0;
4844
4845 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004846 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004847
4848 SDValue Ops[6];
4849 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004850 Ops[1] = getValue(I.getArgOperand(0));
4851 Ops[2] = getValue(I.getArgOperand(1));
4852 Ops[3] = getValue(I.getArgOperand(2));
4853 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004854 Ops[5] = DAG.getSrcValue(F);
4855
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004856 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4857 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4858 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004859
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004860 setValue(&I, Res);
4861 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004862 return 0;
4863 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004864 case Intrinsic::gcroot:
4865 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004866 const Value *Alloca = I.getArgOperand(0);
4867 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004868
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004869 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4870 GFI->addStackRoot(FI->getIndex(), TypeMap);
4871 }
4872 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004873 case Intrinsic::gcread:
4874 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004875 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004876 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004877 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004878 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004879 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00004880
4881 case Intrinsic::expect: {
4882 // Just replace __builtin_expect(exp, c) with EXP.
4883 setValue(&I, getValue(I.getArgOperand(0)));
4884 return 0;
4885 }
4886
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004887 case Intrinsic::trap: {
4888 StringRef TrapFuncName = getTrapFunctionName();
4889 if (TrapFuncName.empty()) {
4890 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
4891 return 0;
4892 }
4893 TargetLowering::ArgListTy Args;
4894 std::pair<SDValue, SDValue> Result =
4895 TLI.LowerCallTo(getRoot(), I.getType(),
4896 false, false, false, false, 0, CallingConv::C,
4897 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
4898 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
4899 Args, DAG, getCurDebugLoc());
4900 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004901 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004902 }
Bill Wendlingef375462008-11-21 02:38:44 +00004903 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004904 return implVisitAluOverflow(I, ISD::UADDO);
4905 case Intrinsic::sadd_with_overflow:
4906 return implVisitAluOverflow(I, ISD::SADDO);
4907 case Intrinsic::usub_with_overflow:
4908 return implVisitAluOverflow(I, ISD::USUBO);
4909 case Intrinsic::ssub_with_overflow:
4910 return implVisitAluOverflow(I, ISD::SSUBO);
4911 case Intrinsic::umul_with_overflow:
4912 return implVisitAluOverflow(I, ISD::UMULO);
4913 case Intrinsic::smul_with_overflow:
4914 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004915
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004916 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004917 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004918 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004919 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004920 Ops[1] = getValue(I.getArgOperand(0));
4921 Ops[2] = getValue(I.getArgOperand(1));
4922 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004923 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004924 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4925 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004926 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004927 EVT::getIntegerVT(*Context, 8),
4928 MachinePointerInfo(I.getArgOperand(0)),
4929 0, /* align */
4930 false, /* volatile */
4931 rw==0, /* read */
4932 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004933 return 0;
4934 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004935 case Intrinsic::memory_barrier: {
4936 SDValue Ops[6];
4937 Ops[0] = getRoot();
4938 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004939 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004940
Bill Wendling4533cac2010-01-28 21:51:40 +00004941 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004942 return 0;
4943 }
4944 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004945 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004946 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004947 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004948 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004949 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004950 getValue(I.getArgOperand(0)),
4951 getValue(I.getArgOperand(1)),
4952 getValue(I.getArgOperand(2)),
Eli Friedman55ba8162011-07-29 03:05:32 +00004953 MachinePointerInfo(I.getArgOperand(0)), 0 /* Alignment */,
4954 Monotonic, CrossThread);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004955 setValue(&I, L);
4956 DAG.setRoot(L.getValue(1));
4957 return 0;
4958 }
4959 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004960 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004961 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004962 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004964 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004965 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004966 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004967 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004968 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004969 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004970 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004971 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004972 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004973 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004974 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004975 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004976 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004977 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004978 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004979 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004980 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004981
4982 case Intrinsic::invariant_start:
4983 case Intrinsic::lifetime_start:
4984 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004985 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004986 return 0;
4987 case Intrinsic::invariant_end:
4988 case Intrinsic::lifetime_end:
4989 // Discard region information.
4990 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004991 }
4992}
4993
Dan Gohman46510a72010-04-15 01:51:59 +00004994void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004995 bool isTailCall,
4996 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00004997 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4998 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
4999 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005000 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005001 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005002
5003 TargetLowering::ArgListTy Args;
5004 TargetLowering::ArgListEntry Entry;
5005 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005006
5007 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005008 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005009 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005010 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5011 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005012
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005013 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005014 DAG.getMachineFunction(),
5015 FTy->isVarArg(), Outs,
5016 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005017
5018 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005019 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005020
5021 if (!CanLowerReturn) {
5022 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5023 FTy->getReturnType());
5024 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5025 FTy->getReturnType());
5026 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005027 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005028 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005029
Chris Lattnerecf42c42010-09-21 16:36:31 +00005030 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005031 Entry.Node = DemoteStackSlot;
5032 Entry.Ty = StackSlotPtrType;
5033 Entry.isSExt = false;
5034 Entry.isZExt = false;
5035 Entry.isInReg = false;
5036 Entry.isSRet = true;
5037 Entry.isNest = false;
5038 Entry.isByVal = false;
5039 Entry.Alignment = Align;
5040 Args.push_back(Entry);
5041 RetTy = Type::getVoidTy(FTy->getContext());
5042 }
5043
Dan Gohman46510a72010-04-15 01:51:59 +00005044 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005045 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005046 const Value *V = *i;
5047
5048 // Skip empty types
5049 if (V->getType()->isEmptyTy())
5050 continue;
5051
5052 SDValue ArgNode = getValue(V);
5053 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005054
5055 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005056 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5057 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5058 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5059 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5060 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5061 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005062 Entry.Alignment = CS.getParamAlignment(attrInd);
5063 Args.push_back(Entry);
5064 }
5065
Chris Lattner512063d2010-04-05 06:19:28 +00005066 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005067 // Insert a label before the invoke call to mark the try range. This can be
5068 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005069 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005070
Jim Grosbachca752c92010-01-28 01:45:32 +00005071 // For SjLj, keep track of which landing pads go with which invokes
5072 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005073 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005074 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005075 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00005076 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005077 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005078 }
5079
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005080 // Both PendingLoads and PendingExports must be flushed here;
5081 // this call might not return.
5082 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005083 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005084 }
5085
Dan Gohman98ca4f22009-08-05 01:29:28 +00005086 // Check if target-independent constraints permit a tail call here.
5087 // Target-dependent constraints are checked within TLI.LowerCallTo.
5088 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005089 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005090 isTailCall = false;
5091
Dan Gohmanbadcda42010-08-28 00:51:03 +00005092 // If there's a possibility that fast-isel has already selected some amount
5093 // of the current basic block, don't emit a tail call.
5094 if (isTailCall && EnableFastISel)
5095 isTailCall = false;
5096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005097 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005098 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005099 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005100 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005101 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005102 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005103 isTailCall,
5104 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005105 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005106 assert((isTailCall || Result.second.getNode()) &&
5107 "Non-null chain expected with non-tail call!");
5108 assert((Result.second.getNode() || !Result.first.getNode()) &&
5109 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005110 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005111 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005112 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005113 // The instruction result is the result of loading from the
5114 // hidden sret parameter.
5115 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005116 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005117
5118 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5119 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5120 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005121 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005122 SmallVector<SDValue, 4> Values(NumValues);
5123 SmallVector<SDValue, 4> Chains(NumValues);
5124
5125 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005126 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5127 DemoteStackSlot,
5128 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005129 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005130 Add,
5131 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
5132 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005133 Values[i] = L;
5134 Chains[i] = L.getValue(1);
5135 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005136
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005137 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5138 MVT::Other, &Chains[0], NumValues);
5139 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005140
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005141 // Collect the legal value parts into potentially illegal values
5142 // that correspond to the original function's return values.
5143 SmallVector<EVT, 4> RetTys;
5144 RetTy = FTy->getReturnType();
5145 ComputeValueVTs(TLI, RetTy, RetTys);
5146 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5147 SmallVector<SDValue, 4> ReturnValues;
5148 unsigned CurReg = 0;
5149 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5150 EVT VT = RetTys[I];
5151 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5152 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005153
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005154 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005155 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005156 RegisterVT, VT, AssertOp);
5157 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005158 CurReg += NumRegs;
5159 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005160
Bill Wendling4533cac2010-01-28 21:51:40 +00005161 setValue(CS.getInstruction(),
5162 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5163 DAG.getVTList(&RetTys[0], RetTys.size()),
5164 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005165 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005166
Evan Chengc249e482011-04-01 19:57:01 +00005167 // Assign order to nodes here. If the call does not produce a result, it won't
5168 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005169 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005170 // As a special case, a null chain means that a tail call has been emitted and
5171 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005172 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005173 ++SDNodeOrder;
5174 AssignOrderingToNode(DAG.getRoot().getNode());
5175 } else {
5176 DAG.setRoot(Result.second);
5177 ++SDNodeOrder;
5178 AssignOrderingToNode(Result.second.getNode());
5179 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005180
Chris Lattner512063d2010-04-05 06:19:28 +00005181 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005182 // Insert a label at the end of the invoke call to mark the try range. This
5183 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005184 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005185 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005186
5187 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005188 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005189 }
5190}
5191
Chris Lattner8047d9a2009-12-24 00:37:38 +00005192/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5193/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005194static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5195 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005196 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005197 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005198 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005199 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005200 if (C->isNullValue())
5201 continue;
5202 // Unknown instruction.
5203 return false;
5204 }
5205 return true;
5206}
5207
Dan Gohman46510a72010-04-15 01:51:59 +00005208static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005209 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005210 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005211
Chris Lattner8047d9a2009-12-24 00:37:38 +00005212 // Check to see if this load can be trivially constant folded, e.g. if the
5213 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005214 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005215 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005216 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005217 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005218
Dan Gohman46510a72010-04-15 01:51:59 +00005219 if (const Constant *LoadCst =
5220 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5221 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005222 return Builder.getValue(LoadCst);
5223 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005224
Chris Lattner8047d9a2009-12-24 00:37:38 +00005225 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5226 // still constant memory, the input chain can be the entry node.
5227 SDValue Root;
5228 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005229
Chris Lattner8047d9a2009-12-24 00:37:38 +00005230 // Do not serialize (non-volatile) loads of constant memory with anything.
5231 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5232 Root = Builder.DAG.getEntryNode();
5233 ConstantMemory = true;
5234 } else {
5235 // Do not serialize non-volatile loads against each other.
5236 Root = Builder.DAG.getRoot();
5237 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005238
Chris Lattner8047d9a2009-12-24 00:37:38 +00005239 SDValue Ptr = Builder.getValue(PtrVal);
5240 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005241 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005242 false /*volatile*/,
5243 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005244
Chris Lattner8047d9a2009-12-24 00:37:38 +00005245 if (!ConstantMemory)
5246 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5247 return LoadVal;
5248}
5249
5250
5251/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5252/// If so, return true and lower it, otherwise return false and it will be
5253/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005254bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005255 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005256 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005257 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005258
Gabor Greif0635f352010-06-25 09:38:13 +00005259 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005260 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005261 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005262 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005263 return false;
5264
Gabor Greif0635f352010-06-25 09:38:13 +00005265 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005266
Chris Lattner8047d9a2009-12-24 00:37:38 +00005267 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5268 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005269 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5270 bool ActuallyDoIt = true;
5271 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005272 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005273 switch (Size->getZExtValue()) {
5274 default:
5275 LoadVT = MVT::Other;
5276 LoadTy = 0;
5277 ActuallyDoIt = false;
5278 break;
5279 case 2:
5280 LoadVT = MVT::i16;
5281 LoadTy = Type::getInt16Ty(Size->getContext());
5282 break;
5283 case 4:
5284 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005285 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005286 break;
5287 case 8:
5288 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005289 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005290 break;
5291 /*
5292 case 16:
5293 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005294 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005295 LoadTy = VectorType::get(LoadTy, 4);
5296 break;
5297 */
5298 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005299
Chris Lattner04b091a2009-12-24 01:07:17 +00005300 // This turns into unaligned loads. We only do this if the target natively
5301 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5302 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005303
Chris Lattner04b091a2009-12-24 01:07:17 +00005304 // Require that we can find a legal MVT, and only do this if the target
5305 // supports unaligned loads of that type. Expanding into byte loads would
5306 // bloat the code.
5307 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5308 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5309 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5310 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5311 ActuallyDoIt = false;
5312 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005313
Chris Lattner04b091a2009-12-24 01:07:17 +00005314 if (ActuallyDoIt) {
5315 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5316 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005317
Chris Lattner04b091a2009-12-24 01:07:17 +00005318 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5319 ISD::SETNE);
5320 EVT CallVT = TLI.getValueType(I.getType(), true);
5321 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5322 return true;
5323 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005324 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005325
5326
Chris Lattner8047d9a2009-12-24 00:37:38 +00005327 return false;
5328}
5329
5330
Dan Gohman46510a72010-04-15 01:51:59 +00005331void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005332 // Handle inline assembly differently.
5333 if (isa<InlineAsm>(I.getCalledValue())) {
5334 visitInlineAsm(&I);
5335 return;
5336 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005337
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005338 // See if any floating point values are being passed to this function. This is
5339 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005340 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005341 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5342 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5343 if (FT->isVarArg() &&
5344 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5345 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005346 Type* T = I.getArgOperand(i)->getType();
5347 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005348 i != e; ++i) {
5349 if (!i->isFloatingPointTy()) continue;
5350 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5351 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005352 }
5353 }
5354 }
5355
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005356 const char *RenameFn = 0;
5357 if (Function *F = I.getCalledFunction()) {
5358 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005359 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005360 if (unsigned IID = II->getIntrinsicID(F)) {
5361 RenameFn = visitIntrinsicCall(I, IID);
5362 if (!RenameFn)
5363 return;
5364 }
5365 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005366 if (unsigned IID = F->getIntrinsicID()) {
5367 RenameFn = visitIntrinsicCall(I, IID);
5368 if (!RenameFn)
5369 return;
5370 }
5371 }
5372
5373 // Check for well-known libc/libm calls. If the function is internal, it
5374 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005375 if (!F->hasLocalLinkage() && F->hasName()) {
5376 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005377 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005378 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005379 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5380 I.getType() == I.getArgOperand(0)->getType() &&
5381 I.getType() == I.getArgOperand(1)->getType()) {
5382 SDValue LHS = getValue(I.getArgOperand(0));
5383 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005384 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5385 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005386 return;
5387 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005388 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005389 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005390 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5391 I.getType() == I.getArgOperand(0)->getType()) {
5392 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005393 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5394 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005395 return;
5396 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005397 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005398 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005399 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5400 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005401 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005402 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005403 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5404 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005405 return;
5406 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005407 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005408 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005409 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5410 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005411 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005412 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005413 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5414 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005415 return;
5416 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005417 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005418 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005419 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5420 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005421 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005422 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005423 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5424 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005425 return;
5426 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005427 } else if (Name == "memcmp") {
5428 if (visitMemCmpCall(I))
5429 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005430 }
5431 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005432 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005434 SDValue Callee;
5435 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005436 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005437 else
Bill Wendling056292f2008-09-16 21:48:12 +00005438 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005439
Bill Wendling0d580132009-12-23 01:28:19 +00005440 // Check if we can potentially perform a tail call. More detailed checking is
5441 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005442 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005443}
5444
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005445namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005447/// AsmOperandInfo - This contains information for each constraint that we are
5448/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005449class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005450public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005451 /// CallOperand - If this is the result output operand or a clobber
5452 /// this is null, otherwise it is the incoming operand to the CallInst.
5453 /// This gets modified as the asm is processed.
5454 SDValue CallOperand;
5455
5456 /// AssignedRegs - If this is a register or register class operand, this
5457 /// contains the set of register corresponding to the operand.
5458 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005459
John Thompsoneac6e1d2010-09-13 18:15:37 +00005460 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005461 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5462 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005463
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005464 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5465 /// busy in OutputRegs/InputRegs.
5466 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005467 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005468 std::set<unsigned> &InputRegs,
5469 const TargetRegisterInfo &TRI) const {
5470 if (isOutReg) {
5471 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5472 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5473 }
5474 if (isInReg) {
5475 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5476 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5477 }
5478 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005479
Owen Andersone50ed302009-08-10 22:56:29 +00005480 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005481 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005482 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005483 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005484 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005485 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005486 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005487
Chris Lattner81249c92008-10-17 17:05:25 +00005488 if (isa<BasicBlock>(CallOperandVal))
5489 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005490
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005491 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005492
Eric Christophercef81b72011-05-09 20:04:43 +00005493 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005494 // If this is an indirect operand, the operand is a pointer to the
5495 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005496 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005497 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005498 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005499 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005500 OpTy = PtrTy->getElementType();
5501 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005502
Eric Christophercef81b72011-05-09 20:04:43 +00005503 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005504 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005505 if (STy->getNumElements() == 1)
5506 OpTy = STy->getElementType(0);
5507
Chris Lattner81249c92008-10-17 17:05:25 +00005508 // If OpTy is not a single value, it may be a struct/union that we
5509 // can tile with integers.
5510 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5511 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5512 switch (BitSize) {
5513 default: break;
5514 case 1:
5515 case 8:
5516 case 16:
5517 case 32:
5518 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005519 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005520 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005521 break;
5522 }
5523 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005524
Chris Lattner81249c92008-10-17 17:05:25 +00005525 return TLI.getValueType(OpTy, true);
5526 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005527
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005528private:
5529 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5530 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005531 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005532 const TargetRegisterInfo &TRI) {
5533 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5534 Regs.insert(Reg);
5535 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5536 for (; *Aliases; ++Aliases)
5537 Regs.insert(*Aliases);
5538 }
5539};
Dan Gohman462f6b52010-05-29 17:53:24 +00005540
John Thompson44ab89e2010-10-29 17:29:13 +00005541typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5542
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005543} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005545/// GetRegistersForValue - Assign registers (virtual or physical) for the
5546/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005547/// register allocator to handle the assignment process. However, if the asm
5548/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005549/// allocation. This produces generally horrible, but correct, code.
5550///
5551/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552/// Input and OutputRegs are the set of already allocated physical registers.
5553///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005554static void GetRegistersForValue(SelectionDAG &DAG,
5555 const TargetLowering &TLI,
5556 DebugLoc DL,
5557 SDISelAsmOperandInfo &OpInfo,
5558 std::set<unsigned> &OutputRegs,
5559 std::set<unsigned> &InputRegs) {
5560 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005562 // Compute whether this value requires an input register, an output register,
5563 // or both.
5564 bool isOutReg = false;
5565 bool isInReg = false;
5566 switch (OpInfo.Type) {
5567 case InlineAsm::isOutput:
5568 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005569
5570 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005571 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005572 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 break;
5574 case InlineAsm::isInput:
5575 isInReg = true;
5576 isOutReg = false;
5577 break;
5578 case InlineAsm::isClobber:
5579 isOutReg = true;
5580 isInReg = true;
5581 break;
5582 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005583
5584
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005585 MachineFunction &MF = DAG.getMachineFunction();
5586 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005587
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005588 // If this is a constraint for a single physreg, or a constraint for a
5589 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005590 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005591 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5592 OpInfo.ConstraintVT);
5593
5594 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005595 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005596 // If this is a FP input in an integer register (or visa versa) insert a bit
5597 // cast of the input value. More generally, handle any case where the input
5598 // value disagrees with the register class we plan to stick this in.
5599 if (OpInfo.Type == InlineAsm::isInput &&
5600 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005601 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005602 // types are identical size, use a bitcast to convert (e.g. two differing
5603 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005604 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005605 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005606 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005607 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005608 OpInfo.ConstraintVT = RegVT;
5609 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5610 // If the input is a FP value and we want it in FP registers, do a
5611 // bitcast to the corresponding integer type. This turns an f64 value
5612 // into i64, which can be passed with two i32 values on a 32-bit
5613 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005614 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005615 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005616 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005617 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005618 OpInfo.ConstraintVT = RegVT;
5619 }
5620 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005621
Owen Anderson23b9b192009-08-12 00:36:31 +00005622 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005623 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005624
Owen Andersone50ed302009-08-10 22:56:29 +00005625 EVT RegVT;
5626 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005627
5628 // If this is a constraint for a specific physical register, like {r17},
5629 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005630 if (unsigned AssignedReg = PhysReg.first) {
5631 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005633 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005634
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005635 // Get the actual register value type. This is important, because the user
5636 // may have asked for (e.g.) the AX register in i32 type. We need to
5637 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005638 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005639
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005640 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005641 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005642
5643 // If this is an expanded reference, add the rest of the regs to Regs.
5644 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005645 TargetRegisterClass::iterator I = RC->begin();
5646 for (; *I != AssignedReg; ++I)
5647 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005649 // Already added the first reg.
5650 --NumRegs; ++I;
5651 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005652 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005653 Regs.push_back(*I);
5654 }
5655 }
Bill Wendling651ad132009-12-22 01:25:10 +00005656
Dan Gohman7451d3e2010-05-29 17:03:36 +00005657 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5659 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5660 return;
5661 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005662
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005663 // Otherwise, if this was a reference to an LLVM register class, create vregs
5664 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005665 if (const TargetRegisterClass *RC = PhysReg.second) {
5666 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005668 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669
Evan Chengfb112882009-03-23 08:01:15 +00005670 // Create the appropriate number of virtual registers.
5671 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5672 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005673 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005674
Dan Gohman7451d3e2010-05-29 17:03:36 +00005675 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005676 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005677 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005678
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679 // Otherwise, we couldn't allocate enough registers for this.
5680}
5681
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005682/// visitInlineAsm - Handle a call to an InlineAsm object.
5683///
Dan Gohman46510a72010-04-15 01:51:59 +00005684void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5685 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005686
5687 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005688 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005689
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005690 std::set<unsigned> OutputRegs, InputRegs;
5691
Evan Chengce1cdac2011-05-06 20:52:23 +00005692 TargetLowering::AsmOperandInfoVector
5693 TargetConstraints = TLI.ParseConstraints(CS);
5694
John Thompsoneac6e1d2010-09-13 18:15:37 +00005695 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005696
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005697 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5698 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005699 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5700 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005701 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005702
Owen Anderson825b72b2009-08-11 20:47:22 +00005703 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005704
5705 // Compute the value type for each operand.
5706 switch (OpInfo.Type) {
5707 case InlineAsm::isOutput:
5708 // Indirect outputs just consume an argument.
5709 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005710 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005711 break;
5712 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005713
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005714 // The return value of the call is this value. As such, there is no
5715 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005716 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005717 "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005718 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5720 } else {
5721 assert(ResNo == 0 && "Asm only has one result!");
5722 OpVT = TLI.getValueType(CS.getType());
5723 }
5724 ++ResNo;
5725 break;
5726 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005727 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005728 break;
5729 case InlineAsm::isClobber:
5730 // Nothing to do.
5731 break;
5732 }
5733
5734 // If this is an input or an indirect output, process the call argument.
5735 // BasicBlocks are labels, currently appearing only in asm's.
5736 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005737 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005738 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005739 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005740 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005741 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005742
Owen Anderson1d0be152009-08-13 21:58:54 +00005743 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005744 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005745
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005746 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005747
John Thompsoneac6e1d2010-09-13 18:15:37 +00005748 // Indirect operand accesses access memory.
5749 if (OpInfo.isIndirect)
5750 hasMemory = true;
5751 else {
5752 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005753 TargetLowering::ConstraintType
5754 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005755 if (CType == TargetLowering::C_Memory) {
5756 hasMemory = true;
5757 break;
5758 }
5759 }
5760 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005761 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005762
John Thompsoneac6e1d2010-09-13 18:15:37 +00005763 SDValue Chain, Flag;
5764
5765 // We won't need to flush pending loads if this asm doesn't touch
5766 // memory and is nonvolatile.
5767 if (hasMemory || IA->hasSideEffects())
5768 Chain = getRoot();
5769 else
5770 Chain = DAG.getRoot();
5771
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005772 // Second pass over the constraints: compute which constraint option to use
5773 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005774 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005775 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005776
John Thompson54584742010-09-24 22:24:05 +00005777 // If this is an output operand with a matching input operand, look up the
5778 // matching input. If their types mismatch, e.g. one is an integer, the
5779 // other is floating point, or their sizes are different, flag it as an
5780 // error.
5781 if (OpInfo.hasMatchingInput()) {
5782 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005783
John Thompson54584742010-09-24 22:24:05 +00005784 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005785 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
5786 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode, OpInfo.ConstraintVT);
5787 std::pair<unsigned, const TargetRegisterClass*> InputRC =
5788 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode, Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005789 if ((OpInfo.ConstraintVT.isInteger() !=
5790 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005791 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005792 report_fatal_error("Unsupported asm: input constraint"
5793 " with a matching output constraint of"
5794 " incompatible type!");
5795 }
5796 Input.ConstraintVT = OpInfo.ConstraintVT;
5797 }
5798 }
5799
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005800 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005801 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005802
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005803 // If this is a memory input, and if the operand is not indirect, do what we
5804 // need to to provide an address for the memory input.
5805 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5806 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005807 assert((OpInfo.isMultipleAlternative ||
5808 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005809 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005811 // Memory operands really want the address of the value. If we don't have
5812 // an indirect input, put it in the constpool if we can, otherwise spill
5813 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005814 // TODO: This isn't quite right. We need to handle these according to
5815 // the addressing mode that the constraint wants. Also, this may take
5816 // an additional register for the computation and we don't want that
5817 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005818
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005819 // If the operand is a float, integer, or vector constant, spill to a
5820 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005821 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005822 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5823 isa<ConstantVector>(OpVal)) {
5824 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5825 TLI.getPointerTy());
5826 } else {
5827 // Otherwise, create a stack slot and emit a store to it before the
5828 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005829 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005830 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005831 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5832 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005833 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005834 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005835 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005836 OpInfo.CallOperand, StackSlot,
5837 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005838 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005839 OpInfo.CallOperand = StackSlot;
5840 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005841
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005842 // There is no longer a Value* corresponding to this operand.
5843 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005844
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 // It is now an indirect operand.
5846 OpInfo.isIndirect = true;
5847 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005848
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849 // If this constraint is for a specific register, allocate it before
5850 // anything else.
5851 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005852 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5853 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005854 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005857 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005858 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5859 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005861 // C_Register operands have already been allocated, Other/Memory don't need
5862 // to be.
5863 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005864 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5865 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005866 }
5867
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005868 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5869 std::vector<SDValue> AsmNodeOperands;
5870 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5871 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005872 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5873 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005874
Chris Lattnerdecc2672010-04-07 05:20:54 +00005875 // If we have a !srcloc metadata node associated with it, we want to attach
5876 // this to the ultimately generated inline asm machineinstr. To do this, we
5877 // pass in the third operand as this (potentially null) inline asm MDNode.
5878 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5879 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005880
Evan Chengc36b7062011-01-07 23:50:32 +00005881 // Remember the HasSideEffect and AlignStack bits as operand 3.
5882 unsigned ExtraInfo = 0;
5883 if (IA->hasSideEffects())
5884 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5885 if (IA->isAlignStack())
5886 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5887 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5888 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005889
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005890 // Loop over all of the inputs, copying the operand values into the
5891 // appropriate registers and processing the output regs.
5892 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005893
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005894 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5895 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005896
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005897 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5898 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5899
5900 switch (OpInfo.Type) {
5901 case InlineAsm::isOutput: {
5902 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5903 OpInfo.ConstraintType != TargetLowering::C_Register) {
5904 // Memory output, or 'other' output (e.g. 'X' constraint).
5905 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5906
5907 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005908 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5909 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005910 TLI.getPointerTy()));
5911 AsmNodeOperands.push_back(OpInfo.CallOperand);
5912 break;
5913 }
5914
5915 // Otherwise, this is a register or register class output.
5916
5917 // Copy the output from the appropriate register. Find a register that
5918 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005919 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005920 report_fatal_error("Couldn't allocate output reg for constraint '" +
5921 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005922
5923 // If this is an indirect operand, store through the pointer after the
5924 // asm.
5925 if (OpInfo.isIndirect) {
5926 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5927 OpInfo.CallOperandVal));
5928 } else {
5929 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005930 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005931 // Concatenate this output onto the outputs list.
5932 RetValRegs.append(OpInfo.AssignedRegs);
5933 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005934
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005935 // Add information to the INLINEASM node to know that this register is
5936 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005937 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005938 InlineAsm::Kind_RegDefEarlyClobber :
5939 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005940 false,
5941 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005942 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005943 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005944 break;
5945 }
5946 case InlineAsm::isInput: {
5947 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005948
Chris Lattner6bdcda32008-10-17 16:47:46 +00005949 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005950 // If this is required to match an output register we have already set,
5951 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005952 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005953
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005954 // Scan until we find the definition we already emitted of this operand.
5955 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005956 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005957 for (; OperandNo; --OperandNo) {
5958 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005959 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005960 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005961 assert((InlineAsm::isRegDefKind(OpFlag) ||
5962 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5963 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005964 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005965 }
5966
Evan Cheng697cbbf2009-03-20 18:03:34 +00005967 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005968 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005969 if (InlineAsm::isRegDefKind(OpFlag) ||
5970 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005971 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005972 if (OpInfo.isIndirect) {
5973 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005974 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005975 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5976 " don't know how to handle tied "
5977 "indirect register inputs");
5978 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005979
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005980 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005981 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005982 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005983 MatchedRegs.RegVTs.push_back(RegVT);
5984 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005985 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005986 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005987 MatchedRegs.Regs.push_back
5988 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005989
5990 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005991 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005992 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005993 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005994 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005995 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005996 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005998
Chris Lattnerdecc2672010-04-07 05:20:54 +00005999 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6000 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6001 "Unexpected number of operands");
6002 // Add information to the INLINEASM node to know about this input.
6003 // See InlineAsm.h isUseOperandTiedToDef.
6004 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6005 OpInfo.getMatchedOperand());
6006 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6007 TLI.getPointerTy()));
6008 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6009 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006011
Dale Johannesenb5611a62010-07-13 20:17:05 +00006012 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006013 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6014 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006015 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006016
Dale Johannesenb5611a62010-07-13 20:17:05 +00006017 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006018 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006019 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006020 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00006021 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006022 report_fatal_error("Invalid operand for inline asm constraint '" +
6023 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006025 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006026 unsigned ResOpType =
6027 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006028 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006029 TLI.getPointerTy()));
6030 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6031 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006032 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006033
Chris Lattnerdecc2672010-04-07 05:20:54 +00006034 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006035 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6036 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6037 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006039 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006040 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006041 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042 TLI.getPointerTy()));
6043 AsmNodeOperands.push_back(InOperandVal);
6044 break;
6045 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006046
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006047 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6048 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6049 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006050 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006051 "Don't know how to handle indirect register inputs yet!");
6052
6053 // Copy the input into the appropriate registers.
Eric Christopher5427ede2011-07-14 20:13:52 +00006054 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006055 report_fatal_error("Couldn't allocate input reg for constraint '" +
6056 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006057
Dale Johannesen66978ee2009-01-31 02:22:37 +00006058 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006059 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006060
Chris Lattnerdecc2672010-04-07 05:20:54 +00006061 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006062 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006063 break;
6064 }
6065 case InlineAsm::isClobber: {
6066 // Add the clobbered value to the operand list, so that the register
6067 // allocator is aware that the physreg got clobbered.
6068 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006069 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006070 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006071 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006072 break;
6073 }
6074 }
6075 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006076
Chris Lattnerdecc2672010-04-07 05:20:54 +00006077 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006078 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006079 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006080
Dale Johannesen66978ee2009-01-31 02:22:37 +00006081 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006082 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006083 &AsmNodeOperands[0], AsmNodeOperands.size());
6084 Flag = Chain.getValue(1);
6085
6086 // If this asm returns a register value, copy the result from that register
6087 // and set it as the value of the call.
6088 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006089 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006090 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006091
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006092 // FIXME: Why don't we do this for inline asms with MRVs?
6093 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006094 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006095
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006096 // If any of the results of the inline asm is a vector, it may have the
6097 // wrong width/num elts. This can happen for register classes that can
6098 // contain multiple different value types. The preg or vreg allocated may
6099 // not have the same VT as was expected. Convert it to the right type
6100 // with bit_convert.
6101 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006102 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006103 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006104
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006105 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006106 ResultType.isInteger() && Val.getValueType().isInteger()) {
6107 // If a result value was tied to an input value, the computed result may
6108 // have a wider width than the expected result. Extract the relevant
6109 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006110 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006111 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006112
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006113 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006114 }
Dan Gohman95915732008-10-18 01:03:45 +00006115
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006116 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006117 // Don't need to use this as a chain in this case.
6118 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6119 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006120 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006121
Dan Gohman46510a72010-04-15 01:51:59 +00006122 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006124 // Process indirect outputs, first output all of the flagged copies out of
6125 // physregs.
6126 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6127 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006128 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006129 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006130 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006131 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6132 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006134 // Emit the non-flagged stores from the physregs.
6135 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006136 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6137 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6138 StoresToEmit[i].first,
6139 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006140 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006141 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006142 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006143 }
6144
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006145 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006146 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006147 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006148
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006149 DAG.setRoot(Chain);
6150}
6151
Dan Gohman46510a72010-04-15 01:51:59 +00006152void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006153 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6154 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006155 getValue(I.getArgOperand(0)),
6156 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006157}
6158
Dan Gohman46510a72010-04-15 01:51:59 +00006159void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006160 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006161 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6162 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006163 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006164 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006165 setValue(&I, V);
6166 DAG.setRoot(V.getValue(1));
6167}
6168
Dan Gohman46510a72010-04-15 01:51:59 +00006169void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006170 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6171 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006172 getValue(I.getArgOperand(0)),
6173 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006174}
6175
Dan Gohman46510a72010-04-15 01:51:59 +00006176void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006177 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6178 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006179 getValue(I.getArgOperand(0)),
6180 getValue(I.getArgOperand(1)),
6181 DAG.getSrcValue(I.getArgOperand(0)),
6182 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006183}
6184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006185/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006186/// implementation, which just calls LowerCall.
6187/// FIXME: When all targets are
6188/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006189std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006190TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006191 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006192 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006193 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006194 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006195 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006196 ArgListTy &Args, SelectionDAG &DAG,
6197 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006198 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006199 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006200 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006201 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006202 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006203 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6204 for (unsigned Value = 0, NumValues = ValueVTs.size();
6205 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006206 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006207 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006208 SDValue Op = SDValue(Args[i].Node.getNode(),
6209 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006210 ISD::ArgFlagsTy Flags;
6211 unsigned OriginalAlignment =
6212 getTargetData()->getABITypeAlignment(ArgTy);
6213
6214 if (Args[i].isZExt)
6215 Flags.setZExt();
6216 if (Args[i].isSExt)
6217 Flags.setSExt();
6218 if (Args[i].isInReg)
6219 Flags.setInReg();
6220 if (Args[i].isSRet)
6221 Flags.setSRet();
6222 if (Args[i].isByVal) {
6223 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006224 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6225 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006226 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006227 // For ByVal, alignment should come from FE. BE will guess if this
6228 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006229 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006230 if (Args[i].Alignment)
6231 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006232 else
6233 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006234 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006235 }
6236 if (Args[i].isNest)
6237 Flags.setNest();
6238 Flags.setOrigAlign(OriginalAlignment);
6239
Owen Anderson23b9b192009-08-12 00:36:31 +00006240 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6241 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006242 SmallVector<SDValue, 4> Parts(NumParts);
6243 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6244
6245 if (Args[i].isSExt)
6246 ExtendKind = ISD::SIGN_EXTEND;
6247 else if (Args[i].isZExt)
6248 ExtendKind = ISD::ZERO_EXTEND;
6249
Bill Wendling46ada192010-03-02 01:55:18 +00006250 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006251 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006252
Dan Gohman98ca4f22009-08-05 01:29:28 +00006253 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006254 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006255 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6256 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006257 if (NumParts > 1 && j == 0)
6258 MyFlags.Flags.setSplit();
6259 else if (j != 0)
6260 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006261
Dan Gohman98ca4f22009-08-05 01:29:28 +00006262 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006263 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006264 }
6265 }
6266 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006267
Dan Gohman98ca4f22009-08-05 01:29:28 +00006268 // Handle the incoming return values from the call.
6269 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006270 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006271 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006272 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006273 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006274 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6275 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006276 for (unsigned i = 0; i != NumRegs; ++i) {
6277 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006278 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006279 MyFlags.Used = isReturnValueUsed;
6280 if (RetSExt)
6281 MyFlags.Flags.setSExt();
6282 if (RetZExt)
6283 MyFlags.Flags.setZExt();
6284 if (isInreg)
6285 MyFlags.Flags.setInReg();
6286 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006287 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006288 }
6289
Dan Gohman98ca4f22009-08-05 01:29:28 +00006290 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006291 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006292 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006293
6294 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006295 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006296 "LowerCall didn't return a valid chain!");
6297 assert((!isTailCall || InVals.empty()) &&
6298 "LowerCall emitted a return value for a tail call!");
6299 assert((isTailCall || InVals.size() == Ins.size()) &&
6300 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006301
6302 // For a tail call, the return value is merely live-out and there aren't
6303 // any nodes in the DAG representing it. Return a special value to
6304 // indicate that a tail call has been emitted and no more Instructions
6305 // should be processed in the current block.
6306 if (isTailCall) {
6307 DAG.setRoot(Chain);
6308 return std::make_pair(SDValue(), SDValue());
6309 }
6310
Evan Chengaf1871f2010-03-11 19:38:18 +00006311 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6312 assert(InVals[i].getNode() &&
6313 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006314 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006315 "LowerCall emitted a value with the wrong type!");
6316 });
6317
Dan Gohman98ca4f22009-08-05 01:29:28 +00006318 // Collect the legal value parts into potentially illegal values
6319 // that correspond to the original function's return values.
6320 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6321 if (RetSExt)
6322 AssertOp = ISD::AssertSext;
6323 else if (RetZExt)
6324 AssertOp = ISD::AssertZext;
6325 SmallVector<SDValue, 4> ReturnValues;
6326 unsigned CurReg = 0;
6327 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006328 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006329 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6330 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006331
Bill Wendling46ada192010-03-02 01:55:18 +00006332 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006333 NumRegs, RegisterVT, VT,
6334 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006335 CurReg += NumRegs;
6336 }
6337
6338 // For a function returning void, there is no return value. We can't create
6339 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006340 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006341 if (ReturnValues.empty())
6342 return std::make_pair(SDValue(), Chain);
6343
6344 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6345 DAG.getVTList(&RetTys[0], RetTys.size()),
6346 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006347 return std::make_pair(Res, Chain);
6348}
6349
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006350void TargetLowering::LowerOperationWrapper(SDNode *N,
6351 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006352 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006353 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006354 if (Res.getNode())
6355 Results.push_back(Res);
6356}
6357
Dan Gohmand858e902010-04-17 15:26:15 +00006358SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006359 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006360 return SDValue();
6361}
6362
Dan Gohman46510a72010-04-15 01:51:59 +00006363void
6364SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006365 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006366 assert((Op.getOpcode() != ISD::CopyFromReg ||
6367 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6368 "Copy from a reg to the same reg!");
6369 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6370
Owen Anderson23b9b192009-08-12 00:36:31 +00006371 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006372 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006373 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006374 PendingExports.push_back(Chain);
6375}
6376
6377#include "llvm/CodeGen/SelectionDAGISel.h"
6378
Eli Friedman23d32432011-05-05 16:53:34 +00006379/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6380/// entry block, return true. This includes arguments used by switches, since
6381/// the switch may expand into multiple basic blocks.
6382static bool isOnlyUsedInEntryBlock(const Argument *A) {
6383 // With FastISel active, we may be splitting blocks, so force creation
6384 // of virtual registers for all non-dead arguments.
6385 if (EnableFastISel)
6386 return A->use_empty();
6387
6388 const BasicBlock *Entry = A->getParent()->begin();
6389 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6390 UI != E; ++UI) {
6391 const User *U = *UI;
6392 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6393 return false; // Use not in entry block.
6394 }
6395 return true;
6396}
6397
Dan Gohman46510a72010-04-15 01:51:59 +00006398void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006399 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006400 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006401 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006402 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006403 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006404 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006405
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006406 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006407 SmallVector<ISD::OutputArg, 4> Outs;
6408 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6409 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006410
Dan Gohman7451d3e2010-05-29 17:03:36 +00006411 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006412 // Put in an sret pointer parameter before all the other parameters.
6413 SmallVector<EVT, 1> ValueVTs;
6414 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6415
6416 // NOTE: Assuming that a pointer will never break down to more than one VT
6417 // or one register.
6418 ISD::ArgFlagsTy Flags;
6419 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006420 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006421 ISD::InputArg RetArg(Flags, RegisterVT, true);
6422 Ins.push_back(RetArg);
6423 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006424
Dan Gohman98ca4f22009-08-05 01:29:28 +00006425 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006426 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006427 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006428 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006429 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006430 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6431 bool isArgValueUsed = !I->use_empty();
6432 for (unsigned Value = 0, NumValues = ValueVTs.size();
6433 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006434 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006435 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006436 ISD::ArgFlagsTy Flags;
6437 unsigned OriginalAlignment =
6438 TD->getABITypeAlignment(ArgTy);
6439
6440 if (F.paramHasAttr(Idx, Attribute::ZExt))
6441 Flags.setZExt();
6442 if (F.paramHasAttr(Idx, Attribute::SExt))
6443 Flags.setSExt();
6444 if (F.paramHasAttr(Idx, Attribute::InReg))
6445 Flags.setInReg();
6446 if (F.paramHasAttr(Idx, Attribute::StructRet))
6447 Flags.setSRet();
6448 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6449 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006450 PointerType *Ty = cast<PointerType>(I->getType());
6451 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006452 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006453 // For ByVal, alignment should be passed from FE. BE will guess if
6454 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006455 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006456 if (F.getParamAlignment(Idx))
6457 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006458 else
6459 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006460 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006461 }
6462 if (F.paramHasAttr(Idx, Attribute::Nest))
6463 Flags.setNest();
6464 Flags.setOrigAlign(OriginalAlignment);
6465
Owen Anderson23b9b192009-08-12 00:36:31 +00006466 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6467 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006468 for (unsigned i = 0; i != NumRegs; ++i) {
6469 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6470 if (NumRegs > 1 && i == 0)
6471 MyFlags.Flags.setSplit();
6472 // if it isn't first piece, alignment must be 1
6473 else if (i > 0)
6474 MyFlags.Flags.setOrigAlign(1);
6475 Ins.push_back(MyFlags);
6476 }
6477 }
6478 }
6479
6480 // Call the target to set up the argument values.
6481 SmallVector<SDValue, 8> InVals;
6482 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6483 F.isVarArg(), Ins,
6484 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006485
6486 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006487 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006488 "LowerFormalArguments didn't return a valid chain!");
6489 assert(InVals.size() == Ins.size() &&
6490 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006491 DEBUG({
6492 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6493 assert(InVals[i].getNode() &&
6494 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006495 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006496 "LowerFormalArguments emitted a value with the wrong type!");
6497 }
6498 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006499
Dan Gohman5e866062009-08-06 15:37:27 +00006500 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006501 DAG.setRoot(NewRoot);
6502
6503 // Set up the argument values.
6504 unsigned i = 0;
6505 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006506 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006507 // Create a virtual register for the sret pointer, and put in a copy
6508 // from the sret argument into it.
6509 SmallVector<EVT, 1> ValueVTs;
6510 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6511 EVT VT = ValueVTs[0];
6512 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6513 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006514 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006515 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006516
Dan Gohman2048b852009-11-23 18:04:58 +00006517 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006518 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6519 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006520 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006521 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6522 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006523 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006524
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006525 // i indexes lowered arguments. Bump it past the hidden sret argument.
6526 // Idx indexes LLVM arguments. Don't touch it.
6527 ++i;
6528 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006529
Dan Gohman46510a72010-04-15 01:51:59 +00006530 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006531 ++I, ++Idx) {
6532 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006533 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006534 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006535 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006536
6537 // If this argument is unused then remember its value. It is used to generate
6538 // debugging information.
6539 if (I->use_empty() && NumValues)
6540 SDB->setUnusedArgValue(I, InVals[i]);
6541
Eli Friedman23d32432011-05-05 16:53:34 +00006542 for (unsigned Val = 0; Val != NumValues; ++Val) {
6543 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006544 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6545 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006546
6547 if (!I->use_empty()) {
6548 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6549 if (F.paramHasAttr(Idx, Attribute::SExt))
6550 AssertOp = ISD::AssertSext;
6551 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6552 AssertOp = ISD::AssertZext;
6553
Bill Wendling46ada192010-03-02 01:55:18 +00006554 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006555 NumParts, PartVT, VT,
6556 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006557 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006558
Dan Gohman98ca4f22009-08-05 01:29:28 +00006559 i += NumParts;
6560 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006561
Eli Friedman23d32432011-05-05 16:53:34 +00006562 // We don't need to do anything else for unused arguments.
6563 if (ArgValues.empty())
6564 continue;
6565
Devang Patel0b48ead2010-08-31 22:22:42 +00006566 // Note down frame index for byval arguments.
Eli Friedman23d32432011-05-05 16:53:34 +00006567 if (I->hasByValAttr())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006568 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006569 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6570 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6571
Eli Friedman23d32432011-05-05 16:53:34 +00006572 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6573 SDB->getCurDebugLoc());
6574 SDB->setValue(I, Res);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006575
Eli Friedman23d32432011-05-05 16:53:34 +00006576 // If this argument is live outside of the entry block, insert a copy from
6577 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006578 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006579 // If we can, though, try to skip creating an unnecessary vreg.
6580 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006581 // general. It's also subtly incompatible with the hacks FastISel
6582 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006583 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6584 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6585 FuncInfo->ValueMap[I] = Reg;
6586 continue;
6587 }
6588 }
6589 if (!isOnlyUsedInEntryBlock(I)) {
6590 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006591 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006592 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006593 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006594
Dan Gohman98ca4f22009-08-05 01:29:28 +00006595 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006596
6597 // Finally, if the target has anything special to do, allow it to do so.
6598 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006599 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006600}
6601
6602/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6603/// ensure constants are generated when needed. Remember the virtual registers
6604/// that need to be added to the Machine PHI nodes as input. We cannot just
6605/// directly add them, because expansion might result in multiple MBB's for one
6606/// BB. As such, the start of the BB might correspond to a different MBB than
6607/// the end.
6608///
6609void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006610SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006611 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006612
6613 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6614
6615 // Check successor nodes' PHI nodes that expect a constant to be available
6616 // from this block.
6617 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006618 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006619 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006620 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006621
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006622 // If this terminator has multiple identical successors (common for
6623 // switches), only handle each succ once.
6624 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006625
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006626 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006627
6628 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6629 // nodes and Machine PHI nodes, but the incoming operands have not been
6630 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006631 for (BasicBlock::const_iterator I = SuccBB->begin();
6632 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006633 // Ignore dead phi's.
6634 if (PN->use_empty()) continue;
6635
Rafael Espindola3fa82832011-05-13 15:18:06 +00006636 // Skip empty types
6637 if (PN->getType()->isEmptyTy())
6638 continue;
6639
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006640 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006641 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006642
Dan Gohman46510a72010-04-15 01:51:59 +00006643 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006644 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006645 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006646 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006647 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006648 }
6649 Reg = RegOut;
6650 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006651 DenseMap<const Value *, unsigned>::iterator I =
6652 FuncInfo.ValueMap.find(PHIOp);
6653 if (I != FuncInfo.ValueMap.end())
6654 Reg = I->second;
6655 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006656 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006657 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006658 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006659 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006660 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006661 }
6662 }
6663
6664 // Remember that this register needs to added to the machine PHI node as
6665 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006666 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006667 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6668 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006669 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006670 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006671 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006672 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006673 Reg += NumRegisters;
6674 }
6675 }
6676 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006677 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006678}