blob: 02cd12be045334797db16b053723b2bcf3d6b0ce [file] [log] [blame]
Chris Lattner7e1a8f82010-04-04 19:09:29 +00001//===-- AsmPrinterDwarf.cpp - AsmPrinter Dwarf Support --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the Dwarf emissions parts of AsmPrinter.
11//
12//===----------------------------------------------------------------------===//
13
Stephen Hines36b56882014-04-23 16:57:46 -070014#include "ByteStreamer.h"
Chris Lattner7e1a8f82010-04-04 19:09:29 +000015#include "llvm/CodeGen/AsmPrinter.h"
Stephen Hines36b56882014-04-23 16:57:46 -070016#include "llvm/ADT/SmallBitVector.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "llvm/ADT/Twine.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000018#include "llvm/IR/DataLayout.h"
Chris Lattner7e1a8f82010-04-04 19:09:29 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6189ed12010-04-04 23:25:33 +000020#include "llvm/MC/MCSection.h"
Chris Lattner7e1a8f82010-04-04 19:09:29 +000021#include "llvm/MC/MCStreamer.h"
Chris Lattner6189ed12010-04-04 23:25:33 +000022#include "llvm/MC/MCSymbol.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/MC/MachineLocation.h"
24#include "llvm/Support/Dwarf.h"
25#include "llvm/Support/ErrorHandling.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000026#include "llvm/Target/TargetFrameLowering.h"
Chris Lattnerd2af7852010-04-04 20:20:50 +000027#include "llvm/Target/TargetLoweringObjectFile.h"
28#include "llvm/Target/TargetMachine.h"
Chris Lattner02b86b92010-04-04 23:41:46 +000029#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner7e1a8f82010-04-04 19:09:29 +000030using namespace llvm;
31
Stephen Hinesdce4a402014-05-29 02:49:00 -070032#define DEBUG_TYPE "asm-printer"
33
Chris Lattner02b86b92010-04-04 23:41:46 +000034//===----------------------------------------------------------------------===//
35// Dwarf Emission Helper Routines
36//===----------------------------------------------------------------------===//
37
Chris Lattner7e1a8f82010-04-04 19:09:29 +000038/// EmitSLEB128 - emit the specified signed leb128 value.
David Blaikiefe2e66a2013-06-23 18:31:11 +000039void AsmPrinter::EmitSLEB128(int64_t Value, const char *Desc) const {
Chris Lattner7e1a8f82010-04-04 19:09:29 +000040 if (isVerbose() && Desc)
41 OutStreamer.AddComment(Desc);
Chris Lattner7e1a8f82010-04-04 19:09:29 +000042
Benjamin Kramerc25c9082011-11-05 11:52:44 +000043 OutStreamer.EmitSLEB128IntValue(Value);
Chris Lattner7e1a8f82010-04-04 19:09:29 +000044}
45
46/// EmitULEB128 - emit the specified signed leb128 value.
David Blaikiefe2e66a2013-06-23 18:31:11 +000047void AsmPrinter::EmitULEB128(uint64_t Value, const char *Desc,
Chris Lattner7e1a8f82010-04-04 19:09:29 +000048 unsigned PadTo) const {
49 if (isVerbose() && Desc)
50 OutStreamer.AddComment(Desc);
Rafael Espindola73873452010-11-04 18:17:08 +000051
Eric Christopher1ced2082013-01-09 03:52:05 +000052 OutStreamer.EmitULEB128IntValue(Value, PadTo);
Chris Lattner7e1a8f82010-04-04 19:09:29 +000053}
54
Chris Lattner7a101f42010-04-04 20:01:25 +000055/// EmitCFAByte - Emit a .byte 42 directive for a DW_CFA_xxx value.
56void AsmPrinter::EmitCFAByte(unsigned Val) const {
57 if (isVerbose()) {
Stephen Hines36b56882014-04-23 16:57:46 -070058 if (Val >= dwarf::DW_CFA_offset && Val < dwarf::DW_CFA_offset + 64)
Eric Christopheraaa50b92012-11-20 20:34:47 +000059 OutStreamer.AddComment("DW_CFA_offset + Reg (" +
Stephen Hines36b56882014-04-23 16:57:46 -070060 Twine(Val - dwarf::DW_CFA_offset) + ")");
Chris Lattner7a101f42010-04-04 20:01:25 +000061 else
62 OutStreamer.AddComment(dwarf::CallFrameString(Val));
63 }
Eric Christopherca1dd052013-01-09 01:35:34 +000064 OutStreamer.EmitIntValue(Val, 1);
Chris Lattner7a101f42010-04-04 20:01:25 +000065}
66
Chris Lattnerca6190b2010-04-04 20:04:21 +000067static const char *DecodeDWARFEncoding(unsigned Encoding) {
68 switch (Encoding) {
Stephen Hines36b56882014-04-23 16:57:46 -070069 case dwarf::DW_EH_PE_absptr:
70 return "absptr";
71 case dwarf::DW_EH_PE_omit:
72 return "omit";
73 case dwarf::DW_EH_PE_pcrel:
74 return "pcrel";
75 case dwarf::DW_EH_PE_udata4:
76 return "udata4";
77 case dwarf::DW_EH_PE_udata8:
78 return "udata8";
79 case dwarf::DW_EH_PE_sdata4:
80 return "sdata4";
81 case dwarf::DW_EH_PE_sdata8:
82 return "sdata8";
83 case dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_udata4:
84 return "pcrel udata4";
85 case dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_sdata4:
86 return "pcrel sdata4";
87 case dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_udata8:
88 return "pcrel udata8";
89 case dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_sdata8:
90 return "pcrel sdata8";
91 case dwarf::DW_EH_PE_indirect | dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_udata4
92 :
Chris Lattnerca6190b2010-04-04 20:04:21 +000093 return "indirect pcrel udata4";
Stephen Hines36b56882014-04-23 16:57:46 -070094 case dwarf::DW_EH_PE_indirect | dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_sdata4
95 :
Chris Lattnerca6190b2010-04-04 20:04:21 +000096 return "indirect pcrel sdata4";
Stephen Hines36b56882014-04-23 16:57:46 -070097 case dwarf::DW_EH_PE_indirect | dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_udata8
98 :
Chris Lattnerca6190b2010-04-04 20:04:21 +000099 return "indirect pcrel udata8";
Stephen Hines36b56882014-04-23 16:57:46 -0700100 case dwarf::DW_EH_PE_indirect | dwarf::DW_EH_PE_pcrel | dwarf::DW_EH_PE_sdata8
101 :
Chris Lattnerca6190b2010-04-04 20:04:21 +0000102 return "indirect pcrel sdata8";
103 }
Eric Christopheraaa50b92012-11-20 20:34:47 +0000104
Chris Lattnerca6190b2010-04-04 20:04:21 +0000105 return "<unknown encoding>";
106}
107
Chris Lattnerca6190b2010-04-04 20:04:21 +0000108/// EmitEncodingByte - Emit a .byte 42 directive that corresponds to an
109/// encoding. If verbose assembly output is enabled, we output comments
110/// describing the encoding. Desc is an optional string saying what the
111/// encoding is specifying (e.g. "LSDA").
Chris Lattner02b86b92010-04-04 23:41:46 +0000112void AsmPrinter::EmitEncodingByte(unsigned Val, const char *Desc) const {
Chris Lattnerca6190b2010-04-04 20:04:21 +0000113 if (isVerbose()) {
Stephen Hines36b56882014-04-23 16:57:46 -0700114 if (Desc)
115 OutStreamer.AddComment(Twine(Desc) + " Encoding = " +
Chris Lattnerca6190b2010-04-04 20:04:21 +0000116 Twine(DecodeDWARFEncoding(Val)));
117 else
Stephen Hines36b56882014-04-23 16:57:46 -0700118 OutStreamer.AddComment(Twine("Encoding = ") + DecodeDWARFEncoding(Val));
Chris Lattnerca6190b2010-04-04 20:04:21 +0000119 }
Eric Christopheraaa50b92012-11-20 20:34:47 +0000120
Eric Christopherca1dd052013-01-09 01:35:34 +0000121 OutStreamer.EmitIntValue(Val, 1);
Chris Lattnerca6190b2010-04-04 20:04:21 +0000122}
123
Chris Lattnerd2af7852010-04-04 20:20:50 +0000124/// GetSizeOfEncodedValue - Return the size of the encoding in bytes.
125unsigned AsmPrinter::GetSizeOfEncodedValue(unsigned Encoding) const {
126 if (Encoding == dwarf::DW_EH_PE_omit)
127 return 0;
Eric Christopheraaa50b92012-11-20 20:34:47 +0000128
Chris Lattnerd2af7852010-04-04 20:20:50 +0000129 switch (Encoding & 0x07) {
Stephen Hines36b56882014-04-23 16:57:46 -0700130 default:
131 llvm_unreachable("Invalid encoded value.");
132 case dwarf::DW_EH_PE_absptr:
133 return TM.getDataLayout()->getPointerSize();
134 case dwarf::DW_EH_PE_udata2:
135 return 2;
136 case dwarf::DW_EH_PE_udata4:
137 return 4;
138 case dwarf::DW_EH_PE_udata8:
139 return 8;
Chris Lattnerd2af7852010-04-04 20:20:50 +0000140 }
141}
142
Eric Christopheraaa50b92012-11-20 20:34:47 +0000143void AsmPrinter::EmitTTypeReference(const GlobalValue *GV,
144 unsigned Encoding) const {
Anton Korobeynikov239938f2012-11-19 21:17:20 +0000145 if (GV) {
146 const TargetLoweringObjectFile &TLOF = getObjFileLowering();
Eric Christopheraaa50b92012-11-20 20:34:47 +0000147
Anton Korobeynikov239938f2012-11-19 21:17:20 +0000148 const MCExpr *Exp =
Stephen Hines36b56882014-04-23 16:57:46 -0700149 TLOF.getTTypeGlobalReference(GV, Encoding, *Mang, TM, MMI, OutStreamer);
Eric Christopherca1dd052013-01-09 01:35:34 +0000150 OutStreamer.EmitValue(Exp, GetSizeOfEncodedValue(Encoding));
Anton Korobeynikov239938f2012-11-19 21:17:20 +0000151 } else
Eric Christopherca1dd052013-01-09 01:35:34 +0000152 OutStreamer.EmitIntValue(0, GetSizeOfEncodedValue(Encoding));
Chris Lattnerd2af7852010-04-04 20:20:50 +0000153}
Chris Lattner6189ed12010-04-04 23:25:33 +0000154
155/// EmitSectionOffset - Emit the 4-byte offset of Label from the start of its
156/// section. This can be done with a special directive if the target supports
157/// it (e.g. cygwin) or by emitting it as an offset from a label at the start
158/// of the section.
159///
160/// SectionLabel is a temporary label emitted at the start of the section that
161/// Label lives in.
162void AsmPrinter::EmitSectionOffset(const MCSymbol *Label,
163 const MCSymbol *SectionLabel) const {
164 // On COFF targets, we have to emit the special .secrel32 directive.
Matt Arsenault9a0e12a2013-04-22 22:49:11 +0000165 if (MAI->needsDwarfSectionOffsetDirective()) {
Rafael Espindola8f7d12c2011-12-17 01:14:52 +0000166 OutStreamer.EmitCOFFSecRel32(Label);
Chris Lattner6189ed12010-04-04 23:25:33 +0000167 return;
168 }
Eric Christopheraaa50b92012-11-20 20:34:47 +0000169
Chris Lattner6189ed12010-04-04 23:25:33 +0000170 // Get the section that we're referring to, based on SectionLabel.
171 const MCSection &Section = SectionLabel->getSection();
Eric Christopheraaa50b92012-11-20 20:34:47 +0000172
Chris Lattner6189ed12010-04-04 23:25:33 +0000173 // If Label has already been emitted, verify that it is in the same section as
174 // section label for sanity.
175 assert((!Label->isInSection() || &Label->getSection() == &Section) &&
176 "Section offset using wrong section base for label");
Eric Christopheraaa50b92012-11-20 20:34:47 +0000177
Duncan Sandsba993462011-03-12 13:07:37 +0000178 // If the section in question will end up with an address of 0 anyway, we can
179 // just emit an absolute reference to save a relocation.
180 if (Section.isBaseAddressKnownZero()) {
Eric Christopherca1dd052013-01-09 01:35:34 +0000181 OutStreamer.EmitSymbolValue(Label, 4);
Duncan Sandsba993462011-03-12 13:07:37 +0000182 return;
183 }
Eric Christopheraaa50b92012-11-20 20:34:47 +0000184
Chris Lattner6189ed12010-04-04 23:25:33 +0000185 // Otherwise, emit it as a label difference from the start of the section.
186 EmitLabelDifference(Label, SectionLabel, 4);
187}
188
Stephen Hines36b56882014-04-23 16:57:46 -0700189/// Emit a dwarf register operation.
190static void emitDwarfRegOp(ByteStreamer &Streamer, int Reg) {
191 assert(Reg >= 0);
192 if (Reg < 32) {
193 Streamer.EmitInt8(dwarf::DW_OP_reg0 + Reg,
194 dwarf::OperationEncodingString(dwarf::DW_OP_reg0 + Reg));
195 } else {
196 Streamer.EmitInt8(dwarf::DW_OP_regx, "DW_OP_regx");
197 Streamer.EmitULEB128(Reg, Twine(Reg));
198 }
199}
200
201/// Emit an (double-)indirect dwarf register operation.
202static void emitDwarfRegOpIndirect(ByteStreamer &Streamer, int Reg, int Offset,
203 bool Deref) {
204 assert(Reg >= 0);
205 if (Reg < 32) {
206 Streamer.EmitInt8(dwarf::DW_OP_breg0 + Reg,
207 dwarf::OperationEncodingString(dwarf::DW_OP_breg0 + Reg));
208 } else {
209 Streamer.EmitInt8(dwarf::DW_OP_bregx, "DW_OP_bregx");
210 Streamer.EmitULEB128(Reg, Twine(Reg));
211 }
212 Streamer.EmitSLEB128(Offset);
213 if (Deref)
214 Streamer.EmitInt8(dwarf::DW_OP_deref, "DW_OP_deref");
215}
216
217/// Emit a dwarf register operation for describing
218/// - a small value occupying only part of a register or
219/// - a small register representing only part of a value.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700220static void emitDwarfOpPiece(ByteStreamer &Streamer, unsigned SizeInBits,
221 unsigned OffsetInBits) {
222 assert(SizeInBits > 0 && "zero-sized piece");
223 unsigned SizeOfByte = 8;
224 if (OffsetInBits > 0 || SizeInBits % SizeOfByte) {
Stephen Hines36b56882014-04-23 16:57:46 -0700225 Streamer.EmitInt8(dwarf::DW_OP_bit_piece, "DW_OP_bit_piece");
Stephen Hinesdce4a402014-05-29 02:49:00 -0700226 Streamer.EmitULEB128(SizeInBits, Twine(SizeInBits));
227 Streamer.EmitULEB128(OffsetInBits, Twine(OffsetInBits));
Stephen Hines36b56882014-04-23 16:57:46 -0700228 } else {
229 Streamer.EmitInt8(dwarf::DW_OP_piece, "DW_OP_piece");
Stephen Hinesdce4a402014-05-29 02:49:00 -0700230 unsigned ByteSize = SizeInBits / SizeOfByte;
Stephen Hines36b56882014-04-23 16:57:46 -0700231 Streamer.EmitULEB128(ByteSize, Twine(ByteSize));
232 }
233}
234
Stephen Hinesdce4a402014-05-29 02:49:00 -0700235/// Emit a shift-right dwarf expression.
236static void emitDwarfOpShr(ByteStreamer &Streamer,
237 unsigned ShiftBy) {
238 Streamer.EmitInt8(dwarf::DW_OP_constu, "DW_OP_constu");
239 Streamer.EmitULEB128(ShiftBy);
240 Streamer.EmitInt8(dwarf::DW_OP_shr, "DW_OP_shr");
241}
242
243// Some targets do not provide a DWARF register number for every
244// register. This function attempts to emit a DWARF register by
245// emitting a piece of a super-register or by piecing together
246// multiple subregisters that alias the register.
247void AsmPrinter::EmitDwarfRegOpPiece(ByteStreamer &Streamer,
248 const MachineLocation &MLoc,
249 unsigned PieceSizeInBits,
250 unsigned PieceOffsetInBits) const {
251 assert(MLoc.isReg() && "MLoc must be a register");
252 const TargetRegisterInfo *TRI = TM.getRegisterInfo();
Stephen Hines36b56882014-04-23 16:57:46 -0700253 int Reg = TRI->getDwarfRegNum(MLoc.getReg(), false);
254
Stephen Hinesdce4a402014-05-29 02:49:00 -0700255 // If this is a valid register number, emit it.
256 if (Reg >= 0) {
257 emitDwarfRegOp(Streamer, Reg);
258 emitDwarfOpPiece(Streamer, PieceSizeInBits, PieceOffsetInBits);
259 return;
260 }
261
Stephen Hines36b56882014-04-23 16:57:46 -0700262 // Walk up the super-register chain until we find a valid number.
263 // For example, EAX on x86_64 is a 32-bit piece of RAX with offset 0.
264 for (MCSuperRegIterator SR(MLoc.getReg(), TRI); SR.isValid(); ++SR) {
265 Reg = TRI->getDwarfRegNum(*SR, false);
266 if (Reg >= 0) {
267 unsigned Idx = TRI->getSubRegIndex(*SR, MLoc.getReg());
268 unsigned Size = TRI->getSubRegIdxSize(Idx);
269 unsigned Offset = TRI->getSubRegIdxOffset(Idx);
Stephen Hinesdce4a402014-05-29 02:49:00 -0700270 OutStreamer.AddComment("super-register");
Stephen Hines36b56882014-04-23 16:57:46 -0700271 emitDwarfRegOp(Streamer, Reg);
Stephen Hinesdce4a402014-05-29 02:49:00 -0700272 if (PieceOffsetInBits == Offset) {
273 emitDwarfOpPiece(Streamer, Size, Offset);
274 } else {
275 // If this is part of a variable in a sub-register at a
276 // non-zero offset, we need to manually shift the value into
277 // place, since the DW_OP_piece describes the part of the
278 // variable, not the position of the subregister.
279 emitDwarfOpPiece(Streamer, Size, PieceOffsetInBits);
280 if (Offset)
281 emitDwarfOpShr(Streamer, Offset);
282 }
Stephen Hines36b56882014-04-23 16:57:46 -0700283 return;
284 }
285 }
286
287 // Otherwise, attempt to find a covering set of sub-register numbers.
288 // For example, Q0 on ARM is a composition of D0+D1.
289 //
290 // Keep track of the current position so we can emit the more
291 // efficient DW_OP_piece.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700292 unsigned CurPos = PieceOffsetInBits;
Stephen Hines36b56882014-04-23 16:57:46 -0700293 // The size of the register in bits, assuming 8 bits per byte.
294 unsigned RegSize = TRI->getMinimalPhysRegClass(MLoc.getReg())->getSize() * 8;
295 // Keep track of the bits in the register we already emitted, so we
296 // can avoid emitting redundant aliasing subregs.
297 SmallBitVector Coverage(RegSize, false);
298 for (MCSubRegIterator SR(MLoc.getReg(), TRI); SR.isValid(); ++SR) {
299 unsigned Idx = TRI->getSubRegIndex(MLoc.getReg(), *SR);
300 unsigned Size = TRI->getSubRegIdxSize(Idx);
301 unsigned Offset = TRI->getSubRegIdxOffset(Idx);
302 Reg = TRI->getDwarfRegNum(*SR, false);
303
304 // Intersection between the bits we already emitted and the bits
305 // covered by this subregister.
306 SmallBitVector Intersection(RegSize, false);
307 Intersection.set(Offset, Offset + Size);
308 Intersection ^= Coverage;
309
310 // If this sub-register has a DWARF number and we haven't covered
311 // its range, emit a DWARF piece for it.
312 if (Reg >= 0 && Intersection.any()) {
Stephen Hinesdce4a402014-05-29 02:49:00 -0700313 OutStreamer.AddComment("sub-register");
Stephen Hines36b56882014-04-23 16:57:46 -0700314 emitDwarfRegOp(Streamer, Reg);
315 emitDwarfOpPiece(Streamer, Size, Offset == CurPos ? 0 : Offset);
316 CurPos = Offset + Size;
317
318 // Mark it as emitted.
319 Coverage.set(Offset, Offset + Size);
320 }
321 }
322
Stephen Hinesdce4a402014-05-29 02:49:00 -0700323 if (CurPos == PieceOffsetInBits) {
Stephen Hines36b56882014-04-23 16:57:46 -0700324 // FIXME: We have no reasonable way of handling errors in here.
325 Streamer.EmitInt8(dwarf::DW_OP_nop,
326 "nop (could not find a dwarf register number)");
327 }
328}
329
330/// EmitDwarfRegOp - Emit dwarf register operation.
331void AsmPrinter::EmitDwarfRegOp(ByteStreamer &Streamer,
332 const MachineLocation &MLoc,
333 bool Indirect) const {
334 const TargetRegisterInfo *TRI = TM.getRegisterInfo();
335 int Reg = TRI->getDwarfRegNum(MLoc.getReg(), false);
336 if (Reg < 0) {
337 // We assume that pointers are always in an addressable register.
338 if (Indirect || MLoc.isIndirect()) {
339 // FIXME: We have no reasonable way of handling errors in here. The
340 // caller might be in the middle of a dwarf expression. We should
341 // probably assert that Reg >= 0 once debug info generation is more
342 // mature.
343 Streamer.EmitInt8(dwarf::DW_OP_nop,
344 "nop (invalid dwarf register number for indirect loc)");
345 return;
346 }
347
348 // Attempt to find a valid super- or sub-register.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700349 return EmitDwarfRegOpPiece(Streamer, MLoc);
Stephen Hines36b56882014-04-23 16:57:46 -0700350 }
351
352 if (MLoc.isIndirect())
353 emitDwarfRegOpIndirect(Streamer, Reg, MLoc.getOffset(), Indirect);
354 else if (Indirect)
355 emitDwarfRegOpIndirect(Streamer, Reg, 0, false);
356 else
357 emitDwarfRegOp(Streamer, Reg);
358}
359
Chris Lattner02b86b92010-04-04 23:41:46 +0000360//===----------------------------------------------------------------------===//
361// Dwarf Lowering Routines
362//===----------------------------------------------------------------------===//
Chris Lattner6189ed12010-04-04 23:25:33 +0000363
Rafael Espindola4a971702013-05-13 01:16:13 +0000364void AsmPrinter::emitCFIInstruction(const MCCFIInstruction &Inst) const {
365 switch (Inst.getOperation()) {
366 default:
367 llvm_unreachable("Unexpected instruction");
368 case MCCFIInstruction::OpDefCfaOffset:
369 OutStreamer.EmitCFIDefCfaOffset(Inst.getOffset());
370 break;
371 case MCCFIInstruction::OpDefCfa:
372 OutStreamer.EmitCFIDefCfa(Inst.getRegister(), Inst.getOffset());
373 break;
374 case MCCFIInstruction::OpDefCfaRegister:
375 OutStreamer.EmitCFIDefCfaRegister(Inst.getRegister());
376 break;
377 case MCCFIInstruction::OpOffset:
378 OutStreamer.EmitCFIOffset(Inst.getRegister(), Inst.getOffset());
379 break;
Venkatraman Govindaraju30ec8a32013-09-26 15:11:00 +0000380 case MCCFIInstruction::OpRegister:
381 OutStreamer.EmitCFIRegister(Inst.getRegister(), Inst.getRegister2());
382 break;
Venkatraman Govindaraju83ba58e2013-09-26 14:49:40 +0000383 case MCCFIInstruction::OpWindowSave:
384 OutStreamer.EmitCFIWindowSave();
385 break;
Stephen Hines36b56882014-04-23 16:57:46 -0700386 case MCCFIInstruction::OpSameValue:
387 OutStreamer.EmitCFISameValue(Inst.getRegister());
388 break;
Rafael Espindola126ae682011-04-15 20:32:03 +0000389 }
390}