Chris Lattner | e138b3d | 2008-01-01 20:36:19 +0000 | [diff] [blame] | 1 | //===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Brian Gaeke | 21326fc | 2004-02-13 04:39:32 +0000 | [diff] [blame] | 9 | // |
| 10 | // Methods common to all machine instructions. |
| 11 | // |
Chris Lattner | 035dfbe | 2002-08-09 20:08:06 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 13 | |
Chris Lattner | 822b4fb | 2001-09-07 17:18:30 +0000 | [diff] [blame] | 14 | #include "llvm/CodeGen/MachineInstr.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 15 | #include "llvm/ADT/FoldingSet.h" |
| 16 | #include "llvm/ADT/Hashing.h" |
| 17 | #include "llvm/Analysis/AliasAnalysis.h" |
Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | 8517e1f | 2004-02-19 16:17:08 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFunction.h" |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineMemOperand.h" |
Jakob Stoklund Olesen | d519de0 | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Chandler Carruth | 0b8c9a8 | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 24 | #include "llvm/IR/Constants.h" |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 25 | #include "llvm/IR/DebugInfo.h" |
Chandler Carruth | 0b8c9a8 | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 26 | #include "llvm/IR/Function.h" |
| 27 | #include "llvm/IR/InlineAsm.h" |
| 28 | #include "llvm/IR/LLVMContext.h" |
| 29 | #include "llvm/IR/Metadata.h" |
| 30 | #include "llvm/IR/Module.h" |
| 31 | #include "llvm/IR/Type.h" |
| 32 | #include "llvm/IR/Value.h" |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 33 | #include "llvm/MC/MCInstrDesc.h" |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 34 | #include "llvm/MC/MCSymbol.h" |
David Greene | 3b32533 | 2010-01-04 23:48:20 +0000 | [diff] [blame] | 35 | #include "llvm/Support/Debug.h" |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 36 | #include "llvm/Support/ErrorHandling.h" |
Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 37 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | edfb72c | 2008-08-24 20:37:32 +0000 | [diff] [blame] | 38 | #include "llvm/Support/raw_ostream.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 39 | #include "llvm/Target/TargetInstrInfo.h" |
| 40 | #include "llvm/Target/TargetMachine.h" |
| 41 | #include "llvm/Target/TargetRegisterInfo.h" |
Chris Lattner | 0742b59 | 2004-02-23 18:38:20 +0000 | [diff] [blame] | 42 | using namespace llvm; |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 43 | |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 44 | //===----------------------------------------------------------------------===// |
| 45 | // MachineOperand Implementation |
| 46 | //===----------------------------------------------------------------------===// |
| 47 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 48 | void MachineOperand::setReg(unsigned Reg) { |
| 49 | if (getReg() == Reg) return; // No change. |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 50 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 51 | // Otherwise, we have to change the register. If this operand is embedded |
| 52 | // into a machine function, we need to update the old and new register's |
| 53 | // use/def lists. |
| 54 | if (MachineInstr *MI = getParent()) |
| 55 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 56 | if (MachineFunction *MF = MBB->getParent()) { |
Jakob Stoklund Olesen | ff2b99a | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 57 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 58 | MRI.removeRegOperandFromUseList(this); |
Jakob Stoklund Olesen | 2594746 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 59 | SmallContents.RegNo = Reg; |
Jakob Stoklund Olesen | ff2b99a | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 60 | MRI.addRegOperandToUseList(this); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 61 | return; |
| 62 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 63 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 64 | // Otherwise, just change the register, no problem. :) |
Jakob Stoklund Olesen | 2594746 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 65 | SmallContents.RegNo = Reg; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 66 | } |
| 67 | |
Jakob Stoklund Olesen | 2da5337 | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 68 | void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx, |
| 69 | const TargetRegisterInfo &TRI) { |
| 70 | assert(TargetRegisterInfo::isVirtualRegister(Reg)); |
| 71 | if (SubIdx && getSubReg()) |
| 72 | SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg()); |
| 73 | setReg(Reg); |
Jakob Stoklund Olesen | a5135f6 | 2010-06-01 22:39:25 +0000 | [diff] [blame] | 74 | if (SubIdx) |
| 75 | setSubReg(SubIdx); |
Jakob Stoklund Olesen | 2da5337 | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 76 | } |
| 77 | |
| 78 | void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) { |
| 79 | assert(TargetRegisterInfo::isPhysicalRegister(Reg)); |
| 80 | if (getSubReg()) { |
| 81 | Reg = TRI.getSubReg(Reg, getSubReg()); |
Jakob Stoklund Olesen | cf724f0 | 2011-05-08 19:21:08 +0000 | [diff] [blame] | 82 | // Note that getSubReg() may return 0 if the sub-register doesn't exist. |
| 83 | // That won't happen in legal code. |
Jakob Stoklund Olesen | 2da5337 | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 84 | setSubReg(0); |
| 85 | } |
| 86 | setReg(Reg); |
| 87 | } |
| 88 | |
Jakob Stoklund Olesen | d6397eb | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 89 | /// Change a def to a use, or a use to a def. |
| 90 | void MachineOperand::setIsDef(bool Val) { |
| 91 | assert(isReg() && "Wrong MachineOperand accessor"); |
| 92 | assert((!Val || !isDebug()) && "Marking a debug operation as def"); |
| 93 | if (IsDef == Val) |
| 94 | return; |
| 95 | // MRI may keep uses and defs in different list positions. |
| 96 | if (MachineInstr *MI = getParent()) |
| 97 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 98 | if (MachineFunction *MF = MBB->getParent()) { |
| 99 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 100 | MRI.removeRegOperandFromUseList(this); |
| 101 | IsDef = Val; |
| 102 | MRI.addRegOperandToUseList(this); |
| 103 | return; |
| 104 | } |
| 105 | IsDef = Val; |
| 106 | } |
| 107 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 108 | /// ChangeToImmediate - Replace this operand with a new immediate operand of |
| 109 | /// the specified value. If an operand is known to be an immediate already, |
| 110 | /// the setImm method should be used. |
| 111 | void MachineOperand::ChangeToImmediate(int64_t ImmVal) { |
Jakob Stoklund Olesen | 699ac04 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 112 | assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 113 | // If this operand is currently a register operand, and if this is in a |
| 114 | // function, deregister the operand from the register's use/def list. |
Jakob Stoklund Olesen | ff2b99a | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 115 | if (isReg() && isOnRegUseList()) |
| 116 | if (MachineInstr *MI = getParent()) |
| 117 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 118 | if (MachineFunction *MF = MBB->getParent()) |
| 119 | MF->getRegInfo().removeRegOperandFromUseList(this); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 120 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 121 | OpKind = MO_Immediate; |
| 122 | Contents.ImmVal = ImmVal; |
| 123 | } |
| 124 | |
| 125 | /// ChangeToRegister - Replace this operand with a new register operand of |
| 126 | /// the specified value. If an operand is known to be an register already, |
| 127 | /// the setReg method should be used. |
| 128 | void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp, |
Dale Johannesen | 9653f9e | 2010-02-10 00:41:49 +0000 | [diff] [blame] | 129 | bool isKill, bool isDead, bool isUndef, |
| 130 | bool isDebug) { |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 131 | MachineRegisterInfo *RegInfo = nullptr; |
Jakob Stoklund Olesen | d6397eb | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 132 | if (MachineInstr *MI = getParent()) |
| 133 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 134 | if (MachineFunction *MF = MBB->getParent()) |
| 135 | RegInfo = &MF->getRegInfo(); |
| 136 | // If this operand is already a register operand, remove it from the |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 137 | // register's use/def lists. |
Jakob Stoklund Olesen | 699ac04 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 138 | bool WasReg = isReg(); |
| 139 | if (RegInfo && WasReg) |
Jakob Stoklund Olesen | d6397eb | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 140 | RegInfo->removeRegOperandFromUseList(this); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 141 | |
Jakob Stoklund Olesen | d6397eb | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 142 | // Change this to a register and set the reg#. |
| 143 | OpKind = MO_Register; |
| 144 | SmallContents.RegNo = Reg; |
Jakob Stoklund Olesen | 6821060 | 2013-01-07 23:21:44 +0000 | [diff] [blame] | 145 | SubReg_TargetFlags = 0; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 146 | IsDef = isDef; |
| 147 | IsImp = isImp; |
| 148 | IsKill = isKill; |
| 149 | IsDead = isDead; |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 150 | IsUndef = isUndef; |
Jakob Stoklund Olesen | 2068215 | 2011-12-07 00:22:07 +0000 | [diff] [blame] | 151 | IsInternalRead = false; |
Dale Johannesen | e009180 | 2008-09-14 01:44:36 +0000 | [diff] [blame] | 152 | IsEarlyClobber = false; |
Dale Johannesen | 9653f9e | 2010-02-10 00:41:49 +0000 | [diff] [blame] | 153 | IsDebug = isDebug; |
Jakob Stoklund Olesen | d6397eb | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 154 | // Ensure isOnRegUseList() returns false. |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 155 | Contents.Reg.Prev = nullptr; |
Jakob Stoklund Olesen | 9c13067 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 156 | // Preserve the tie when the operand was already a register. |
Jakob Stoklund Olesen | 699ac04 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 157 | if (!WasReg) |
Jakob Stoklund Olesen | 9c13067 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 158 | TiedTo = 0; |
Jakob Stoklund Olesen | d6397eb | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 159 | |
| 160 | // If this operand is embedded in a function, add the operand to the |
| 161 | // register's use/def list. |
| 162 | if (RegInfo) |
| 163 | RegInfo->addRegOperandToUseList(this); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 164 | } |
| 165 | |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 166 | /// isIdenticalTo - Return true if this operand is identical to the specified |
Chandler Carruth | d862d69 | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 167 | /// operand. Note that this should stay in sync with the hash_value overload |
| 168 | /// below. |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 169 | bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const { |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 170 | if (getType() != Other.getType() || |
| 171 | getTargetFlags() != Other.getTargetFlags()) |
| 172 | return false; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 173 | |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 174 | switch (getType()) { |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 175 | case MachineOperand::MO_Register: |
| 176 | return getReg() == Other.getReg() && isDef() == Other.isDef() && |
| 177 | getSubReg() == Other.getSubReg(); |
| 178 | case MachineOperand::MO_Immediate: |
| 179 | return getImm() == Other.getImm(); |
Cameron Zwarich | c20fb63 | 2011-07-01 23:45:21 +0000 | [diff] [blame] | 180 | case MachineOperand::MO_CImmediate: |
| 181 | return getCImm() == Other.getCImm(); |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 182 | case MachineOperand::MO_FPImmediate: |
| 183 | return getFPImm() == Other.getFPImm(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 184 | case MachineOperand::MO_MachineBasicBlock: |
| 185 | return getMBB() == Other.getMBB(); |
| 186 | case MachineOperand::MO_FrameIndex: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 187 | return getIndex() == Other.getIndex(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 188 | case MachineOperand::MO_ConstantPoolIndex: |
Jakob Stoklund Olesen | 0b40d09 | 2012-08-07 18:56:39 +0000 | [diff] [blame] | 189 | case MachineOperand::MO_TargetIndex: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 190 | return getIndex() == Other.getIndex() && getOffset() == Other.getOffset(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 191 | case MachineOperand::MO_JumpTableIndex: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 192 | return getIndex() == Other.getIndex(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 193 | case MachineOperand::MO_GlobalAddress: |
| 194 | return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset(); |
| 195 | case MachineOperand::MO_ExternalSymbol: |
| 196 | return !strcmp(getSymbolName(), Other.getSymbolName()) && |
| 197 | getOffset() == Other.getOffset(); |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 198 | case MachineOperand::MO_BlockAddress: |
Michael Liao | 6c7ccaa | 2012-09-12 21:43:09 +0000 | [diff] [blame] | 199 | return getBlockAddress() == Other.getBlockAddress() && |
| 200 | getOffset() == Other.getOffset(); |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 201 | case MachineOperand::MO_RegisterMask: |
| 202 | case MachineOperand::MO_RegisterLiveOut: |
Jakob Stoklund Olesen | 7739cad | 2012-01-16 19:22:00 +0000 | [diff] [blame] | 203 | return getRegMask() == Other.getRegMask(); |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 204 | case MachineOperand::MO_MCSymbol: |
| 205 | return getMCSymbol() == Other.getMCSymbol(); |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 206 | case MachineOperand::MO_CFIIndex: |
| 207 | return getCFIIndex() == Other.getCFIIndex(); |
Chris Lattner | 24ad3ed | 2010-04-07 18:03:19 +0000 | [diff] [blame] | 208 | case MachineOperand::MO_Metadata: |
| 209 | return getMetadata() == Other.getMetadata(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 210 | } |
Chandler Carruth | 732f05c | 2012-01-10 18:08:01 +0000 | [diff] [blame] | 211 | llvm_unreachable("Invalid machine operand type"); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 212 | } |
| 213 | |
Chandler Carruth | d862d69 | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 214 | // Note: this must stay exactly in sync with isIdenticalTo above. |
| 215 | hash_code llvm::hash_value(const MachineOperand &MO) { |
| 216 | switch (MO.getType()) { |
| 217 | case MachineOperand::MO_Register: |
Jakob Stoklund Olesen | 190e342 | 2012-08-28 18:05:48 +0000 | [diff] [blame] | 218 | // Register operands don't have target flags. |
| 219 | return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef()); |
Chandler Carruth | d862d69 | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 220 | case MachineOperand::MO_Immediate: |
| 221 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm()); |
| 222 | case MachineOperand::MO_CImmediate: |
| 223 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm()); |
| 224 | case MachineOperand::MO_FPImmediate: |
| 225 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm()); |
| 226 | case MachineOperand::MO_MachineBasicBlock: |
| 227 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB()); |
| 228 | case MachineOperand::MO_FrameIndex: |
| 229 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); |
| 230 | case MachineOperand::MO_ConstantPoolIndex: |
Jakob Stoklund Olesen | 0b40d09 | 2012-08-07 18:56:39 +0000 | [diff] [blame] | 231 | case MachineOperand::MO_TargetIndex: |
Chandler Carruth | d862d69 | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 232 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(), |
| 233 | MO.getOffset()); |
| 234 | case MachineOperand::MO_JumpTableIndex: |
| 235 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); |
| 236 | case MachineOperand::MO_ExternalSymbol: |
| 237 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(), |
| 238 | MO.getSymbolName()); |
| 239 | case MachineOperand::MO_GlobalAddress: |
| 240 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(), |
| 241 | MO.getOffset()); |
| 242 | case MachineOperand::MO_BlockAddress: |
| 243 | return hash_combine(MO.getType(), MO.getTargetFlags(), |
Michael Liao | 6c7ccaa | 2012-09-12 21:43:09 +0000 | [diff] [blame] | 244 | MO.getBlockAddress(), MO.getOffset()); |
Chandler Carruth | d862d69 | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 245 | case MachineOperand::MO_RegisterMask: |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 246 | case MachineOperand::MO_RegisterLiveOut: |
Chandler Carruth | d862d69 | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 247 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask()); |
| 248 | case MachineOperand::MO_Metadata: |
| 249 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata()); |
| 250 | case MachineOperand::MO_MCSymbol: |
| 251 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol()); |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 252 | case MachineOperand::MO_CFIIndex: |
| 253 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex()); |
Chandler Carruth | d862d69 | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 254 | } |
| 255 | llvm_unreachable("Invalid machine operand type"); |
| 256 | } |
| 257 | |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 258 | /// print - Print the specified machine operand. |
| 259 | /// |
Mon P Wang | 5ca6bd1 | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 260 | void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 261 | // If the instruction is embedded into a basic block, we can find the |
| 262 | // target info for the instruction. |
| 263 | if (!TM) |
| 264 | if (const MachineInstr *MI = getParent()) |
| 265 | if (const MachineBasicBlock *MBB = MI->getParent()) |
| 266 | if (const MachineFunction *MF = MBB->getParent()) |
| 267 | TM = &MF->getTarget(); |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 268 | const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : nullptr; |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 269 | |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 270 | switch (getType()) { |
| 271 | case MachineOperand::MO_Register: |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 272 | OS << PrintReg(getReg(), TRI, getSubReg()); |
Dan Gohman | 2ccc839 | 2008-12-18 21:51:27 +0000 | [diff] [blame] | 273 | |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 274 | if (isDef() || isKill() || isDead() || isImplicit() || isUndef() || |
Jakob Stoklund Olesen | 4ba6916 | 2012-08-28 18:34:41 +0000 | [diff] [blame] | 275 | isInternalRead() || isEarlyClobber() || isTied()) { |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 276 | OS << '<'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 277 | bool NeedComma = false; |
Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 278 | if (isDef()) { |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 279 | if (NeedComma) OS << ','; |
Dale Johannesen | 913d3df | 2008-09-12 17:49:03 +0000 | [diff] [blame] | 280 | if (isEarlyClobber()) |
| 281 | OS << "earlyclobber,"; |
Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 282 | if (isImplicit()) |
| 283 | OS << "imp-"; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 284 | OS << "def"; |
| 285 | NeedComma = true; |
Jakob Stoklund Olesen | 3429c75 | 2012-04-20 21:45:33 +0000 | [diff] [blame] | 286 | // <def,read-undef> only makes sense when getSubReg() is set. |
| 287 | // Don't clutter the output otherwise. |
| 288 | if (isUndef() && getSubReg()) |
| 289 | OS << ",read-undef"; |
Evan Cheng | 5affca0 | 2009-10-21 07:56:02 +0000 | [diff] [blame] | 290 | } else if (isImplicit()) { |
Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 291 | OS << "imp-use"; |
Evan Cheng | 5affca0 | 2009-10-21 07:56:02 +0000 | [diff] [blame] | 292 | NeedComma = true; |
| 293 | } |
Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 294 | |
Jakob Stoklund Olesen | 4ba6916 | 2012-08-28 18:34:41 +0000 | [diff] [blame] | 295 | if (isKill()) { |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 296 | if (NeedComma) OS << ','; |
Jakob Stoklund Olesen | 4ba6916 | 2012-08-28 18:34:41 +0000 | [diff] [blame] | 297 | OS << "kill"; |
| 298 | NeedComma = true; |
| 299 | } |
| 300 | if (isDead()) { |
| 301 | if (NeedComma) OS << ','; |
| 302 | OS << "dead"; |
| 303 | NeedComma = true; |
| 304 | } |
| 305 | if (isUndef() && isUse()) { |
| 306 | if (NeedComma) OS << ','; |
| 307 | OS << "undef"; |
| 308 | NeedComma = true; |
| 309 | } |
| 310 | if (isInternalRead()) { |
| 311 | if (NeedComma) OS << ','; |
| 312 | OS << "internal"; |
| 313 | NeedComma = true; |
| 314 | } |
| 315 | if (isTied()) { |
| 316 | if (NeedComma) OS << ','; |
| 317 | OS << "tied"; |
Jakob Stoklund Olesen | 9c13067 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 318 | if (TiedTo != 15) |
| 319 | OS << unsigned(TiedTo - 1); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 320 | } |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 321 | OS << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 322 | } |
| 323 | break; |
| 324 | case MachineOperand::MO_Immediate: |
| 325 | OS << getImm(); |
| 326 | break; |
Devang Patel | 8594d42 | 2011-06-24 20:46:11 +0000 | [diff] [blame] | 327 | case MachineOperand::MO_CImmediate: |
| 328 | getCImm()->getValue().print(OS, false); |
| 329 | break; |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 330 | case MachineOperand::MO_FPImmediate: |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 331 | if (getFPImm()->getType()->isFloatTy()) |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 332 | OS << getFPImm()->getValueAPF().convertToFloat(); |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 333 | else |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 334 | OS << getFPImm()->getValueAPF().convertToDouble(); |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 335 | break; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 336 | case MachineOperand::MO_MachineBasicBlock: |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 337 | OS << "<BB#" << getMBB()->getNumber() << ">"; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 338 | break; |
| 339 | case MachineOperand::MO_FrameIndex: |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 340 | OS << "<fi#" << getIndex() << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 341 | break; |
| 342 | case MachineOperand::MO_ConstantPoolIndex: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 343 | OS << "<cp#" << getIndex(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 344 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 345 | OS << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 346 | break; |
Jakob Stoklund Olesen | 0b40d09 | 2012-08-07 18:56:39 +0000 | [diff] [blame] | 347 | case MachineOperand::MO_TargetIndex: |
| 348 | OS << "<ti#" << getIndex(); |
| 349 | if (getOffset()) OS << "+" << getOffset(); |
| 350 | OS << '>'; |
| 351 | break; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 352 | case MachineOperand::MO_JumpTableIndex: |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 353 | OS << "<jt#" << getIndex() << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 354 | break; |
| 355 | case MachineOperand::MO_GlobalAddress: |
Dan Gohman | 8d4e3b5 | 2009-11-06 18:03:10 +0000 | [diff] [blame] | 356 | OS << "<ga:"; |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 357 | getGlobal()->printAsOperand(OS, /*PrintType=*/false); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 358 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 359 | OS << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 360 | break; |
| 361 | case MachineOperand::MO_ExternalSymbol: |
| 362 | OS << "<es:" << getSymbolName(); |
| 363 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 364 | OS << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 365 | break; |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 366 | case MachineOperand::MO_BlockAddress: |
Dale Johannesen | 5f72a5e | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 367 | OS << '<'; |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 368 | getBlockAddress()->printAsOperand(OS, /*PrintType=*/false); |
Michael Liao | 6c7ccaa | 2012-09-12 21:43:09 +0000 | [diff] [blame] | 369 | if (getOffset()) OS << "+" << getOffset(); |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 370 | OS << '>'; |
| 371 | break; |
Jakob Stoklund Olesen | 7739cad | 2012-01-16 19:22:00 +0000 | [diff] [blame] | 372 | case MachineOperand::MO_RegisterMask: |
Jakob Stoklund Olesen | 478a8a0 | 2012-02-02 23:52:57 +0000 | [diff] [blame] | 373 | OS << "<regmask>"; |
Jakob Stoklund Olesen | 7739cad | 2012-01-16 19:22:00 +0000 | [diff] [blame] | 374 | break; |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 375 | case MachineOperand::MO_RegisterLiveOut: |
| 376 | OS << "<regliveout>"; |
| 377 | break; |
Dale Johannesen | 5f72a5e | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 378 | case MachineOperand::MO_Metadata: |
| 379 | OS << '<'; |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 380 | getMetadata()->printAsOperand(OS, /*PrintType=*/false); |
Dale Johannesen | 5f72a5e | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 381 | OS << '>'; |
| 382 | break; |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 383 | case MachineOperand::MO_MCSymbol: |
| 384 | OS << "<MCSym=" << *getMCSymbol() << '>'; |
| 385 | break; |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 386 | case MachineOperand::MO_CFIIndex: |
| 387 | OS << "<call frame instruction>"; |
| 388 | break; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 389 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 390 | |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 391 | if (unsigned TF = getTargetFlags()) |
| 392 | OS << "[TF=" << TF << ']'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 393 | } |
| 394 | |
| 395 | //===----------------------------------------------------------------------===// |
Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 396 | // MachineMemOperand Implementation |
| 397 | //===----------------------------------------------------------------------===// |
| 398 | |
Chris Lattner | 40a858f | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 399 | /// getAddrSpace - Return the LLVM IR address space number that this pointer |
| 400 | /// points into. |
| 401 | unsigned MachinePointerInfo::getAddrSpace() const { |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 402 | if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0; |
| 403 | return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace(); |
Chris Lattner | 40a858f | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 404 | } |
| 405 | |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 406 | /// getConstantPool - Return a MachinePointerInfo record that refers to the |
| 407 | /// constant pool. |
| 408 | MachinePointerInfo MachinePointerInfo::getConstantPool() { |
| 409 | return MachinePointerInfo(PseudoSourceValue::getConstantPool()); |
| 410 | } |
| 411 | |
| 412 | /// getFixedStack - Return a MachinePointerInfo record that refers to the |
| 413 | /// the specified FrameIndex. |
| 414 | MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) { |
| 415 | return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset); |
| 416 | } |
| 417 | |
Chris Lattner | 1daa6f4 | 2010-09-21 06:43:24 +0000 | [diff] [blame] | 418 | MachinePointerInfo MachinePointerInfo::getJumpTable() { |
| 419 | return MachinePointerInfo(PseudoSourceValue::getJumpTable()); |
| 420 | } |
| 421 | |
| 422 | MachinePointerInfo MachinePointerInfo::getGOT() { |
| 423 | return MachinePointerInfo(PseudoSourceValue::getGOT()); |
| 424 | } |
Chris Lattner | 40a858f | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 425 | |
Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 426 | MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) { |
| 427 | return MachinePointerInfo(PseudoSourceValue::getStack(), Offset); |
| 428 | } |
| 429 | |
Chris Lattner | da39c39 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 430 | MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f, |
Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 431 | uint64_t s, unsigned int a, |
Rafael Espindola | 95d594c | 2012-03-31 18:14:00 +0000 | [diff] [blame] | 432 | const MDNode *TBAAInfo, |
| 433 | const MDNode *Ranges) |
Chris Lattner | da39c39 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 434 | : PtrInfo(ptrinfo), Size(s), |
Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 435 | Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)), |
Rafael Espindola | 95d594c | 2012-03-31 18:14:00 +0000 | [diff] [blame] | 436 | TBAAInfo(TBAAInfo), Ranges(Ranges) { |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 437 | assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() || |
| 438 | isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) && |
Chris Lattner | da39c39 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 439 | "invalid pointer value"); |
Dan Gohman | 28f02fd | 2009-09-21 19:47:04 +0000 | [diff] [blame] | 440 | assert(getBaseAlignment() == a && "Alignment is not a power of 2!"); |
Dan Gohman | c5e1f98 | 2008-07-16 15:56:42 +0000 | [diff] [blame] | 441 | assert((isLoad() || isStore()) && "Not a load/store!"); |
Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 442 | } |
| 443 | |
Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 444 | /// Profile - Gather unique data for the object. |
| 445 | /// |
| 446 | void MachineMemOperand::Profile(FoldingSetNodeID &ID) const { |
Chris Lattner | e8e2e80 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 447 | ID.AddInteger(getOffset()); |
Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 448 | ID.AddInteger(Size); |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 449 | ID.AddPointer(getOpaqueValue()); |
Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 450 | ID.AddInteger(Flags); |
| 451 | } |
| 452 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 453 | void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) { |
| 454 | // The Value and Offset may differ due to CSE. But the flags and size |
| 455 | // should be the same. |
| 456 | assert(MMO->getFlags() == getFlags() && "Flags mismatch!"); |
| 457 | assert(MMO->getSize() == getSize() && "Size mismatch!"); |
| 458 | |
| 459 | if (MMO->getBaseAlignment() >= getBaseAlignment()) { |
| 460 | // Update the alignment value. |
David Greene | ba2b297 | 2010-02-15 16:48:31 +0000 | [diff] [blame] | 461 | Flags = (Flags & ((1 << MOMaxBits) - 1)) | |
| 462 | ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits); |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 463 | // Also update the base and offset, because the new alignment may |
| 464 | // not be applicable with the old ones. |
Chris Lattner | e8e2e80 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 465 | PtrInfo = MMO->PtrInfo; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 466 | } |
| 467 | } |
| 468 | |
Dan Gohman | 4b2ebc1 | 2009-09-25 23:33:20 +0000 | [diff] [blame] | 469 | /// getAlignment - Return the minimum known alignment in bytes of the |
| 470 | /// actual memory reference. |
| 471 | uint64_t MachineMemOperand::getAlignment() const { |
| 472 | return MinAlign(getBaseAlignment(), getOffset()); |
| 473 | } |
| 474 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 475 | raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) { |
| 476 | assert((MMO.isLoad() || MMO.isStore()) && |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 477 | "SV has to be a load, store or both."); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 478 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 479 | if (MMO.isVolatile()) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 480 | OS << "Volatile "; |
| 481 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 482 | if (MMO.isLoad()) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 483 | OS << "LD"; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 484 | if (MMO.isStore()) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 485 | OS << "ST"; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 486 | OS << MMO.getSize(); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 487 | |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 488 | // Print the address information. |
| 489 | OS << "["; |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 490 | if (const Value *V = MMO.getValue()) |
| 491 | V->printAsOperand(OS, /*PrintType=*/false); |
| 492 | else if (const PseudoSourceValue *PSV = MMO.getPseudoValue()) |
| 493 | PSV->printCustom(OS); |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 494 | else |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 495 | OS << "<unknown>"; |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 496 | |
| 497 | unsigned AS = MMO.getAddrSpace(); |
| 498 | if (AS != 0) |
| 499 | OS << "(addrspace=" << AS << ')'; |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 500 | |
| 501 | // If the alignment of the memory reference itself differs from the alignment |
| 502 | // of the base pointer, print the base alignment explicitly, next to the base |
| 503 | // pointer. |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 504 | if (MMO.getBaseAlignment() != MMO.getAlignment()) |
| 505 | OS << "(align=" << MMO.getBaseAlignment() << ")"; |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 506 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 507 | if (MMO.getOffset() != 0) |
| 508 | OS << "+" << MMO.getOffset(); |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 509 | OS << "]"; |
| 510 | |
| 511 | // Print the alignment of the reference. |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 512 | if (MMO.getBaseAlignment() != MMO.getAlignment() || |
| 513 | MMO.getBaseAlignment() != MMO.getSize()) |
| 514 | OS << "(align=" << MMO.getAlignment() << ")"; |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 515 | |
Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 516 | // Print TBAA info. |
| 517 | if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) { |
| 518 | OS << "(tbaa="; |
| 519 | if (TBAAInfo->getNumOperands() > 0) |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 520 | TBAAInfo->getOperand(0)->printAsOperand(OS, /*PrintType=*/false); |
Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 521 | else |
| 522 | OS << "<unknown>"; |
| 523 | OS << ")"; |
| 524 | } |
| 525 | |
Bill Wendling | d65ba72 | 2011-04-29 23:45:22 +0000 | [diff] [blame] | 526 | // Print nontemporal info. |
| 527 | if (MMO.isNonTemporal()) |
| 528 | OS << "(nontemporal)"; |
| 529 | |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 530 | return OS; |
| 531 | } |
| 532 | |
Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 533 | //===----------------------------------------------------------------------===// |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 534 | // MachineInstr Implementation |
| 535 | //===----------------------------------------------------------------------===// |
| 536 | |
Jakob Stoklund Olesen | 9500e5d | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 537 | void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 538 | if (MCID->ImplicitDefs) |
Craig Topper | fac2598 | 2012-03-08 08:22:45 +0000 | [diff] [blame] | 539 | for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs) |
Jakob Stoklund Olesen | 9500e5d | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 540 | addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true)); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 541 | if (MCID->ImplicitUses) |
Craig Topper | fac2598 | 2012-03-08 08:22:45 +0000 | [diff] [blame] | 542 | for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses) |
Jakob Stoklund Olesen | 9500e5d | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 543 | addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true)); |
Evan Cheng | d7de496 | 2006-11-13 23:34:06 +0000 | [diff] [blame] | 544 | } |
| 545 | |
Bob Wilson | 0855cad | 2010-04-09 04:34:03 +0000 | [diff] [blame] | 546 | /// MachineInstr ctor - This constructor creates a MachineInstr and adds the |
| 547 | /// implicit operands. It reserves space for the number of operands specified by |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 548 | /// the MCInstrDesc. |
Jakob Stoklund Olesen | 9500e5d | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 549 | MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid, |
| 550 | const DebugLoc dl, bool NoImp) |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 551 | : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0), |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 552 | Flags(0), AsmPrinterFlags(0), |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 553 | NumMemRefs(0), MemRefs(nullptr), debugLoc(dl) { |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 554 | // Reserve space for the expected number of operands. |
| 555 | if (unsigned NumOps = MCID->getNumOperands() + |
| 556 | MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) { |
| 557 | CapOperands = OperandCapacity::get(NumOps); |
| 558 | Operands = MF.allocateOperandArray(CapOperands); |
| 559 | } |
| 560 | |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 561 | if (!NoImp) |
Jakob Stoklund Olesen | 9500e5d | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 562 | addImplicitDefUseOperands(MF); |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 563 | } |
| 564 | |
Misha Brukman | ce22e76 | 2004-07-09 14:45:17 +0000 | [diff] [blame] | 565 | /// MachineInstr ctor - Copies MachineInstr arg exactly |
| 566 | /// |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 567 | MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI) |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 568 | : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0), |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 569 | Flags(0), AsmPrinterFlags(0), |
Benjamin Kramer | 861ea23 | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 570 | NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs), |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 571 | debugLoc(MI.getDebugLoc()) { |
| 572 | CapOperands = OperandCapacity::get(MI.getNumOperands()); |
| 573 | Operands = MF.allocateOperandArray(CapOperands); |
Tanya Lattner | b5159ed | 2004-05-23 20:58:02 +0000 | [diff] [blame] | 574 | |
Jakob Stoklund Olesen | 84be3d5 | 2013-01-05 05:05:51 +0000 | [diff] [blame] | 575 | // Copy operands. |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 576 | for (unsigned i = 0; i != MI.getNumOperands(); ++i) |
Jakob Stoklund Olesen | 9500e5d | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 577 | addOperand(MF, MI.getOperand(i)); |
Tanya Lattner | 0c63e03 | 2004-05-24 03:14:18 +0000 | [diff] [blame] | 578 | |
Jakob Stoklund Olesen | bd7b36e | 2012-12-18 21:36:05 +0000 | [diff] [blame] | 579 | // Copy all the sensible flags. |
| 580 | setFlags(MI.Flags); |
Alkis Evlogimenos | aad5c05 | 2004-02-16 07:17:43 +0000 | [diff] [blame] | 581 | } |
| 582 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 583 | /// getRegInfo - If this instruction is embedded into a MachineFunction, |
| 584 | /// return the MachineRegisterInfo object for the current function, otherwise |
| 585 | /// return null. |
| 586 | MachineRegisterInfo *MachineInstr::getRegInfo() { |
| 587 | if (MachineBasicBlock *MBB = getParent()) |
Dan Gohman | 4e526b9 | 2008-07-08 23:59:09 +0000 | [diff] [blame] | 588 | return &MBB->getParent()->getRegInfo(); |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 589 | return nullptr; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 590 | } |
| 591 | |
| 592 | /// RemoveRegOperandsFromUseLists - Unlink all of the register operands in |
| 593 | /// this instruction from their respective use lists. This requires that the |
| 594 | /// operands already be on their use lists. |
Jakob Stoklund Olesen | ff2b99a | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 595 | void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) { |
Jakob Stoklund Olesen | 021e3b6 | 2012-12-22 17:13:06 +0000 | [diff] [blame] | 596 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 597 | if (Operands[i].isReg()) |
Jakob Stoklund Olesen | ff2b99a | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 598 | MRI.removeRegOperandFromUseList(&Operands[i]); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 599 | } |
| 600 | |
| 601 | /// AddRegOperandsToUseLists - Add all of the register operands in |
| 602 | /// this instruction from their respective use lists. This requires that the |
| 603 | /// operands not be on their use lists yet. |
Jakob Stoklund Olesen | ff2b99a | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 604 | void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) { |
Jakob Stoklund Olesen | 021e3b6 | 2012-12-22 17:13:06 +0000 | [diff] [blame] | 605 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 606 | if (Operands[i].isReg()) |
Jakob Stoklund Olesen | ff2b99a | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 607 | MRI.addRegOperandToUseList(&Operands[i]); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 608 | } |
| 609 | |
Jakob Stoklund Olesen | 56706db | 2012-12-20 22:54:05 +0000 | [diff] [blame] | 610 | void MachineInstr::addOperand(const MachineOperand &Op) { |
| 611 | MachineBasicBlock *MBB = getParent(); |
| 612 | assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs"); |
| 613 | MachineFunction *MF = MBB->getParent(); |
| 614 | assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs"); |
| 615 | addOperand(*MF, Op); |
| 616 | } |
| 617 | |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 618 | /// Move NumOps MachineOperands from Src to Dst, with support for overlapping |
| 619 | /// ranges. If MRI is non-null also update use-def chains. |
| 620 | static void moveOperands(MachineOperand *Dst, MachineOperand *Src, |
| 621 | unsigned NumOps, MachineRegisterInfo *MRI) { |
| 622 | if (MRI) |
| 623 | return MRI->moveOperands(Dst, Src, NumOps); |
| 624 | |
| 625 | // Here it would be convenient to call memmove, so that isn't allowed because |
| 626 | // MachineOperand has a constructor and so isn't a POD type. |
| 627 | if (Dst < Src) |
| 628 | for (unsigned i = 0; i != NumOps; ++i) |
| 629 | new (Dst + i) MachineOperand(Src[i]); |
| 630 | else |
| 631 | for (unsigned i = NumOps; i ; --i) |
| 632 | new (Dst + i - 1) MachineOperand(Src[i - 1]); |
| 633 | } |
| 634 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 635 | /// addOperand - Add the specified operand to the instruction. If it is an |
| 636 | /// implicit operand, it is added to the end of the operand list. If it is |
| 637 | /// an explicit operand it is added at the end of the explicit operand list |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 638 | /// (before the first implicit operand). |
Jakob Stoklund Olesen | 56706db | 2012-12-20 22:54:05 +0000 | [diff] [blame] | 639 | void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) { |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 640 | assert(MCID && "Cannot add operands before providing an instr descriptor"); |
Dan Gohman | bcf28c0 | 2008-12-09 22:45:08 +0000 | [diff] [blame] | 641 | |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 642 | // Check if we're adding one of our existing operands. |
| 643 | if (&Op >= Operands && &Op < Operands + NumOperands) { |
| 644 | // This is unusual: MI->addOperand(MI->getOperand(i)). |
| 645 | // If adding Op requires reallocating or moving existing operands around, |
| 646 | // the Op reference could go stale. Support it by copying Op. |
| 647 | MachineOperand CopyOp(Op); |
| 648 | return addOperand(MF, CopyOp); |
| 649 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 650 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 651 | // Find the insert location for the new operand. Implicit registers go at |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 652 | // the end, everything else goes before the implicit regs. |
| 653 | // |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 654 | // FIXME: Allow mixed explicit and implicit operands on inline asm. |
| 655 | // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as |
| 656 | // implicit-defs, but they must not be moved around. See the FIXME in |
| 657 | // InstrEmitter.cpp. |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 658 | unsigned OpNo = getNumOperands(); |
| 659 | bool isImpReg = Op.isReg() && Op.isImplicit(); |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 660 | if (!isImpReg && !isInlineAsm()) { |
| 661 | while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) { |
| 662 | --OpNo; |
Jakob Stoklund Olesen | 9c13067 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 663 | assert(!Operands[OpNo].isTied() && "Cannot move tied operands"); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 664 | } |
| 665 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 666 | |
Pekka Jaaskelainen | d54946a | 2013-10-15 14:40:46 +0000 | [diff] [blame] | 667 | #ifndef NDEBUG |
Pekka Jaaskelainen | 86238511 | 2013-10-15 14:18:10 +0000 | [diff] [blame] | 668 | bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata; |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 669 | // OpNo now points as the desired insertion point. Unless this is a variadic |
| 670 | // instruction, only implicit regs are allowed beyond MCID->getNumOperands(). |
Jakob Stoklund Olesen | 33a537a | 2012-07-04 23:53:23 +0000 | [diff] [blame] | 671 | // RegMask operands go between the explicit and implicit operands. |
| 672 | assert((isImpReg || Op.isRegMask() || MCID->isVariadic() || |
Pekka Jaaskelainen | 86238511 | 2013-10-15 14:18:10 +0000 | [diff] [blame] | 673 | OpNo < MCID->getNumOperands() || isMetaDataOp) && |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 674 | "Trying to add an operand to a machine instr that is already done!"); |
Pekka Jaaskelainen | d54946a | 2013-10-15 14:40:46 +0000 | [diff] [blame] | 675 | #endif |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 676 | |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 677 | MachineRegisterInfo *MRI = getRegInfo(); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 678 | |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 679 | // Determine if the Operands array needs to be reallocated. |
| 680 | // Save the old capacity and operand array. |
| 681 | OperandCapacity OldCap = CapOperands; |
| 682 | MachineOperand *OldOperands = Operands; |
| 683 | if (!OldOperands || OldCap.getSize() == getNumOperands()) { |
| 684 | CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1); |
| 685 | Operands = MF.allocateOperandArray(CapOperands); |
| 686 | // Move the operands before the insertion point. |
| 687 | if (OpNo) |
| 688 | moveOperands(Operands, OldOperands, OpNo, MRI); |
| 689 | } |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 690 | |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 691 | // Move the operands following the insertion point. |
| 692 | if (OpNo != NumOperands) |
| 693 | moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo, |
| 694 | MRI); |
| 695 | ++NumOperands; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 696 | |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 697 | // Deallocate the old operand array. |
| 698 | if (OldOperands != Operands && OldOperands) |
| 699 | MF.deallocateOperandArray(OldCap, OldOperands); |
| 700 | |
| 701 | // Copy Op into place. It still needs to be inserted into the MRI use lists. |
| 702 | MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op); |
| 703 | NewMO->ParentMI = this; |
| 704 | |
| 705 | // When adding a register operand, tell MRI about it. |
| 706 | if (NewMO->isReg()) { |
Jakob Stoklund Olesen | ff2b99a | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 707 | // Ensure isOnRegUseList() returns false, regardless of Op's status. |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 708 | NewMO->Contents.Reg.Prev = nullptr; |
Jakob Stoklund Olesen | 9c13067 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 709 | // Ignore existing ties. This is not a property that can be copied. |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 710 | NewMO->TiedTo = 0; |
| 711 | // Add the new operand to MRI, but only for instructions in an MBB. |
| 712 | if (MRI) |
| 713 | MRI->addRegOperandToUseList(NewMO); |
Jakob Stoklund Olesen | e941df5 | 2012-08-30 14:39:06 +0000 | [diff] [blame] | 714 | // The MCID operand information isn't accurate until we start adding |
| 715 | // explicit operands. The implicit operands are added first, then the |
| 716 | // explicits are inserted before them. |
| 717 | if (!isImpReg) { |
Jakob Stoklund Olesen | 9c13067 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 718 | // Tie uses to defs as indicated in MCInstrDesc. |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 719 | if (NewMO->isUse()) { |
Jakob Stoklund Olesen | e941df5 | 2012-08-30 14:39:06 +0000 | [diff] [blame] | 720 | int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO); |
Jakob Stoklund Olesen | 9408314 | 2012-08-31 20:50:53 +0000 | [diff] [blame] | 721 | if (DefIdx != -1) |
| 722 | tieOperands(DefIdx, OpNo); |
Jakob Stoklund Olesen | 4ba6916 | 2012-08-28 18:34:41 +0000 | [diff] [blame] | 723 | } |
Jakob Stoklund Olesen | e941df5 | 2012-08-30 14:39:06 +0000 | [diff] [blame] | 724 | // If the register operand is flagged as early, mark the operand as such. |
| 725 | if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1) |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 726 | NewMO->setIsEarlyClobber(true); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 727 | } |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 728 | } |
| 729 | } |
| 730 | |
| 731 | /// RemoveOperand - Erase an operand from an instruction, leaving it with one |
| 732 | /// fewer operand than it started with. |
| 733 | /// |
| 734 | void MachineInstr::RemoveOperand(unsigned OpNo) { |
Jakob Stoklund Olesen | 021e3b6 | 2012-12-22 17:13:06 +0000 | [diff] [blame] | 735 | assert(OpNo < getNumOperands() && "Invalid operand number"); |
Jakob Stoklund Olesen | 699ac04 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 736 | untieRegOperand(OpNo); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 737 | |
Jakob Stoklund Olesen | 9c13067 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 738 | #ifndef NDEBUG |
| 739 | // Moving tied operands would break the ties. |
Jakob Stoklund Olesen | 021e3b6 | 2012-12-22 17:13:06 +0000 | [diff] [blame] | 740 | for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i) |
Jakob Stoklund Olesen | 9c13067 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 741 | if (Operands[i].isReg()) |
| 742 | assert(!Operands[i].isTied() && "Cannot move tied operands"); |
| 743 | #endif |
| 744 | |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 745 | MachineRegisterInfo *MRI = getRegInfo(); |
| 746 | if (MRI && Operands[OpNo].isReg()) |
| 747 | MRI->removeRegOperandFromUseList(Operands + OpNo); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 748 | |
Jakob Stoklund Olesen | f1d015f | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 749 | // Don't call the MachineOperand destructor. A lot of this code depends on |
| 750 | // MachineOperand having a trivial destructor anyway, and adding a call here |
| 751 | // wouldn't make it 'destructor-correct'. |
| 752 | |
| 753 | if (unsigned N = NumOperands - 1 - OpNo) |
| 754 | moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI); |
| 755 | --NumOperands; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 756 | } |
| 757 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 758 | /// addMemOperand - Add a MachineMemOperand to the machine instruction. |
| 759 | /// This function should be used only occasionally. The setMemRefs function |
| 760 | /// is the primary method for setting up a MachineInstr's MemRefs list. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 761 | void MachineInstr::addMemOperand(MachineFunction &MF, |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 762 | MachineMemOperand *MO) { |
| 763 | mmo_iterator OldMemRefs = MemRefs; |
Jakob Stoklund Olesen | b2c79f2 | 2013-01-07 23:21:41 +0000 | [diff] [blame] | 764 | unsigned OldNumMemRefs = NumMemRefs; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 765 | |
Jakob Stoklund Olesen | b2c79f2 | 2013-01-07 23:21:41 +0000 | [diff] [blame] | 766 | unsigned NewNum = NumMemRefs + 1; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 767 | mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 768 | |
Benjamin Kramer | 861ea23 | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 769 | std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs); |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 770 | NewMemRefs[NewNum - 1] = MO; |
Jakob Stoklund Olesen | b2c79f2 | 2013-01-07 23:21:41 +0000 | [diff] [blame] | 771 | setMemRefs(NewMemRefs, NewMemRefs + NewNum); |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 772 | } |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 773 | |
Benjamin Kramer | 85f9cef | 2012-03-17 17:03:45 +0000 | [diff] [blame] | 774 | bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const { |
Jakob Stoklund Olesen | 4aebce8 | 2013-01-10 18:42:44 +0000 | [diff] [blame] | 775 | assert(!isBundledWithPred() && "Must be called on bundle header"); |
Jakob Stoklund Olesen | b11f050 | 2013-01-10 01:29:42 +0000 | [diff] [blame] | 776 | for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) { |
Benjamin Kramer | 85f9cef | 2012-03-17 17:03:45 +0000 | [diff] [blame] | 777 | if (MII->getDesc().getFlags() & Mask) { |
Evan Cheng | 43d5d4c | 2011-12-08 19:23:10 +0000 | [diff] [blame] | 778 | if (Type == AnyInBundle) |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 779 | return true; |
| 780 | } else { |
Jakob Stoklund Olesen | b11f050 | 2013-01-10 01:29:42 +0000 | [diff] [blame] | 781 | if (Type == AllInBundle && !MII->isBundle()) |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 782 | return false; |
| 783 | } |
Jakob Stoklund Olesen | b11f050 | 2013-01-10 01:29:42 +0000 | [diff] [blame] | 784 | // This was the last instruction in the bundle. |
| 785 | if (!MII->isBundledWithSucc()) |
| 786 | return Type == AllInBundle; |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 787 | } |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 788 | } |
| 789 | |
Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 790 | bool MachineInstr::isIdenticalTo(const MachineInstr *Other, |
| 791 | MICheckType Check) const { |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 792 | // If opcodes or number of operands are not the same then the two |
| 793 | // instructions are obviously not identical. |
| 794 | if (Other->getOpcode() != getOpcode() || |
| 795 | Other->getNumOperands() != getNumOperands()) |
| 796 | return false; |
| 797 | |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 798 | if (isBundle()) { |
| 799 | // Both instructions are bundles, compare MIs inside the bundle. |
| 800 | MachineBasicBlock::const_instr_iterator I1 = *this; |
| 801 | MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end(); |
| 802 | MachineBasicBlock::const_instr_iterator I2 = *Other; |
| 803 | MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end(); |
| 804 | while (++I1 != E1 && I1->isInsideBundle()) { |
| 805 | ++I2; |
| 806 | if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check)) |
| 807 | return false; |
| 808 | } |
| 809 | } |
| 810 | |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 811 | // Check operands to make sure they match. |
| 812 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 813 | const MachineOperand &MO = getOperand(i); |
| 814 | const MachineOperand &OMO = Other->getOperand(i); |
Evan Cheng | cbc988b | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 815 | if (!MO.isReg()) { |
| 816 | if (!MO.isIdenticalTo(OMO)) |
| 817 | return false; |
| 818 | continue; |
| 819 | } |
| 820 | |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 821 | // Clients may or may not want to ignore defs when testing for equality. |
| 822 | // For example, machine CSE pass only cares about finding common |
| 823 | // subexpressions, so it's safe to ignore virtual register defs. |
Evan Cheng | cbc988b | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 824 | if (MO.isDef()) { |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 825 | if (Check == IgnoreDefs) |
| 826 | continue; |
Evan Cheng | cbc988b | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 827 | else if (Check == IgnoreVRegDefs) { |
| 828 | if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) || |
| 829 | TargetRegisterInfo::isPhysicalRegister(OMO.getReg())) |
| 830 | if (MO.getReg() != OMO.getReg()) |
| 831 | return false; |
| 832 | } else { |
| 833 | if (!MO.isIdenticalTo(OMO)) |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 834 | return false; |
Evan Cheng | cbc988b | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 835 | if (Check == CheckKillDead && MO.isDead() != OMO.isDead()) |
| 836 | return false; |
| 837 | } |
| 838 | } else { |
| 839 | if (!MO.isIdenticalTo(OMO)) |
| 840 | return false; |
| 841 | if (Check == CheckKillDead && MO.isKill() != OMO.isKill()) |
| 842 | return false; |
| 843 | } |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 844 | } |
Devang Patel | 9194c67 | 2011-07-07 17:45:33 +0000 | [diff] [blame] | 845 | // If DebugLoc does not match then two dbg.values are not identical. |
| 846 | if (isDebugValue()) |
| 847 | if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown() |
| 848 | && getDebugLoc() != Other->getDebugLoc()) |
| 849 | return false; |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 850 | return true; |
Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 851 | } |
| 852 | |
Chris Lattner | 48d7c06 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 853 | MachineInstr *MachineInstr::removeFromParent() { |
| 854 | assert(getParent() && "Not embedded in a basic block!"); |
Jakob Stoklund Olesen | 9f4692d | 2012-12-17 23:55:38 +0000 | [diff] [blame] | 855 | return getParent()->remove(this); |
Chris Lattner | 48d7c06 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 856 | } |
| 857 | |
Jakob Stoklund Olesen | 9f4692d | 2012-12-17 23:55:38 +0000 | [diff] [blame] | 858 | MachineInstr *MachineInstr::removeFromBundle() { |
| 859 | assert(getParent() && "Not embedded in a basic block!"); |
| 860 | return getParent()->remove_instr(this); |
| 861 | } |
Chris Lattner | 48d7c06 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 862 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 863 | void MachineInstr::eraseFromParent() { |
| 864 | assert(getParent() && "Not embedded in a basic block!"); |
Jakob Stoklund Olesen | 9f4692d | 2012-12-17 23:55:38 +0000 | [diff] [blame] | 865 | getParent()->erase(this); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 866 | } |
| 867 | |
Jakob Stoklund Olesen | 9f4692d | 2012-12-17 23:55:38 +0000 | [diff] [blame] | 868 | void MachineInstr::eraseFromBundle() { |
| 869 | assert(getParent() && "Not embedded in a basic block!"); |
| 870 | getParent()->erase_instr(this); |
| 871 | } |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 872 | |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 873 | /// getNumExplicitOperands - Returns the number of non-implicit operands. |
| 874 | /// |
| 875 | unsigned MachineInstr::getNumExplicitOperands() const { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 876 | unsigned NumOperands = MCID->getNumOperands(); |
| 877 | if (!MCID->isVariadic()) |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 878 | return NumOperands; |
| 879 | |
Dan Gohman | 9407cd4 | 2009-04-15 17:59:11 +0000 | [diff] [blame] | 880 | for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) { |
| 881 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 882 | if (!MO.isReg() || !MO.isImplicit()) |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 883 | NumOperands++; |
| 884 | } |
| 885 | return NumOperands; |
| 886 | } |
| 887 | |
Jakob Stoklund Olesen | fad649a | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 888 | void MachineInstr::bundleWithPred() { |
| 889 | assert(!isBundledWithPred() && "MI is already bundled with its predecessor"); |
| 890 | setFlag(BundledPred); |
| 891 | MachineBasicBlock::instr_iterator Pred = this; |
| 892 | --Pred; |
Jakob Stoklund Olesen | 582abdd | 2012-12-18 23:00:28 +0000 | [diff] [blame] | 893 | assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags"); |
Jakob Stoklund Olesen | fad649a | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 894 | Pred->setFlag(BundledSucc); |
| 895 | } |
| 896 | |
| 897 | void MachineInstr::bundleWithSucc() { |
| 898 | assert(!isBundledWithSucc() && "MI is already bundled with its successor"); |
| 899 | setFlag(BundledSucc); |
| 900 | MachineBasicBlock::instr_iterator Succ = this; |
| 901 | ++Succ; |
Jakob Stoklund Olesen | 582abdd | 2012-12-18 23:00:28 +0000 | [diff] [blame] | 902 | assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags"); |
Jakob Stoklund Olesen | fad649a | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 903 | Succ->setFlag(BundledPred); |
| 904 | } |
| 905 | |
| 906 | void MachineInstr::unbundleFromPred() { |
| 907 | assert(isBundledWithPred() && "MI isn't bundled with its predecessor"); |
| 908 | clearFlag(BundledPred); |
| 909 | MachineBasicBlock::instr_iterator Pred = this; |
| 910 | --Pred; |
Jakob Stoklund Olesen | 582abdd | 2012-12-18 23:00:28 +0000 | [diff] [blame] | 911 | assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags"); |
Jakob Stoklund Olesen | fad649a | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 912 | Pred->clearFlag(BundledSucc); |
| 913 | } |
| 914 | |
| 915 | void MachineInstr::unbundleFromSucc() { |
| 916 | assert(isBundledWithSucc() && "MI isn't bundled with its successor"); |
| 917 | clearFlag(BundledSucc); |
| 918 | MachineBasicBlock::instr_iterator Succ = this; |
Sergei Larin | 12cd49a | 2013-01-09 17:54:33 +0000 | [diff] [blame] | 919 | ++Succ; |
Jakob Stoklund Olesen | 582abdd | 2012-12-18 23:00:28 +0000 | [diff] [blame] | 920 | assert(Succ->isBundledWithPred() && "Inconsistent bundle flags"); |
Jakob Stoklund Olesen | fad649a | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 921 | Succ->clearFlag(BundledPred); |
| 922 | } |
| 923 | |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 924 | bool MachineInstr::isStackAligningInlineAsm() const { |
| 925 | if (isInlineAsm()) { |
| 926 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 927 | if (ExtraInfo & InlineAsm::Extra_IsAlignStack) |
| 928 | return true; |
| 929 | } |
| 930 | return false; |
| 931 | } |
Chris Lattner | 8ace2cd | 2006-10-20 22:39:59 +0000 | [diff] [blame] | 932 | |
Chad Rosier | 576cd11 | 2012-09-05 21:00:58 +0000 | [diff] [blame] | 933 | InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const { |
| 934 | assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!"); |
| 935 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
Chad Rosier | 2f1d815 | 2012-09-05 22:40:13 +0000 | [diff] [blame] | 936 | return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0); |
Chad Rosier | 576cd11 | 2012-09-05 21:00:58 +0000 | [diff] [blame] | 937 | } |
| 938 | |
Jakob Stoklund Olesen | 9dfaacb | 2011-10-12 23:37:33 +0000 | [diff] [blame] | 939 | int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx, |
| 940 | unsigned *GroupNo) const { |
| 941 | assert(isInlineAsm() && "Expected an inline asm instruction"); |
| 942 | assert(OpIdx < getNumOperands() && "OpIdx out of range"); |
| 943 | |
| 944 | // Ignore queries about the initial operands. |
| 945 | if (OpIdx < InlineAsm::MIOp_FirstOperand) |
| 946 | return -1; |
| 947 | |
| 948 | unsigned Group = 0; |
| 949 | unsigned NumOps; |
| 950 | for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e; |
| 951 | i += NumOps) { |
| 952 | const MachineOperand &FlagMO = getOperand(i); |
| 953 | // If we reach the implicit register operands, stop looking. |
| 954 | if (!FlagMO.isImm()) |
| 955 | return -1; |
| 956 | NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm()); |
| 957 | if (i + NumOps > OpIdx) { |
| 958 | if (GroupNo) |
| 959 | *GroupNo = Group; |
| 960 | return i; |
| 961 | } |
| 962 | ++Group; |
| 963 | } |
| 964 | return -1; |
| 965 | } |
| 966 | |
Jakob Stoklund Olesen | f591697 | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 967 | const TargetRegisterClass* |
| 968 | MachineInstr::getRegClassConstraint(unsigned OpIdx, |
| 969 | const TargetInstrInfo *TII, |
| 970 | const TargetRegisterInfo *TRI) const { |
Jakob Stoklund Olesen | 397fc48 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 971 | assert(getParent() && "Can't have an MBB reference here!"); |
| 972 | assert(getParent()->getParent() && "Can't have an MF reference here!"); |
| 973 | const MachineFunction &MF = *getParent()->getParent(); |
| 974 | |
Jakob Stoklund Olesen | f591697 | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 975 | // Most opcodes have fixed constraints in their MCInstrDesc. |
| 976 | if (!isInlineAsm()) |
Jakob Stoklund Olesen | 397fc48 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 977 | return TII->getRegClass(getDesc(), OpIdx, TRI, MF); |
Jakob Stoklund Olesen | f591697 | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 978 | |
| 979 | if (!getOperand(OpIdx).isReg()) |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 980 | return nullptr; |
Jakob Stoklund Olesen | f591697 | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 981 | |
| 982 | // For tied uses on inline asm, get the constraint from the def. |
| 983 | unsigned DefIdx; |
| 984 | if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx)) |
| 985 | OpIdx = DefIdx; |
| 986 | |
| 987 | // Inline asm stores register class constraints in the flag word. |
| 988 | int FlagIdx = findInlineAsmFlagIdx(OpIdx); |
| 989 | if (FlagIdx < 0) |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 990 | return nullptr; |
Jakob Stoklund Olesen | f591697 | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 991 | |
| 992 | unsigned Flag = getOperand(FlagIdx).getImm(); |
| 993 | unsigned RCID; |
| 994 | if (InlineAsm::hasRegClassConstraint(Flag, RCID)) |
| 995 | return TRI->getRegClass(RCID); |
| 996 | |
| 997 | // Assume that all registers in a memory operand are pointers. |
| 998 | if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem) |
Jakob Stoklund Olesen | 397fc48 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 999 | return TRI->getPointerRegClass(MF); |
Jakob Stoklund Olesen | f591697 | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 1000 | |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 1001 | return nullptr; |
Jakob Stoklund Olesen | f591697 | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 1002 | } |
| 1003 | |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 1004 | const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg( |
| 1005 | unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII, |
| 1006 | const TargetRegisterInfo *TRI, bool ExploreBundle) const { |
| 1007 | // Check every operands inside the bundle if we have |
| 1008 | // been asked to. |
| 1009 | if (ExploreBundle) |
| 1010 | for (ConstMIBundleOperands OpndIt(this); OpndIt.isValid() && CurRC; |
| 1011 | ++OpndIt) |
| 1012 | CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl( |
| 1013 | OpndIt.getOperandNo(), Reg, CurRC, TII, TRI); |
| 1014 | else |
| 1015 | // Otherwise, just check the current operands. |
| 1016 | for (ConstMIOperands OpndIt(this); OpndIt.isValid() && CurRC; ++OpndIt) |
| 1017 | CurRC = getRegClassConstraintEffectForVRegImpl(OpndIt.getOperandNo(), Reg, |
| 1018 | CurRC, TII, TRI); |
| 1019 | return CurRC; |
| 1020 | } |
| 1021 | |
| 1022 | const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl( |
| 1023 | unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC, |
| 1024 | const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const { |
| 1025 | assert(CurRC && "Invalid initial register class"); |
| 1026 | // Check if Reg is constrained by some of its use/def from MI. |
| 1027 | const MachineOperand &MO = getOperand(OpIdx); |
| 1028 | if (!MO.isReg() || MO.getReg() != Reg) |
| 1029 | return CurRC; |
| 1030 | // If yes, accumulate the constraints through the operand. |
| 1031 | return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI); |
| 1032 | } |
| 1033 | |
| 1034 | const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect( |
| 1035 | unsigned OpIdx, const TargetRegisterClass *CurRC, |
| 1036 | const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const { |
| 1037 | const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI); |
| 1038 | const MachineOperand &MO = getOperand(OpIdx); |
| 1039 | assert(MO.isReg() && |
| 1040 | "Cannot get register constraints for non-register operand"); |
| 1041 | assert(CurRC && "Invalid initial register class"); |
| 1042 | if (unsigned SubIdx = MO.getSubReg()) { |
| 1043 | if (OpRC) |
| 1044 | CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx); |
| 1045 | else |
| 1046 | CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx); |
| 1047 | } else if (OpRC) |
| 1048 | CurRC = TRI->getCommonSubClass(CurRC, OpRC); |
| 1049 | return CurRC; |
| 1050 | } |
| 1051 | |
Jakob Stoklund Olesen | 25377c8 | 2013-01-09 18:28:16 +0000 | [diff] [blame] | 1052 | /// Return the number of instructions inside the MI bundle, not counting the |
| 1053 | /// header instruction. |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1054 | unsigned MachineInstr::getBundleSize() const { |
Jakob Stoklund Olesen | 25377c8 | 2013-01-09 18:28:16 +0000 | [diff] [blame] | 1055 | MachineBasicBlock::const_instr_iterator I = this; |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1056 | unsigned Size = 0; |
Jakob Stoklund Olesen | 25377c8 | 2013-01-09 18:28:16 +0000 | [diff] [blame] | 1057 | while (I->isBundledWithSucc()) |
| 1058 | ++Size, ++I; |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1059 | return Size; |
| 1060 | } |
| 1061 | |
Evan Cheng | faa5107 | 2007-04-26 19:00:32 +0000 | [diff] [blame] | 1062 | /// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of |
Jim Grosbach | f9ca50e | 2009-09-17 17:57:26 +0000 | [diff] [blame] | 1063 | /// the specific register or -1 if it is not found. It further tightens |
Evan Cheng | 76d7e76 | 2007-02-23 01:04:26 +0000 | [diff] [blame] | 1064 | /// the search criteria to a use that kills the register if isKill is true. |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1065 | int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill, |
| 1066 | const TargetRegisterInfo *TRI) const { |
Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1067 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1068 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1069 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1070 | continue; |
| 1071 | unsigned MOReg = MO.getReg(); |
| 1072 | if (!MOReg) |
| 1073 | continue; |
| 1074 | if (MOReg == Reg || |
| 1075 | (TRI && |
| 1076 | TargetRegisterInfo::isPhysicalRegister(MOReg) && |
| 1077 | TargetRegisterInfo::isPhysicalRegister(Reg) && |
| 1078 | TRI->isSubRegister(MOReg, Reg))) |
Evan Cheng | 76d7e76 | 2007-02-23 01:04:26 +0000 | [diff] [blame] | 1079 | if (!isKill || MO.isKill()) |
Evan Cheng | 32eb1f1 | 2007-03-26 22:37:45 +0000 | [diff] [blame] | 1080 | return i; |
Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1081 | } |
Evan Cheng | 32eb1f1 | 2007-03-26 22:37:45 +0000 | [diff] [blame] | 1082 | return -1; |
Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1083 | } |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1084 | |
Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1085 | /// readsWritesVirtualRegister - Return a pair of bools (reads, writes) |
| 1086 | /// indicating if this instruction reads or writes Reg. This also considers |
| 1087 | /// partial defines. |
| 1088 | std::pair<bool,bool> |
| 1089 | MachineInstr::readsWritesVirtualRegister(unsigned Reg, |
| 1090 | SmallVectorImpl<unsigned> *Ops) const { |
| 1091 | bool PartDef = false; // Partial redefine. |
| 1092 | bool FullDef = false; // Full define. |
| 1093 | bool Use = false; |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1094 | |
| 1095 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1096 | const MachineOperand &MO = getOperand(i); |
| 1097 | if (!MO.isReg() || MO.getReg() != Reg) |
| 1098 | continue; |
Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1099 | if (Ops) |
| 1100 | Ops->push_back(i); |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1101 | if (MO.isUse()) |
Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1102 | Use |= !MO.isUndef(); |
Jakob Stoklund Olesen | 201f246 | 2011-08-19 00:30:17 +0000 | [diff] [blame] | 1103 | else if (MO.getSubReg() && !MO.isUndef()) |
| 1104 | // A partial <def,undef> doesn't count as reading the register. |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1105 | PartDef = true; |
| 1106 | else |
| 1107 | FullDef = true; |
| 1108 | } |
Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1109 | // A partial redefine uses Reg unless there is also a full define. |
| 1110 | return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef); |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1111 | } |
| 1112 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1113 | /// findRegisterDefOperandIdx() - Returns the operand index that is a def of |
Dan Gohman | 703bfe6 | 2008-05-06 00:20:10 +0000 | [diff] [blame] | 1114 | /// the specified register or -1 if it is not found. If isDead is true, defs |
| 1115 | /// that are not dead are skipped. If TargetRegisterInfo is non-null, then it |
| 1116 | /// also checks if there is a def of a super-register. |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 1117 | int |
| 1118 | MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap, |
| 1119 | const TargetRegisterInfo *TRI) const { |
| 1120 | bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1121 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1122 | const MachineOperand &MO = getOperand(i); |
Jakob Stoklund Olesen | 1cf8b0f | 2012-02-14 23:49:37 +0000 | [diff] [blame] | 1123 | // Accept regmask operands when Overlap is set. |
| 1124 | // Ignore them when looking for a specific def operand (Overlap == false). |
| 1125 | if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg)) |
| 1126 | return i; |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1127 | if (!MO.isReg() || !MO.isDef()) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1128 | continue; |
| 1129 | unsigned MOReg = MO.getReg(); |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 1130 | bool Found = (MOReg == Reg); |
| 1131 | if (!Found && TRI && isPhys && |
| 1132 | TargetRegisterInfo::isPhysicalRegister(MOReg)) { |
| 1133 | if (Overlap) |
| 1134 | Found = TRI->regsOverlap(MOReg, Reg); |
| 1135 | else |
| 1136 | Found = TRI->isSubRegister(MOReg, Reg); |
| 1137 | } |
| 1138 | if (Found && (!isDead || MO.isDead())) |
| 1139 | return i; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1140 | } |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1141 | return -1; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1142 | } |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1143 | |
Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1144 | /// findFirstPredOperandIdx() - Find the index of the first operand in the |
| 1145 | /// operand list that is used to represent the predicate. It returns -1 if |
| 1146 | /// none is found. |
| 1147 | int MachineInstr::findFirstPredOperandIdx() const { |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 1148 | // Don't call MCID.findFirstPredOperandIdx() because this variant |
| 1149 | // is sometimes called on an instruction that's not yet complete, and |
| 1150 | // so the number of operands is less than the MCID indicates. In |
| 1151 | // particular, the PTX target does this. |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1152 | const MCInstrDesc &MCID = getDesc(); |
| 1153 | if (MCID.isPredicable()) { |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1154 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1155 | if (MCID.OpInfo[i].isPredicate()) |
Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1156 | return i; |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1157 | } |
| 1158 | |
Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1159 | return -1; |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1160 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1161 | |
Jakob Stoklund Olesen | 9c13067 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 1162 | // MachineOperand::TiedTo is 4 bits wide. |
| 1163 | const unsigned TiedMax = 15; |
| 1164 | |
| 1165 | /// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other. |
| 1166 | /// |
| 1167 | /// Use and def operands can be tied together, indicated by a non-zero TiedTo |
| 1168 | /// field. TiedTo can have these values: |
| 1169 | /// |
| 1170 | /// 0: Operand is not tied to anything. |
| 1171 | /// 1 to TiedMax-1: Tied to getOperand(TiedTo-1). |
| 1172 | /// TiedMax: Tied to an operand >= TiedMax-1. |
| 1173 | /// |
| 1174 | /// The tied def must be one of the first TiedMax operands on a normal |
| 1175 | /// instruction. INLINEASM instructions allow more tied defs. |
| 1176 | /// |
Jakob Stoklund Olesen | 9408314 | 2012-08-31 20:50:53 +0000 | [diff] [blame] | 1177 | void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) { |
Jakob Stoklund Olesen | 9408314 | 2012-08-31 20:50:53 +0000 | [diff] [blame] | 1178 | MachineOperand &DefMO = getOperand(DefIdx); |
| 1179 | MachineOperand &UseMO = getOperand(UseIdx); |
| 1180 | assert(DefMO.isDef() && "DefIdx must be a def operand"); |
| 1181 | assert(UseMO.isUse() && "UseIdx must be a use operand"); |
| 1182 | assert(!DefMO.isTied() && "Def is already tied to another use"); |
| 1183 | assert(!UseMO.isTied() && "Use is already tied to another def"); |
| 1184 | |
Jakob Stoklund Olesen | 9c13067 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 1185 | if (DefIdx < TiedMax) |
| 1186 | UseMO.TiedTo = DefIdx + 1; |
| 1187 | else { |
| 1188 | // Inline asm can use the group descriptors to find tied operands, but on |
| 1189 | // normal instruction, the tied def must be within the first TiedMax |
| 1190 | // operands. |
| 1191 | assert(isInlineAsm() && "DefIdx out of range"); |
| 1192 | UseMO.TiedTo = TiedMax; |
| 1193 | } |
| 1194 | |
| 1195 | // UseIdx can be out of range, we'll search for it in findTiedOperandIdx(). |
| 1196 | DefMO.TiedTo = std::min(UseIdx + 1, TiedMax); |
Jakob Stoklund Olesen | 9408314 | 2012-08-31 20:50:53 +0000 | [diff] [blame] | 1197 | } |
| 1198 | |
Jakob Stoklund Olesen | 699ac04 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 1199 | /// Given the index of a tied register operand, find the operand it is tied to. |
| 1200 | /// Defs are tied to uses and vice versa. Returns the index of the tied operand |
| 1201 | /// which must exist. |
| 1202 | unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const { |
Jakob Stoklund Olesen | 9c13067 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 1203 | const MachineOperand &MO = getOperand(OpIdx); |
| 1204 | assert(MO.isTied() && "Operand isn't tied"); |
Jakob Stoklund Olesen | 699ac04 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 1205 | |
Jakob Stoklund Olesen | 9c13067 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 1206 | // Normally TiedTo is in range. |
| 1207 | if (MO.TiedTo < TiedMax) |
| 1208 | return MO.TiedTo - 1; |
| 1209 | |
| 1210 | // Uses on normal instructions can be out of range. |
| 1211 | if (!isInlineAsm()) { |
| 1212 | // Normal tied defs must be in the 0..TiedMax-1 range. |
| 1213 | if (MO.isUse()) |
| 1214 | return TiedMax - 1; |
| 1215 | // MO is a def. Search for the tied use. |
| 1216 | for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) { |
| 1217 | const MachineOperand &UseMO = getOperand(i); |
| 1218 | if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1) |
| 1219 | return i; |
| 1220 | } |
| 1221 | llvm_unreachable("Can't find tied use"); |
| 1222 | } |
| 1223 | |
| 1224 | // Now deal with inline asm by parsing the operand group descriptor flags. |
| 1225 | // Find the beginning of each operand group. |
| 1226 | SmallVector<unsigned, 8> GroupIdx; |
| 1227 | unsigned OpIdxGroup = ~0u; |
| 1228 | unsigned NumOps; |
| 1229 | for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e; |
| 1230 | i += NumOps) { |
| 1231 | const MachineOperand &FlagMO = getOperand(i); |
| 1232 | assert(FlagMO.isImm() && "Invalid tied operand on inline asm"); |
| 1233 | unsigned CurGroup = GroupIdx.size(); |
| 1234 | GroupIdx.push_back(i); |
| 1235 | NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm()); |
| 1236 | // OpIdx belongs to this operand group. |
| 1237 | if (OpIdx > i && OpIdx < i + NumOps) |
| 1238 | OpIdxGroup = CurGroup; |
| 1239 | unsigned TiedGroup; |
| 1240 | if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup)) |
| 1241 | continue; |
| 1242 | // Operands in this group are tied to operands in TiedGroup which must be |
| 1243 | // earlier. Find the number of operands between the two groups. |
| 1244 | unsigned Delta = i - GroupIdx[TiedGroup]; |
| 1245 | |
| 1246 | // OpIdx is a use tied to TiedGroup. |
| 1247 | if (OpIdxGroup == CurGroup) |
| 1248 | return OpIdx - Delta; |
| 1249 | |
| 1250 | // OpIdx is a def tied to this use group. |
| 1251 | if (OpIdxGroup == TiedGroup) |
| 1252 | return OpIdx + Delta; |
| 1253 | } |
| 1254 | llvm_unreachable("Invalid tied operand on inline asm"); |
Jakob Stoklund Olesen | 699ac04 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 1255 | } |
| 1256 | |
Dan Gohman | e6cd757 | 2010-05-13 20:34:42 +0000 | [diff] [blame] | 1257 | /// clearKillInfo - Clears kill flags on all operands. |
| 1258 | /// |
| 1259 | void MachineInstr::clearKillInfo() { |
| 1260 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1261 | MachineOperand &MO = getOperand(i); |
| 1262 | if (MO.isReg() && MO.isUse()) |
| 1263 | MO.setIsKill(false); |
| 1264 | } |
| 1265 | } |
| 1266 | |
Jakob Stoklund Olesen | 9edf7de | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 1267 | void MachineInstr::substituteRegister(unsigned FromReg, |
| 1268 | unsigned ToReg, |
| 1269 | unsigned SubIdx, |
| 1270 | const TargetRegisterInfo &RegInfo) { |
| 1271 | if (TargetRegisterInfo::isPhysicalRegister(ToReg)) { |
| 1272 | if (SubIdx) |
| 1273 | ToReg = RegInfo.getSubReg(ToReg, SubIdx); |
| 1274 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1275 | MachineOperand &MO = getOperand(i); |
| 1276 | if (!MO.isReg() || MO.getReg() != FromReg) |
| 1277 | continue; |
| 1278 | MO.substPhysReg(ToReg, RegInfo); |
| 1279 | } |
| 1280 | } else { |
| 1281 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1282 | MachineOperand &MO = getOperand(i); |
| 1283 | if (!MO.isReg() || MO.getReg() != FromReg) |
| 1284 | continue; |
| 1285 | MO.substVirtReg(ToReg, SubIdx, RegInfo); |
| 1286 | } |
| 1287 | } |
| 1288 | } |
| 1289 | |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1290 | /// isSafeToMove - Return true if it is safe to move this instruction. If |
| 1291 | /// SawStore is set to true, it means that there is a store (or call) between |
| 1292 | /// the instruction's location and its intended destination. |
Dan Gohman | b3b930a | 2008-11-18 19:04:29 +0000 | [diff] [blame] | 1293 | bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII, |
Evan Cheng | ac1abde | 2010-03-02 19:03:01 +0000 | [diff] [blame] | 1294 | AliasAnalysis *AA, |
| 1295 | bool &SawStore) const { |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1296 | // Ignore stuff that we obviously can't move. |
Jakob Stoklund Olesen | 0d75858 | 2012-08-29 20:48:45 +0000 | [diff] [blame] | 1297 | // |
| 1298 | // Treat volatile loads as stores. This is not strictly necessary for |
Jakob Stoklund Olesen | 4f1a56c | 2012-09-04 18:44:43 +0000 | [diff] [blame] | 1299 | // volatiles, but it is required for atomic loads. It is not allowed to move |
Jakob Stoklund Olesen | 0d75858 | 2012-08-29 20:48:45 +0000 | [diff] [blame] | 1300 | // a load across an atomic load with Ordering > Monotonic. |
| 1301 | if (mayStore() || isCall() || |
Jakob Stoklund Olesen | f036f7a | 2012-08-29 21:19:21 +0000 | [diff] [blame] | 1302 | (mayLoad() && hasOrderedMemoryRef())) { |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1303 | SawStore = true; |
| 1304 | return false; |
| 1305 | } |
Evan Cheng | 30a343a | 2011-01-07 21:08:26 +0000 | [diff] [blame] | 1306 | |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 1307 | if (isPosition() || isDebugValue() || isTerminator() || |
| 1308 | hasUnmodeledSideEffects()) |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1309 | return false; |
| 1310 | |
| 1311 | // See if this instruction does a load. If so, we have to guarantee that the |
| 1312 | // loaded value doesn't change between the load and the its intended |
| 1313 | // destination. The check for isInvariantLoad gives the targe the chance to |
| 1314 | // classify the load as always returning a constant, e.g. a constant pool |
| 1315 | // load. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1316 | if (mayLoad() && !isInvariantLoad(AA)) |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1317 | // Otherwise, this is a real load. If there is a store between the load and |
Jakob Stoklund Olesen | 0d75858 | 2012-08-29 20:48:45 +0000 | [diff] [blame] | 1318 | // end of block, we can't move it. |
| 1319 | return !SawStore; |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1320 | |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1321 | return true; |
| 1322 | } |
| 1323 | |
Jakob Stoklund Olesen | f036f7a | 2012-08-29 21:19:21 +0000 | [diff] [blame] | 1324 | /// hasOrderedMemoryRef - Return true if this instruction may have an ordered |
| 1325 | /// or volatile memory reference, or if the information describing the memory |
| 1326 | /// reference is not available. Return false if it is known to have no ordered |
| 1327 | /// memory references. |
| 1328 | bool MachineInstr::hasOrderedMemoryRef() const { |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1329 | // An instruction known never to access memory won't have a volatile access. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1330 | if (!mayStore() && |
| 1331 | !mayLoad() && |
| 1332 | !isCall() && |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1333 | !hasUnmodeledSideEffects()) |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1334 | return false; |
| 1335 | |
| 1336 | // Otherwise, if the instruction has no memory reference information, |
| 1337 | // conservatively assume it wasn't preserved. |
| 1338 | if (memoperands_empty()) |
| 1339 | return true; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1340 | |
Jakob Stoklund Olesen | f036f7a | 2012-08-29 21:19:21 +0000 | [diff] [blame] | 1341 | // Check the memory reference information for ordered references. |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1342 | for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I) |
Jakob Stoklund Olesen | f036f7a | 2012-08-29 21:19:21 +0000 | [diff] [blame] | 1343 | if (!(*I)->isUnordered()) |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1344 | return true; |
| 1345 | |
| 1346 | return false; |
| 1347 | } |
| 1348 | |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1349 | /// isInvariantLoad - Return true if this instruction is loading from a |
| 1350 | /// location whose value is invariant across the function. For example, |
Dan Gohman | f451cb8 | 2010-02-10 16:03:48 +0000 | [diff] [blame] | 1351 | /// loading a value from the constant pool or from the argument area |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1352 | /// of a function if it does not change. This should only return true of |
| 1353 | /// *all* loads the instruction does are invariant (if it does multiple loads). |
| 1354 | bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const { |
| 1355 | // If the instruction doesn't load at all, it isn't an invariant load. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1356 | if (!mayLoad()) |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1357 | return false; |
| 1358 | |
| 1359 | // If the instruction has lost its memoperands, conservatively assume that |
| 1360 | // it may not be an invariant load. |
| 1361 | if (memoperands_empty()) |
| 1362 | return false; |
| 1363 | |
| 1364 | const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo(); |
| 1365 | |
| 1366 | for (mmo_iterator I = memoperands_begin(), |
| 1367 | E = memoperands_end(); I != E; ++I) { |
| 1368 | if ((*I)->isVolatile()) return false; |
| 1369 | if ((*I)->isStore()) return false; |
Pete Cooper | d752e0f | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1370 | if ((*I)->isInvariant()) return true; |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1371 | |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 1372 | |
| 1373 | // A load from a constant PseudoSourceValue is invariant. |
| 1374 | if (const PseudoSourceValue *PSV = (*I)->getPseudoValue()) |
| 1375 | if (PSV->isConstant(MFI)) |
| 1376 | continue; |
| 1377 | |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1378 | if (const Value *V = (*I)->getValue()) { |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1379 | // If we have an AliasAnalysis, ask it whether the memory is constant. |
Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 1380 | if (AA && AA->pointsToConstantMemory( |
| 1381 | AliasAnalysis::Location(V, (*I)->getSize(), |
| 1382 | (*I)->getTBAAInfo()))) |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1383 | continue; |
| 1384 | } |
| 1385 | |
| 1386 | // Otherwise assume conservatively. |
| 1387 | return false; |
| 1388 | } |
| 1389 | |
| 1390 | // Everything checks out. |
| 1391 | return true; |
| 1392 | } |
| 1393 | |
Evan Cheng | 229694f | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1394 | /// isConstantValuePHI - If the specified instruction is a PHI that always |
| 1395 | /// merges together the same virtual register, return the register, otherwise |
| 1396 | /// return 0. |
| 1397 | unsigned MachineInstr::isConstantValuePHI() const { |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1398 | if (!isPHI()) |
Evan Cheng | 229694f | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1399 | return 0; |
Evan Cheng | d8f079c | 2009-12-07 23:10:34 +0000 | [diff] [blame] | 1400 | assert(getNumOperands() >= 3 && |
| 1401 | "It's illegal to have a PHI without source operands"); |
Evan Cheng | 229694f | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1402 | |
| 1403 | unsigned Reg = getOperand(1).getReg(); |
| 1404 | for (unsigned i = 3, e = getNumOperands(); i < e; i += 2) |
| 1405 | if (getOperand(i).getReg() != Reg) |
| 1406 | return 0; |
| 1407 | return Reg; |
| 1408 | } |
| 1409 | |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1410 | bool MachineInstr::hasUnmodeledSideEffects() const { |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1411 | if (hasProperty(MCID::UnmodeledSideEffects)) |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1412 | return true; |
| 1413 | if (isInlineAsm()) { |
| 1414 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 1415 | if (ExtraInfo & InlineAsm::Extra_HasSideEffects) |
| 1416 | return true; |
| 1417 | } |
| 1418 | |
| 1419 | return false; |
| 1420 | } |
| 1421 | |
Evan Cheng | a57fabe | 2010-04-08 20:02:37 +0000 | [diff] [blame] | 1422 | /// allDefsAreDead - Return true if all the defs of this instruction are dead. |
| 1423 | /// |
| 1424 | bool MachineInstr::allDefsAreDead() const { |
| 1425 | for (unsigned i = 0, e = getNumOperands(); i < e; ++i) { |
| 1426 | const MachineOperand &MO = getOperand(i); |
| 1427 | if (!MO.isReg() || MO.isUse()) |
| 1428 | continue; |
| 1429 | if (!MO.isDead()) |
| 1430 | return false; |
| 1431 | } |
| 1432 | return true; |
| 1433 | } |
| 1434 | |
Evan Cheng | c8f46c4 | 2010-10-22 21:49:09 +0000 | [diff] [blame] | 1435 | /// copyImplicitOps - Copy implicit register operands from specified |
| 1436 | /// instruction to this instruction. |
Jakob Stoklund Olesen | be06aac | 2012-12-20 22:54:02 +0000 | [diff] [blame] | 1437 | void MachineInstr::copyImplicitOps(MachineFunction &MF, |
| 1438 | const MachineInstr *MI) { |
Evan Cheng | c8f46c4 | 2010-10-22 21:49:09 +0000 | [diff] [blame] | 1439 | for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands(); |
| 1440 | i != e; ++i) { |
| 1441 | const MachineOperand &MO = MI->getOperand(i); |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 1442 | if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask()) |
Jakob Stoklund Olesen | be06aac | 2012-12-20 22:54:02 +0000 | [diff] [blame] | 1443 | addOperand(MF, MO); |
Evan Cheng | c8f46c4 | 2010-10-22 21:49:09 +0000 | [diff] [blame] | 1444 | } |
| 1445 | } |
| 1446 | |
Brian Gaeke | 21326fc | 2004-02-13 04:39:32 +0000 | [diff] [blame] | 1447 | void MachineInstr::dump() const { |
Manman Ren | b720be6 | 2012-09-11 22:23:19 +0000 | [diff] [blame] | 1448 | #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) |
David Greene | 3b32533 | 2010-01-04 23:48:20 +0000 | [diff] [blame] | 1449 | dbgs() << " " << *this; |
Manman Ren | 77e300e | 2012-09-06 19:06:06 +0000 | [diff] [blame] | 1450 | #endif |
Mon P Wang | 5ca6bd1 | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 1451 | } |
| 1452 | |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1453 | static void printDebugLoc(DebugLoc DL, const MachineFunction *MF, |
Devang Patel | da0e89f | 2010-06-29 21:51:32 +0000 | [diff] [blame] | 1454 | raw_ostream &CommentOS) { |
| 1455 | const LLVMContext &Ctx = MF->getFunction()->getContext(); |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 1456 | DL.print(Ctx, CommentOS); |
Devang Patel | da0e89f | 2010-06-29 21:51:32 +0000 | [diff] [blame] | 1457 | } |
| 1458 | |
Andrew Trick | c6ada8e | 2013-01-25 07:45:25 +0000 | [diff] [blame] | 1459 | void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM, |
| 1460 | bool SkipOpers) const { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1461 | // We can be a bit tidier if we know the TargetMachine and/or MachineFunction. |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 1462 | const MachineFunction *MF = nullptr; |
| 1463 | const MachineRegisterInfo *MRI = nullptr; |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1464 | if (const MachineBasicBlock *MBB = getParent()) { |
| 1465 | MF = MBB->getParent(); |
| 1466 | if (!TM && MF) |
| 1467 | TM = &MF->getTarget(); |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1468 | if (MF) |
| 1469 | MRI = &MF->getRegInfo(); |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1470 | } |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1471 | |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1472 | // Save a list of virtual registers. |
| 1473 | SmallVector<unsigned, 8> VirtRegs; |
| 1474 | |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1475 | // Print explicitly defined operands on the left of an assignment syntax. |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1476 | unsigned StartOp = 0, e = getNumOperands(); |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1477 | for (; StartOp < e && getOperand(StartOp).isReg() && |
| 1478 | getOperand(StartOp).isDef() && |
| 1479 | !getOperand(StartOp).isImplicit(); |
| 1480 | ++StartOp) { |
| 1481 | if (StartOp != 0) OS << ", "; |
| 1482 | getOperand(StartOp).print(OS, TM); |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1483 | unsigned Reg = getOperand(StartOp).getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1484 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1485 | VirtRegs.push_back(Reg); |
Chris Lattner | 6a59227 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1486 | } |
Tanya Lattner | b140762 | 2004-06-25 00:13:11 +0000 | [diff] [blame] | 1487 | |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1488 | if (StartOp != 0) |
| 1489 | OS << " = "; |
| 1490 | |
| 1491 | // Print the opcode name. |
Benjamin Kramer | c667ba6 | 2012-02-10 13:18:44 +0000 | [diff] [blame] | 1492 | if (TM && TM->getInstrInfo()) |
| 1493 | OS << TM->getInstrInfo()->getName(getOpcode()); |
| 1494 | else |
| 1495 | OS << "UNKNOWN"; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1496 | |
Andrew Trick | c6ada8e | 2013-01-25 07:45:25 +0000 | [diff] [blame] | 1497 | if (SkipOpers) |
| 1498 | return; |
| 1499 | |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1500 | // Print the rest of the operands. |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1501 | bool OmittedAnyCallClobbers = false; |
| 1502 | bool FirstOp = true; |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1503 | unsigned AsmDescOp = ~0u; |
| 1504 | unsigned AsmOpCount = 0; |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1505 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 1506 | if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) { |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1507 | // Print asm string. |
| 1508 | OS << " "; |
| 1509 | getOperand(InlineAsm::MIOp_AsmString).print(OS, TM); |
| 1510 | |
Eric Christopher | fffe363 | 2013-01-11 18:12:39 +0000 | [diff] [blame] | 1511 | // Print HasSideEffects, MayLoad, MayStore, IsAlignStack |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1512 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 1513 | if (ExtraInfo & InlineAsm::Extra_HasSideEffects) |
| 1514 | OS << " [sideeffect]"; |
Eric Christopher | fffe363 | 2013-01-11 18:12:39 +0000 | [diff] [blame] | 1515 | if (ExtraInfo & InlineAsm::Extra_MayLoad) |
| 1516 | OS << " [mayload]"; |
| 1517 | if (ExtraInfo & InlineAsm::Extra_MayStore) |
| 1518 | OS << " [maystore]"; |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1519 | if (ExtraInfo & InlineAsm::Extra_IsAlignStack) |
| 1520 | OS << " [alignstack]"; |
Chad Rosier | 77fffa6 | 2012-09-05 22:17:43 +0000 | [diff] [blame] | 1521 | if (getInlineAsmDialect() == InlineAsm::AD_ATT) |
Chad Rosier | 576cd11 | 2012-09-05 21:00:58 +0000 | [diff] [blame] | 1522 | OS << " [attdialect]"; |
Chad Rosier | 77fffa6 | 2012-09-05 22:17:43 +0000 | [diff] [blame] | 1523 | if (getInlineAsmDialect() == InlineAsm::AD_Intel) |
Chad Rosier | 576cd11 | 2012-09-05 21:00:58 +0000 | [diff] [blame] | 1524 | OS << " [inteldialect]"; |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1525 | |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1526 | StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand; |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1527 | FirstOp = false; |
| 1528 | } |
| 1529 | |
| 1530 | |
Chris Lattner | 6a59227 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1531 | for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1532 | const MachineOperand &MO = getOperand(i); |
| 1533 | |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1534 | if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1535 | VirtRegs.push_back(MO.getReg()); |
| 1536 | |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1537 | // Omit call-clobbered registers which aren't used anywhere. This makes |
| 1538 | // call instructions much less noisy on targets where calls clobber lots |
| 1539 | // of registers. Don't rely on MO.isDead() because we may be called before |
| 1540 | // LiveVariables is run, or we may be looking at a non-allocatable reg. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1541 | if (MF && isCall() && |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1542 | MO.isReg() && MO.isImplicit() && MO.isDef()) { |
| 1543 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1544 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1545 | const MachineRegisterInfo &MRI = MF->getRegInfo(); |
Jakob Stoklund Olesen | e6dc598 | 2013-02-05 18:21:56 +0000 | [diff] [blame] | 1546 | if (MRI.use_empty(Reg)) { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1547 | bool HasAliasLive = false; |
Jakob Stoklund Olesen | 396618b | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1548 | for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true); |
| 1549 | AI.isValid(); ++AI) { |
| 1550 | unsigned AliasReg = *AI; |
Jakob Stoklund Olesen | e6dc598 | 2013-02-05 18:21:56 +0000 | [diff] [blame] | 1551 | if (!MRI.use_empty(AliasReg)) { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1552 | HasAliasLive = true; |
| 1553 | break; |
| 1554 | } |
Jakob Stoklund Olesen | 396618b | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1555 | } |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1556 | if (!HasAliasLive) { |
| 1557 | OmittedAnyCallClobbers = true; |
| 1558 | continue; |
| 1559 | } |
| 1560 | } |
| 1561 | } |
| 1562 | } |
| 1563 | |
| 1564 | if (FirstOp) FirstOp = false; else OS << ","; |
Chris Lattner | 6a59227 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1565 | OS << " "; |
Jakob Stoklund Olesen | b1bb4af | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1566 | if (i < getDesc().NumOperands) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1567 | const MCOperandInfo &MCOI = getDesc().OpInfo[i]; |
| 1568 | if (MCOI.isPredicate()) |
Jakob Stoklund Olesen | b1bb4af | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1569 | OS << "pred:"; |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1570 | if (MCOI.isOptionalDef()) |
Jakob Stoklund Olesen | b1bb4af | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1571 | OS << "opt:"; |
| 1572 | } |
Evan Cheng | 59b3655 | 2010-04-28 20:03:13 +0000 | [diff] [blame] | 1573 | if (isDebugValue() && MO.isMetadata()) { |
| 1574 | // Pretty print DBG_VALUE instructions. |
| 1575 | const MDNode *MD = MO.getMetadata(); |
| 1576 | if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2))) |
| 1577 | OS << "!\"" << MDS->getString() << '\"'; |
| 1578 | else |
| 1579 | MO.print(OS, TM); |
Jakob Stoklund Olesen | b1e1145 | 2010-07-04 23:24:23 +0000 | [diff] [blame] | 1580 | } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) { |
| 1581 | OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm()); |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1582 | } else if (i == AsmDescOp && MO.isImm()) { |
| 1583 | // Pretty print the inline asm operand descriptor. |
| 1584 | OS << '$' << AsmOpCount++; |
| 1585 | unsigned Flag = MO.getImm(); |
| 1586 | switch (InlineAsm::getKind(Flag)) { |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1587 | case InlineAsm::Kind_RegUse: OS << ":[reguse"; break; |
| 1588 | case InlineAsm::Kind_RegDef: OS << ":[regdef"; break; |
| 1589 | case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break; |
| 1590 | case InlineAsm::Kind_Clobber: OS << ":[clobber"; break; |
| 1591 | case InlineAsm::Kind_Imm: OS << ":[imm"; break; |
| 1592 | case InlineAsm::Kind_Mem: OS << ":[mem"; break; |
| 1593 | default: OS << ":[??" << InlineAsm::getKind(Flag); break; |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1594 | } |
| 1595 | |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1596 | unsigned RCID = 0; |
Nick Lewycky | 3821b18 | 2011-10-13 00:54:59 +0000 | [diff] [blame] | 1597 | if (InlineAsm::hasRegClassConstraint(Flag, RCID)) { |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1598 | if (TM) |
| 1599 | OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName(); |
| 1600 | else |
| 1601 | OS << ":RC" << RCID; |
Nick Lewycky | 3821b18 | 2011-10-13 00:54:59 +0000 | [diff] [blame] | 1602 | } |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1603 | |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1604 | unsigned TiedTo = 0; |
| 1605 | if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo)) |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1606 | OS << " tiedto:$" << TiedTo; |
| 1607 | |
| 1608 | OS << ']'; |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1609 | |
| 1610 | // Compute the index of the next operand descriptor. |
| 1611 | AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag); |
Evan Cheng | 59b3655 | 2010-04-28 20:03:13 +0000 | [diff] [blame] | 1612 | } else |
| 1613 | MO.print(OS, TM); |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1614 | } |
| 1615 | |
| 1616 | // Briefly indicate whether any call clobbers were omitted. |
| 1617 | if (OmittedAnyCallClobbers) { |
Bill Wendling | 164558e | 2009-12-25 13:45:50 +0000 | [diff] [blame] | 1618 | if (!FirstOp) OS << ","; |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1619 | OS << " ..."; |
Chris Lattner | 1049164 | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 1620 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1621 | |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1622 | bool HaveSemi = false; |
Jakob Stoklund Olesen | ebed123 | 2013-01-09 18:35:09 +0000 | [diff] [blame] | 1623 | const unsigned PrintableFlags = FrameSetup; |
| 1624 | if (Flags & PrintableFlags) { |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1625 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1626 | OS << " flags: "; |
| 1627 | |
| 1628 | if (Flags & FrameSetup) |
| 1629 | OS << "FrameSetup"; |
| 1630 | } |
| 1631 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1632 | if (!memoperands_empty()) { |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1633 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1634 | |
| 1635 | OS << " mem:"; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1636 | for (mmo_iterator i = memoperands_begin(), e = memoperands_end(); |
| 1637 | i != e; ++i) { |
| 1638 | OS << **i; |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 1639 | if (std::next(i) != e) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 1640 | OS << " "; |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1641 | } |
| 1642 | } |
| 1643 | |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1644 | // Print the regclass of any virtual registers encountered. |
| 1645 | if (MRI && !VirtRegs.empty()) { |
| 1646 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1647 | for (unsigned i = 0; i != VirtRegs.size(); ++i) { |
| 1648 | const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]); |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 1649 | OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]); |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1650 | for (unsigned j = i+1; j != VirtRegs.size();) { |
| 1651 | if (MRI->getRegClass(VirtRegs[j]) != RC) { |
| 1652 | ++j; |
| 1653 | continue; |
| 1654 | } |
| 1655 | if (VirtRegs[i] != VirtRegs[j]) |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 1656 | OS << "," << PrintReg(VirtRegs[j]); |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1657 | VirtRegs.erase(VirtRegs.begin()+j); |
| 1658 | } |
| 1659 | } |
| 1660 | } |
| 1661 | |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1662 | // Print debug location information. |
Devang Patel | 4d3586d | 2011-08-04 20:44:26 +0000 | [diff] [blame] | 1663 | if (isDebugValue() && getOperand(e - 1).isMetadata()) { |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 1664 | if (!HaveSemi) OS << ";"; |
Devang Patel | 4d3586d | 2011-08-04 20:44:26 +0000 | [diff] [blame] | 1665 | DIVariable DV(getOperand(e - 1).getMetadata()); |
| 1666 | OS << " line no:" << DV.getLineNumber(); |
| 1667 | if (MDNode *InlinedAt = DV.getInlinedAt()) { |
| 1668 | DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt); |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 1669 | if (!InlinedAtDL.isUnknown() && MF) { |
Devang Patel | 4d3586d | 2011-08-04 20:44:26 +0000 | [diff] [blame] | 1670 | OS << " inlined @[ "; |
| 1671 | printDebugLoc(InlinedAtDL, MF, OS); |
| 1672 | OS << " ]"; |
| 1673 | } |
| 1674 | } |
| 1675 | } else if (!debugLoc.isUnknown() && MF) { |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 1676 | if (!HaveSemi) OS << ";"; |
Dan Gohman | 75ae593 | 2009-11-23 21:29:08 +0000 | [diff] [blame] | 1677 | OS << " dbg:"; |
Devang Patel | da0e89f | 2010-06-29 21:51:32 +0000 | [diff] [blame] | 1678 | printDebugLoc(debugLoc, MF, OS); |
Bill Wendling | b5ef273 | 2009-02-19 21:44:55 +0000 | [diff] [blame] | 1679 | } |
| 1680 | |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1681 | OS << '\n'; |
Chris Lattner | 1049164 | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 1682 | } |
| 1683 | |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1684 | bool MachineInstr::addRegisterKilled(unsigned IncomingReg, |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1685 | const TargetRegisterInfo *RegInfo, |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1686 | bool AddIfNotFound) { |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1687 | bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg); |
Jakob Stoklund Olesen | 396618b | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1688 | bool hasAliases = isPhysReg && |
| 1689 | MCRegAliasIterator(IncomingReg, RegInfo, false).isValid(); |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1690 | bool Found = false; |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1691 | SmallVector<unsigned,4> DeadOps; |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1692 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1693 | MachineOperand &MO = getOperand(i); |
Jakob Stoklund Olesen | efb8e3e | 2009-08-04 20:09:25 +0000 | [diff] [blame] | 1694 | if (!MO.isReg() || !MO.isUse() || MO.isUndef()) |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1695 | continue; |
| 1696 | unsigned Reg = MO.getReg(); |
| 1697 | if (!Reg) |
| 1698 | continue; |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1699 | |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1700 | if (Reg == IncomingReg) { |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1701 | if (!Found) { |
| 1702 | if (MO.isKill()) |
| 1703 | // The register is already marked kill. |
| 1704 | return true; |
Jakob Stoklund Olesen | ece4818 | 2009-08-02 19:13:03 +0000 | [diff] [blame] | 1705 | if (isPhysReg && isRegTiedToDefOperand(i)) |
| 1706 | // Two-address uses of physregs must not be marked kill. |
| 1707 | return true; |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1708 | MO.setIsKill(); |
| 1709 | Found = true; |
| 1710 | } |
| 1711 | } else if (hasAliases && MO.isKill() && |
| 1712 | TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1713 | // A super-register kill already exists. |
| 1714 | if (RegInfo->isSuperRegister(IncomingReg, Reg)) |
Dan Gohman | 2ebc11a | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 1715 | return true; |
| 1716 | if (RegInfo->isSubRegister(IncomingReg, Reg)) |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1717 | DeadOps.push_back(i); |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1718 | } |
| 1719 | } |
| 1720 | |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1721 | // Trim unneeded kill operands. |
| 1722 | while (!DeadOps.empty()) { |
| 1723 | unsigned OpIdx = DeadOps.back(); |
| 1724 | if (getOperand(OpIdx).isImplicit()) |
| 1725 | RemoveOperand(OpIdx); |
| 1726 | else |
| 1727 | getOperand(OpIdx).setIsKill(false); |
| 1728 | DeadOps.pop_back(); |
| 1729 | } |
| 1730 | |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1731 | // If not found, this means an alias of one of the operands is killed. Add a |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1732 | // new implicit operand if required. |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1733 | if (!Found && AddIfNotFound) { |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1734 | addOperand(MachineOperand::CreateReg(IncomingReg, |
| 1735 | false /*IsDef*/, |
| 1736 | true /*IsImp*/, |
| 1737 | true /*IsKill*/)); |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1738 | return true; |
| 1739 | } |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1740 | return Found; |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1741 | } |
| 1742 | |
Jakob Stoklund Olesen | 1a96c91 | 2012-01-26 17:52:15 +0000 | [diff] [blame] | 1743 | void MachineInstr::clearRegisterKills(unsigned Reg, |
| 1744 | const TargetRegisterInfo *RegInfo) { |
| 1745 | if (!TargetRegisterInfo::isPhysicalRegister(Reg)) |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 1746 | RegInfo = nullptr; |
Jakob Stoklund Olesen | 1a96c91 | 2012-01-26 17:52:15 +0000 | [diff] [blame] | 1747 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1748 | MachineOperand &MO = getOperand(i); |
| 1749 | if (!MO.isReg() || !MO.isUse() || !MO.isKill()) |
| 1750 | continue; |
| 1751 | unsigned OpReg = MO.getReg(); |
| 1752 | if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg))) |
| 1753 | MO.setIsKill(false); |
| 1754 | } |
| 1755 | } |
| 1756 | |
Matthias Braun | 4afb5f5 | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1757 | bool MachineInstr::addRegisterDead(unsigned Reg, |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1758 | const TargetRegisterInfo *RegInfo, |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1759 | bool AddIfNotFound) { |
Matthias Braun | 4afb5f5 | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1760 | bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg); |
Jakob Stoklund Olesen | 396618b | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1761 | bool hasAliases = isPhysReg && |
Matthias Braun | 4afb5f5 | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1762 | MCRegAliasIterator(Reg, RegInfo, false).isValid(); |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1763 | bool Found = false; |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1764 | SmallVector<unsigned,4> DeadOps; |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1765 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1766 | MachineOperand &MO = getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1767 | if (!MO.isReg() || !MO.isDef()) |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1768 | continue; |
Matthias Braun | 4afb5f5 | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1769 | unsigned MOReg = MO.getReg(); |
| 1770 | if (!MOReg) |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1771 | continue; |
| 1772 | |
Matthias Braun | 4afb5f5 | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1773 | if (MOReg == Reg) { |
Jakob Stoklund Olesen | b793bc1 | 2011-04-05 16:53:50 +0000 | [diff] [blame] | 1774 | MO.setIsDead(); |
| 1775 | Found = true; |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1776 | } else if (hasAliases && MO.isDead() && |
Matthias Braun | 4afb5f5 | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1777 | TargetRegisterInfo::isPhysicalRegister(MOReg)) { |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1778 | // There exists a super-register that's marked dead. |
Matthias Braun | 4afb5f5 | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1779 | if (RegInfo->isSuperRegister(Reg, MOReg)) |
Dan Gohman | 2ebc11a | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 1780 | return true; |
Matthias Braun | 4afb5f5 | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1781 | if (RegInfo->isSubRegister(Reg, MOReg)) |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1782 | DeadOps.push_back(i); |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1783 | } |
| 1784 | } |
| 1785 | |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1786 | // Trim unneeded dead operands. |
| 1787 | while (!DeadOps.empty()) { |
| 1788 | unsigned OpIdx = DeadOps.back(); |
| 1789 | if (getOperand(OpIdx).isImplicit()) |
| 1790 | RemoveOperand(OpIdx); |
| 1791 | else |
| 1792 | getOperand(OpIdx).setIsDead(false); |
| 1793 | DeadOps.pop_back(); |
| 1794 | } |
| 1795 | |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1796 | // If not found, this means an alias of one of the operands is dead. Add a |
| 1797 | // new implicit operand if required. |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 1798 | if (Found || !AddIfNotFound) |
| 1799 | return Found; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1800 | |
Matthias Braun | 4afb5f5 | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1801 | addOperand(MachineOperand::CreateReg(Reg, |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 1802 | true /*IsDef*/, |
| 1803 | true /*IsImp*/, |
| 1804 | false /*IsKill*/, |
| 1805 | true /*IsDead*/)); |
| 1806 | return true; |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1807 | } |
Jakob Stoklund Olesen | 8efadf9 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 1808 | |
Matthias Braun | 4afb5f5 | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1809 | void MachineInstr::addRegisterDefined(unsigned Reg, |
Jakob Stoklund Olesen | 8efadf9 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 1810 | const TargetRegisterInfo *RegInfo) { |
Matthias Braun | 4afb5f5 | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1811 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
| 1812 | MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo); |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 1813 | if (MO) |
| 1814 | return; |
| 1815 | } else { |
| 1816 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1817 | const MachineOperand &MO = getOperand(i); |
Matthias Braun | 4afb5f5 | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1818 | if (MO.isReg() && MO.getReg() == Reg && MO.isDef() && |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 1819 | MO.getSubReg() == 0) |
| 1820 | return; |
| 1821 | } |
| 1822 | } |
Matthias Braun | 4afb5f5 | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 1823 | addOperand(MachineOperand::CreateReg(Reg, |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 1824 | true /*IsDef*/, |
| 1825 | true /*IsImp*/)); |
Jakob Stoklund Olesen | 8efadf9 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 1826 | } |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1827 | |
Jakob Stoklund Olesen | a37818d | 2012-02-03 20:43:39 +0000 | [diff] [blame] | 1828 | void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs, |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1829 | const TargetRegisterInfo &TRI) { |
Jakob Stoklund Olesen | 77180e0 | 2012-02-03 21:23:14 +0000 | [diff] [blame] | 1830 | bool HasRegMask = false; |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1831 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1832 | MachineOperand &MO = getOperand(i); |
Jakob Stoklund Olesen | 77180e0 | 2012-02-03 21:23:14 +0000 | [diff] [blame] | 1833 | if (MO.isRegMask()) { |
| 1834 | HasRegMask = true; |
| 1835 | continue; |
| 1836 | } |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1837 | if (!MO.isReg() || !MO.isDef()) continue; |
| 1838 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | 59cb77f | 2012-02-03 20:43:35 +0000 | [diff] [blame] | 1839 | if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1840 | bool Dead = true; |
Jakob Stoklund Olesen | a37818d | 2012-02-03 20:43:39 +0000 | [diff] [blame] | 1841 | for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end(); |
| 1842 | I != E; ++I) |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1843 | if (TRI.regsOverlap(*I, Reg)) { |
| 1844 | Dead = false; |
| 1845 | break; |
| 1846 | } |
| 1847 | // If there are no uses, including partial uses, the def is dead. |
| 1848 | if (Dead) MO.setIsDead(); |
| 1849 | } |
Jakob Stoklund Olesen | 77180e0 | 2012-02-03 21:23:14 +0000 | [diff] [blame] | 1850 | |
| 1851 | // This is a call with a register mask operand. |
| 1852 | // Mask clobbers are always dead, so add defs for the non-dead defines. |
| 1853 | if (HasRegMask) |
| 1854 | for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end(); |
| 1855 | I != E; ++I) |
| 1856 | addRegisterDefined(*I, &TRI); |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1857 | } |
| 1858 | |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1859 | unsigned |
| 1860 | MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) { |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1861 | // Build up a buffer of hash code components. |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1862 | SmallVector<size_t, 8> HashComponents; |
| 1863 | HashComponents.reserve(MI->getNumOperands() + 1); |
| 1864 | HashComponents.push_back(MI->getOpcode()); |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1865 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1866 | const MachineOperand &MO = MI->getOperand(i); |
Chandler Carruth | d862d69 | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 1867 | if (MO.isReg() && MO.isDef() && |
| 1868 | TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
| 1869 | continue; // Skip virtual register defs. |
| 1870 | |
| 1871 | HashComponents.push_back(hash_value(MO)); |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1872 | } |
Chandler Carruth | fc22625 | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 1873 | return hash_combine_range(HashComponents.begin(), HashComponents.end()); |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1874 | } |
Jakob Stoklund Olesen | d519de0 | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 1875 | |
| 1876 | void MachineInstr::emitError(StringRef Msg) const { |
| 1877 | // Find the source location cookie. |
| 1878 | unsigned LocCookie = 0; |
Stephen Hines | dce4a40 | 2014-05-29 02:49:00 -0700 | [diff] [blame^] | 1879 | const MDNode *LocMD = nullptr; |
Jakob Stoklund Olesen | d519de0 | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 1880 | for (unsigned i = getNumOperands(); i != 0; --i) { |
| 1881 | if (getOperand(i-1).isMetadata() && |
| 1882 | (LocMD = getOperand(i-1).getMetadata()) && |
| 1883 | LocMD->getNumOperands() != 0) { |
| 1884 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) { |
| 1885 | LocCookie = CI->getZExtValue(); |
| 1886 | break; |
| 1887 | } |
| 1888 | } |
| 1889 | } |
| 1890 | |
| 1891 | if (const MachineBasicBlock *MBB = getParent()) |
| 1892 | if (const MachineFunction *MF = MBB->getParent()) |
| 1893 | return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg); |
| 1894 | report_fatal_error(Msg); |
| 1895 | } |