blob: 5122165e3659cca0e44f870312a18f4f64fe06b8 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng506049f2010-03-03 01:44:33 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000019#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000020#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Stephen Hines36b56882014-04-23 16:57:46 -070025#include "llvm/IR/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000026#include "llvm/IR/Function.h"
27#include "llvm/IR/InlineAsm.h"
28#include "llvm/IR/LLVMContext.h"
29#include "llvm/IR/Metadata.h"
30#include "llvm/IR/Module.h"
31#include "llvm/IR/Type.h"
32#include "llvm/IR/Value.h"
Evan Chenge837dea2011-06-28 19:10:37 +000033#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000034#include "llvm/MC/MCSymbol.h"
David Greene3b325332010-01-04 23:48:20 +000035#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Dan Gohmance42e402008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetMachine.h"
41#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner0742b592004-02-23 18:38:20 +000042using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000043
Chris Lattnerf7382302007-12-30 21:56:09 +000044//===----------------------------------------------------------------------===//
45// MachineOperand Implementation
46//===----------------------------------------------------------------------===//
47
Chris Lattner62ed6b92008-01-01 01:12:31 +000048void MachineOperand::setReg(unsigned Reg) {
49 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +000050
Chris Lattner62ed6b92008-01-01 01:12:31 +000051 // Otherwise, we have to change the register. If this operand is embedded
52 // into a machine function, we need to update the old and new register's
53 // use/def lists.
54 if (MachineInstr *MI = getParent())
55 if (MachineBasicBlock *MBB = MI->getParent())
56 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000057 MachineRegisterInfo &MRI = MF->getRegInfo();
58 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000059 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000060 MRI.addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +000061 return;
62 }
Jim Grosbachee61d672011-08-24 16:44:17 +000063
Chris Lattner62ed6b92008-01-01 01:12:31 +000064 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000065 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +000066}
67
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000068void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
69 const TargetRegisterInfo &TRI) {
70 assert(TargetRegisterInfo::isVirtualRegister(Reg));
71 if (SubIdx && getSubReg())
72 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
73 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +000074 if (SubIdx)
75 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000076}
77
78void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
79 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
80 if (getSubReg()) {
81 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +000082 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
83 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000084 setSubReg(0);
85 }
86 setReg(Reg);
87}
88
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +000089/// Change a def to a use, or a use to a def.
90void MachineOperand::setIsDef(bool Val) {
91 assert(isReg() && "Wrong MachineOperand accessor");
92 assert((!Val || !isDebug()) && "Marking a debug operation as def");
93 if (IsDef == Val)
94 return;
95 // MRI may keep uses and defs in different list positions.
96 if (MachineInstr *MI = getParent())
97 if (MachineBasicBlock *MBB = MI->getParent())
98 if (MachineFunction *MF = MBB->getParent()) {
99 MachineRegisterInfo &MRI = MF->getRegInfo();
100 MRI.removeRegOperandFromUseList(this);
101 IsDef = Val;
102 MRI.addRegOperandToUseList(this);
103 return;
104 }
105 IsDef = Val;
106}
107
Chris Lattner62ed6b92008-01-01 01:12:31 +0000108/// ChangeToImmediate - Replace this operand with a new immediate operand of
109/// the specified value. If an operand is known to be an immediate already,
110/// the setImm method should be used.
111void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000112 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000113 // If this operand is currently a register operand, and if this is in a
114 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000115 if (isReg() && isOnRegUseList())
116 if (MachineInstr *MI = getParent())
117 if (MachineBasicBlock *MBB = MI->getParent())
118 if (MachineFunction *MF = MBB->getParent())
119 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachee61d672011-08-24 16:44:17 +0000120
Chris Lattner62ed6b92008-01-01 01:12:31 +0000121 OpKind = MO_Immediate;
122 Contents.ImmVal = ImmVal;
123}
124
125/// ChangeToRegister - Replace this operand with a new register operand of
126/// the specified value. If an operand is known to be an register already,
127/// the setReg method should be used.
128void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000129 bool isKill, bool isDead, bool isUndef,
130 bool isDebug) {
Stephen Hinesdce4a402014-05-29 02:49:00 -0700131 MachineRegisterInfo *RegInfo = nullptr;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000132 if (MachineInstr *MI = getParent())
133 if (MachineBasicBlock *MBB = MI->getParent())
134 if (MachineFunction *MF = MBB->getParent())
135 RegInfo = &MF->getRegInfo();
136 // If this operand is already a register operand, remove it from the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000137 // register's use/def lists.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000138 bool WasReg = isReg();
139 if (RegInfo && WasReg)
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000140 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000141
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000142 // Change this to a register and set the reg#.
143 OpKind = MO_Register;
144 SmallContents.RegNo = Reg;
Jakob Stoklund Olesen68210602013-01-07 23:21:44 +0000145 SubReg_TargetFlags = 0;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000146 IsDef = isDef;
147 IsImp = isImp;
148 IsKill = isKill;
149 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000150 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000151 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000152 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000153 IsDebug = isDebug;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000154 // Ensure isOnRegUseList() returns false.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700155 Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000156 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000157 if (!WasReg)
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000158 TiedTo = 0;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000159
160 // If this operand is embedded in a function, add the operand to the
161 // register's use/def list.
162 if (RegInfo)
163 RegInfo->addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000164}
165
Chris Lattnerf7382302007-12-30 21:56:09 +0000166/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruthd862d692012-07-05 11:06:22 +0000167/// operand. Note that this should stay in sync with the hash_value overload
168/// below.
Chris Lattnerf7382302007-12-30 21:56:09 +0000169bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000170 if (getType() != Other.getType() ||
171 getTargetFlags() != Other.getTargetFlags())
172 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000173
Chris Lattnerf7382302007-12-30 21:56:09 +0000174 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000175 case MachineOperand::MO_Register:
176 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
177 getSubReg() == Other.getSubReg();
178 case MachineOperand::MO_Immediate:
179 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000180 case MachineOperand::MO_CImmediate:
181 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000182 case MachineOperand::MO_FPImmediate:
183 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000184 case MachineOperand::MO_MachineBasicBlock:
185 return getMBB() == Other.getMBB();
186 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000187 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000188 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000189 case MachineOperand::MO_TargetIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000190 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000191 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000192 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000193 case MachineOperand::MO_GlobalAddress:
194 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
195 case MachineOperand::MO_ExternalSymbol:
196 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
197 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000198 case MachineOperand::MO_BlockAddress:
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000199 return getBlockAddress() == Other.getBlockAddress() &&
200 getOffset() == Other.getOffset();
Stephen Hines36b56882014-04-23 16:57:46 -0700201 case MachineOperand::MO_RegisterMask:
202 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000203 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000204 case MachineOperand::MO_MCSymbol:
205 return getMCSymbol() == Other.getMCSymbol();
Stephen Hines36b56882014-04-23 16:57:46 -0700206 case MachineOperand::MO_CFIIndex:
207 return getCFIIndex() == Other.getCFIIndex();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000208 case MachineOperand::MO_Metadata:
209 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000210 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000211 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000212}
213
Chandler Carruthd862d692012-07-05 11:06:22 +0000214// Note: this must stay exactly in sync with isIdenticalTo above.
215hash_code llvm::hash_value(const MachineOperand &MO) {
216 switch (MO.getType()) {
217 case MachineOperand::MO_Register:
Jakob Stoklund Olesen190e3422012-08-28 18:05:48 +0000218 // Register operands don't have target flags.
219 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruthd862d692012-07-05 11:06:22 +0000220 case MachineOperand::MO_Immediate:
221 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
222 case MachineOperand::MO_CImmediate:
223 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
224 case MachineOperand::MO_FPImmediate:
225 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
226 case MachineOperand::MO_MachineBasicBlock:
227 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
228 case MachineOperand::MO_FrameIndex:
229 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
230 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000231 case MachineOperand::MO_TargetIndex:
Chandler Carruthd862d692012-07-05 11:06:22 +0000232 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
233 MO.getOffset());
234 case MachineOperand::MO_JumpTableIndex:
235 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
236 case MachineOperand::MO_ExternalSymbol:
237 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
238 MO.getSymbolName());
239 case MachineOperand::MO_GlobalAddress:
240 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
241 MO.getOffset());
242 case MachineOperand::MO_BlockAddress:
243 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000244 MO.getBlockAddress(), MO.getOffset());
Chandler Carruthd862d692012-07-05 11:06:22 +0000245 case MachineOperand::MO_RegisterMask:
Stephen Hines36b56882014-04-23 16:57:46 -0700246 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruthd862d692012-07-05 11:06:22 +0000247 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
248 case MachineOperand::MO_Metadata:
249 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
250 case MachineOperand::MO_MCSymbol:
251 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
Stephen Hines36b56882014-04-23 16:57:46 -0700252 case MachineOperand::MO_CFIIndex:
253 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
Chandler Carruthd862d692012-07-05 11:06:22 +0000254 }
255 llvm_unreachable("Invalid machine operand type");
256}
257
Chris Lattnerf7382302007-12-30 21:56:09 +0000258/// print - Print the specified machine operand.
259///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000260void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000261 // If the instruction is embedded into a basic block, we can find the
262 // target info for the instruction.
263 if (!TM)
264 if (const MachineInstr *MI = getParent())
265 if (const MachineBasicBlock *MBB = MI->getParent())
266 if (const MachineFunction *MF = MBB->getParent())
267 TM = &MF->getTarget();
Stephen Hinesdce4a402014-05-29 02:49:00 -0700268 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : nullptr;
Dan Gohman80f6c582009-11-09 19:38:45 +0000269
Chris Lattnerf7382302007-12-30 21:56:09 +0000270 switch (getType()) {
271 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000272 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000273
Evan Cheng4784f1f2009-06-30 08:49:04 +0000274 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000275 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattner31530612009-06-24 17:54:48 +0000276 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000277 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000278 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000279 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000280 if (isEarlyClobber())
281 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000282 if (isImplicit())
283 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000284 OS << "def";
285 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000286 // <def,read-undef> only makes sense when getSubReg() is set.
287 // Don't clutter the output otherwise.
288 if (isUndef() && getSubReg())
289 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000290 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000291 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000292 NeedComma = true;
293 }
Evan Cheng07897072009-10-14 23:37:31 +0000294
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000295 if (isKill()) {
Chris Lattner31530612009-06-24 17:54:48 +0000296 if (NeedComma) OS << ',';
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000297 OS << "kill";
298 NeedComma = true;
299 }
300 if (isDead()) {
301 if (NeedComma) OS << ',';
302 OS << "dead";
303 NeedComma = true;
304 }
305 if (isUndef() && isUse()) {
306 if (NeedComma) OS << ',';
307 OS << "undef";
308 NeedComma = true;
309 }
310 if (isInternalRead()) {
311 if (NeedComma) OS << ',';
312 OS << "internal";
313 NeedComma = true;
314 }
315 if (isTied()) {
316 if (NeedComma) OS << ',';
317 OS << "tied";
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000318 if (TiedTo != 15)
319 OS << unsigned(TiedTo - 1);
Chris Lattnerf7382302007-12-30 21:56:09 +0000320 }
Chris Lattner31530612009-06-24 17:54:48 +0000321 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000322 }
323 break;
324 case MachineOperand::MO_Immediate:
325 OS << getImm();
326 break;
Devang Patel8594d422011-06-24 20:46:11 +0000327 case MachineOperand::MO_CImmediate:
328 getCImm()->getValue().print(OS, false);
329 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000330 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000331 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000332 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000333 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000334 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000335 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000336 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000337 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000338 break;
339 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000340 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000341 break;
342 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000343 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000344 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000345 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000346 break;
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000347 case MachineOperand::MO_TargetIndex:
348 OS << "<ti#" << getIndex();
349 if (getOffset()) OS << "+" << getOffset();
350 OS << '>';
351 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000352 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000353 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000354 break;
355 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000356 OS << "<ga:";
Stephen Hines36b56882014-04-23 16:57:46 -0700357 getGlobal()->printAsOperand(OS, /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000358 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000359 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000360 break;
361 case MachineOperand::MO_ExternalSymbol:
362 OS << "<es:" << getSymbolName();
363 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000364 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000365 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000366 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000367 OS << '<';
Stephen Hines36b56882014-04-23 16:57:46 -0700368 getBlockAddress()->printAsOperand(OS, /*PrintType=*/false);
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000369 if (getOffset()) OS << "+" << getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000370 OS << '>';
371 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000372 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000373 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000374 break;
Stephen Hines36b56882014-04-23 16:57:46 -0700375 case MachineOperand::MO_RegisterLiveOut:
376 OS << "<regliveout>";
377 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000378 case MachineOperand::MO_Metadata:
379 OS << '<';
Stephen Hines36b56882014-04-23 16:57:46 -0700380 getMetadata()->printAsOperand(OS, /*PrintType=*/false);
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000381 OS << '>';
382 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000383 case MachineOperand::MO_MCSymbol:
384 OS << "<MCSym=" << *getMCSymbol() << '>';
385 break;
Stephen Hines36b56882014-04-23 16:57:46 -0700386 case MachineOperand::MO_CFIIndex:
387 OS << "<call frame instruction>";
388 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000389 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000390
Chris Lattner31530612009-06-24 17:54:48 +0000391 if (unsigned TF = getTargetFlags())
392 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000393}
394
395//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000396// MachineMemOperand Implementation
397//===----------------------------------------------------------------------===//
398
Chris Lattner40a858f2010-09-21 05:39:30 +0000399/// getAddrSpace - Return the LLVM IR address space number that this pointer
400/// points into.
401unsigned MachinePointerInfo::getAddrSpace() const {
Stephen Hinesdce4a402014-05-29 02:49:00 -0700402 if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0;
403 return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace();
Chris Lattner40a858f2010-09-21 05:39:30 +0000404}
405
Chris Lattnere8639032010-09-21 06:22:23 +0000406/// getConstantPool - Return a MachinePointerInfo record that refers to the
407/// constant pool.
408MachinePointerInfo MachinePointerInfo::getConstantPool() {
409 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
410}
411
412/// getFixedStack - Return a MachinePointerInfo record that refers to the
413/// the specified FrameIndex.
414MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
415 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
416}
417
Chris Lattner1daa6f42010-09-21 06:43:24 +0000418MachinePointerInfo MachinePointerInfo::getJumpTable() {
419 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
420}
421
422MachinePointerInfo MachinePointerInfo::getGOT() {
423 return MachinePointerInfo(PseudoSourceValue::getGOT());
424}
Chris Lattner40a858f2010-09-21 05:39:30 +0000425
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000426MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
427 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
428}
429
Chris Lattnerda39c392010-09-21 04:32:08 +0000430MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000431 uint64_t s, unsigned int a,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000432 const MDNode *TBAAInfo,
433 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000434 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000435 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola95d594c2012-03-31 18:14:00 +0000436 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Stephen Hinesdce4a402014-05-29 02:49:00 -0700437 assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() ||
438 isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) &&
Chris Lattnerda39c392010-09-21 04:32:08 +0000439 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000440 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000441 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000442}
443
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000444/// Profile - Gather unique data for the object.
445///
446void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000447 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000448 ID.AddInteger(Size);
Stephen Hinesdce4a402014-05-29 02:49:00 -0700449 ID.AddPointer(getOpaqueValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000450 ID.AddInteger(Flags);
451}
452
Dan Gohmanc76909a2009-09-25 20:36:54 +0000453void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
454 // The Value and Offset may differ due to CSE. But the flags and size
455 // should be the same.
456 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
457 assert(MMO->getSize() == getSize() && "Size mismatch!");
458
459 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
460 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000461 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
462 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000463 // Also update the base and offset, because the new alignment may
464 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000465 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000466 }
467}
468
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000469/// getAlignment - Return the minimum known alignment in bytes of the
470/// actual memory reference.
471uint64_t MachineMemOperand::getAlignment() const {
472 return MinAlign(getBaseAlignment(), getOffset());
473}
474
Dan Gohmanc76909a2009-09-25 20:36:54 +0000475raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
476 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000477 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000478
Dan Gohmanc76909a2009-09-25 20:36:54 +0000479 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000480 OS << "Volatile ";
481
Dan Gohmanc76909a2009-09-25 20:36:54 +0000482 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000483 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000484 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000485 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000486 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000487
Dan Gohmancd26ec52009-09-23 01:33:16 +0000488 // Print the address information.
489 OS << "[";
Stephen Hinesdce4a402014-05-29 02:49:00 -0700490 if (const Value *V = MMO.getValue())
491 V->printAsOperand(OS, /*PrintType=*/false);
492 else if (const PseudoSourceValue *PSV = MMO.getPseudoValue())
493 PSV->printCustom(OS);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000494 else
Stephen Hinesdce4a402014-05-29 02:49:00 -0700495 OS << "<unknown>";
Stephen Hines36b56882014-04-23 16:57:46 -0700496
497 unsigned AS = MMO.getAddrSpace();
498 if (AS != 0)
499 OS << "(addrspace=" << AS << ')';
Dan Gohmancd26ec52009-09-23 01:33:16 +0000500
501 // If the alignment of the memory reference itself differs from the alignment
502 // of the base pointer, print the base alignment explicitly, next to the base
503 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000504 if (MMO.getBaseAlignment() != MMO.getAlignment())
505 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000506
Dan Gohmanc76909a2009-09-25 20:36:54 +0000507 if (MMO.getOffset() != 0)
508 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000509 OS << "]";
510
511 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000512 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
513 MMO.getBaseAlignment() != MMO.getSize())
514 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000515
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000516 // Print TBAA info.
517 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
518 OS << "(tbaa=";
519 if (TBAAInfo->getNumOperands() > 0)
Stephen Hines36b56882014-04-23 16:57:46 -0700520 TBAAInfo->getOperand(0)->printAsOperand(OS, /*PrintType=*/false);
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000521 else
522 OS << "<unknown>";
523 OS << ")";
524 }
525
Bill Wendlingd65ba722011-04-29 23:45:22 +0000526 // Print nontemporal info.
527 if (MMO.isNonTemporal())
528 OS << "(nontemporal)";
529
Dan Gohmancd26ec52009-09-23 01:33:16 +0000530 return OS;
531}
532
Dan Gohmance42e402008-07-07 20:32:02 +0000533//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000534// MachineInstr Implementation
535//===----------------------------------------------------------------------===//
536
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000537void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Chenge837dea2011-06-28 19:10:37 +0000538 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000539 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000540 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000541 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000542 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000543 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000544}
545
Bob Wilson0855cad2010-04-09 04:34:03 +0000546/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
547/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000548/// the MCInstrDesc.
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000549MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
550 const DebugLoc dl, bool NoImp)
Stephen Hinesdce4a402014-05-29 02:49:00 -0700551 : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0),
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000552 Flags(0), AsmPrinterFlags(0),
Stephen Hinesdce4a402014-05-29 02:49:00 -0700553 NumMemRefs(0), MemRefs(nullptr), debugLoc(dl) {
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000554 // Reserve space for the expected number of operands.
555 if (unsigned NumOps = MCID->getNumOperands() +
556 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
557 CapOperands = OperandCapacity::get(NumOps);
558 Operands = MF.allocateOperandArray(CapOperands);
559 }
560
Dale Johannesen06efc022009-01-27 23:20:29 +0000561 if (!NoImp)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000562 addImplicitDefUseOperands(MF);
Dale Johannesen06efc022009-01-27 23:20:29 +0000563}
564
Misha Brukmance22e762004-07-09 14:45:17 +0000565/// MachineInstr ctor - Copies MachineInstr arg exactly
566///
Evan Cheng1ed99222008-07-19 00:37:25 +0000567MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Stephen Hinesdce4a402014-05-29 02:49:00 -0700568 : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0),
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000569 Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000570 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000571 debugLoc(MI.getDebugLoc()) {
572 CapOperands = OperandCapacity::get(MI.getNumOperands());
573 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000574
Jakob Stoklund Olesen84be3d52013-01-05 05:05:51 +0000575 // Copy operands.
Evan Cheng1ed99222008-07-19 00:37:25 +0000576 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000577 addOperand(MF, MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000578
Jakob Stoklund Olesenbd7b36e2012-12-18 21:36:05 +0000579 // Copy all the sensible flags.
580 setFlags(MI.Flags);
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000581}
582
Chris Lattner62ed6b92008-01-01 01:12:31 +0000583/// getRegInfo - If this instruction is embedded into a MachineFunction,
584/// return the MachineRegisterInfo object for the current function, otherwise
585/// return null.
586MachineRegisterInfo *MachineInstr::getRegInfo() {
587 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000588 return &MBB->getParent()->getRegInfo();
Stephen Hinesdce4a402014-05-29 02:49:00 -0700589 return nullptr;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000590}
591
592/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
593/// this instruction from their respective use lists. This requires that the
594/// operands already be on their use lists.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000595void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000596 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000597 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000598 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000599}
600
601/// AddRegOperandsToUseLists - Add all of the register operands in
602/// this instruction from their respective use lists. This requires that the
603/// operands not be on their use lists yet.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000604void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000605 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000606 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000607 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000608}
609
Jakob Stoklund Olesen56706db2012-12-20 22:54:05 +0000610void MachineInstr::addOperand(const MachineOperand &Op) {
611 MachineBasicBlock *MBB = getParent();
612 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
613 MachineFunction *MF = MBB->getParent();
614 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
615 addOperand(*MF, Op);
616}
617
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000618/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
619/// ranges. If MRI is non-null also update use-def chains.
620static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
621 unsigned NumOps, MachineRegisterInfo *MRI) {
622 if (MRI)
623 return MRI->moveOperands(Dst, Src, NumOps);
624
625 // Here it would be convenient to call memmove, so that isn't allowed because
626 // MachineOperand has a constructor and so isn't a POD type.
627 if (Dst < Src)
628 for (unsigned i = 0; i != NumOps; ++i)
629 new (Dst + i) MachineOperand(Src[i]);
630 else
631 for (unsigned i = NumOps; i ; --i)
632 new (Dst + i - 1) MachineOperand(Src[i - 1]);
633}
634
Chris Lattner62ed6b92008-01-01 01:12:31 +0000635/// addOperand - Add the specified operand to the instruction. If it is an
636/// implicit operand, it is added to the end of the operand list. If it is
637/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000638/// (before the first implicit operand).
Jakob Stoklund Olesen56706db2012-12-20 22:54:05 +0000639void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000640 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000641
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000642 // Check if we're adding one of our existing operands.
643 if (&Op >= Operands && &Op < Operands + NumOperands) {
644 // This is unusual: MI->addOperand(MI->getOperand(i)).
645 // If adding Op requires reallocating or moving existing operands around,
646 // the Op reference could go stale. Support it by copying Op.
647 MachineOperand CopyOp(Op);
648 return addOperand(MF, CopyOp);
649 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000650
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000651 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000652 // the end, everything else goes before the implicit regs.
653 //
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000654 // FIXME: Allow mixed explicit and implicit operands on inline asm.
655 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
656 // implicit-defs, but they must not be moved around. See the FIXME in
657 // InstrEmitter.cpp.
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000658 unsigned OpNo = getNumOperands();
659 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000660 if (!isImpReg && !isInlineAsm()) {
661 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
662 --OpNo;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000663 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000664 }
665 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000666
Pekka Jaaskelainend54946a2013-10-15 14:40:46 +0000667#ifndef NDEBUG
Pekka Jaaskelainen862385112013-10-15 14:18:10 +0000668 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000669 // OpNo now points as the desired insertion point. Unless this is a variadic
670 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000671 // RegMask operands go between the explicit and implicit operands.
672 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelainen862385112013-10-15 14:18:10 +0000673 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000674 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelainend54946a2013-10-15 14:40:46 +0000675#endif
Chris Lattner62ed6b92008-01-01 01:12:31 +0000676
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000677 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000678
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000679 // Determine if the Operands array needs to be reallocated.
680 // Save the old capacity and operand array.
681 OperandCapacity OldCap = CapOperands;
682 MachineOperand *OldOperands = Operands;
683 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
684 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
685 Operands = MF.allocateOperandArray(CapOperands);
686 // Move the operands before the insertion point.
687 if (OpNo)
688 moveOperands(Operands, OldOperands, OpNo, MRI);
689 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000690
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000691 // Move the operands following the insertion point.
692 if (OpNo != NumOperands)
693 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
694 MRI);
695 ++NumOperands;
Jim Grosbachee61d672011-08-24 16:44:17 +0000696
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000697 // Deallocate the old operand array.
698 if (OldOperands != Operands && OldOperands)
699 MF.deallocateOperandArray(OldCap, OldOperands);
700
701 // Copy Op into place. It still needs to be inserted into the MRI use lists.
702 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
703 NewMO->ParentMI = this;
704
705 // When adding a register operand, tell MRI about it.
706 if (NewMO->isReg()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000707 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700708 NewMO->Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000709 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000710 NewMO->TiedTo = 0;
711 // Add the new operand to MRI, but only for instructions in an MBB.
712 if (MRI)
713 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000714 // The MCID operand information isn't accurate until we start adding
715 // explicit operands. The implicit operands are added first, then the
716 // explicits are inserted before them.
717 if (!isImpReg) {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000718 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000719 if (NewMO->isUse()) {
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000720 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +0000721 if (DefIdx != -1)
722 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000723 }
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000724 // If the register operand is flagged as early, mark the operand as such.
725 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000726 NewMO->setIsEarlyClobber(true);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000727 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000728 }
729}
730
731/// RemoveOperand - Erase an operand from an instruction, leaving it with one
732/// fewer operand than it started with.
733///
734void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000735 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000736 untieRegOperand(OpNo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000737
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000738#ifndef NDEBUG
739 // Moving tied operands would break the ties.
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000740 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000741 if (Operands[i].isReg())
742 assert(!Operands[i].isTied() && "Cannot move tied operands");
743#endif
744
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000745 MachineRegisterInfo *MRI = getRegInfo();
746 if (MRI && Operands[OpNo].isReg())
747 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000748
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000749 // Don't call the MachineOperand destructor. A lot of this code depends on
750 // MachineOperand having a trivial destructor anyway, and adding a call here
751 // wouldn't make it 'destructor-correct'.
752
753 if (unsigned N = NumOperands - 1 - OpNo)
754 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
755 --NumOperands;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000756}
757
Dan Gohmanc76909a2009-09-25 20:36:54 +0000758/// addMemOperand - Add a MachineMemOperand to the machine instruction.
759/// This function should be used only occasionally. The setMemRefs function
760/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000761void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000762 MachineMemOperand *MO) {
763 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesenb2c79f22013-01-07 23:21:41 +0000764 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000765
Jakob Stoklund Olesenb2c79f22013-01-07 23:21:41 +0000766 unsigned NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000767 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000768
Benjamin Kramer861ea232012-03-16 16:39:27 +0000769 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000770 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesenb2c79f22013-01-07 23:21:41 +0000771 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000772}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000773
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000774bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesen4aebce82013-01-10 18:42:44 +0000775 assert(!isBundledWithPred() && "Must be called on bundle header");
Jakob Stoklund Olesenb11f0502013-01-10 01:29:42 +0000776 for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000777 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000778 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000779 return true;
780 } else {
Jakob Stoklund Olesenb11f0502013-01-10 01:29:42 +0000781 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000782 return false;
783 }
Jakob Stoklund Olesenb11f0502013-01-10 01:29:42 +0000784 // This was the last instruction in the bundle.
785 if (!MII->isBundledWithSucc())
786 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000787 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000788}
789
Evan Cheng506049f2010-03-03 01:44:33 +0000790bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
791 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000792 // If opcodes or number of operands are not the same then the two
793 // instructions are obviously not identical.
794 if (Other->getOpcode() != getOpcode() ||
795 Other->getNumOperands() != getNumOperands())
796 return false;
797
Evan Chengddfd1372011-12-14 02:11:42 +0000798 if (isBundle()) {
799 // Both instructions are bundles, compare MIs inside the bundle.
800 MachineBasicBlock::const_instr_iterator I1 = *this;
801 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
802 MachineBasicBlock::const_instr_iterator I2 = *Other;
803 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
804 while (++I1 != E1 && I1->isInsideBundle()) {
805 ++I2;
806 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
807 return false;
808 }
809 }
810
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000811 // Check operands to make sure they match.
812 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
813 const MachineOperand &MO = getOperand(i);
814 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000815 if (!MO.isReg()) {
816 if (!MO.isIdenticalTo(OMO))
817 return false;
818 continue;
819 }
820
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000821 // Clients may or may not want to ignore defs when testing for equality.
822 // For example, machine CSE pass only cares about finding common
823 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000824 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000825 if (Check == IgnoreDefs)
826 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000827 else if (Check == IgnoreVRegDefs) {
828 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
829 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
830 if (MO.getReg() != OMO.getReg())
831 return false;
832 } else {
833 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000834 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000835 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
836 return false;
837 }
838 } else {
839 if (!MO.isIdenticalTo(OMO))
840 return false;
841 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
842 return false;
843 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000844 }
Devang Patel9194c672011-07-07 17:45:33 +0000845 // If DebugLoc does not match then two dbg.values are not identical.
846 if (isDebugValue())
847 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
848 && getDebugLoc() != Other->getDebugLoc())
849 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000850 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000851}
852
Chris Lattner48d7c062006-04-17 21:35:41 +0000853MachineInstr *MachineInstr::removeFromParent() {
854 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000855 return getParent()->remove(this);
Chris Lattner48d7c062006-04-17 21:35:41 +0000856}
857
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000858MachineInstr *MachineInstr::removeFromBundle() {
859 assert(getParent() && "Not embedded in a basic block!");
860 return getParent()->remove_instr(this);
861}
Chris Lattner48d7c062006-04-17 21:35:41 +0000862
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000863void MachineInstr::eraseFromParent() {
864 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000865 getParent()->erase(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000866}
867
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000868void MachineInstr::eraseFromBundle() {
869 assert(getParent() && "Not embedded in a basic block!");
870 getParent()->erase_instr(this);
871}
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000872
Evan Cheng19e3f312007-05-15 01:26:09 +0000873/// getNumExplicitOperands - Returns the number of non-implicit operands.
874///
875unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000876 unsigned NumOperands = MCID->getNumOperands();
877 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000878 return NumOperands;
879
Dan Gohman9407cd42009-04-15 17:59:11 +0000880 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
881 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000882 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000883 NumOperands++;
884 }
885 return NumOperands;
886}
887
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000888void MachineInstr::bundleWithPred() {
889 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
890 setFlag(BundledPred);
891 MachineBasicBlock::instr_iterator Pred = this;
892 --Pred;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000893 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000894 Pred->setFlag(BundledSucc);
895}
896
897void MachineInstr::bundleWithSucc() {
898 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
899 setFlag(BundledSucc);
900 MachineBasicBlock::instr_iterator Succ = this;
901 ++Succ;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000902 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000903 Succ->setFlag(BundledPred);
904}
905
906void MachineInstr::unbundleFromPred() {
907 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
908 clearFlag(BundledPred);
909 MachineBasicBlock::instr_iterator Pred = this;
910 --Pred;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000911 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000912 Pred->clearFlag(BundledSucc);
913}
914
915void MachineInstr::unbundleFromSucc() {
916 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
917 clearFlag(BundledSucc);
918 MachineBasicBlock::instr_iterator Succ = this;
Sergei Larin12cd49a2013-01-09 17:54:33 +0000919 ++Succ;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000920 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000921 Succ->clearFlag(BundledPred);
922}
923
Evan Chengc36b7062011-01-07 23:50:32 +0000924bool MachineInstr::isStackAligningInlineAsm() const {
925 if (isInlineAsm()) {
926 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
927 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
928 return true;
929 }
930 return false;
931}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000932
Chad Rosier576cd112012-09-05 21:00:58 +0000933InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
934 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
935 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosier2f1d8152012-09-05 22:40:13 +0000936 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier576cd112012-09-05 21:00:58 +0000937}
938
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000939int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
940 unsigned *GroupNo) const {
941 assert(isInlineAsm() && "Expected an inline asm instruction");
942 assert(OpIdx < getNumOperands() && "OpIdx out of range");
943
944 // Ignore queries about the initial operands.
945 if (OpIdx < InlineAsm::MIOp_FirstOperand)
946 return -1;
947
948 unsigned Group = 0;
949 unsigned NumOps;
950 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
951 i += NumOps) {
952 const MachineOperand &FlagMO = getOperand(i);
953 // If we reach the implicit register operands, stop looking.
954 if (!FlagMO.isImm())
955 return -1;
956 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
957 if (i + NumOps > OpIdx) {
958 if (GroupNo)
959 *GroupNo = Group;
960 return i;
961 }
962 ++Group;
963 }
964 return -1;
965}
966
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000967const TargetRegisterClass*
968MachineInstr::getRegClassConstraint(unsigned OpIdx,
969 const TargetInstrInfo *TII,
970 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000971 assert(getParent() && "Can't have an MBB reference here!");
972 assert(getParent()->getParent() && "Can't have an MF reference here!");
973 const MachineFunction &MF = *getParent()->getParent();
974
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000975 // Most opcodes have fixed constraints in their MCInstrDesc.
976 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000977 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000978
979 if (!getOperand(OpIdx).isReg())
Stephen Hinesdce4a402014-05-29 02:49:00 -0700980 return nullptr;
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000981
982 // For tied uses on inline asm, get the constraint from the def.
983 unsigned DefIdx;
984 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
985 OpIdx = DefIdx;
986
987 // Inline asm stores register class constraints in the flag word.
988 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
989 if (FlagIdx < 0)
Stephen Hinesdce4a402014-05-29 02:49:00 -0700990 return nullptr;
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000991
992 unsigned Flag = getOperand(FlagIdx).getImm();
993 unsigned RCID;
994 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
995 return TRI->getRegClass(RCID);
996
997 // Assume that all registers in a memory operand are pointers.
998 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000999 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001000
Stephen Hinesdce4a402014-05-29 02:49:00 -07001001 return nullptr;
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001002}
1003
Stephen Hines36b56882014-04-23 16:57:46 -07001004const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
1005 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
1006 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
1007 // Check every operands inside the bundle if we have
1008 // been asked to.
1009 if (ExploreBundle)
1010 for (ConstMIBundleOperands OpndIt(this); OpndIt.isValid() && CurRC;
1011 ++OpndIt)
1012 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
1013 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
1014 else
1015 // Otherwise, just check the current operands.
1016 for (ConstMIOperands OpndIt(this); OpndIt.isValid() && CurRC; ++OpndIt)
1017 CurRC = getRegClassConstraintEffectForVRegImpl(OpndIt.getOperandNo(), Reg,
1018 CurRC, TII, TRI);
1019 return CurRC;
1020}
1021
1022const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
1023 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
1024 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1025 assert(CurRC && "Invalid initial register class");
1026 // Check if Reg is constrained by some of its use/def from MI.
1027 const MachineOperand &MO = getOperand(OpIdx);
1028 if (!MO.isReg() || MO.getReg() != Reg)
1029 return CurRC;
1030 // If yes, accumulate the constraints through the operand.
1031 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
1032}
1033
1034const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
1035 unsigned OpIdx, const TargetRegisterClass *CurRC,
1036 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1037 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
1038 const MachineOperand &MO = getOperand(OpIdx);
1039 assert(MO.isReg() &&
1040 "Cannot get register constraints for non-register operand");
1041 assert(CurRC && "Invalid initial register class");
1042 if (unsigned SubIdx = MO.getSubReg()) {
1043 if (OpRC)
1044 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
1045 else
1046 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
1047 } else if (OpRC)
1048 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
1049 return CurRC;
1050}
1051
Jakob Stoklund Olesen25377c82013-01-09 18:28:16 +00001052/// Return the number of instructions inside the MI bundle, not counting the
1053/// header instruction.
Evan Chengddfd1372011-12-14 02:11:42 +00001054unsigned MachineInstr::getBundleSize() const {
Jakob Stoklund Olesen25377c82013-01-09 18:28:16 +00001055 MachineBasicBlock::const_instr_iterator I = this;
Evan Chengddfd1372011-12-14 02:11:42 +00001056 unsigned Size = 0;
Jakob Stoklund Olesen25377c82013-01-09 18:28:16 +00001057 while (I->isBundledWithSucc())
1058 ++Size, ++I;
Evan Chengddfd1372011-12-14 02:11:42 +00001059 return Size;
1060}
1061
Evan Chengfaa51072007-04-26 19:00:32 +00001062/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +00001063/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +00001064/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +00001065int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1066 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +00001067 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +00001068 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001069 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001070 continue;
1071 unsigned MOReg = MO.getReg();
1072 if (!MOReg)
1073 continue;
1074 if (MOReg == Reg ||
1075 (TRI &&
1076 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1077 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1078 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001079 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001080 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001081 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001082 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001083}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001084
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001085/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1086/// indicating if this instruction reads or writes Reg. This also considers
1087/// partial defines.
1088std::pair<bool,bool>
1089MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1090 SmallVectorImpl<unsigned> *Ops) const {
1091 bool PartDef = false; // Partial redefine.
1092 bool FullDef = false; // Full define.
1093 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001094
1095 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1096 const MachineOperand &MO = getOperand(i);
1097 if (!MO.isReg() || MO.getReg() != Reg)
1098 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001099 if (Ops)
1100 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001101 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001102 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001103 else if (MO.getSubReg() && !MO.isUndef())
1104 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001105 PartDef = true;
1106 else
1107 FullDef = true;
1108 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001109 // A partial redefine uses Reg unless there is also a full define.
1110 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001111}
1112
Evan Cheng6130f662008-03-05 00:59:57 +00001113/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001114/// the specified register or -1 if it is not found. If isDead is true, defs
1115/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1116/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001117int
1118MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1119 const TargetRegisterInfo *TRI) const {
1120 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001121 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001122 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001123 // Accept regmask operands when Overlap is set.
1124 // Ignore them when looking for a specific def operand (Overlap == false).
1125 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1126 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001127 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001128 continue;
1129 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001130 bool Found = (MOReg == Reg);
1131 if (!Found && TRI && isPhys &&
1132 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1133 if (Overlap)
1134 Found = TRI->regsOverlap(MOReg, Reg);
1135 else
1136 Found = TRI->isSubRegister(MOReg, Reg);
1137 }
1138 if (Found && (!isDead || MO.isDead()))
1139 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001140 }
Evan Cheng6130f662008-03-05 00:59:57 +00001141 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001142}
Evan Cheng19e3f312007-05-15 01:26:09 +00001143
Evan Chengf277ee42007-05-29 18:35:22 +00001144/// findFirstPredOperandIdx() - Find the index of the first operand in the
1145/// operand list that is used to represent the predicate. It returns -1 if
1146/// none is found.
1147int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001148 // Don't call MCID.findFirstPredOperandIdx() because this variant
1149 // is sometimes called on an instruction that's not yet complete, and
1150 // so the number of operands is less than the MCID indicates. In
1151 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001152 const MCInstrDesc &MCID = getDesc();
1153 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001154 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001155 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001156 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001157 }
1158
Evan Chengf277ee42007-05-29 18:35:22 +00001159 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001160}
Jim Grosbachee61d672011-08-24 16:44:17 +00001161
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001162// MachineOperand::TiedTo is 4 bits wide.
1163const unsigned TiedMax = 15;
1164
1165/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1166///
1167/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1168/// field. TiedTo can have these values:
1169///
1170/// 0: Operand is not tied to anything.
1171/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1172/// TiedMax: Tied to an operand >= TiedMax-1.
1173///
1174/// The tied def must be one of the first TiedMax operands on a normal
1175/// instruction. INLINEASM instructions allow more tied defs.
1176///
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001177void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001178 MachineOperand &DefMO = getOperand(DefIdx);
1179 MachineOperand &UseMO = getOperand(UseIdx);
1180 assert(DefMO.isDef() && "DefIdx must be a def operand");
1181 assert(UseMO.isUse() && "UseIdx must be a use operand");
1182 assert(!DefMO.isTied() && "Def is already tied to another use");
1183 assert(!UseMO.isTied() && "Use is already tied to another def");
1184
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001185 if (DefIdx < TiedMax)
1186 UseMO.TiedTo = DefIdx + 1;
1187 else {
1188 // Inline asm can use the group descriptors to find tied operands, but on
1189 // normal instruction, the tied def must be within the first TiedMax
1190 // operands.
1191 assert(isInlineAsm() && "DefIdx out of range");
1192 UseMO.TiedTo = TiedMax;
1193 }
1194
1195 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1196 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001197}
1198
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001199/// Given the index of a tied register operand, find the operand it is tied to.
1200/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1201/// which must exist.
1202unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001203 const MachineOperand &MO = getOperand(OpIdx);
1204 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001205
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001206 // Normally TiedTo is in range.
1207 if (MO.TiedTo < TiedMax)
1208 return MO.TiedTo - 1;
1209
1210 // Uses on normal instructions can be out of range.
1211 if (!isInlineAsm()) {
1212 // Normal tied defs must be in the 0..TiedMax-1 range.
1213 if (MO.isUse())
1214 return TiedMax - 1;
1215 // MO is a def. Search for the tied use.
1216 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1217 const MachineOperand &UseMO = getOperand(i);
1218 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1219 return i;
1220 }
1221 llvm_unreachable("Can't find tied use");
1222 }
1223
1224 // Now deal with inline asm by parsing the operand group descriptor flags.
1225 // Find the beginning of each operand group.
1226 SmallVector<unsigned, 8> GroupIdx;
1227 unsigned OpIdxGroup = ~0u;
1228 unsigned NumOps;
1229 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1230 i += NumOps) {
1231 const MachineOperand &FlagMO = getOperand(i);
1232 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1233 unsigned CurGroup = GroupIdx.size();
1234 GroupIdx.push_back(i);
1235 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1236 // OpIdx belongs to this operand group.
1237 if (OpIdx > i && OpIdx < i + NumOps)
1238 OpIdxGroup = CurGroup;
1239 unsigned TiedGroup;
1240 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1241 continue;
1242 // Operands in this group are tied to operands in TiedGroup which must be
1243 // earlier. Find the number of operands between the two groups.
1244 unsigned Delta = i - GroupIdx[TiedGroup];
1245
1246 // OpIdx is a use tied to TiedGroup.
1247 if (OpIdxGroup == CurGroup)
1248 return OpIdx - Delta;
1249
1250 // OpIdx is a def tied to this use group.
1251 if (OpIdxGroup == TiedGroup)
1252 return OpIdx + Delta;
1253 }
1254 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001255}
1256
Dan Gohmane6cd7572010-05-13 20:34:42 +00001257/// clearKillInfo - Clears kill flags on all operands.
1258///
1259void MachineInstr::clearKillInfo() {
1260 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1261 MachineOperand &MO = getOperand(i);
1262 if (MO.isReg() && MO.isUse())
1263 MO.setIsKill(false);
1264 }
1265}
1266
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001267void MachineInstr::substituteRegister(unsigned FromReg,
1268 unsigned ToReg,
1269 unsigned SubIdx,
1270 const TargetRegisterInfo &RegInfo) {
1271 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1272 if (SubIdx)
1273 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1274 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1275 MachineOperand &MO = getOperand(i);
1276 if (!MO.isReg() || MO.getReg() != FromReg)
1277 continue;
1278 MO.substPhysReg(ToReg, RegInfo);
1279 }
1280 } else {
1281 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1282 MachineOperand &MO = getOperand(i);
1283 if (!MO.isReg() || MO.getReg() != FromReg)
1284 continue;
1285 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1286 }
1287 }
1288}
1289
Evan Cheng9f1c8312008-07-03 09:09:37 +00001290/// isSafeToMove - Return true if it is safe to move this instruction. If
1291/// SawStore is set to true, it means that there is a store (or call) between
1292/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001293bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001294 AliasAnalysis *AA,
1295 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001296 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001297 //
1298 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesen4f1a56c2012-09-04 18:44:43 +00001299 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001300 // a load across an atomic load with Ordering > Monotonic.
1301 if (mayStore() || isCall() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001302 (mayLoad() && hasOrderedMemoryRef())) {
Evan Chengb27087f2008-03-13 00:44:09 +00001303 SawStore = true;
1304 return false;
1305 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001306
Stephen Hines36b56882014-04-23 16:57:46 -07001307 if (isPosition() || isDebugValue() || isTerminator() ||
1308 hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001309 return false;
1310
1311 // See if this instruction does a load. If so, we have to guarantee that the
1312 // loaded value doesn't change between the load and the its intended
1313 // destination. The check for isInvariantLoad gives the targe the chance to
1314 // classify the load as always returning a constant, e.g. a constant pool
1315 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001316 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001317 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001318 // end of block, we can't move it.
1319 return !SawStore;
Dan Gohman3e4fb702008-09-24 00:06:15 +00001320
Evan Chengb27087f2008-03-13 00:44:09 +00001321 return true;
1322}
1323
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001324/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1325/// or volatile memory reference, or if the information describing the memory
1326/// reference is not available. Return false if it is known to have no ordered
1327/// memory references.
1328bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman3e4fb702008-09-24 00:06:15 +00001329 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001330 if (!mayStore() &&
1331 !mayLoad() &&
1332 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001333 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001334 return false;
1335
1336 // Otherwise, if the instruction has no memory reference information,
1337 // conservatively assume it wasn't preserved.
1338 if (memoperands_empty())
1339 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001340
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001341 // Check the memory reference information for ordered references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001342 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001343 if (!(*I)->isUnordered())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001344 return true;
1345
1346 return false;
1347}
1348
Dan Gohmane33f44c2009-10-07 17:38:06 +00001349/// isInvariantLoad - Return true if this instruction is loading from a
1350/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001351/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001352/// of a function if it does not change. This should only return true of
1353/// *all* loads the instruction does are invariant (if it does multiple loads).
1354bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1355 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001356 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001357 return false;
1358
1359 // If the instruction has lost its memoperands, conservatively assume that
1360 // it may not be an invariant load.
1361 if (memoperands_empty())
1362 return false;
1363
1364 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1365
1366 for (mmo_iterator I = memoperands_begin(),
1367 E = memoperands_end(); I != E; ++I) {
1368 if ((*I)->isVolatile()) return false;
1369 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001370 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001371
Stephen Hinesdce4a402014-05-29 02:49:00 -07001372
1373 // A load from a constant PseudoSourceValue is invariant.
1374 if (const PseudoSourceValue *PSV = (*I)->getPseudoValue())
1375 if (PSV->isConstant(MFI))
1376 continue;
1377
Dan Gohmane33f44c2009-10-07 17:38:06 +00001378 if (const Value *V = (*I)->getValue()) {
Dan Gohmane33f44c2009-10-07 17:38:06 +00001379 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001380 if (AA && AA->pointsToConstantMemory(
1381 AliasAnalysis::Location(V, (*I)->getSize(),
1382 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001383 continue;
1384 }
1385
1386 // Otherwise assume conservatively.
1387 return false;
1388 }
1389
1390 // Everything checks out.
1391 return true;
1392}
1393
Evan Cheng229694f2009-12-03 02:31:43 +00001394/// isConstantValuePHI - If the specified instruction is a PHI that always
1395/// merges together the same virtual register, return the register, otherwise
1396/// return 0.
1397unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001398 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001399 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001400 assert(getNumOperands() >= 3 &&
1401 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001402
1403 unsigned Reg = getOperand(1).getReg();
1404 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1405 if (getOperand(i).getReg() != Reg)
1406 return 0;
1407 return Reg;
1408}
1409
Evan Chengc36b7062011-01-07 23:50:32 +00001410bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001411 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001412 return true;
1413 if (isInlineAsm()) {
1414 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1415 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1416 return true;
1417 }
1418
1419 return false;
1420}
1421
Evan Chenga57fabe2010-04-08 20:02:37 +00001422/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1423///
1424bool MachineInstr::allDefsAreDead() const {
1425 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1426 const MachineOperand &MO = getOperand(i);
1427 if (!MO.isReg() || MO.isUse())
1428 continue;
1429 if (!MO.isDead())
1430 return false;
1431 }
1432 return true;
1433}
1434
Evan Chengc8f46c42010-10-22 21:49:09 +00001435/// copyImplicitOps - Copy implicit register operands from specified
1436/// instruction to this instruction.
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +00001437void MachineInstr::copyImplicitOps(MachineFunction &MF,
1438 const MachineInstr *MI) {
Evan Chengc8f46c42010-10-22 21:49:09 +00001439 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1440 i != e; ++i) {
1441 const MachineOperand &MO = MI->getOperand(i);
Stephen Hines36b56882014-04-23 16:57:46 -07001442 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +00001443 addOperand(MF, MO);
Evan Chengc8f46c42010-10-22 21:49:09 +00001444 }
1445}
1446
Brian Gaeke21326fc2004-02-13 04:39:32 +00001447void MachineInstr::dump() const {
Manman Renb720be62012-09-11 22:23:19 +00001448#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene3b325332010-01-04 23:48:20 +00001449 dbgs() << " " << *this;
Manman Ren77e300e2012-09-06 19:06:06 +00001450#endif
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001451}
1452
Jim Grosbachee61d672011-08-24 16:44:17 +00001453static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001454 raw_ostream &CommentOS) {
1455 const LLVMContext &Ctx = MF->getFunction()->getContext();
Stephen Hinesdce4a402014-05-29 02:49:00 -07001456 DL.print(Ctx, CommentOS);
Devang Patelda0e89f2010-06-29 21:51:32 +00001457}
1458
Andrew Trickc6ada8e2013-01-25 07:45:25 +00001459void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM,
1460 bool SkipOpers) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001461 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
Stephen Hinesdce4a402014-05-29 02:49:00 -07001462 const MachineFunction *MF = nullptr;
1463 const MachineRegisterInfo *MRI = nullptr;
Dan Gohman80f6c582009-11-09 19:38:45 +00001464 if (const MachineBasicBlock *MBB = getParent()) {
1465 MF = MBB->getParent();
1466 if (!TM && MF)
1467 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001468 if (MF)
1469 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001470 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001471
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001472 // Save a list of virtual registers.
1473 SmallVector<unsigned, 8> VirtRegs;
1474
Dan Gohman0ba90f32009-10-31 20:19:03 +00001475 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001476 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001477 for (; StartOp < e && getOperand(StartOp).isReg() &&
1478 getOperand(StartOp).isDef() &&
1479 !getOperand(StartOp).isImplicit();
1480 ++StartOp) {
1481 if (StartOp != 0) OS << ", ";
1482 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001483 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001484 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001485 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001486 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001487
Dan Gohman0ba90f32009-10-31 20:19:03 +00001488 if (StartOp != 0)
1489 OS << " = ";
1490
1491 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001492 if (TM && TM->getInstrInfo())
1493 OS << TM->getInstrInfo()->getName(getOpcode());
1494 else
1495 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001496
Andrew Trickc6ada8e2013-01-25 07:45:25 +00001497 if (SkipOpers)
1498 return;
1499
Dan Gohman0ba90f32009-10-31 20:19:03 +00001500 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001501 bool OmittedAnyCallClobbers = false;
1502 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001503 unsigned AsmDescOp = ~0u;
1504 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001505
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001506 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001507 // Print asm string.
1508 OS << " ";
1509 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1510
Eric Christopherfffe3632013-01-11 18:12:39 +00001511 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Chengc36b7062011-01-07 23:50:32 +00001512 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1513 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1514 OS << " [sideeffect]";
Eric Christopherfffe3632013-01-11 18:12:39 +00001515 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1516 OS << " [mayload]";
1517 if (ExtraInfo & InlineAsm::Extra_MayStore)
1518 OS << " [maystore]";
Evan Chengc36b7062011-01-07 23:50:32 +00001519 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1520 OS << " [alignstack]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001521 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier576cd112012-09-05 21:00:58 +00001522 OS << " [attdialect]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001523 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier576cd112012-09-05 21:00:58 +00001524 OS << " [inteldialect]";
Evan Chengc36b7062011-01-07 23:50:32 +00001525
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001526 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001527 FirstOp = false;
1528 }
1529
1530
Chris Lattner6a592272002-10-30 01:55:38 +00001531 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001532 const MachineOperand &MO = getOperand(i);
1533
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001534 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001535 VirtRegs.push_back(MO.getReg());
1536
Dan Gohman80f6c582009-11-09 19:38:45 +00001537 // Omit call-clobbered registers which aren't used anywhere. This makes
1538 // call instructions much less noisy on targets where calls clobber lots
1539 // of registers. Don't rely on MO.isDead() because we may be called before
1540 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001541 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001542 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1543 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001544 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001545 const MachineRegisterInfo &MRI = MF->getRegInfo();
Jakob Stoklund Olesene6dc5982013-02-05 18:21:56 +00001546 if (MRI.use_empty(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001547 bool HasAliasLive = false;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001548 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1549 AI.isValid(); ++AI) {
1550 unsigned AliasReg = *AI;
Jakob Stoklund Olesene6dc5982013-02-05 18:21:56 +00001551 if (!MRI.use_empty(AliasReg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001552 HasAliasLive = true;
1553 break;
1554 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001555 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001556 if (!HasAliasLive) {
1557 OmittedAnyCallClobbers = true;
1558 continue;
1559 }
1560 }
1561 }
1562 }
1563
1564 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001565 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001566 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001567 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1568 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001569 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001570 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001571 OS << "opt:";
1572 }
Evan Cheng59b36552010-04-28 20:03:13 +00001573 if (isDebugValue() && MO.isMetadata()) {
1574 // Pretty print DBG_VALUE instructions.
1575 const MDNode *MD = MO.getMetadata();
1576 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1577 OS << "!\"" << MDS->getString() << '\"';
1578 else
1579 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001580 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1581 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001582 } else if (i == AsmDescOp && MO.isImm()) {
1583 // Pretty print the inline asm operand descriptor.
1584 OS << '$' << AsmOpCount++;
1585 unsigned Flag = MO.getImm();
1586 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001587 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1588 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1589 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1590 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1591 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1592 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1593 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001594 }
1595
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001596 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001597 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001598 if (TM)
1599 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1600 else
1601 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001602 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001603
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001604 unsigned TiedTo = 0;
1605 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001606 OS << " tiedto:$" << TiedTo;
1607
1608 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001609
1610 // Compute the index of the next operand descriptor.
1611 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001612 } else
1613 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001614 }
1615
1616 // Briefly indicate whether any call clobbers were omitted.
1617 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001618 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001619 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001620 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001621
Dan Gohman0ba90f32009-10-31 20:19:03 +00001622 bool HaveSemi = false;
Jakob Stoklund Olesenebed1232013-01-09 18:35:09 +00001623 const unsigned PrintableFlags = FrameSetup;
1624 if (Flags & PrintableFlags) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001625 if (!HaveSemi) OS << ";"; HaveSemi = true;
1626 OS << " flags: ";
1627
1628 if (Flags & FrameSetup)
1629 OS << "FrameSetup";
1630 }
1631
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001632 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001633 if (!HaveSemi) OS << ";"; HaveSemi = true;
1634
1635 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001636 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1637 i != e; ++i) {
1638 OS << **i;
Stephen Hines36b56882014-04-23 16:57:46 -07001639 if (std::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001640 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001641 }
1642 }
1643
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001644 // Print the regclass of any virtual registers encountered.
1645 if (MRI && !VirtRegs.empty()) {
1646 if (!HaveSemi) OS << ";"; HaveSemi = true;
1647 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1648 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001649 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001650 for (unsigned j = i+1; j != VirtRegs.size();) {
1651 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1652 ++j;
1653 continue;
1654 }
1655 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001656 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001657 VirtRegs.erase(VirtRegs.begin()+j);
1658 }
1659 }
1660 }
1661
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001662 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001663 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
Stephen Hines36b56882014-04-23 16:57:46 -07001664 if (!HaveSemi) OS << ";";
Devang Patel4d3586d2011-08-04 20:44:26 +00001665 DIVariable DV(getOperand(e - 1).getMetadata());
1666 OS << " line no:" << DV.getLineNumber();
1667 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1668 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
Stephen Hinesdce4a402014-05-29 02:49:00 -07001669 if (!InlinedAtDL.isUnknown() && MF) {
Devang Patel4d3586d2011-08-04 20:44:26 +00001670 OS << " inlined @[ ";
1671 printDebugLoc(InlinedAtDL, MF, OS);
1672 OS << " ]";
1673 }
1674 }
1675 } else if (!debugLoc.isUnknown() && MF) {
Stephen Hines36b56882014-04-23 16:57:46 -07001676 if (!HaveSemi) OS << ";";
Dan Gohman75ae5932009-11-23 21:29:08 +00001677 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001678 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001679 }
1680
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001681 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001682}
1683
Owen Andersonb487e722008-01-24 01:10:07 +00001684bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001685 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001686 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001687 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001688 bool hasAliases = isPhysReg &&
1689 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001690 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001691 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001692 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1693 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001694 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001695 continue;
1696 unsigned Reg = MO.getReg();
1697 if (!Reg)
1698 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001699
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001700 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001701 if (!Found) {
1702 if (MO.isKill())
1703 // The register is already marked kill.
1704 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001705 if (isPhysReg && isRegTiedToDefOperand(i))
1706 // Two-address uses of physregs must not be marked kill.
1707 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001708 MO.setIsKill();
1709 Found = true;
1710 }
1711 } else if (hasAliases && MO.isKill() &&
1712 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001713 // A super-register kill already exists.
1714 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001715 return true;
1716 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001717 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001718 }
1719 }
1720
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001721 // Trim unneeded kill operands.
1722 while (!DeadOps.empty()) {
1723 unsigned OpIdx = DeadOps.back();
1724 if (getOperand(OpIdx).isImplicit())
1725 RemoveOperand(OpIdx);
1726 else
1727 getOperand(OpIdx).setIsKill(false);
1728 DeadOps.pop_back();
1729 }
1730
Bill Wendling4a23d722008-03-03 22:14:33 +00001731 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001732 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001733 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001734 addOperand(MachineOperand::CreateReg(IncomingReg,
1735 false /*IsDef*/,
1736 true /*IsImp*/,
1737 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001738 return true;
1739 }
Dan Gohman3f629402008-09-03 15:56:16 +00001740 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001741}
1742
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001743void MachineInstr::clearRegisterKills(unsigned Reg,
1744 const TargetRegisterInfo *RegInfo) {
1745 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
Stephen Hinesdce4a402014-05-29 02:49:00 -07001746 RegInfo = nullptr;
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001747 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1748 MachineOperand &MO = getOperand(i);
1749 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1750 continue;
1751 unsigned OpReg = MO.getReg();
1752 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1753 MO.setIsKill(false);
1754 }
1755}
1756
Matthias Braun4afb5f52013-10-10 21:28:38 +00001757bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001758 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001759 bool AddIfNotFound) {
Matthias Braun4afb5f52013-10-10 21:28:38 +00001760 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001761 bool hasAliases = isPhysReg &&
Matthias Braun4afb5f52013-10-10 21:28:38 +00001762 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001763 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001764 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001765 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1766 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001767 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001768 continue;
Matthias Braun4afb5f52013-10-10 21:28:38 +00001769 unsigned MOReg = MO.getReg();
1770 if (!MOReg)
Dan Gohman3f629402008-09-03 15:56:16 +00001771 continue;
1772
Matthias Braun4afb5f52013-10-10 21:28:38 +00001773 if (MOReg == Reg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001774 MO.setIsDead();
1775 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001776 } else if (hasAliases && MO.isDead() &&
Matthias Braun4afb5f52013-10-10 21:28:38 +00001777 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001778 // There exists a super-register that's marked dead.
Matthias Braun4afb5f52013-10-10 21:28:38 +00001779 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001780 return true;
Matthias Braun4afb5f52013-10-10 21:28:38 +00001781 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001782 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001783 }
1784 }
1785
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001786 // Trim unneeded dead operands.
1787 while (!DeadOps.empty()) {
1788 unsigned OpIdx = DeadOps.back();
1789 if (getOperand(OpIdx).isImplicit())
1790 RemoveOperand(OpIdx);
1791 else
1792 getOperand(OpIdx).setIsDead(false);
1793 DeadOps.pop_back();
1794 }
1795
Dan Gohman3f629402008-09-03 15:56:16 +00001796 // If not found, this means an alias of one of the operands is dead. Add a
1797 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001798 if (Found || !AddIfNotFound)
1799 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001800
Matthias Braun4afb5f52013-10-10 21:28:38 +00001801 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattner31530612009-06-24 17:54:48 +00001802 true /*IsDef*/,
1803 true /*IsImp*/,
1804 false /*IsKill*/,
1805 true /*IsDead*/));
1806 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001807}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001808
Matthias Braun4afb5f52013-10-10 21:28:38 +00001809void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001810 const TargetRegisterInfo *RegInfo) {
Matthias Braun4afb5f52013-10-10 21:28:38 +00001811 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1812 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001813 if (MO)
1814 return;
1815 } else {
1816 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1817 const MachineOperand &MO = getOperand(i);
Matthias Braun4afb5f52013-10-10 21:28:38 +00001818 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001819 MO.getSubReg() == 0)
1820 return;
1821 }
1822 }
Matthias Braun4afb5f52013-10-10 21:28:38 +00001823 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001824 true /*IsDef*/,
1825 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001826}
Evan Cheng67eaa082010-03-03 23:37:30 +00001827
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001828void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001829 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001830 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001831 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1832 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001833 if (MO.isRegMask()) {
1834 HasRegMask = true;
1835 continue;
1836 }
Dan Gohmandb497122010-06-18 23:28:01 +00001837 if (!MO.isReg() || !MO.isDef()) continue;
1838 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001839 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001840 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001841 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1842 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001843 if (TRI.regsOverlap(*I, Reg)) {
1844 Dead = false;
1845 break;
1846 }
1847 // If there are no uses, including partial uses, the def is dead.
1848 if (Dead) MO.setIsDead();
1849 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001850
1851 // This is a call with a register mask operand.
1852 // Mask clobbers are always dead, so add defs for the non-dead defines.
1853 if (HasRegMask)
1854 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1855 I != E; ++I)
1856 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001857}
1858
Evan Cheng67eaa082010-03-03 23:37:30 +00001859unsigned
1860MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001861 // Build up a buffer of hash code components.
Chandler Carruthfc226252012-03-07 09:39:46 +00001862 SmallVector<size_t, 8> HashComponents;
1863 HashComponents.reserve(MI->getNumOperands() + 1);
1864 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001865 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1866 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruthd862d692012-07-05 11:06:22 +00001867 if (MO.isReg() && MO.isDef() &&
1868 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1869 continue; // Skip virtual register defs.
1870
1871 HashComponents.push_back(hash_value(MO));
Evan Cheng67eaa082010-03-03 23:37:30 +00001872 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001873 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001874}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001875
1876void MachineInstr::emitError(StringRef Msg) const {
1877 // Find the source location cookie.
1878 unsigned LocCookie = 0;
Stephen Hinesdce4a402014-05-29 02:49:00 -07001879 const MDNode *LocMD = nullptr;
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001880 for (unsigned i = getNumOperands(); i != 0; --i) {
1881 if (getOperand(i-1).isMetadata() &&
1882 (LocMD = getOperand(i-1).getMetadata()) &&
1883 LocMD->getNumOperands() != 0) {
1884 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1885 LocCookie = CI->getZExtValue();
1886 break;
1887 }
1888 }
1889 }
1890
1891 if (const MachineBasicBlock *MBB = getParent())
1892 if (const MachineFunction *MF = MBB->getParent())
1893 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1894 report_fatal_error(Msg);
1895}