blob: 070e929fce7b7b8b9a83ee878fea0b199abbd94f [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman2048b852009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie6d9dbd52013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszak81bfd712013-01-10 22:13:13 +000020#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotemc05d3062012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/CodeGen/Analysis.h"
24#include "llvm/CodeGen/FastISel.h"
25#include "llvm/CodeGen/FunctionLoweringInfo.h"
26#include "llvm/CodeGen/GCMetadata.h"
27#include "llvm/CodeGen/GCStrategy.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineJumpTableInfo.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick3d74dea2013-10-31 22:11:56 +000035#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000036#include "llvm/IR/CallingConv.h"
37#include "llvm/IR/Constants.h"
38#include "llvm/IR/DataLayout.h"
Stephen Hines36b56882014-04-23 16:57:46 -070039#include "llvm/IR/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000040#include "llvm/IR/DerivedTypes.h"
41#include "llvm/IR/Function.h"
42#include "llvm/IR/GlobalVariable.h"
43#include "llvm/IR/InlineAsm.h"
44#include "llvm/IR/Instructions.h"
45#include "llvm/IR/IntrinsicInst.h"
46#include "llvm/IR/Intrinsics.h"
47#include "llvm/IR/LLVMContext.h"
48#include "llvm/IR/Module.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000049#include "llvm/Support/CommandLine.h"
50#include "llvm/Support/Debug.h"
51#include "llvm/Support/ErrorHandling.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000052#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Richard Sandifordac168b82013-08-12 10:28:10 +000060#include "llvm/Target/TargetSelectionDAGInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000061#include <algorithm>
62using namespace llvm;
63
Stephen Hinesdce4a402014-05-29 02:49:00 -070064#define DEBUG_TYPE "isel"
65
Dale Johannesen601d3c02008-09-05 01:48:15 +000066/// LimitFloatPrecision - Generate low-precision inline sequences for
67/// some float libcalls (6, 8 or 12 bits).
68static unsigned LimitFloatPrecision;
69
70static cl::opt<unsigned, true>
71LimitFPPrecision("limit-float-precision",
72 cl::desc("Generate low-precision inline sequences "
73 "for some float libcalls"),
74 cl::location(LimitFloatPrecision),
75 cl::init(0));
76
Andrew Trickde91f3c2010-11-12 17:50:46 +000077// Limit the width of DAG chains. This is important in general to prevent
78// prevent DAG-based analysis from blowing up. For example, alias analysis and
79// load clustering may not complete in reasonable time. It is difficult to
80// recognize and avoid this situation within each individual analysis, and
81// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000082// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000083//
84// MaxParallelChains default is arbitrarily high to avoid affecting
85// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000086// sequence over this should have been converted to llvm.memcpy by the
87// frontend. It easy to induce this behavior with .ll code such as:
88// %buffer = alloca [4096 x i8]
89// %data = load [4096 x i8]* %argPtr
90// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000091static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000092
Andrew Trickac6d9be2013-05-25 02:42:55 +000093static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner3ac18842010-08-24 23:20:40 +000094 const SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +000095 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +000096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000097/// getCopyFromParts - Create a value that contains the specified legal parts
98/// combined into the value they represent. If the parts combine to a type
99/// larger then ValueVT then AssertOp can be used to specify whether the extra
100/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
101/// (ISD::AssertSext).
Andrew Trickac6d9be2013-05-25 02:42:55 +0000102static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000103 const SDValue *Parts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000104 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling12931302012-09-26 04:04:19 +0000105 const Value *V,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000106 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000107 if (ValueVT.isVector())
Bill Wendling12931302012-09-26 04:04:19 +0000108 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
109 PartVT, ValueVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000110
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000112 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000113 SDValue Val = Parts[0];
114
115 if (NumParts > 1) {
116 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000117 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000118 unsigned PartBits = PartVT.getSizeInBits();
119 unsigned ValueBits = ValueVT.getSizeInBits();
120
121 // Assemble the power of 2 part.
122 unsigned RoundParts = NumParts & (NumParts - 1) ?
123 1 << Log2_32(NumParts) : NumParts;
124 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000125 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 SDValue Lo, Hi;
128
Owen Anderson23b9b192009-08-12 00:36:31 +0000129 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000131 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000132 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000133 PartVT, HalfVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000134 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000135 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000137 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
138 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000141 if (TLI.isBigEndian())
142 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000143
Chris Lattner3ac18842010-08-24 23:20:40 +0000144 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 if (RoundParts < NumParts) {
147 // Assemble the trailing non-power-of-2 part.
148 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000149 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000150 Hi = getCopyFromParts(DAG, DL,
Bill Wendling12931302012-09-26 04:04:19 +0000151 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000152
153 // Combine the round and odd parts.
154 Lo = Val;
155 if (TLI.isBigEndian())
156 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000157 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000158 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
159 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000160 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000161 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000162 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
163 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000164 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 } else if (PartVT.isFloatingPoint()) {
166 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000167 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 "Unexpected split");
169 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000170 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
171 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 if (TLI.isBigEndian())
173 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000175 } else {
176 // FP split into integer parts (soft fp)
177 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
178 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000179 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling12931302012-09-26 04:04:19 +0000180 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000181 }
182 }
183
184 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000185 EVT PartEVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000186
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000187 if (PartEVT == ValueVT)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 return Val;
189
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000190 if (PartEVT.isInteger() && ValueVT.isInteger()) {
191 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 // For a truncate, see if we have any information to
193 // indicate whether the truncated bits will always be
194 // zero or sign-extension.
195 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000196 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000197 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000198 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000199 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000200 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000201 }
202
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000203 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000204 // FP_ROUND's are always exact here.
205 if (ValueVT.bitsLT(Val.getValueType()))
206 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000207 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000208
Chris Lattner3ac18842010-08-24 23:20:40 +0000209 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 }
211
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000212 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000213 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000214
Torok Edwinc23197a2009-07-14 16:55:14 +0000215 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000216}
217
Stephen Hines36b56882014-04-23 16:57:46 -0700218static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
219 const Twine &ErrMsg) {
220 const Instruction *I = dyn_cast_or_null<Instruction>(V);
221 if (!V)
222 return Ctx.emitError(ErrMsg);
223
224 const char *AsmError = ", possible invalid constraint for vector type";
225 if (const CallInst *CI = dyn_cast<CallInst>(I))
226 if (isa<InlineAsm>(CI->getCalledValue()))
227 return Ctx.emitError(I, ErrMsg + AsmError);
228
229 return Ctx.emitError(I, ErrMsg);
230}
231
Bill Wendling12931302012-09-26 04:04:19 +0000232/// getCopyFromPartsVector - Create a value that contains the specified legal
233/// parts combined into the value they represent. If the parts combine to a
234/// type larger then ValueVT then AssertOp can be used to specify whether the
235/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
236/// ValueVT (ISD::AssertSext).
Andrew Trickac6d9be2013-05-25 02:42:55 +0000237static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 const SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000239 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000240 assert(ValueVT.isVector() && "Not a vector value");
241 assert(NumParts > 0 && "No parts to assemble!");
242 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
243 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000244
Chris Lattner3ac18842010-08-24 23:20:40 +0000245 // Handle a multi-element vector.
246 if (NumParts > 1) {
Patrik Hagglundee211d22012-12-19 11:53:21 +0000247 EVT IntermediateVT;
248 MVT RegisterVT;
Chris Lattner3ac18842010-08-24 23:20:40 +0000249 unsigned NumIntermediates;
250 unsigned NumRegs =
251 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
252 NumIntermediates, RegisterVT);
253 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
254 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000255 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglundee211d22012-12-19 11:53:21 +0000256 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000258
Chris Lattner3ac18842010-08-24 23:20:40 +0000259 // Assemble the parts into intermediate operands.
260 SmallVector<SDValue, 8> Ops(NumIntermediates);
261 if (NumIntermediates == NumParts) {
262 // If the register was not expanded, truncate or copy the value,
263 // as appropriate.
264 for (unsigned i = 0; i != NumParts; ++i)
265 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling12931302012-09-26 04:04:19 +0000266 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 } else if (NumParts > 0) {
268 // If the intermediate type was expanded, build the intermediate
269 // operands from the parts.
270 assert(NumParts % NumIntermediates == 0 &&
271 "Must expand into a divisible number of parts!");
272 unsigned Factor = NumParts / NumIntermediates;
273 for (unsigned i = 0; i != NumIntermediates; ++i)
274 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling12931302012-09-26 04:04:19 +0000275 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000276 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000277
Chris Lattner3ac18842010-08-24 23:20:40 +0000278 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
279 // intermediate operands.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700280 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
281 : ISD::BUILD_VECTOR,
282 DL, ValueVT, Ops);
Chris Lattner3ac18842010-08-24 23:20:40 +0000283 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000284
Chris Lattner3ac18842010-08-24 23:20:40 +0000285 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000286 EVT PartEVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000287
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000288 if (PartEVT == ValueVT)
Chris Lattner3ac18842010-08-24 23:20:40 +0000289 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000290
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000291 if (PartEVT.isVector()) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000292 // If the element type of the source/dest vectors are the same, but the
293 // parts vector has more elements than the value vector, then we have a
294 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
295 // elements we want.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000296 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
297 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000298 "Cannot narrow, it would be a lossy transformation");
299 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellard425b76c2013-08-05 22:22:01 +0000300 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000301 }
302
Chris Lattnere6f7c262010-08-25 22:49:25 +0000303 // Vector/Vector bitcast.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000304 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem0b666362011-06-04 20:58:08 +0000305 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
306
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000307 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000308 "Cannot handle this kind of promotion");
309 // Promoted vector extract
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000310 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000311 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
312 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000313
Chris Lattnere6f7c262010-08-25 22:49:25 +0000314 }
Eric Christopher471e4222011-06-08 23:55:35 +0000315
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000316 // Trivial bitcast if the types are the same size and the destination
317 // vector type is legal.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000318 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000319 TLI.isTypeLegal(ValueVT))
320 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000322 // Handle cases such as i8 -> <1 x i1>
Bill Wendling12931302012-09-26 04:04:19 +0000323 if (ValueVT.getVectorNumElements() != 1) {
Stephen Hines36b56882014-04-23 16:57:46 -0700324 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
325 "non-trivial scalar-to-vector conversion");
Chad Rosierf0b07552013-05-01 19:49:26 +0000326 return DAG.getUNDEF(ValueVT);
Bill Wendling12931302012-09-26 04:04:19 +0000327 }
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000328
329 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000330 ValueVT.getVectorElementType() != PartEVT) {
331 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000332 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
333 DL, ValueVT.getScalarType(), Val);
334 }
335
Chris Lattner3ac18842010-08-24 23:20:40 +0000336 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
337}
338
Andrew Trickac6d9be2013-05-25 02:42:55 +0000339static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000341 MVT PartVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000342
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000343/// getCopyToParts - Create a series of nodes that contain the specified value
344/// split into legal parts. If the parts contain more bits than Val, then, for
345/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000346static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000347 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000348 MVT PartVT, const Value *V,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000349 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000350 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000351
Chris Lattnera13b8602010-08-24 23:10:06 +0000352 // Handle the vector case separately.
353 if (ValueVT.isVector())
Bill Wendlingf18eb582012-09-26 06:16:18 +0000354 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000355
Chris Lattnera13b8602010-08-24 23:10:06 +0000356 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000357 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000358 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
360
Chris Lattnera13b8602010-08-24 23:10:06 +0000361 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000362 return;
363
Chris Lattnera13b8602010-08-24 23:10:06 +0000364 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000365 EVT PartEVT = PartVT;
366 if (PartEVT == ValueVT) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000367 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 Parts[0] = Val;
369 return;
370 }
371
Chris Lattnera13b8602010-08-24 23:10:06 +0000372 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
373 // If the parts cover more bits than the value has, promote the value.
374 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
375 assert(NumParts == 1 && "Do not know what to promote to!");
376 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
377 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000378 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
379 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000380 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000381 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
382 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000383 if (PartVT == MVT::x86mmx)
384 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000385 }
386 } else if (PartBits == ValueVT.getSizeInBits()) {
387 // Different types of the same size.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000388 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000389 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000390 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
391 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000392 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
393 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000394 "Unknown mismatch!");
395 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
396 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000397 if (PartVT == MVT::x86mmx)
398 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000399 }
400
401 // The value may have changed - recompute ValueVT.
402 ValueVT = Val.getValueType();
403 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
404 "Failed to tile the value with PartVT!");
405
406 if (NumParts == 1) {
Stephen Hines36b56882014-04-23 16:57:46 -0700407 if (PartEVT != ValueVT)
408 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
409 "scalar-to-vector conversion failed");
Bill Wendlingf18eb582012-09-26 06:16:18 +0000410
Chris Lattnera13b8602010-08-24 23:10:06 +0000411 Parts[0] = Val;
412 return;
413 }
414
415 // Expand the value into multiple parts.
416 if (NumParts & (NumParts - 1)) {
417 // The number of parts is not a power of 2. Split off and copy the tail.
418 assert(PartVT.isInteger() && ValueVT.isInteger() &&
419 "Do not know what to expand to!");
420 unsigned RoundParts = 1 << Log2_32(NumParts);
421 unsigned RoundBits = RoundParts * PartBits;
422 unsigned OddParts = NumParts - RoundParts;
423 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
424 DAG.getIntPtrConstant(RoundBits));
Bill Wendlingf18eb582012-09-26 06:16:18 +0000425 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattnera13b8602010-08-24 23:10:06 +0000426
427 if (TLI.isBigEndian())
428 // The odd parts were reversed by getCopyToParts - unreverse them.
429 std::reverse(Parts + RoundParts, Parts + NumParts);
430
431 NumParts = RoundParts;
432 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
433 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
434 }
435
436 // The number of parts is a power of 2. Repeatedly bisect the value using
437 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000438 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000439 EVT::getIntegerVT(*DAG.getContext(),
440 ValueVT.getSizeInBits()),
441 Val);
442
443 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
444 for (unsigned i = 0; i < NumParts; i += StepSize) {
445 unsigned ThisBits = StepSize * PartBits / 2;
446 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
447 SDValue &Part0 = Parts[i];
448 SDValue &Part1 = Parts[i+StepSize/2];
449
450 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
451 ThisVT, Part0, DAG.getIntPtrConstant(1));
452 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
453 ThisVT, Part0, DAG.getIntPtrConstant(0));
454
455 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000456 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
457 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000458 }
459 }
460 }
461
462 if (TLI.isBigEndian())
463 std::reverse(Parts, Parts + OrigNumParts);
464}
465
466
467/// getCopyToPartsVector - Create a series of nodes that contain the specified
468/// value split into legal parts.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000469static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000470 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000471 MVT PartVT, const Value *V) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000472 EVT ValueVT = Val.getValueType();
473 assert(ValueVT.isVector() && "Not a vector");
474 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000475
Chris Lattnera13b8602010-08-24 23:10:06 +0000476 if (NumParts == 1) {
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000477 EVT PartEVT = PartVT;
478 if (PartEVT == ValueVT) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000479 // Nothing to do.
480 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
481 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000482 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000483 } else if (PartVT.isVector() &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000484 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
485 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000486 EVT ElementVT = PartVT.getVectorElementType();
487 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
488 // undef elements.
489 SmallVector<SDValue, 16> Ops;
490 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
491 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellard425b76c2013-08-05 22:22:01 +0000492 ElementVT, Val, DAG.getConstant(i,
493 TLI.getVectorIdxTy())));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000494
Chris Lattnere6f7c262010-08-25 22:49:25 +0000495 for (unsigned i = ValueVT.getVectorNumElements(),
496 e = PartVT.getVectorNumElements(); i != e; ++i)
497 Ops.push_back(DAG.getUNDEF(ElementVT));
498
Stephen Hinesdce4a402014-05-29 02:49:00 -0700499 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000500
501 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000502
Chris Lattnere6f7c262010-08-25 22:49:25 +0000503 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
504 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000505 } else if (PartVT.isVector() &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000506 PartEVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000507 ValueVT.getVectorElementType()) &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000508 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem0b666362011-06-04 20:58:08 +0000509
510 // Promoted vector extract
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000511 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotemc6341e62011-06-19 08:49:38 +0000512 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
513 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000514 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000515 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000516 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000517 "Only trivial vector-to-scalar conversions should get here!");
518 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellard425b76c2013-08-05 22:22:01 +0000519 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000520
521 bool Smaller = ValueVT.bitsLE(PartVT);
522 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
523 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000524 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000525
Chris Lattnera13b8602010-08-24 23:10:06 +0000526 Parts[0] = Val;
527 return;
528 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000529
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000530 // Handle a multi-element vector.
Patrik Hagglundee211d22012-12-19 11:53:21 +0000531 EVT IntermediateVT;
532 MVT RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000533 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000534 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000535 IntermediateVT,
536 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000537 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000538
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000539 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
540 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000541 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000542
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000543 // Split the vector into intermediate operands.
544 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000545 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000546 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000547 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000548 IntermediateVT, Val,
Tom Stellard425b76c2013-08-05 22:22:01 +0000549 DAG.getConstant(i * (NumElements / NumIntermediates),
550 TLI.getVectorIdxTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000551 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000552 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellard425b76c2013-08-05 22:22:01 +0000553 IntermediateVT, Val,
554 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000555 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000556
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000557 // Split the intermediate operands into legal parts.
558 if (NumParts == NumIntermediates) {
559 // If the register was not expanded, promote or copy the value,
560 // as appropriate.
561 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000562 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000563 } else if (NumParts > 0) {
564 // If the intermediate type was expanded, split each the value into
565 // legal parts.
566 assert(NumParts % NumIntermediates == 0 &&
567 "Must expand into a divisible number of parts!");
568 unsigned Factor = NumParts / NumIntermediates;
569 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000570 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000571 }
572}
573
Dan Gohman462f6b52010-05-29 17:53:24 +0000574namespace {
575 /// RegsForValue - This struct represents the registers (physical or virtual)
576 /// that a particular set of values is assigned, and the type information
577 /// about the value. The most common situation is to represent one value at a
578 /// time, but struct or array values are handled element-wise as multiple
579 /// values. The splitting of aggregates is performed recursively, so that we
580 /// never have aggregate-typed registers. The values at this point do not
581 /// necessarily have legal types, so each value may require one or more
582 /// registers of some legal type.
583 ///
584 struct RegsForValue {
585 /// ValueVTs - The value types of the values, which may not be legal, and
586 /// may need be promoted or synthesized from one or more registers.
587 ///
588 SmallVector<EVT, 4> ValueVTs;
589
590 /// RegVTs - The value types of the registers. This is the same size as
591 /// ValueVTs and it records, for each value, what the type of the assigned
592 /// register or registers are. (Individual values are never synthesized
593 /// from more than one type of register.)
594 ///
595 /// With virtual registers, the contents of RegVTs is redundant with TLI's
596 /// getRegisterType member function, however when with physical registers
597 /// it is necessary to have a separate record of the types.
598 ///
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000599 SmallVector<MVT, 4> RegVTs;
Dan Gohman462f6b52010-05-29 17:53:24 +0000600
601 /// Regs - This list holds the registers assigned to the values.
602 /// Each legal or promoted value requires one register, and each
603 /// expanded value requires multiple registers.
604 ///
605 SmallVector<unsigned, 4> Regs;
606
607 RegsForValue() {}
608
609 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000610 MVT regvt, EVT valuevt)
Dan Gohman462f6b52010-05-29 17:53:24 +0000611 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
612
Dan Gohman462f6b52010-05-29 17:53:24 +0000613 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000614 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000615 ComputeValueVTs(tli, Ty, ValueVTs);
616
617 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
618 EVT ValueVT = ValueVTs[Value];
619 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +0000620 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman462f6b52010-05-29 17:53:24 +0000621 for (unsigned i = 0; i != NumRegs; ++i)
622 Regs.push_back(Reg + i);
623 RegVTs.push_back(RegisterVT);
624 Reg += NumRegs;
625 }
626 }
627
Dan Gohman462f6b52010-05-29 17:53:24 +0000628 /// append - Add the specified values to this one.
629 void append(const RegsForValue &RHS) {
630 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
631 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
632 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
633 }
634
635 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
636 /// this value and returns the result as a ValueVTs value. This uses
637 /// Chain/Flag as the input and updates them for the output Chain/Flag.
638 /// If the Flag pointer is NULL, no flag is used.
639 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000640 SDLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000641 SDValue &Chain, SDValue *Flag,
Stephen Hinesdce4a402014-05-29 02:49:00 -0700642 const Value *V = nullptr) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000643
644 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
645 /// specified value into the registers specified by this object. This uses
646 /// Chain/Flag as the input and updates them for the output Chain/Flag.
647 /// If the Flag pointer is NULL, no flag is used.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000648 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000649 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000650
651 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
652 /// operand list. This adds the code marker, matching input operand index
653 /// (if applicable), and includes the number of values added into it.
654 void AddInlineAsmOperands(unsigned Kind,
655 bool HasMatching, unsigned MatchingIdx,
656 SelectionDAG &DAG,
657 std::vector<SDValue> &Ops) const;
658 };
659}
660
661/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
662/// this value and returns the result as a ValueVT value. This uses
663/// Chain/Flag as the input and updates them for the output Chain/Flag.
664/// If the Flag pointer is NULL, no flag is used.
665SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
666 FunctionLoweringInfo &FuncInfo,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000667 SDLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000668 SDValue &Chain, SDValue *Flag,
669 const Value *V) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000670 // A Value with type {} or [0 x %t] needs no registers.
671 if (ValueVTs.empty())
672 return SDValue();
673
Dan Gohman462f6b52010-05-29 17:53:24 +0000674 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
675
676 // Assemble the legal parts into the final values.
677 SmallVector<SDValue, 4> Values(ValueVTs.size());
678 SmallVector<SDValue, 8> Parts;
679 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
680 // Copy the legal parts from the registers.
681 EVT ValueVT = ValueVTs[Value];
682 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000683 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000684
685 Parts.resize(NumRegs);
686 for (unsigned i = 0; i != NumRegs; ++i) {
687 SDValue P;
Stephen Hinesdce4a402014-05-29 02:49:00 -0700688 if (!Flag) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000689 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
690 } else {
691 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
692 *Flag = P.getValue(2);
693 }
694
695 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000696 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000697
698 // If the source register was virtual and if we know something about it,
699 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000700 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000701 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000702 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000703
704 const FunctionLoweringInfo::LiveOutInfo *LOI =
705 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
706 if (!LOI)
707 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000708
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000709 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000710 unsigned NumSignBits = LOI->NumSignBits;
711 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000712
Quentin Colombeta3fb49c2013-06-18 20:14:39 +0000713 if (NumZeroBits == RegSize) {
714 // The current value is a zero.
715 // Explicitly express that as it would be easier for
716 // optimizations to kick in.
717 Parts[i] = DAG.getConstant(0, RegisterVT);
718 continue;
719 }
720
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000721 // FIXME: We capture more information than the dag can represent. For
722 // now, just use the tightest assertzext/assertsext possible.
723 bool isSExt = true;
724 EVT FromVT(MVT::Other);
725 if (NumSignBits == RegSize)
726 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
727 else if (NumZeroBits >= RegSize-1)
728 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
729 else if (NumSignBits > RegSize-8)
730 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
731 else if (NumZeroBits >= RegSize-8)
732 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
733 else if (NumSignBits > RegSize-16)
734 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
735 else if (NumZeroBits >= RegSize-16)
736 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
737 else if (NumSignBits > RegSize-32)
738 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
739 else if (NumZeroBits >= RegSize-32)
740 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
741 else
742 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000743
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000744 // Add an assertion node.
745 assert(FromVT != MVT::Other);
746 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
747 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000748 }
749
750 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling12931302012-09-26 04:04:19 +0000751 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman462f6b52010-05-29 17:53:24 +0000752 Part += NumRegs;
753 Parts.clear();
754 }
755
Stephen Hinesdce4a402014-05-29 02:49:00 -0700756 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman462f6b52010-05-29 17:53:24 +0000757}
758
759/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
760/// specified value into the registers specified by this object. This uses
761/// Chain/Flag as the input and updates them for the output Chain/Flag.
762/// If the Flag pointer is NULL, no flag is used.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000763void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000764 SDValue &Chain, SDValue *Flag,
765 const Value *V) const {
Dan Gohman462f6b52010-05-29 17:53:24 +0000766 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
767
768 // Get the list of the values's legal parts.
769 unsigned NumRegs = Regs.size();
770 SmallVector<SDValue, 8> Parts(NumRegs);
771 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
772 EVT ValueVT = ValueVTs[Value];
773 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000774 MVT RegisterVT = RegVTs[Value];
Evan Cheng2766a472012-12-06 19:13:27 +0000775 ISD::NodeType ExtendKind =
776 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman462f6b52010-05-29 17:53:24 +0000777
Chris Lattner3ac18842010-08-24 23:20:40 +0000778 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng2766a472012-12-06 19:13:27 +0000779 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman462f6b52010-05-29 17:53:24 +0000780 Part += NumParts;
781 }
782
783 // Copy the parts into the registers.
784 SmallVector<SDValue, 8> Chains(NumRegs);
785 for (unsigned i = 0; i != NumRegs; ++i) {
786 SDValue Part;
Stephen Hinesdce4a402014-05-29 02:49:00 -0700787 if (!Flag) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000788 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
789 } else {
790 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
791 *Flag = Part.getValue(1);
792 }
793
794 Chains[i] = Part.getValue(0);
795 }
796
797 if (NumRegs == 1 || Flag)
798 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
799 // flagged to it. That is the CopyToReg nodes and the user are considered
800 // a single scheduling unit. If we create a TokenFactor and return it as
801 // chain, then the TokenFactor is both a predecessor (operand) of the
802 // user as well as a successor (the TF operands are flagged to the user).
803 // c1, f1 = CopyToReg
804 // c2, f2 = CopyToReg
805 // c3 = TokenFactor c1, c2
806 // ...
807 // = op c3, ..., f2
808 Chain = Chains[NumRegs-1];
809 else
Stephen Hinesdce4a402014-05-29 02:49:00 -0700810 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman462f6b52010-05-29 17:53:24 +0000811}
812
813/// AddInlineAsmOperands - Add this value to the specified inlineasm node
814/// operand list. This adds the code marker and includes the number of
815/// values added into it.
816void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
817 unsigned MatchingIdx,
818 SelectionDAG &DAG,
819 std::vector<SDValue> &Ops) const {
820 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
821
822 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
823 if (HasMatching)
824 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000825 else if (!Regs.empty() &&
826 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
827 // Put the register class of the virtual registers in the flag word. That
828 // way, later passes can recompute register class constraints for inline
829 // assembly as well as normal instructions.
830 // Don't do this for tied operands that can use the regclass information
831 // from the def.
832 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
833 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
834 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
835 }
836
Dan Gohman462f6b52010-05-29 17:53:24 +0000837 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
838 Ops.push_back(Res);
839
Stephen Hines36b56882014-04-23 16:57:46 -0700840 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman462f6b52010-05-29 17:53:24 +0000841 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
842 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000843 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000844 for (unsigned i = 0; i != NumRegs; ++i) {
845 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Stephen Hines36b56882014-04-23 16:57:46 -0700846 unsigned TheReg = Regs[Reg++];
847 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
848
849 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
850 // If we clobbered the stack pointer, MFI should know about it.
851 assert(DAG.getMachineFunction().getFrameInfo()->
852 hasInlineAsmWithSPAdjust());
853 }
Dan Gohman462f6b52010-05-29 17:53:24 +0000854 }
855 }
856}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000857
Owen Anderson243eb9e2011-12-08 22:15:21 +0000858void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
859 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000860 AA = &aa;
861 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000862 LibInfo = li;
Stephen Hines36b56882014-04-23 16:57:46 -0700863 DL = DAG.getTarget().getDataLayout();
Richard Smithcb1f68d2012-08-22 00:42:39 +0000864 Context = DAG.getContext();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000865 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866}
867
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000868/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000869/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870/// for a new block. This doesn't clear out information about
871/// additional blocks that are needed to complete switch lowering
872/// or PHI node updating; that information is cleared out as it is
873/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000874void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000875 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000876 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000877 PendingLoads.clear();
878 PendingExports.clear();
Stephen Hinesdce4a402014-05-29 02:49:00 -0700879 CurInst = nullptr;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000880 HasTailCall = false;
Stephen Hines36b56882014-04-23 16:57:46 -0700881 SDNodeOrder = LowestSDNodeOrder;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000882}
883
Devang Patel23385752011-05-23 17:44:13 +0000884/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000885/// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000886/// information that is dangling in a basic block can be properly
887/// resolved in a different basic block. This allows the
888/// SelectionDAG to resolve dangling debug information attached
889/// to PHI nodes.
890void SelectionDAGBuilder::clearDanglingDebugInfo() {
891 DanglingDebugInfoMap.clear();
892}
893
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000894/// getRoot - Return the current virtual root of the Selection DAG,
895/// flushing any PendingLoad items. This must be done before emitting
896/// a store or any other node that may need to be ordered after any
897/// prior load instructions.
898///
Dan Gohman2048b852009-11-23 18:04:58 +0000899SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000900 if (PendingLoads.empty())
901 return DAG.getRoot();
902
903 if (PendingLoads.size() == 1) {
904 SDValue Root = PendingLoads[0];
905 DAG.setRoot(Root);
906 PendingLoads.clear();
907 return Root;
908 }
909
910 // Otherwise, we have to make a token factor node.
Andrew Trickac6d9be2013-05-25 02:42:55 +0000911 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Stephen Hinesdce4a402014-05-29 02:49:00 -0700912 PendingLoads);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000913 PendingLoads.clear();
914 DAG.setRoot(Root);
915 return Root;
916}
917
918/// getControlRoot - Similar to getRoot, but instead of flushing all the
919/// PendingLoad items, flush all the PendingExports items. It is necessary
920/// to do this before emitting a terminator instruction.
921///
Dan Gohman2048b852009-11-23 18:04:58 +0000922SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000923 SDValue Root = DAG.getRoot();
924
925 if (PendingExports.empty())
926 return Root;
927
928 // Turn all of the CopyToReg chains into one factored node.
929 if (Root.getOpcode() != ISD::EntryToken) {
930 unsigned i = 0, e = PendingExports.size();
931 for (; i != e; ++i) {
932 assert(PendingExports[i].getNode()->getNumOperands() > 1);
933 if (PendingExports[i].getNode()->getOperand(0) == Root)
934 break; // Don't add the root if we already indirectly depend on it.
935 }
936
937 if (i == e)
938 PendingExports.push_back(Root);
939 }
940
Andrew Trickac6d9be2013-05-25 02:42:55 +0000941 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Stephen Hinesdce4a402014-05-29 02:49:00 -0700942 PendingExports);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000943 PendingExports.clear();
944 DAG.setRoot(Root);
945 return Root;
946}
947
Dan Gohman46510a72010-04-15 01:51:59 +0000948void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000949 // Set up outgoing PHI node register values before emitting the terminator.
950 if (isa<TerminatorInst>(&I))
951 HandlePHINodesInSuccessorBlocks(I.getParent());
952
Andrew Trickdd0fb012013-05-25 03:08:10 +0000953 ++SDNodeOrder;
954
Andrew Trickea5db0c2013-05-25 02:20:36 +0000955 CurInst = &I;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000956
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000957 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000958
Dan Gohman92884f72010-04-20 15:03:56 +0000959 if (!isa<TerminatorInst>(&I) && !HasTailCall)
960 CopyToExportRegsIfNeeded(&I);
961
Stephen Hinesdce4a402014-05-29 02:49:00 -0700962 CurInst = nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000963}
964
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000965void SelectionDAGBuilder::visitPHI(const PHINode &) {
966 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
967}
968
Dan Gohman46510a72010-04-15 01:51:59 +0000969void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000970 // Note: this doesn't use InstVisitor, because it has to work with
971 // ConstantExpr's in addition to instructions.
972 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000973 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000974 // Build the switch statement using the Instruction.def file.
975#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanova72ea0c92012-07-19 04:50:12 +0000976 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth0b8c9a82013-01-02 11:36:10 +0000977#include "llvm/IR/Instruction.def"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000978 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000979}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000980
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000981// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
982// generate the debug data structures now that we've seen its definition.
983void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
984 SDValue Val) {
985 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000986 if (DDI.getDI()) {
987 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000988 DebugLoc dl = DDI.getdl();
989 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000990 MDNode *Variable = DI->getVariable();
991 uint64_t Offset = DI->getOffset();
Stephen Hinesdce4a402014-05-29 02:49:00 -0700992 // A dbg.value for an alloca is always indirect.
993 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000994 SDDbgValue *SDV;
995 if (Val.getNode()) {
Stephen Hinesdce4a402014-05-29 02:49:00 -0700996 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, IsIndirect, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000997 SDV = DAG.getDbgValue(Variable, Val.getNode(),
Stephen Hinesdce4a402014-05-29 02:49:00 -0700998 Val.getResNo(), IsIndirect,
999 Offset, dl, DbgSDNodeOrder);
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001000 DAG.AddDbgValue(SDV, Val.getNode(), false);
1001 }
Owen Anderson95771af2011-02-25 21:41:48 +00001002 } else
Adrian Prantl5da4e4f2013-05-22 18:02:19 +00001003 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001004 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1005 }
1006}
1007
Nick Lewycky8de34002011-09-30 22:19:53 +00001008/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +00001009SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +00001010 // If we already have an SDValue for this value, use it. It's important
1011 // to do this first, so that we don't create a CopyFromReg if we already
1012 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001013 SDValue &N = NodeMap[V];
1014 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001015
Dan Gohman28a17352010-07-01 01:59:43 +00001016 // If there's a virtual register allocated and initialized for this
1017 // value, use it.
1018 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1019 if (It != FuncInfo.ValueMap.end()) {
1020 unsigned InReg = It->second;
Bill Wendlingba54bca2013-06-19 21:36:55 +00001021 RegsForValue RFV(*DAG.getContext(), *TM.getTargetLowering(),
1022 InReg, V->getType());
Dan Gohman28a17352010-07-01 01:59:43 +00001023 SDValue Chain = DAG.getEntryNode();
Stephen Hinesdce4a402014-05-29 02:49:00 -07001024 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Devang Patel8f314282011-01-25 18:09:58 +00001025 resolveDanglingDebugInfo(V, N);
1026 return N;
Dan Gohman28a17352010-07-01 01:59:43 +00001027 }
1028
1029 // Otherwise create a new SDValue and remember it.
1030 SDValue Val = getValueImpl(V);
1031 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001032 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001033 return Val;
1034}
1035
1036/// getNonRegisterValue - Return an SDValue for the given Value, but
1037/// don't look in FuncInfo.ValueMap for a virtual register.
1038SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1039 // If we already have an SDValue for this value, use it.
1040 SDValue &N = NodeMap[V];
1041 if (N.getNode()) return N;
1042
1043 // Otherwise create a new SDValue and remember it.
1044 SDValue Val = getValueImpl(V);
1045 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001046 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001047 return Val;
1048}
1049
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001050/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001051/// Create an SDValue for the given value.
1052SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00001053 const TargetLowering *TLI = TM.getTargetLowering();
1054
Dan Gohman383b5f62010-04-17 15:32:28 +00001055 if (const Constant *C = dyn_cast<Constant>(V)) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00001056 EVT VT = TLI->getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001057
Dan Gohman383b5f62010-04-17 15:32:28 +00001058 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001059 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001060
Dan Gohman383b5f62010-04-17 15:32:28 +00001061 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickac6d9be2013-05-25 02:42:55 +00001062 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001063
Matt Arsenault4fe5b642013-11-16 20:24:41 +00001064 if (isa<ConstantPointerNull>(C)) {
1065 unsigned AS = V->getType()->getPointerAddressSpace();
1066 return DAG.getConstant(0, TLI->getPointerTy(AS));
1067 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001068
Dan Gohman383b5f62010-04-17 15:32:28 +00001069 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001070 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001071
Nate Begeman9008ca62009-04-27 18:41:29 +00001072 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001073 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001074
Dan Gohman383b5f62010-04-17 15:32:28 +00001075 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001076 visit(CE->getOpcode(), *CE);
1077 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001078 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 return N1;
1080 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001081
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001082 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1083 SmallVector<SDValue, 4> Constants;
1084 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1085 OI != OE; ++OI) {
1086 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001087 // If the operand is an empty aggregate, there are no values.
1088 if (!Val) continue;
1089 // Add each leaf value from the operand to the Constants list
1090 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001091 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1092 Constants.push_back(SDValue(Val, i));
1093 }
Bill Wendling87710f02009-12-21 23:47:40 +00001094
Stephen Hinesdce4a402014-05-29 02:49:00 -07001095 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096 }
Stephen Lin155615d2013-07-08 00:37:03 +00001097
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001098 if (const ConstantDataSequential *CDS =
1099 dyn_cast<ConstantDataSequential>(C)) {
1100 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001101 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001102 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1103 // Add each leaf value from the operand to the Constants list
1104 // to form a flattened list of all the values.
1105 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1106 Ops.push_back(SDValue(Val, i));
1107 }
1108
1109 if (isa<ArrayType>(CDS->getType()))
Stephen Hinesdce4a402014-05-29 02:49:00 -07001110 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickac6d9be2013-05-25 02:42:55 +00001111 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Stephen Hinesdce4a402014-05-29 02:49:00 -07001112 VT, Ops);
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001113 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001114
Duncan Sands1df98592010-02-16 11:11:14 +00001115 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001116 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1117 "Unknown struct or array constant!");
1118
Owen Andersone50ed302009-08-10 22:56:29 +00001119 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00001120 ComputeValueVTs(*TLI, C->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001121 unsigned NumElts = ValueVTs.size();
1122 if (NumElts == 0)
1123 return SDValue(); // empty struct
1124 SmallVector<SDValue, 4> Constants(NumElts);
1125 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001126 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001127 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001128 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001129 else if (EltVT.isFloatingPoint())
1130 Constants[i] = DAG.getConstantFP(0, EltVT);
1131 else
1132 Constants[i] = DAG.getConstant(0, EltVT);
1133 }
Bill Wendling87710f02009-12-21 23:47:40 +00001134
Stephen Hinesdce4a402014-05-29 02:49:00 -07001135 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001136 }
1137
Dan Gohman383b5f62010-04-17 15:32:28 +00001138 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001139 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001140
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001141 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001142 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001143
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001144 // Now that we know the number and type of the elements, get that number of
1145 // elements into the Ops array based on what kind of constant it is.
1146 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001147 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001148 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001149 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001150 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001151 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Bill Wendlingba54bca2013-06-19 21:36:55 +00001152 EVT EltVT = TLI->getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001153
1154 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001155 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001156 Op = DAG.getConstantFP(0, EltVT);
1157 else
1158 Op = DAG.getConstant(0, EltVT);
1159 Ops.assign(NumElements, Op);
1160 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001162 // Create a BUILD_VECTOR node.
Stephen Hinesdce4a402014-05-29 02:49:00 -07001163 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001164 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001166 // If this is a static alloca, generate it as the frameindex instead of
1167 // computation.
1168 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1169 DenseMap<const AllocaInst*, int>::iterator SI =
1170 FuncInfo.StaticAllocaMap.find(AI);
1171 if (SI != FuncInfo.StaticAllocaMap.end())
Bill Wendlingba54bca2013-06-19 21:36:55 +00001172 return DAG.getFrameIndex(SI->second, TLI->getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001174
Dan Gohman28a17352010-07-01 01:59:43 +00001175 // If this is an instruction which fast-isel has deferred, select it now.
1176 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001177 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Bill Wendlingba54bca2013-06-19 21:36:55 +00001178 RegsForValue RFV(*DAG.getContext(), *TLI, InReg, Inst->getType());
Dan Gohman84023e02010-07-10 09:00:22 +00001179 SDValue Chain = DAG.getEntryNode();
Stephen Hinesdce4a402014-05-29 02:49:00 -07001180 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohman28a17352010-07-01 01:59:43 +00001181 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001182
Dan Gohman28a17352010-07-01 01:59:43 +00001183 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001184}
1185
Dan Gohman46510a72010-04-15 01:51:59 +00001186void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00001187 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001188 SDValue Chain = getControlRoot();
1189 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001190 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001191
Dan Gohman7451d3e2010-05-29 17:03:36 +00001192 if (!FuncInfo.CanLowerReturn) {
1193 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001194 const Function *F = I.getParent()->getParent();
1195
1196 // Emit a store of the return value through the virtual register.
1197 // Leave Outs empty so that LowerReturn won't try to load return
1198 // registers the usual way.
1199 SmallVector<EVT, 1> PtrValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00001200 ComputeValueVTs(*TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001201 PtrValueVTs);
1202
1203 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1204 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001205
Owen Andersone50ed302009-08-10 22:56:29 +00001206 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001207 SmallVector<uint64_t, 4> Offsets;
Bill Wendlingba54bca2013-06-19 21:36:55 +00001208 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001209 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001210
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001211 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001212 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001213 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattnera13b8602010-08-24 23:10:06 +00001214 RetPtr.getValueType(), RetPtr,
1215 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001216 Chains[i] =
Andrew Trickac6d9be2013-05-25 02:42:55 +00001217 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001218 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001219 // FIXME: better loc info would be nice.
1220 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001221 }
1222
Andrew Trickac6d9be2013-05-25 02:42:55 +00001223 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Stephen Hinesdce4a402014-05-29 02:49:00 -07001224 MVT::Other, Chains);
Chris Lattner25d58372010-02-28 18:53:13 +00001225 } else if (I.getNumOperands() != 0) {
1226 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00001227 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattner25d58372010-02-28 18:53:13 +00001228 unsigned NumValues = ValueVTs.size();
1229 if (NumValues) {
1230 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001231 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1232 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001233
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001234 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001235
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001236 const Function *F = I.getParent()->getParent();
Bill Wendling8b62abd2012-12-30 13:01:51 +00001237 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1238 Attribute::SExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001239 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling8b62abd2012-12-30 13:01:51 +00001240 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1241 Attribute::ZExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001242 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001243
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001244 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Bill Wendlingba54bca2013-06-19 21:36:55 +00001245 VT = TLI->getTypeForExtArgOrReturn(VT.getSimpleVT(), ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001246
Bill Wendlingba54bca2013-06-19 21:36:55 +00001247 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), VT);
1248 MVT PartVT = TLI->getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001249 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001250 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001251 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendlingf18eb582012-09-26 06:16:18 +00001252 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001253
1254 // 'inreg' on function refers to return value
1255 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling8b62abd2012-12-30 13:01:51 +00001256 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1257 Attribute::InReg))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001258 Flags.setInReg();
1259
1260 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001261 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001262 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001263 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001264 Flags.setZExt();
1265
Dan Gohmanc9403652010-07-07 15:54:55 +00001266 for (unsigned i = 0; i < NumParts; ++i) {
1267 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellardd0716b02013-10-23 00:44:24 +00001268 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanc9403652010-07-07 15:54:55 +00001269 OutVals.push_back(Parts[i]);
1270 }
Evan Cheng3927f432009-03-25 20:20:11 +00001271 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001272 }
1273 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001274
1275 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001276 CallingConv::ID CallConv =
1277 DAG.getMachineFunction().getFunction()->getCallingConv();
Bill Wendlingba54bca2013-06-19 21:36:55 +00001278 Chain = TM.getTargetLowering()->LowerReturn(Chain, CallConv, isVarArg,
1279 Outs, OutVals, getCurSDLoc(),
1280 DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001281
1282 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001283 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001284 "LowerReturn didn't return a valid chain!");
1285
1286 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001287 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001288}
1289
Dan Gohmanad62f532009-04-23 23:13:24 +00001290/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1291/// created for it, emit nodes to copy the value into the virtual
1292/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001293void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001294 // Skip empty types
1295 if (V->getType()->isEmptyTy())
1296 return;
1297
Dan Gohman33b7a292010-04-16 17:15:02 +00001298 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1299 if (VMI != FuncInfo.ValueMap.end()) {
1300 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1301 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001302 }
1303}
1304
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001305/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1306/// the current basic block, add it to ValueMap now so that we'll get a
1307/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001308void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001309 // No need to export constants.
1310 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001311
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001312 // Already exported?
1313 if (FuncInfo.isExportedInst(V)) return;
1314
1315 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1316 CopyValueToVirtualRegister(V, Reg);
1317}
1318
Dan Gohman46510a72010-04-15 01:51:59 +00001319bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001320 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321 // The operands of the setcc have to be in this block. We don't know
1322 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001323 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 // Can export from current BB.
1325 if (VI->getParent() == FromBB)
1326 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001327
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001328 // Is already exported, noop.
1329 return FuncInfo.isExportedInst(V);
1330 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 // If this is an argument, we can export it if the BB is the entry block or
1333 // if it is already exported.
1334 if (isa<Argument>(V)) {
1335 if (FromBB == &FromBB->getParent()->getEntryBlock())
1336 return true;
1337
1338 // Otherwise, can only export this if it is already exported.
1339 return FuncInfo.isExportedInst(V);
1340 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001341
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001342 // Otherwise, constants can always be exported.
1343 return true;
1344}
1345
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001346/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001347uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1348 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001349 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1350 if (!BPI)
1351 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001352 const BasicBlock *SrcBB = Src->getBasicBlock();
1353 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001354 return BPI->getEdgeWeight(SrcBB, DstBB);
1355}
1356
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001357void SelectionDAGBuilder::
1358addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1359 uint32_t Weight /* = 0 */) {
1360 if (!Weight)
1361 Weight = getEdgeWeight(Src, Dst);
1362 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001363}
1364
1365
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001366static bool InBlock(const Value *V, const BasicBlock *BB) {
1367 if (const Instruction *I = dyn_cast<Instruction>(V))
1368 return I->getParent() == BB;
1369 return true;
1370}
1371
Dan Gohmanc2277342008-10-17 21:16:08 +00001372/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1373/// This function emits a branch and is used at the leaves of an OR or an
1374/// AND operator tree.
1375///
1376void
Dan Gohman46510a72010-04-15 01:51:59 +00001377SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001378 MachineBasicBlock *TBB,
1379 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001380 MachineBasicBlock *CurBB,
Stephen Hines36b56882014-04-23 16:57:46 -07001381 MachineBasicBlock *SwitchBB,
1382 uint32_t TWeight,
1383 uint32_t FWeight) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001384 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001385
Dan Gohmanc2277342008-10-17 21:16:08 +00001386 // If the leaf of the tree is a comparison, merge the condition into
1387 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001388 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001389 // The operands of the cmp have to be in this block. We don't know
1390 // how to export them from some other block. If this is the first block
1391 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001392 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001393 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1394 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001395 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001396 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001397 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001398 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001399 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001400 if (TM.Options.NoNaNsFPMath)
1401 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 } else {
1403 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001404 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001405 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001406
Stephen Hinesdce4a402014-05-29 02:49:00 -07001407 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1408 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409 SwitchCases.push_back(CB);
1410 return;
1411 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001412 }
1413
1414 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001415 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Stephen Hinesdce4a402014-05-29 02:49:00 -07001416 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmanc2277342008-10-17 21:16:08 +00001417 SwitchCases.push_back(CB);
1418}
1419
Stephen Hines36b56882014-04-23 16:57:46 -07001420/// Scale down both weights to fit into uint32_t.
1421static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1422 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1423 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1424 NewTrue = NewTrue / Scale;
1425 NewFalse = NewFalse / Scale;
1426}
1427
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001428/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001429void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001430 MachineBasicBlock *TBB,
1431 MachineBasicBlock *FBB,
1432 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001433 MachineBasicBlock *SwitchBB,
Stephen Hines36b56882014-04-23 16:57:46 -07001434 unsigned Opc, uint32_t TWeight,
1435 uint32_t FWeight) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001436 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001437 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001438 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001439 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1440 BOp->getParent() != CurBB->getBasicBlock() ||
1441 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1442 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Stephen Hines36b56882014-04-23 16:57:46 -07001443 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1444 TWeight, FWeight);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 return;
1446 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 // Create TmpBB after CurBB.
1449 MachineFunction::iterator BBI = CurBB;
1450 MachineFunction &MF = DAG.getMachineFunction();
1451 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1452 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 if (Opc == Instruction::Or) {
1455 // Codegen X | Y as:
Stephen Hines36b56882014-04-23 16:57:46 -07001456 // BB1:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457 // jmp_if_X TBB
1458 // jmp TmpBB
1459 // TmpBB:
1460 // jmp_if_Y TBB
1461 // jmp FBB
1462 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001463
Stephen Hines36b56882014-04-23 16:57:46 -07001464 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1465 // The requirement is that
1466 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1467 // = TrueProb for orignal BB.
1468 // Assuming the orignal weights are A and B, one choice is to set BB1's
1469 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1470 // assumes that
1471 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1472 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1473 // TmpBB, but the math is more complicated.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001474
Stephen Hines36b56882014-04-23 16:57:46 -07001475 uint64_t NewTrueWeight = TWeight;
1476 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1477 ScaleWeights(NewTrueWeight, NewFalseWeight);
1478 // Emit the LHS condition.
1479 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1480 NewTrueWeight, NewFalseWeight);
1481
1482 NewTrueWeight = TWeight;
1483 NewFalseWeight = 2 * (uint64_t)FWeight;
1484 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 // Emit the RHS condition into TmpBB.
Stephen Hines36b56882014-04-23 16:57:46 -07001486 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1487 NewTrueWeight, NewFalseWeight);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001488 } else {
1489 assert(Opc == Instruction::And && "Unknown merge op!");
1490 // Codegen X & Y as:
Stephen Hines36b56882014-04-23 16:57:46 -07001491 // BB1:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492 // jmp_if_X TmpBB
1493 // jmp FBB
1494 // TmpBB:
1495 // jmp_if_Y TBB
1496 // jmp FBB
1497 //
1498 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001499
Stephen Hines36b56882014-04-23 16:57:46 -07001500 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1501 // The requirement is that
1502 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1503 // = FalseProb for orignal BB.
1504 // Assuming the orignal weights are A and B, one choice is to set BB1's
1505 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1506 // assumes that
1507 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001508
Stephen Hines36b56882014-04-23 16:57:46 -07001509 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1510 uint64_t NewFalseWeight = FWeight;
1511 ScaleWeights(NewTrueWeight, NewFalseWeight);
1512 // Emit the LHS condition.
1513 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1514 NewTrueWeight, NewFalseWeight);
1515
1516 NewTrueWeight = 2 * (uint64_t)TWeight;
1517 NewFalseWeight = FWeight;
1518 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519 // Emit the RHS condition into TmpBB.
Stephen Hines36b56882014-04-23 16:57:46 -07001520 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1521 NewTrueWeight, NewFalseWeight);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001522 }
1523}
1524
1525/// If the set of cases should be emitted as a series of branches, return true.
1526/// If we should emit this as a bunch of and/or'd together conditions, return
1527/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001528bool
Stephen Lin09f8ca32013-07-06 21:44:25 +00001529SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001530 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001531
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532 // If this is two comparisons of the same values or'd or and'd together, they
1533 // will get folded into a single comparison, so don't emit two blocks.
1534 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1535 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1536 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1537 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1538 return false;
1539 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001540
Chris Lattner133ce872010-01-02 00:00:03 +00001541 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1542 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1543 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1544 Cases[0].CC == Cases[1].CC &&
1545 isa<Constant>(Cases[0].CmpRHS) &&
1546 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1547 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1548 return false;
1549 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1550 return false;
1551 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001552
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001553 return true;
1554}
1555
Dan Gohman46510a72010-04-15 01:51:59 +00001556void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001557 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001558
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001559 // Update machine-CFG edges.
1560 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1561
1562 // Figure out which block is immediately after the current one.
Stephen Hinesdce4a402014-05-29 02:49:00 -07001563 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001564 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001565 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001566 NextBlock = BBI;
1567
1568 if (I.isUnconditional()) {
1569 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001570 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001571
Stephen Hines36b56882014-04-23 16:57:46 -07001572 // If this is not a fall-through branch or optimizations are switched off,
1573 // emit the branch.
1574 if (Succ0MBB != NextBlock || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickac6d9be2013-05-25 02:42:55 +00001575 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001577 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001578
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 return;
1580 }
1581
1582 // If this condition is one of the special cases we handle, do special stuff
1583 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001584 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1586
1587 // If this is a series of conditions that are or'd or and'd together, emit
1588 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001589 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001590 // For example, instead of something like:
1591 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001592 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001593 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001594 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595 // or C, F
1596 // jnz foo
1597 // Emit:
1598 // cmp A, B
1599 // je foo
1600 // cmp D, E
1601 // jle foo
1602 //
Dan Gohman46510a72010-04-15 01:51:59 +00001603 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00001604 if (!TM.getTargetLowering()->isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001605 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606 (BOp->getOpcode() == Instruction::And ||
1607 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001608 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Stephen Hines36b56882014-04-23 16:57:46 -07001609 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1610 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611 // If the compares in later blocks need to use values not currently
1612 // exported from this block, export them now. This block should always
1613 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001614 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001615
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001616 // Allow some cases to be rejected.
1617 if (ShouldEmitAsBranches(SwitchCases)) {
1618 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1619 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1620 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1621 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001622
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001623 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001624 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001625 SwitchCases.erase(SwitchCases.begin());
1626 return;
1627 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001628
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001629 // Okay, we decided not to do this, remove any inserted MBB's and clear
1630 // SwitchCases.
1631 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001632 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001633
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001634 SwitchCases.clear();
1635 }
1636 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001637
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001638 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001639 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Stephen Hinesdce4a402014-05-29 02:49:00 -07001640 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001641
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001642 // Use visitSwitchCase to actually insert the fast branch sequence for this
1643 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001644 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001645}
1646
1647/// visitSwitchCase - Emits the necessary code to represent a single node in
1648/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001649void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1650 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001651 SDValue Cond;
1652 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001653 SDLoc dl = getCurSDLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001654
1655 // Build the setcc now.
Stephen Hinesdce4a402014-05-29 02:49:00 -07001656 if (!CB.CmpMHS) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001657 // Fold "(X == true)" to X and "(X == false)" to !X to
1658 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001659 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001660 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001661 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001662 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001663 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001665 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001666 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001668 } else {
Bob Wilsondb3a9e62013-09-09 19:14:35 +00001669 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670
Anton Korobeynikov23218582008-12-23 22:25:27 +00001671 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1672 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001673
1674 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001675 EVT VT = CmpOp.getValueType();
Stephen Lin155615d2013-07-08 00:37:03 +00001676
Bob Wilsondb3a9e62013-09-09 19:14:35 +00001677 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsondb3a9e62013-09-09 19:14:35 +00001679 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001680 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001681 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001682 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001684 DAG.getConstant(High-Low, VT), ISD::SETULE);
1685 }
1686 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001687
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001688 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001689 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesene7fdef42012-08-20 21:39:52 +00001690 // TrueBB and FalseBB are always different unless the incoming IR is
1691 // degenerate. This only happens when running llc on weird IR.
1692 if (CB.TrueBB != CB.FalseBB)
1693 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001694
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001695 // Set NextBlock to be the MBB immediately after the current one, if any.
1696 // This is used to avoid emitting unnecessary branches to the next block.
Stephen Hinesdce4a402014-05-29 02:49:00 -07001697 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001698 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001699 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001700 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001701
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001702 // If the lhs block is the next block, invert the condition so that we can
1703 // fall through to the lhs instead of the rhs block.
1704 if (CB.TrueBB == NextBlock) {
1705 std::swap(CB.TrueBB, CB.FalseBB);
1706 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001707 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001709
Dale Johannesenf5d97892009-02-04 01:48:28 +00001710 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001712 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001713
Evan Cheng266a99d2010-09-23 06:51:55 +00001714 // Insert the false branch. Do this even if it's a fall through branch,
1715 // this makes it easier to do DAG optimizations which require inverting
1716 // the branch condition.
1717 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1718 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001719
1720 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721}
1722
1723/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001724void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001725 // Emit the code for the jump table
1726 assert(JT.Reg != -1U && "Should lower JT Header first!");
Bill Wendlingba54bca2013-06-19 21:36:55 +00001727 EVT PTy = TM.getTargetLowering()->getPointerTy();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001728 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesena04b7572009-02-03 23:04:43 +00001729 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001730 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001731 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001732 MVT::Other, Index.getValue(1),
1733 Table, Index);
1734 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001735}
1736
1737/// visitJumpTableHeader - This function emits necessary code to produce index
1738/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001739void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001740 JumpTableHeader &JTH,
1741 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001742 // Subtract the lowest switch case value from the value being switched on and
1743 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744 // difference between smallest and largest cases.
1745 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001746 EVT VT = SwitchOp.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001747 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001748 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001749
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001750 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001751 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001752 // can be used as an index into the jump table in a subsequent basic block.
1753 // This value may be smaller or larger than the target's pointer type, and
1754 // therefore require extension or truncating.
Bill Wendlingba54bca2013-06-19 21:36:55 +00001755 const TargetLowering *TLI = TM.getTargetLowering();
1756 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI->getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001757
Bill Wendlingba54bca2013-06-19 21:36:55 +00001758 unsigned JumpTableReg = FuncInfo.CreateReg(TLI->getPointerTy());
Andrew Trickac6d9be2013-05-25 02:42:55 +00001759 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesena04b7572009-02-03 23:04:43 +00001760 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001761 JT.Reg = JumpTableReg;
1762
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001763 // Emit the range check for the jump table, and branch to the default block
1764 // for the switch statement if the value being switched on exceeds the largest
1765 // case in the switch.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001766 SDValue CMP = DAG.getSetCC(getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00001767 TLI->getSetCCResultType(*DAG.getContext(),
1768 Sub.getValueType()),
Matt Arsenault225ed702013-05-18 00:21:46 +00001769 Sub,
1770 DAG.getConstant(JTH.Last - JTH.First,VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001771 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001772
1773 // Set NextBlock to be the MBB immediately after the current one, if any.
1774 // This is used to avoid emitting unnecessary branches to the next block.
Stephen Hinesdce4a402014-05-29 02:49:00 -07001775 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001776 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001777
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001778 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001779 NextBlock = BBI;
1780
Andrew Trickac6d9be2013-05-25 02:42:55 +00001781 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001783 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001784
Bill Wendling4533cac2010-01-28 21:51:40 +00001785 if (JT.MBB != NextBlock)
Andrew Trickac6d9be2013-05-25 02:42:55 +00001786 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001787 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001788
Bill Wendling87710f02009-12-21 23:47:40 +00001789 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001790}
1791
Michael Gottesman657484f2013-08-20 07:00:16 +00001792/// Codegen a new tail for a stack protector check ParentMBB which has had its
1793/// tail spliced into a stack protector check success bb.
1794///
1795/// For a high level explanation of how this fits into the stack protector
1796/// generation see the comment on the declaration of class
1797/// StackProtectorDescriptor.
1798void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1799 MachineBasicBlock *ParentBB) {
1800
1801 // First create the loads to the guard/stack slot for the comparison.
1802 const TargetLowering *TLI = TM.getTargetLowering();
1803 EVT PtrTy = TLI->getPointerTy();
1804
1805 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1806 int FI = MFI->getStackProtectorIndex();
1807
1808 const Value *IRGuard = SPD.getGuard();
1809 SDValue GuardPtr = getValue(IRGuard);
1810 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1811
1812 unsigned Align =
1813 TLI->getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
1814 SDValue Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1815 GuardPtr, MachinePointerInfo(IRGuard, 0),
1816 true, false, false, Align);
1817
1818 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1819 StackSlotPtr,
1820 MachinePointerInfo::getFixedStack(FI),
1821 true, false, false, Align);
1822
1823 // Perform the comparison via a subtract/getsetcc.
1824 EVT VT = Guard.getValueType();
1825 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1826
1827 SDValue Cmp = DAG.getSetCC(getCurSDLoc(),
1828 TLI->getSetCCResultType(*DAG.getContext(),
1829 Sub.getValueType()),
1830 Sub, DAG.getConstant(0, VT),
1831 ISD::SETNE);
1832
1833 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1834 // branch to failure MBB.
1835 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1836 MVT::Other, StackSlot.getOperand(0),
1837 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1838 // Otherwise branch to success MBB.
1839 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1840 MVT::Other, BrCond,
1841 DAG.getBasicBlock(SPD.getSuccessMBB()));
1842
1843 DAG.setRoot(Br);
1844}
1845
1846/// Codegen the failure basic block for a stack protector check.
1847///
1848/// A failure stack protector machine basic block consists simply of a call to
1849/// __stack_chk_fail().
1850///
1851/// For a high level explanation of how this fits into the stack protector
1852/// generation see the comment on the declaration of class
1853/// StackProtectorDescriptor.
1854void
1855SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
1856 const TargetLowering *TLI = TM.getTargetLowering();
1857 SDValue Chain = TLI->makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL,
Stephen Hinesdce4a402014-05-29 02:49:00 -07001858 MVT::isVoid, nullptr, 0, false,
1859 getCurSDLoc(), false, false).second;
Michael Gottesman657484f2013-08-20 07:00:16 +00001860 DAG.setRoot(Chain);
1861}
1862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001863/// visitBitTestHeader - This function emits necessary code to produce value
1864/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001865void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1866 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867 // Subtract the minimum value
1868 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglund34525f92012-12-11 11:14:33 +00001869 EVT VT = SwitchOp.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001870 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001871 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001872
1873 // Check range
Bill Wendlingba54bca2013-06-19 21:36:55 +00001874 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001875 SDValue RangeCmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00001876 TLI->getSetCCResultType(*DAG.getContext(),
Matt Arsenault225ed702013-05-18 00:21:46 +00001877 Sub.getValueType()),
Bill Wendling87710f02009-12-21 23:47:40 +00001878 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001879 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880
Evan Chengd08e5b42011-01-06 01:02:44 +00001881 // Determine the type of the test operands.
1882 bool UsePtrType = false;
Bill Wendlingba54bca2013-06-19 21:36:55 +00001883 if (!TLI->isTypeLegal(VT))
Evan Chengd08e5b42011-01-06 01:02:44 +00001884 UsePtrType = true;
1885 else {
1886 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001887 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001888 // Switch table case range are encoded into series of masks.
1889 // Just use pointer type, it's guaranteed to fit.
1890 UsePtrType = true;
1891 break;
1892 }
1893 }
1894 if (UsePtrType) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00001895 VT = TLI->getPointerTy();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001896 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengd08e5b42011-01-06 01:02:44 +00001897 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001898
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001899 B.RegVT = VT.getSimpleVT();
Patrik Hagglund8963fec2012-12-19 12:23:01 +00001900 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001901 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001902 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001903
1904 // Set NextBlock to be the MBB immediately after the current one, if any.
1905 // This is used to avoid emitting unnecessary branches to the next block.
Stephen Hinesdce4a402014-05-29 02:49:00 -07001906 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001907 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001908 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001909 NextBlock = BBI;
1910
1911 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1912
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001913 addSuccessorWithWeight(SwitchBB, B.Default);
1914 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001915
Andrew Trickac6d9be2013-05-25 02:42:55 +00001916 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001918 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001919
Evan Cheng8c1f4322010-09-23 18:32:19 +00001920 if (MBB != NextBlock)
Andrew Trickac6d9be2013-05-25 02:42:55 +00001921 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng8c1f4322010-09-23 18:32:19 +00001922 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001923
Bill Wendling87710f02009-12-21 23:47:40 +00001924 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001925}
1926
1927/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001928void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1929 MachineBasicBlock* NextMBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00001930 uint32_t BranchWeightToNext,
Dan Gohman2048b852009-11-23 18:04:58 +00001931 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001932 BitTestCase &B,
1933 MachineBasicBlock *SwitchBB) {
Patrik Hagglund8963fec2012-12-19 12:23:01 +00001934 MVT VT = BB.RegVT;
Andrew Trickac6d9be2013-05-25 02:42:55 +00001935 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001936 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001937 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001938 unsigned PopCount = CountPopulation_64(B.Mask);
Bill Wendlingba54bca2013-06-19 21:36:55 +00001939 const TargetLowering *TLI = TM.getTargetLowering();
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001940 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001941 // Testing for a single bit; just compare the shift count with what it
1942 // would need to be to shift a 1 bit in that position.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001943 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00001944 TLI->getSetCCResultType(*DAG.getContext(), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001945 ShiftOp,
Michael J. Spencerc6af2432013-05-24 22:23:49 +00001946 DAG.getConstant(countTrailingZeros(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001947 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001948 } else if (PopCount == BB.Range) {
1949 // There is only one zero bit in the range, test for it directly.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001950 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00001951 TLI->getSetCCResultType(*DAG.getContext(), VT),
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001952 ShiftOp,
1953 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1954 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001955 } else {
1956 // Make desired shift
Andrew Trickac6d9be2013-05-25 02:42:55 +00001957 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengd08e5b42011-01-06 01:02:44 +00001958 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001959
Dan Gohman8e0163a2010-06-24 02:06:24 +00001960 // Emit bit tests and jumps
Andrew Trickac6d9be2013-05-25 02:42:55 +00001961 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001962 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00001963 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00001964 TLI->getSetCCResultType(*DAG.getContext(), VT),
Evan Chengd08e5b42011-01-06 01:02:44 +00001965 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001966 ISD::SETNE);
1967 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001968
Manman Ren1a710fd2012-08-24 18:14:27 +00001969 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1970 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1971 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1972 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001973
Andrew Trickac6d9be2013-05-25 02:42:55 +00001974 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001976 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977
1978 // Set NextBlock to be the MBB immediately after the current one, if any.
1979 // This is used to avoid emitting unnecessary branches to the next block.
Stephen Hinesdce4a402014-05-29 02:49:00 -07001980 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001981 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001982 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 NextBlock = BBI;
1984
Evan Cheng8c1f4322010-09-23 18:32:19 +00001985 if (NextMBB != NextBlock)
Andrew Trickac6d9be2013-05-25 02:42:55 +00001986 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng8c1f4322010-09-23 18:32:19 +00001987 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001988
Bill Wendling87710f02009-12-21 23:47:40 +00001989 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001990}
1991
Dan Gohman46510a72010-04-15 01:51:59 +00001992void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001993 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001994
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 // Retrieve successors.
1996 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1997 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1998
Gabor Greifb67e6b32009-01-15 11:10:44 +00001999 const Value *Callee(I.getCalledValue());
Nuno Lopes85b40892012-06-28 22:30:12 +00002000 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greifb67e6b32009-01-15 11:10:44 +00002001 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002 visitInlineAsm(&I);
Nuno Lopes85b40892012-06-28 22:30:12 +00002003 else if (Fn && Fn->isIntrinsic()) {
2004 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes4532bf62012-07-18 00:07:17 +00002005 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopes85b40892012-06-28 22:30:12 +00002006 } else
Gabor Greifb67e6b32009-01-15 11:10:44 +00002007 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002008
2009 // If the value of the invoke is used outside of its defining block, make it
2010 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00002011 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002012
2013 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00002014 addSuccessorWithWeight(InvokeMBB, Return);
2015 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016
2017 // Drop into normal successor.
Andrew Trickac6d9be2013-05-25 02:42:55 +00002018 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002019 MVT::Other, getControlRoot(),
2020 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021}
2022
Bill Wendlingdccc03b2011-07-31 06:30:59 +00002023void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2024 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2025}
2026
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00002027void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2028 assert(FuncInfo.MBB->isLandingPad() &&
2029 "Call to landingpad not in landing pad!");
2030
2031 MachineBasicBlock *MBB = FuncInfo.MBB;
2032 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2033 AddLandingPadInfo(LP, MMI, MBB);
2034
Bill Wendlingbdf9db62012-02-13 23:47:16 +00002035 // If there aren't registers to copy the values into (e.g., during SjLj
2036 // exceptions), then don't bother to create these DAG nodes.
Bill Wendlingba54bca2013-06-19 21:36:55 +00002037 const TargetLowering *TLI = TM.getTargetLowering();
2038 if (TLI->getExceptionPointerRegister() == 0 &&
2039 TLI->getExceptionSelectorRegister() == 0)
Bill Wendlingbdf9db62012-02-13 23:47:16 +00002040 return;
2041
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00002042 SmallVector<EVT, 2> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00002043 ComputeValueVTs(*TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesen918b7c82013-07-04 04:53:45 +00002044 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00002045
Jakob Stoklund Olesen918b7c82013-07-04 04:53:45 +00002046 // Get the two live-in registers as SDValues. The physregs have already been
2047 // copied into virtual registers.
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00002048 SDValue Ops[2];
Jakob Stoklund Olesen918b7c82013-07-04 04:53:45 +00002049 Ops[0] = DAG.getZExtOrTrunc(
2050 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2051 FuncInfo.ExceptionPointerVirtReg, TLI->getPointerTy()),
2052 getCurSDLoc(), ValueVTs[0]);
2053 Ops[1] = DAG.getZExtOrTrunc(
2054 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2055 FuncInfo.ExceptionSelectorVirtReg, TLI->getPointerTy()),
2056 getCurSDLoc(), ValueVTs[1]);
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00002057
Jakob Stoklund Olesen918b7c82013-07-04 04:53:45 +00002058 // Merge into one.
Andrew Trickac6d9be2013-05-25 02:42:55 +00002059 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Stephen Hinesdce4a402014-05-29 02:49:00 -07002060 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesen918b7c82013-07-04 04:53:45 +00002061 setValue(&LP, Res);
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00002062}
2063
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002064/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2065/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00002066bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2067 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002068 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002069 MachineBasicBlock *Default,
2070 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002072 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00002074 return false;
2075
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076 // Get the MachineFunction which holds the current MBB. This is used when
2077 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002078 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002079
2080 // Figure out which block is immediately after the current one.
Stephen Hinesdce4a402014-05-29 02:49:00 -07002081 MachineBasicBlock *NextBlock = nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 MachineFunction::iterator BBI = CR.CaseBB;
2083
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002084 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002085 NextBlock = BBI;
2086
Manman Ren1a710fd2012-08-24 18:14:27 +00002087 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramerce750f02010-11-22 09:45:38 +00002088 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002089 // is the same as the other, but has one bit unset that the other has set,
2090 // use bit manipulation to do two compares at once. For example:
2091 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00002092 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2093 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2094 if (Size == 2 && CR.CaseBB == SwitchBB) {
2095 Case &Small = *CR.Range.first;
2096 Case &Big = *(CR.Range.second-1);
2097
2098 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2099 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2100 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2101
2102 // Check that there is only one bit different.
2103 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2104 (SmallValue | BigValue) == BigValue) {
2105 // Isolate the common bit.
2106 APInt CommonBit = BigValue & ~SmallValue;
2107 assert((SmallValue | CommonBit) == BigValue &&
2108 CommonBit.countPopulation() == 1 && "Not a common bit?");
2109
2110 SDValue CondLHS = getValue(SV);
2111 EVT VT = CondLHS.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00002112 SDLoc DL = getCurSDLoc();
Benjamin Kramerce750f02010-11-22 09:45:38 +00002113
2114 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2115 DAG.getConstant(CommonBit, VT));
2116 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2117 Or, DAG.getConstant(BigValue, VT),
2118 ISD::SETEQ);
2119
2120 // Update successor info.
Manman Ren1a710fd2012-08-24 18:14:27 +00002121 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2122 addSuccessorWithWeight(SwitchBB, Small.BB,
2123 Small.ExtraWeight + Big.ExtraWeight);
2124 addSuccessorWithWeight(SwitchBB, Default,
2125 // The default destination is the first successor in IR.
2126 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramerce750f02010-11-22 09:45:38 +00002127
2128 // Insert the true branch.
2129 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2130 getControlRoot(), Cond,
2131 DAG.getBasicBlock(Small.BB));
2132
2133 // Insert the false branch.
2134 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2135 DAG.getBasicBlock(Default));
2136
2137 DAG.setRoot(BrCond);
2138 return true;
2139 }
2140 }
2141 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002142
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002143 // Order cases by weight so the most likely case will be checked first.
Manman Ren1a710fd2012-08-24 18:14:27 +00002144 uint32_t UnhandledWeights = 0;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002145 if (BPI) {
2146 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002147 uint32_t IWeight = I->ExtraWeight;
2148 UnhandledWeights += IWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002149 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002150 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002151 if (IWeight > JWeight)
2152 std::swap(*I, *J);
2153 }
2154 }
2155 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002156 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002157 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5db954d2012-05-26 21:19:12 +00002158 if (Size > 1 &&
2159 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160 // The last case block won't fall through into 'NextBlock' if we emit the
2161 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002162 // We start at the bottom as it's the case with the least weight.
Stephen Lin09f8ca32013-07-06 21:44:25 +00002163 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002164 if (I->BB == NextBlock) {
2165 std::swap(*I, BackCase);
2166 break;
2167 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002168 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002169
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002170 // Create a CaseBlock record representing a conditional branch to
2171 // the Case's target mbb if the value being switched on SV is equal
2172 // to C.
2173 MachineBasicBlock *CurBlock = CR.CaseBB;
2174 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2175 MachineBasicBlock *FallThrough;
2176 if (I != E-1) {
2177 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2178 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002179
2180 // Put SV in a virtual register to make it available from the new blocks.
2181 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182 } else {
2183 // If the last case doesn't match, go to the default block.
2184 FallThrough = Default;
2185 }
2186
Dan Gohman46510a72010-04-15 01:51:59 +00002187 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002188 ISD::CondCode CC;
2189 if (I->High == I->Low) {
2190 // This is just small small case range :) containing exactly 1 case
2191 CC = ISD::SETEQ;
Stephen Hinesdce4a402014-05-29 02:49:00 -07002192 LHS = SV; RHS = I->High; MHS = nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193 } else {
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002194 CC = ISD::SETLE;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195 LHS = I->Low; MHS = SV; RHS = I->High;
2196 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002197
Manman Ren1a710fd2012-08-24 18:14:27 +00002198 // The false weight should be sum of all un-handled cases.
2199 UnhandledWeights -= I->ExtraWeight;
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002200 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2201 /* me */ CurBlock,
Manman Ren1a710fd2012-08-24 18:14:27 +00002202 /* trueweight */ I->ExtraWeight,
2203 /* falseweight */ UnhandledWeights);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002204
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002205 // If emitting the first comparison, just call visitSwitchCase to emit the
2206 // code into the current block. Otherwise, push the CaseBlock onto the
2207 // vector to be later processed by SDISel, and insert the node's MBB
2208 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002209 if (CurBlock == SwitchBB)
2210 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002211 else
2212 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002213
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002214 CurBlock = FallThrough;
2215 }
2216
2217 return true;
2218}
2219
2220static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng769951f2012-07-02 22:39:56 +00002221 return TLI.supportJumpTables() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002222 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2223 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002225
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002226static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002227 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002228 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002229 return (LastExt - FirstExt + 1ULL);
2230}
2231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002232/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002233bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2234 CaseRecVector &WorkList,
2235 const Value *SV,
2236 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002237 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002238 Case& FrontCase = *CR.Range.first;
2239 Case& BackCase = *(CR.Range.second-1);
2240
Chris Lattnere880efe2009-11-07 07:50:34 +00002241 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2242 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002243
Chris Lattnere880efe2009-11-07 07:50:34 +00002244 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002245 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002246 TSize += I->size();
2247
Bill Wendlingba54bca2013-06-19 21:36:55 +00002248 const TargetLowering *TLI = TM.getTargetLowering();
2249 if (!areJTsAllowed(*TLI) || TSize.ult(TLI->getMinimumJumpTableEntries()))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002250 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002251
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002252 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002253 // The density is TSize / Range. Require at least 40%.
2254 // It should not be possible for IntTSize to saturate for sane code, but make
2255 // sure we handle Range saturation correctly.
2256 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2257 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2258 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 return false;
2260
David Greene4b69d992010-01-05 01:24:57 +00002261 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002262 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002263 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002264
2265 // Get the MachineFunction which holds the current MBB. This is used when
2266 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002267 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268
2269 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002270 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002271 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002272
2273 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2274
2275 // Create a new basic block to hold the code for loading the address
2276 // of the jump table, and jumping to it. Update successor information;
2277 // we will either branch to the default case for the switch, or the jump
2278 // table.
2279 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2280 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002281
2282 addSuccessorWithWeight(CR.CaseBB, Default);
2283 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002284
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002285 // Build a vector of destination BBs, corresponding to each target
2286 // of the jump table. If the value of the jump table slot corresponds to
2287 // a case statement, push the case's BB onto the vector, otherwise, push
2288 // the default BB.
2289 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002290 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002292 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2293 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002294
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002295 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002296 DestBBs.push_back(I->BB);
2297 if (TEI==High)
2298 ++I;
2299 } else {
2300 DestBBs.push_back(Default);
2301 }
2302 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002303
Manman Ren1a710fd2012-08-24 18:14:27 +00002304 // Calculate weight for each unique destination in CR.
2305 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2306 if (FuncInfo.BPI)
2307 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2308 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2309 DestWeights.find(I->BB);
Stephen Lin155615d2013-07-08 00:37:03 +00002310 if (Itr != DestWeights.end())
Manman Ren1a710fd2012-08-24 18:14:27 +00002311 Itr->second += I->ExtraWeight;
2312 else
2313 DestWeights[I->BB] = I->ExtraWeight;
2314 }
2315
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002317 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2318 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002319 E = DestBBs.end(); I != E; ++I) {
2320 if (!SuccsHandled[(*I)->getNumber()]) {
2321 SuccsHandled[(*I)->getNumber()] = true;
Manman Ren1a710fd2012-08-24 18:14:27 +00002322 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2323 DestWeights.find(*I);
2324 addSuccessorWithWeight(JumpTableBB, *I,
2325 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002326 }
2327 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002328
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002329 // Create a jump table index for this jump table.
Bill Wendlingba54bca2013-06-19 21:36:55 +00002330 unsigned JTEncoding = TLI->getJumpTableEncoding();
Chris Lattner071c62f2010-01-25 23:26:13 +00002331 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002332 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002334 // Set the jump table information so that we can codegen it as a second
2335 // MachineBasicBlock
2336 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002337 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2338 if (CR.CaseBB == SwitchBB)
2339 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002340
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002341 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 return true;
2343}
2344
2345/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2346/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002347bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2348 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002349 const Value* SV,
Stephen Lin09f8ca32013-07-06 21:44:25 +00002350 MachineBasicBlock* Default,
2351 MachineBasicBlock* SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352 // Get the MachineFunction which holds the current MBB. This is used when
2353 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002354 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355
2356 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002357 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002358 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002359
2360 Case& FrontCase = *CR.Range.first;
2361 Case& BackCase = *(CR.Range.second-1);
2362 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2363
2364 // Size is the number of Cases represented by this range.
2365 unsigned Size = CR.Range.second - CR.Range.first;
2366
Chris Lattnere880efe2009-11-07 07:50:34 +00002367 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2368 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369 double FMetric = 0;
2370 CaseItr Pivot = CR.Range.first + Size/2;
2371
2372 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2373 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002374 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2376 I!=E; ++I)
2377 TSize += I->size();
2378
Chris Lattnere880efe2009-11-07 07:50:34 +00002379 APInt LSize = FrontCase.size();
2380 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002381 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002382 << "First: " << First << ", Last: " << Last <<'\n'
2383 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2385 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002386 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2387 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002388 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiyc2c52a62012-05-15 06:50:18 +00002389 assert((Range - 2ULL).isNonNegative() &&
2390 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002391 // Use volatile double here to avoid excess precision issues on some hosts,
2392 // e.g. that use 80-bit X87 registers.
2393 volatile double LDensity =
2394 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002395 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002396 volatile double RDensity =
2397 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002398 (Last - RBegin + 1ULL).roundToDouble();
Stephen Hines36b56882014-04-23 16:57:46 -07002399 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002401 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002402 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2403 << "LDensity: " << LDensity
2404 << ", RDensity: " << RDensity << '\n'
2405 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002406 if (FMetric < Metric) {
2407 Pivot = J;
2408 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002409 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410 }
2411
2412 LSize += J->size();
2413 RSize -= J->size();
2414 }
Bill Wendlingba54bca2013-06-19 21:36:55 +00002415
2416 const TargetLowering *TLI = TM.getTargetLowering();
2417 if (areJTsAllowed(*TLI)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002418 // If our case is dense we *really* should handle it earlier!
2419 assert((FMetric > 0) && "Should handle dense range earlier!");
2420 } else {
2421 Pivot = CR.Range.first + Size/2;
2422 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002423
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002424 CaseRange LHSR(CR.Range.first, Pivot);
2425 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002426 const Constant *C = Pivot->Low;
Stephen Hinesdce4a402014-05-29 02:49:00 -07002427 MachineBasicBlock *FalseBB = nullptr, *TrueBB = nullptr;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002429 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002430 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002431 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002432 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002433 // Pivot's Value, then we can branch directly to the LHS's Target,
2434 // rather than creating a leaf node for it.
2435 if ((LHSR.second - LHSR.first) == 1 &&
2436 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002437 cast<ConstantInt>(C)->getValue() ==
2438 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002439 TrueBB = LHSR.first->BB;
2440 } else {
2441 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2442 CurMF->insert(BBI, TrueBB);
2443 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002444
2445 // Put SV in a virtual register to make it available from the new blocks.
2446 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002449 // Similar to the optimization above, if the Value being switched on is
2450 // known to be less than the Constant CR.LT, and the current Case Value
2451 // is CR.LT - 1, then we can branch directly to the target block for
2452 // the current Case Value, rather than emitting a RHS leaf node for it.
2453 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002454 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2455 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456 FalseBB = RHSR.first->BB;
2457 } else {
2458 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2459 CurMF->insert(BBI, FalseBB);
2460 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002461
2462 // Put SV in a virtual register to make it available from the new blocks.
2463 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002464 }
2465
2466 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002467 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002468 // Otherwise, branch to LHS.
Stephen Hinesdce4a402014-05-29 02:49:00 -07002469 CaseBlock CB(ISD::SETLT, SV, C, nullptr, TrueBB, FalseBB, CR.CaseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002470
Dan Gohman99be8ae2010-04-19 22:41:47 +00002471 if (CR.CaseBB == SwitchBB)
2472 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473 else
2474 SwitchCases.push_back(CB);
2475
2476 return true;
2477}
2478
2479/// handleBitTestsSwitchCase - if current case range has few destination and
2480/// range span less, than machine word bitwidth, encode case range into series
2481/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002482bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2483 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002484 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002485 MachineBasicBlock* Default,
Stephen Lin09f8ca32013-07-06 21:44:25 +00002486 MachineBasicBlock* SwitchBB) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00002487 const TargetLowering *TLI = TM.getTargetLowering();
2488 EVT PTy = TLI->getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002489 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002490
2491 Case& FrontCase = *CR.Range.first;
2492 Case& BackCase = *(CR.Range.second-1);
2493
2494 // Get the MachineFunction which holds the current MBB. This is used when
2495 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002496 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002497
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002498 // If target does not have legal shift left, do not emit bit tests at all.
Matt Arsenault599c0af2013-10-21 19:24:15 +00002499 if (!TLI->isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002500 return false;
2501
Anton Korobeynikov23218582008-12-23 22:25:27 +00002502 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002503 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2504 I!=E; ++I) {
2505 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002506 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002507 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002509 // Count unique destinations
2510 SmallSet<MachineBasicBlock*, 4> Dests;
2511 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2512 Dests.insert(I->BB);
2513 if (Dests.size() > 3)
2514 // Don't bother the code below, if there are too much unique destinations
2515 return false;
2516 }
David Greene4b69d992010-01-05 01:24:57 +00002517 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002518 << Dests.size() << '\n'
2519 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002521 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002522 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2523 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002524 APInt cmpRange = maxValue - minValue;
2525
David Greene4b69d992010-01-05 01:24:57 +00002526 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002527 << "Low bound: " << minValue << '\n'
2528 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002529
Dan Gohmane0567812010-04-08 23:03:40 +00002530 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531 (!(Dests.size() == 1 && numCmps >= 3) &&
2532 !(Dests.size() == 2 && numCmps >= 5) &&
2533 !(Dests.size() >= 3 && numCmps >= 6)))
2534 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002535
David Greene4b69d992010-01-05 01:24:57 +00002536 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002537 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2538
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539 // Optimize the case where all the case values fit in a
2540 // word without having to subtract minValue. In this case,
2541 // we can optimize away the subtraction.
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002542 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002543 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002544 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002545 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002546 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002547
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548 CaseBitsVector CasesBits;
2549 unsigned i, count = 0;
2550
2551 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2552 MachineBasicBlock* Dest = I->BB;
2553 for (i = 0; i < count; ++i)
2554 if (Dest == CasesBits[i].BB)
2555 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002556
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002557 if (i == count) {
2558 assert((count < 3) && "Too much destinations to test!");
Manman Ren1a710fd2012-08-24 18:14:27 +00002559 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560 count++;
2561 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002562
2563 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2564 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2565
2566 uint64_t lo = (lowValue - lowBound).getZExtValue();
2567 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Ren1a710fd2012-08-24 18:14:27 +00002568 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002569
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002570 for (uint64_t j = lo; j <= hi; j++) {
2571 CasesBits[i].Mask |= 1ULL << j;
2572 CasesBits[i].Bits++;
2573 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002574
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002575 }
2576 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002577
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578 BitTestInfo BTC;
2579
2580 // Figure out which block is immediately after the current one.
2581 MachineFunction::iterator BBI = CR.CaseBB;
2582 ++BBI;
2583
2584 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2585
David Greene4b69d992010-01-05 01:24:57 +00002586 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002588 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002589 << ", Bits: " << CasesBits[i].Bits
2590 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002591
2592 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2593 CurMF->insert(BBI, CaseBB);
2594 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2595 CaseBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00002596 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002597
2598 // Put SV in a virtual register to make it available from the new blocks.
2599 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002600 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002601
2602 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002603 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002604 CR.CaseBB, Default, BTC);
2605
Dan Gohman99be8ae2010-04-19 22:41:47 +00002606 if (CR.CaseBB == SwitchBB)
2607 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002608
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002609 BitTestCases.push_back(BTB);
2610
2611 return true;
2612}
2613
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002614/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002615size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2616 const SwitchInst& SI) {
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002617 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002618
Manman Ren1a710fd2012-08-24 18:14:27 +00002619 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002620 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002621 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002622 i != e; ++i) {
2623 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002624 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2625
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002626 uint32_t ExtraWeight =
2627 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2628
2629 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2630 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002631 }
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002632 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lin155615d2013-07-08 00:37:03 +00002633
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002634 // Merge case into clusters
2635 if (Cases.size() >= 2)
2636 // Must recompute end() each iteration because it may be
2637 // invalidated by erase if we hold on to it
Stephen Hines36b56882014-04-23 16:57:46 -07002638 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin());
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002639 J != Cases.end(); ) {
2640 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2641 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2642 MachineBasicBlock* nextBB = J->BB;
2643 MachineBasicBlock* currentBB = I->BB;
Stephen Lin155615d2013-07-08 00:37:03 +00002644
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002645 // If the two neighboring cases go to the same destination, merge them
2646 // into a single case.
2647 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2648 I->High = J->High;
2649 I->ExtraWeight += J->ExtraWeight;
2650 J = Cases.erase(J);
2651 } else {
2652 I = J++;
2653 }
2654 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002655
Bob Wilsondb3a9e62013-09-09 19:14:35 +00002656 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2657 if (I->Low != I->High)
2658 // A range counts double, since it requires two compares.
2659 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002660 }
2661
2662 return numCmps;
2663}
2664
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002665void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2666 MachineBasicBlock *Last) {
2667 // Update JTCases.
2668 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2669 if (JTCases[i].first.HeaderBB == First)
2670 JTCases[i].first.HeaderBB = Last;
2671
2672 // Update BitTestCases.
2673 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2674 if (BitTestCases[i].Parent == First)
2675 BitTestCases[i].Parent = Last;
2676}
2677
Dan Gohman46510a72010-04-15 01:51:59 +00002678void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002679 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002680
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002681 // Figure out which block is immediately after the current one.
Stephen Hinesdce4a402014-05-29 02:49:00 -07002682 MachineBasicBlock *NextBlock = nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002683 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2684
2685 // If there is only the default destination, branch to it if it is not the
2686 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002687 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002688 // Update machine-CFG edges.
2689
2690 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002691 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002692 if (Default != NextBlock)
Andrew Trickac6d9be2013-05-25 02:42:55 +00002693 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002694 MVT::Other, getControlRoot(),
2695 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002696
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002697 return;
2698 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002699
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002700 // If there are any non-default case statements, create a vector of Cases
2701 // representing each one, and sort the vector so that we can efficiently
2702 // create a binary search tree from them.
2703 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002704 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002705 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002706 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002707 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002708
2709 // Get the Value to be switched on and default basic blocks, which will be
2710 // inserted into CaseBlock records, representing basic blocks in the binary
2711 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002712 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713
2714 // Push the initial CaseRec onto the worklist
2715 CaseRecVector WorkList;
Stephen Hinesdce4a402014-05-29 02:49:00 -07002716 WorkList.push_back(CaseRec(SwitchMBB,nullptr,nullptr,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002717 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002718
2719 while (!WorkList.empty()) {
2720 // Grab a record representing a case range to process off the worklist
2721 CaseRec CR = WorkList.back();
2722 WorkList.pop_back();
2723
Dan Gohman99be8ae2010-04-19 22:41:47 +00002724 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002725 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002726
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727 // If the range has few cases (two or less) emit a series of specific
2728 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002729 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002731
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002732 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002733 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734 // lowering the switch to a binary tree of conditional branches.
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002735 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman99be8ae2010-04-19 22:41:47 +00002736 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002738
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002739 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2740 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002741 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002742 }
2743}
2744
Dan Gohman46510a72010-04-15 01:51:59 +00002745void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002746 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002747
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002748 // Update machine-CFG edges with unique successors.
Nadav Rotemee0ce152012-10-23 21:05:33 +00002749 SmallSet<BasicBlock*, 32> Done;
2750 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2751 BasicBlock *BB = I.getSuccessor(i);
2752 bool Inserted = Done.insert(BB);
2753 if (!Inserted)
2754 continue;
2755
2756 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002757 addSuccessorWithWeight(IndirectBrMBB, Succ);
2758 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002759
Andrew Trickac6d9be2013-05-25 02:42:55 +00002760 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002761 MVT::Other, getControlRoot(),
2762 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002763}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002764
Stephen Hinesdce4a402014-05-29 02:49:00 -07002765void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2766 if (DAG.getTarget().Options.TrapUnreachable)
2767 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2768}
2769
Dan Gohman46510a72010-04-15 01:51:59 +00002770void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002771 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002772 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002773 if (isa<Constant>(I.getOperand(0)) &&
2774 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2775 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002776 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner2ca5c862011-02-15 00:14:00 +00002777 Op2.getValueType(), Op2));
2778 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002779 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002780
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002781 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002782}
2783
Dan Gohman46510a72010-04-15 01:51:59 +00002784void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002785 SDValue Op1 = getValue(I.getOperand(0));
2786 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002787 setValue(&I, DAG.getNode(OpCode, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002788 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002789}
2790
Dan Gohman46510a72010-04-15 01:51:59 +00002791void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002792 SDValue Op1 = getValue(I.getOperand(0));
2793 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002794
Bill Wendlingba54bca2013-06-19 21:36:55 +00002795 EVT ShiftTy = TM.getTargetLowering()->getShiftAmountTy(Op2.getValueType());
Owen Anderson95771af2011-02-25 21:41:48 +00002796
Chris Lattnerd3027732011-02-13 09:02:52 +00002797 // Coerce the shift amount to the right type if we can.
2798 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002799 unsigned ShiftSize = ShiftTy.getSizeInBits();
2800 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00002801 SDLoc DL = getCurSDLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002802
Dan Gohman57fc82d2009-04-09 03:51:29 +00002803 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002804 if (ShiftSize > Op2Size)
2805 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002806
Dan Gohman57fc82d2009-04-09 03:51:29 +00002807 // If the operand is larger than the shift count type but the shift
2808 // count type has enough bits to represent any shift value, truncate
2809 // it now. This is a common case and it exposes the truncate to
2810 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002811 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2812 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2813 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002814 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002815 else
Chris Lattnere0751182011-02-13 19:09:16 +00002816 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002817 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002818
Andrew Trickac6d9be2013-05-25 02:42:55 +00002819 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002820 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002821}
2822
Benjamin Kramer9c640302011-07-08 10:31:30 +00002823void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002824 SDValue Op1 = getValue(I.getOperand(0));
2825 SDValue Op2 = getValue(I.getOperand(1));
2826
2827 // Turn exact SDivs into multiplications.
2828 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2829 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002830 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2831 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002832 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Bill Wendlingba54bca2013-06-19 21:36:55 +00002833 setValue(&I, TM.getTargetLowering()->BuildExactSDIV(Op1, Op2,
2834 getCurSDLoc(), DAG));
Benjamin Kramer9c640302011-07-08 10:31:30 +00002835 else
Andrew Trickac6d9be2013-05-25 02:42:55 +00002836 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9c640302011-07-08 10:31:30 +00002837 Op1, Op2));
2838}
2839
Dan Gohman46510a72010-04-15 01:51:59 +00002840void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002841 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002842 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002843 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002844 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002845 predicate = ICmpInst::Predicate(IC->getPredicate());
2846 SDValue Op1 = getValue(I.getOperand(0));
2847 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002848 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002849
Bill Wendlingba54bca2013-06-19 21:36:55 +00002850 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002851 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002852}
2853
Dan Gohman46510a72010-04-15 01:51:59 +00002854void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002855 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002856 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002857 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002858 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002859 predicate = FCmpInst::Predicate(FC->getPredicate());
2860 SDValue Op1 = getValue(I.getOperand(0));
2861 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002862 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002863 if (TM.Options.NoNaNsFPMath)
2864 Condition = getFCmpCodeWithoutNaN(Condition);
Bill Wendlingba54bca2013-06-19 21:36:55 +00002865 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002866 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002867}
2868
Dan Gohman46510a72010-04-15 01:51:59 +00002869void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002870 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00002871 ComputeValueVTs(*TM.getTargetLowering(), I.getType(), ValueVTs);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002872 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002873 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002874
Bill Wendling49fcff82009-12-21 22:30:11 +00002875 SmallVector<SDValue, 4> Values(NumValues);
2876 SDValue Cond = getValue(I.getOperand(0));
2877 SDValue TrueVal = getValue(I.getOperand(1));
2878 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002879 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2880 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002881
Bill Wendling4533cac2010-01-28 21:51:40 +00002882 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickac6d9be2013-05-25 02:42:55 +00002883 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sands28b77e92011-09-06 19:07:46 +00002884 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002885 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002886 SDValue(TrueVal.getNode(),
2887 TrueVal.getResNo() + i),
2888 SDValue(FalseVal.getNode(),
2889 FalseVal.getResNo() + i));
2890
Andrew Trickac6d9be2013-05-25 02:42:55 +00002891 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Stephen Hinesdce4a402014-05-29 02:49:00 -07002892 DAG.getVTList(ValueVTs), Values));
Bill Wendling49fcff82009-12-21 22:30:11 +00002893}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002894
Dan Gohman46510a72010-04-15 01:51:59 +00002895void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002896 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2897 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002898 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002899 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002900}
2901
Dan Gohman46510a72010-04-15 01:51:59 +00002902void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002903 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2904 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2905 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002906 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002907 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002908}
2909
Dan Gohman46510a72010-04-15 01:51:59 +00002910void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002911 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2912 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2913 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002914 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002915 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002916}
2917
Dan Gohman46510a72010-04-15 01:51:59 +00002918void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002919 // FPTrunc is never a no-op cast, no need to check
2920 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002921 const TargetLowering *TLI = TM.getTargetLowering();
2922 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002923 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002924 DestVT, N,
Bill Wendlingba54bca2013-06-19 21:36:55 +00002925 DAG.getTargetConstant(0, TLI->getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002926}
2927
Stephen Lin09f8ca32013-07-06 21:44:25 +00002928void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkel46bb70c2011-10-18 03:51:57 +00002929 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002930 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002931 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002932 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002933}
2934
Dan Gohman46510a72010-04-15 01:51:59 +00002935void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002936 // FPToUI is never a no-op cast, no need to check
2937 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002938 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002939 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002940}
2941
Dan Gohman46510a72010-04-15 01:51:59 +00002942void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002943 // FPToSI is never a no-op cast, no need to check
2944 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002945 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002946 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002947}
2948
Dan Gohman46510a72010-04-15 01:51:59 +00002949void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002950 // UIToFP is never a no-op cast, no need to check
2951 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002952 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002953 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002954}
2955
Stephen Lin09f8ca32013-07-06 21:44:25 +00002956void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling181b6272008-10-19 20:34:04 +00002957 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002958 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002959 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002960 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002961}
2962
Dan Gohman46510a72010-04-15 01:51:59 +00002963void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964 // What to do depends on the size of the integer and the size of the pointer.
2965 // We can either truncate, zero extend, or no-op, accordingly.
2966 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002967 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002968 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002969}
2970
Dan Gohman46510a72010-04-15 01:51:59 +00002971void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002972 // What to do depends on the size of the integer and the size of the pointer.
2973 // We can either truncate, zero extend, or no-op, accordingly.
2974 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002975 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002976 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002977}
2978
Dan Gohman46510a72010-04-15 01:51:59 +00002979void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002980 SDValue N = getValue(I.getOperand(0));
Bill Wendlingba54bca2013-06-19 21:36:55 +00002981 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002982
Bill Wendling49fcff82009-12-21 22:30:11 +00002983 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002984 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002985 if (DestVT != N.getValueType())
Andrew Trickac6d9be2013-05-25 02:42:55 +00002986 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002987 DestVT, N)); // convert types.
Stephen Hines36b56882014-04-23 16:57:46 -07002988 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2989 // might fold any kind of constant expression to an integer constant and that
2990 // is not what we are looking for. Only regcognize a bitcast of a genuine
2991 // constant integer as an opaque constant.
2992 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
2993 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
2994 /*isOpaque*/true));
Bill Wendling4533cac2010-01-28 21:51:40 +00002995 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002996 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002997}
2998
Matt Arsenault59d3ae62013-11-15 01:34:59 +00002999void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3000 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3001 const Value *SV = I.getOperand(0);
3002 SDValue N = getValue(SV);
3003 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
3004
3005 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3006 unsigned DestAS = I.getType()->getPointerAddressSpace();
3007
3008 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3009 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3010
3011 setValue(&I, N);
3012}
3013
Dan Gohman46510a72010-04-15 01:51:59 +00003014void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellard425b76c2013-08-05 22:22:01 +00003015 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003016 SDValue InVec = getValue(I.getOperand(0));
3017 SDValue InVal = getValue(I.getOperand(1));
Tom Stellard425b76c2013-08-05 22:22:01 +00003018 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3019 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickac6d9be2013-05-25 02:42:55 +00003020 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00003021 TM.getTargetLowering()->getValueType(I.getType()),
Bill Wendling4533cac2010-01-28 21:51:40 +00003022 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003023}
3024
Dan Gohman46510a72010-04-15 01:51:59 +00003025void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellard425b76c2013-08-05 22:22:01 +00003026 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003027 SDValue InVec = getValue(I.getOperand(0));
Tom Stellard425b76c2013-08-05 22:22:01 +00003028 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3029 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickac6d9be2013-05-25 02:42:55 +00003030 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00003031 TM.getTargetLowering()->getValueType(I.getType()),
3032 InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003033}
3034
Craig Topper51578342012-01-04 09:23:09 +00003035// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003036// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00003037// specified sequential range [L, L+Pos). or is undef.
3038static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00003039 unsigned Pos, unsigned Size, int Low) {
3040 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00003041 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00003042 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003043 return true;
3044}
3045
Dan Gohman46510a72010-04-15 01:51:59 +00003046void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00003047 SDValue Src1 = getValue(I.getOperand(0));
3048 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003049
Chris Lattner56243b82012-01-26 02:51:13 +00003050 SmallVector<int, 8> Mask;
3051 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3052 unsigned MaskNumElts = Mask.size();
Bill Wendlingba54bca2013-06-19 21:36:55 +00003053
3054 const TargetLowering *TLI = TM.getTargetLowering();
3055 EVT VT = TLI->getValueType(I.getType());
Owen Andersone50ed302009-08-10 22:56:29 +00003056 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00003057 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00003058
Mon P Wangc7849c22008-11-16 05:06:27 +00003059 if (SrcNumElts == MaskNumElts) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003060 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling4533cac2010-01-28 21:51:40 +00003061 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003062 return;
3063 }
3064
3065 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00003066 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3067 // Mask is longer than the source vectors and is a multiple of the source
3068 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00003069 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00003070 if (SrcNumElts*2 == MaskNumElts) {
3071 // First check for Src1 in low and Src2 in high
3072 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3073 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3074 // The shuffle is concatenating two vectors together.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003075 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topper51578342012-01-04 09:23:09 +00003076 VT, Src1, Src2));
3077 return;
3078 }
3079 // Then check for Src2 in low and Src1 in high
3080 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3081 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3082 // The shuffle is concatenating two vectors together.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003083 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topper51578342012-01-04 09:23:09 +00003084 VT, Src2, Src1));
3085 return;
3086 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00003087 }
3088
Mon P Wangc7849c22008-11-16 05:06:27 +00003089 // Pad both vectors with undefs to make them the same length as the mask.
3090 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3092 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00003093 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003094
Nate Begeman9008ca62009-04-27 18:41:29 +00003095 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3096 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00003097 MOps1[0] = Src1;
3098 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003099
3100 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Stephen Hinesdce4a402014-05-29 02:49:00 -07003101 getCurSDLoc(), VT, MOps1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003102 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Stephen Hinesdce4a402014-05-29 02:49:00 -07003103 getCurSDLoc(), VT, MOps2);
Mon P Wang230e4fa2008-11-21 04:25:21 +00003104
Mon P Wangaeb06d22008-11-10 04:46:22 +00003105 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003107 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00003109 if (Idx >= (int)SrcNumElts)
3110 Idx -= SrcNumElts - MaskNumElts;
3111 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003112 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003113
Andrew Trickac6d9be2013-05-25 02:42:55 +00003114 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling4533cac2010-01-28 21:51:40 +00003115 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003116 return;
3117 }
3118
Mon P Wangc7849c22008-11-16 05:06:27 +00003119 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00003120 // Analyze the access pattern of the vector to see if we can extract
3121 // two subvectors and do the shuffle. The analysis is done by calculating
3122 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00003123 int MinRange[2] = { static_cast<int>(SrcNumElts),
3124 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00003125 int MaxRange[2] = {-1, -1};
3126
Nate Begeman5a5ca152009-04-29 05:20:52 +00003127 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00003129 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 if (Idx < 0)
3131 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003132
Nate Begeman5a5ca152009-04-29 05:20:52 +00003133 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003134 Input = 1;
3135 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003136 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 if (Idx > MaxRange[Input])
3138 MaxRange[Input] = Idx;
3139 if (Idx < MinRange[Input])
3140 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003141 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00003142
Mon P Wangc7849c22008-11-16 05:06:27 +00003143 // Check if the access is smaller than the vector size and can we find
3144 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00003145 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3146 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00003147 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00003148 for (unsigned Input = 0; Input < 2; ++Input) {
3149 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00003150 RangeUse[Input] = 0; // Unused
3151 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00003152 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00003153 }
Craig Topperf873dde2012-04-08 17:53:33 +00003154
3155 // Find a good start index that is a multiple of the mask length. Then
3156 // see if the rest of the elements are in range.
3157 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3158 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3159 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3160 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00003161 }
3162
Bill Wendling636e2582009-08-21 18:16:06 +00003163 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00003164 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00003165 return;
3166 }
Craig Topper10612dc2012-04-08 23:15:04 +00003167 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00003168 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00003169 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00003170 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003171 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00003172 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003173 else
Andrew Trickac6d9be2013-05-25 02:42:55 +00003174 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT,
Tom Stellard425b76c2013-08-05 22:22:01 +00003175 Src, DAG.getConstant(StartIdx[Input],
3176 TLI->getVectorIdxTy()));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003177 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003178
Mon P Wangc7849c22008-11-16 05:06:27 +00003179 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003181 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00003183 if (Idx >= 0) {
3184 if (Idx < (int)SrcNumElts)
3185 Idx -= StartIdx[0];
3186 else
3187 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3188 }
3189 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00003190 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003191
Andrew Trickac6d9be2013-05-25 02:42:55 +00003192 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling4533cac2010-01-28 21:51:40 +00003193 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00003194 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003195 }
3196 }
3197
Mon P Wangc7849c22008-11-16 05:06:27 +00003198 // We can't use either concat vectors or extract subvectors so fall back to
3199 // replacing the shuffle with extract and build vector.
3200 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003201 EVT EltVT = VT.getVectorElementType();
Tom Stellard425b76c2013-08-05 22:22:01 +00003202 EVT IdxVT = TLI->getVectorIdxTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00003203 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003204 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00003205 int Idx = Mask[i];
3206 SDValue Res;
3207
3208 if (Idx < 0) {
3209 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003210 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00003211 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3212 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003213
Andrew Trickac6d9be2013-05-25 02:42:55 +00003214 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellard425b76c2013-08-05 22:22:01 +00003215 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003216 }
Craig Topper23de31b2012-04-11 03:06:35 +00003217
3218 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003219 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003220
Stephen Hinesdce4a402014-05-29 02:49:00 -07003221 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003222}
3223
Dan Gohman46510a72010-04-15 01:51:59 +00003224void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003225 const Value *Op0 = I.getOperand(0);
3226 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003227 Type *AggTy = I.getType();
3228 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003229 bool IntoUndef = isa<UndefValue>(Op0);
3230 bool FromUndef = isa<UndefValue>(Op1);
3231
Jay Foadfc6d3a42011-07-13 10:26:04 +00003232 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003233
Bill Wendlingba54bca2013-06-19 21:36:55 +00003234 const TargetLowering *TLI = TM.getTargetLowering();
Owen Andersone50ed302009-08-10 22:56:29 +00003235 SmallVector<EVT, 4> AggValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003236 ComputeValueVTs(*TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003237 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003238 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003239
3240 unsigned NumAggValues = AggValueVTs.size();
3241 unsigned NumValValues = ValValueVTs.size();
3242 SmallVector<SDValue, 4> Values(NumAggValues);
3243
3244 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003245 unsigned i = 0;
3246 // Copy the beginning value(s) from the original aggregate.
3247 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003248 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003249 SDValue(Agg.getNode(), Agg.getResNo() + i);
3250 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003251 if (NumValValues) {
3252 SDValue Val = getValue(Op1);
3253 for (; i != LinearIndex + NumValValues; ++i)
3254 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3255 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3256 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003257 // Copy remaining value(s) from the original aggregate.
3258 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003259 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003260 SDValue(Agg.getNode(), Agg.getResNo() + i);
3261
Andrew Trickac6d9be2013-05-25 02:42:55 +00003262 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Stephen Hinesdce4a402014-05-29 02:49:00 -07003263 DAG.getVTList(AggValueVTs), Values));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003264}
3265
Dan Gohman46510a72010-04-15 01:51:59 +00003266void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003267 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003268 Type *AggTy = Op0->getType();
3269 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003270 bool OutOfUndef = isa<UndefValue>(Op0);
3271
Jay Foadfc6d3a42011-07-13 10:26:04 +00003272 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003273
Bill Wendlingba54bca2013-06-19 21:36:55 +00003274 const TargetLowering *TLI = TM.getTargetLowering();
Owen Andersone50ed302009-08-10 22:56:29 +00003275 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003276 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003277
3278 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003279
3280 // Ignore a extractvalue that produces an empty object
3281 if (!NumValValues) {
3282 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3283 return;
3284 }
3285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003286 SmallVector<SDValue, 4> Values(NumValValues);
3287
3288 SDValue Agg = getValue(Op0);
3289 // Copy out the selected value(s).
3290 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3291 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003292 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003293 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003294 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003295
Andrew Trickac6d9be2013-05-25 02:42:55 +00003296 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Stephen Hinesdce4a402014-05-29 02:49:00 -07003297 DAG.getVTList(ValValueVTs), Values));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003298}
3299
Dan Gohman46510a72010-04-15 01:51:59 +00003300void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultff718122013-10-21 20:03:54 +00003301 Value *Op0 = I.getOperand(0);
Nadav Rotem1c239202012-02-28 14:13:19 +00003302 // Note that the pointer operand may be a vector of pointers. Take the scalar
3303 // element which holds a pointer.
Matt Arsenaultff718122013-10-21 20:03:54 +00003304 Type *Ty = Op0->getType()->getScalarType();
3305 unsigned AS = Ty->getPointerAddressSpace();
3306 SDValue N = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003307
Dan Gohman46510a72010-04-15 01:51:59 +00003308 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003309 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003310 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003311 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003312 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003313 if (Field) {
3314 // N = N + Offset
Stephen Hines36b56882014-04-23 16:57:46 -07003315 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickac6d9be2013-05-25 02:42:55 +00003316 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003317 DAG.getConstant(Offset, N.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003318 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003319
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003320 Ty = StTy->getElementType(Field);
3321 } else {
3322 Ty = cast<SequentialType>(Ty)->getElementType();
3323
3324 // If this is a constant subscript, handle it quickly.
Bill Wendlingba54bca2013-06-19 21:36:55 +00003325 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohman46510a72010-04-15 01:51:59 +00003326 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003327 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003328 uint64_t Offs =
Stephen Hines36b56882014-04-23 16:57:46 -07003329 DL->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003330 SDValue OffsVal;
Tom Stellardda25cd32013-08-26 15:05:36 +00003331 EVT PTy = TLI->getPointerTy(AS);
Owen Anderson77547be2009-08-10 18:56:59 +00003332 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003333 if (PtrBits < 64)
Tom Stellardda25cd32013-08-26 15:05:36 +00003334 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003336 else
Tom Stellardda25cd32013-08-26 15:05:36 +00003337 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003338
Andrew Trickac6d9be2013-05-25 02:42:55 +00003339 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003340 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003341 continue;
3342 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003343
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003344 // N = N + Idx * ElementSize;
Tom Stellardda25cd32013-08-26 15:05:36 +00003345 APInt ElementSize = APInt(TLI->getPointerSizeInBits(AS),
Stephen Hines36b56882014-04-23 16:57:46 -07003346 DL->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003347 SDValue IdxN = getValue(Idx);
3348
3349 // If the index is smaller or larger than intptr_t, truncate or extend
3350 // it.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003351 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003352
3353 // If this is a multiply by a power of two, turn it into a shl
3354 // immediately. This is a very common case.
3355 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003356 if (ElementSize.isPowerOf2()) {
3357 unsigned Amt = ElementSize.logBase2();
Andrew Trickac6d9be2013-05-25 02:42:55 +00003358 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003359 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003360 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003361 } else {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003362 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00003363 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003364 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003365 }
3366 }
3367
Andrew Trickac6d9be2013-05-25 02:42:55 +00003368 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003369 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003370 }
3371 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003372
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003373 setValue(&I, N);
3374}
3375
Dan Gohman46510a72010-04-15 01:51:59 +00003376void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003377 // If this is a fixed sized alloca in the entry block of the function,
3378 // allocate it statically on the stack.
3379 if (FuncInfo.StaticAllocaMap.count(&I))
3380 return; // getValue will auto-populate this.
3381
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003382 Type *Ty = I.getAllocatedType();
Bill Wendlingba54bca2013-06-19 21:36:55 +00003383 const TargetLowering *TLI = TM.getTargetLowering();
3384 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003385 unsigned Align =
Bill Wendlingba54bca2013-06-19 21:36:55 +00003386 std::max((unsigned)TLI->getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003387 I.getAlignment());
3388
3389 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003390
Bill Wendlingba54bca2013-06-19 21:36:55 +00003391 EVT IntPtr = TLI->getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003392 if (AllocSize.getValueType() != IntPtr)
Andrew Trickac6d9be2013-05-25 02:42:55 +00003393 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003394
Andrew Trickac6d9be2013-05-25 02:42:55 +00003395 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003396 AllocSize,
3397 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003398
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003399 // Handle alignment. If the requested alignment is less than or equal to
3400 // the stack alignment, ignore it. If the size is greater than or equal to
3401 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003402 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003403 if (Align <= StackAlign)
3404 Align = 0;
3405
3406 // Round the size of the allocation up to the stack alignment size
3407 // by add SA-1 to the size.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003408 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003409 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003410 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003411
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003412 // Mask out the low bits for alignment purposes.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003413 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003414 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003415 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3416
3417 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Stephen Hinesdce4a402014-05-29 02:49:00 -07003419 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(), VTs, Ops);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003420 setValue(&I, DSA);
3421 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003422
Stephen Hines36b56882014-04-23 16:57:46 -07003423 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003424}
3425
Dan Gohman46510a72010-04-15 01:51:59 +00003426void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003427 if (I.isAtomic())
3428 return visitAtomicLoad(I);
3429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003430 const Value *SV = I.getOperand(0);
3431 SDValue Ptr = getValue(SV);
3432
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003433 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003435 bool isVolatile = I.isVolatile();
Stephen Hinesdce4a402014-05-29 02:49:00 -07003436 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
3437 bool isInvariant = I.getMetadata("invariant.load") != nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003438 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003439 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003440 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003441
Owen Andersone50ed302009-08-10 22:56:29 +00003442 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003443 SmallVector<uint64_t, 4> Offsets;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003444 ComputeValueVTs(*TM.getTargetLowering(), Ty, ValueVTs, &Offsets);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003445 unsigned NumValues = ValueVTs.size();
3446 if (NumValues == 0)
3447 return;
3448
3449 SDValue Root;
3450 bool ConstantMemory = false;
Stephen Hines36b56882014-04-23 16:57:46 -07003451 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003452 // Serialize volatile loads with other side effects.
3453 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003454 else if (AA->pointsToConstantMemory(
3455 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003456 // Do not serialize (non-volatile) loads of constant memory with anything.
3457 Root = DAG.getEntryNode();
3458 ConstantMemory = true;
3459 } else {
3460 // Do not serialize non-volatile loads against each other.
3461 Root = DAG.getRoot();
3462 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003463
Stephen Hines36b56882014-04-23 16:57:46 -07003464 const TargetLowering *TLI = TM.getTargetLowering();
3465 if (isVolatile)
3466 Root = TLI->prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
3467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003468 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003469 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3470 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003471 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003472 unsigned ChainI = 0;
3473 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3474 // Serializing loads here may result in excessive register pressure, and
3475 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3476 // could recover a bit by hoisting nodes upward in the chain by recognizing
3477 // they are side-effect free or do not alias. The optimizer should really
3478 // avoid this case by converting large object/array copies to llvm.memcpy
3479 // (MaxParallelChains should always remain as failsafe).
3480 if (ChainI == MaxParallelChains) {
3481 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Stephen Hinesdce4a402014-05-29 02:49:00 -07003482 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
3483 makeArrayRef(Chains.data(), ChainI));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003484 Root = Chain;
3485 ChainI = 0;
3486 }
Andrew Trickac6d9be2013-05-25 02:42:55 +00003487 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00003488 PtrVT, Ptr,
3489 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00003490 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003491 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003492 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3493 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003495 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003496 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003497 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003498
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003499 if (!ConstantMemory) {
Stephen Hinesdce4a402014-05-29 02:49:00 -07003500 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
3501 makeArrayRef(Chains.data(), ChainI));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003502 if (isVolatile)
3503 DAG.setRoot(Chain);
3504 else
3505 PendingLoads.push_back(Chain);
3506 }
3507
Andrew Trickac6d9be2013-05-25 02:42:55 +00003508 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Stephen Hinesdce4a402014-05-29 02:49:00 -07003509 DAG.getVTList(ValueVTs), Values));
Bill Wendling856ff412009-12-22 00:12:37 +00003510}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003511
Dan Gohman46510a72010-04-15 01:51:59 +00003512void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003513 if (I.isAtomic())
3514 return visitAtomicStore(I);
3515
Dan Gohman46510a72010-04-15 01:51:59 +00003516 const Value *SrcV = I.getOperand(0);
3517 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003518
Owen Andersone50ed302009-08-10 22:56:29 +00003519 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003520 SmallVector<uint64_t, 4> Offsets;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003521 ComputeValueVTs(*TM.getTargetLowering(), SrcV->getType(), ValueVTs, &Offsets);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003522 unsigned NumValues = ValueVTs.size();
3523 if (NumValues == 0)
3524 return;
3525
3526 // Get the lowered operands. Note that we do this after
3527 // checking if NumResults is zero, because with zero results
3528 // the operands won't have values in the map.
3529 SDValue Src = getValue(SrcV);
3530 SDValue Ptr = getValue(PtrV);
3531
3532 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003533 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3534 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003535 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003536 bool isVolatile = I.isVolatile();
Stephen Hinesdce4a402014-05-29 02:49:00 -07003537 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003538 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003539 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003540
Andrew Trickde91f3c2010-11-12 17:50:46 +00003541 unsigned ChainI = 0;
3542 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3543 // See visitLoad comments.
3544 if (ChainI == MaxParallelChains) {
Stephen Hinesdce4a402014-05-29 02:49:00 -07003545 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
3546 makeArrayRef(Chains.data(), ChainI));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003547 Root = Chain;
3548 ChainI = 0;
3549 }
Andrew Trickac6d9be2013-05-25 02:42:55 +00003550 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendling856ff412009-12-22 00:12:37 +00003551 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00003552 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003553 SDValue(Src.getNode(), Src.getResNo() + i),
3554 Add, MachinePointerInfo(PtrV, Offsets[i]),
3555 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3556 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003557 }
3558
Stephen Hinesdce4a402014-05-29 02:49:00 -07003559 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
3560 makeArrayRef(Chains.data(), ChainI));
Devang Patel7e13efa2010-10-26 22:14:52 +00003561 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003562}
3563
Eli Friedman26689ac2011-08-03 21:06:02 +00003564static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003565 SynchronizationScope Scope,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003566 bool Before, SDLoc dl,
Eli Friedman26689ac2011-08-03 21:06:02 +00003567 SelectionDAG &DAG,
3568 const TargetLowering &TLI) {
3569 // Fence, if necessary
3570 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003571 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003572 Order = Release;
3573 else if (Order == Acquire || Order == Monotonic)
3574 return Chain;
3575 } else {
3576 if (Order == AcquireRelease)
3577 Order = Acquire;
3578 else if (Order == Release || Order == Monotonic)
3579 return Chain;
3580 }
3581 SDValue Ops[3];
3582 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003583 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3584 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Stephen Hinesdce4a402014-05-29 02:49:00 -07003585 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops);
Eli Friedman26689ac2011-08-03 21:06:02 +00003586}
3587
Eli Friedmanff030482011-07-28 21:48:00 +00003588void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003589 SDLoc dl = getCurSDLoc();
Stephen Hines36b56882014-04-23 16:57:46 -07003590 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3591 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003592 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003593
3594 SDValue InChain = getRoot();
3595
Bill Wendlingba54bca2013-06-19 21:36:55 +00003596 const TargetLowering *TLI = TM.getTargetLowering();
3597 if (TLI->getInsertFencesForAtomic())
Stephen Hines36b56882014-04-23 16:57:46 -07003598 InChain = InsertFenceForAtomic(InChain, SuccessOrder, Scope, true, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003599 DAG, *TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003600
Eli Friedman55ba8162011-07-29 03:05:32 +00003601 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003602 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Craig Topper0ff11902013-08-15 02:44:19 +00003603 getValue(I.getCompareOperand()).getSimpleValueType(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003604 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003605 getValue(I.getPointerOperand()),
3606 getValue(I.getCompareOperand()),
3607 getValue(I.getNewValOperand()),
3608 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Stephen Hines36b56882014-04-23 16:57:46 -07003609 TLI->getInsertFencesForAtomic() ? Monotonic : SuccessOrder,
3610 TLI->getInsertFencesForAtomic() ? Monotonic : FailureOrder,
Eli Friedman327236c2011-08-24 20:50:09 +00003611 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003612
3613 SDValue OutChain = L.getValue(1);
3614
Bill Wendlingba54bca2013-06-19 21:36:55 +00003615 if (TLI->getInsertFencesForAtomic())
Stephen Hines36b56882014-04-23 16:57:46 -07003616 OutChain = InsertFenceForAtomic(OutChain, SuccessOrder, Scope, false, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003617 DAG, *TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003618
Eli Friedman55ba8162011-07-29 03:05:32 +00003619 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003620 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003621}
3622
3623void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003624 SDLoc dl = getCurSDLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003625 ISD::NodeType NT;
3626 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003627 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003628 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3629 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3630 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3631 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3632 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3633 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3634 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3635 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3636 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3637 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3638 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3639 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003640 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003641 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003642
3643 SDValue InChain = getRoot();
3644
Bill Wendlingba54bca2013-06-19 21:36:55 +00003645 const TargetLowering *TLI = TM.getTargetLowering();
3646 if (TLI->getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003647 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003648 DAG, *TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003649
Eli Friedman55ba8162011-07-29 03:05:32 +00003650 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003651 DAG.getAtomic(NT, dl,
Craig Topper0ff11902013-08-15 02:44:19 +00003652 getValue(I.getValOperand()).getSimpleValueType(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003653 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003654 getValue(I.getPointerOperand()),
3655 getValue(I.getValOperand()),
3656 I.getPointerOperand(), 0 /* Alignment */,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003657 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003658 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003659
3660 SDValue OutChain = L.getValue(1);
3661
Bill Wendlingba54bca2013-06-19 21:36:55 +00003662 if (TLI->getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003663 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003664 DAG, *TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003665
Eli Friedman55ba8162011-07-29 03:05:32 +00003666 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003667 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003668}
3669
Eli Friedman47f35132011-07-25 23:16:38 +00003670void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003671 SDLoc dl = getCurSDLoc();
Bill Wendlingba54bca2013-06-19 21:36:55 +00003672 const TargetLowering *TLI = TM.getTargetLowering();
Eli Friedman14648462011-07-27 22:21:52 +00003673 SDValue Ops[3];
3674 Ops[0] = getRoot();
Bill Wendlingba54bca2013-06-19 21:36:55 +00003675 Ops[1] = DAG.getConstant(I.getOrdering(), TLI->getPointerTy());
3676 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI->getPointerTy());
Stephen Hinesdce4a402014-05-29 02:49:00 -07003677 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedman47f35132011-07-25 23:16:38 +00003678}
3679
Eli Friedman327236c2011-08-24 20:50:09 +00003680void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003681 SDLoc dl = getCurSDLoc();
Eli Friedman327236c2011-08-24 20:50:09 +00003682 AtomicOrdering Order = I.getOrdering();
3683 SynchronizationScope Scope = I.getSynchScope();
3684
3685 SDValue InChain = getRoot();
3686
Bill Wendlingba54bca2013-06-19 21:36:55 +00003687 const TargetLowering *TLI = TM.getTargetLowering();
3688 EVT VT = TLI->getValueType(I.getType());
Eli Friedman327236c2011-08-24 20:50:09 +00003689
Evan Cheng607acd62013-02-06 02:06:33 +00003690 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanfe731212011-09-13 20:50:54 +00003691 report_fatal_error("Cannot generate unaligned atomic load");
3692
Stephen Hinesdce4a402014-05-29 02:49:00 -07003693 MachineMemOperand *MMO =
3694 DAG.getMachineFunction().
3695 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3696 MachineMemOperand::MOVolatile |
3697 MachineMemOperand::MOLoad,
3698 VT.getStoreSize(),
3699 I.getAlignment() ? I.getAlignment() :
3700 DAG.getEVTAlignment(VT));
3701
Stephen Hines36b56882014-04-23 16:57:46 -07003702 InChain = TLI->prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Eli Friedman327236c2011-08-24 20:50:09 +00003703 SDValue L =
Stephen Hinesdce4a402014-05-29 02:49:00 -07003704 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3705 getValue(I.getPointerOperand()), MMO,
3706 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
3707 Scope);
Eli Friedman327236c2011-08-24 20:50:09 +00003708
3709 SDValue OutChain = L.getValue(1);
3710
Bill Wendlingba54bca2013-06-19 21:36:55 +00003711 if (TLI->getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003712 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003713 DAG, *TLI);
Eli Friedman327236c2011-08-24 20:50:09 +00003714
3715 setValue(&I, L);
3716 DAG.setRoot(OutChain);
3717}
3718
3719void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00003720 SDLoc dl = getCurSDLoc();
Eli Friedman327236c2011-08-24 20:50:09 +00003721
3722 AtomicOrdering Order = I.getOrdering();
3723 SynchronizationScope Scope = I.getSynchScope();
3724
3725 SDValue InChain = getRoot();
3726
Bill Wendlingba54bca2013-06-19 21:36:55 +00003727 const TargetLowering *TLI = TM.getTargetLowering();
3728 EVT VT = TLI->getValueType(I.getValueOperand()->getType());
Eli Friedmanfe731212011-09-13 20:50:54 +00003729
Evan Cheng607acd62013-02-06 02:06:33 +00003730 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanfe731212011-09-13 20:50:54 +00003731 report_fatal_error("Cannot generate unaligned atomic store");
3732
Bill Wendlingba54bca2013-06-19 21:36:55 +00003733 if (TLI->getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003734 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003735 DAG, *TLI);
Eli Friedman327236c2011-08-24 20:50:09 +00003736
3737 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003738 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003739 InChain,
3740 getValue(I.getPointerOperand()),
3741 getValue(I.getValueOperand()),
3742 I.getPointerOperand(), I.getAlignment(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00003743 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003744 Scope);
3745
Bill Wendlingba54bca2013-06-19 21:36:55 +00003746 if (TLI->getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003747 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00003748 DAG, *TLI);
Eli Friedman327236c2011-08-24 20:50:09 +00003749
3750 DAG.setRoot(OutChain);
3751}
3752
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003753/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3754/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003755void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003756 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003757 bool HasChain = !I.doesNotAccessMemory();
3758 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3759
3760 // Build the operand list.
3761 SmallVector<SDValue, 8> Ops;
3762 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3763 if (OnlyLoad) {
3764 // We don't need to serialize loads against other loads.
3765 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003766 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003767 Ops.push_back(getRoot());
3768 }
3769 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003770
3771 // Info is set by getTgtMemInstrinsic
3772 TargetLowering::IntrinsicInfo Info;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003773 const TargetLowering *TLI = TM.getTargetLowering();
3774 bool IsTgtIntrinsic = TLI->getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003775
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003776 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003777 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3778 Info.opc == ISD::INTRINSIC_W_CHAIN)
Bill Wendlingba54bca2013-06-19 21:36:55 +00003779 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI->getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003780
3781 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003782 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3783 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003784 Ops.push_back(Op);
3785 }
3786
Owen Andersone50ed302009-08-10 22:56:29 +00003787 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00003788 ComputeValueVTs(*TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003789
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003790 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003792
Stephen Hinesdce4a402014-05-29 02:49:00 -07003793 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003794
3795 // Create the node.
3796 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003797 if (IsTgtIntrinsic) {
3798 // This is target intrinsic that touches memory
Andrew Trickac6d9be2013-05-25 02:42:55 +00003799 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Stephen Hinesdce4a402014-05-29 02:49:00 -07003800 VTs, Ops, Info.memVT,
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003801 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003802 Info.align, Info.vol,
3803 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003804 } else if (!HasChain) {
Stephen Hinesdce4a402014-05-29 02:49:00 -07003805 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerf0127052010-01-05 13:12:22 +00003806 } else if (!I.getType()->isVoidTy()) {
Stephen Hinesdce4a402014-05-29 02:49:00 -07003807 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendling856ff412009-12-22 00:12:37 +00003808 } else {
Stephen Hinesdce4a402014-05-29 02:49:00 -07003809 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendling856ff412009-12-22 00:12:37 +00003810 }
3811
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003812 if (HasChain) {
3813 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3814 if (OnlyLoad)
3815 PendingLoads.push_back(Chain);
3816 else
3817 DAG.setRoot(Chain);
3818 }
Bill Wendling856ff412009-12-22 00:12:37 +00003819
Benjamin Kramerf0127052010-01-05 13:12:22 +00003820 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003821 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00003822 EVT VT = TLI->getValueType(PTy);
Andrew Trickac6d9be2013-05-25 02:42:55 +00003823 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003824 }
Bill Wendling856ff412009-12-22 00:12:37 +00003825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003826 setValue(&I, Result);
3827 }
3828}
3829
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003830/// GetSignificand - Get the significand and build it into a floating-point
3831/// number with exponent of 1:
3832///
3833/// Op = (Op & 0x007fffff) | 0x3f800000;
3834///
Matt Beaumont-Gay50e75bf2013-02-25 18:11:18 +00003835/// where Op is the hexadecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003836static SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00003837GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3839 DAG.getConstant(0x007fffff, MVT::i32));
3840 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3841 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003842 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003843}
3844
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003845/// GetExponent - Get the exponent:
3846///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003847/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003848///
Matt Beaumont-Gay50e75bf2013-02-25 18:11:18 +00003849/// where Op is the hexadecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003850static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003851GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003852 SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3854 DAG.getConstant(0x7f800000, MVT::i32));
3855 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003856 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3858 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003859 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003860}
3861
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003862/// getF32Constant - Get 32-bit floating point constant.
3863static SDValue
3864getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover0a29cb02013-01-22 09:46:31 +00003865 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3866 MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003867}
3868
Craig Topper538cd482012-11-24 18:52:06 +00003869/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003870/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003871static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper538cd482012-11-24 18:52:06 +00003872 const TargetLowering &TLI) {
3873 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003874 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003875
3876 // Put the exponent in the right bit position for later addition to the
3877 // final result:
3878 //
3879 // #define LOG2OFe 1.4426950f
3880 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003882 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003884
3885 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3887 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003888
3889 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003891 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003892
Craig Topperb3157722012-11-24 08:22:37 +00003893 SDValue TwoToFracPartOfX;
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003894 if (LimitFloatPrecision <= 6) {
3895 // For floating-point precision of 6:
3896 //
3897 // TwoToFractionalPartOfX =
3898 // 0.997535578f +
3899 // (0.735607626f + 0.252464424f * x) * x;
3900 //
3901 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003902 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003903 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003905 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00003907 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3908 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00003909 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003910 // For floating-point precision of 12:
3911 //
3912 // TwoToFractionalPartOfX =
3913 // 0.999892986f +
3914 // (0.696457318f +
3915 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3916 //
3917 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003919 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003921 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3923 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003924 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00003926 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3927 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00003928 } else { // LimitFloatPrecision <= 18
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003929 // For floating-point precision of 18:
3930 //
3931 // TwoToFractionalPartOfX =
3932 // 0.999999982f +
3933 // (0.693148872f +
3934 // (0.240227044f +
3935 // (0.554906021e-1f +
3936 // (0.961591928e-2f +
3937 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3938 //
3939 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003941 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003943 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3945 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003946 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3948 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003949 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3951 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003952 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3954 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003955 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00003957 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3958 getF32Constant(DAG, 0x3f800000));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003959 }
Craig Topperb3157722012-11-24 08:22:37 +00003960
3961 // Add the exponent into the result in integer domain.
3962 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00003963 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3964 DAG.getNode(ISD::ADD, dl, MVT::i32,
3965 t13, IntegerPartOfX));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003966 }
3967
Craig Topper538cd482012-11-24 18:52:06 +00003968 // No special expansion.
3969 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003970}
3971
Craig Topper5d1e0892012-11-23 18:38:31 +00003972/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendling39150252008-09-09 20:39:27 +00003973/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00003974static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper5d1e0892012-11-23 18:38:31 +00003975 const TargetLowering &TLI) {
3976 if (Op.getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003977 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003978 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003979
3980 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003981 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003982 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003983 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003984
3985 // Get the significand and build it into a floating-point number with
3986 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003987 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003988
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003989 SDValue LogOfMantissa;
Bill Wendling39150252008-09-09 20:39:27 +00003990 if (LimitFloatPrecision <= 6) {
3991 // For floating-point precision of 6:
3992 //
3993 // LogofMantissa =
3994 // -1.1609546f +
3995 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003996 //
Bill Wendling39150252008-09-09 20:39:27 +00003997 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003998 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003999 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00004000 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004001 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004002 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004003 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4004 getF32Constant(DAG, 0x3f949a29));
Craig Topper08ac4692012-11-16 20:01:39 +00004005 } else if (LimitFloatPrecision <= 12) {
Bill Wendling39150252008-09-09 20:39:27 +00004006 // For floating-point precision of 12:
4007 //
4008 // LogOfMantissa =
4009 // -1.7417939f +
4010 // (2.8212026f +
4011 // (-1.4699568f +
4012 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4013 //
4014 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004016 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004018 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4020 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004021 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4023 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004024 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00004025 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004026 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4027 getF32Constant(DAG, 0x3fdef31a));
Craig Topper08ac4692012-11-16 20:01:39 +00004028 } else { // LimitFloatPrecision <= 18
Bill Wendling39150252008-09-09 20:39:27 +00004029 // For floating-point precision of 18:
4030 //
4031 // LogOfMantissa =
4032 // -2.1072184f +
4033 // (4.2372794f +
4034 // (-3.7029485f +
4035 // (2.2781945f +
4036 // (-0.87823314f +
4037 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4038 //
4039 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004041 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004043 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00004044 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4045 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004046 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004047 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4048 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004049 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00004050 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4051 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004052 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4054 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004055 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004057 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4058 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00004059 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004060
Craig Topper5d1e0892012-11-23 18:38:31 +00004061 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00004062 }
4063
Craig Topper5d1e0892012-11-23 18:38:31 +00004064 // No special expansion.
4065 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00004066}
4067
Craig Topper5d1e0892012-11-23 18:38:31 +00004068/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00004069/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004070static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper5d1e0892012-11-23 18:38:31 +00004071 const TargetLowering &TLI) {
4072 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00004073 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004074 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00004075
Bill Wendling39150252008-09-09 20:39:27 +00004076 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00004077 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00004078
Bill Wendling3eb59402008-09-09 00:28:24 +00004079 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004080 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004081 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004082
Bill Wendling3eb59402008-09-09 00:28:24 +00004083 // Different possible minimax approximations of significand in
4084 // floating-point for various degrees of accuracy over [1,2].
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004085 SDValue Log2ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00004086 if (LimitFloatPrecision <= 6) {
4087 // For floating-point precision of 6:
4088 //
4089 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4090 //
4091 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004092 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004093 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004095 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004097 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4098 getF32Constant(DAG, 0x3fd6633d));
Craig Topper08ac4692012-11-16 20:01:39 +00004099 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00004100 // For floating-point precision of 12:
4101 //
4102 // Log2ofMantissa =
4103 // -2.51285454f +
4104 // (4.07009056f +
4105 // (-2.12067489f +
4106 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004107 //
Bill Wendling3eb59402008-09-09 00:28:24 +00004108 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004110 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004112 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4114 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004115 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00004116 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4117 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004118 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004120 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4121 getF32Constant(DAG, 0x4020d29c));
Craig Topper08ac4692012-11-16 20:01:39 +00004122 } else { // LimitFloatPrecision <= 18
Bill Wendling3eb59402008-09-09 00:28:24 +00004123 // For floating-point precision of 18:
4124 //
4125 // Log2ofMantissa =
4126 // -3.0400495f +
4127 // (6.1129976f +
4128 // (-5.3420409f +
4129 // (3.2865683f +
4130 // (-1.2669343f +
4131 // (0.27515199f -
4132 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4133 //
4134 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004136 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004137 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004138 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4140 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004141 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4143 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004144 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4146 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004147 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4149 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004150 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004152 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4153 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00004154 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004155
Craig Topper5d1e0892012-11-23 18:38:31 +00004156 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen853244f2008-09-05 23:49:37 +00004157 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004158
Craig Topper5d1e0892012-11-23 18:38:31 +00004159 // No special expansion.
4160 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00004161}
4162
Craig Topper5d1e0892012-11-23 18:38:31 +00004163/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00004164/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004165static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper5d1e0892012-11-23 18:38:31 +00004166 const TargetLowering &TLI) {
4167 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00004168 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004169 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00004170
Bill Wendling39150252008-09-09 20:39:27 +00004171 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00004172 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004174 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004175
4176 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004177 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004178 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004179
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004180 SDValue Log10ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00004181 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004182 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004183 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004184 // Log10ofMantissa =
4185 // -0.50419619f +
4186 // (0.60948995f - 0.10380950f * x) * x;
4187 //
4188 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004190 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004192 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004194 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4195 getF32Constant(DAG, 0x3f011300));
Craig Topper08ac4692012-11-16 20:01:39 +00004196 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00004197 // For floating-point precision of 12:
4198 //
4199 // Log10ofMantissa =
4200 // -0.64831180f +
4201 // (0.91751397f +
4202 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4203 //
4204 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004206 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004208 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4210 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004211 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004213 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4214 getF32Constant(DAG, 0x3f25f7c3));
Craig Topper08ac4692012-11-16 20:01:39 +00004215 } else { // LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004216 // For floating-point precision of 18:
4217 //
4218 // Log10ofMantissa =
4219 // -0.84299375f +
4220 // (1.5327582f +
4221 // (-1.0688956f +
4222 // (0.49102474f +
4223 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4224 //
4225 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004226 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004227 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004229 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4231 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004232 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4234 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004235 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4237 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004238 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004240 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4241 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling3eb59402008-09-09 00:28:24 +00004242 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004243
Craig Topper5d1e0892012-11-23 18:38:31 +00004244 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesen852680a2008-09-05 21:27:19 +00004245 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004246
Craig Topper5d1e0892012-11-23 18:38:31 +00004247 // No special expansion.
4248 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00004249}
4250
Craig Topper538cd482012-11-24 18:52:06 +00004251/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlinge10c8142008-09-09 22:39:21 +00004252/// limited-precision mode.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004253static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topper538cd482012-11-24 18:52:06 +00004254 const TargetLowering &TLI) {
4255 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004256 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004258
4259 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4261 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004262
4263 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004265 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004266
Craig Topperb3157722012-11-24 08:22:37 +00004267 SDValue TwoToFractionalPartOfX;
Bill Wendlinge10c8142008-09-09 22:39:21 +00004268 if (LimitFloatPrecision <= 6) {
4269 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004270 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004271 // TwoToFractionalPartOfX =
4272 // 0.997535578f +
4273 // (0.735607626f + 0.252464424f * x) * x;
4274 //
4275 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004277 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004279 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00004281 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4282 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004283 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinge10c8142008-09-09 22:39:21 +00004284 // For floating-point precision of 12:
4285 //
4286 // TwoToFractionalPartOfX =
4287 // 0.999892986f +
4288 // (0.696457318f +
4289 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4290 //
4291 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004292 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004293 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004295 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004296 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4297 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004298 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00004300 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4301 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004302 } else { // LimitFloatPrecision <= 18
Bill Wendlinge10c8142008-09-09 22:39:21 +00004303 // For floating-point precision of 18:
4304 //
4305 // TwoToFractionalPartOfX =
4306 // 0.999999982f +
4307 // (0.693148872f +
4308 // (0.240227044f +
4309 // (0.554906021e-1f +
4310 // (0.961591928e-2f +
4311 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4312 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004314 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004316 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4318 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004319 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004320 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4321 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004322 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004323 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4324 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004325 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004326 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4327 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004328 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00004330 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4331 getF32Constant(DAG, 0x3f800000));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004332 }
Craig Topperb3157722012-11-24 08:22:37 +00004333
4334 // Add the exponent into the result in integer domain.
4335 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4336 TwoToFractionalPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00004337 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4338 DAG.getNode(ISD::ADD, dl, MVT::i32,
4339 t13, IntegerPartOfX));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004340 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004341
Craig Topper538cd482012-11-24 18:52:06 +00004342 // No special expansion.
4343 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesen601d3c02008-09-05 01:48:15 +00004344}
4345
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004346/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4347/// limited-precision mode with x == 10.0f.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004348static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper327e4cb2012-11-25 08:08:58 +00004349 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004350 bool IsExp10 = false;
Bill Wendling77e30192013-12-15 21:02:34 +00004351 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004352 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper327e4cb2012-11-25 08:08:58 +00004353 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4354 APFloat Ten(10.0f);
4355 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004356 }
4357 }
4358
Craig Topperc1aa6382012-11-25 00:48:58 +00004359 if (IsExp10) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004360 // Put the exponent in the right bit position for later addition to the
4361 // final result:
4362 //
4363 // #define LOG2OF10 3.3219281f
4364 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper327e4cb2012-11-25 08:08:58 +00004365 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004366 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004367 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004368
4369 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004370 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4371 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004372
4373 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004374 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004375 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004376
Craig Topper915562e2012-11-25 00:15:07 +00004377 SDValue TwoToFractionalPartOfX;
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004378 if (LimitFloatPrecision <= 6) {
4379 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004380 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004381 // twoToFractionalPartOfX =
4382 // 0.997535578f +
4383 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004384 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004385 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004386 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004387 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004388 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004389 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004390 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper915562e2012-11-25 00:15:07 +00004391 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4392 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004393 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004394 // For floating-point precision of 12:
4395 //
4396 // TwoToFractionalPartOfX =
4397 // 0.999892986f +
4398 // (0.696457318f +
4399 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4400 //
4401 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004402 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004403 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004404 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004405 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4407 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004408 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004409 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper915562e2012-11-25 00:15:07 +00004410 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4411 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004412 } else { // LimitFloatPrecision <= 18
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004413 // For floating-point precision of 18:
4414 //
4415 // TwoToFractionalPartOfX =
4416 // 0.999999982f +
4417 // (0.693148872f +
4418 // (0.240227044f +
4419 // (0.554906021e-1f +
4420 // (0.961591928e-2f +
4421 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4422 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004424 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004425 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004426 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004427 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4428 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004429 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004430 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4431 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004432 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004433 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4434 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004435 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4437 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004438 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004439 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper915562e2012-11-25 00:15:07 +00004440 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4441 getF32Constant(DAG, 0x3f800000));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004442 }
Craig Topper915562e2012-11-25 00:15:07 +00004443
4444 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper327e4cb2012-11-25 08:08:58 +00004445 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4446 DAG.getNode(ISD::ADD, dl, MVT::i32,
4447 t13, IntegerPartOfX));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004448 }
4449
Craig Topper327e4cb2012-11-25 08:08:58 +00004450 // No special expansion.
4451 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004452}
4453
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004454
4455/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004456static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004457 SelectionDAG &DAG) {
4458 // If RHS is a constant, we can expand this out to a multiplication tree,
4459 // otherwise we end up lowering to a call to __powidf2 (for example). When
4460 // optimizing for size, we only want to do this if the expansion would produce
4461 // a small number of multiplies, otherwise we do the full expansion.
4462 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4463 // Get the exponent as a positive value.
4464 unsigned Val = RHSC->getSExtValue();
4465 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004466
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004467 // powi(x, 0) -> 1.0
4468 if (Val == 0)
4469 return DAG.getConstantFP(1.0, LHS.getValueType());
4470
Dan Gohmanae541aa2010-04-15 04:33:49 +00004471 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling831737d2012-12-30 10:32:01 +00004472 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4473 Attribute::OptimizeForSize) ||
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004474 // If optimizing for size, don't insert too many multiplies. This
4475 // inserts up to 5 multiplies.
4476 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4477 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004478 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004479 // powi(x,15) generates one more multiply than it should), but this has
4480 // the benefit of being both really simple and much better than a libcall.
4481 SDValue Res; // Logically starts equal to 1.0
4482 SDValue CurSquare = LHS;
4483 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004484 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004485 if (Res.getNode())
4486 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4487 else
4488 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004489 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004490
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004491 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4492 CurSquare, CurSquare);
4493 Val >>= 1;
4494 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004495
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004496 // If the original was negative, invert the result, producing 1/(x*x*x).
4497 if (RHSC->getSExtValue() < 0)
4498 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4499 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4500 return Res;
4501 }
4502 }
4503
4504 // Otherwise, expand to a libcall.
4505 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4506}
4507
Devang Patel227dfdb2011-05-16 21:24:05 +00004508// getTruncatedArgReg - Find underlying register used for an truncated
4509// argument.
4510static unsigned getTruncatedArgReg(const SDValue &N) {
4511 if (N.getOpcode() != ISD::TRUNCATE)
4512 return 0;
4513
4514 const SDValue &Ext = N.getOperand(0);
Stephen Lin09f8ca32013-07-06 21:44:25 +00004515 if (Ext.getOpcode() == ISD::AssertZext ||
4516 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004517 const SDValue &CFR = Ext.getOperand(0);
4518 if (CFR.getOpcode() == ISD::CopyFromReg)
4519 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004520 if (CFR.getOpcode() == ISD::TRUNCATE)
4521 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004522 }
4523 return 0;
4524}
4525
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004526/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4527/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4528/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004529bool
Devang Patel78a06e52010-08-25 20:39:26 +00004530SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Stephen Hinesdce4a402014-05-29 02:49:00 -07004531 int64_t Offset, bool IsIndirect,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004532 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004533 const Argument *Arg = dyn_cast<Argument>(V);
4534 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004535 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004536
Devang Patel719f6a92010-04-29 20:40:36 +00004537 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004538 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
Devang Patela90b3052010-11-02 17:01:30 +00004539
Devang Patela83ce982010-04-29 18:50:36 +00004540 // Ignore inlined function arguments here.
4541 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004542 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004543 return false;
4544
David Blaikie6d9dbd52013-06-16 20:34:15 +00004545 Optional<MachineOperand> Op;
Devang Patel9aee3352011-09-08 22:59:09 +00004546 // Some arguments' frame index is recorded during argument lowering.
David Blaikie6d9dbd52013-06-16 20:34:15 +00004547 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4548 Op = MachineOperand::CreateFI(FI);
Devang Patel0b48ead2010-08-31 22:22:42 +00004549
David Blaikie6d9dbd52013-06-16 20:34:15 +00004550 if (!Op && N.getNode()) {
4551 unsigned Reg;
Devang Patel227dfdb2011-05-16 21:24:05 +00004552 if (N.getOpcode() == ISD::CopyFromReg)
4553 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4554 else
4555 Reg = getTruncatedArgReg(N);
4556 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004557 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4558 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4559 if (PR)
4560 Reg = PR;
4561 }
David Blaikie6d9dbd52013-06-16 20:34:15 +00004562 if (Reg)
4563 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004564 }
4565
David Blaikie6d9dbd52013-06-16 20:34:15 +00004566 if (!Op) {
Devang Patela90b3052010-11-02 17:01:30 +00004567 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004568 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004569 if (VMI != FuncInfo.ValueMap.end())
David Blaikie6d9dbd52013-06-16 20:34:15 +00004570 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Chenga36acad2010-04-29 06:33:38 +00004571 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004572
David Blaikie6d9dbd52013-06-16 20:34:15 +00004573 if (!Op && N.getNode())
Devang Patela90b3052010-11-02 17:01:30 +00004574 // Check if frame index is available.
4575 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004576 if (FrameIndexSDNode *FINode =
David Blaikie6d9dbd52013-06-16 20:34:15 +00004577 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4578 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patel8bc9ef72010-11-02 17:19:03 +00004579
David Blaikie6d9dbd52013-06-16 20:34:15 +00004580 if (!Op)
Devang Patel8bc9ef72010-11-02 17:19:03 +00004581 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004582
David Blaikie6d9dbd52013-06-16 20:34:15 +00004583 if (Op->isReg())
Adrian Prantl35176402013-07-09 20:28:37 +00004584 FuncInfo.ArgDbgValues.push_back(BuildMI(MF, getCurDebugLoc(),
4585 TII->get(TargetOpcode::DBG_VALUE),
Adrian Prantl893ae832013-07-10 01:53:30 +00004586 IsIndirect,
Adrian Prantl35176402013-07-09 20:28:37 +00004587 Op->getReg(), Offset, Variable));
4588 else
4589 FuncInfo.ArgDbgValues.push_back(
David Blaikie6d9dbd52013-06-16 20:34:15 +00004590 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4591 .addOperand(*Op).addImm(Offset).addMetadata(Variable));
Adrian Prantl35176402013-07-09 20:28:37 +00004592
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004593 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004594}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004595
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004596// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004597#if defined(_MSC_VER) && defined(setjmp) && \
4598 !defined(setjmp_undefined_for_msvc)
4599# pragma push_macro("setjmp")
4600# undef setjmp
4601# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004602#endif
4603
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004604/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4605/// we want to emit this as a call to a named external function, return the name
4606/// otherwise lower it and return null.
4607const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004608SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00004609 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004610 SDLoc sdl = getCurSDLoc();
Dale Johannesen66978ee2009-01-31 02:22:37 +00004611 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004612 SDValue Res;
4613
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004614 switch (Intrinsic) {
4615 default:
4616 // By default, turn this into a target intrinsic node.
4617 visitTargetIntrinsic(I, Intrinsic);
Stephen Hinesdce4a402014-05-29 02:49:00 -07004618 return nullptr;
4619 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4620 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4621 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004622 case Intrinsic::returnaddress:
Bill Wendlingba54bca2013-06-19 21:36:55 +00004623 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI->getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004624 getValue(I.getArgOperand(0))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07004625 return nullptr;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004626 case Intrinsic::frameaddress:
Bill Wendlingba54bca2013-06-19 21:36:55 +00004627 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI->getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004628 getValue(I.getArgOperand(0))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07004629 return nullptr;
4630 case Intrinsic::read_register: {
4631 Value *Reg = I.getArgOperand(0);
4632 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg));
4633 EVT VT = TM.getTargetLowering()->getValueType(I.getType());
4634 setValue(&I, DAG.getNode(ISD::READ_REGISTER, sdl, VT, RegName));
4635 return nullptr;
4636 }
4637 case Intrinsic::write_register: {
4638 Value *Reg = I.getArgOperand(0);
4639 Value *RegValue = I.getArgOperand(1);
4640 SDValue Chain = getValue(RegValue).getOperand(0);
4641 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg));
4642 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4643 RegName, getValue(RegValue)));
4644 return nullptr;
4645 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004646 case Intrinsic::setjmp:
Bill Wendlingba54bca2013-06-19 21:36:55 +00004647 return &"_setjmp"[!TLI->usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004648 case Intrinsic::longjmp:
Bill Wendlingba54bca2013-06-19 21:36:55 +00004649 return &"_longjmp"[!TLI->usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004650 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004651 // Assert for address < 256 since we support only user defined address
4652 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004653 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004654 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004655 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004656 < 256 &&
4657 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004658 SDValue Op1 = getValue(I.getArgOperand(0));
4659 SDValue Op2 = getValue(I.getArgOperand(1));
4660 SDValue Op3 = getValue(I.getArgOperand(2));
4661 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruthaf23f8e2013-02-25 14:20:21 +00004662 if (!Align)
4663 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greif0635f352010-06-25 09:38:13 +00004664 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004665 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004666 MachinePointerInfo(I.getArgOperand(0)),
4667 MachinePointerInfo(I.getArgOperand(1))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07004668 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004669 }
Chris Lattner824b9582008-11-21 16:42:48 +00004670 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004671 // Assert for address < 256 since we support only user defined address
4672 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004673 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004674 < 256 &&
4675 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004676 SDValue Op1 = getValue(I.getArgOperand(0));
4677 SDValue Op2 = getValue(I.getArgOperand(1));
4678 SDValue Op3 = getValue(I.getArgOperand(2));
4679 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruthaf23f8e2013-02-25 14:20:21 +00004680 if (!Align)
4681 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greif0635f352010-06-25 09:38:13 +00004682 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004683 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004684 MachinePointerInfo(I.getArgOperand(0))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07004685 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004686 }
Chris Lattner824b9582008-11-21 16:42:48 +00004687 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004688 // Assert for address < 256 since we support only user defined address
4689 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004690 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004691 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004692 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004693 < 256 &&
4694 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004695 SDValue Op1 = getValue(I.getArgOperand(0));
4696 SDValue Op2 = getValue(I.getArgOperand(1));
4697 SDValue Op3 = getValue(I.getArgOperand(2));
4698 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruthaf23f8e2013-02-25 14:20:21 +00004699 if (!Align)
4700 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greif0635f352010-06-25 09:38:13 +00004701 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004702 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004703 MachinePointerInfo(I.getArgOperand(0)),
4704 MachinePointerInfo(I.getArgOperand(1))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07004705 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004706 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004707 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004708 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004709 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004710 const Value *Address = DI.getAddress();
Manman Rencbafae62013-06-28 05:43:10 +00004711 DIVariable DIVar(Variable);
4712 assert((!DIVar || DIVar.isVariable()) &&
4713 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4714 if (!Address || !DIVar) {
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004715 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Stephen Hinesdce4a402014-05-29 02:49:00 -07004716 return nullptr;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004717 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004718
Devang Patel3f74a112010-09-02 21:29:42 +00004719 // Check if address has undef value.
4720 if (isa<UndefValue>(Address) ||
4721 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004722 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Stephen Hinesdce4a402014-05-29 02:49:00 -07004723 return nullptr;
Devang Patel3f74a112010-09-02 21:29:42 +00004724 }
4725
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004726 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004727 if (!N.getNode() && isa<Argument>(Address))
4728 // Check unused arguments map.
4729 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004730 SDDbgValue *SDV;
4731 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004732 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4733 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004734 // Parameters are handled specially.
4735 bool isParameter =
4736 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4737 isa<Argument>(Address));
4738
Devang Patel8e741ed2010-09-02 21:02:27 +00004739 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4740
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004741 if (isParameter && !AI) {
4742 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4743 if (FINode)
4744 // Byval parameter. We have a frame index at this point.
Stephen Hinesdce4a402014-05-29 02:49:00 -07004745 SDV = DAG.getFrameIndexDbgValue(Variable, FINode->getIndex(),
4746 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004747 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004748 // Address is an argument, so try to emit its dbg value using
4749 // virtual register info from the FuncInfo.ValueMap.
Stephen Hinesdce4a402014-05-29 02:49:00 -07004750 EmitFuncArgumentDbgValue(Address, Variable, 0, false, N);
4751 return nullptr;
Devang Patelafeaae72010-12-06 22:39:26 +00004752 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004753 } else if (AI)
4754 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
Stephen Hinesdce4a402014-05-29 02:49:00 -07004755 true, 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004756 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004757 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004758 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004759 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4760 DEBUG(Address->dump());
Stephen Hinesdce4a402014-05-29 02:49:00 -07004761 return nullptr;
Devang Patelafeaae72010-12-06 22:39:26 +00004762 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004763 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4764 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004765 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004766 // virtual register info from the FuncInfo.ValueMap.
Stephen Hinesdce4a402014-05-29 02:49:00 -07004767 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, false, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004768 // If variable is pinned by a alloca in dominating bb then
4769 // use StaticAllocaMap.
4770 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004771 if (AI->getParent() != DI.getParent()) {
4772 DenseMap<const AllocaInst*, int>::iterator SI =
4773 FuncInfo.StaticAllocaMap.find(AI);
4774 if (SI != FuncInfo.StaticAllocaMap.end()) {
Stephen Hinesdce4a402014-05-29 02:49:00 -07004775 SDV = DAG.getFrameIndexDbgValue(Variable, SI->second,
4776 0, dl, SDNodeOrder);
4777 DAG.AddDbgValue(SDV, nullptr, false);
4778 return nullptr;
Devang Patel27ede1b2010-09-15 18:13:55 +00004779 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004780 }
4781 }
Eric Christopher0822e012012-02-23 03:39:43 +00004782 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004783 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004784 }
Stephen Hinesdce4a402014-05-29 02:49:00 -07004785 return nullptr;
Bill Wendling92c1e122009-02-13 02:16:35 +00004786 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004787 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004788 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Rencbafae62013-06-28 05:43:10 +00004789 DIVariable DIVar(DI.getVariable());
4790 assert((!DIVar || DIVar.isVariable()) &&
4791 "Variable in DbgValueInst should be either null or a DIVariable.");
4792 if (!DIVar)
Stephen Hinesdce4a402014-05-29 02:49:00 -07004793 return nullptr;
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004794
4795 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004796 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004797 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004798 if (!V)
Stephen Hinesdce4a402014-05-29 02:49:00 -07004799 return nullptr;
Devang Patel00190342010-03-15 19:15:44 +00004800
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004801 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004802 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Stephen Hinesdce4a402014-05-29 02:49:00 -07004803 SDV = DAG.getConstantDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4804 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patel00190342010-03-15 19:15:44 +00004805 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004806 // Do not use getValue() in here; we don't want to generate code at
4807 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004808 SDValue N = NodeMap[V];
4809 if (!N.getNode() && isa<Argument>(V))
4810 // Check unused arguments map.
4811 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004812 if (N.getNode()) {
Stephen Hinesdce4a402014-05-29 02:49:00 -07004813 // A dbg.value for an alloca is always indirect.
4814 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
4815 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, IsIndirect, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004816 SDV = DAG.getDbgValue(Variable, N.getNode(),
Stephen Hinesdce4a402014-05-29 02:49:00 -07004817 N.getResNo(), IsIndirect,
4818 Offset, dl, SDNodeOrder);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004819 DAG.AddDbgValue(SDV, N.getNode(), false);
4820 }
Devang Patela778f5c2011-02-18 22:43:42 +00004821 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004822 // Do not call getValue(V) yet, as we don't want to generate code.
4823 // Remember it for later.
4824 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4825 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004826 } else {
Devang Patel00190342010-03-15 19:15:44 +00004827 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004828 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004829 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004830 }
Devang Patel00190342010-03-15 19:15:44 +00004831 }
4832
4833 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004834 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004835 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004836 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004837 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004838 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004839 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4840 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Stephen Hinesdce4a402014-05-29 02:49:00 -07004841 return nullptr;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004842 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004843 DenseMap<const AllocaInst*, int>::iterator SI =
4844 FuncInfo.StaticAllocaMap.find(AI);
4845 if (SI == FuncInfo.StaticAllocaMap.end())
Stephen Hinesdce4a402014-05-29 02:49:00 -07004846 return nullptr; // VLAs.
4847 return nullptr;
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004848 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004849
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004850 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004851 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004852 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004853 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4854 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004855 setValue(&I, Res);
Stephen Hinesdce4a402014-05-29 02:49:00 -07004856 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004857 }
4858
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004859 case Intrinsic::eh_return_i32:
4860 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004861 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004862 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattner512063d2010-04-05 06:19:28 +00004863 MVT::Other,
4864 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004865 getValue(I.getArgOperand(0)),
4866 getValue(I.getArgOperand(1))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07004867 return nullptr;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004868 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004869 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Stephen Hinesdce4a402014-05-29 02:49:00 -07004870 return nullptr;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004871 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004872 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00004873 TLI->getPointerTy());
Andrew Trickac6d9be2013-05-25 02:42:55 +00004874 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellardedd08f72013-08-26 15:06:10 +00004875 CfaArg.getValueType(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00004876 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellardedd08f72013-08-26 15:06:10 +00004877 CfaArg.getValueType()),
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004878 CfaArg);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004879 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00004880 TLI->getPointerTy(),
4881 DAG.getConstant(0, TLI->getPointerTy()));
Tom Stellardedd08f72013-08-26 15:06:10 +00004882 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling4533cac2010-01-28 21:51:40 +00004883 FA, Offset));
Stephen Hinesdce4a402014-05-29 02:49:00 -07004884 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004885 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004886 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004887 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004888 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004889 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004890 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004891
Chris Lattner512063d2010-04-05 06:19:28 +00004892 MMI.setCurrentCallSite(CI->getZExtValue());
Stephen Hinesdce4a402014-05-29 02:49:00 -07004893 return nullptr;
Jim Grosbachca752c92010-01-28 01:45:32 +00004894 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004895 case Intrinsic::eh_sjlj_functioncontext: {
4896 // Get and store the index of the function context.
4897 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004898 AllocaInst *FnCtx =
4899 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004900 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4901 MFI->setFunctionContextIndex(FI);
Stephen Hinesdce4a402014-05-29 02:49:00 -07004902 return nullptr;
Bill Wendling6ef94172011-09-28 03:36:43 +00004903 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004904 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004905 SDValue Ops[2];
4906 Ops[0] = getRoot();
4907 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00004908 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Stephen Hinesdce4a402014-05-29 02:49:00 -07004909 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendlingce370cf2011-10-07 21:25:38 +00004910 setValue(&I, Op.getValue(0));
4911 DAG.setRoot(Op.getValue(1));
Stephen Hinesdce4a402014-05-29 02:49:00 -07004912 return nullptr;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004913 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004914 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004915 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004916 getRoot(), getValue(I.getArgOperand(0))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07004917 return nullptr;
Jim Grosbache4ad3872010-10-19 23:27:08 +00004918 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004919
Dale Johannesen0488fb62010-09-30 23:57:10 +00004920 case Intrinsic::x86_mmx_pslli_w:
4921 case Intrinsic::x86_mmx_pslli_d:
4922 case Intrinsic::x86_mmx_pslli_q:
4923 case Intrinsic::x86_mmx_psrli_w:
4924 case Intrinsic::x86_mmx_psrli_d:
4925 case Intrinsic::x86_mmx_psrli_q:
4926 case Intrinsic::x86_mmx_psrai_w:
4927 case Intrinsic::x86_mmx_psrai_d: {
4928 SDValue ShAmt = getValue(I.getArgOperand(1));
4929 if (isa<ConstantSDNode>(ShAmt)) {
4930 visitTargetIntrinsic(I, Intrinsic);
Stephen Hinesdce4a402014-05-29 02:49:00 -07004931 return nullptr;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004932 }
4933 unsigned NewIntrinsic = 0;
4934 EVT ShAmtVT = MVT::v2i32;
4935 switch (Intrinsic) {
4936 case Intrinsic::x86_mmx_pslli_w:
4937 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4938 break;
4939 case Intrinsic::x86_mmx_pslli_d:
4940 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4941 break;
4942 case Intrinsic::x86_mmx_pslli_q:
4943 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4944 break;
4945 case Intrinsic::x86_mmx_psrli_w:
4946 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4947 break;
4948 case Intrinsic::x86_mmx_psrli_d:
4949 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4950 break;
4951 case Intrinsic::x86_mmx_psrli_q:
4952 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4953 break;
4954 case Intrinsic::x86_mmx_psrai_w:
4955 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4956 break;
4957 case Intrinsic::x86_mmx_psrai_d:
4958 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4959 break;
4960 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4961 }
4962
4963 // The vector shift intrinsics with scalars uses 32b shift amounts but
4964 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4965 // to be zero.
4966 // We must do this early because v2i32 is not a legal type.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004967 SDValue ShOps[2];
4968 ShOps[0] = ShAmt;
4969 ShOps[1] = DAG.getConstant(0, MVT::i32);
Stephen Hinesdce4a402014-05-29 02:49:00 -07004970 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Bill Wendlingba54bca2013-06-19 21:36:55 +00004971 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickac6d9be2013-05-25 02:42:55 +00004972 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4973 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00004974 DAG.getConstant(NewIntrinsic, MVT::i32),
4975 getValue(I.getArgOperand(0)), ShAmt);
4976 setValue(&I, Res);
Stephen Hinesdce4a402014-05-29 02:49:00 -07004977 return nullptr;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004978 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004979 case Intrinsic::x86_avx_vinsertf128_pd_256:
4980 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004981 case Intrinsic::x86_avx_vinsertf128_si_256:
4982 case Intrinsic::x86_avx2_vinserti128: {
Bill Wendlingba54bca2013-06-19 21:36:55 +00004983 EVT DestVT = TLI->getValueType(I.getType());
4984 EVT ElVT = TLI->getValueType(I.getArgOperand(1)->getType());
Pete Cooperd18134f2012-02-24 03:51:49 +00004985 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4986 ElVT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004987 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
Pete Cooperd18134f2012-02-24 03:51:49 +00004988 getValue(I.getArgOperand(0)),
4989 getValue(I.getArgOperand(1)),
Tom Stellard425b76c2013-08-05 22:22:01 +00004990 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Craig Topperf6dc7922012-09-05 05:48:09 +00004991 setValue(&I, Res);
Stephen Hinesdce4a402014-05-29 02:49:00 -07004992 return nullptr;
Craig Topperf6dc7922012-09-05 05:48:09 +00004993 }
4994 case Intrinsic::x86_avx_vextractf128_pd_256:
4995 case Intrinsic::x86_avx_vextractf128_ps_256:
4996 case Intrinsic::x86_avx_vextractf128_si_256:
4997 case Intrinsic::x86_avx2_vextracti128: {
Bill Wendlingba54bca2013-06-19 21:36:55 +00004998 EVT DestVT = TLI->getValueType(I.getType());
Craig Topperf6dc7922012-09-05 05:48:09 +00004999 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
5000 DestVT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005001 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topperf6dc7922012-09-05 05:48:09 +00005002 getValue(I.getArgOperand(0)),
Tom Stellard425b76c2013-08-05 22:22:01 +00005003 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Pete Cooperd18134f2012-02-24 03:51:49 +00005004 setValue(&I, Res);
Stephen Hinesdce4a402014-05-29 02:49:00 -07005005 return nullptr;
Pete Cooperd18134f2012-02-24 03:51:49 +00005006 }
Mon P Wang77cdf302008-11-10 20:54:11 +00005007 case Intrinsic::convertff:
5008 case Intrinsic::convertfsi:
5009 case Intrinsic::convertfui:
5010 case Intrinsic::convertsif:
5011 case Intrinsic::convertuif:
5012 case Intrinsic::convertss:
5013 case Intrinsic::convertsu:
5014 case Intrinsic::convertus:
5015 case Intrinsic::convertuu: {
5016 ISD::CvtCode Code = ISD::CVT_INVALID;
5017 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00005018 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00005019 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
5020 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
5021 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
5022 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
5023 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
5024 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
5025 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
5026 case Intrinsic::convertus: Code = ISD::CVT_US; break;
5027 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
5028 }
Bill Wendlingba54bca2013-06-19 21:36:55 +00005029 EVT DestVT = TLI->getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00005030 const Value *Op1 = I.getArgOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00005031 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005032 DAG.getValueType(DestVT),
5033 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00005034 getValue(I.getArgOperand(1)),
5035 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005036 Code);
5037 setValue(&I, Res);
Stephen Hinesdce4a402014-05-29 02:49:00 -07005038 return nullptr;
Mon P Wang77cdf302008-11-10 20:54:11 +00005039 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005040 case Intrinsic::powi:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005041 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greif0635f352010-06-25 09:38:13 +00005042 getValue(I.getArgOperand(1)), DAG));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005043 return nullptr;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00005044 case Intrinsic::log:
Bill Wendlingba54bca2013-06-19 21:36:55 +00005045 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005046 return nullptr;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00005047 case Intrinsic::log2:
Bill Wendlingba54bca2013-06-19 21:36:55 +00005048 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005049 return nullptr;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00005050 case Intrinsic::log10:
Bill Wendlingba54bca2013-06-19 21:36:55 +00005051 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005052 return nullptr;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00005053 case Intrinsic::exp:
Bill Wendlingba54bca2013-06-19 21:36:55 +00005054 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005055 return nullptr;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00005056 case Intrinsic::exp2:
Bill Wendlingba54bca2013-06-19 21:36:55 +00005057 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005058 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005059 case Intrinsic::pow:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005060 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Bill Wendlingba54bca2013-06-19 21:36:55 +00005061 getValue(I.getArgOperand(1)), DAG, *TLI));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005062 return nullptr;
Craig Topper9bd4dd72012-11-16 07:48:23 +00005063 case Intrinsic::sqrt:
Peter Collingbourneb34d3aa2012-05-28 21:48:37 +00005064 case Intrinsic::fabs:
Craig Topper9bd4dd72012-11-16 07:48:23 +00005065 case Intrinsic::sin:
5066 case Intrinsic::cos:
Dan Gohman27db99f2012-07-26 17:43:27 +00005067 case Intrinsic::floor:
Craig Topper49010472012-11-15 06:51:10 +00005068 case Intrinsic::ceil:
Craig Topper49010472012-11-15 06:51:10 +00005069 case Intrinsic::trunc:
Craig Topper49010472012-11-15 06:51:10 +00005070 case Intrinsic::rint:
Hal Finkel41418d12013-08-07 22:49:12 +00005071 case Intrinsic::nearbyint:
5072 case Intrinsic::round: {
Craig Topper9bd4dd72012-11-16 07:48:23 +00005073 unsigned Opcode;
5074 switch (Intrinsic) {
5075 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5076 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5077 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5078 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5079 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5080 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5081 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5082 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5083 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5084 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel41418d12013-08-07 22:49:12 +00005085 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topper9bd4dd72012-11-16 07:48:23 +00005086 }
5087
Andrew Trickac6d9be2013-05-25 02:42:55 +00005088 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper49010472012-11-15 06:51:10 +00005089 getValue(I.getArgOperand(0)).getValueType(),
5090 getValue(I.getArgOperand(0))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005091 return nullptr;
Craig Topper9bd4dd72012-11-16 07:48:23 +00005092 }
Hal Finkel66d1fa62013-08-19 23:35:46 +00005093 case Intrinsic::copysign:
5094 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5095 getValue(I.getArgOperand(0)).getValueType(),
5096 getValue(I.getArgOperand(0)),
5097 getValue(I.getArgOperand(1))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005098 return nullptr;
Cameron Zwarich33390842011-07-08 21:39:21 +00005099 case Intrinsic::fma:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005100 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarich33390842011-07-08 21:39:21 +00005101 getValue(I.getArgOperand(0)).getValueType(),
5102 getValue(I.getArgOperand(0)),
5103 getValue(I.getArgOperand(1)),
5104 getValue(I.getArgOperand(2))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005105 return nullptr;
Lang Hames5afba6f2012-06-05 19:07:46 +00005106 case Intrinsic::fmuladd: {
Bill Wendlingba54bca2013-06-19 21:36:55 +00005107 EVT VT = TLI->getValueType(I.getType());
Lang Hamese0231412012-06-22 01:09:09 +00005108 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Stephen Line54885a2013-07-09 18:16:56 +00005109 TLI->isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005110 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hames5afba6f2012-06-05 19:07:46 +00005111 getValue(I.getArgOperand(0)).getValueType(),
5112 getValue(I.getArgOperand(0)),
5113 getValue(I.getArgOperand(1)),
5114 getValue(I.getArgOperand(2))));
5115 } else {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005116 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hames5afba6f2012-06-05 19:07:46 +00005117 getValue(I.getArgOperand(0)).getValueType(),
5118 getValue(I.getArgOperand(0)),
5119 getValue(I.getArgOperand(1)));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005120 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hames5afba6f2012-06-05 19:07:46 +00005121 getValue(I.getArgOperand(0)).getValueType(),
5122 Mul,
5123 getValue(I.getArgOperand(2)));
5124 setValue(&I, Add);
5125 }
Stephen Hinesdce4a402014-05-29 02:49:00 -07005126 return nullptr;
Lang Hames5afba6f2012-06-05 19:07:46 +00005127 }
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00005128 case Intrinsic::convert_to_fp16:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005129 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, sdl,
Gabor Greif0635f352010-06-25 09:38:13 +00005130 MVT::i16, getValue(I.getArgOperand(0))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005131 return nullptr;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00005132 case Intrinsic::convert_from_fp16:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005133 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, sdl,
Gabor Greif0635f352010-06-25 09:38:13 +00005134 MVT::f32, getValue(I.getArgOperand(0))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005135 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005136 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00005137 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005138 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005139 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005140 }
5141 case Intrinsic::readcyclecounter: {
5142 SDValue Op = getRoot();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005143 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Stephen Hinesdce4a402014-05-29 02:49:00 -07005144 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005145 setValue(&I, Res);
5146 DAG.setRoot(Res.getValue(1));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005147 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005148 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005149 case Intrinsic::bswap:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005150 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greif0635f352010-06-25 09:38:13 +00005151 getValue(I.getArgOperand(0)).getValueType(),
5152 getValue(I.getArgOperand(0))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005153 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005154 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00005155 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00005156 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00005157 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00005158 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005159 sdl, Ty, Arg));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005160 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005161 }
5162 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00005163 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00005164 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00005165 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00005166 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005167 sdl, Ty, Arg));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005168 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005169 }
5170 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00005171 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00005172 EVT Ty = Arg.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005173 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005174 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005175 }
5176 case Intrinsic::stacksave: {
5177 SDValue Op = getRoot();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005178 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Stephen Hinesdce4a402014-05-29 02:49:00 -07005179 DAG.getVTList(TLI->getPointerTy(), MVT::Other), Op);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005180 setValue(&I, Res);
5181 DAG.setRoot(Res.getValue(1));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005182 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005183 }
5184 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00005185 Res = getValue(I.getArgOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005186 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005187 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005188 }
Bill Wendling57344502008-11-18 11:01:33 +00005189 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00005190 // Emit code into the DAG to store the stack guard onto the stack.
5191 MachineFunction &MF = DAG.getMachineFunction();
5192 MachineFrameInfo *MFI = MF.getFrameInfo();
Bill Wendlingba54bca2013-06-19 21:36:55 +00005193 EVT PtrTy = TLI->getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00005194
Gabor Greif0635f352010-06-25 09:38:13 +00005195 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5196 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00005197
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00005198 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00005199 MFI->setStackProtectorIndex(FI);
5200
5201 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5202
5203 // Store the stack protector onto the stack.
Andrew Trickac6d9be2013-05-25 02:42:55 +00005204 Res = DAG.getStore(getRoot(), sdl, Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005205 MachinePointerInfo::getFixedStack(FI),
5206 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005207 setValue(&I, Res);
5208 DAG.setRoot(Res);
Stephen Hinesdce4a402014-05-29 02:49:00 -07005209 return nullptr;
Bill Wendlingb2a42982008-11-06 02:29:10 +00005210 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005211 case Intrinsic::objectsize: {
5212 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005213 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005214
5215 assert(CI && "Non-constant type in __builtin_object_size?");
5216
Gabor Greif0635f352010-06-25 09:38:13 +00005217 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005218 EVT Ty = Arg.getValueType();
5219
Dan Gohmane368b462010-06-18 14:22:04 +00005220 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005221 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005222 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005223 Res = DAG.getConstant(0, Ty);
5224
5225 setValue(&I, Res);
Stephen Hinesdce4a402014-05-29 02:49:00 -07005226 return nullptr;
Eric Christopher7b5e6172009-10-27 00:52:25 +00005227 }
Justin Holewinskic2b7f5f2013-05-21 14:37:16 +00005228 case Intrinsic::annotation:
5229 case Intrinsic::ptr_annotation:
5230 // Drop the intrinsic, but forward the value
5231 setValue(&I, getValue(I.getOperand(0)));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005232 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005233 case Intrinsic::var_annotation:
5234 // Discard annotate attributes
Stephen Hinesdce4a402014-05-29 02:49:00 -07005235 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005236
5237 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005238 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005239
5240 SDValue Ops[6];
5241 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005242 Ops[1] = getValue(I.getArgOperand(0));
5243 Ops[2] = getValue(I.getArgOperand(1));
5244 Ops[3] = getValue(I.getArgOperand(2));
5245 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005246 Ops[5] = DAG.getSrcValue(F);
5247
Stephen Hinesdce4a402014-05-29 02:49:00 -07005248 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005249
Duncan Sands4a544a72011-09-06 13:37:06 +00005250 DAG.setRoot(Res);
Stephen Hinesdce4a402014-05-29 02:49:00 -07005251 return nullptr;
Duncan Sands4a544a72011-09-06 13:37:06 +00005252 }
5253 case Intrinsic::adjust_trampoline: {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005254 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Bill Wendlingba54bca2013-06-19 21:36:55 +00005255 TLI->getPointerTy(),
Duncan Sands4a544a72011-09-06 13:37:06 +00005256 getValue(I.getArgOperand(0))));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005257 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005258 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005259 case Intrinsic::gcroot:
5260 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005261 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005262 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005263
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005264 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5265 GFI->addStackRoot(FI->getIndex(), TypeMap);
5266 }
Stephen Hinesdce4a402014-05-29 02:49:00 -07005267 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005268 case Intrinsic::gcread:
5269 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005270 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005271 case Intrinsic::flt_rounds:
Andrew Trickac6d9be2013-05-25 02:42:55 +00005272 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005273 return nullptr;
Jakub Staszak9da99342011-07-06 18:22:43 +00005274
5275 case Intrinsic::expect: {
5276 // Just replace __builtin_expect(exp, c) with EXP.
5277 setValue(&I, getValue(I.getArgOperand(0)));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005278 return nullptr;
Jakub Staszak9da99342011-07-06 18:22:43 +00005279 }
5280
Shuxin Yang970755e2012-10-19 20:11:16 +00005281 case Intrinsic::debugtrap:
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005282 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005283 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005284 if (TrapFuncName.empty()) {
Stephen Lin155615d2013-07-08 00:37:03 +00005285 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yang970755e2012-10-19 20:11:16 +00005286 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickac6d9be2013-05-25 02:42:55 +00005287 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005288 return nullptr;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005289 }
5290 TargetLowering::ArgListTy Args;
Stephen Hinesdce4a402014-05-29 02:49:00 -07005291
5292 TargetLowering::CallLoweringInfo CLI(DAG);
5293 CLI.setDebugLoc(sdl).setChain(getRoot())
5294 .setCallee(CallingConv::C, I.getType(),
5295 DAG.getExternalSymbol(TrapFuncName.data(), TLI->getPointerTy()),
5296 &Args, 0);
5297
Bill Wendlingba54bca2013-06-19 21:36:55 +00005298 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI);
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005299 DAG.setRoot(Result.second);
Stephen Hinesdce4a402014-05-29 02:49:00 -07005300 return nullptr;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005301 }
Shuxin Yang970755e2012-10-19 20:11:16 +00005302
Bill Wendlingef375462008-11-21 02:38:44 +00005303 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005304 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005305 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005306 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005307 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005308 case Intrinsic::smul_with_overflow: {
5309 ISD::NodeType Op;
5310 switch (Intrinsic) {
5311 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5312 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5313 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5314 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5315 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5316 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5317 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5318 }
5319 SDValue Op1 = getValue(I.getArgOperand(0));
5320 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005321
Craig Topperc42e6402012-04-11 04:34:11 +00005322 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00005323 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005324 return nullptr;
Craig Topperc42e6402012-04-11 04:34:11 +00005325 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005326 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005327 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005328 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005329 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005330 Ops[1] = getValue(I.getArgOperand(0));
5331 Ops[2] = getValue(I.getArgOperand(1));
5332 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005333 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005334 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Stephen Hinesdce4a402014-05-29 02:49:00 -07005335 DAG.getVTList(MVT::Other), Ops,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005336 EVT::getIntegerVT(*Context, 8),
5337 MachinePointerInfo(I.getArgOperand(0)),
5338 0, /* align */
5339 false, /* volatile */
5340 rw==0, /* read */
5341 rw==1)); /* write */
Stephen Hinesdce4a402014-05-29 02:49:00 -07005342 return nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005343 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005344 case Intrinsic::lifetime_start:
Nadav Rotemc05d3062012-09-06 09:17:37 +00005345 case Intrinsic::lifetime_end: {
Nadav Rotemc05d3062012-09-06 09:17:37 +00005346 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005347 // Stack coloring is not enabled in O0, discard region information.
5348 if (TM.getOptLevel() == CodeGenOpt::None)
Stephen Hinesdce4a402014-05-29 02:49:00 -07005349 return nullptr;
Nadav Rotemc05d3062012-09-06 09:17:37 +00005350
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005351 SmallVector<Value *, 4> Allocas;
Stephen Hines36b56882014-04-23 16:57:46 -07005352 GetUnderlyingObjects(I.getArgOperand(1), Allocas, DL);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005353
Craig Topperf22fd3f2013-07-03 05:11:49 +00005354 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5355 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005356 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5357
5358 // Could not find an Alloca.
5359 if (!LifetimeObject)
5360 continue;
5361
5362 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5363
5364 SDValue Ops[2];
5365 Ops[0] = getRoot();
Bill Wendlingba54bca2013-06-19 21:36:55 +00005366 Ops[1] = DAG.getFrameIndex(FI, TLI->getPointerTy(), true);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005367 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5368
Stephen Hinesdce4a402014-05-29 02:49:00 -07005369 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005370 DAG.setRoot(Res);
5371 }
Stephen Hinesdce4a402014-05-29 02:49:00 -07005372 return nullptr;
Nadav Rotemc05d3062012-09-06 09:17:37 +00005373 }
5374 case Intrinsic::invariant_start:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005375 // Discard region information.
Bill Wendlingba54bca2013-06-19 21:36:55 +00005376 setValue(&I, DAG.getUNDEF(TLI->getPointerTy()));
Stephen Hinesdce4a402014-05-29 02:49:00 -07005377 return nullptr;
Duncan Sandsf07c9492009-11-10 09:08:09 +00005378 case Intrinsic::invariant_end:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005379 // Discard region information.
Stephen Hinesdce4a402014-05-29 02:49:00 -07005380 return nullptr;
Michael Gottesman657484f2013-08-20 07:00:16 +00005381 case Intrinsic::stackprotectorcheck: {
5382 // Do not actually emit anything for this basic block. Instead we initialize
5383 // the stack protector descriptor and export the guard variable so we can
5384 // access it in FinishBasicBlock.
5385 const BasicBlock *BB = I.getParent();
5386 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5387 ExportFromCurrentBlock(SPDescriptor.getGuard());
5388
5389 // Flush our exports since we are going to process a terminator.
5390 (void)getControlRoot();
Stephen Hinesdce4a402014-05-29 02:49:00 -07005391 return nullptr;
Michael Gottesman657484f2013-08-20 07:00:16 +00005392 }
Stephen Hines36b56882014-04-23 16:57:46 -07005393 case Intrinsic::clear_cache:
5394 return TLI->getClearCacheBuiltinName();
Nuno Lopes85b40892012-06-28 22:30:12 +00005395 case Intrinsic::donothing:
5396 // ignore
Stephen Hinesdce4a402014-05-29 02:49:00 -07005397 return nullptr;
Andrew Trick2343e3b2013-10-31 17:18:24 +00005398 case Intrinsic::experimental_stackmap: {
5399 visitStackmap(I);
Stephen Hinesdce4a402014-05-29 02:49:00 -07005400 return nullptr;
Andrew Trick2343e3b2013-10-31 17:18:24 +00005401 }
5402 case Intrinsic::experimental_patchpoint_void:
5403 case Intrinsic::experimental_patchpoint_i64: {
5404 visitPatchpoint(I);
Stephen Hinesdce4a402014-05-29 02:49:00 -07005405 return nullptr;
Andrew Trick2343e3b2013-10-31 17:18:24 +00005406 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005407 }
5408}
5409
Dan Gohman46510a72010-04-15 01:51:59 +00005410void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005411 bool isTailCall,
5412 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005413 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5414 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5415 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005416 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Stephen Hinesdce4a402014-05-29 02:49:00 -07005417 MCSymbol *BeginLabel = nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005418
5419 TargetLowering::ArgListTy Args;
5420 TargetLowering::ArgListEntry Entry;
5421 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005422
5423 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005424 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00005425 const TargetLowering *TLI = TM.getTargetLowering();
5426 GetReturnInfo(RetTy, CS.getAttributes(), Outs, *TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005427
Bill Wendlingba54bca2013-06-19 21:36:55 +00005428 bool CanLowerReturn = TLI->CanLowerReturn(CS.getCallingConv(),
5429 DAG.getMachineFunction(),
5430 FTy->isVarArg(), Outs,
5431 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005432
5433 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005434 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005435
5436 if (!CanLowerReturn) {
Stephen Hines36b56882014-04-23 16:57:46 -07005437 assert(!CS.hasInAllocaArgument() &&
5438 "sret demotion is incompatible with inalloca");
Bill Wendlingba54bca2013-06-19 21:36:55 +00005439 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005440 FTy->getReturnType());
Bill Wendlingba54bca2013-06-19 21:36:55 +00005441 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005442 FTy->getReturnType());
5443 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005444 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005445 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005446
Bill Wendlingba54bca2013-06-19 21:36:55 +00005447 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI->getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005448 Entry.Node = DemoteStackSlot;
5449 Entry.Ty = StackSlotPtrType;
5450 Entry.isSExt = false;
5451 Entry.isZExt = false;
5452 Entry.isInReg = false;
5453 Entry.isSRet = true;
5454 Entry.isNest = false;
5455 Entry.isByVal = false;
Stephen Lin456ca042013-04-20 05:14:40 +00005456 Entry.isReturned = false;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005457 Entry.Alignment = Align;
5458 Args.push_back(Entry);
5459 RetTy = Type::getVoidTy(FTy->getContext());
5460 }
5461
Dan Gohman46510a72010-04-15 01:51:59 +00005462 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005463 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005464 const Value *V = *i;
5465
5466 // Skip empty types
5467 if (V->getType()->isEmptyTy())
5468 continue;
5469
5470 SDValue ArgNode = getValue(V);
5471 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005472
Andrew Trick2343e3b2013-10-31 17:18:24 +00005473 // Skip the first return-type Attribute to get to params.
5474 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005475 Args.push_back(Entry);
5476 }
5477
Chris Lattner512063d2010-04-05 06:19:28 +00005478 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005479 // Insert a label before the invoke call to mark the try range. This can be
5480 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005481 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005482
Jim Grosbachca752c92010-01-28 01:45:32 +00005483 // For SjLj, keep track of which landing pads go with which invokes
5484 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005485 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005486 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005487 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005488 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005489
Jim Grosbachca752c92010-01-28 01:45:32 +00005490 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005491 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005492 }
5493
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005494 // Both PendingLoads and PendingExports must be flushed here;
5495 // this call might not return.
5496 (void)getRoot();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005497 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005498 }
5499
Dan Gohman98ca4f22009-08-05 01:29:28 +00005500 // Check if target-independent constraints permit a tail call here.
Bill Wendlingba54bca2013-06-19 21:36:55 +00005501 // Target-dependent constraints are checked within TLI->LowerCallTo.
5502 if (isTailCall && !isInTailCallPosition(CS, *TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005503 isTailCall = false;
5504
Stephen Hinesdce4a402014-05-29 02:49:00 -07005505 TargetLowering::CallLoweringInfo CLI(DAG);
5506 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5507 .setCallee(RetTy, FTy, Callee, &Args, CS).setTailCall(isTailCall);
5508
Bill Wendlingba54bca2013-06-19 21:36:55 +00005509 std::pair<SDValue,SDValue> Result = TLI->LowerCallTo(CLI);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005510 assert((isTailCall || Result.second.getNode()) &&
5511 "Non-null chain expected with non-tail call!");
5512 assert((Result.second.getNode() || !Result.first.getNode()) &&
5513 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005514 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005515 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005516 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005517 // The instruction result is the result of loading from the
5518 // hidden sret parameter.
5519 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005520 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005521
Bill Wendlingba54bca2013-06-19 21:36:55 +00005522 ComputeValueVTs(*TLI, PtrRetTy, PVTs);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005523 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5524 EVT PtrVT = PVTs[0];
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005525
5526 SmallVector<EVT, 4> RetTys;
5527 SmallVector<uint64_t, 4> Offsets;
5528 RetTy = FTy->getReturnType();
Bill Wendlingba54bca2013-06-19 21:36:55 +00005529 ComputeValueVTs(*TLI, RetTy, RetTys, &Offsets);
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005530
5531 unsigned NumValues = RetTys.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005532 SmallVector<SDValue, 4> Values(NumValues);
5533 SmallVector<SDValue, 4> Chains(NumValues);
5534
5535 for (unsigned i = 0; i < NumValues; ++i) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005536 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT,
Bill Wendlinge80ae832009-12-22 00:50:32 +00005537 DemoteStackSlot,
5538 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005539 SDValue L = DAG.getLoad(RetTys[i], getCurSDLoc(), Result.second, Add,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005540 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005541 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005542 Values[i] = L;
5543 Chains[i] = L.getValue(1);
5544 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005545
Andrew Trickac6d9be2013-05-25 02:42:55 +00005546 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Stephen Hinesdce4a402014-05-29 02:49:00 -07005547 MVT::Other, Chains);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005548 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005549
Bill Wendling4533cac2010-01-28 21:51:40 +00005550 setValue(CS.getInstruction(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00005551 DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Stephen Hinesdce4a402014-05-29 02:49:00 -07005552 DAG.getVTList(RetTys), Values));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005553 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005554
Evan Cheng8380c032011-04-01 19:42:22 +00005555 if (!Result.second.getNode()) {
Andrew Trick2343e3b2013-10-31 17:18:24 +00005556 // As a special case, a null chain means that a tail call has been emitted
5557 // and the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005558 HasTailCall = true;
Tim Northovere5a81a12013-07-06 12:58:45 +00005559
5560 // Since there's no actual continuation from this block, nothing can be
5561 // relying on us setting vregs for them.
5562 PendingExports.clear();
Evan Cheng8380c032011-04-01 19:42:22 +00005563 } else {
5564 DAG.setRoot(Result.second);
Evan Cheng8380c032011-04-01 19:42:22 +00005565 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005566
Chris Lattner512063d2010-04-05 06:19:28 +00005567 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005568 // Insert a label at the end of the invoke call to mark the try range. This
5569 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005570 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005571 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572
5573 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005574 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005575 }
5576}
5577
Chris Lattner8047d9a2009-12-24 00:37:38 +00005578/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5579/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005580static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Stephen Hines36b56882014-04-23 16:57:46 -07005581 for (const User *U : V->users()) {
5582 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005583 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005584 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005585 if (C->isNullValue())
5586 continue;
5587 // Unknown instruction.
5588 return false;
5589 }
5590 return true;
5591}
5592
Dan Gohman46510a72010-04-15 01:51:59 +00005593static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005594 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005595 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005596
Chris Lattner8047d9a2009-12-24 00:37:38 +00005597 // Check to see if this load can be trivially constant folded, e.g. if the
5598 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005599 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005600 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005601 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005602 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005603
Dan Gohman46510a72010-04-15 01:51:59 +00005604 if (const Constant *LoadCst =
5605 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
Stephen Hines36b56882014-04-23 16:57:46 -07005606 Builder.DL))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005607 return Builder.getValue(LoadCst);
5608 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005609
Chris Lattner8047d9a2009-12-24 00:37:38 +00005610 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5611 // still constant memory, the input chain can be the entry node.
5612 SDValue Root;
5613 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005614
Chris Lattner8047d9a2009-12-24 00:37:38 +00005615 // Do not serialize (non-volatile) loads of constant memory with anything.
5616 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5617 Root = Builder.DAG.getEntryNode();
5618 ConstantMemory = true;
5619 } else {
5620 // Do not serialize non-volatile loads against each other.
5621 Root = Builder.DAG.getRoot();
5622 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005623
Chris Lattner8047d9a2009-12-24 00:37:38 +00005624 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickac6d9be2013-05-25 02:42:55 +00005625 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005626 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005627 false /*volatile*/,
Stephen Lin155615d2013-07-08 00:37:03 +00005628 false /*nontemporal*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005629 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005630
Chris Lattner8047d9a2009-12-24 00:37:38 +00005631 if (!ConstantMemory)
5632 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5633 return LoadVal;
5634}
5635
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005636/// processIntegerCallValue - Record the value for an instruction that
5637/// produces an integer result, converting the type where necessary.
5638void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5639 SDValue Value,
5640 bool IsSigned) {
5641 EVT VT = TM.getTargetLowering()->getValueType(I.getType(), true);
5642 if (IsSigned)
5643 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5644 else
5645 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5646 setValue(&I, Value);
5647}
Chris Lattner8047d9a2009-12-24 00:37:38 +00005648
5649/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5650/// If so, return true and lower it, otherwise return false and it will be
5651/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005652bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005653 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005654 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005655 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005656
Gabor Greif0635f352010-06-25 09:38:13 +00005657 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005658 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005659 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005660 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005661 return false;
5662
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005663 const Value *Size = I.getArgOperand(2);
5664 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5665 if (CSize && CSize->getZExtValue() == 0) {
Richard Sandifordac168b82013-08-12 10:28:10 +00005666 EVT CallVT = TM.getTargetLowering()->getValueType(I.getType(), true);
5667 setValue(&I, DAG.getConstant(0, CallVT));
5668 return true;
5669 }
5670
Richard Sandifordac168b82013-08-12 10:28:10 +00005671 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5672 std::pair<SDValue, SDValue> Res =
5673 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005674 getValue(LHS), getValue(RHS), getValue(Size),
5675 MachinePointerInfo(LHS),
5676 MachinePointerInfo(RHS));
Richard Sandifordac168b82013-08-12 10:28:10 +00005677 if (Res.first.getNode()) {
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005678 processIntegerCallValue(I, Res.first, true);
5679 PendingLoads.push_back(Res.second);
Richard Sandifordac168b82013-08-12 10:28:10 +00005680 return true;
5681 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005682
Chris Lattner8047d9a2009-12-24 00:37:38 +00005683 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5684 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005685 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattner04b091a2009-12-24 01:07:17 +00005686 bool ActuallyDoIt = true;
5687 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005688 Type *LoadTy;
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005689 switch (CSize->getZExtValue()) {
Chris Lattner04b091a2009-12-24 01:07:17 +00005690 default:
5691 LoadVT = MVT::Other;
Stephen Hinesdce4a402014-05-29 02:49:00 -07005692 LoadTy = nullptr;
Chris Lattner04b091a2009-12-24 01:07:17 +00005693 ActuallyDoIt = false;
5694 break;
5695 case 2:
5696 LoadVT = MVT::i16;
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005697 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005698 break;
5699 case 4:
5700 LoadVT = MVT::i32;
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005701 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005702 break;
5703 case 8:
5704 LoadVT = MVT::i64;
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005705 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005706 break;
5707 /*
5708 case 16:
5709 LoadVT = MVT::v4i32;
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005710 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005711 LoadTy = VectorType::get(LoadTy, 4);
5712 break;
5713 */
5714 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005715
Chris Lattner04b091a2009-12-24 01:07:17 +00005716 // This turns into unaligned loads. We only do this if the target natively
5717 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5718 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005719
Chris Lattner04b091a2009-12-24 01:07:17 +00005720 // Require that we can find a legal MVT, and only do this if the target
5721 // supports unaligned loads of that type. Expanding into byte loads would
5722 // bloat the code.
Bill Wendlingba54bca2013-06-19 21:36:55 +00005723 const TargetLowering *TLI = TM.getTargetLowering();
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005724 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Stephen Hines36b56882014-04-23 16:57:46 -07005725 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5726 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattner04b091a2009-12-24 01:07:17 +00005727 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5728 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Stephen Hines36b56882014-04-23 16:57:46 -07005729 if (!TLI->isTypeLegal(LoadVT) ||
5730 !TLI->allowsUnalignedMemoryAccesses(LoadVT, SrcAS) ||
5731 !TLI->allowsUnalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattner04b091a2009-12-24 01:07:17 +00005732 ActuallyDoIt = false;
5733 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005734
Chris Lattner04b091a2009-12-24 01:07:17 +00005735 if (ActuallyDoIt) {
5736 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5737 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005738
Andrew Trickac6d9be2013-05-25 02:42:55 +00005739 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattner04b091a2009-12-24 01:07:17 +00005740 ISD::SETNE);
Richard Sandiford6a079fe2013-08-16 10:55:47 +00005741 processIntegerCallValue(I, Res, false);
Chris Lattner04b091a2009-12-24 01:07:17 +00005742 return true;
5743 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005744 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005745
5746
Chris Lattner8047d9a2009-12-24 00:37:38 +00005747 return false;
5748}
5749
Richard Sandiford8c201582013-08-20 09:38:48 +00005750/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5751/// form. If so, return true and lower it, otherwise return false and it
5752/// will be lowered like a normal call.
5753bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5754 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5755 if (I.getNumArgOperands() != 3)
5756 return false;
5757
5758 const Value *Src = I.getArgOperand(0);
5759 const Value *Char = I.getArgOperand(1);
5760 const Value *Length = I.getArgOperand(2);
5761 if (!Src->getType()->isPointerTy() ||
5762 !Char->getType()->isIntegerTy() ||
5763 !Length->getType()->isIntegerTy() ||
5764 !I.getType()->isPointerTy())
5765 return false;
5766
5767 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5768 std::pair<SDValue, SDValue> Res =
5769 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5770 getValue(Src), getValue(Char), getValue(Length),
5771 MachinePointerInfo(Src));
5772 if (Res.first.getNode()) {
5773 setValue(&I, Res.first);
5774 PendingLoads.push_back(Res.second);
5775 return true;
5776 }
5777
5778 return false;
5779}
5780
Richard Sandiford4fc73552013-08-16 11:29:37 +00005781/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5782/// optimized form. If so, return true and lower it, otherwise return false
5783/// and it will be lowered like a normal call.
5784bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5785 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5786 if (I.getNumArgOperands() != 2)
5787 return false;
5788
5789 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5790 if (!Arg0->getType()->isPointerTy() ||
5791 !Arg1->getType()->isPointerTy() ||
5792 !I.getType()->isPointerTy())
5793 return false;
5794
5795 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5796 std::pair<SDValue, SDValue> Res =
5797 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5798 getValue(Arg0), getValue(Arg1),
5799 MachinePointerInfo(Arg0),
5800 MachinePointerInfo(Arg1), isStpcpy);
5801 if (Res.first.getNode()) {
5802 setValue(&I, Res.first);
5803 DAG.setRoot(Res.second);
5804 return true;
5805 }
5806
5807 return false;
5808}
5809
Richard Sandiforde1b2af72013-08-16 11:21:54 +00005810/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5811/// If so, return true and lower it, otherwise return false and it will be
5812/// lowered like a normal call.
5813bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5814 // Verify that the prototype makes sense. int strcmp(void*,void*)
5815 if (I.getNumArgOperands() != 2)
5816 return false;
5817
5818 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5819 if (!Arg0->getType()->isPointerTy() ||
5820 !Arg1->getType()->isPointerTy() ||
5821 !I.getType()->isIntegerTy())
5822 return false;
5823
5824 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5825 std::pair<SDValue, SDValue> Res =
5826 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5827 getValue(Arg0), getValue(Arg1),
5828 MachinePointerInfo(Arg0),
5829 MachinePointerInfo(Arg1));
5830 if (Res.first.getNode()) {
5831 processIntegerCallValue(I, Res.first, true);
5832 PendingLoads.push_back(Res.second);
5833 return true;
5834 }
5835
5836 return false;
5837}
5838
Richard Sandiford19262ee2013-08-16 11:41:43 +00005839/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5840/// form. If so, return true and lower it, otherwise return false and it
5841/// will be lowered like a normal call.
5842bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5843 // Verify that the prototype makes sense. size_t strlen(char *)
5844 if (I.getNumArgOperands() != 1)
5845 return false;
5846
5847 const Value *Arg0 = I.getArgOperand(0);
5848 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5849 return false;
5850
5851 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5852 std::pair<SDValue, SDValue> Res =
5853 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5854 getValue(Arg0), MachinePointerInfo(Arg0));
5855 if (Res.first.getNode()) {
5856 processIntegerCallValue(I, Res.first, false);
5857 PendingLoads.push_back(Res.second);
5858 return true;
5859 }
5860
5861 return false;
5862}
5863
5864/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5865/// form. If so, return true and lower it, otherwise return false and it
5866/// will be lowered like a normal call.
5867bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5868 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5869 if (I.getNumArgOperands() != 2)
5870 return false;
5871
5872 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5873 if (!Arg0->getType()->isPointerTy() ||
5874 !Arg1->getType()->isIntegerTy() ||
5875 !I.getType()->isIntegerTy())
5876 return false;
5877
5878 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5879 std::pair<SDValue, SDValue> Res =
5880 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5881 getValue(Arg0), getValue(Arg1),
5882 MachinePointerInfo(Arg0));
5883 if (Res.first.getNode()) {
5884 processIntegerCallValue(I, Res.first, false);
5885 PendingLoads.push_back(Res.second);
5886 return true;
5887 }
5888
5889 return false;
5890}
5891
Bob Wilson53624a22012-08-03 23:29:17 +00005892/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5893/// operation (as expected), translate it to an SDNode with the specified opcode
5894/// and return true.
5895bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5896 unsigned Opcode) {
5897 // Sanity check that it really is a unary floating-point call.
5898 if (I.getNumArgOperands() != 1 ||
5899 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5900 I.getType() != I.getArgOperand(0)->getType() ||
5901 !I.onlyReadsMemory())
5902 return false;
5903
5904 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005905 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson53624a22012-08-03 23:29:17 +00005906 return true;
5907}
Chris Lattner8047d9a2009-12-24 00:37:38 +00005908
Dan Gohman46510a72010-04-15 01:51:59 +00005909void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005910 // Handle inline assembly differently.
5911 if (isa<InlineAsm>(I.getCalledValue())) {
5912 visitInlineAsm(&I);
5913 return;
5914 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005915
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005916 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005917 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005918
Stephen Hinesdce4a402014-05-29 02:49:00 -07005919 const char *RenameFn = nullptr;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005920 if (Function *F = I.getCalledFunction()) {
5921 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005922 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005923 if (unsigned IID = II->getIntrinsicID(F)) {
5924 RenameFn = visitIntrinsicCall(I, IID);
5925 if (!RenameFn)
5926 return;
5927 }
5928 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005929 if (unsigned IID = F->getIntrinsicID()) {
5930 RenameFn = visitIntrinsicCall(I, IID);
5931 if (!RenameFn)
5932 return;
5933 }
5934 }
5935
5936 // Check for well-known libc/libm calls. If the function is internal, it
5937 // can't be a library call.
Bob Wilson982dc842012-08-03 21:26:24 +00005938 LibFunc::Func Func;
5939 if (!F->hasLocalLinkage() && F->hasName() &&
5940 LibInfo->getLibFunc(F->getName(), Func) &&
5941 LibInfo->hasOptimizedCodeGen(Func)) {
5942 switch (Func) {
5943 default: break;
5944 case LibFunc::copysign:
5945 case LibFunc::copysignf:
5946 case LibFunc::copysignl:
Gabor Greif37387d52010-06-30 12:55:46 +00005947 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005948 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5949 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson53624a22012-08-03 23:29:17 +00005950 I.getType() == I.getArgOperand(1)->getType() &&
5951 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005952 SDValue LHS = getValue(I.getArgOperand(0));
5953 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +00005954 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0d580132009-12-23 01:28:19 +00005955 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005956 return;
5957 }
Bob Wilson982dc842012-08-03 21:26:24 +00005958 break;
5959 case LibFunc::fabs:
5960 case LibFunc::fabsf:
5961 case LibFunc::fabsl:
Bob Wilson53624a22012-08-03 23:29:17 +00005962 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005963 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005964 break;
5965 case LibFunc::sin:
5966 case LibFunc::sinf:
5967 case LibFunc::sinl:
Bob Wilson53624a22012-08-03 23:29:17 +00005968 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005969 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005970 break;
5971 case LibFunc::cos:
5972 case LibFunc::cosf:
5973 case LibFunc::cosl:
Bob Wilson53624a22012-08-03 23:29:17 +00005974 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005975 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005976 break;
5977 case LibFunc::sqrt:
5978 case LibFunc::sqrtf:
5979 case LibFunc::sqrtl:
Preston Gurdb704d232013-05-27 15:44:35 +00005980 case LibFunc::sqrt_finite:
5981 case LibFunc::sqrtf_finite:
5982 case LibFunc::sqrtl_finite:
Bob Wilson53624a22012-08-03 23:29:17 +00005983 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005984 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005985 break;
5986 case LibFunc::floor:
5987 case LibFunc::floorf:
5988 case LibFunc::floorl:
Bob Wilson53624a22012-08-03 23:29:17 +00005989 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005990 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005991 break;
5992 case LibFunc::nearbyint:
5993 case LibFunc::nearbyintf:
5994 case LibFunc::nearbyintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005995 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005996 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005997 break;
5998 case LibFunc::ceil:
5999 case LibFunc::ceilf:
6000 case LibFunc::ceill:
Bob Wilson53624a22012-08-03 23:29:17 +00006001 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00006002 return;
Bob Wilson982dc842012-08-03 21:26:24 +00006003 break;
6004 case LibFunc::rint:
6005 case LibFunc::rintf:
6006 case LibFunc::rintl:
Bob Wilson53624a22012-08-03 23:29:17 +00006007 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00006008 return;
Bob Wilson982dc842012-08-03 21:26:24 +00006009 break;
Hal Finkel41418d12013-08-07 22:49:12 +00006010 case LibFunc::round:
6011 case LibFunc::roundf:
6012 case LibFunc::roundl:
6013 if (visitUnaryFloatCall(I, ISD::FROUND))
6014 return;
6015 break;
Bob Wilson982dc842012-08-03 21:26:24 +00006016 case LibFunc::trunc:
6017 case LibFunc::truncf:
6018 case LibFunc::truncl:
Bob Wilson53624a22012-08-03 23:29:17 +00006019 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00006020 return;
Bob Wilson982dc842012-08-03 21:26:24 +00006021 break;
6022 case LibFunc::log2:
6023 case LibFunc::log2f:
6024 case LibFunc::log2l:
Bob Wilson53624a22012-08-03 23:29:17 +00006025 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00006026 return;
Bob Wilson982dc842012-08-03 21:26:24 +00006027 break;
6028 case LibFunc::exp2:
6029 case LibFunc::exp2f:
6030 case LibFunc::exp2l:
Bob Wilson53624a22012-08-03 23:29:17 +00006031 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00006032 return;
Bob Wilson982dc842012-08-03 21:26:24 +00006033 break;
6034 case LibFunc::memcmp:
Chris Lattner8047d9a2009-12-24 00:37:38 +00006035 if (visitMemCmpCall(I))
6036 return;
Bob Wilson982dc842012-08-03 21:26:24 +00006037 break;
Richard Sandiford8c201582013-08-20 09:38:48 +00006038 case LibFunc::memchr:
6039 if (visitMemChrCall(I))
6040 return;
6041 break;
Richard Sandiford4fc73552013-08-16 11:29:37 +00006042 case LibFunc::strcpy:
6043 if (visitStrCpyCall(I, false))
6044 return;
6045 break;
6046 case LibFunc::stpcpy:
6047 if (visitStrCpyCall(I, true))
6048 return;
6049 break;
Richard Sandiforde1b2af72013-08-16 11:21:54 +00006050 case LibFunc::strcmp:
6051 if (visitStrCmpCall(I))
6052 return;
6053 break;
Richard Sandiford19262ee2013-08-16 11:41:43 +00006054 case LibFunc::strlen:
6055 if (visitStrLenCall(I))
6056 return;
6057 break;
6058 case LibFunc::strnlen:
6059 if (visitStrNLenCall(I))
6060 return;
6061 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006062 }
6063 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006064 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006066 SDValue Callee;
6067 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00006068 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006069 else
Bill Wendlingba54bca2013-06-19 21:36:55 +00006070 Callee = DAG.getExternalSymbol(RenameFn,
6071 TM.getTargetLowering()->getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006072
Bill Wendling0d580132009-12-23 01:28:19 +00006073 // Check if we can potentially perform a tail call. More detailed checking is
6074 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00006075 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076}
6077
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006078namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00006079
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006080/// AsmOperandInfo - This contains information for each constraint that we are
6081/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006082class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00006083public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006084 /// CallOperand - If this is the result output operand or a clobber
6085 /// this is null, otherwise it is the incoming operand to the CallInst.
6086 /// This gets modified as the asm is processed.
6087 SDValue CallOperand;
6088
6089 /// AssignedRegs - If this is a register or register class operand, this
6090 /// contains the set of register corresponding to the operand.
6091 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006092
John Thompsoneac6e1d2010-09-13 18:15:37 +00006093 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Stephen Hinesdce4a402014-05-29 02:49:00 -07006094 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006095 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006096
Owen Andersone50ed302009-08-10 22:56:29 +00006097 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00006098 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00006099 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006100 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00006101 const TargetLowering &TLI,
Stephen Hines36b56882014-04-23 16:57:46 -07006102 const DataLayout *DL) const {
Stephen Hinesdce4a402014-05-29 02:49:00 -07006103 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006104
Chris Lattner81249c92008-10-17 17:05:25 +00006105 if (isa<BasicBlock>(CallOperandVal))
6106 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006107
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006108 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006109
Eric Christophercef81b72011-05-09 20:04:43 +00006110 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00006111 // If this is an indirect operand, the operand is a pointer to the
6112 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00006113 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006114 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00006115 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00006116 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00006117 OpTy = PtrTy->getElementType();
6118 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006119
Eric Christophercef81b72011-05-09 20:04:43 +00006120 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006121 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00006122 if (STy->getNumElements() == 1)
6123 OpTy = STy->getElementType(0);
6124
Chris Lattner81249c92008-10-17 17:05:25 +00006125 // If OpTy is not a single value, it may be a struct/union that we
6126 // can tile with integers.
6127 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Stephen Hines36b56882014-04-23 16:57:46 -07006128 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner81249c92008-10-17 17:05:25 +00006129 switch (BitSize) {
6130 default: break;
6131 case 1:
6132 case 8:
6133 case 16:
6134 case 32:
6135 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00006136 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00006137 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00006138 break;
6139 }
6140 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006141
Chris Lattner81249c92008-10-17 17:05:25 +00006142 return TLI.getValueType(OpTy, true);
6143 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006144};
Dan Gohman462f6b52010-05-29 17:53:24 +00006145
John Thompson44ab89e2010-10-29 17:29:13 +00006146typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6147
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006148} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006150/// GetRegistersForValue - Assign registers (virtual or physical) for the
6151/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00006152/// register allocator to handle the assignment process. However, if the asm
6153/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006154/// allocation. This produces generally horrible, but correct, code.
6155///
6156/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006157///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006158static void GetRegistersForValue(SelectionDAG &DAG,
6159 const TargetLowering &TLI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00006160 SDLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006161 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006162 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00006163
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006164 MachineFunction &MF = DAG.getMachineFunction();
6165 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006166
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006167 // If this is a constraint for a single physreg, or a constraint for a
6168 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006169 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006170 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6171 OpInfo.ConstraintVT);
6172
6173 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00006174 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00006175 // If this is a FP input in an integer register (or visa versa) insert a bit
6176 // cast of the input value. More generally, handle any case where the input
6177 // value disagrees with the register class we plan to stick this in.
6178 if (OpInfo.Type == InlineAsm::isInput &&
6179 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00006180 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00006181 // types are identical size, use a bitcast to convert (e.g. two differing
6182 // vector types).
Patrik Hagglund8963fec2012-12-19 12:23:01 +00006183 MVT RegVT = *PhysReg.second->vt_begin();
Stephen Hines36b56882014-04-23 16:57:46 -07006184 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006185 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006186 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00006187 OpInfo.ConstraintVT = RegVT;
6188 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6189 // If the input is a FP value and we want it in FP registers, do a
6190 // bitcast to the corresponding integer type. This turns an f64 value
6191 // into i64, which can be passed with two i32 values on a 32-bit
6192 // machine.
Patrik Hagglund8963fec2012-12-19 12:23:01 +00006193 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006194 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006195 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00006196 OpInfo.ConstraintVT = RegVT;
6197 }
6198 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006199
Owen Anderson23b9b192009-08-12 00:36:31 +00006200 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00006201 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006202
Patrik Hagglund8963fec2012-12-19 12:23:01 +00006203 MVT RegVT;
Owen Andersone50ed302009-08-10 22:56:29 +00006204 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006205
6206 // If this is a constraint for a specific physical register, like {r17},
6207 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00006208 if (unsigned AssignedReg = PhysReg.first) {
6209 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00006210 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00006211 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006213 // Get the actual register value type. This is important, because the user
6214 // may have asked for (e.g.) the AX register in i32 type. We need to
6215 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00006216 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006218 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00006219 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006220
6221 // If this is an expanded reference, add the rest of the regs to Regs.
6222 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00006223 TargetRegisterClass::iterator I = RC->begin();
6224 for (; *I != AssignedReg; ++I)
6225 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006226
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006227 // Already added the first reg.
6228 --NumRegs; ++I;
6229 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00006230 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006231 Regs.push_back(*I);
6232 }
6233 }
Bill Wendling651ad132009-12-22 01:25:10 +00006234
Dan Gohman7451d3e2010-05-29 17:03:36 +00006235 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006236 return;
6237 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006238
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006239 // Otherwise, if this was a reference to an LLVM register class, create vregs
6240 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00006241 if (const TargetRegisterClass *RC = PhysReg.second) {
6242 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00006243 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00006244 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006245
Evan Chengfb112882009-03-23 08:01:15 +00006246 // Create the appropriate number of virtual registers.
6247 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6248 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00006249 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006250
Dan Gohman7451d3e2010-05-29 17:03:36 +00006251 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00006252 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006253 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006254
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006255 // Otherwise, we couldn't allocate enough registers for this.
6256}
6257
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006258/// visitInlineAsm - Handle a call to an InlineAsm object.
6259///
Dan Gohman46510a72010-04-15 01:51:59 +00006260void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6261 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006262
6263 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00006264 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006265
Bill Wendlingba54bca2013-06-19 21:36:55 +00006266 const TargetLowering *TLI = TM.getTargetLowering();
Evan Chengce1cdac2011-05-06 20:52:23 +00006267 TargetLowering::AsmOperandInfoVector
Bill Wendlingba54bca2013-06-19 21:36:55 +00006268 TargetConstraints = TLI->ParseConstraints(CS);
Evan Chengce1cdac2011-05-06 20:52:23 +00006269
John Thompsoneac6e1d2010-09-13 18:15:37 +00006270 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00006271
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006272 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6273 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00006274 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6275 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006276 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00006277
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00006278 MVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006279
6280 // Compute the value type for each operand.
6281 switch (OpInfo.Type) {
6282 case InlineAsm::isOutput:
6283 // Indirect outputs just consume an argument.
6284 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00006285 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006286 break;
6287 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006288
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006289 // The return value of the call is this value. As such, there is no
6290 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00006291 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006292 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00006293 OpVT = TLI->getSimpleValueType(STy->getElementType(ResNo));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006294 } else {
6295 assert(ResNo == 0 && "Asm only has one result!");
Bill Wendlingba54bca2013-06-19 21:36:55 +00006296 OpVT = TLI->getSimpleValueType(CS.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006297 }
6298 ++ResNo;
6299 break;
6300 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00006301 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006302 break;
6303 case InlineAsm::isClobber:
6304 // Nothing to do.
6305 break;
6306 }
6307
6308 // If this is an input or an indirect output, process the call argument.
6309 // BasicBlocks are labels, currently appearing only in asm's.
6310 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00006311 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006312 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00006313 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006314 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006315 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006316
Stephen Hines36b56882014-04-23 16:57:46 -07006317 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), *TLI, DL).
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00006318 getSimpleVT();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006319 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006321 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00006322
John Thompsoneac6e1d2010-09-13 18:15:37 +00006323 // Indirect operand accesses access memory.
6324 if (OpInfo.isIndirect)
6325 hasMemory = true;
6326 else {
6327 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00006328 TargetLowering::ConstraintType
Bill Wendlingba54bca2013-06-19 21:36:55 +00006329 CType = TLI->getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00006330 if (CType == TargetLowering::C_Memory) {
6331 hasMemory = true;
6332 break;
6333 }
6334 }
6335 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006336 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006337
John Thompsoneac6e1d2010-09-13 18:15:37 +00006338 SDValue Chain, Flag;
6339
6340 // We won't need to flush pending loads if this asm doesn't touch
6341 // memory and is nonvolatile.
6342 if (hasMemory || IA->hasSideEffects())
6343 Chain = getRoot();
6344 else
6345 Chain = DAG.getRoot();
6346
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006347 // Second pass over the constraints: compute which constraint option to use
6348 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00006349 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006350 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006351
John Thompson54584742010-09-24 22:24:05 +00006352 // If this is an output operand with a matching input operand, look up the
6353 // matching input. If their types mismatch, e.g. one is an integer, the
6354 // other is floating point, or their sizes are different, flag it as an
6355 // error.
6356 if (OpInfo.hasMatchingInput()) {
6357 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00006358
John Thompson54584742010-09-24 22:24:05 +00006359 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00006360 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Bill Wendlingba54bca2013-06-19 21:36:55 +00006361 TLI->getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6362 OpInfo.ConstraintVT);
Bill Wendling96cb1122012-07-19 00:04:14 +00006363 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Bill Wendlingba54bca2013-06-19 21:36:55 +00006364 TLI->getRegForInlineAsmConstraint(Input.ConstraintCode,
6365 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00006366 if ((OpInfo.ConstraintVT.isInteger() !=
6367 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00006368 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00006369 report_fatal_error("Unsupported asm: input constraint"
6370 " with a matching output constraint of"
6371 " incompatible type!");
6372 }
6373 Input.ConstraintVT = OpInfo.ConstraintVT;
6374 }
6375 }
6376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006377 // Compute the constraint code and ConstraintType to use.
Bill Wendlingba54bca2013-06-19 21:36:55 +00006378 TLI->ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006379
Eric Christopherfffe3632013-01-11 18:12:39 +00006380 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6381 OpInfo.Type == InlineAsm::isClobber)
6382 continue;
6383
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006384 // If this is a memory input, and if the operand is not indirect, do what we
6385 // need to to provide an address for the memory input.
6386 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6387 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00006388 assert((OpInfo.isMultipleAlternative ||
6389 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006390 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006392 // Memory operands really want the address of the value. If we don't have
6393 // an indirect input, put it in the constpool if we can, otherwise spill
6394 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00006395 // TODO: This isn't quite right. We need to handle these according to
6396 // the addressing mode that the constraint wants. Also, this may take
6397 // an additional register for the computation and we don't want that
6398 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00006399
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006400 // If the operand is a float, integer, or vector constant, spill to a
6401 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00006402 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006403 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00006404 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006405 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Bill Wendlingba54bca2013-06-19 21:36:55 +00006406 TLI->getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006407 } else {
6408 // Otherwise, create a stack slot and emit a store to it before the
6409 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006410 Type *Ty = OpVal->getType();
Bill Wendlingba54bca2013-06-19 21:36:55 +00006411 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
6412 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006413 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006414 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Bill Wendlingba54bca2013-06-19 21:36:55 +00006415 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI->getPointerTy());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006416 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006417 OpInfo.CallOperand, StackSlot,
6418 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006419 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006420 OpInfo.CallOperand = StackSlot;
6421 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006422
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006423 // There is no longer a Value* corresponding to this operand.
Stephen Hinesdce4a402014-05-29 02:49:00 -07006424 OpInfo.CallOperandVal = nullptr;
Bill Wendling651ad132009-12-22 01:25:10 +00006425
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006426 // It is now an indirect operand.
6427 OpInfo.isIndirect = true;
6428 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006430 // If this constraint is for a specific register, allocate it before
6431 // anything else.
6432 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Bill Wendlingba54bca2013-06-19 21:36:55 +00006433 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006434 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006435
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006436 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006437 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006438 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6439 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006440
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006441 // C_Register operands have already been allocated, Other/Memory don't need
6442 // to be.
6443 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Bill Wendlingba54bca2013-06-19 21:36:55 +00006444 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006445 }
6446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006447 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6448 std::vector<SDValue> AsmNodeOperands;
6449 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6450 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006451 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Bill Wendlingba54bca2013-06-19 21:36:55 +00006452 TLI->getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006453
Chris Lattnerdecc2672010-04-07 05:20:54 +00006454 // If we have a !srcloc metadata node associated with it, we want to attach
6455 // this to the ultimately generated inline asm machineinstr. To do this, we
6456 // pass in the third operand as this (potentially null) inline asm MDNode.
6457 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6458 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006459
Chad Rosier3d716882012-10-30 19:11:54 +00006460 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6461 // bits as operand 3.
Evan Chengc36b7062011-01-07 23:50:32 +00006462 unsigned ExtraInfo = 0;
6463 if (IA->hasSideEffects())
6464 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6465 if (IA->isAlignStack())
6466 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosier77fffa62012-09-05 22:17:43 +00006467 // Set the asm dialect.
Chad Rosier2f1d8152012-09-05 22:40:13 +00006468 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier3d716882012-10-30 19:11:54 +00006469
6470 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6471 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6472 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6473
6474 // Compute the constraint code and ConstraintType to use.
Bill Wendlingba54bca2013-06-19 21:36:55 +00006475 TLI->ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier3d716882012-10-30 19:11:54 +00006476
Chad Rosierdfa4cec2012-10-30 20:01:12 +00006477 // Ideally, we would only check against memory constraints. However, the
6478 // meaning of an other constraint can be target-specific and we can't easily
6479 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6480 // for other constriants as well.
Chad Rosier3d716882012-10-30 19:11:54 +00006481 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6482 OpInfo.ConstraintType == TargetLowering::C_Other) {
6483 if (OpInfo.Type == InlineAsm::isInput)
6484 ExtraInfo |= InlineAsm::Extra_MayLoad;
6485 else if (OpInfo.Type == InlineAsm::isOutput)
6486 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopherfffe3632013-01-11 18:12:39 +00006487 else if (OpInfo.Type == InlineAsm::isClobber)
6488 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier3d716882012-10-30 19:11:54 +00006489 }
6490 }
6491
Evan Chengc36b7062011-01-07 23:50:32 +00006492 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Bill Wendlingba54bca2013-06-19 21:36:55 +00006493 TLI->getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006495 // Loop over all of the inputs, copying the operand values into the
6496 // appropriate registers and processing the output regs.
6497 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006498
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006499 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6500 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006501
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006502 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6503 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6504
6505 switch (OpInfo.Type) {
6506 case InlineAsm::isOutput: {
6507 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6508 OpInfo.ConstraintType != TargetLowering::C_Register) {
6509 // Memory output, or 'other' output (e.g. 'X' constraint).
6510 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6511
6512 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006513 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6514 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Bill Wendlingba54bca2013-06-19 21:36:55 +00006515 TLI->getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006516 AsmNodeOperands.push_back(OpInfo.CallOperand);
6517 break;
6518 }
6519
6520 // Otherwise, this is a register or register class output.
6521
6522 // Copy the output from the appropriate register. Find a register that
6523 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006524 if (OpInfo.AssignedRegs.Regs.empty()) {
6525 LLVMContext &Ctx = *DAG.getContext();
Stephen Lin155615d2013-07-08 00:37:03 +00006526 Ctx.emitError(CS.getInstruction(),
Chris Lattnerfcd70902012-01-03 23:51:01 +00006527 "couldn't allocate output register for constraint '" +
Eric Christopher1a54c572013-07-31 01:26:24 +00006528 Twine(OpInfo.ConstraintCode) + "'");
6529 return;
Chris Lattnerfcd70902012-01-03 23:51:01 +00006530 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006531
6532 // If this is an indirect operand, store through the pointer after the
6533 // asm.
6534 if (OpInfo.isIndirect) {
6535 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6536 OpInfo.CallOperandVal));
6537 } else {
6538 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006539 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006540 // Concatenate this output onto the outputs list.
6541 RetValRegs.append(OpInfo.AssignedRegs);
6542 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006543
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006544 // Add information to the INLINEASM node to know that this register is
6545 // set.
Eric Christopherb0bee812013-07-30 22:50:44 +00006546 OpInfo.AssignedRegs
6547 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6548 ? InlineAsm::Kind_RegDefEarlyClobber
6549 : InlineAsm::Kind_RegDef,
6550 false, 0, DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006551 break;
6552 }
6553 case InlineAsm::isInput: {
6554 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006555
Chris Lattner6bdcda32008-10-17 16:47:46 +00006556 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006557 // If this is required to match an output register we have already set,
6558 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006559 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006560
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006561 // Scan until we find the definition we already emitted of this operand.
6562 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006563 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006564 for (; OperandNo; --OperandNo) {
6565 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006566 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006567 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006568 assert((InlineAsm::isRegDefKind(OpFlag) ||
6569 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6570 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006571 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006572 }
6573
Evan Cheng697cbbf2009-03-20 18:03:34 +00006574 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006575 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006576 if (InlineAsm::isRegDefKind(OpFlag) ||
6577 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006578 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006579 if (OpInfo.isIndirect) {
6580 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006581 LLVMContext &Ctx = *DAG.getContext();
Eric Christopher1a54c572013-07-31 01:26:24 +00006582 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6583 " don't know how to handle tied "
6584 "indirect register inputs");
6585 return;
Chris Lattner6129c372010-04-08 00:09:16 +00006586 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006587
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006588 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006589 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00006590 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006591 MatchedRegs.RegVTs.push_back(RegVT);
6592 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006593 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier2871ba92013-04-24 22:53:10 +00006594 i != e; ++i) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00006595 if (const TargetRegisterClass *RC = TLI->getRegClassFor(RegVT))
Chad Rosier2871ba92013-04-24 22:53:10 +00006596 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6597 else {
6598 LLVMContext &Ctx = *DAG.getContext();
Eric Christopher1a54c572013-07-31 01:26:24 +00006599 Ctx.emitError(CS.getInstruction(),
6600 "inline asm error: This value"
Chad Rosier2871ba92013-04-24 22:53:10 +00006601 " type register class is not natively supported!");
Eric Christopher1a54c572013-07-31 01:26:24 +00006602 return;
Chad Rosier2871ba92013-04-24 22:53:10 +00006603 }
6604 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006605 // Use the produced MatchedRegs object to
Andrew Trickac6d9be2013-05-25 02:42:55 +00006606 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006607 Chain, &Flag, CS.getInstruction());
Chris Lattnerdecc2672010-04-07 05:20:54 +00006608 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006609 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006610 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006611 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006612 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006613
Chris Lattnerdecc2672010-04-07 05:20:54 +00006614 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6615 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6616 "Unexpected number of operands");
6617 // Add information to the INLINEASM node to know about this input.
6618 // See InlineAsm.h isUseOperandTiedToDef.
6619 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6620 OpInfo.getMatchedOperand());
6621 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Bill Wendlingba54bca2013-06-19 21:36:55 +00006622 TLI->getPointerTy()));
Chris Lattnerdecc2672010-04-07 05:20:54 +00006623 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6624 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006625 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006626
Dale Johannesenb5611a62010-07-13 20:17:05 +00006627 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006628 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6629 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006630 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006631
Dale Johannesenb5611a62010-07-13 20:17:05 +00006632 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006633 std::vector<SDValue> Ops;
Bill Wendlingba54bca2013-06-19 21:36:55 +00006634 TLI->LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
6635 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006636 if (Ops.empty()) {
6637 LLVMContext &Ctx = *DAG.getContext();
6638 Ctx.emitError(CS.getInstruction(),
6639 "invalid operand for inline asm constraint '" +
Eric Christopher1a54c572013-07-31 01:26:24 +00006640 Twine(OpInfo.ConstraintCode) + "'");
6641 return;
Chris Lattnerfcd70902012-01-03 23:51:01 +00006642 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006643
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006644 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006645 unsigned ResOpType =
6646 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006647 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlingba54bca2013-06-19 21:36:55 +00006648 TLI->getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006649 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6650 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006651 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006652
Chris Lattnerdecc2672010-04-07 05:20:54 +00006653 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006654 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Bill Wendlingba54bca2013-06-19 21:36:55 +00006655 assert(InOperandVal.getValueType() == TLI->getPointerTy() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006656 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006658 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006659 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006660 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlingba54bca2013-06-19 21:36:55 +00006661 TLI->getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006662 AsmNodeOperands.push_back(InOperandVal);
6663 break;
6664 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006665
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006666 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6667 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6668 "Unknown constraint type!");
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006669
6670 // TODO: Support this.
6671 if (OpInfo.isIndirect) {
6672 LLVMContext &Ctx = *DAG.getContext();
6673 Ctx.emitError(CS.getInstruction(),
6674 "Don't know how to handle indirect register inputs yet "
Eric Christopher1a54c572013-07-31 01:26:24 +00006675 "for constraint '" +
6676 Twine(OpInfo.ConstraintCode) + "'");
6677 return;
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006678 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006679
6680 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006681 if (OpInfo.AssignedRegs.Regs.empty()) {
6682 LLVMContext &Ctx = *DAG.getContext();
Stephen Lin155615d2013-07-08 00:37:03 +00006683 Ctx.emitError(CS.getInstruction(),
Chris Lattnerfcd70902012-01-03 23:51:01 +00006684 "couldn't allocate input reg for constraint '" +
Eric Christopher1a54c572013-07-31 01:26:24 +00006685 Twine(OpInfo.ConstraintCode) + "'");
6686 return;
Chris Lattnerfcd70902012-01-03 23:51:01 +00006687 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006688
Andrew Trickac6d9be2013-05-25 02:42:55 +00006689 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006690 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006691
Chris Lattnerdecc2672010-04-07 05:20:54 +00006692 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006693 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006694 break;
6695 }
6696 case InlineAsm::isClobber: {
6697 // Add the clobbered value to the operand list, so that the register
6698 // allocator is aware that the physreg got clobbered.
6699 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006700 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006701 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006702 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006703 break;
6704 }
6705 }
6706 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006707
Chris Lattnerdecc2672010-04-07 05:20:54 +00006708 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006709 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006710 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006711
Andrew Trickac6d9be2013-05-25 02:42:55 +00006712 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Stephen Hinesdce4a402014-05-29 02:49:00 -07006713 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006714 Flag = Chain.getValue(1);
6715
6716 // If this asm returns a register value, copy the result from that register
6717 // and set it as the value of the call.
6718 if (!RetValRegs.Regs.empty()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006719 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006720 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006721
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006722 // FIXME: Why don't we do this for inline asms with MRVs?
6723 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00006724 EVT ResultType = TLI->getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006725
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006726 // If any of the results of the inline asm is a vector, it may have the
6727 // wrong width/num elts. This can happen for register classes that can
6728 // contain multiple different value types. The preg or vreg allocated may
6729 // not have the same VT as was expected. Convert it to the right type
6730 // with bit_convert.
6731 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006732 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006733 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006734
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006735 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006736 ResultType.isInteger() && Val.getValueType().isInteger()) {
6737 // If a result value was tied to an input value, the computed result may
6738 // have a wider width than the expected result. Extract the relevant
6739 // portion.
Andrew Trickac6d9be2013-05-25 02:42:55 +00006740 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006741 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006742
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006743 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006744 }
Dan Gohman95915732008-10-18 01:03:45 +00006745
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006746 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006747 // Don't need to use this as a chain in this case.
6748 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6749 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006750 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006751
Dan Gohman46510a72010-04-15 01:51:59 +00006752 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006753
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006754 // Process indirect outputs, first output all of the flagged copies out of
6755 // physregs.
6756 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6757 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006758 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006759 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006760 Chain, &Flag, IA);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006761 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6762 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006763
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006764 // Emit the non-flagged stores from the physregs.
6765 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006766 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006767 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendling651ad132009-12-22 01:25:10 +00006768 StoresToEmit[i].first,
6769 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006770 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006771 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006772 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006773 }
6774
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006775 if (!OutChains.empty())
Stephen Hinesdce4a402014-05-29 02:49:00 -07006776 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendling651ad132009-12-22 01:25:10 +00006777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006778 DAG.setRoot(Chain);
6779}
6780
Dan Gohman46510a72010-04-15 01:51:59 +00006781void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006782 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006783 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006784 getValue(I.getArgOperand(0)),
6785 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006786}
6787
Dan Gohman46510a72010-04-15 01:51:59 +00006788void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Bill Wendlingba54bca2013-06-19 21:36:55 +00006789 const TargetLowering *TLI = TM.getTargetLowering();
Stephen Hines36b56882014-04-23 16:57:46 -07006790 const DataLayout &DL = *TLI->getDataLayout();
Bill Wendlingba54bca2013-06-19 21:36:55 +00006791 SDValue V = DAG.getVAArg(TLI->getValueType(I.getType()), getCurSDLoc(),
Dale Johannesena04b7572009-02-03 23:04:43 +00006792 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006793 DAG.getSrcValue(I.getOperand(0)),
Stephen Hines36b56882014-04-23 16:57:46 -07006794 DL.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006795 setValue(&I, V);
6796 DAG.setRoot(V.getValue(1));
6797}
6798
Dan Gohman46510a72010-04-15 01:51:59 +00006799void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006800 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006801 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006802 getValue(I.getArgOperand(0)),
6803 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006804}
6805
Dan Gohman46510a72010-04-15 01:51:59 +00006806void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006807 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006808 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006809 getValue(I.getArgOperand(0)),
6810 getValue(I.getArgOperand(1)),
6811 DAG.getSrcValue(I.getArgOperand(0)),
6812 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006813}
6814
Andrew Trick2343e3b2013-10-31 17:18:24 +00006815/// \brief Lower an argument list according to the target calling convention.
6816///
6817/// \return A tuple of <return-value, token-chain>
6818///
6819/// This is a helper for lowering intrinsics that follow a target calling
6820/// convention or require stack pointer adjustment. Only a subset of the
6821/// intrinsic's operands need to participate in the calling convention.
6822std::pair<SDValue, SDValue>
6823SelectionDAGBuilder::LowerCallOperands(const CallInst &CI, unsigned ArgIdx,
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006824 unsigned NumArgs, SDValue Callee,
6825 bool useVoidTy) {
Andrew Trick2343e3b2013-10-31 17:18:24 +00006826 TargetLowering::ArgListTy Args;
6827 Args.reserve(NumArgs);
6828
6829 // Populate the argument list.
6830 // Attributes for args start at offset 1, after the return attribute.
6831 ImmutableCallSite CS(&CI);
6832 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6833 ArgI != ArgE; ++ArgI) {
6834 const Value *V = CI.getOperand(ArgI);
6835
6836 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6837
6838 TargetLowering::ArgListEntry Entry;
6839 Entry.Node = getValue(V);
6840 Entry.Ty = V->getType();
6841 Entry.setAttributes(&CS, AttrI);
6842 Args.push_back(Entry);
6843 }
6844
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006845 Type *retTy = useVoidTy ? Type::getVoidTy(*DAG.getContext()) : CI.getType();
Stephen Hinesdce4a402014-05-29 02:49:00 -07006846 TargetLowering::CallLoweringInfo CLI(DAG);
6847 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
6848 .setCallee(CI.getCallingConv(), retTy, Callee, &Args, NumArgs)
6849 .setDiscardResult(!CI.use_empty());
Andrew Trick2343e3b2013-10-31 17:18:24 +00006850
6851 const TargetLowering *TLI = TM.getTargetLowering();
6852 return TLI->LowerCallTo(CLI);
6853}
6854
Stephen Hines36b56882014-04-23 16:57:46 -07006855/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6856/// or patchpoint target node's operand list.
6857///
6858/// Constants are converted to TargetConstants purely as an optimization to
6859/// avoid constant materialization and register allocation.
6860///
6861/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6862/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6863/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6864/// address materialization and register allocation, but may also be required
6865/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6866/// alloca in the entry block, then the runtime may assume that the alloca's
6867/// StackMap location can be read immediately after compilation and that the
6868/// location is valid at any point during execution (this is similar to the
6869/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6870/// only available in a register, then the runtime would need to trap when
6871/// execution reaches the StackMap in order to read the alloca's location.
6872static void addStackMapLiveVars(const CallInst &CI, unsigned StartIdx,
6873 SmallVectorImpl<SDValue> &Ops,
6874 SelectionDAGBuilder &Builder) {
6875 for (unsigned i = StartIdx, e = CI.getNumArgOperands(); i != e; ++i) {
6876 SDValue OpVal = Builder.getValue(CI.getArgOperand(i));
6877 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6878 Ops.push_back(
6879 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6880 Ops.push_back(
6881 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
6882 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6883 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6884 Ops.push_back(
6885 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
6886 } else
6887 Ops.push_back(OpVal);
6888 }
6889}
6890
Andrew Trick2343e3b2013-10-31 17:18:24 +00006891/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6892void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6893 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6894 // [live variables...])
6895
6896 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6897
Stephen Hines36b56882014-04-23 16:57:46 -07006898 SDValue Chain, InFlag, Callee, NullPtr;
6899 SmallVector<SDValue, 32> Ops;
Andrew Trick2343e3b2013-10-31 17:18:24 +00006900
Stephen Hines36b56882014-04-23 16:57:46 -07006901 SDLoc DL = getCurSDLoc();
6902 Callee = getValue(CI.getCalledValue());
6903 NullPtr = DAG.getIntPtrConstant(0, true);
6904
6905 // The stackmap intrinsic only records the live variables (the arguemnts
6906 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6907 // intrinsic, this won't be lowered to a function call. This means we don't
6908 // have to worry about calling conventions and target specific lowering code.
6909 // Instead we perform the call lowering right here.
6910 //
6911 // chain, flag = CALLSEQ_START(chain, 0)
6912 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6913 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6914 //
6915 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6916 InFlag = Chain.getValue(1);
6917
6918 // Add the <id> and <numBytes> constants.
6919 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6920 Ops.push_back(DAG.getTargetConstant(
6921 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
6922 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6923 Ops.push_back(DAG.getTargetConstant(
6924 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
6925
6926 // Push live variables for the stack map.
6927 addStackMapLiveVars(CI, 2, Ops, *this);
6928
6929 // We are not pushing any register mask info here on the operands list,
6930 // because the stackmap doesn't clobber anything.
6931
6932 // Push the chain and the glue flag.
6933 Ops.push_back(Chain);
6934 Ops.push_back(InFlag);
6935
6936 // Create the STACKMAP node.
6937 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6938 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6939 Chain = SDValue(SM, 0);
6940 InFlag = Chain.getValue(1);
6941
6942 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
6943
6944 // Stackmaps don't generate values, so nothing goes into the NodeMap.
6945
Andrew Trick2343e3b2013-10-31 17:18:24 +00006946 // Set the root to the target-lowered call chain.
Andrew Trick2343e3b2013-10-31 17:18:24 +00006947 DAG.setRoot(Chain);
6948
Stephen Hines36b56882014-04-23 16:57:46 -07006949 // Inform the Frame Information that we have a stackmap in this function.
6950 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick2343e3b2013-10-31 17:18:24 +00006951}
6952
6953/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
6954void SelectionDAGBuilder::visitPatchpoint(const CallInst &CI) {
Stephen Hines36b56882014-04-23 16:57:46 -07006955 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick72cf01c2013-11-14 06:54:10 +00006956 // i32 <numBytes>,
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006957 // i8* <target>,
6958 // i32 <numArgs>,
6959 // [Args...],
6960 // [live variables...])
Andrew Trick2343e3b2013-10-31 17:18:24 +00006961
Juergen Ributzkad4f5a612013-11-09 01:51:33 +00006962 CallingConv::ID CC = CI.getCallingConv();
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006963 bool isAnyRegCC = CC == CallingConv::AnyReg;
6964 bool hasDef = !CI.getType()->isVoidTy();
Andrew Trick2343e3b2013-10-31 17:18:24 +00006965 SDValue Callee = getValue(CI.getOperand(2)); // <target>
6966
6967 // Get the real number of arguments participating in the call <numArgs>
Stephen Hines36b56882014-04-23 16:57:46 -07006968 SDValue NArgVal = getValue(CI.getArgOperand(PatchPointOpers::NArgPos));
6969 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick2343e3b2013-10-31 17:18:24 +00006970
6971 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Stephen Hines36b56882014-04-23 16:57:46 -07006972 // Intrinsics include all meta-operands up to but not including CC.
6973 unsigned NumMetaOpers = PatchPointOpers::CCPos;
6974 assert(CI.getNumArgOperands() >= NumMetaOpers + NumArgs &&
Andrew Trick2343e3b2013-10-31 17:18:24 +00006975 "Not enough arguments provided to the patchpoint intrinsic");
6976
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006977 // For AnyRegCC the arguments are lowered later on manually.
6978 unsigned NumCallArgs = isAnyRegCC ? 0 : NumArgs;
Andrew Trick2343e3b2013-10-31 17:18:24 +00006979 std::pair<SDValue, SDValue> Result =
Stephen Hines36b56882014-04-23 16:57:46 -07006980 LowerCallOperands(CI, NumMetaOpers, NumCallArgs, Callee, isAnyRegCC);
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006981
Andrew Trick2343e3b2013-10-31 17:18:24 +00006982 // Set the root to the target-lowered call chain.
6983 SDValue Chain = Result.second;
6984 DAG.setRoot(Chain);
6985
6986 SDNode *CallEnd = Chain.getNode();
Juergen Ributzka623d2e62013-11-08 23:28:16 +00006987 if (hasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
6988 CallEnd = CallEnd->getOperand(0).getNode();
6989
Andrew Trick2343e3b2013-10-31 17:18:24 +00006990 /// Get a call instruction from the call sequence chain.
6991 /// Tail calls are not allowed.
6992 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6993 "Expected a callseq node.");
6994 SDNode *Call = CallEnd->getOperand(0).getNode();
6995 bool hasGlue = Call->getGluedNode();
6996
6997 // Replace the target specific call node with the patchable intrinsic.
6998 SmallVector<SDValue, 8> Ops;
6999
Stephen Hines36b56882014-04-23 16:57:46 -07007000 // Add the <id> and <numBytes> constants.
7001 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
7002 Ops.push_back(DAG.getTargetConstant(
7003 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
7004 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
7005 Ops.push_back(DAG.getTargetConstant(
7006 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7007
Andrew Trick2343e3b2013-10-31 17:18:24 +00007008 // Assume that the Callee is a constant address.
Stephen Hines36b56882014-04-23 16:57:46 -07007009 // FIXME: handle function symbols in the future.
Andrew Trick2343e3b2013-10-31 17:18:24 +00007010 Ops.push_back(
Juergen Ributzkad4f5a612013-11-09 01:51:33 +00007011 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7012 /*isTarget=*/true));
Andrew Trick2343e3b2013-10-31 17:18:24 +00007013
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007014 // Adjust <numArgs> to account for any arguments that have been passed on the
7015 // stack instead.
Andrew Trick2343e3b2013-10-31 17:18:24 +00007016 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007017 unsigned NumCallRegArgs = Call->getNumOperands() - (hasGlue ? 4 : 3);
7018 NumCallRegArgs = isAnyRegCC ? NumArgs : NumCallRegArgs;
7019 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7020
7021 // Add the calling convention
Juergen Ributzkad4f5a612013-11-09 01:51:33 +00007022 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007023
7024 // Add the arguments we omitted previously. The register allocator should
7025 // place these in any free register.
7026 if (isAnyRegCC)
Stephen Hines36b56882014-04-23 16:57:46 -07007027 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007028 Ops.push_back(getValue(CI.getArgOperand(i)));
Andrew Trick2343e3b2013-10-31 17:18:24 +00007029
Stephen Hines36b56882014-04-23 16:57:46 -07007030 // Push the arguments from the call instruction up to the register mask.
Andrew Trick2343e3b2013-10-31 17:18:24 +00007031 SDNode::op_iterator e = hasGlue ? Call->op_end()-2 : Call->op_end()-1;
7032 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
7033 Ops.push_back(*i);
7034
7035 // Push live variables for the stack map.
Stephen Hines36b56882014-04-23 16:57:46 -07007036 addStackMapLiveVars(CI, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick2343e3b2013-10-31 17:18:24 +00007037
7038 // Push the register mask info.
7039 if (hasGlue)
7040 Ops.push_back(*(Call->op_end()-2));
7041 else
7042 Ops.push_back(*(Call->op_end()-1));
7043
7044 // Push the chain (this is originally the first operand of the call, but
7045 // becomes now the last or second to last operand).
7046 Ops.push_back(*(Call->op_begin()));
7047
7048 // Push the glue flag (last operand).
7049 if (hasGlue)
7050 Ops.push_back(*(Call->op_end()-1));
7051
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007052 SDVTList NodeTys;
7053 if (isAnyRegCC && hasDef) {
7054 // Create the return types based on the intrinsic definition
7055 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7056 SmallVector<EVT, 3> ValueVTs;
7057 ComputeValueVTs(TLI, CI.getType(), ValueVTs);
7058 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trickdc8224d2013-11-05 22:44:04 +00007059
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007060 // There is always a chain and a glue type at the end
7061 ValueVTs.push_back(MVT::Other);
7062 ValueVTs.push_back(MVT::Glue);
Stephen Hinesdce4a402014-05-29 02:49:00 -07007063 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007064 } else
7065 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7066
7067 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trickdc8224d2013-11-05 22:44:04 +00007068 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7069 getCurSDLoc(), NodeTys, Ops);
7070
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007071 // Update the NodeMap.
7072 if (hasDef) {
7073 if (isAnyRegCC)
7074 setValue(&CI, SDValue(MN, 0));
7075 else
7076 setValue(&CI, Result.first);
7077 }
Andrew Trickdc8224d2013-11-05 22:44:04 +00007078
7079 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka623d2e62013-11-08 23:28:16 +00007080 // call sequence. Furthermore the location of the chain and glue can change
7081 // when the AnyReg calling convention is used and the intrinsic returns a
7082 // value.
7083 if (isAnyRegCC && hasDef) {
7084 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7085 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7086 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7087 } else
7088 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trickdc8224d2013-11-05 22:44:04 +00007089 DAG.DeleteNode(Call);
Stephen Hines36b56882014-04-23 16:57:46 -07007090
7091 // Inform the Frame Information that we have a patchpoint in this function.
7092 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick2343e3b2013-10-31 17:18:24 +00007093}
7094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007095/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00007096/// implementation, which just calls LowerCall.
7097/// FIXME: When all targets are
7098/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007099std::pair<SDValue, SDValue>
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007100TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin3484da92013-04-30 22:49:28 +00007101 // Handle the incoming return values from the call.
7102 CLI.Ins.clear();
7103 SmallVector<EVT, 4> RetTys;
7104 ComputeValueVTs(*this, CLI.RetTy, RetTys);
7105 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7106 EVT VT = RetTys[I];
7107 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7108 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7109 for (unsigned i = 0; i != NumRegs; ++i) {
7110 ISD::InputArg MyFlags;
7111 MyFlags.VT = RegisterVT;
Tom Stellardd0716b02013-10-23 00:44:24 +00007112 MyFlags.ArgVT = VT;
Stephen Lin3484da92013-04-30 22:49:28 +00007113 MyFlags.Used = CLI.IsReturnValueUsed;
7114 if (CLI.RetSExt)
7115 MyFlags.Flags.setSExt();
7116 if (CLI.RetZExt)
7117 MyFlags.Flags.setZExt();
7118 if (CLI.IsInReg)
7119 MyFlags.Flags.setInReg();
7120 CLI.Ins.push_back(MyFlags);
7121 }
7122 }
7123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007124 // Handle all of the outgoing arguments.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007125 CLI.Outs.clear();
7126 CLI.OutVals.clear();
Stephen Hinesdce4a402014-05-29 02:49:00 -07007127 ArgListTy &Args = CLI.getArgs();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007128 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00007129 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007130 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Stephen Hinesdce4a402014-05-29 02:49:00 -07007131 Type *FinalType = Args[i].Ty;
7132 if (Args[i].isByVal)
7133 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
7134 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
7135 FinalType, CLI.CallConv, CLI.IsVarArg);
7136 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
7137 ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00007138 EVT VT = ValueVTs[Value];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007139 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00007140 SDValue Op = SDValue(Args[i].Node.getNode(),
7141 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007142 ISD::ArgFlagsTy Flags;
Stephen Hinesdce4a402014-05-29 02:49:00 -07007143 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007144
7145 if (Args[i].isZExt)
7146 Flags.setZExt();
7147 if (Args[i].isSExt)
7148 Flags.setSExt();
7149 if (Args[i].isInReg)
7150 Flags.setInReg();
7151 if (Args[i].isSRet)
7152 Flags.setSRet();
Stephen Hines36b56882014-04-23 16:57:46 -07007153 if (Args[i].isByVal)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007154 Flags.setByVal();
Stephen Hines36b56882014-04-23 16:57:46 -07007155 if (Args[i].isInAlloca) {
7156 Flags.setInAlloca();
7157 // Set the byval flag for CCAssignFn callbacks that don't know about
7158 // inalloca. This way we can know how many bytes we should've allocated
7159 // and how many bytes a callee cleanup function will pop. If we port
7160 // inalloca to more targets, we'll have to add custom inalloca handling
7161 // in the various CC lowering callbacks.
7162 Flags.setByVal();
7163 }
7164 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007165 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7166 Type *ElementTy = Ty->getElementType();
Micah Villmow3574eca2012-10-08 16:38:25 +00007167 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007168 // For ByVal, alignment should come from FE. BE will guess if this
7169 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00007170 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007171 if (Args[i].Alignment)
7172 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00007173 else
7174 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007175 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007176 }
7177 if (Args[i].isNest)
7178 Flags.setNest();
Stephen Hinesdce4a402014-05-29 02:49:00 -07007179 if (NeedsRegBlock)
7180 Flags.setInConsecutiveRegs();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007181 Flags.setOrigAlign(OriginalAlignment);
7182
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00007183 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007184 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007185 SmallVector<SDValue, 4> Parts(NumParts);
7186 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7187
7188 if (Args[i].isSExt)
7189 ExtendKind = ISD::SIGN_EXTEND;
7190 else if (Args[i].isZExt)
7191 ExtendKind = ISD::ZERO_EXTEND;
7192
Stephen Lin3484da92013-04-30 22:49:28 +00007193 // Conservatively only handle 'returned' on non-vectors for now
7194 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7195 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7196 "unexpected use of 'returned'");
7197 // Before passing 'returned' to the target lowering code, ensure that
7198 // either the register MVT and the actual EVT are the same size or that
7199 // the return value and argument are extended in the same way; in these
7200 // cases it's safe to pass the argument register value unchanged as the
7201 // return register value (although it's at the target's option whether
7202 // to do so)
7203 // TODO: allow code generation to take advantage of partially preserved
7204 // registers rather than clobbering the entire register when the
7205 // parameter extension method is not compatible with the return
7206 // extension method
7207 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7208 (ExtendKind != ISD::ANY_EXTEND &&
7209 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7210 Flags.setReturned();
7211 }
7212
Stephen Hinesdce4a402014-05-29 02:49:00 -07007213 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
7214 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007215
Dan Gohman98ca4f22009-08-05 01:29:28 +00007216 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007217 // if it isn't first piece, alignment must be 1
Tom Stellardd0716b02013-10-23 00:44:24 +00007218 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren0a1544d2012-11-01 23:49:58 +00007219 i < CLI.NumFixedArgs,
7220 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00007221 if (NumParts > 1 && j == 0)
7222 MyFlags.Flags.setSplit();
7223 else if (j != 0)
7224 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007225
Stephen Hinesdce4a402014-05-29 02:49:00 -07007226 // Only mark the end at the last register of the last value.
7227 if (NeedsRegBlock && Value == NumValues - 1 && j == NumParts - 1)
7228 MyFlags.Flags.setInConsecutiveRegsLast();
7229
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007230 CLI.Outs.push_back(MyFlags);
7231 CLI.OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007232 }
7233 }
7234 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00007235
Dan Gohman98ca4f22009-08-05 01:29:28 +00007236 SmallVector<SDValue, 4> InVals;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007237 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00007238
7239 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007240 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00007241 "LowerCall didn't return a valid chain!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007242 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00007243 "LowerCall emitted a return value for a tail call!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007244 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00007245 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00007246
7247 // For a tail call, the return value is merely live-out and there aren't
7248 // any nodes in the DAG representing it. Return a special value to
7249 // indicate that a tail call has been emitted and no more Instructions
7250 // should be processed in the current block.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007251 if (CLI.IsTailCall) {
7252 CLI.DAG.setRoot(CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007253 return std::make_pair(SDValue(), SDValue());
7254 }
7255
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007256 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Chengaf1871f2010-03-11 19:38:18 +00007257 assert(InVals[i].getNode() &&
7258 "LowerCall emitted a null value!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007259 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00007260 "LowerCall emitted a value with the wrong type!");
7261 });
7262
Dan Gohman98ca4f22009-08-05 01:29:28 +00007263 // Collect the legal value parts into potentially illegal values
7264 // that correspond to the original function's return values.
7265 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007266 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00007267 AssertOp = ISD::AssertSext;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007268 else if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00007269 AssertOp = ISD::AssertZext;
7270 SmallVector<SDValue, 4> ReturnValues;
7271 unsigned CurReg = 0;
7272 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00007273 EVT VT = RetTys[I];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00007274 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007275 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007276
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007277 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Stephen Hinesdce4a402014-05-29 02:49:00 -07007278 NumRegs, RegisterVT, VT, nullptr,
Bill Wendling4533cac2010-01-28 21:51:40 +00007279 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00007280 CurReg += NumRegs;
7281 }
7282
7283 // For a function returning void, there is no return value. We can't create
7284 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00007285 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00007286 if (ReturnValues.empty())
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007287 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007288
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007289 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Stephen Hinesdce4a402014-05-29 02:49:00 -07007290 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00007291 return std::make_pair(Res, CLI.Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007292}
7293
Duncan Sands9fbc7e22009-01-21 09:00:29 +00007294void TargetLowering::LowerOperationWrapper(SDNode *N,
7295 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007296 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00007297 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00007298 if (Res.getNode())
7299 Results.push_back(Res);
7300}
7301
Dan Gohmand858e902010-04-17 15:26:15 +00007302SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00007303 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007304}
7305
Dan Gohman46510a72010-04-15 01:51:59 +00007306void
7307SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00007308 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007309 assert((Op.getOpcode() != ISD::CopyFromReg ||
7310 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7311 "Copy from a reg to the same reg!");
7312 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7313
Bill Wendlingba54bca2013-06-19 21:36:55 +00007314 const TargetLowering *TLI = TM.getTargetLowering();
7315 RegsForValue RFV(V->getContext(), *TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007316 SDValue Chain = DAG.getEntryNode();
Stephen Hinesdce4a402014-05-29 02:49:00 -07007317 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007318 PendingExports.push_back(Chain);
7319}
7320
7321#include "llvm/CodeGen/SelectionDAGISel.h"
7322
Eli Friedman23d32432011-05-05 16:53:34 +00007323/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7324/// entry block, return true. This includes arguments used by switches, since
7325/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00007326static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00007327 // With FastISel active, we may be splitting blocks, so force creation
7328 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00007329 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00007330 return A->use_empty();
7331
7332 const BasicBlock *Entry = A->getParent()->begin();
Stephen Hines36b56882014-04-23 16:57:46 -07007333 for (const User *U : A->users())
Eli Friedman23d32432011-05-05 16:53:34 +00007334 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7335 return false; // Use not in entry block.
Stephen Hines36b56882014-04-23 16:57:46 -07007336
Eli Friedman23d32432011-05-05 16:53:34 +00007337 return true;
7338}
7339
Eli Bendersky6437d382013-02-28 23:09:18 +00007340void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman2048b852009-11-23 18:04:58 +00007341 SelectionDAG &DAG = SDB->DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00007342 SDLoc dl = SDB->getCurSDLoc();
Bill Wendlingba54bca2013-06-19 21:36:55 +00007343 const TargetLowering *TLI = getTargetLowering();
Stephen Hines36b56882014-04-23 16:57:46 -07007344 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007345 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007346
Dan Gohman7451d3e2010-05-29 17:03:36 +00007347 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007348 // Put in an sret pointer parameter before all the other parameters.
7349 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00007350 ComputeValueVTs(*getTargetLowering(),
7351 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007352
7353 // NOTE: Assuming that a pointer will never break down to more than one VT
7354 // or one register.
7355 ISD::ArgFlagsTy Flags;
7356 Flags.setSRet();
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007357 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellardd0716b02013-10-23 00:44:24 +00007358 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007359 Ins.push_back(RetArg);
7360 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00007361
Dan Gohman98ca4f22009-08-05 01:29:28 +00007362 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00007363 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00007364 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00007365 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00007366 SmallVector<EVT, 4> ValueVTs;
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007367 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007368 bool isArgValueUsed = !I->use_empty();
Tom Stellardd0716b02013-10-23 00:44:24 +00007369 unsigned PartBase = 0;
Stephen Hinesdce4a402014-05-29 02:49:00 -07007370 Type *FinalType = I->getType();
7371 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7372 FinalType = cast<PointerType>(FinalType)->getElementType();
7373 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7374 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohman98ca4f22009-08-05 01:29:28 +00007375 for (unsigned Value = 0, NumValues = ValueVTs.size();
7376 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00007377 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007378 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00007379 ISD::ArgFlagsTy Flags;
Stephen Hinesdce4a402014-05-29 02:49:00 -07007380 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007381
Bill Wendling39cd0c82012-12-30 12:45:13 +00007382 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007383 Flags.setZExt();
Bill Wendling39cd0c82012-12-30 12:45:13 +00007384 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007385 Flags.setSExt();
Bill Wendling39cd0c82012-12-30 12:45:13 +00007386 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007387 Flags.setInReg();
Bill Wendling39cd0c82012-12-30 12:45:13 +00007388 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007389 Flags.setSRet();
Stephen Hines36b56882014-04-23 16:57:46 -07007390 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007391 Flags.setByVal();
Stephen Hines36b56882014-04-23 16:57:46 -07007392 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7393 Flags.setInAlloca();
7394 // Set the byval flag for CCAssignFn callbacks that don't know about
7395 // inalloca. This way we can know how many bytes we should've allocated
7396 // and how many bytes a callee cleanup function will pop. If we port
7397 // inalloca to more targets, we'll have to add custom inalloca handling
7398 // in the various CC lowering callbacks.
7399 Flags.setByVal();
7400 }
7401 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007402 PointerType *Ty = cast<PointerType>(I->getType());
7403 Type *ElementTy = Ty->getElementType();
Stephen Hines36b56882014-04-23 16:57:46 -07007404 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00007405 // For ByVal, alignment should be passed from FE. BE will guess if
7406 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00007407 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00007408 if (F.getParamAlignment(Idx))
7409 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00007410 else
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007411 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007412 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007413 }
Bill Wendling39cd0c82012-12-30 12:45:13 +00007414 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007415 Flags.setNest();
Stephen Hinesdce4a402014-05-29 02:49:00 -07007416 if (NeedsRegBlock)
7417 Flags.setInConsecutiveRegs();
Dan Gohman98ca4f22009-08-05 01:29:28 +00007418 Flags.setOrigAlign(OriginalAlignment);
7419
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007420 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7421 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007422 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellardd0716b02013-10-23 00:44:24 +00007423 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7424 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00007425 if (NumRegs > 1 && i == 0)
7426 MyFlags.Flags.setSplit();
7427 // if it isn't first piece, alignment must be 1
7428 else if (i > 0)
7429 MyFlags.Flags.setOrigAlign(1);
Stephen Hinesdce4a402014-05-29 02:49:00 -07007430
7431 // Only mark the end at the last register of the last value.
7432 if (NeedsRegBlock && Value == NumValues - 1 && i == NumRegs - 1)
7433 MyFlags.Flags.setInConsecutiveRegsLast();
7434
Dan Gohman98ca4f22009-08-05 01:29:28 +00007435 Ins.push_back(MyFlags);
7436 }
Tom Stellardd0716b02013-10-23 00:44:24 +00007437 PartBase += VT.getStoreSize();
Dan Gohman98ca4f22009-08-05 01:29:28 +00007438 }
7439 }
7440
7441 // Call the target to set up the argument values.
7442 SmallVector<SDValue, 8> InVals;
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007443 SDValue NewRoot = TLI->LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
7444 F.isVarArg(), Ins,
7445 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00007446
7447 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00007448 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00007449 "LowerFormalArguments didn't return a valid chain!");
7450 assert(InVals.size() == Ins.size() &&
7451 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00007452 DEBUG({
7453 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7454 assert(InVals[i].getNode() &&
7455 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00007456 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00007457 "LowerFormalArguments emitted a value with the wrong type!");
7458 }
7459 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00007460
Dan Gohman5e866062009-08-06 15:37:27 +00007461 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00007462 DAG.setRoot(NewRoot);
7463
7464 // Set up the argument values.
7465 unsigned i = 0;
7466 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00007467 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007468 // Create a virtual register for the sret pointer, and put in a copy
7469 // from the sret argument into it.
7470 SmallVector<EVT, 1> ValueVTs;
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007471 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00007472 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007473 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007474 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00007475 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Stephen Hinesdce4a402014-05-29 02:49:00 -07007476 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007477
Dan Gohman2048b852009-11-23 18:04:58 +00007478 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007479 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007480 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00007481 FuncInfo->DemoteRegister = SRetReg;
Andrew Trickac6d9be2013-05-25 02:42:55 +00007482 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(),
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00007483 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007484 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00007485
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00007486 // i indexes lowered arguments. Bump it past the hidden sret argument.
7487 // Idx indexes LLVM arguments. Don't touch it.
7488 ++i;
7489 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00007490
Dan Gohman46510a72010-04-15 01:51:59 +00007491 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00007492 ++I, ++Idx) {
7493 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00007494 SmallVector<EVT, 4> ValueVTs;
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007495 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007496 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00007497
7498 // If this argument is unused then remember its value. It is used to generate
7499 // debugging information.
Adrian Prantldf688032013-05-16 23:44:12 +00007500 if (I->use_empty() && NumValues) {
Devang Patel9126c0d2010-06-01 19:59:01 +00007501 SDB->setUnusedArgValue(I, InVals[i]);
7502
Adrian Prantldf688032013-05-16 23:44:12 +00007503 // Also remember any frame index for use in FastISel.
7504 if (FrameIndexSDNode *FI =
7505 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7506 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7507 }
7508
Eli Friedman23d32432011-05-05 16:53:34 +00007509 for (unsigned Val = 0; Val != NumValues; ++Val) {
7510 EVT VT = ValueVTs[Val];
Bill Wendling6a2e7ac2013-06-06 00:43:09 +00007511 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7512 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00007513
7514 if (!I->use_empty()) {
7515 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling39cd0c82012-12-30 12:45:13 +00007516 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007517 AssertOp = ISD::AssertSext;
Bill Wendling39cd0c82012-12-30 12:45:13 +00007518 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00007519 AssertOp = ISD::AssertZext;
7520
Bill Wendling46ada192010-03-02 01:55:18 +00007521 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00007522 NumParts, PartVT, VT,
Stephen Hinesdce4a402014-05-29 02:49:00 -07007523 nullptr, AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00007524 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00007525
Dan Gohman98ca4f22009-08-05 01:29:28 +00007526 i += NumParts;
7527 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00007528
Eli Friedman23d32432011-05-05 16:53:34 +00007529 // We don't need to do anything else for unused arguments.
7530 if (ArgValues.empty())
7531 continue;
7532
Devang Patel9aee3352011-09-08 22:59:09 +00007533 // Note down frame index.
7534 if (FrameIndexSDNode *FI =
Bill Wendling96cb1122012-07-19 00:04:14 +00007535 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9aee3352011-09-08 22:59:09 +00007536 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00007537
Stephen Hinesdce4a402014-05-29 02:49:00 -07007538 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickac6d9be2013-05-25 02:42:55 +00007539 SDB->getCurSDLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00007540
Eli Friedman23d32432011-05-05 16:53:34 +00007541 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00007542 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lin155615d2013-07-08 00:37:03 +00007543 if (LoadSDNode *LNode =
Devang Patel9aee3352011-09-08 22:59:09 +00007544 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7545 if (FrameIndexSDNode *FI =
7546 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7547 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7548 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00007549
Eli Friedman23d32432011-05-05 16:53:34 +00007550 // If this argument is live outside of the entry block, insert a copy from
7551 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00007552 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00007553 // If we can, though, try to skip creating an unnecessary vreg.
7554 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00007555 // general. It's also subtly incompatible with the hacks FastISel
7556 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00007557 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7558 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7559 FuncInfo->ValueMap[I] = Reg;
7560 continue;
7561 }
7562 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00007563 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00007564 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00007565 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007566 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007567 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00007568
Dan Gohman98ca4f22009-08-05 01:29:28 +00007569 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007570
7571 // Finally, if the target has anything special to do, allow it to do so.
7572 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00007573 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007574}
7575
7576/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7577/// ensure constants are generated when needed. Remember the virtual registers
7578/// that need to be added to the Machine PHI nodes as input. We cannot just
7579/// directly add them, because expansion might result in multiple MBB's for one
7580/// BB. As such, the start of the BB might correspond to a different MBB than
7581/// the end.
7582///
7583void
Dan Gohmanf81eca02010-04-22 20:46:50 +00007584SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00007585 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007586
7587 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7588
7589 // Check successor nodes' PHI nodes that expect a constant to be available
7590 // from this block.
7591 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00007592 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007593 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00007594 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00007595
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007596 // If this terminator has multiple identical successors (common for
7597 // switches), only handle each succ once.
7598 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00007599
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007600 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007601
7602 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7603 // nodes and Machine PHI nodes, but the incoming operands have not been
7604 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00007605 for (BasicBlock::const_iterator I = SuccBB->begin();
7606 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007607 // Ignore dead phi's.
7608 if (PN->use_empty()) continue;
7609
Rafael Espindola3fa82832011-05-13 15:18:06 +00007610 // Skip empty types
7611 if (PN->getType()->isEmptyTy())
7612 continue;
7613
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007614 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00007615 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007616
Dan Gohman46510a72010-04-15 01:51:59 +00007617 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00007618 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007619 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00007620 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00007621 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007622 }
7623 Reg = RegOut;
7624 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00007625 DenseMap<const Value *, unsigned>::iterator I =
7626 FuncInfo.ValueMap.find(PHIOp);
7627 if (I != FuncInfo.ValueMap.end())
7628 Reg = I->second;
7629 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007630 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00007631 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007632 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00007633 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00007634 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007635 }
7636 }
7637
7638 // Remember that this register needs to added to the machine PHI node as
7639 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00007640 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingba54bca2013-06-19 21:36:55 +00007641 const TargetLowering *TLI = TM.getTargetLowering();
7642 ComputeValueVTs(*TLI, PN->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007643 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00007644 EVT VT = ValueVTs[vti];
Bill Wendlingba54bca2013-06-19 21:36:55 +00007645 unsigned NumRegisters = TLI->getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007646 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00007647 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00007648 Reg += NumRegisters;
7649 }
7650 }
7651 }
Bill Wendlingba54bca2013-06-19 21:36:55 +00007652
Dan Gohmanf81eca02010-04-22 20:46:50 +00007653 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00007654}
Michael Gottesman657484f2013-08-20 07:00:16 +00007655
7656/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7657/// is 0.
7658MachineBasicBlock *
7659SelectionDAGBuilder::StackProtectorDescriptor::
7660AddSuccessorMBB(const BasicBlock *BB,
7661 MachineBasicBlock *ParentMBB,
7662 MachineBasicBlock *SuccMBB) {
7663 // If SuccBB has not been created yet, create it.
7664 if (!SuccMBB) {
7665 MachineFunction *MF = ParentMBB->getParent();
7666 MachineFunction::iterator BBI = ParentMBB;
7667 SuccMBB = MF->CreateMachineBasicBlock(BB);
7668 MF->insert(++BBI, SuccMBB);
7669 }
7670 // Add it as a successor of ParentMBB.
7671 ParentMBB->addSuccessor(SuccMBB);
7672 return SuccMBB;
7673}