blob: a44afb502c6dc3170b6081186a3c7b78dc8bcfdb [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Evan Cheng8148ae82010-02-03 21:40:40 +000055static cl::opt<unsigned> TailCallLimit("tailcall-limit", cl::init(0));
Mon P Wang3c81d352008-11-23 04:37:22 +000056static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000057DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000058
Dan Gohman2f67df72009-09-03 17:18:51 +000059// Disable16Bit - 16-bit operations typically have a larger encoding than
60// corresponding 32-bit instructions, and 16-bit code is slow on some
61// processors. This is an experimental flag to disable 16-bit operations
62// (which forces them to be Legalized to 32-bit operations).
63static cl::opt<bool>
64Disable16Bit("disable-16bit", cl::Hidden,
65 cl::desc("Disable use of 16-bit instructions"));
66
Evan Cheng10e86422008-04-25 19:11:04 +000067// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000068static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000069 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000070
Chris Lattnerf0144122009-07-28 03:13:23 +000071static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
72 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
73 default: llvm_unreachable("unknown subtarget type");
74 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000075 if (TM.getSubtarget<X86Subtarget>().is64Bit())
76 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000077 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000078 case X86Subtarget::isELF:
79 return new TargetLoweringObjectFileELF();
80 case X86Subtarget::isMingw:
81 case X86Subtarget::isCygwin:
82 case X86Subtarget::isWindows:
83 return new TargetLoweringObjectFileCOFF();
84 }
Eric Christopherfd179292009-08-27 18:07:15 +000085
Chris Lattnerf0144122009-07-28 03:13:23 +000086}
87
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000088X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000089 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000090 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000091 X86ScalarSSEf64 = Subtarget->hasSSE2();
92 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000093 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000094
Anton Korobeynikov2365f512007-07-14 14:06:15 +000095 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000098 // Set up the TargetLowering object.
99
100 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000102 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000103 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000105
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000106 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000107 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 setUseUnderscoreSetJmp(false);
109 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000110 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000111 // MS runtime is weird: it exports _setjmp, but longjmp!
112 setUseUnderscoreSetJmp(true);
113 setUseUnderscoreLongJmp(false);
114 } else {
115 setUseUnderscoreSetJmp(true);
116 setUseUnderscoreLongJmp(true);
117 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000118
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000119 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000121 if (!Disable16Bit)
122 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000124 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000128
Scott Michelfdc40a02009-02-17 22:15:04 +0000129 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000131 if (!Disable16Bit)
132 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000134 if (!Disable16Bit)
135 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
137 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000138
139 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
142 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000146
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000147 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
148 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
151 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000152
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000156 } else if (!UseSoftFloat) {
157 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000158 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000161 // We have an algorithm for SSE2, and we turn this into a 64-bit
162 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000164 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165
166 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
167 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170
Devang Patel6a784892009-06-05 18:48:29 +0000171 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000172 // SSE has no i16 to fp conversion, only i32
173 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000175 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000180 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000181 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
183 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000184 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000185
Dale Johannesen73328d12007-09-19 23:55:34 +0000186 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
187 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
189 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000190
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
192 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
194 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000195
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000196 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000198 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000200 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
202 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203 }
204
205 // Handle FP_TO_UINT by promoting the destination to a larger signed
206 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
209 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000210
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000214 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000215 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000216 // Expand FP_TO_UINT into a select.
217 // FIXME: We would like to use a Custom expander here eventually to do
218 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000220 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000221 // With SSE3 we can use fisttpll to convert to a signed i64; without
222 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000224 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
Chris Lattner399610a2006-12-05 18:22:22 +0000226 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000227 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
229 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000230 }
Chris Lattner21f66852005-12-23 05:15:23 +0000231
Dan Gohmanb00ee212008-02-18 19:34:53 +0000232 // Scalar integer divide and remainder are lowered to use operations that
233 // produce two results, to match the available instructions. This exposes
234 // the two-result form to trivial CSE, which is able to combine x/y and x%y
235 // into a single instruction.
236 //
237 // Scalar integer multiply-high is also lowered to use two-result
238 // operations, to match the available instructions. However, plain multiply
239 // (low) operations are left as Legal, as there are single-result
240 // instructions for this in x86. Using the two-result multiply instructions
241 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
243 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
244 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
246 setOperationAction(ISD::SREM , MVT::i8 , Expand);
247 setOperationAction(ISD::UREM , MVT::i8 , Expand);
248 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
249 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
250 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
252 setOperationAction(ISD::SREM , MVT::i16 , Expand);
253 setOperationAction(ISD::UREM , MVT::i16 , Expand);
254 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
255 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
256 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
258 setOperationAction(ISD::SREM , MVT::i32 , Expand);
259 setOperationAction(ISD::UREM , MVT::i32 , Expand);
260 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
261 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
262 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
264 setOperationAction(ISD::SREM , MVT::i64 , Expand);
265 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
268 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
269 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
270 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000271 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
276 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f32 , Expand);
278 setOperationAction(ISD::FREM , MVT::f64 , Expand);
279 setOperationAction(ISD::FREM , MVT::f80 , Expand);
280 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000281
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
283 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
285 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000286 if (Disable16Bit) {
287 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
288 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
289 } else {
290 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
291 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
292 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
294 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
295 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000296 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
298 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
299 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000300 }
301
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
303 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000304
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000306 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000307 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
317 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000318 if (Disable16Bit)
319 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
320 else
321 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
328 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000329 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000331
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000332 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
336 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000337 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
339 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000340 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000341 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
343 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
344 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
345 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000346 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000347 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000348 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
351 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000352 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
355 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000356 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000357
Evan Chengd2cde682008-03-10 19:38:10 +0000358 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000360
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000361 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363
Mon P Wang63307c32008-05-05 19:05:59 +0000364 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000374
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000383 }
384
Evan Cheng3c992d22006-03-07 02:02:57 +0000385 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000386 if (!Subtarget->isTargetDarwin() &&
387 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000388 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000390 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
393 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000397 setExceptionPointerRegister(X86::RAX);
398 setExceptionSelectorRegister(X86::RDX);
399 } else {
400 setExceptionPointerRegister(X86::EAX);
401 setExceptionSelectorRegister(X86::EDX);
402 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
404 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000405
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000409
Nate Begemanacc398c2006-01-25 18:21:52 +0000410 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VASTART , MVT::Other, Custom);
412 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000413 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::VAARG , MVT::Other, Custom);
415 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000416 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::VAARG , MVT::Other, Expand);
418 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000419 }
Evan Chengae642192007-03-02 23:16:35 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
422 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000423 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000425 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000429
Evan Chengc7ce29b2009-02-13 22:36:38 +0000430 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000431 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000432 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
434 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435
Evan Cheng223547a2006-01-31 22:28:30 +0000436 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FABS , MVT::f64, Custom);
438 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000439
440 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FNEG , MVT::f64, Custom);
442 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000443
Evan Cheng68c47cb2007-01-05 07:55:56 +0000444 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
446 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000447
Evan Chengd25e9e82006-02-02 00:28:23 +0000448 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::FSIN , MVT::f64, Expand);
450 setOperationAction(ISD::FCOS , MVT::f64, Expand);
451 setOperationAction(ISD::FSIN , MVT::f32, Expand);
452 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000453
Chris Lattnera54aa942006-01-29 06:26:08 +0000454 // Expand FP immediates into loads from the stack, except for the special
455 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456 addLegalFPImmediate(APFloat(+0.0)); // xorpd
457 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000458 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459 // Use SSE for f32, x87 for f64.
460 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
462 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
472 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
474 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000475
476 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::FSIN , MVT::f32, Expand);
478 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479
Nate Begemane1795842008-02-14 08:57:00 +0000480 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 addLegalFPImmediate(APFloat(+0.0f)); // xorps
482 addLegalFPImmediate(APFloat(+0.0)); // FLD0
483 addLegalFPImmediate(APFloat(+1.0)); // FLD1
484 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
485 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
486
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000487 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
489 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000490 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000491 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
495 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000496
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
498 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
500 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000501
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000502 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
504 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000506 addLegalFPImmediate(APFloat(+0.0)); // FLD0
507 addLegalFPImmediate(APFloat(+1.0)); // FLD1
508 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
509 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000510 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
511 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
512 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
513 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000514 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000515
Dale Johannesen59a58732007-08-05 18:49:15 +0000516 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000517 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
519 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
520 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000521 {
522 bool ignored;
523 APFloat TmpFlt(+0.0);
524 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
525 &ignored);
526 addLegalFPImmediate(TmpFlt); // FLD0
527 TmpFlt.changeSign();
528 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
529 APFloat TmpFlt2(+1.0);
530 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
531 &ignored);
532 addLegalFPImmediate(TmpFlt2); // FLD1
533 TmpFlt2.changeSign();
534 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
535 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000536
Evan Chengc7ce29b2009-02-13 22:36:38 +0000537 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
539 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000540 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000541 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000542
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000543 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
546 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000547
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::FLOG, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
550 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP, MVT::f80, Expand);
552 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000553
Mon P Wangf007a8b2008-11-06 05:31:54 +0000554 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000555 // (for widening) or expand (for scalarization). Then we will selectively
556 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
558 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
559 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
575 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000607 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000608 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
613 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
614 setTruncStoreAction((MVT::SimpleValueType)VT,
615 (MVT::SimpleValueType)InnerVT, Expand);
616 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
618 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000619 }
620
Evan Chengc7ce29b2009-02-13 22:36:38 +0000621 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
622 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000623 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
631 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
632 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
633 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
636 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
637 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
638 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
641 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::AND, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::AND, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::OR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::OR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
668 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
669 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000687
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000692
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
696 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
697 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
698 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000702 }
703
Evan Cheng92722532009-03-26 23:06:32 +0000704 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000706
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
708 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
709 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
710 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
711 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
712 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
713 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
715 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
716 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
717 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
718 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000719 }
720
Evan Cheng92722532009-03-26 23:06:32 +0000721 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000723
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000724 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
725 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000730
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
732 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
733 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
734 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
736 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
737 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
738 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
739 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
740 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
741 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
742 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
743 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
744 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
745 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
746 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000752
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
754 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000758
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
764
Evan Cheng2c3ae372006-04-12 21:21:57 +0000765 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
767 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000768 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000769 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000771 // Do not attempt to custom lower non-128-bit vectors
772 if (!VT.is128BitVector())
773 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 setOperationAction(ISD::BUILD_VECTOR,
775 VT.getSimpleVT().SimpleTy, Custom);
776 setOperationAction(ISD::VECTOR_SHUFFLE,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
779 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000780 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000781
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
783 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
785 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000788
Nate Begemancdd1eec2008-02-12 22:51:28 +0000789 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
791 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000792 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000793
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000794 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
796 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000797 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000798
799 // Do not attempt to promote non-128-bit vectors
800 if (!VT.is128BitVector()) {
801 continue;
802 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000813 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000816
Evan Cheng2c3ae372006-04-12 21:21:57 +0000817 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
819 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
820 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
821 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000822
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
824 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000825 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
827 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000828 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Nate Begeman14d12ca2008-02-11 04:19:36 +0000831 if (Subtarget->hasSSE41()) {
832 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000834
835 // i8 and i16 vectors are custom , because the source register and source
836 // source memory operand types are not the same width. f32 vectors are
837 // custom since the immediate controlling the insert encodes additional
838 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000843
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848
849 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000852 }
853 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000854
Nate Begeman30a0de92008-07-17 16:51:19 +0000855 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000857 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000858
David Greene9b9838d2009-06-29 16:47:10 +0000859 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
863 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
868 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
869 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
870 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
871 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
872 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
873 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
874 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
875 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
876 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
877 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
879 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000880
881 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
883 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
884 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
885 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
886 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
887 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
888 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
889 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
890 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
891 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
892 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
893 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
894 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
895 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000896
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
899 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
900 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
903 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
904 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
906 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
909 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
911 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
913 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000914
915#if 0
916 // Not sure we want to do this since there are no 256-bit integer
917 // operations in AVX
918
919 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
920 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
922 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000923
924 // Do not attempt to custom lower non-power-of-2 vectors
925 if (!isPowerOf2_32(VT.getVectorNumElements()))
926 continue;
927
928 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
929 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
930 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
931 }
932
933 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000936 }
David Greene9b9838d2009-06-29 16:47:10 +0000937#endif
938
939#if 0
940 // Not sure we want to do this since there are no 256-bit integer
941 // operations in AVX
942
943 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
944 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
946 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000947
948 if (!VT.is256BitVector()) {
949 continue;
950 }
951 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000953 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000955 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000957 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 }
962
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000964#endif
965 }
966
Evan Cheng6be2c582006-04-05 23:38:46 +0000967 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000969
Bill Wendling74c37652008-12-09 22:08:41 +0000970 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::SADDO, MVT::i32, Custom);
972 setOperationAction(ISD::SADDO, MVT::i64, Custom);
973 setOperationAction(ISD::UADDO, MVT::i32, Custom);
974 setOperationAction(ISD::UADDO, MVT::i64, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
976 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
977 setOperationAction(ISD::USUBO, MVT::i32, Custom);
978 setOperationAction(ISD::USUBO, MVT::i64, Custom);
979 setOperationAction(ISD::SMULO, MVT::i32, Custom);
980 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000981
Evan Chengd54f2d52009-03-31 19:38:51 +0000982 if (!Subtarget->is64Bit()) {
983 // These libcalls are not available in 32-bit.
984 setLibcallName(RTLIB::SHL_I128, 0);
985 setLibcallName(RTLIB::SRL_I128, 0);
986 setLibcallName(RTLIB::SRA_I128, 0);
987 }
988
Evan Cheng206ee9d2006-07-07 08:33:52 +0000989 // We have target-specific dag combine patterns for the following nodes:
990 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000991 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000992 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000993 setTargetDAGCombine(ISD::SHL);
994 setTargetDAGCombine(ISD::SRA);
995 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000996 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000997 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000998 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000999 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001000 if (Subtarget->is64Bit())
1001 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001002
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001003 computeRegisterProperties();
1004
Mon P Wangcd6e7252009-11-30 02:42:02 +00001005 // Divide and reminder operations have no vector equivalent and can
1006 // trap. Do a custom widening for these operations in which we never
1007 // generate more divides/remainder than the original vector width.
1008 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1009 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1010 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1011 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1014 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1015 }
1016 }
1017
Evan Cheng87ed7162006-02-14 08:25:08 +00001018 // FIXME: These should be based on subtarget info. Plus, the values should
1019 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001020 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1021 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1022 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001023 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001024 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001025}
1026
Scott Michel5b8f82e2008-03-10 15:42:14 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1029 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001030}
1031
1032
Evan Cheng29286502008-01-23 23:17:41 +00001033/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1034/// the desired ByVal argument alignment.
1035static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1036 if (MaxAlign == 16)
1037 return;
1038 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1039 if (VTy->getBitWidth() == 128)
1040 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001041 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1042 unsigned EltAlign = 0;
1043 getMaxByValAlign(ATy->getElementType(), EltAlign);
1044 if (EltAlign > MaxAlign)
1045 MaxAlign = EltAlign;
1046 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1047 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1048 unsigned EltAlign = 0;
1049 getMaxByValAlign(STy->getElementType(i), EltAlign);
1050 if (EltAlign > MaxAlign)
1051 MaxAlign = EltAlign;
1052 if (MaxAlign == 16)
1053 break;
1054 }
1055 }
1056 return;
1057}
1058
1059/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1060/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001061/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1062/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001063unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001064 if (Subtarget->is64Bit()) {
1065 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001066 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001067 if (TyAlign > 8)
1068 return TyAlign;
1069 return 8;
1070 }
1071
Evan Cheng29286502008-01-23 23:17:41 +00001072 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001073 if (Subtarget->hasSSE1())
1074 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001075 return Align;
1076}
Chris Lattner2b02a442007-02-25 08:29:00 +00001077
Evan Chengf0df0312008-05-15 08:39:06 +00001078/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001079/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001080/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001081/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001082EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001083X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001084 bool isSrcConst, bool isSrcStr,
1085 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001086 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1087 // linux. This is because the stack realignment code can't handle certain
1088 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001089 const Function *F = DAG.getMachineFunction().getFunction();
1090 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1091 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001092 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001093 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001094 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001096 }
Evan Chengf0df0312008-05-15 08:39:06 +00001097 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001098 return MVT::i64;
1099 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001100}
1101
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001102/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1103/// current function. The returned value is a member of the
1104/// MachineJumpTableInfo::JTEntryKind enum.
1105unsigned X86TargetLowering::getJumpTableEncoding() const {
1106 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1107 // symbol.
1108 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1109 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001110 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001111
1112 // Otherwise, use the normal jump table encoding heuristics.
1113 return TargetLowering::getJumpTableEncoding();
1114}
1115
Chris Lattner589c6f62010-01-26 06:28:43 +00001116/// getPICBaseSymbol - Return the X86-32 PIC base.
1117MCSymbol *
1118X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1119 MCContext &Ctx) const {
1120 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1121 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1122 Twine(MF->getFunctionNumber())+"$pb");
1123}
1124
1125
Chris Lattnerc64daab2010-01-26 05:02:42 +00001126const MCExpr *
1127X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1128 const MachineBasicBlock *MBB,
1129 unsigned uid,MCContext &Ctx) const{
1130 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1131 Subtarget->isPICStyleGOT());
1132 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1133 // entries.
1134
1135 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1136 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1137 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1138}
1139
Evan Chengcc415862007-11-09 01:32:10 +00001140/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1141/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001142SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001143 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001144 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001145 // This doesn't have DebugLoc associated with it, but is not really the
1146 // same as a Register.
1147 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1148 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001149 return Table;
1150}
1151
Chris Lattner589c6f62010-01-26 06:28:43 +00001152/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1153/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1154/// MCExpr.
1155const MCExpr *X86TargetLowering::
1156getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1157 MCContext &Ctx) const {
1158 // X86-64 uses RIP relative addressing based on the jump table label.
1159 if (Subtarget->isPICStyleRIPRel())
1160 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1161
1162 // Otherwise, the reference is relative to the PIC base.
1163 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1164}
1165
Bill Wendlingb4202b82009-07-01 18:50:55 +00001166/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001167unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001168 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001169}
1170
Chris Lattner2b02a442007-02-25 08:29:00 +00001171//===----------------------------------------------------------------------===//
1172// Return Value Calling Convention Implementation
1173//===----------------------------------------------------------------------===//
1174
Chris Lattner59ed56b2007-02-28 04:55:35 +00001175#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001176
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001177bool
1178X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1179 const SmallVectorImpl<EVT> &OutTys,
1180 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1181 SelectionDAG &DAG) {
1182 SmallVector<CCValAssign, 16> RVLocs;
1183 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1184 RVLocs, *DAG.getContext());
1185 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1186}
1187
Dan Gohman98ca4f22009-08-05 01:29:28 +00001188SDValue
1189X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001190 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001191 const SmallVectorImpl<ISD::OutputArg> &Outs,
1192 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001193
Chris Lattner9774c912007-02-27 05:28:59 +00001194 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1196 RVLocs, *DAG.getContext());
1197 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001198
Evan Chengdcea1632010-02-04 02:40:39 +00001199 // Add the regs to the liveout set for the function.
1200 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1201 for (unsigned i = 0; i != RVLocs.size(); ++i)
1202 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1203 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001204
Dan Gohman475871a2008-07-27 21:46:04 +00001205 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001206
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001208 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1209 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001210 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001211
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001212 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001213 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1214 CCValAssign &VA = RVLocs[i];
1215 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001216 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001217
Chris Lattner447ff682008-03-11 03:23:40 +00001218 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1219 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001220 if (VA.getLocReg() == X86::ST0 ||
1221 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001222 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1223 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001224 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001225 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001226 RetOps.push_back(ValToCopy);
1227 // Don't emit a copytoreg.
1228 continue;
1229 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001230
Evan Cheng242b38b2009-02-23 09:03:22 +00001231 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1232 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001233 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001234 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001235 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001237 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001239 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001240 }
1241
Dale Johannesendd64c412009-02-04 00:33:20 +00001242 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001243 Flag = Chain.getValue(1);
1244 }
Dan Gohman61a92132008-04-21 23:59:07 +00001245
1246 // The x86-64 ABI for returning structs by value requires that we copy
1247 // the sret argument into %rax for the return. We saved the argument into
1248 // a virtual register in the entry block, so now we copy the value out
1249 // and into %rax.
1250 if (Subtarget->is64Bit() &&
1251 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1252 MachineFunction &MF = DAG.getMachineFunction();
1253 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1254 unsigned Reg = FuncInfo->getSRetReturnReg();
1255 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001256 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001257 FuncInfo->setSRetReturnReg(Reg);
1258 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001259 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001260
Dale Johannesendd64c412009-02-04 00:33:20 +00001261 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001262 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001263
1264 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001265 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001266 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001267
Chris Lattner447ff682008-03-11 03:23:40 +00001268 RetOps[0] = Chain; // Update chain.
1269
1270 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001271 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001272 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001273
1274 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001275 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001276}
1277
Dan Gohman98ca4f22009-08-05 01:29:28 +00001278/// LowerCallResult - Lower the result values of a call into the
1279/// appropriate copies out of appropriate physical registers.
1280///
1281SDValue
1282X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001283 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001284 const SmallVectorImpl<ISD::InputArg> &Ins,
1285 DebugLoc dl, SelectionDAG &DAG,
1286 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001287
Chris Lattnere32bbf62007-02-28 07:09:55 +00001288 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001289 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001290 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001291 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001292 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001294
Chris Lattner3085e152007-02-25 08:59:22 +00001295 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001296 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001297 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001298 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001299
Torok Edwin3f142c32009-02-01 18:15:56 +00001300 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001301 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001302 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001303 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001304 }
1305
Chris Lattner8e6da152008-03-10 21:08:41 +00001306 // If this is a call to a function that returns an fp value on the floating
1307 // point stack, but where we prefer to use the value in xmm registers, copy
1308 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001309 if ((VA.getLocReg() == X86::ST0 ||
1310 VA.getLocReg() == X86::ST1) &&
1311 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001312 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001313 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001314
Evan Cheng79fb3b42009-02-20 20:43:02 +00001315 SDValue Val;
1316 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001317 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1318 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1319 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001320 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001321 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001322 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1323 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001324 } else {
1325 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001327 Val = Chain.getValue(0);
1328 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001329 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1330 } else {
1331 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1332 CopyVT, InFlag).getValue(1);
1333 Val = Chain.getValue(0);
1334 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001335 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001336
Dan Gohman37eed792009-02-04 17:28:58 +00001337 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001338 // Round the F80 the right size, which also moves to the appropriate xmm
1339 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001340 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001341 // This truncation won't change the value.
1342 DAG.getIntPtrConstant(1));
1343 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001344
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001346 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001347
Dan Gohman98ca4f22009-08-05 01:29:28 +00001348 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001349}
1350
1351
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001352//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001353// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001354//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001355// StdCall calling convention seems to be standard for many Windows' API
1356// routines and around. It differs from C calling convention just a little:
1357// callee should clean up the stack, not caller. Symbols should be also
1358// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001359// For info on fast calling convention see Fast Calling Convention (tail call)
1360// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001361
Dan Gohman98ca4f22009-08-05 01:29:28 +00001362/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001363/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001364static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1365 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001366 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001367
Dan Gohman98ca4f22009-08-05 01:29:28 +00001368 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001369}
1370
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001371/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001372/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001373static bool
1374ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1375 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001376 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001377
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001379}
1380
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001381/// IsCalleePop - Determines whether the callee is required to pop its
1382/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001383bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001384 if (IsVarArg)
1385 return false;
1386
Dan Gohman095cc292008-09-13 01:54:27 +00001387 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001388 default:
1389 return false;
1390 case CallingConv::X86_StdCall:
1391 return !Subtarget->is64Bit();
1392 case CallingConv::X86_FastCall:
1393 return !Subtarget->is64Bit();
1394 case CallingConv::Fast:
1395 return PerformTailCallOpt;
1396 }
1397}
1398
Dan Gohman095cc292008-09-13 01:54:27 +00001399/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1400/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001401CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001402 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001403 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001404 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001405 else
1406 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001407 }
1408
Gordon Henriksen86737662008-01-05 16:56:59 +00001409 if (CC == CallingConv::X86_FastCall)
1410 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001411 else if (CC == CallingConv::Fast)
1412 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001413 else
1414 return CC_X86_32_C;
1415}
1416
Dan Gohman98ca4f22009-08-05 01:29:28 +00001417/// NameDecorationForCallConv - Selects the appropriate decoration to
1418/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001419NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001420X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001421 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001422 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001423 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 return StdCall;
1425 return None;
1426}
1427
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001428
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001429/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1430/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001431/// the specific parameter attribute. The copy will be passed as a byval
1432/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001433static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001434CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001435 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1436 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001437 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001438 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001439 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001440}
1441
Evan Cheng0c439eb2010-01-27 00:07:07 +00001442/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1443/// a tailcall target by changing its ABI.
1444static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1445 return PerformTailCallOpt && CC == CallingConv::Fast;
1446}
1447
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448SDValue
1449X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001450 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001451 const SmallVectorImpl<ISD::InputArg> &Ins,
1452 DebugLoc dl, SelectionDAG &DAG,
1453 const CCValAssign &VA,
1454 MachineFrameInfo *MFI,
1455 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001456 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001458 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001459 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001460 EVT ValVT;
1461
1462 // If value is passed by pointer we have address passed instead of the value
1463 // itself.
1464 if (VA.getLocInfo() == CCValAssign::Indirect)
1465 ValVT = VA.getLocVT();
1466 else
1467 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001468
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001469 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001470 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001471 // In case of tail call optimization mark all arguments mutable. Since they
1472 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001473 if (Flags.isByVal()) {
1474 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1475 VA.getLocMemOffset(), isImmutable, false);
1476 return DAG.getFrameIndex(FI, getPointerTy());
1477 } else {
1478 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1479 VA.getLocMemOffset(), isImmutable, false);
1480 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1481 return DAG.getLoad(ValVT, dl, Chain, FIN,
1482 PseudoSourceValue::getFixedStack(FI), 0);
1483 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001484}
1485
Dan Gohman475871a2008-07-27 21:46:04 +00001486SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001488 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001489 bool isVarArg,
1490 const SmallVectorImpl<ISD::InputArg> &Ins,
1491 DebugLoc dl,
1492 SelectionDAG &DAG,
1493 SmallVectorImpl<SDValue> &InVals) {
1494
Evan Cheng1bc78042006-04-26 01:20:17 +00001495 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001496 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001497
Gordon Henriksen86737662008-01-05 16:56:59 +00001498 const Function* Fn = MF.getFunction();
1499 if (Fn->hasExternalLinkage() &&
1500 Subtarget->isTargetCygMing() &&
1501 Fn->getName() == "main")
1502 FuncInfo->setForceFramePointer(true);
1503
1504 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001505 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001506
Evan Cheng1bc78042006-04-26 01:20:17 +00001507 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001509 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001510
Dan Gohman98ca4f22009-08-05 01:29:28 +00001511 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001512 "Var args not supported with calling convention fastcc");
1513
Chris Lattner638402b2007-02-28 07:00:42 +00001514 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001515 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001516 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1517 ArgLocs, *DAG.getContext());
1518 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001519
Chris Lattnerf39f7712007-02-28 05:46:49 +00001520 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001521 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001522 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1523 CCValAssign &VA = ArgLocs[i];
1524 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1525 // places.
1526 assert(VA.getValNo() != LastVal &&
1527 "Don't support value assigned to multiple locs yet");
1528 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001529
Chris Lattnerf39f7712007-02-28 05:46:49 +00001530 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001531 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001532 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001534 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001535 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001536 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001538 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001539 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001540 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001541 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001542 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001543 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1544 RC = X86::VR64RegisterClass;
1545 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001546 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001547
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001548 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001549 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001550
Chris Lattnerf39f7712007-02-28 05:46:49 +00001551 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1552 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1553 // right size.
1554 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001555 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001556 DAG.getValueType(VA.getValVT()));
1557 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001558 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001559 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001560 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001561 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001562
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001563 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001564 // Handle MMX values passed in XMM regs.
1565 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1567 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001568 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1569 } else
1570 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001571 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001572 } else {
1573 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001574 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001575 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001576
1577 // If value is passed via pointer - do a load.
1578 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001579 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001580
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001582 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001583
Dan Gohman61a92132008-04-21 23:59:07 +00001584 // The x86-64 ABI for returning structs by value requires that we copy
1585 // the sret argument into %rax for the return. Save the argument into
1586 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001587 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001588 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1589 unsigned Reg = FuncInfo->getSRetReturnReg();
1590 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001592 FuncInfo->setSRetReturnReg(Reg);
1593 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001594 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001596 }
1597
Chris Lattnerf39f7712007-02-28 05:46:49 +00001598 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001599 // Align stack specially for tail calls.
1600 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001601 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001602
Evan Cheng1bc78042006-04-26 01:20:17 +00001603 // If the function takes variable number of arguments, make a frame index for
1604 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001605 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001607 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001608 }
1609 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001610 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1611
1612 // FIXME: We should really autogenerate these arrays
1613 static const unsigned GPR64ArgRegsWin64[] = {
1614 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001615 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001616 static const unsigned XMMArgRegsWin64[] = {
1617 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1618 };
1619 static const unsigned GPR64ArgRegs64Bit[] = {
1620 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1621 };
1622 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001623 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1624 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1625 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001626 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1627
1628 if (IsWin64) {
1629 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1630 GPR64ArgRegs = GPR64ArgRegsWin64;
1631 XMMArgRegs = XMMArgRegsWin64;
1632 } else {
1633 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1634 GPR64ArgRegs = GPR64ArgRegs64Bit;
1635 XMMArgRegs = XMMArgRegs64Bit;
1636 }
1637 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1638 TotalNumIntRegs);
1639 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1640 TotalNumXMMRegs);
1641
Devang Patel578efa92009-06-05 21:57:13 +00001642 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001643 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001644 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001645 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001646 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001647 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001648 // Kernel mode asks for SSE to be disabled, so don't push them
1649 // on the stack.
1650 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001651
Gordon Henriksen86737662008-01-05 16:56:59 +00001652 // For X86-64, if there are vararg parameters that are passed via
1653 // registers, then we must store them to their spots on the stack so they
1654 // may be loaded by deferencing the result of va_next.
1655 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001656 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1657 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001658 TotalNumXMMRegs * 16, 16,
1659 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001660
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001662 SmallVector<SDValue, 8> MemOps;
1663 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001664 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001665 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001666 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1667 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001668 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1669 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001671 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001672 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001673 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001674 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001675 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001676 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001678
Dan Gohmanface41a2009-08-16 21:24:25 +00001679 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1680 // Now store the XMM (fp + vector) parameter registers.
1681 SmallVector<SDValue, 11> SaveXMMOps;
1682 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001683
Dan Gohmanface41a2009-08-16 21:24:25 +00001684 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1685 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1686 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001687
Dan Gohmanface41a2009-08-16 21:24:25 +00001688 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1689 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001690
Dan Gohmanface41a2009-08-16 21:24:25 +00001691 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1692 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1693 X86::VR128RegisterClass);
1694 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1695 SaveXMMOps.push_back(Val);
1696 }
1697 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1698 MVT::Other,
1699 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001700 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001701
1702 if (!MemOps.empty())
1703 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1704 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001706 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001707
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001711 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001712 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001713 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001715 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001716 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001717
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 if (!Is64Bit) {
1719 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001721 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1722 }
Evan Cheng25caf632006-05-23 21:06:34 +00001723
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001724 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001725
Dan Gohman98ca4f22009-08-05 01:29:28 +00001726 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001727}
1728
Dan Gohman475871a2008-07-27 21:46:04 +00001729SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001730X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1731 SDValue StackPtr, SDValue Arg,
1732 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001733 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001735 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001736 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001737 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001738 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001739 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001740 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001741 }
Dale Johannesenace16102009-02-03 19:33:06 +00001742 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001743 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001744}
1745
Bill Wendling64e87322009-01-16 19:25:27 +00001746/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001747/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001748SDValue
1749X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001750 SDValue &OutRetAddr, SDValue Chain,
1751 bool IsTailCall, bool Is64Bit,
1752 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001753 if (!IsTailCall || FPDiff==0) return Chain;
1754
1755 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001756 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001757 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001758
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001759 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001760 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001761 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001762}
1763
1764/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1765/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001766static SDValue
1767EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001769 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001770 // Store the return address to the appropriate stack slot.
1771 if (!FPDiff) return Chain;
1772 // Calculate the new stack slot for the return address.
1773 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001774 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001775 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001776 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001778 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001779 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001780 return Chain;
1781}
1782
Dan Gohman98ca4f22009-08-05 01:29:28 +00001783SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001784X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001785 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001786 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001787 const SmallVectorImpl<ISD::OutputArg> &Outs,
1788 const SmallVectorImpl<ISD::InputArg> &Ins,
1789 DebugLoc dl, SelectionDAG &DAG,
1790 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 MachineFunction &MF = DAG.getMachineFunction();
1792 bool Is64Bit = Subtarget->is64Bit();
1793 bool IsStructRet = CallIsStructReturn(Outs);
1794
Evan Cheng0c439eb2010-01-27 00:07:07 +00001795 if (isTailCall)
1796 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001797 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1798 Outs, Ins, DAG);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001799
Dan Gohman98ca4f22009-08-05 01:29:28 +00001800 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001801 "Var args not supported with calling convention fastcc");
1802
Chris Lattner638402b2007-02-28 07:00:42 +00001803 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001804 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001805 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1806 ArgLocs, *DAG.getContext());
1807 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001808
Chris Lattner423c5f42007-02-28 05:31:48 +00001809 // Get a count of how many bytes are to be pushed on the stack.
1810 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001811 if (FuncIsMadeTailCallSafe(CallConv))
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001812 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Evan Chengb2c92902010-02-02 02:22:50 +00001813 else if (isTailCall && !PerformTailCallOpt)
1814 // This is a sibcall. The memory operands are available in caller's
1815 // own caller's stack.
1816 NumBytes = 0;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001817
Gordon Henriksen86737662008-01-05 16:56:59 +00001818 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001819 if (isTailCall) {
Evan Chengb1712452010-01-27 06:25:16 +00001820 ++NumTailCalls;
1821
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001823 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001824 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1825 FPDiff = NumBytesCallerPushed - NumBytes;
1826
1827 // Set the delta of movement of the returnaddr stackslot.
1828 // But only set if delta is greater than previous delta.
1829 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1830 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1831 }
1832
Chris Lattnere563bbc2008-10-11 22:08:30 +00001833 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001834
Dan Gohman475871a2008-07-27 21:46:04 +00001835 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001836 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001837 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001838 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001839
Dan Gohman475871a2008-07-27 21:46:04 +00001840 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1841 SmallVector<SDValue, 8> MemOpChains;
1842 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001843
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001844 // Walk the register/memloc assignments, inserting copies/loads. In the case
1845 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001846 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1847 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001848 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 SDValue Arg = Outs[i].Val;
1850 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001851 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001852
Chris Lattner423c5f42007-02-28 05:31:48 +00001853 // Promote the value if needed.
1854 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001855 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001856 case CCValAssign::Full: break;
1857 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001858 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001859 break;
1860 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001861 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001862 break;
1863 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001864 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1865 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001866 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1867 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1868 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001869 } else
1870 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1871 break;
1872 case CCValAssign::BCvt:
1873 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001874 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001875 case CCValAssign::Indirect: {
1876 // Store the argument.
1877 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001878 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001879 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001880 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001881 Arg = SpillSlot;
1882 break;
1883 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001884 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001885
Chris Lattner423c5f42007-02-28 05:31:48 +00001886 if (VA.isRegLoc()) {
1887 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1888 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001889 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001890 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001891 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001892 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001893
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1895 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001896 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001897 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001898 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001899
Evan Cheng32fe1032006-05-25 00:59:30 +00001900 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001902 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001903
Evan Cheng347d5f72006-04-28 21:29:37 +00001904 // Build a sequence of copy-to-reg nodes chained together with token chain
1905 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001906 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001907 // Tail call byval lowering might overwrite argument registers so in case of
1908 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001910 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001911 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001912 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001913 InFlag = Chain.getValue(1);
1914 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001915
Eric Christopherfd179292009-08-27 18:07:15 +00001916
Chris Lattner88e1fd52009-07-09 04:24:46 +00001917 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001918 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1919 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001920 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001921 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1922 DAG.getNode(X86ISD::GlobalBaseReg,
1923 DebugLoc::getUnknownLoc(),
1924 getPointerTy()),
1925 InFlag);
1926 InFlag = Chain.getValue(1);
1927 } else {
1928 // If we are tail calling and generating PIC/GOT style code load the
1929 // address of the callee into ECX. The value in ecx is used as target of
1930 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1931 // for tail calls on PIC/GOT architectures. Normally we would just put the
1932 // address of GOT into ebx and then call target@PLT. But for tail calls
1933 // ebx would be restored (since ebx is callee saved) before jumping to the
1934 // target@PLT.
1935
1936 // Note: The actual moving to ECX is done further down.
1937 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1938 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1939 !G->getGlobal()->hasProtectedVisibility())
1940 Callee = LowerGlobalAddress(Callee, DAG);
1941 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001942 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001943 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001944 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001945
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 if (Is64Bit && isVarArg) {
1947 // From AMD64 ABI document:
1948 // For calls that may call functions that use varargs or stdargs
1949 // (prototype-less calls or calls to functions containing ellipsis (...) in
1950 // the declaration) %al is used as hidden argument to specify the number
1951 // of SSE registers used. The contents of %al do not need to match exactly
1952 // the number of registers, but must be an ubound on the number of SSE
1953 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954
1955 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001956 // Count the number of XMM registers allocated.
1957 static const unsigned XMMArgRegs[] = {
1958 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1959 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1960 };
1961 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001962 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001963 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001964
Dale Johannesendd64c412009-02-04 00:33:20 +00001965 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 InFlag = Chain.getValue(1);
1968 }
1969
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001970
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001971 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 if (isTailCall) {
1973 // Force all the incoming stack arguments to be loaded from the stack
1974 // before any new outgoing arguments are stored to the stack, because the
1975 // outgoing stack slots may alias the incoming argument stack slots, and
1976 // the alias isn't otherwise explicit. This is slightly more conservative
1977 // than necessary, because it means that each store effectively depends
1978 // on every argument instead of just those arguments it would clobber.
1979 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1980
Dan Gohman475871a2008-07-27 21:46:04 +00001981 SmallVector<SDValue, 8> MemOpChains2;
1982 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001983 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001984 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001985 InFlag = SDValue();
Evan Chengb2c92902010-02-02 02:22:50 +00001986 if (PerformTailCallOpt) {
1987 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1988 CCValAssign &VA = ArgLocs[i];
1989 if (VA.isRegLoc())
1990 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001991 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 SDValue Arg = Outs[i].Val;
1993 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 // Create frame index.
1995 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001996 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001997 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001998 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001999
Duncan Sands276dcbd2008-03-21 09:14:45 +00002000 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002001 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002002 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002003 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002004 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002005 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002006 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002007
Dan Gohman98ca4f22009-08-05 01:29:28 +00002008 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2009 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002010 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002011 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002012 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002013 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002014 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002015 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002016 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
2018 }
2019
2020 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002022 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002023
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002024 // Copy arguments to their registers.
2025 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002026 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002027 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002028 InFlag = Chain.getValue(1);
2029 }
Dan Gohman475871a2008-07-27 21:46:04 +00002030 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002031
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002033 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002034 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
2036
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002037 bool WasGlobalOrExternal = false;
2038 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2039 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2040 // In the 64-bit large code model, we have to make all calls
2041 // through a register, since the call instruction's 32-bit
2042 // pc-relative offset may not be large enough to hold the whole
2043 // address.
2044 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2045 WasGlobalOrExternal = true;
2046 // If the callee is a GlobalAddress node (quite common, every direct call
2047 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2048 // it.
2049
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002050 // We should use extra load for direct calls to dllimported functions in
2051 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002052 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002053 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002054 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002055
Chris Lattner48a7d022009-07-09 05:02:21 +00002056 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2057 // external symbols most go through the PLT in PIC mode. If the symbol
2058 // has hidden or protected visibility, or if it is static or local, then
2059 // we don't need to use the PLT - we can directly call it.
2060 if (Subtarget->isTargetELF() &&
2061 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002062 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002063 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002064 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002065 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2066 Subtarget->getDarwinVers() < 9) {
2067 // PC-relative references to external symbols should go through $stub,
2068 // unless we're building with the leopard linker or later, which
2069 // automatically synthesizes these stubs.
2070 OpFlags = X86II::MO_DARWIN_STUB;
2071 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002072
Chris Lattner74e726e2009-07-09 05:27:35 +00002073 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002074 G->getOffset(), OpFlags);
2075 }
Bill Wendling056292f2008-09-16 21:48:12 +00002076 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002077 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002078 unsigned char OpFlags = 0;
2079
2080 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2081 // symbols should go through the PLT.
2082 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002083 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002084 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002085 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002086 Subtarget->getDarwinVers() < 9) {
2087 // PC-relative references to external symbols should go through $stub,
2088 // unless we're building with the leopard linker or later, which
2089 // automatically synthesizes these stubs.
2090 OpFlags = X86II::MO_DARWIN_STUB;
2091 }
Eric Christopherfd179292009-08-27 18:07:15 +00002092
Chris Lattner48a7d022009-07-09 05:02:21 +00002093 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2094 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002095 }
2096
2097 if (isTailCall && !WasGlobalOrExternal) {
Evan Chengdcea1632010-02-04 02:40:39 +00002098 // Force the address into a (call preserved) caller-saved register since
2099 // tailcall must happen after callee-saved registers are poped.
2100 // FIXME: Give it a special register class that contains caller-saved
2101 // register instead?
2102 unsigned TCReg = Is64Bit ? X86::R11 : X86::EAX;
Dale Johannesendd64c412009-02-04 00:33:20 +00002103 Chain = DAG.getCopyToReg(Chain, dl,
Evan Chengdcea1632010-02-04 02:40:39 +00002104 DAG.getRegister(TCReg, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002105 Callee,InFlag);
Evan Chengdcea1632010-02-04 02:40:39 +00002106 Callee = DAG.getRegister(TCReg, getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00002107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002108
Chris Lattnerd96d0722007-02-25 06:40:16 +00002109 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002112
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002114 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2115 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002116 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002117 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002118
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002119 Ops.push_back(Chain);
2120 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002121
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002124
Gordon Henriksen86737662008-01-05 16:56:59 +00002125 // Add argument registers to the end of the list so that they are known live
2126 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002127 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2128 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2129 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002130
Evan Cheng586ccac2008-03-18 23:36:35 +00002131 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002133 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2134
2135 // Add an implicit use of AL for x86 vararg functions.
2136 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002138
Gabor Greifba36cb52008-08-28 21:40:38 +00002139 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002140 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002141
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 if (isTailCall) {
2143 // If this is the first return lowered for this function, add the regs
2144 // to the liveout set for the function.
2145 if (MF.getRegInfo().liveout_empty()) {
2146 SmallVector<CCValAssign, 16> RVLocs;
2147 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2148 *DAG.getContext());
2149 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2150 for (unsigned i = 0; i != RVLocs.size(); ++i)
2151 if (RVLocs[i].isRegLoc())
2152 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002154
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 assert(((Callee.getOpcode() == ISD::Register &&
2156 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002157 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002158 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2159 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002160 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161
2162 return DAG.getNode(X86ISD::TC_RETURN, dl,
2163 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002164 }
2165
Dale Johannesenace16102009-02-03 19:33:06 +00002166 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002167 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002168
Chris Lattner2d297092006-05-23 18:50:38 +00002169 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002171 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002174 // If this is is a call to a struct-return function, the callee
2175 // pops the hidden struct pointer, so we have to push it back.
2176 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002177 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002178 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002179 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002180
Gordon Henriksenae636f82008-01-03 16:47:34 +00002181 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002182 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002183 DAG.getIntPtrConstant(NumBytes, true),
2184 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2185 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002186 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002187 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002188
Chris Lattner3085e152007-02-25 08:59:22 +00002189 // Handle result values, copying them out of physregs into vregs that we
2190 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2192 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002193}
2194
Evan Cheng25ab6902006-09-08 06:48:29 +00002195
2196//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002197// Fast Calling Convention (tail call) implementation
2198//===----------------------------------------------------------------------===//
2199
2200// Like std call, callee cleans arguments, convention except that ECX is
2201// reserved for storing the tail called function address. Only 2 registers are
2202// free for argument passing (inreg). Tail call optimization is performed
2203// provided:
2204// * tailcallopt is enabled
2205// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002206// On X86_64 architecture with GOT-style position independent code only local
2207// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002208// To keep the stack aligned according to platform abi the function
2209// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2210// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211// If a tail called function callee has more arguments than the caller the
2212// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002213// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002214// original REtADDR, but before the saved framepointer or the spilled registers
2215// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2216// stack layout:
2217// arg1
2218// arg2
2219// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002220// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002221// move area ]
2222// (possible EBP)
2223// ESI
2224// EDI
2225// local1 ..
2226
2227/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2228/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002229unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002230 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002231 MachineFunction &MF = DAG.getMachineFunction();
2232 const TargetMachine &TM = MF.getTarget();
2233 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2234 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002235 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002237 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002238 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2239 // Number smaller than 12 so just add the difference.
2240 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2241 } else {
2242 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002243 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002244 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002245 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002246 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002247}
2248
Dan Gohman98ca4f22009-08-05 01:29:28 +00002249/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2250/// for tail call optimization. Targets which want to do tail call
2251/// optimization should implement this function.
2252bool
2253X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002254 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002255 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002256 const SmallVectorImpl<ISD::OutputArg> &Outs,
2257 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002258 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002259 if (CalleeCC != CallingConv::Fast &&
2260 CalleeCC != CallingConv::C)
2261 return false;
2262
Evan Cheng7096ae42010-01-29 06:45:59 +00002263 // If -tailcallopt is specified, make fastcc functions tail-callable.
2264 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng843bd692010-01-31 06:44:49 +00002265 if (PerformTailCallOpt) {
2266 if (CalleeCC == CallingConv::Fast &&
2267 CallerF->getCallingConv() == CalleeCC)
2268 return true;
2269 return false;
2270 }
2271
Evan Chengb2c92902010-02-02 02:22:50 +00002272 // Look for obvious safe cases to perform tail call optimization that does not
2273 // requite ABI changes. This is what gcc calls sibcall.
Evan Cheng8148ae82010-02-03 21:40:40 +00002274 if (NumTailCalls >= TailCallLimit)
2275 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002276
Evan Cheng843bd692010-01-31 06:44:49 +00002277 // Do not tail call optimize vararg calls for now.
2278 if (isVarArg)
2279 return false;
2280
Evan Chenga6bff982010-01-30 01:22:00 +00002281 // If the callee takes no arguments then go on to check the results of the
2282 // call.
2283 if (!Outs.empty()) {
2284 // Check if stack adjustment is needed. For now, do not do this if any
2285 // argument is passed on the stack.
2286 SmallVector<CCValAssign, 16> ArgLocs;
2287 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2288 ArgLocs, *DAG.getContext());
2289 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002290 if (CCInfo.getNextStackOffset()) {
2291 MachineFunction &MF = DAG.getMachineFunction();
2292 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2293 return false;
2294 if (Subtarget->isTargetWin64())
2295 // Win64 ABI has additional complications.
2296 return false;
2297
2298 // Check if the arguments are already laid out in the right way as
2299 // the caller's fixed stack objects.
2300 MachineFrameInfo *MFI = MF.getFrameInfo();
2301 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2302 CCValAssign &VA = ArgLocs[i];
2303 EVT RegVT = VA.getLocVT();
2304 SDValue Arg = Outs[i].Val;
2305 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2306 if (Flags.isByVal())
2307 return false; // TODO
2308 if (VA.getLocInfo() == CCValAssign::Indirect)
2309 return false;
2310 if (!VA.isRegLoc()) {
2311 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2312 if (!Ld)
2313 return false;
2314 SDValue Ptr = Ld->getBasePtr();
2315 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2316 if (!FINode)
2317 return false;
2318 int FI = FINode->getIndex();
2319 if (!MFI->isFixedObjectIndex(FI))
2320 return false;
2321 if (VA.getLocMemOffset() != MFI->getObjectOffset(FI))
2322 return false;
2323 }
2324 }
2325 }
Evan Chenga6bff982010-01-30 01:22:00 +00002326 }
Evan Chengb1712452010-01-27 06:25:16 +00002327
Evan Cheng86809cc2010-02-03 03:28:02 +00002328 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002329}
2330
Dan Gohman3df24e62008-09-03 23:12:08 +00002331FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002332X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2333 DwarfWriter *dw,
2334 DenseMap<const Value *, unsigned> &vm,
2335 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2336 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002337#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002338 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002339#endif
2340 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002341 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002342#ifndef NDEBUG
2343 , cil
2344#endif
2345 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002346}
2347
2348
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002349//===----------------------------------------------------------------------===//
2350// Other Lowering Hooks
2351//===----------------------------------------------------------------------===//
2352
2353
Dan Gohman475871a2008-07-27 21:46:04 +00002354SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002355 MachineFunction &MF = DAG.getMachineFunction();
2356 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2357 int ReturnAddrIndex = FuncInfo->getRAIndex();
2358
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002359 if (ReturnAddrIndex == 0) {
2360 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002361 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002362 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2363 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002364 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002365 }
2366
Evan Cheng25ab6902006-09-08 06:48:29 +00002367 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002368}
2369
2370
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002371bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2372 bool hasSymbolicDisplacement) {
2373 // Offset should fit into 32 bit immediate field.
2374 if (!isInt32(Offset))
2375 return false;
2376
2377 // If we don't have a symbolic displacement - we don't have any extra
2378 // restrictions.
2379 if (!hasSymbolicDisplacement)
2380 return true;
2381
2382 // FIXME: Some tweaks might be needed for medium code model.
2383 if (M != CodeModel::Small && M != CodeModel::Kernel)
2384 return false;
2385
2386 // For small code model we assume that latest object is 16MB before end of 31
2387 // bits boundary. We may also accept pretty large negative constants knowing
2388 // that all objects are in the positive half of address space.
2389 if (M == CodeModel::Small && Offset < 16*1024*1024)
2390 return true;
2391
2392 // For kernel code model we know that all object resist in the negative half
2393 // of 32bits address space. We may not accept negative offsets, since they may
2394 // be just off and we may accept pretty large positive ones.
2395 if (M == CodeModel::Kernel && Offset > 0)
2396 return true;
2397
2398 return false;
2399}
2400
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002401/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2402/// specific condition code, returning the condition code and the LHS/RHS of the
2403/// comparison to make.
2404static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2405 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002406 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002407 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2408 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2409 // X > -1 -> X == 0, jump !sign.
2410 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002411 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002412 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2413 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002414 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002415 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002416 // X < 1 -> X <= 0
2417 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002418 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002419 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002420 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002421
Evan Chengd9558e02006-01-06 00:43:03 +00002422 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002423 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002424 case ISD::SETEQ: return X86::COND_E;
2425 case ISD::SETGT: return X86::COND_G;
2426 case ISD::SETGE: return X86::COND_GE;
2427 case ISD::SETLT: return X86::COND_L;
2428 case ISD::SETLE: return X86::COND_LE;
2429 case ISD::SETNE: return X86::COND_NE;
2430 case ISD::SETULT: return X86::COND_B;
2431 case ISD::SETUGT: return X86::COND_A;
2432 case ISD::SETULE: return X86::COND_BE;
2433 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002434 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002435 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002436
Chris Lattner4c78e022008-12-23 23:42:27 +00002437 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002438
Chris Lattner4c78e022008-12-23 23:42:27 +00002439 // If LHS is a foldable load, but RHS is not, flip the condition.
2440 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2441 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2442 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2443 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002444 }
2445
Chris Lattner4c78e022008-12-23 23:42:27 +00002446 switch (SetCCOpcode) {
2447 default: break;
2448 case ISD::SETOLT:
2449 case ISD::SETOLE:
2450 case ISD::SETUGT:
2451 case ISD::SETUGE:
2452 std::swap(LHS, RHS);
2453 break;
2454 }
2455
2456 // On a floating point condition, the flags are set as follows:
2457 // ZF PF CF op
2458 // 0 | 0 | 0 | X > Y
2459 // 0 | 0 | 1 | X < Y
2460 // 1 | 0 | 0 | X == Y
2461 // 1 | 1 | 1 | unordered
2462 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002463 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002464 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002465 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002466 case ISD::SETOLT: // flipped
2467 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002468 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002469 case ISD::SETOLE: // flipped
2470 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002471 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002472 case ISD::SETUGT: // flipped
2473 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002474 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002475 case ISD::SETUGE: // flipped
2476 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002477 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002478 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002479 case ISD::SETNE: return X86::COND_NE;
2480 case ISD::SETUO: return X86::COND_P;
2481 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002482 case ISD::SETOEQ:
2483 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002484 }
Evan Chengd9558e02006-01-06 00:43:03 +00002485}
2486
Evan Cheng4a460802006-01-11 00:33:36 +00002487/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2488/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002489/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002490static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002491 switch (X86CC) {
2492 default:
2493 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002494 case X86::COND_B:
2495 case X86::COND_BE:
2496 case X86::COND_E:
2497 case X86::COND_P:
2498 case X86::COND_A:
2499 case X86::COND_AE:
2500 case X86::COND_NE:
2501 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002502 return true;
2503 }
2504}
2505
Evan Chengeb2f9692009-10-27 19:56:55 +00002506/// isFPImmLegal - Returns true if the target can instruction select the
2507/// specified FP immediate natively. If false, the legalizer will
2508/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002509bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002510 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2511 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2512 return true;
2513 }
2514 return false;
2515}
2516
Nate Begeman9008ca62009-04-27 18:41:29 +00002517/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2518/// the specified range (L, H].
2519static bool isUndefOrInRange(int Val, int Low, int Hi) {
2520 return (Val < 0) || (Val >= Low && Val < Hi);
2521}
2522
2523/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2524/// specified value.
2525static bool isUndefOrEqual(int Val, int CmpVal) {
2526 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002527 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002528 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002529}
2530
Nate Begeman9008ca62009-04-27 18:41:29 +00002531/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2532/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2533/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002534static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002535 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002536 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002537 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002538 return (Mask[0] < 2 && Mask[1] < 2);
2539 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002540}
2541
Nate Begeman9008ca62009-04-27 18:41:29 +00002542bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002543 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002544 N->getMask(M);
2545 return ::isPSHUFDMask(M, N->getValueType(0));
2546}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002547
Nate Begeman9008ca62009-04-27 18:41:29 +00002548/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2549/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002550static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002551 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002552 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002553
Nate Begeman9008ca62009-04-27 18:41:29 +00002554 // Lower quadword copied in order or undef.
2555 for (int i = 0; i != 4; ++i)
2556 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002557 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002558
Evan Cheng506d3df2006-03-29 23:07:14 +00002559 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002560 for (int i = 4; i != 8; ++i)
2561 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002562 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002563
Evan Cheng506d3df2006-03-29 23:07:14 +00002564 return true;
2565}
2566
Nate Begeman9008ca62009-04-27 18:41:29 +00002567bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002568 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002569 N->getMask(M);
2570 return ::isPSHUFHWMask(M, N->getValueType(0));
2571}
Evan Cheng506d3df2006-03-29 23:07:14 +00002572
Nate Begeman9008ca62009-04-27 18:41:29 +00002573/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2574/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002575static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002576 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002577 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002578
Rafael Espindola15684b22009-04-24 12:40:33 +00002579 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002580 for (int i = 4; i != 8; ++i)
2581 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002582 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002583
Rafael Espindola15684b22009-04-24 12:40:33 +00002584 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002585 for (int i = 0; i != 4; ++i)
2586 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002587 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002588
Rafael Espindola15684b22009-04-24 12:40:33 +00002589 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002590}
2591
Nate Begeman9008ca62009-04-27 18:41:29 +00002592bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002593 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002594 N->getMask(M);
2595 return ::isPSHUFLWMask(M, N->getValueType(0));
2596}
2597
Nate Begemana09008b2009-10-19 02:17:23 +00002598/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2599/// is suitable for input to PALIGNR.
2600static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2601 bool hasSSSE3) {
2602 int i, e = VT.getVectorNumElements();
2603
2604 // Do not handle v2i64 / v2f64 shuffles with palignr.
2605 if (e < 4 || !hasSSSE3)
2606 return false;
2607
2608 for (i = 0; i != e; ++i)
2609 if (Mask[i] >= 0)
2610 break;
2611
2612 // All undef, not a palignr.
2613 if (i == e)
2614 return false;
2615
2616 // Determine if it's ok to perform a palignr with only the LHS, since we
2617 // don't have access to the actual shuffle elements to see if RHS is undef.
2618 bool Unary = Mask[i] < (int)e;
2619 bool NeedsUnary = false;
2620
2621 int s = Mask[i] - i;
2622
2623 // Check the rest of the elements to see if they are consecutive.
2624 for (++i; i != e; ++i) {
2625 int m = Mask[i];
2626 if (m < 0)
2627 continue;
2628
2629 Unary = Unary && (m < (int)e);
2630 NeedsUnary = NeedsUnary || (m < s);
2631
2632 if (NeedsUnary && !Unary)
2633 return false;
2634 if (Unary && m != ((s+i) & (e-1)))
2635 return false;
2636 if (!Unary && m != (s+i))
2637 return false;
2638 }
2639 return true;
2640}
2641
2642bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2643 SmallVector<int, 8> M;
2644 N->getMask(M);
2645 return ::isPALIGNRMask(M, N->getValueType(0), true);
2646}
2647
Evan Cheng14aed5e2006-03-24 01:18:28 +00002648/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2649/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002650static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002651 int NumElems = VT.getVectorNumElements();
2652 if (NumElems != 2 && NumElems != 4)
2653 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002654
Nate Begeman9008ca62009-04-27 18:41:29 +00002655 int Half = NumElems / 2;
2656 for (int i = 0; i < Half; ++i)
2657 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002658 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002659 for (int i = Half; i < NumElems; ++i)
2660 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002661 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002662
Evan Cheng14aed5e2006-03-24 01:18:28 +00002663 return true;
2664}
2665
Nate Begeman9008ca62009-04-27 18:41:29 +00002666bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2667 SmallVector<int, 8> M;
2668 N->getMask(M);
2669 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002670}
2671
Evan Cheng213d2cf2007-05-17 18:45:50 +00002672/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002673/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2674/// half elements to come from vector 1 (which would equal the dest.) and
2675/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002676static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002678
2679 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002681
Nate Begeman9008ca62009-04-27 18:41:29 +00002682 int Half = NumElems / 2;
2683 for (int i = 0; i < Half; ++i)
2684 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002685 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002686 for (int i = Half; i < NumElems; ++i)
2687 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002688 return false;
2689 return true;
2690}
2691
Nate Begeman9008ca62009-04-27 18:41:29 +00002692static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2693 SmallVector<int, 8> M;
2694 N->getMask(M);
2695 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002696}
2697
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002698/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2699/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002700bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2701 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002702 return false;
2703
Evan Cheng2064a2b2006-03-28 06:50:32 +00002704 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002705 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2706 isUndefOrEqual(N->getMaskElt(1), 7) &&
2707 isUndefOrEqual(N->getMaskElt(2), 2) &&
2708 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002709}
2710
Nate Begeman0b10b912009-11-07 23:17:15 +00002711/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2712/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2713/// <2, 3, 2, 3>
2714bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2715 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2716
2717 if (NumElems != 4)
2718 return false;
2719
2720 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2721 isUndefOrEqual(N->getMaskElt(1), 3) &&
2722 isUndefOrEqual(N->getMaskElt(2), 2) &&
2723 isUndefOrEqual(N->getMaskElt(3), 3);
2724}
2725
Evan Cheng5ced1d82006-04-06 23:23:56 +00002726/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2727/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002728bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2729 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002730
Evan Cheng5ced1d82006-04-06 23:23:56 +00002731 if (NumElems != 2 && NumElems != 4)
2732 return false;
2733
Evan Chengc5cdff22006-04-07 21:53:05 +00002734 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002735 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002736 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002737
Evan Chengc5cdff22006-04-07 21:53:05 +00002738 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002740 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002741
2742 return true;
2743}
2744
Nate Begeman0b10b912009-11-07 23:17:15 +00002745/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2746/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2747bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002748 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002749
Evan Cheng5ced1d82006-04-06 23:23:56 +00002750 if (NumElems != 2 && NumElems != 4)
2751 return false;
2752
Evan Chengc5cdff22006-04-07 21:53:05 +00002753 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002755 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002756
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 for (unsigned i = 0; i < NumElems/2; ++i)
2758 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002759 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002760
2761 return true;
2762}
2763
Evan Cheng0038e592006-03-28 00:39:58 +00002764/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2765/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002766static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002767 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002768 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002769 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002770 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002771
Nate Begeman9008ca62009-04-27 18:41:29 +00002772 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2773 int BitI = Mask[i];
2774 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002775 if (!isUndefOrEqual(BitI, j))
2776 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002777 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002778 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002779 return false;
2780 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002781 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002782 return false;
2783 }
Evan Cheng0038e592006-03-28 00:39:58 +00002784 }
Evan Cheng0038e592006-03-28 00:39:58 +00002785 return true;
2786}
2787
Nate Begeman9008ca62009-04-27 18:41:29 +00002788bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2789 SmallVector<int, 8> M;
2790 N->getMask(M);
2791 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002792}
2793
Evan Cheng4fcb9222006-03-28 02:43:26 +00002794/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2795/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002796static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002797 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002798 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002799 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002800 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002801
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2803 int BitI = Mask[i];
2804 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002805 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002806 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002807 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002808 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002809 return false;
2810 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002811 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002812 return false;
2813 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002814 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002815 return true;
2816}
2817
Nate Begeman9008ca62009-04-27 18:41:29 +00002818bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2819 SmallVector<int, 8> M;
2820 N->getMask(M);
2821 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002822}
2823
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002824/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2825/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2826/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002827static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002828 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002829 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002830 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002831
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2833 int BitI = Mask[i];
2834 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002835 if (!isUndefOrEqual(BitI, j))
2836 return false;
2837 if (!isUndefOrEqual(BitI1, j))
2838 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002839 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002840 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002841}
2842
Nate Begeman9008ca62009-04-27 18:41:29 +00002843bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2844 SmallVector<int, 8> M;
2845 N->getMask(M);
2846 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2847}
2848
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002849/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2850/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2851/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002852static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002853 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002854 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2855 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002856
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2858 int BitI = Mask[i];
2859 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002860 if (!isUndefOrEqual(BitI, j))
2861 return false;
2862 if (!isUndefOrEqual(BitI1, j))
2863 return false;
2864 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002865 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002866}
2867
Nate Begeman9008ca62009-04-27 18:41:29 +00002868bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2869 SmallVector<int, 8> M;
2870 N->getMask(M);
2871 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2872}
2873
Evan Cheng017dcc62006-04-21 01:05:10 +00002874/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2875/// specifies a shuffle of elements that is suitable for input to MOVSS,
2876/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002877static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002878 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002879 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002880
2881 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002882
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002884 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002885
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 for (int i = 1; i < NumElts; ++i)
2887 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002888 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002889
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002890 return true;
2891}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002892
Nate Begeman9008ca62009-04-27 18:41:29 +00002893bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2894 SmallVector<int, 8> M;
2895 N->getMask(M);
2896 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002897}
2898
Evan Cheng017dcc62006-04-21 01:05:10 +00002899/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2900/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002901/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002902static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002903 bool V2IsSplat = false, bool V2IsUndef = false) {
2904 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002905 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002906 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002907
Nate Begeman9008ca62009-04-27 18:41:29 +00002908 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002909 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002910
Nate Begeman9008ca62009-04-27 18:41:29 +00002911 for (int i = 1; i < NumOps; ++i)
2912 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2913 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2914 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002915 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002916
Evan Cheng39623da2006-04-20 08:58:49 +00002917 return true;
2918}
2919
Nate Begeman9008ca62009-04-27 18:41:29 +00002920static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002921 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 SmallVector<int, 8> M;
2923 N->getMask(M);
2924 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002925}
2926
Evan Chengd9539472006-04-14 21:59:03 +00002927/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2928/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002929bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2930 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002931 return false;
2932
2933 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002934 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 int Elt = N->getMaskElt(i);
2936 if (Elt >= 0 && Elt != 1)
2937 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002938 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002939
2940 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002941 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 int Elt = N->getMaskElt(i);
2943 if (Elt >= 0 && Elt != 3)
2944 return false;
2945 if (Elt == 3)
2946 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002947 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002948 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002949 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002950 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002951}
2952
2953/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2954/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002955bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2956 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002957 return false;
2958
2959 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 for (unsigned i = 0; i < 2; ++i)
2961 if (N->getMaskElt(i) > 0)
2962 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002963
2964 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002965 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 int Elt = N->getMaskElt(i);
2967 if (Elt >= 0 && Elt != 2)
2968 return false;
2969 if (Elt == 2)
2970 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002971 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002972 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002973 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002974}
2975
Evan Cheng0b457f02008-09-25 20:50:48 +00002976/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2977/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002978bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2979 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002980
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 for (int i = 0; i < e; ++i)
2982 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002983 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002984 for (int i = 0; i < e; ++i)
2985 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002986 return false;
2987 return true;
2988}
2989
Evan Cheng63d33002006-03-22 08:01:21 +00002990/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002991/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002992unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002993 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2994 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2995
Evan Chengb9df0ca2006-03-22 02:53:00 +00002996 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2997 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002998 for (int i = 0; i < NumOperands; ++i) {
2999 int Val = SVOp->getMaskElt(NumOperands-i-1);
3000 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003001 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003002 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003003 if (i != NumOperands - 1)
3004 Mask <<= Shift;
3005 }
Evan Cheng63d33002006-03-22 08:01:21 +00003006 return Mask;
3007}
3008
Evan Cheng506d3df2006-03-29 23:07:14 +00003009/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003010/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003011unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003013 unsigned Mask = 0;
3014 // 8 nodes, but we only care about the last 4.
3015 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003016 int Val = SVOp->getMaskElt(i);
3017 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003018 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003019 if (i != 4)
3020 Mask <<= 2;
3021 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003022 return Mask;
3023}
3024
3025/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003026/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003027unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003029 unsigned Mask = 0;
3030 // 8 nodes, but we only care about the first 4.
3031 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 int Val = SVOp->getMaskElt(i);
3033 if (Val >= 0)
3034 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003035 if (i != 0)
3036 Mask <<= 2;
3037 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003038 return Mask;
3039}
3040
Nate Begemana09008b2009-10-19 02:17:23 +00003041/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3042/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3043unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3044 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3045 EVT VVT = N->getValueType(0);
3046 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3047 int Val = 0;
3048
3049 unsigned i, e;
3050 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3051 Val = SVOp->getMaskElt(i);
3052 if (Val >= 0)
3053 break;
3054 }
3055 return (Val - i) * EltSize;
3056}
3057
Evan Cheng37b73872009-07-30 08:33:02 +00003058/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3059/// constant +0.0.
3060bool X86::isZeroNode(SDValue Elt) {
3061 return ((isa<ConstantSDNode>(Elt) &&
3062 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3063 (isa<ConstantFPSDNode>(Elt) &&
3064 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3065}
3066
Nate Begeman9008ca62009-04-27 18:41:29 +00003067/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3068/// their permute mask.
3069static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3070 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003071 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003072 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003074
Nate Begeman5a5ca152009-04-29 05:20:52 +00003075 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003076 int idx = SVOp->getMaskElt(i);
3077 if (idx < 0)
3078 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003079 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003081 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003083 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003084 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3085 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003086}
3087
Evan Cheng779ccea2007-12-07 21:30:01 +00003088/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3089/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003090static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003091 unsigned NumElems = VT.getVectorNumElements();
3092 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 int idx = Mask[i];
3094 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003095 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003096 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003098 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003100 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003101}
3102
Evan Cheng533a0aa2006-04-19 20:35:22 +00003103/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3104/// match movhlps. The lower half elements should come from upper half of
3105/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003106/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003107static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3108 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003109 return false;
3110 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003112 return false;
3113 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003114 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003115 return false;
3116 return true;
3117}
3118
Evan Cheng5ced1d82006-04-06 23:23:56 +00003119/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003120/// is promoted to a vector. It also returns the LoadSDNode by reference if
3121/// required.
3122static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003123 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3124 return false;
3125 N = N->getOperand(0).getNode();
3126 if (!ISD::isNON_EXTLoad(N))
3127 return false;
3128 if (LD)
3129 *LD = cast<LoadSDNode>(N);
3130 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003131}
3132
Evan Cheng533a0aa2006-04-19 20:35:22 +00003133/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3134/// match movlp{s|d}. The lower half elements should come from lower half of
3135/// V1 (and in order), and the upper half elements should come from the upper
3136/// half of V2 (and in order). And since V1 will become the source of the
3137/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003138static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3139 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003140 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003141 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003142 // Is V2 is a vector load, don't do this transformation. We will try to use
3143 // load folding shufps op.
3144 if (ISD::isNON_EXTLoad(V2))
3145 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003146
Nate Begeman5a5ca152009-04-29 05:20:52 +00003147 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003148
Evan Cheng533a0aa2006-04-19 20:35:22 +00003149 if (NumElems != 2 && NumElems != 4)
3150 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003151 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003152 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003153 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003154 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003156 return false;
3157 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003158}
3159
Evan Cheng39623da2006-04-20 08:58:49 +00003160/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3161/// all the same.
3162static bool isSplatVector(SDNode *N) {
3163 if (N->getOpcode() != ISD::BUILD_VECTOR)
3164 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003165
Dan Gohman475871a2008-07-27 21:46:04 +00003166 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003167 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3168 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003169 return false;
3170 return true;
3171}
3172
Evan Cheng213d2cf2007-05-17 18:45:50 +00003173/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003174/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003175/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003176static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003177 SDValue V1 = N->getOperand(0);
3178 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003179 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3180 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003181 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003182 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003184 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3185 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003186 if (Opc != ISD::BUILD_VECTOR ||
3187 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 return false;
3189 } else if (Idx >= 0) {
3190 unsigned Opc = V1.getOpcode();
3191 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3192 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003193 if (Opc != ISD::BUILD_VECTOR ||
3194 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003195 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003196 }
3197 }
3198 return true;
3199}
3200
3201/// getZeroVector - Returns a vector of specified type with all zero elements.
3202///
Owen Andersone50ed302009-08-10 22:56:29 +00003203static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003204 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003205 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003206
Chris Lattner8a594482007-11-25 00:24:49 +00003207 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3208 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003209 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003210 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003211 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3212 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003213 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003214 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3215 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003216 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3218 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003219 }
Dale Johannesenace16102009-02-03 19:33:06 +00003220 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003221}
3222
Chris Lattner8a594482007-11-25 00:24:49 +00003223/// getOnesVector - Returns a vector of specified type with all bits set.
3224///
Owen Andersone50ed302009-08-10 22:56:29 +00003225static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003226 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003227
Chris Lattner8a594482007-11-25 00:24:49 +00003228 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3229 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003231 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003232 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003233 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003234 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003236 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003237}
3238
3239
Evan Cheng39623da2006-04-20 08:58:49 +00003240/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3241/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003242static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003243 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003244 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003245
Evan Cheng39623da2006-04-20 08:58:49 +00003246 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003247 SmallVector<int, 8> MaskVec;
3248 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003249
Nate Begeman5a5ca152009-04-29 05:20:52 +00003250 for (unsigned i = 0; i != NumElems; ++i) {
3251 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 MaskVec[i] = NumElems;
3253 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003254 }
Evan Cheng39623da2006-04-20 08:58:49 +00003255 }
Evan Cheng39623da2006-04-20 08:58:49 +00003256 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003257 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3258 SVOp->getOperand(1), &MaskVec[0]);
3259 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003260}
3261
Evan Cheng017dcc62006-04-21 01:05:10 +00003262/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3263/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003264static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003265 SDValue V2) {
3266 unsigned NumElems = VT.getVectorNumElements();
3267 SmallVector<int, 8> Mask;
3268 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003269 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003270 Mask.push_back(i);
3271 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003272}
3273
Nate Begeman9008ca62009-04-27 18:41:29 +00003274/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003275static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003276 SDValue V2) {
3277 unsigned NumElems = VT.getVectorNumElements();
3278 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003279 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003280 Mask.push_back(i);
3281 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003282 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003283 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003284}
3285
Nate Begeman9008ca62009-04-27 18:41:29 +00003286/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003287static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003288 SDValue V2) {
3289 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003290 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003291 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003292 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003293 Mask.push_back(i + Half);
3294 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003295 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003296 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003297}
3298
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003299/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003300static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 bool HasSSE2) {
3302 if (SV->getValueType(0).getVectorNumElements() <= 4)
3303 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003304
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003306 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 DebugLoc dl = SV->getDebugLoc();
3308 SDValue V1 = SV->getOperand(0);
3309 int NumElems = VT.getVectorNumElements();
3310 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003311
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 // unpack elements to the correct location
3313 while (NumElems > 4) {
3314 if (EltNo < NumElems/2) {
3315 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3316 } else {
3317 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3318 EltNo -= NumElems/2;
3319 }
3320 NumElems >>= 1;
3321 }
Eric Christopherfd179292009-08-27 18:07:15 +00003322
Nate Begeman9008ca62009-04-27 18:41:29 +00003323 // Perform the splat.
3324 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003325 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3327 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003328}
3329
Evan Chengba05f722006-04-21 23:03:30 +00003330/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003331/// vector of zero or undef vector. This produces a shuffle where the low
3332/// element of V2 is swizzled into the zero/undef vector, landing at element
3333/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003334static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003335 bool isZero, bool HasSSE2,
3336 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003337 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003338 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003339 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3340 unsigned NumElems = VT.getVectorNumElements();
3341 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003342 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003343 // If this is the insertion idx, put the low elt of V2 here.
3344 MaskVec.push_back(i == Idx ? NumElems : i);
3345 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003346}
3347
Evan Chengf26ffe92008-05-29 08:22:04 +00003348/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3349/// a shuffle that is zero.
3350static
Nate Begeman9008ca62009-04-27 18:41:29 +00003351unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3352 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003353 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003355 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 int Idx = SVOp->getMaskElt(Index);
3357 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003358 ++NumZeros;
3359 continue;
3360 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003361 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003362 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003363 ++NumZeros;
3364 else
3365 break;
3366 }
3367 return NumZeros;
3368}
3369
3370/// isVectorShift - Returns true if the shuffle can be implemented as a
3371/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003372/// FIXME: split into pslldqi, psrldqi, palignr variants.
3373static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003374 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003376
3377 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003379 if (!NumZeros) {
3380 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003381 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003382 if (!NumZeros)
3383 return false;
3384 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003385 bool SeenV1 = false;
3386 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 for (int i = NumZeros; i < NumElems; ++i) {
3388 int Val = isLeft ? (i - NumZeros) : i;
3389 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3390 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003391 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003393 SeenV1 = true;
3394 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003396 SeenV2 = true;
3397 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003398 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003399 return false;
3400 }
3401 if (SeenV1 && SeenV2)
3402 return false;
3403
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003405 ShAmt = NumZeros;
3406 return true;
3407}
3408
3409
Evan Chengc78d3b42006-04-24 18:01:45 +00003410/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3411///
Dan Gohman475871a2008-07-27 21:46:04 +00003412static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003413 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003414 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003415 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003416 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003417
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003418 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003419 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003420 bool First = true;
3421 for (unsigned i = 0; i < 16; ++i) {
3422 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3423 if (ThisIsNonZero && First) {
3424 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003425 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003426 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003428 First = false;
3429 }
3430
3431 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003432 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003433 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3434 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003435 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003437 }
3438 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003439 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3440 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3441 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003442 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003443 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003444 } else
3445 ThisElt = LastElt;
3446
Gabor Greifba36cb52008-08-28 21:40:38 +00003447 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003449 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003450 }
3451 }
3452
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003454}
3455
Bill Wendlinga348c562007-03-22 18:42:45 +00003456/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003457///
Dan Gohman475871a2008-07-27 21:46:04 +00003458static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003459 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003460 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003461 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003462 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003463
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003464 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003465 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003466 bool First = true;
3467 for (unsigned i = 0; i < 8; ++i) {
3468 bool isNonZero = (NonZeros & (1 << i)) != 0;
3469 if (isNonZero) {
3470 if (First) {
3471 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003473 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003475 First = false;
3476 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003477 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003479 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003480 }
3481 }
3482
3483 return V;
3484}
3485
Evan Chengf26ffe92008-05-29 08:22:04 +00003486/// getVShift - Return a vector logical shift node.
3487///
Owen Andersone50ed302009-08-10 22:56:29 +00003488static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003489 unsigned NumBits, SelectionDAG &DAG,
3490 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003491 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003493 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003494 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3495 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3496 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003497 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003498}
3499
Dan Gohman475871a2008-07-27 21:46:04 +00003500SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003501X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3502 SelectionDAG &DAG) {
3503
3504 // Check if the scalar load can be widened into a vector load. And if
3505 // the address is "base + cst" see if the cst can be "absorbed" into
3506 // the shuffle mask.
3507 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3508 SDValue Ptr = LD->getBasePtr();
3509 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3510 return SDValue();
3511 EVT PVT = LD->getValueType(0);
3512 if (PVT != MVT::i32 && PVT != MVT::f32)
3513 return SDValue();
3514
3515 int FI = -1;
3516 int64_t Offset = 0;
3517 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3518 FI = FINode->getIndex();
3519 Offset = 0;
3520 } else if (Ptr.getOpcode() == ISD::ADD &&
3521 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3522 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3523 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3524 Offset = Ptr.getConstantOperandVal(1);
3525 Ptr = Ptr.getOperand(0);
3526 } else {
3527 return SDValue();
3528 }
3529
3530 SDValue Chain = LD->getChain();
3531 // Make sure the stack object alignment is at least 16.
3532 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3533 if (DAG.InferPtrAlignment(Ptr) < 16) {
3534 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003535 // Can't change the alignment. FIXME: It's possible to compute
3536 // the exact stack offset and reference FI + adjust offset instead.
3537 // If someone *really* cares about this. That's the way to implement it.
3538 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003539 } else {
3540 MFI->setObjectAlignment(FI, 16);
3541 }
3542 }
3543
3544 // (Offset % 16) must be multiple of 4. Then address is then
3545 // Ptr + (Offset & ~15).
3546 if (Offset < 0)
3547 return SDValue();
3548 if ((Offset % 16) & 3)
3549 return SDValue();
3550 int64_t StartOffset = Offset & ~15;
3551 if (StartOffset)
3552 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3553 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3554
3555 int EltNo = (Offset - StartOffset) >> 2;
3556 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3557 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3558 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3559 // Canonicalize it to a v4i32 shuffle.
3560 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3561 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3562 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3563 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3564 }
3565
3566 return SDValue();
3567}
3568
3569SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003570X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003571 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003572 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003573 if (ISD::isBuildVectorAllZeros(Op.getNode())
3574 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003575 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3576 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3577 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003579 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003580
Gabor Greifba36cb52008-08-28 21:40:38 +00003581 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003582 return getOnesVector(Op.getValueType(), DAG, dl);
3583 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003584 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003585
Owen Andersone50ed302009-08-10 22:56:29 +00003586 EVT VT = Op.getValueType();
3587 EVT ExtVT = VT.getVectorElementType();
3588 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003589
3590 unsigned NumElems = Op.getNumOperands();
3591 unsigned NumZero = 0;
3592 unsigned NumNonZero = 0;
3593 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003594 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003595 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003596 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003597 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003598 if (Elt.getOpcode() == ISD::UNDEF)
3599 continue;
3600 Values.insert(Elt);
3601 if (Elt.getOpcode() != ISD::Constant &&
3602 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003603 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003604 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003605 NumZero++;
3606 else {
3607 NonZeros |= (1 << i);
3608 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003609 }
3610 }
3611
Dan Gohman7f321562007-06-25 16:23:39 +00003612 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003613 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003614 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003615 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003616
Chris Lattner67f453a2008-03-09 05:42:06 +00003617 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003618 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003619 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003620 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003621
Chris Lattner62098042008-03-09 01:05:04 +00003622 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3623 // the value are obviously zero, truncate the value to i32 and do the
3624 // insertion that way. Only do this if the value is non-constant or if the
3625 // value is a constant being inserted into element 0. It is cheaper to do
3626 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003628 (!IsAllConstants || Idx == 0)) {
3629 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3630 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3632 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003633
Chris Lattner62098042008-03-09 01:05:04 +00003634 // Truncate the value (which may itself be a constant) to i32, and
3635 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003637 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003638 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3639 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003640
Chris Lattner62098042008-03-09 01:05:04 +00003641 // Now we have our 32-bit value zero extended in the low element of
3642 // a vector. If Idx != 0, swizzle it into place.
3643 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003644 SmallVector<int, 4> Mask;
3645 Mask.push_back(Idx);
3646 for (unsigned i = 1; i != VecElts; ++i)
3647 Mask.push_back(i);
3648 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003649 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003651 }
Dale Johannesenace16102009-02-03 19:33:06 +00003652 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003653 }
3654 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003655
Chris Lattner19f79692008-03-08 22:59:52 +00003656 // If we have a constant or non-constant insertion into the low element of
3657 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3658 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003659 // depending on what the source datatype is.
3660 if (Idx == 0) {
3661 if (NumZero == 0) {
3662 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3664 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003665 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3666 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3667 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3668 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3670 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3671 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003672 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3673 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3674 Subtarget->hasSSE2(), DAG);
3675 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3676 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003677 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003678
3679 // Is it a vector logical left shift?
3680 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003681 X86::isZeroNode(Op.getOperand(0)) &&
3682 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003683 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003684 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003685 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003686 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003687 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003688 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003689
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003690 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003691 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003692
Chris Lattner19f79692008-03-08 22:59:52 +00003693 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3694 // is a non-constant being inserted into an element other than the low one,
3695 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3696 // movd/movss) to move this into the low element, then shuffle it into
3697 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003698 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003699 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003700
Evan Cheng0db9fe62006-04-25 20:13:52 +00003701 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003702 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3703 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003704 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003705 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003706 MaskVec.push_back(i == Idx ? 0 : 1);
3707 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003708 }
3709 }
3710
Chris Lattner67f453a2008-03-09 05:42:06 +00003711 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003712 if (Values.size() == 1) {
3713 if (EVTBits == 32) {
3714 // Instead of a shuffle like this:
3715 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3716 // Check if it's possible to issue this instead.
3717 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3718 unsigned Idx = CountTrailingZeros_32(NonZeros);
3719 SDValue Item = Op.getOperand(Idx);
3720 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3721 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3722 }
Dan Gohman475871a2008-07-27 21:46:04 +00003723 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003724 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003725
Dan Gohmana3941172007-07-24 22:55:08 +00003726 // A vector full of immediates; various special cases are already
3727 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003728 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003729 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003730
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003731 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003732 if (EVTBits == 64) {
3733 if (NumNonZero == 1) {
3734 // One half is zero or undef.
3735 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003736 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003737 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003738 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3739 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003740 }
Dan Gohman475871a2008-07-27 21:46:04 +00003741 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003742 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003743
3744 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003745 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003746 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003747 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003748 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003749 }
3750
Bill Wendling826f36f2007-03-28 00:57:11 +00003751 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003752 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003753 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003754 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003755 }
3756
3757 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003758 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003759 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003760 if (NumElems == 4 && NumZero > 0) {
3761 for (unsigned i = 0; i < 4; ++i) {
3762 bool isZero = !(NonZeros & (1 << i));
3763 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003764 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003765 else
Dale Johannesenace16102009-02-03 19:33:06 +00003766 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003767 }
3768
3769 for (unsigned i = 0; i < 2; ++i) {
3770 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3771 default: break;
3772 case 0:
3773 V[i] = V[i*2]; // Must be a zero vector.
3774 break;
3775 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003776 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003777 break;
3778 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003779 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003780 break;
3781 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003782 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003783 break;
3784 }
3785 }
3786
Nate Begeman9008ca62009-04-27 18:41:29 +00003787 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003788 bool Reverse = (NonZeros & 0x3) == 2;
3789 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003790 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003791 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3792 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003793 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3794 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003795 }
3796
3797 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003798 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3799 // values to be inserted is equal to the number of elements, in which case
3800 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003801 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003802 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003803 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003804 getSubtarget()->hasSSE41()) {
3805 V[0] = DAG.getUNDEF(VT);
3806 for (unsigned i = 0; i < NumElems; ++i)
3807 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3808 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3809 Op.getOperand(i), DAG.getIntPtrConstant(i));
3810 return V[0];
3811 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003812 // Expand into a number of unpckl*.
3813 // e.g. for v4f32
3814 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3815 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3816 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003817 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003818 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003819 NumElems >>= 1;
3820 while (NumElems != 0) {
3821 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003822 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003823 NumElems >>= 1;
3824 }
3825 return V[0];
3826 }
3827
Dan Gohman475871a2008-07-27 21:46:04 +00003828 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003829}
3830
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003831SDValue
3832X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3833 // We support concatenate two MMX registers and place them in a MMX
3834 // register. This is better than doing a stack convert.
3835 DebugLoc dl = Op.getDebugLoc();
3836 EVT ResVT = Op.getValueType();
3837 assert(Op.getNumOperands() == 2);
3838 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3839 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3840 int Mask[2];
3841 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3842 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3843 InVec = Op.getOperand(1);
3844 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3845 unsigned NumElts = ResVT.getVectorNumElements();
3846 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3847 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3848 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3849 } else {
3850 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3851 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3852 Mask[0] = 0; Mask[1] = 2;
3853 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3854 }
3855 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3856}
3857
Nate Begemanb9a47b82009-02-23 08:49:38 +00003858// v8i16 shuffles - Prefer shuffles in the following order:
3859// 1. [all] pshuflw, pshufhw, optional move
3860// 2. [ssse3] 1 x pshufb
3861// 3. [ssse3] 2 x pshufb + 1 x por
3862// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003863static
Nate Begeman9008ca62009-04-27 18:41:29 +00003864SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3865 SelectionDAG &DAG, X86TargetLowering &TLI) {
3866 SDValue V1 = SVOp->getOperand(0);
3867 SDValue V2 = SVOp->getOperand(1);
3868 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003869 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003870
Nate Begemanb9a47b82009-02-23 08:49:38 +00003871 // Determine if more than 1 of the words in each of the low and high quadwords
3872 // of the result come from the same quadword of one of the two inputs. Undef
3873 // mask values count as coming from any quadword, for better codegen.
3874 SmallVector<unsigned, 4> LoQuad(4);
3875 SmallVector<unsigned, 4> HiQuad(4);
3876 BitVector InputQuads(4);
3877 for (unsigned i = 0; i < 8; ++i) {
3878 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003879 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003880 MaskVals.push_back(EltIdx);
3881 if (EltIdx < 0) {
3882 ++Quad[0];
3883 ++Quad[1];
3884 ++Quad[2];
3885 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003886 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003887 }
3888 ++Quad[EltIdx / 4];
3889 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003890 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003891
Nate Begemanb9a47b82009-02-23 08:49:38 +00003892 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003893 unsigned MaxQuad = 1;
3894 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003895 if (LoQuad[i] > MaxQuad) {
3896 BestLoQuad = i;
3897 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003898 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003899 }
3900
Nate Begemanb9a47b82009-02-23 08:49:38 +00003901 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003902 MaxQuad = 1;
3903 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003904 if (HiQuad[i] > MaxQuad) {
3905 BestHiQuad = i;
3906 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003907 }
3908 }
3909
Nate Begemanb9a47b82009-02-23 08:49:38 +00003910 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003911 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003912 // single pshufb instruction is necessary. If There are more than 2 input
3913 // quads, disable the next transformation since it does not help SSSE3.
3914 bool V1Used = InputQuads[0] || InputQuads[1];
3915 bool V2Used = InputQuads[2] || InputQuads[3];
3916 if (TLI.getSubtarget()->hasSSSE3()) {
3917 if (InputQuads.count() == 2 && V1Used && V2Used) {
3918 BestLoQuad = InputQuads.find_first();
3919 BestHiQuad = InputQuads.find_next(BestLoQuad);
3920 }
3921 if (InputQuads.count() > 2) {
3922 BestLoQuad = -1;
3923 BestHiQuad = -1;
3924 }
3925 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003926
Nate Begemanb9a47b82009-02-23 08:49:38 +00003927 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3928 // the shuffle mask. If a quad is scored as -1, that means that it contains
3929 // words from all 4 input quadwords.
3930 SDValue NewV;
3931 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003932 SmallVector<int, 8> MaskV;
3933 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3934 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003935 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3937 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3938 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003939
Nate Begemanb9a47b82009-02-23 08:49:38 +00003940 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3941 // source words for the shuffle, to aid later transformations.
3942 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003943 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003944 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003945 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003946 if (idx != (int)i)
3947 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003948 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003949 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003950 AllWordsInNewV = false;
3951 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003952 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003953
Nate Begemanb9a47b82009-02-23 08:49:38 +00003954 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3955 if (AllWordsInNewV) {
3956 for (int i = 0; i != 8; ++i) {
3957 int idx = MaskVals[i];
3958 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003959 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003960 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003961 if ((idx != i) && idx < 4)
3962 pshufhw = false;
3963 if ((idx != i) && idx > 3)
3964 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003965 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003966 V1 = NewV;
3967 V2Used = false;
3968 BestLoQuad = 0;
3969 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003970 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003971
Nate Begemanb9a47b82009-02-23 08:49:38 +00003972 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3973 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003974 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003975 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003977 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003978 }
Eric Christopherfd179292009-08-27 18:07:15 +00003979
Nate Begemanb9a47b82009-02-23 08:49:38 +00003980 // If we have SSSE3, and all words of the result are from 1 input vector,
3981 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3982 // is present, fall back to case 4.
3983 if (TLI.getSubtarget()->hasSSSE3()) {
3984 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003985
Nate Begemanb9a47b82009-02-23 08:49:38 +00003986 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003987 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003988 // mask, and elements that come from V1 in the V2 mask, so that the two
3989 // results can be OR'd together.
3990 bool TwoInputs = V1Used && V2Used;
3991 for (unsigned i = 0; i != 8; ++i) {
3992 int EltIdx = MaskVals[i] * 2;
3993 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3995 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003996 continue;
3997 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003998 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3999 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004000 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004001 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004002 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004003 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004005 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004007
Nate Begemanb9a47b82009-02-23 08:49:38 +00004008 // Calculate the shuffle mask for the second input, shuffle it, and
4009 // OR it with the first shuffled input.
4010 pshufbMask.clear();
4011 for (unsigned i = 0; i != 8; ++i) {
4012 int EltIdx = MaskVals[i] * 2;
4013 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4015 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004016 continue;
4017 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4019 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004020 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004022 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004023 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 MVT::v16i8, &pshufbMask[0], 16));
4025 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4026 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004027 }
4028
4029 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4030 // and update MaskVals with new element order.
4031 BitVector InOrder(8);
4032 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004034 for (int i = 0; i != 4; ++i) {
4035 int idx = MaskVals[i];
4036 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004038 InOrder.set(i);
4039 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004040 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004041 InOrder.set(i);
4042 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004043 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004044 }
4045 }
4046 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004049 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004050 }
Eric Christopherfd179292009-08-27 18:07:15 +00004051
Nate Begemanb9a47b82009-02-23 08:49:38 +00004052 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4053 // and update MaskVals with the new element order.
4054 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004056 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004058 for (unsigned i = 4; i != 8; ++i) {
4059 int idx = MaskVals[i];
4060 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004062 InOrder.set(i);
4063 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004064 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004065 InOrder.set(i);
4066 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068 }
4069 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004070 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004072 }
Eric Christopherfd179292009-08-27 18:07:15 +00004073
Nate Begemanb9a47b82009-02-23 08:49:38 +00004074 // In case BestHi & BestLo were both -1, which means each quadword has a word
4075 // from each of the four input quadwords, calculate the InOrder bitvector now
4076 // before falling through to the insert/extract cleanup.
4077 if (BestLoQuad == -1 && BestHiQuad == -1) {
4078 NewV = V1;
4079 for (int i = 0; i != 8; ++i)
4080 if (MaskVals[i] < 0 || MaskVals[i] == i)
4081 InOrder.set(i);
4082 }
Eric Christopherfd179292009-08-27 18:07:15 +00004083
Nate Begemanb9a47b82009-02-23 08:49:38 +00004084 // The other elements are put in the right place using pextrw and pinsrw.
4085 for (unsigned i = 0; i != 8; ++i) {
4086 if (InOrder[i])
4087 continue;
4088 int EltIdx = MaskVals[i];
4089 if (EltIdx < 0)
4090 continue;
4091 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004092 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004093 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004095 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004097 DAG.getIntPtrConstant(i));
4098 }
4099 return NewV;
4100}
4101
4102// v16i8 shuffles - Prefer shuffles in the following order:
4103// 1. [ssse3] 1 x pshufb
4104// 2. [ssse3] 2 x pshufb + 1 x por
4105// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4106static
Nate Begeman9008ca62009-04-27 18:41:29 +00004107SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4108 SelectionDAG &DAG, X86TargetLowering &TLI) {
4109 SDValue V1 = SVOp->getOperand(0);
4110 SDValue V2 = SVOp->getOperand(1);
4111 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004112 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004113 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004114
Nate Begemanb9a47b82009-02-23 08:49:38 +00004115 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004116 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004117 // present, fall back to case 3.
4118 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4119 bool V1Only = true;
4120 bool V2Only = true;
4121 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004122 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004123 if (EltIdx < 0)
4124 continue;
4125 if (EltIdx < 16)
4126 V2Only = false;
4127 else
4128 V1Only = false;
4129 }
Eric Christopherfd179292009-08-27 18:07:15 +00004130
Nate Begemanb9a47b82009-02-23 08:49:38 +00004131 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4132 if (TLI.getSubtarget()->hasSSSE3()) {
4133 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004134
Nate Begemanb9a47b82009-02-23 08:49:38 +00004135 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004136 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004137 //
4138 // Otherwise, we have elements from both input vectors, and must zero out
4139 // elements that come from V2 in the first mask, and V1 in the second mask
4140 // so that we can OR them together.
4141 bool TwoInputs = !(V1Only || V2Only);
4142 for (unsigned i = 0; i != 16; ++i) {
4143 int EltIdx = MaskVals[i];
4144 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004146 continue;
4147 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 }
4150 // If all the elements are from V2, assign it to V1 and return after
4151 // building the first pshufb.
4152 if (V2Only)
4153 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004155 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004157 if (!TwoInputs)
4158 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004159
Nate Begemanb9a47b82009-02-23 08:49:38 +00004160 // Calculate the shuffle mask for the second input, shuffle it, and
4161 // OR it with the first shuffled input.
4162 pshufbMask.clear();
4163 for (unsigned i = 0; i != 16; ++i) {
4164 int EltIdx = MaskVals[i];
4165 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004166 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004167 continue;
4168 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004170 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004172 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 MVT::v16i8, &pshufbMask[0], 16));
4174 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004175 }
Eric Christopherfd179292009-08-27 18:07:15 +00004176
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 // No SSSE3 - Calculate in place words and then fix all out of place words
4178 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4179 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4181 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004182 SDValue NewV = V2Only ? V2 : V1;
4183 for (int i = 0; i != 8; ++i) {
4184 int Elt0 = MaskVals[i*2];
4185 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004186
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 // This word of the result is all undef, skip it.
4188 if (Elt0 < 0 && Elt1 < 0)
4189 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004190
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 // This word of the result is already in the correct place, skip it.
4192 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4193 continue;
4194 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4195 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004196
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4198 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4199 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004200
4201 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4202 // using a single extract together, load it and store it.
4203 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004205 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004207 DAG.getIntPtrConstant(i));
4208 continue;
4209 }
4210
Nate Begemanb9a47b82009-02-23 08:49:38 +00004211 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004212 // source byte is not also odd, shift the extracted word left 8 bits
4213 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004214 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004216 DAG.getIntPtrConstant(Elt1 / 2));
4217 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004219 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004220 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4222 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004223 }
4224 // If Elt0 is defined, extract it from the appropriate source. If the
4225 // source byte is not also even, shift the extracted word right 8 bits. If
4226 // Elt1 was also defined, OR the extracted values together before
4227 // inserting them in the result.
4228 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4231 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004234 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4236 DAG.getConstant(0x00FF, MVT::i16));
4237 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004238 : InsElt0;
4239 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004241 DAG.getIntPtrConstant(i));
4242 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004244}
4245
Evan Cheng7a831ce2007-12-15 03:00:47 +00004246/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4247/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4248/// done when every pair / quad of shuffle mask elements point to elements in
4249/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004250/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4251static
Nate Begeman9008ca62009-04-27 18:41:29 +00004252SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4253 SelectionDAG &DAG,
4254 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004255 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 SDValue V1 = SVOp->getOperand(0);
4257 SDValue V2 = SVOp->getOperand(1);
4258 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004259 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004261 EVT MaskEltVT = MaskVT.getVectorElementType();
4262 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004264 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004265 case MVT::v4f32: NewVT = MVT::v2f64; break;
4266 case MVT::v4i32: NewVT = MVT::v2i64; break;
4267 case MVT::v8i16: NewVT = MVT::v4i32; break;
4268 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004269 }
4270
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004271 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004272 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004274 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004275 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004276 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 int Scale = NumElems / NewWidth;
4278 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004279 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 int StartIdx = -1;
4281 for (int j = 0; j < Scale; ++j) {
4282 int EltIdx = SVOp->getMaskElt(i+j);
4283 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004284 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004285 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004286 StartIdx = EltIdx - (EltIdx % Scale);
4287 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004288 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004289 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 if (StartIdx == -1)
4291 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004292 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004293 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004294 }
4295
Dale Johannesenace16102009-02-03 19:33:06 +00004296 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4297 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004298 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004299}
4300
Evan Chengd880b972008-05-09 21:53:03 +00004301/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004302///
Owen Andersone50ed302009-08-10 22:56:29 +00004303static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 SDValue SrcOp, SelectionDAG &DAG,
4305 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004307 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004308 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004309 LD = dyn_cast<LoadSDNode>(SrcOp);
4310 if (!LD) {
4311 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4312 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004313 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4314 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004315 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4316 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004317 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004318 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004320 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4321 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4322 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4323 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004324 SrcOp.getOperand(0)
4325 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004326 }
4327 }
4328 }
4329
Dale Johannesenace16102009-02-03 19:33:06 +00004330 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4331 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004332 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004333 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004334}
4335
Evan Chengace3c172008-07-22 21:13:36 +00004336/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4337/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004338static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004339LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4340 SDValue V1 = SVOp->getOperand(0);
4341 SDValue V2 = SVOp->getOperand(1);
4342 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004343 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004344
Evan Chengace3c172008-07-22 21:13:36 +00004345 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004346 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 SmallVector<int, 8> Mask1(4U, -1);
4348 SmallVector<int, 8> PermMask;
4349 SVOp->getMask(PermMask);
4350
Evan Chengace3c172008-07-22 21:13:36 +00004351 unsigned NumHi = 0;
4352 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004353 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004354 int Idx = PermMask[i];
4355 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004356 Locs[i] = std::make_pair(-1, -1);
4357 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4359 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004360 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004362 NumLo++;
4363 } else {
4364 Locs[i] = std::make_pair(1, NumHi);
4365 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004367 NumHi++;
4368 }
4369 }
4370 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004371
Evan Chengace3c172008-07-22 21:13:36 +00004372 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004373 // If no more than two elements come from either vector. This can be
4374 // implemented with two shuffles. First shuffle gather the elements.
4375 // The second shuffle, which takes the first shuffle as both of its
4376 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004378
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004380
Evan Chengace3c172008-07-22 21:13:36 +00004381 for (unsigned i = 0; i != 4; ++i) {
4382 if (Locs[i].first == -1)
4383 continue;
4384 else {
4385 unsigned Idx = (i < 2) ? 0 : 4;
4386 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004387 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004388 }
4389 }
4390
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004392 } else if (NumLo == 3 || NumHi == 3) {
4393 // Otherwise, we must have three elements from one vector, call it X, and
4394 // one element from the other, call it Y. First, use a shufps to build an
4395 // intermediate vector with the one element from Y and the element from X
4396 // that will be in the same half in the final destination (the indexes don't
4397 // matter). Then, use a shufps to build the final vector, taking the half
4398 // containing the element from Y from the intermediate, and the other half
4399 // from X.
4400 if (NumHi == 3) {
4401 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004402 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004403 std::swap(V1, V2);
4404 }
4405
4406 // Find the element from V2.
4407 unsigned HiIndex;
4408 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004409 int Val = PermMask[HiIndex];
4410 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004411 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004412 if (Val >= 4)
4413 break;
4414 }
4415
Nate Begeman9008ca62009-04-27 18:41:29 +00004416 Mask1[0] = PermMask[HiIndex];
4417 Mask1[1] = -1;
4418 Mask1[2] = PermMask[HiIndex^1];
4419 Mask1[3] = -1;
4420 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004421
4422 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004423 Mask1[0] = PermMask[0];
4424 Mask1[1] = PermMask[1];
4425 Mask1[2] = HiIndex & 1 ? 6 : 4;
4426 Mask1[3] = HiIndex & 1 ? 4 : 6;
4427 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004428 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004429 Mask1[0] = HiIndex & 1 ? 2 : 0;
4430 Mask1[1] = HiIndex & 1 ? 0 : 2;
4431 Mask1[2] = PermMask[2];
4432 Mask1[3] = PermMask[3];
4433 if (Mask1[2] >= 0)
4434 Mask1[2] += 4;
4435 if (Mask1[3] >= 0)
4436 Mask1[3] += 4;
4437 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004438 }
Evan Chengace3c172008-07-22 21:13:36 +00004439 }
4440
4441 // Break it into (shuffle shuffle_hi, shuffle_lo).
4442 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004443 SmallVector<int,8> LoMask(4U, -1);
4444 SmallVector<int,8> HiMask(4U, -1);
4445
4446 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004447 unsigned MaskIdx = 0;
4448 unsigned LoIdx = 0;
4449 unsigned HiIdx = 2;
4450 for (unsigned i = 0; i != 4; ++i) {
4451 if (i == 2) {
4452 MaskPtr = &HiMask;
4453 MaskIdx = 1;
4454 LoIdx = 0;
4455 HiIdx = 2;
4456 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004457 int Idx = PermMask[i];
4458 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004459 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004460 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004461 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004462 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004463 LoIdx++;
4464 } else {
4465 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004467 HiIdx++;
4468 }
4469 }
4470
Nate Begeman9008ca62009-04-27 18:41:29 +00004471 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4472 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4473 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004474 for (unsigned i = 0; i != 4; ++i) {
4475 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004476 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004477 } else {
4478 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004479 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004480 }
4481 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004482 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004483}
4484
Dan Gohman475871a2008-07-27 21:46:04 +00004485SDValue
4486X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004488 SDValue V1 = Op.getOperand(0);
4489 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004490 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004491 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004493 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004494 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4495 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004496 bool V1IsSplat = false;
4497 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004498
Nate Begeman9008ca62009-04-27 18:41:29 +00004499 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004500 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004501
Nate Begeman9008ca62009-04-27 18:41:29 +00004502 // Promote splats to v4f32.
4503 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004504 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 return Op;
4506 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004507 }
4508
Evan Cheng7a831ce2007-12-15 03:00:47 +00004509 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4510 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004511 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004512 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004513 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004514 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004515 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004516 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004517 // FIXME: Figure out a cleaner way to do this.
4518 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004519 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004520 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004521 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004522 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4523 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4524 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004525 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004526 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004527 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4528 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004529 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004530 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004531 }
4532 }
Eric Christopherfd179292009-08-27 18:07:15 +00004533
Nate Begeman9008ca62009-04-27 18:41:29 +00004534 if (X86::isPSHUFDMask(SVOp))
4535 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004536
Evan Chengf26ffe92008-05-29 08:22:04 +00004537 // Check if this can be converted into a logical shift.
4538 bool isLeft = false;
4539 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004540 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004541 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004542 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004543 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004544 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004545 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004546 EVT EltVT = VT.getVectorElementType();
4547 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004548 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004549 }
Eric Christopherfd179292009-08-27 18:07:15 +00004550
Nate Begeman9008ca62009-04-27 18:41:29 +00004551 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004552 if (V1IsUndef)
4553 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004554 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004555 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004556 if (!isMMX)
4557 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004558 }
Eric Christopherfd179292009-08-27 18:07:15 +00004559
Nate Begeman9008ca62009-04-27 18:41:29 +00004560 // FIXME: fold these into legal mask.
4561 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4562 X86::isMOVSLDUPMask(SVOp) ||
4563 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004564 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004565 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004566 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004567
Nate Begeman9008ca62009-04-27 18:41:29 +00004568 if (ShouldXformToMOVHLPS(SVOp) ||
4569 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4570 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004571
Evan Chengf26ffe92008-05-29 08:22:04 +00004572 if (isShift) {
4573 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004574 EVT EltVT = VT.getVectorElementType();
4575 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004576 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004577 }
Eric Christopherfd179292009-08-27 18:07:15 +00004578
Evan Cheng9eca5e82006-10-25 21:49:50 +00004579 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004580 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4581 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004582 V1IsSplat = isSplatVector(V1.getNode());
4583 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004584
Chris Lattner8a594482007-11-25 00:24:49 +00004585 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004586 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004587 Op = CommuteVectorShuffle(SVOp, DAG);
4588 SVOp = cast<ShuffleVectorSDNode>(Op);
4589 V1 = SVOp->getOperand(0);
4590 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004591 std::swap(V1IsSplat, V2IsSplat);
4592 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004593 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004594 }
4595
Nate Begeman9008ca62009-04-27 18:41:29 +00004596 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4597 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004598 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004599 return V1;
4600 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4601 // the instruction selector will not match, so get a canonical MOVL with
4602 // swapped operands to undo the commute.
4603 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004604 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004605
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4607 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4608 X86::isUNPCKLMask(SVOp) ||
4609 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004610 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004611
Evan Cheng9bbbb982006-10-25 20:48:19 +00004612 if (V2IsSplat) {
4613 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004614 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004615 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004616 SDValue NewMask = NormalizeMask(SVOp, DAG);
4617 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4618 if (NSVOp != SVOp) {
4619 if (X86::isUNPCKLMask(NSVOp, true)) {
4620 return NewMask;
4621 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4622 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004623 }
4624 }
4625 }
4626
Evan Cheng9eca5e82006-10-25 21:49:50 +00004627 if (Commuted) {
4628 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004629 // FIXME: this seems wrong.
4630 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4631 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4632 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4633 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4634 X86::isUNPCKLMask(NewSVOp) ||
4635 X86::isUNPCKHMask(NewSVOp))
4636 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004637 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004638
Nate Begemanb9a47b82009-02-23 08:49:38 +00004639 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004640
4641 // Normalize the node to match x86 shuffle ops if needed
4642 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4643 return CommuteVectorShuffle(SVOp, DAG);
4644
4645 // Check for legal shuffle and return?
4646 SmallVector<int, 16> PermMask;
4647 SVOp->getMask(PermMask);
4648 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004649 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004650
Evan Cheng14b32e12007-12-11 01:46:18 +00004651 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004652 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004653 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004654 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004655 return NewOp;
4656 }
4657
Owen Anderson825b72b2009-08-11 20:47:22 +00004658 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004660 if (NewOp.getNode())
4661 return NewOp;
4662 }
Eric Christopherfd179292009-08-27 18:07:15 +00004663
Evan Chengace3c172008-07-22 21:13:36 +00004664 // Handle all 4 wide cases with a number of shuffles except for MMX.
4665 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004667
Dan Gohman475871a2008-07-27 21:46:04 +00004668 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004669}
4670
Dan Gohman475871a2008-07-27 21:46:04 +00004671SDValue
4672X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004673 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004674 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004675 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004676 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004678 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004679 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004680 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004681 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004682 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004683 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4684 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4685 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004686 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4687 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004688 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004689 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004690 Op.getOperand(0)),
4691 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004692 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004693 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004695 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004696 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004698 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4699 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004700 // result has a single use which is a store or a bitcast to i32. And in
4701 // the case of a store, it's not worth it if the index is a constant 0,
4702 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004703 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004704 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004705 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004706 if ((User->getOpcode() != ISD::STORE ||
4707 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4708 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004709 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004710 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004711 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4713 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004714 Op.getOperand(0)),
4715 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004716 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4717 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004718 // ExtractPS works with constant index.
4719 if (isa<ConstantSDNode>(Op.getOperand(1)))
4720 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004721 }
Dan Gohman475871a2008-07-27 21:46:04 +00004722 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004723}
4724
4725
Dan Gohman475871a2008-07-27 21:46:04 +00004726SDValue
4727X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004728 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004729 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004730
Evan Cheng62a3f152008-03-24 21:52:23 +00004731 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004732 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004733 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004734 return Res;
4735 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004736
Owen Andersone50ed302009-08-10 22:56:29 +00004737 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004738 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004739 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004740 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004741 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004742 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004743 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4745 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004746 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004747 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004748 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004749 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004750 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004751 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004752 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004753 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004754 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004755 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004756 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004757 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004758 if (Idx == 0)
4759 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004760
Evan Cheng0db9fe62006-04-25 20:13:52 +00004761 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004762 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004763 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004764 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004765 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004766 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004767 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004768 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004769 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4770 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4771 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004772 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004773 if (Idx == 0)
4774 return Op;
4775
4776 // UNPCKHPD the element to the lowest double word, then movsd.
4777 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4778 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004780 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004781 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004782 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004783 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004784 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004785 }
4786
Dan Gohman475871a2008-07-27 21:46:04 +00004787 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004788}
4789
Dan Gohman475871a2008-07-27 21:46:04 +00004790SDValue
4791X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004792 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004793 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004794 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004795
Dan Gohman475871a2008-07-27 21:46:04 +00004796 SDValue N0 = Op.getOperand(0);
4797 SDValue N1 = Op.getOperand(1);
4798 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004799
Dan Gohman8a55ce42009-09-23 21:02:20 +00004800 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004801 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004802 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4803 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004804 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4805 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004806 if (N1.getValueType() != MVT::i32)
4807 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4808 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004809 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004810 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004811 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004812 // Bits [7:6] of the constant are the source select. This will always be
4813 // zero here. The DAG Combiner may combine an extract_elt index into these
4814 // bits. For example (insert (extract, 3), 2) could be matched by putting
4815 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004816 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004817 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004818 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004819 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004820 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004821 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004823 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004824 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004825 // PINSR* works with constant index.
4826 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004827 }
Dan Gohman475871a2008-07-27 21:46:04 +00004828 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004829}
4830
Dan Gohman475871a2008-07-27 21:46:04 +00004831SDValue
4832X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004833 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004834 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004835
4836 if (Subtarget->hasSSE41())
4837 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4838
Dan Gohman8a55ce42009-09-23 21:02:20 +00004839 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004840 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004841
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004842 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004843 SDValue N0 = Op.getOperand(0);
4844 SDValue N1 = Op.getOperand(1);
4845 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004846
Dan Gohman8a55ce42009-09-23 21:02:20 +00004847 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004848 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4849 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004850 if (N1.getValueType() != MVT::i32)
4851 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4852 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004853 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004854 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004855 }
Dan Gohman475871a2008-07-27 21:46:04 +00004856 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004857}
4858
Dan Gohman475871a2008-07-27 21:46:04 +00004859SDValue
4860X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004861 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004862 if (Op.getValueType() == MVT::v2f32)
4863 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4864 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4865 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004866 Op.getOperand(0))));
4867
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4869 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004870
Owen Anderson825b72b2009-08-11 20:47:22 +00004871 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4872 EVT VT = MVT::v2i32;
4873 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004874 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004875 case MVT::v16i8:
4876 case MVT::v8i16:
4877 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004878 break;
4879 }
Dale Johannesenace16102009-02-03 19:33:06 +00004880 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4881 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004882}
4883
Bill Wendling056292f2008-09-16 21:48:12 +00004884// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4885// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4886// one of the above mentioned nodes. It has to be wrapped because otherwise
4887// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4888// be used to form addressing mode. These wrapped nodes will be selected
4889// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004890SDValue
4891X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004892 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004893
Chris Lattner41621a22009-06-26 19:22:52 +00004894 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4895 // global base reg.
4896 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004897 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004898 CodeModel::Model M = getTargetMachine().getCodeModel();
4899
Chris Lattner4f066492009-07-11 20:29:19 +00004900 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004901 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004902 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004903 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004904 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004905 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004906 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004907
Evan Cheng1606e8e2009-03-13 07:51:59 +00004908 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004909 CP->getAlignment(),
4910 CP->getOffset(), OpFlag);
4911 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004912 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004913 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004914 if (OpFlag) {
4915 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004916 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004917 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004918 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004919 }
4920
4921 return Result;
4922}
4923
Chris Lattner18c59872009-06-27 04:16:01 +00004924SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4925 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004926
Chris Lattner18c59872009-06-27 04:16:01 +00004927 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4928 // global base reg.
4929 unsigned char OpFlag = 0;
4930 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004931 CodeModel::Model M = getTargetMachine().getCodeModel();
4932
Chris Lattner4f066492009-07-11 20:29:19 +00004933 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004934 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004935 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004936 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004937 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004938 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004939 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004940
Chris Lattner18c59872009-06-27 04:16:01 +00004941 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4942 OpFlag);
4943 DebugLoc DL = JT->getDebugLoc();
4944 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004945
Chris Lattner18c59872009-06-27 04:16:01 +00004946 // With PIC, the address is actually $g + Offset.
4947 if (OpFlag) {
4948 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4949 DAG.getNode(X86ISD::GlobalBaseReg,
4950 DebugLoc::getUnknownLoc(), getPointerTy()),
4951 Result);
4952 }
Eric Christopherfd179292009-08-27 18:07:15 +00004953
Chris Lattner18c59872009-06-27 04:16:01 +00004954 return Result;
4955}
4956
4957SDValue
4958X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4959 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004960
Chris Lattner18c59872009-06-27 04:16:01 +00004961 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4962 // global base reg.
4963 unsigned char OpFlag = 0;
4964 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004965 CodeModel::Model M = getTargetMachine().getCodeModel();
4966
Chris Lattner4f066492009-07-11 20:29:19 +00004967 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004968 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004969 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004970 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004971 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004972 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004973 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004974
Chris Lattner18c59872009-06-27 04:16:01 +00004975 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004976
Chris Lattner18c59872009-06-27 04:16:01 +00004977 DebugLoc DL = Op.getDebugLoc();
4978 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004979
4980
Chris Lattner18c59872009-06-27 04:16:01 +00004981 // With PIC, the address is actually $g + Offset.
4982 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004983 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004984 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4985 DAG.getNode(X86ISD::GlobalBaseReg,
4986 DebugLoc::getUnknownLoc(),
4987 getPointerTy()),
4988 Result);
4989 }
Eric Christopherfd179292009-08-27 18:07:15 +00004990
Chris Lattner18c59872009-06-27 04:16:01 +00004991 return Result;
4992}
4993
Dan Gohman475871a2008-07-27 21:46:04 +00004994SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004995X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004996 // Create the TargetBlockAddressAddress node.
4997 unsigned char OpFlags =
4998 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004999 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005000 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5001 DebugLoc dl = Op.getDebugLoc();
5002 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5003 /*isTarget=*/true, OpFlags);
5004
Dan Gohmanf705adb2009-10-30 01:28:02 +00005005 if (Subtarget->isPICStyleRIPRel() &&
5006 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005007 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5008 else
5009 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005010
Dan Gohman29cbade2009-11-20 23:18:13 +00005011 // With PIC, the address is actually $g + Offset.
5012 if (isGlobalRelativeToPICBase(OpFlags)) {
5013 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5014 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5015 Result);
5016 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005017
5018 return Result;
5019}
5020
5021SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005022X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005023 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005024 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005025 // Create the TargetGlobalAddress node, folding in the constant
5026 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005027 unsigned char OpFlags =
5028 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005029 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005030 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005031 if (OpFlags == X86II::MO_NO_FLAG &&
5032 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005033 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005034 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005035 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005036 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005037 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005038 }
Eric Christopherfd179292009-08-27 18:07:15 +00005039
Chris Lattner4f066492009-07-11 20:29:19 +00005040 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005041 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005042 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5043 else
5044 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005045
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005046 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005047 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005048 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5049 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005050 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005051 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005052
Chris Lattner36c25012009-07-10 07:34:39 +00005053 // For globals that require a load from a stub to get the address, emit the
5054 // load.
5055 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005056 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005057 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005058
Dan Gohman6520e202008-10-18 02:06:02 +00005059 // If there was a non-zero offset that we didn't fold, create an explicit
5060 // addition for it.
5061 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005062 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005063 DAG.getConstant(Offset, getPointerTy()));
5064
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065 return Result;
5066}
5067
Evan Chengda43bcf2008-09-24 00:05:32 +00005068SDValue
5069X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5070 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005071 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005072 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005073}
5074
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005075static SDValue
5076GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005077 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005078 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005079 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005080 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005081 DebugLoc dl = GA->getDebugLoc();
5082 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5083 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005084 GA->getOffset(),
5085 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005086 if (InFlag) {
5087 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005088 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005089 } else {
5090 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005091 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005092 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005093
5094 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5095 MFI->setHasCalls(true);
5096
Rafael Espindola15f1b662009-04-24 12:59:40 +00005097 SDValue Flag = Chain.getValue(1);
5098 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005099}
5100
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005101// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005102static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005103LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005104 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005105 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005106 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5107 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005108 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005109 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005110 PtrVT), InFlag);
5111 InFlag = Chain.getValue(1);
5112
Chris Lattnerb903bed2009-06-26 21:20:29 +00005113 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005114}
5115
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005116// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005117static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005118LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005119 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005120 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5121 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005122}
5123
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005124// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5125// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005126static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005127 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005128 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005129 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005130 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005131 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5132 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005133 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005134 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005135
5136 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5137 NULL, 0);
5138
Chris Lattnerb903bed2009-06-26 21:20:29 +00005139 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005140 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5141 // initialexec.
5142 unsigned WrapperKind = X86ISD::Wrapper;
5143 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005144 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005145 } else if (is64Bit) {
5146 assert(model == TLSModel::InitialExec);
5147 OperandFlags = X86II::MO_GOTTPOFF;
5148 WrapperKind = X86ISD::WrapperRIP;
5149 } else {
5150 assert(model == TLSModel::InitialExec);
5151 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005152 }
Eric Christopherfd179292009-08-27 18:07:15 +00005153
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005154 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5155 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005156 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005157 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005158 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005159
Rafael Espindola9a580232009-02-27 13:37:18 +00005160 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005161 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005162 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005163
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005164 // The address of the thread local variable is the add of the thread
5165 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005166 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005167}
5168
Dan Gohman475871a2008-07-27 21:46:04 +00005169SDValue
5170X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005171 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005172 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005173 assert(Subtarget->isTargetELF() &&
5174 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005175 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005176 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005177
Chris Lattnerb903bed2009-06-26 21:20:29 +00005178 // If GV is an alias then use the aliasee for determining
5179 // thread-localness.
5180 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5181 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005182
Chris Lattnerb903bed2009-06-26 21:20:29 +00005183 TLSModel::Model model = getTLSModel(GV,
5184 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005185
Chris Lattnerb903bed2009-06-26 21:20:29 +00005186 switch (model) {
5187 case TLSModel::GeneralDynamic:
5188 case TLSModel::LocalDynamic: // not implemented
5189 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005190 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005191 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005192
Chris Lattnerb903bed2009-06-26 21:20:29 +00005193 case TLSModel::InitialExec:
5194 case TLSModel::LocalExec:
5195 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5196 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005197 }
Eric Christopherfd179292009-08-27 18:07:15 +00005198
Torok Edwinc23197a2009-07-14 16:55:14 +00005199 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005200 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005201}
5202
Evan Cheng0db9fe62006-04-25 20:13:52 +00005203
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005204/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005205/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005206SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005207 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005208 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005209 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005210 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005211 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005212 SDValue ShOpLo = Op.getOperand(0);
5213 SDValue ShOpHi = Op.getOperand(1);
5214 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005215 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005216 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005217 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005218
Dan Gohman475871a2008-07-27 21:46:04 +00005219 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005220 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005221 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5222 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005223 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005224 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5225 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005226 }
Evan Chenge3413162006-01-09 18:33:28 +00005227
Owen Anderson825b72b2009-08-11 20:47:22 +00005228 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5229 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005230 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005232
Dan Gohman475871a2008-07-27 21:46:04 +00005233 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005234 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005235 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5236 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005237
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005238 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005239 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5240 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005241 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005242 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5243 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005244 }
5245
Dan Gohman475871a2008-07-27 21:46:04 +00005246 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005247 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005248}
Evan Chenga3195e82006-01-12 22:54:21 +00005249
Dan Gohman475871a2008-07-27 21:46:04 +00005250SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005251 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005252
5253 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005255 return Op;
5256 }
5257 return SDValue();
5258 }
5259
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005261 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005262
Eli Friedman36df4992009-05-27 00:47:34 +00005263 // These are really Legal; return the operand so the caller accepts it as
5264 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005266 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005268 Subtarget->is64Bit()) {
5269 return Op;
5270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005271
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005272 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005273 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005275 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005276 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005277 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005278 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005279 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005280 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5281}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005282
Owen Andersone50ed302009-08-10 22:56:29 +00005283SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005284 SDValue StackSlot,
5285 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005286 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005287 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005288 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005289 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005290 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005291 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005292 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005294 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005295 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005296 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005297
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005298 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005299 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005300 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005301
5302 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5303 // shouldn't be necessary except that RFP cannot be live across
5304 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005305 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005306 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005307 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005308 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005309 SDValue Ops[] = {
5310 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5311 };
5312 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005313 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005314 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005315 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005316
Evan Cheng0db9fe62006-04-25 20:13:52 +00005317 return Result;
5318}
5319
Bill Wendling8b8a6362009-01-17 03:56:04 +00005320// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5321SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5322 // This algorithm is not obvious. Here it is in C code, more or less:
5323 /*
5324 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5325 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5326 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005327
Bill Wendling8b8a6362009-01-17 03:56:04 +00005328 // Copy ints to xmm registers.
5329 __m128i xh = _mm_cvtsi32_si128( hi );
5330 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005331
Bill Wendling8b8a6362009-01-17 03:56:04 +00005332 // Combine into low half of a single xmm register.
5333 __m128i x = _mm_unpacklo_epi32( xh, xl );
5334 __m128d d;
5335 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005336
Bill Wendling8b8a6362009-01-17 03:56:04 +00005337 // Merge in appropriate exponents to give the integer bits the right
5338 // magnitude.
5339 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005340
Bill Wendling8b8a6362009-01-17 03:56:04 +00005341 // Subtract away the biases to deal with the IEEE-754 double precision
5342 // implicit 1.
5343 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005344
Bill Wendling8b8a6362009-01-17 03:56:04 +00005345 // All conversions up to here are exact. The correctly rounded result is
5346 // calculated using the current rounding mode using the following
5347 // horizontal add.
5348 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5349 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5350 // store doesn't really need to be here (except
5351 // maybe to zero the other double)
5352 return sd;
5353 }
5354 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005355
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005356 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005357 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005358
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005359 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005360 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005361 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5362 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5363 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5364 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005365 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005366 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005367
Bill Wendling8b8a6362009-01-17 03:56:04 +00005368 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005369 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005370 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005371 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005372 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005373 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005374 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005375
Owen Anderson825b72b2009-08-11 20:47:22 +00005376 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5377 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005378 Op.getOperand(0),
5379 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005380 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5381 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005382 Op.getOperand(0),
5383 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5385 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005386 PseudoSourceValue::getConstantPool(), 0,
5387 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005388 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5389 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5390 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005391 PseudoSourceValue::getConstantPool(), 0,
5392 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005393 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005394
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005395 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005396 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005397 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5398 DAG.getUNDEF(MVT::v2f64), ShufMask);
5399 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5400 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005401 DAG.getIntPtrConstant(0));
5402}
5403
Bill Wendling8b8a6362009-01-17 03:56:04 +00005404// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5405SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005406 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005407 // FP constant to bias correct the final result.
5408 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005409 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005410
5411 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5413 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005414 Op.getOperand(0),
5415 DAG.getIntPtrConstant(0)));
5416
Owen Anderson825b72b2009-08-11 20:47:22 +00005417 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5418 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005419 DAG.getIntPtrConstant(0));
5420
5421 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5423 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005424 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005425 MVT::v2f64, Load)),
5426 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005427 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005428 MVT::v2f64, Bias)));
5429 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5430 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005431 DAG.getIntPtrConstant(0));
5432
5433 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005435
5436 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005437 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005438
Owen Anderson825b72b2009-08-11 20:47:22 +00005439 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005440 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005441 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005442 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005443 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005444 }
5445
5446 // Handle final rounding.
5447 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005448}
5449
5450SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005451 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005452 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005453
Evan Chenga06ec9e2009-01-19 08:08:22 +00005454 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5455 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5456 // the optimization here.
5457 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005458 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005459
Owen Andersone50ed302009-08-10 22:56:29 +00005460 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005461 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005462 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005463 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005464 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005465
Bill Wendling8b8a6362009-01-17 03:56:04 +00005466 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005467 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005468 return LowerUINT_TO_FP_i32(Op, DAG);
5469 }
5470
Owen Anderson825b72b2009-08-11 20:47:22 +00005471 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005472
5473 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005474 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005475 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5476 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5477 getPointerTy(), StackSlot, WordOff);
5478 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5479 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005480 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005481 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005482 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005483}
5484
Dan Gohman475871a2008-07-27 21:46:04 +00005485std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005486FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005487 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005488
Owen Andersone50ed302009-08-10 22:56:29 +00005489 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005490
5491 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5493 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005494 }
5495
Owen Anderson825b72b2009-08-11 20:47:22 +00005496 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5497 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005498 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005499
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005500 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005502 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005503 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005504 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005506 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005507 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005508
Evan Cheng87c89352007-10-15 20:11:21 +00005509 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5510 // stack slot.
5511 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005512 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005513 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005514 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005515
Evan Cheng0db9fe62006-04-25 20:13:52 +00005516 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005517 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005518 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005519 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5520 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5521 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005522 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005523
Dan Gohman475871a2008-07-27 21:46:04 +00005524 SDValue Chain = DAG.getEntryNode();
5525 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005526 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005528 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005529 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005530 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005531 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005532 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5533 };
Dale Johannesenace16102009-02-03 19:33:06 +00005534 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005535 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005536 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005537 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5538 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005539
Evan Cheng0db9fe62006-04-25 20:13:52 +00005540 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005541 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005543
Chris Lattner27a6c732007-11-24 07:07:01 +00005544 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005545}
5546
Dan Gohman475871a2008-07-27 21:46:04 +00005547SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005548 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 if (Op.getValueType() == MVT::v2i32 &&
5550 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005551 return Op;
5552 }
5553 return SDValue();
5554 }
5555
Eli Friedman948e95a2009-05-23 09:59:16 +00005556 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005557 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005558 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5559 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005560
Chris Lattner27a6c732007-11-24 07:07:01 +00005561 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005562 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005563 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005564}
5565
Eli Friedman948e95a2009-05-23 09:59:16 +00005566SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5567 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5568 SDValue FIST = Vals.first, StackSlot = Vals.second;
5569 assert(FIST.getNode() && "Unexpected failure");
5570
5571 // Load the result.
5572 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5573 FIST, StackSlot, NULL, 0);
5574}
5575
Dan Gohman475871a2008-07-27 21:46:04 +00005576SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005577 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005578 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005579 EVT VT = Op.getValueType();
5580 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005581 if (VT.isVector())
5582 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005583 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005584 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005585 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005586 CV.push_back(C);
5587 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005588 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005589 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005590 CV.push_back(C);
5591 CV.push_back(C);
5592 CV.push_back(C);
5593 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005594 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005595 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005596 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005597 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005598 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005599 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005600 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005601}
5602
Dan Gohman475871a2008-07-27 21:46:04 +00005603SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005604 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005605 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005606 EVT VT = Op.getValueType();
5607 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005608 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005609 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005610 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005612 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005613 CV.push_back(C);
5614 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005615 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005616 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005617 CV.push_back(C);
5618 CV.push_back(C);
5619 CV.push_back(C);
5620 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005621 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005622 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005623 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005624 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005625 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005626 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005627 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005628 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005629 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5630 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005631 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005633 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005634 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005635 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005636}
5637
Dan Gohman475871a2008-07-27 21:46:04 +00005638SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005639 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005640 SDValue Op0 = Op.getOperand(0);
5641 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005642 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005643 EVT VT = Op.getValueType();
5644 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005645
5646 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005647 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005648 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005649 SrcVT = VT;
5650 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005651 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005652 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005653 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005654 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005655 }
5656
5657 // At this point the operands and the result should have the same
5658 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005659
Evan Cheng68c47cb2007-01-05 07:55:56 +00005660 // First get the sign bit of second operand.
5661 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005662 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005663 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5664 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005665 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005666 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5667 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5668 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5669 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005670 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005671 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005672 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005673 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005674 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005675 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005676 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005677
5678 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005679 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005680 // Op0 is MVT::f32, Op1 is MVT::f64.
5681 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5682 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5683 DAG.getConstant(32, MVT::i32));
5684 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5685 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005686 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005687 }
5688
Evan Cheng73d6cf12007-01-05 21:37:56 +00005689 // Clear first operand sign bit.
5690 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005692 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5693 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005694 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005695 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5696 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5697 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5698 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005699 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005700 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005701 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005702 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005703 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005704 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005705 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005706
5707 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005708 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005709}
5710
Dan Gohman076aee32009-03-04 19:44:21 +00005711/// Emit nodes that will be selected as "test Op0,Op0", or something
5712/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005713SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5714 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005715 DebugLoc dl = Op.getDebugLoc();
5716
Dan Gohman31125812009-03-07 01:58:32 +00005717 // CF and OF aren't always set the way we want. Determine which
5718 // of these we need.
5719 bool NeedCF = false;
5720 bool NeedOF = false;
5721 switch (X86CC) {
5722 case X86::COND_A: case X86::COND_AE:
5723 case X86::COND_B: case X86::COND_BE:
5724 NeedCF = true;
5725 break;
5726 case X86::COND_G: case X86::COND_GE:
5727 case X86::COND_L: case X86::COND_LE:
5728 case X86::COND_O: case X86::COND_NO:
5729 NeedOF = true;
5730 break;
5731 default: break;
5732 }
5733
Dan Gohman076aee32009-03-04 19:44:21 +00005734 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005735 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5736 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5737 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005738 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005739 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005740 switch (Op.getNode()->getOpcode()) {
5741 case ISD::ADD:
5742 // Due to an isel shortcoming, be conservative if this add is likely to
5743 // be selected as part of a load-modify-store instruction. When the root
5744 // node in a match is a store, isel doesn't know how to remap non-chain
5745 // non-flag uses of other nodes in the match, such as the ADD in this
5746 // case. This leads to the ADD being left around and reselected, with
5747 // the result being two adds in the output.
5748 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5749 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5750 if (UI->getOpcode() == ISD::STORE)
5751 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005752 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005753 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5754 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005755 if (C->getAPIntValue() == 1) {
5756 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005757 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005758 break;
5759 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005760 // An add of negative one (subtract of one) will be selected as a DEC.
5761 if (C->getAPIntValue().isAllOnesValue()) {
5762 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005763 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005764 break;
5765 }
5766 }
Dan Gohman076aee32009-03-04 19:44:21 +00005767 // Otherwise use a regular EFLAGS-setting add.
5768 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005769 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005770 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005771 case ISD::AND: {
5772 // If the primary and result isn't used, don't bother using X86ISD::AND,
5773 // because a TEST instruction will be better.
5774 bool NonFlagUse = false;
5775 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005776 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5777 SDNode *User = *UI;
5778 unsigned UOpNo = UI.getOperandNo();
5779 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5780 // Look pass truncate.
5781 UOpNo = User->use_begin().getOperandNo();
5782 User = *User->use_begin();
5783 }
5784 if (User->getOpcode() != ISD::BRCOND &&
5785 User->getOpcode() != ISD::SETCC &&
5786 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005787 NonFlagUse = true;
5788 break;
5789 }
Evan Cheng17751da2010-01-07 00:54:06 +00005790 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005791 if (!NonFlagUse)
5792 break;
5793 }
5794 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005795 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005796 case ISD::OR:
5797 case ISD::XOR:
5798 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005799 // likely to be selected as part of a load-modify-store instruction.
5800 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5801 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5802 if (UI->getOpcode() == ISD::STORE)
5803 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005804 // Otherwise use a regular EFLAGS-setting instruction.
5805 switch (Op.getNode()->getOpcode()) {
5806 case ISD::SUB: Opcode = X86ISD::SUB; break;
5807 case ISD::OR: Opcode = X86ISD::OR; break;
5808 case ISD::XOR: Opcode = X86ISD::XOR; break;
5809 case ISD::AND: Opcode = X86ISD::AND; break;
5810 default: llvm_unreachable("unexpected operator!");
5811 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005812 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005813 break;
5814 case X86ISD::ADD:
5815 case X86ISD::SUB:
5816 case X86ISD::INC:
5817 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005818 case X86ISD::OR:
5819 case X86ISD::XOR:
5820 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005821 return SDValue(Op.getNode(), 1);
5822 default:
5823 default_case:
5824 break;
5825 }
5826 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005828 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005829 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005830 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005831 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005832 DAG.ReplaceAllUsesWith(Op, New);
5833 return SDValue(New.getNode(), 1);
5834 }
5835 }
5836
5837 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005839 DAG.getConstant(0, Op.getValueType()));
5840}
5841
5842/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5843/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005844SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5845 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005846 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5847 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005848 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005849
5850 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005852}
5853
Evan Chengd40d03e2010-01-06 19:38:29 +00005854/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5855/// if it's possible.
5856static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005857 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005858 SDValue LHS, RHS;
5859 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5860 if (ConstantSDNode *Op010C =
5861 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5862 if (Op010C->getZExtValue() == 1) {
5863 LHS = Op0.getOperand(0);
5864 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005865 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005866 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5867 if (ConstantSDNode *Op000C =
5868 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5869 if (Op000C->getZExtValue() == 1) {
5870 LHS = Op0.getOperand(1);
5871 RHS = Op0.getOperand(0).getOperand(1);
5872 }
5873 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5874 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5875 SDValue AndLHS = Op0.getOperand(0);
5876 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5877 LHS = AndLHS.getOperand(0);
5878 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005879 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005880 }
Evan Cheng0488db92007-09-25 01:57:46 +00005881
Evan Chengd40d03e2010-01-06 19:38:29 +00005882 if (LHS.getNode()) {
5883 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5884 // instruction. Since the shift amount is in-range-or-undefined, we know
5885 // that doing a bittest on the i16 value is ok. We extend to i32 because
5886 // the encoding for the i16 version is larger than the i32 version.
5887 if (LHS.getValueType() == MVT::i8)
5888 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005889
Evan Chengd40d03e2010-01-06 19:38:29 +00005890 // If the operand types disagree, extend the shift amount to match. Since
5891 // BT ignores high bits (like shifts) we can use anyextend.
5892 if (LHS.getValueType() != RHS.getValueType())
5893 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005894
Evan Chengd40d03e2010-01-06 19:38:29 +00005895 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5896 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5897 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5898 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005899 }
5900
Evan Cheng54de3ea2010-01-05 06:52:31 +00005901 return SDValue();
5902}
5903
5904SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5905 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5906 SDValue Op0 = Op.getOperand(0);
5907 SDValue Op1 = Op.getOperand(1);
5908 DebugLoc dl = Op.getDebugLoc();
5909 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5910
5911 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005912 // Lower (X & (1 << N)) == 0 to BT(X, N).
5913 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5914 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5915 if (Op0.getOpcode() == ISD::AND &&
5916 Op0.hasOneUse() &&
5917 Op1.getOpcode() == ISD::Constant &&
5918 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5919 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5920 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5921 if (NewSetCC.getNode())
5922 return NewSetCC;
5923 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005924
Chris Lattnere55484e2008-12-25 05:34:37 +00005925 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5926 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005927 if (X86CC == X86::COND_INVALID)
5928 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005929
Dan Gohman31125812009-03-07 01:58:32 +00005930 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005931
5932 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005933 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005934 return DAG.getNode(ISD::AND, dl, MVT::i8,
5935 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5936 DAG.getConstant(X86CC, MVT::i8), Cond),
5937 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005938
Owen Anderson825b72b2009-08-11 20:47:22 +00005939 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5940 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005941}
5942
Dan Gohman475871a2008-07-27 21:46:04 +00005943SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5944 SDValue Cond;
5945 SDValue Op0 = Op.getOperand(0);
5946 SDValue Op1 = Op.getOperand(1);
5947 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005948 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005949 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5950 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005951 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005952
5953 if (isFP) {
5954 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005955 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005956 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5957 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005958 bool Swap = false;
5959
5960 switch (SetCCOpcode) {
5961 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005962 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005963 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005964 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005965 case ISD::SETGT: Swap = true; // Fallthrough
5966 case ISD::SETLT:
5967 case ISD::SETOLT: SSECC = 1; break;
5968 case ISD::SETOGE:
5969 case ISD::SETGE: Swap = true; // Fallthrough
5970 case ISD::SETLE:
5971 case ISD::SETOLE: SSECC = 2; break;
5972 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005973 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005974 case ISD::SETNE: SSECC = 4; break;
5975 case ISD::SETULE: Swap = true;
5976 case ISD::SETUGE: SSECC = 5; break;
5977 case ISD::SETULT: Swap = true;
5978 case ISD::SETUGT: SSECC = 6; break;
5979 case ISD::SETO: SSECC = 7; break;
5980 }
5981 if (Swap)
5982 std::swap(Op0, Op1);
5983
Nate Begemanfb8ead02008-07-25 19:05:58 +00005984 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005985 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005986 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005987 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005988 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5989 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005990 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005991 }
5992 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005993 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005994 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5995 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005996 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005997 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005998 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005999 }
6000 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006001 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006002 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006003
Nate Begeman30a0de92008-07-17 16:51:19 +00006004 // We are handling one of the integer comparisons here. Since SSE only has
6005 // GT and EQ comparisons for integer, swapping operands and multiple
6006 // operations may be required for some comparisons.
6007 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6008 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006009
Owen Anderson825b72b2009-08-11 20:47:22 +00006010 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006011 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006012 case MVT::v8i8:
6013 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6014 case MVT::v4i16:
6015 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6016 case MVT::v2i32:
6017 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6018 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006019 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006020
Nate Begeman30a0de92008-07-17 16:51:19 +00006021 switch (SetCCOpcode) {
6022 default: break;
6023 case ISD::SETNE: Invert = true;
6024 case ISD::SETEQ: Opc = EQOpc; break;
6025 case ISD::SETLT: Swap = true;
6026 case ISD::SETGT: Opc = GTOpc; break;
6027 case ISD::SETGE: Swap = true;
6028 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6029 case ISD::SETULT: Swap = true;
6030 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6031 case ISD::SETUGE: Swap = true;
6032 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6033 }
6034 if (Swap)
6035 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006036
Nate Begeman30a0de92008-07-17 16:51:19 +00006037 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6038 // bits of the inputs before performing those operations.
6039 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006040 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006041 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6042 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006043 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006044 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6045 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006046 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6047 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006048 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006049
Dale Johannesenace16102009-02-03 19:33:06 +00006050 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006051
6052 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006053 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006054 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006055
Nate Begeman30a0de92008-07-17 16:51:19 +00006056 return Result;
6057}
Evan Cheng0488db92007-09-25 01:57:46 +00006058
Evan Cheng370e5342008-12-03 08:38:43 +00006059// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006060static bool isX86LogicalCmp(SDValue Op) {
6061 unsigned Opc = Op.getNode()->getOpcode();
6062 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6063 return true;
6064 if (Op.getResNo() == 1 &&
6065 (Opc == X86ISD::ADD ||
6066 Opc == X86ISD::SUB ||
6067 Opc == X86ISD::SMUL ||
6068 Opc == X86ISD::UMUL ||
6069 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006070 Opc == X86ISD::DEC ||
6071 Opc == X86ISD::OR ||
6072 Opc == X86ISD::XOR ||
6073 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006074 return true;
6075
6076 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006077}
6078
Dan Gohman475871a2008-07-27 21:46:04 +00006079SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006080 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006081 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006082 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006083 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006084
Dan Gohman1a492952009-10-20 16:22:37 +00006085 if (Cond.getOpcode() == ISD::SETCC) {
6086 SDValue NewCond = LowerSETCC(Cond, DAG);
6087 if (NewCond.getNode())
6088 Cond = NewCond;
6089 }
Evan Cheng734503b2006-09-11 02:19:56 +00006090
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006091 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6092 SDValue Op1 = Op.getOperand(1);
6093 SDValue Op2 = Op.getOperand(2);
6094 if (Cond.getOpcode() == X86ISD::SETCC &&
6095 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6096 SDValue Cmp = Cond.getOperand(1);
6097 if (Cmp.getOpcode() == X86ISD::CMP) {
6098 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6099 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6100 ConstantSDNode *RHSC =
6101 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6102 if (N1C && N1C->isAllOnesValue() &&
6103 N2C && N2C->isNullValue() &&
6104 RHSC && RHSC->isNullValue()) {
6105 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006106 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006107 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6108 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6109 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6110 }
6111 }
6112 }
6113
Evan Chengad9c0a32009-12-15 00:53:42 +00006114 // Look pass (and (setcc_carry (cmp ...)), 1).
6115 if (Cond.getOpcode() == ISD::AND &&
6116 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6117 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6118 if (C && C->getAPIntValue() == 1)
6119 Cond = Cond.getOperand(0);
6120 }
6121
Evan Cheng3f41d662007-10-08 22:16:29 +00006122 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6123 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006124 if (Cond.getOpcode() == X86ISD::SETCC ||
6125 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006126 CC = Cond.getOperand(0);
6127
Dan Gohman475871a2008-07-27 21:46:04 +00006128 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006129 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006130 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006131
Evan Cheng3f41d662007-10-08 22:16:29 +00006132 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006133 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006134 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006135 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006136
Chris Lattnerd1980a52009-03-12 06:52:53 +00006137 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6138 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006139 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006140 addTest = false;
6141 }
6142 }
6143
6144 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006145 // Look pass the truncate.
6146 if (Cond.getOpcode() == ISD::TRUNCATE)
6147 Cond = Cond.getOperand(0);
6148
6149 // We know the result of AND is compared against zero. Try to match
6150 // it to BT.
6151 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6152 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6153 if (NewSetCC.getNode()) {
6154 CC = NewSetCC.getOperand(0);
6155 Cond = NewSetCC.getOperand(1);
6156 addTest = false;
6157 }
6158 }
6159 }
6160
6161 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006162 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006163 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006164 }
6165
Evan Cheng0488db92007-09-25 01:57:46 +00006166 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6167 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006168 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6169 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006170 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006171}
6172
Evan Cheng370e5342008-12-03 08:38:43 +00006173// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6174// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6175// from the AND / OR.
6176static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6177 Opc = Op.getOpcode();
6178 if (Opc != ISD::OR && Opc != ISD::AND)
6179 return false;
6180 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6181 Op.getOperand(0).hasOneUse() &&
6182 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6183 Op.getOperand(1).hasOneUse());
6184}
6185
Evan Cheng961d6d42009-02-02 08:19:07 +00006186// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6187// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006188static bool isXor1OfSetCC(SDValue Op) {
6189 if (Op.getOpcode() != ISD::XOR)
6190 return false;
6191 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6192 if (N1C && N1C->getAPIntValue() == 1) {
6193 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6194 Op.getOperand(0).hasOneUse();
6195 }
6196 return false;
6197}
6198
Dan Gohman475871a2008-07-27 21:46:04 +00006199SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006200 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006201 SDValue Chain = Op.getOperand(0);
6202 SDValue Cond = Op.getOperand(1);
6203 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006204 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006205 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006206
Dan Gohman1a492952009-10-20 16:22:37 +00006207 if (Cond.getOpcode() == ISD::SETCC) {
6208 SDValue NewCond = LowerSETCC(Cond, DAG);
6209 if (NewCond.getNode())
6210 Cond = NewCond;
6211 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006212#if 0
6213 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006214 else if (Cond.getOpcode() == X86ISD::ADD ||
6215 Cond.getOpcode() == X86ISD::SUB ||
6216 Cond.getOpcode() == X86ISD::SMUL ||
6217 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006218 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006219#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006220
Evan Chengad9c0a32009-12-15 00:53:42 +00006221 // Look pass (and (setcc_carry (cmp ...)), 1).
6222 if (Cond.getOpcode() == ISD::AND &&
6223 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6224 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6225 if (C && C->getAPIntValue() == 1)
6226 Cond = Cond.getOperand(0);
6227 }
6228
Evan Cheng3f41d662007-10-08 22:16:29 +00006229 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6230 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006231 if (Cond.getOpcode() == X86ISD::SETCC ||
6232 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006233 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006234
Dan Gohman475871a2008-07-27 21:46:04 +00006235 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006236 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006237 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006238 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006239 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006240 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006241 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006242 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006243 default: break;
6244 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006245 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006246 // These can only come from an arithmetic instruction with overflow,
6247 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006248 Cond = Cond.getNode()->getOperand(1);
6249 addTest = false;
6250 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006251 }
Evan Cheng0488db92007-09-25 01:57:46 +00006252 }
Evan Cheng370e5342008-12-03 08:38:43 +00006253 } else {
6254 unsigned CondOpc;
6255 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6256 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006257 if (CondOpc == ISD::OR) {
6258 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6259 // two branches instead of an explicit OR instruction with a
6260 // separate test.
6261 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006262 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006263 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006264 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006265 Chain, Dest, CC, Cmp);
6266 CC = Cond.getOperand(1).getOperand(0);
6267 Cond = Cmp;
6268 addTest = false;
6269 }
6270 } else { // ISD::AND
6271 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6272 // two branches instead of an explicit AND instruction with a
6273 // separate test. However, we only do this if this block doesn't
6274 // have a fall-through edge, because this requires an explicit
6275 // jmp when the condition is false.
6276 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006277 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006278 Op.getNode()->hasOneUse()) {
6279 X86::CondCode CCode =
6280 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6281 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006282 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006283 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6284 // Look for an unconditional branch following this conditional branch.
6285 // We need this because we need to reverse the successors in order
6286 // to implement FCMP_OEQ.
6287 if (User.getOpcode() == ISD::BR) {
6288 SDValue FalseBB = User.getOperand(1);
6289 SDValue NewBR =
6290 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6291 assert(NewBR == User);
6292 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006293
Dale Johannesene4d209d2009-02-03 20:21:25 +00006294 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006295 Chain, Dest, CC, Cmp);
6296 X86::CondCode CCode =
6297 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6298 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006299 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006300 Cond = Cmp;
6301 addTest = false;
6302 }
6303 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006304 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006305 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6306 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6307 // It should be transformed during dag combiner except when the condition
6308 // is set by a arithmetics with overflow node.
6309 X86::CondCode CCode =
6310 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6311 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006312 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006313 Cond = Cond.getOperand(0).getOperand(1);
6314 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006315 }
Evan Cheng0488db92007-09-25 01:57:46 +00006316 }
6317
6318 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006319 // Look pass the truncate.
6320 if (Cond.getOpcode() == ISD::TRUNCATE)
6321 Cond = Cond.getOperand(0);
6322
6323 // We know the result of AND is compared against zero. Try to match
6324 // it to BT.
6325 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6326 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6327 if (NewSetCC.getNode()) {
6328 CC = NewSetCC.getOperand(0);
6329 Cond = NewSetCC.getOperand(1);
6330 addTest = false;
6331 }
6332 }
6333 }
6334
6335 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006336 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006337 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006338 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006339 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006340 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006341}
6342
Anton Korobeynikove060b532007-04-17 19:34:00 +00006343
6344// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6345// Calls to _alloca is needed to probe the stack when allocating more than 4k
6346// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6347// that the guard pages used by the OS virtual memory manager are allocated in
6348// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006349SDValue
6350X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006351 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006352 assert(Subtarget->isTargetCygMing() &&
6353 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006354 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006355
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006356 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006357 SDValue Chain = Op.getOperand(0);
6358 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006359 // FIXME: Ensure alignment here
6360
Dan Gohman475871a2008-07-27 21:46:04 +00006361 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006362
Owen Andersone50ed302009-08-10 22:56:29 +00006363 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006364 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006365
Chris Lattnere563bbc2008-10-11 22:08:30 +00006366 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006367
Dale Johannesendd64c412009-02-04 00:33:20 +00006368 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006369 Flag = Chain.getValue(1);
6370
Owen Anderson825b72b2009-08-11 20:47:22 +00006371 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006372 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006373 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006374 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006375 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006376 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006377 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006378 Flag = Chain.getValue(1);
6379
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006380 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006381 DAG.getIntPtrConstant(0, true),
6382 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006383 Flag);
6384
Dale Johannesendd64c412009-02-04 00:33:20 +00006385 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006386
Dan Gohman475871a2008-07-27 21:46:04 +00006387 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006388 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006389}
6390
Dan Gohman475871a2008-07-27 21:46:04 +00006391SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006392X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006393 SDValue Chain,
6394 SDValue Dst, SDValue Src,
6395 SDValue Size, unsigned Align,
6396 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006397 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006398 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006399
Bill Wendling6f287b22008-09-30 21:22:07 +00006400 // If not DWORD aligned or size is more than the threshold, call the library.
6401 // The libc version is likely to be faster for these cases. It can use the
6402 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006403 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006404 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006405 ConstantSize->getZExtValue() >
6406 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006407 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006408
6409 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006410 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006411
Bill Wendling6158d842008-10-01 00:59:58 +00006412 if (const char *bzeroEntry = V &&
6413 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006414 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006415 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006416 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006417 TargetLowering::ArgListEntry Entry;
6418 Entry.Node = Dst;
6419 Entry.Ty = IntPtrTy;
6420 Args.push_back(Entry);
6421 Entry.Node = Size;
6422 Args.push_back(Entry);
6423 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006424 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6425 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006426 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006427 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6428 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006429 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006430 }
6431
Dan Gohman707e0182008-04-12 04:36:06 +00006432 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006433 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006434 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006435
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006436 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006437 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006438 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006439 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006440 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006441 unsigned BytesLeft = 0;
6442 bool TwoRepStos = false;
6443 if (ValC) {
6444 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006445 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006446
Evan Cheng0db9fe62006-04-25 20:13:52 +00006447 // If the value is a constant, then we can potentially use larger sets.
6448 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006449 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006450 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006451 ValReg = X86::AX;
6452 Val = (Val << 8) | Val;
6453 break;
6454 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006455 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006456 ValReg = X86::EAX;
6457 Val = (Val << 8) | Val;
6458 Val = (Val << 16) | Val;
6459 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006460 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006461 ValReg = X86::RAX;
6462 Val = (Val << 32) | Val;
6463 }
6464 break;
6465 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006466 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006467 ValReg = X86::AL;
6468 Count = DAG.getIntPtrConstant(SizeVal);
6469 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006470 }
6471
Owen Anderson825b72b2009-08-11 20:47:22 +00006472 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006473 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006474 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6475 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006476 }
6477
Dale Johannesen0f502f62009-02-03 22:26:09 +00006478 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006479 InFlag);
6480 InFlag = Chain.getValue(1);
6481 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006482 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006483 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006484 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006485 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006486 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006487
Scott Michelfdc40a02009-02-17 22:15:04 +00006488 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006489 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006490 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006491 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006492 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006493 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006494 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006495 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006496
Owen Anderson825b72b2009-08-11 20:47:22 +00006497 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006498 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6499 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006500
Evan Cheng0db9fe62006-04-25 20:13:52 +00006501 if (TwoRepStos) {
6502 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006503 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006504 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006505 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006506 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6507 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006508 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006509 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006510 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006511 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006512 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6513 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006514 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006515 // Handle the last 1 - 7 bytes.
6516 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006517 EVT AddrVT = Dst.getValueType();
6518 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006519
Dale Johannesen0f502f62009-02-03 22:26:09 +00006520 Chain = DAG.getMemset(Chain, dl,
6521 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006522 DAG.getConstant(Offset, AddrVT)),
6523 Src,
6524 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006525 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006526 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006527
Dan Gohman707e0182008-04-12 04:36:06 +00006528 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006529 return Chain;
6530}
Evan Cheng11e15b32006-04-03 20:53:28 +00006531
Dan Gohman475871a2008-07-27 21:46:04 +00006532SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006533X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006534 SDValue Chain, SDValue Dst, SDValue Src,
6535 SDValue Size, unsigned Align,
6536 bool AlwaysInline,
6537 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006538 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006539 // This requires the copy size to be a constant, preferrably
6540 // within a subtarget-specific limit.
6541 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6542 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006543 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006544 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006545 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006546 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006547
Evan Cheng1887c1c2008-08-21 21:00:15 +00006548 /// If not DWORD aligned, call the library.
6549 if ((Align & 3) != 0)
6550 return SDValue();
6551
6552 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006553 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006554 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006555 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006556
Duncan Sands83ec4b62008-06-06 12:08:01 +00006557 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006558 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006559 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006560 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006561
Dan Gohman475871a2008-07-27 21:46:04 +00006562 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006563 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006564 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006565 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006566 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006567 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006568 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006569 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006570 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006571 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006572 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006573 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006574 InFlag = Chain.getValue(1);
6575
Owen Anderson825b72b2009-08-11 20:47:22 +00006576 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006577 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6578 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6579 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006580
Dan Gohman475871a2008-07-27 21:46:04 +00006581 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006582 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006583 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006584 // Handle the last 1 - 7 bytes.
6585 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006586 EVT DstVT = Dst.getValueType();
6587 EVT SrcVT = Src.getValueType();
6588 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006589 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006590 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006591 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006592 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006593 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006594 DAG.getConstant(BytesLeft, SizeVT),
6595 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006596 DstSV, DstSVOff + Offset,
6597 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006598 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006599
Owen Anderson825b72b2009-08-11 20:47:22 +00006600 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006601 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006602}
6603
Dan Gohman475871a2008-07-27 21:46:04 +00006604SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006605 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006606 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006607
Evan Cheng25ab6902006-09-08 06:48:29 +00006608 if (!Subtarget->is64Bit()) {
6609 // vastart just stores the address of the VarArgsFrameIndex slot into the
6610 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006611 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006612 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006613 }
6614
6615 // __va_list_tag:
6616 // gp_offset (0 - 6 * 8)
6617 // fp_offset (48 - 48 + 8 * 16)
6618 // overflow_arg_area (point to parameters coming in memory).
6619 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006620 SmallVector<SDValue, 8> MemOps;
6621 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006622 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006623 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006624 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006625 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006626 MemOps.push_back(Store);
6627
6628 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006629 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006630 FIN, DAG.getIntPtrConstant(4));
6631 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006632 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006633 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006634 MemOps.push_back(Store);
6635
6636 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006637 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006638 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006639 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006640 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006641 MemOps.push_back(Store);
6642
6643 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006644 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006645 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006646 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006647 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006648 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006649 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006650 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006651}
6652
Dan Gohman475871a2008-07-27 21:46:04 +00006653SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006654 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6655 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006656 SDValue Chain = Op.getOperand(0);
6657 SDValue SrcPtr = Op.getOperand(1);
6658 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006659
Torok Edwindac237e2009-07-08 20:53:28 +00006660 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006661 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006662}
6663
Dan Gohman475871a2008-07-27 21:46:04 +00006664SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006665 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006666 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006667 SDValue Chain = Op.getOperand(0);
6668 SDValue DstPtr = Op.getOperand(1);
6669 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006670 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6671 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006672 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006673
Dale Johannesendd64c412009-02-04 00:33:20 +00006674 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006675 DAG.getIntPtrConstant(24), 8, false,
6676 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006677}
6678
Dan Gohman475871a2008-07-27 21:46:04 +00006679SDValue
6680X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006681 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006682 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006683 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006684 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006685 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006686 case Intrinsic::x86_sse_comieq_ss:
6687 case Intrinsic::x86_sse_comilt_ss:
6688 case Intrinsic::x86_sse_comile_ss:
6689 case Intrinsic::x86_sse_comigt_ss:
6690 case Intrinsic::x86_sse_comige_ss:
6691 case Intrinsic::x86_sse_comineq_ss:
6692 case Intrinsic::x86_sse_ucomieq_ss:
6693 case Intrinsic::x86_sse_ucomilt_ss:
6694 case Intrinsic::x86_sse_ucomile_ss:
6695 case Intrinsic::x86_sse_ucomigt_ss:
6696 case Intrinsic::x86_sse_ucomige_ss:
6697 case Intrinsic::x86_sse_ucomineq_ss:
6698 case Intrinsic::x86_sse2_comieq_sd:
6699 case Intrinsic::x86_sse2_comilt_sd:
6700 case Intrinsic::x86_sse2_comile_sd:
6701 case Intrinsic::x86_sse2_comigt_sd:
6702 case Intrinsic::x86_sse2_comige_sd:
6703 case Intrinsic::x86_sse2_comineq_sd:
6704 case Intrinsic::x86_sse2_ucomieq_sd:
6705 case Intrinsic::x86_sse2_ucomilt_sd:
6706 case Intrinsic::x86_sse2_ucomile_sd:
6707 case Intrinsic::x86_sse2_ucomigt_sd:
6708 case Intrinsic::x86_sse2_ucomige_sd:
6709 case Intrinsic::x86_sse2_ucomineq_sd: {
6710 unsigned Opc = 0;
6711 ISD::CondCode CC = ISD::SETCC_INVALID;
6712 switch (IntNo) {
6713 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006714 case Intrinsic::x86_sse_comieq_ss:
6715 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006716 Opc = X86ISD::COMI;
6717 CC = ISD::SETEQ;
6718 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006719 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006720 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006721 Opc = X86ISD::COMI;
6722 CC = ISD::SETLT;
6723 break;
6724 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006725 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006726 Opc = X86ISD::COMI;
6727 CC = ISD::SETLE;
6728 break;
6729 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006730 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006731 Opc = X86ISD::COMI;
6732 CC = ISD::SETGT;
6733 break;
6734 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006735 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006736 Opc = X86ISD::COMI;
6737 CC = ISD::SETGE;
6738 break;
6739 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006740 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006741 Opc = X86ISD::COMI;
6742 CC = ISD::SETNE;
6743 break;
6744 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006745 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006746 Opc = X86ISD::UCOMI;
6747 CC = ISD::SETEQ;
6748 break;
6749 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006750 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006751 Opc = X86ISD::UCOMI;
6752 CC = ISD::SETLT;
6753 break;
6754 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006755 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006756 Opc = X86ISD::UCOMI;
6757 CC = ISD::SETLE;
6758 break;
6759 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006760 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006761 Opc = X86ISD::UCOMI;
6762 CC = ISD::SETGT;
6763 break;
6764 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006765 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006766 Opc = X86ISD::UCOMI;
6767 CC = ISD::SETGE;
6768 break;
6769 case Intrinsic::x86_sse_ucomineq_ss:
6770 case Intrinsic::x86_sse2_ucomineq_sd:
6771 Opc = X86ISD::UCOMI;
6772 CC = ISD::SETNE;
6773 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006774 }
Evan Cheng734503b2006-09-11 02:19:56 +00006775
Dan Gohman475871a2008-07-27 21:46:04 +00006776 SDValue LHS = Op.getOperand(1);
6777 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006778 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006779 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006780 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6781 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6782 DAG.getConstant(X86CC, MVT::i8), Cond);
6783 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006784 }
Eric Christopher71c67532009-07-29 00:28:05 +00006785 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006786 // an integer value, not just an instruction so lower it to the ptest
6787 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006788 case Intrinsic::x86_sse41_ptestz:
6789 case Intrinsic::x86_sse41_ptestc:
6790 case Intrinsic::x86_sse41_ptestnzc:{
6791 unsigned X86CC = 0;
6792 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006793 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006794 case Intrinsic::x86_sse41_ptestz:
6795 // ZF = 1
6796 X86CC = X86::COND_E;
6797 break;
6798 case Intrinsic::x86_sse41_ptestc:
6799 // CF = 1
6800 X86CC = X86::COND_B;
6801 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006802 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006803 // ZF and CF = 0
6804 X86CC = X86::COND_A;
6805 break;
6806 }
Eric Christopherfd179292009-08-27 18:07:15 +00006807
Eric Christopher71c67532009-07-29 00:28:05 +00006808 SDValue LHS = Op.getOperand(1);
6809 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006810 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6811 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6812 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6813 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006814 }
Evan Cheng5759f972008-05-04 09:15:50 +00006815
6816 // Fix vector shift instructions where the last operand is a non-immediate
6817 // i32 value.
6818 case Intrinsic::x86_sse2_pslli_w:
6819 case Intrinsic::x86_sse2_pslli_d:
6820 case Intrinsic::x86_sse2_pslli_q:
6821 case Intrinsic::x86_sse2_psrli_w:
6822 case Intrinsic::x86_sse2_psrli_d:
6823 case Intrinsic::x86_sse2_psrli_q:
6824 case Intrinsic::x86_sse2_psrai_w:
6825 case Intrinsic::x86_sse2_psrai_d:
6826 case Intrinsic::x86_mmx_pslli_w:
6827 case Intrinsic::x86_mmx_pslli_d:
6828 case Intrinsic::x86_mmx_pslli_q:
6829 case Intrinsic::x86_mmx_psrli_w:
6830 case Intrinsic::x86_mmx_psrli_d:
6831 case Intrinsic::x86_mmx_psrli_q:
6832 case Intrinsic::x86_mmx_psrai_w:
6833 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006834 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006835 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006836 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006837
6838 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006839 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006840 switch (IntNo) {
6841 case Intrinsic::x86_sse2_pslli_w:
6842 NewIntNo = Intrinsic::x86_sse2_psll_w;
6843 break;
6844 case Intrinsic::x86_sse2_pslli_d:
6845 NewIntNo = Intrinsic::x86_sse2_psll_d;
6846 break;
6847 case Intrinsic::x86_sse2_pslli_q:
6848 NewIntNo = Intrinsic::x86_sse2_psll_q;
6849 break;
6850 case Intrinsic::x86_sse2_psrli_w:
6851 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6852 break;
6853 case Intrinsic::x86_sse2_psrli_d:
6854 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6855 break;
6856 case Intrinsic::x86_sse2_psrli_q:
6857 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6858 break;
6859 case Intrinsic::x86_sse2_psrai_w:
6860 NewIntNo = Intrinsic::x86_sse2_psra_w;
6861 break;
6862 case Intrinsic::x86_sse2_psrai_d:
6863 NewIntNo = Intrinsic::x86_sse2_psra_d;
6864 break;
6865 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006866 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006867 switch (IntNo) {
6868 case Intrinsic::x86_mmx_pslli_w:
6869 NewIntNo = Intrinsic::x86_mmx_psll_w;
6870 break;
6871 case Intrinsic::x86_mmx_pslli_d:
6872 NewIntNo = Intrinsic::x86_mmx_psll_d;
6873 break;
6874 case Intrinsic::x86_mmx_pslli_q:
6875 NewIntNo = Intrinsic::x86_mmx_psll_q;
6876 break;
6877 case Intrinsic::x86_mmx_psrli_w:
6878 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6879 break;
6880 case Intrinsic::x86_mmx_psrli_d:
6881 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6882 break;
6883 case Intrinsic::x86_mmx_psrli_q:
6884 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6885 break;
6886 case Intrinsic::x86_mmx_psrai_w:
6887 NewIntNo = Intrinsic::x86_mmx_psra_w;
6888 break;
6889 case Intrinsic::x86_mmx_psrai_d:
6890 NewIntNo = Intrinsic::x86_mmx_psra_d;
6891 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006892 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006893 }
6894 break;
6895 }
6896 }
Mon P Wangefa42202009-09-03 19:56:25 +00006897
6898 // The vector shift intrinsics with scalars uses 32b shift amounts but
6899 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6900 // to be zero.
6901 SDValue ShOps[4];
6902 ShOps[0] = ShAmt;
6903 ShOps[1] = DAG.getConstant(0, MVT::i32);
6904 if (ShAmtVT == MVT::v4i32) {
6905 ShOps[2] = DAG.getUNDEF(MVT::i32);
6906 ShOps[3] = DAG.getUNDEF(MVT::i32);
6907 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6908 } else {
6909 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6910 }
6911
Owen Andersone50ed302009-08-10 22:56:29 +00006912 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006913 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006914 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006915 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006916 Op.getOperand(1), ShAmt);
6917 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006918 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006919}
Evan Cheng72261582005-12-20 06:22:03 +00006920
Dan Gohman475871a2008-07-27 21:46:04 +00006921SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006922 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006923 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006924
6925 if (Depth > 0) {
6926 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6927 SDValue Offset =
6928 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006929 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006930 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006931 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006932 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006933 NULL, 0);
6934 }
6935
6936 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006937 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006938 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006939 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006940}
6941
Dan Gohman475871a2008-07-27 21:46:04 +00006942SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006943 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6944 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006945 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006946 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006947 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6948 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006949 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006950 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006951 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006952 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006953}
6954
Dan Gohman475871a2008-07-27 21:46:04 +00006955SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006956 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006957 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006958}
6959
Dan Gohman475871a2008-07-27 21:46:04 +00006960SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006961{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006962 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006963 SDValue Chain = Op.getOperand(0);
6964 SDValue Offset = Op.getOperand(1);
6965 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006966 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006967
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006968 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6969 getPointerTy());
6970 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006971
Dale Johannesene4d209d2009-02-03 20:21:25 +00006972 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006973 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006974 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6975 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006976 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006977 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006978
Dale Johannesene4d209d2009-02-03 20:21:25 +00006979 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006980 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006981 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006982}
6983
Dan Gohman475871a2008-07-27 21:46:04 +00006984SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006985 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006986 SDValue Root = Op.getOperand(0);
6987 SDValue Trmp = Op.getOperand(1); // trampoline
6988 SDValue FPtr = Op.getOperand(2); // nested function
6989 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006990 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006991
Dan Gohman69de1932008-02-06 22:27:42 +00006992 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006993
Duncan Sands339e14f2008-01-16 22:55:25 +00006994 const X86InstrInfo *TII =
6995 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6996
Duncan Sandsb116fac2007-07-27 20:02:49 +00006997 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006998 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006999
7000 // Large code-model.
7001
7002 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
7003 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
7004
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007005 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7006 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007007
7008 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7009
7010 // Load the pointer to the nested function into R11.
7011 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007012 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007013 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007014 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007015
Owen Anderson825b72b2009-08-11 20:47:22 +00007016 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7017 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007018 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007019
7020 // Load the 'nest' parameter value into R10.
7021 // R10 is specified in X86CallingConv.td
7022 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007023 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7024 DAG.getConstant(10, MVT::i64));
7025 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007026 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00007027
Owen Anderson825b72b2009-08-11 20:47:22 +00007028 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7029 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007030 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007031
7032 // Jump to the nested function.
7033 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007034 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7035 DAG.getConstant(20, MVT::i64));
7036 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007037 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00007038
7039 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007040 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7041 DAG.getConstant(22, MVT::i64));
7042 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007043 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007044
Dan Gohman475871a2008-07-27 21:46:04 +00007045 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007046 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007047 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007048 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007049 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007050 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007051 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007052 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007053
7054 switch (CC) {
7055 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007056 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007057 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007058 case CallingConv::X86_StdCall: {
7059 // Pass 'nest' parameter in ECX.
7060 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007061 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007062
7063 // Check that ECX wasn't needed by an 'inreg' parameter.
7064 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007065 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007066
Chris Lattner58d74912008-03-12 17:45:29 +00007067 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007068 unsigned InRegCount = 0;
7069 unsigned Idx = 1;
7070
7071 for (FunctionType::param_iterator I = FTy->param_begin(),
7072 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007073 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007074 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007075 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007076
7077 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007078 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007079 }
7080 }
7081 break;
7082 }
7083 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007084 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007085 // Pass 'nest' parameter in EAX.
7086 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007087 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007088 break;
7089 }
7090
Dan Gohman475871a2008-07-27 21:46:04 +00007091 SDValue OutChains[4];
7092 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007093
Owen Anderson825b72b2009-08-11 20:47:22 +00007094 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7095 DAG.getConstant(10, MVT::i32));
7096 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007097
Duncan Sands339e14f2008-01-16 22:55:25 +00007098 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007099 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007100 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007101 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007102 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007103
Owen Anderson825b72b2009-08-11 20:47:22 +00007104 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7105 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007106 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007107
Duncan Sands339e14f2008-01-16 22:55:25 +00007108 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00007109 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7110 DAG.getConstant(5, MVT::i32));
7111 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007112 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007113
Owen Anderson825b72b2009-08-11 20:47:22 +00007114 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7115 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007116 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007117
Dan Gohman475871a2008-07-27 21:46:04 +00007118 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007119 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007120 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007121 }
7122}
7123
Dan Gohman475871a2008-07-27 21:46:04 +00007124SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007125 /*
7126 The rounding mode is in bits 11:10 of FPSR, and has the following
7127 settings:
7128 00 Round to nearest
7129 01 Round to -inf
7130 10 Round to +inf
7131 11 Round to 0
7132
7133 FLT_ROUNDS, on the other hand, expects the following:
7134 -1 Undefined
7135 0 Round to 0
7136 1 Round to nearest
7137 2 Round to +inf
7138 3 Round to -inf
7139
7140 To perform the conversion, we do:
7141 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7142 */
7143
7144 MachineFunction &MF = DAG.getMachineFunction();
7145 const TargetMachine &TM = MF.getTarget();
7146 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7147 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007148 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007149 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007150
7151 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007152 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007153 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007154
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007156 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007157
7158 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007159 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007160
7161 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007162 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007163 DAG.getNode(ISD::SRL, dl, MVT::i16,
7164 DAG.getNode(ISD::AND, dl, MVT::i16,
7165 CWD, DAG.getConstant(0x800, MVT::i16)),
7166 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007167 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007168 DAG.getNode(ISD::SRL, dl, MVT::i16,
7169 DAG.getNode(ISD::AND, dl, MVT::i16,
7170 CWD, DAG.getConstant(0x400, MVT::i16)),
7171 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007172
Dan Gohman475871a2008-07-27 21:46:04 +00007173 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007174 DAG.getNode(ISD::AND, dl, MVT::i16,
7175 DAG.getNode(ISD::ADD, dl, MVT::i16,
7176 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7177 DAG.getConstant(1, MVT::i16)),
7178 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007179
7180
Duncan Sands83ec4b62008-06-06 12:08:01 +00007181 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007182 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007183}
7184
Dan Gohman475871a2008-07-27 21:46:04 +00007185SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007186 EVT VT = Op.getValueType();
7187 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007188 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007189 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007190
7191 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007192 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007193 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007194 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007195 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007196 }
Evan Cheng18efe262007-12-14 02:13:44 +00007197
Evan Cheng152804e2007-12-14 08:30:15 +00007198 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007199 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007200 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007201
7202 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007203 SDValue Ops[] = {
7204 Op,
7205 DAG.getConstant(NumBits+NumBits-1, OpVT),
7206 DAG.getConstant(X86::COND_E, MVT::i8),
7207 Op.getValue(1)
7208 };
7209 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007210
7211 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007212 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007213
Owen Anderson825b72b2009-08-11 20:47:22 +00007214 if (VT == MVT::i8)
7215 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007216 return Op;
7217}
7218
Dan Gohman475871a2008-07-27 21:46:04 +00007219SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007220 EVT VT = Op.getValueType();
7221 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007222 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007223 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007224
7225 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007226 if (VT == MVT::i8) {
7227 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007228 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007229 }
Evan Cheng152804e2007-12-14 08:30:15 +00007230
7231 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007232 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007233 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007234
7235 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007236 SDValue Ops[] = {
7237 Op,
7238 DAG.getConstant(NumBits, OpVT),
7239 DAG.getConstant(X86::COND_E, MVT::i8),
7240 Op.getValue(1)
7241 };
7242 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007243
Owen Anderson825b72b2009-08-11 20:47:22 +00007244 if (VT == MVT::i8)
7245 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007246 return Op;
7247}
7248
Mon P Wangaf9b9522008-12-18 21:42:19 +00007249SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007250 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007251 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007252 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007253
Mon P Wangaf9b9522008-12-18 21:42:19 +00007254 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7255 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7256 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7257 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7258 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7259 //
7260 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7261 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7262 // return AloBlo + AloBhi + AhiBlo;
7263
7264 SDValue A = Op.getOperand(0);
7265 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007266
Dale Johannesene4d209d2009-02-03 20:21:25 +00007267 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007268 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7269 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007270 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007271 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7272 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007273 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007274 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007275 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007276 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007277 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007278 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007279 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007280 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007281 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007282 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007283 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7284 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007285 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007286 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7287 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007288 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7289 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007290 return Res;
7291}
7292
7293
Bill Wendling74c37652008-12-09 22:08:41 +00007294SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7295 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7296 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007297 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7298 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007299 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007300 SDValue LHS = N->getOperand(0);
7301 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007302 unsigned BaseOp = 0;
7303 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007304 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007305
7306 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007307 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007308 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007309 // A subtract of one will be selected as a INC. Note that INC doesn't
7310 // set CF, so we can't do this for UADDO.
7311 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7312 if (C->getAPIntValue() == 1) {
7313 BaseOp = X86ISD::INC;
7314 Cond = X86::COND_O;
7315 break;
7316 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007317 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007318 Cond = X86::COND_O;
7319 break;
7320 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007321 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007322 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007323 break;
7324 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007325 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7326 // set CF, so we can't do this for USUBO.
7327 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7328 if (C->getAPIntValue() == 1) {
7329 BaseOp = X86ISD::DEC;
7330 Cond = X86::COND_O;
7331 break;
7332 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007333 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007334 Cond = X86::COND_O;
7335 break;
7336 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007337 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007338 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007339 break;
7340 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007341 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007342 Cond = X86::COND_O;
7343 break;
7344 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007345 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007346 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007347 break;
7348 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007349
Bill Wendling61edeb52008-12-02 01:06:39 +00007350 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007351 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007352 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007353
Bill Wendling61edeb52008-12-02 01:06:39 +00007354 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007355 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007356 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007357
Bill Wendling61edeb52008-12-02 01:06:39 +00007358 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7359 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007360}
7361
Dan Gohman475871a2008-07-27 21:46:04 +00007362SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007363 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007364 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007365 unsigned Reg = 0;
7366 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007367 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007368 default:
7369 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007370 case MVT::i8: Reg = X86::AL; size = 1; break;
7371 case MVT::i16: Reg = X86::AX; size = 2; break;
7372 case MVT::i32: Reg = X86::EAX; size = 4; break;
7373 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007374 assert(Subtarget->is64Bit() && "Node not type legal!");
7375 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007376 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007377 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007378 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007379 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007380 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007381 Op.getOperand(1),
7382 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007383 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007384 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007385 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007386 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007387 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007388 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007389 return cpOut;
7390}
7391
Duncan Sands1607f052008-12-01 11:39:25 +00007392SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007393 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007394 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007395 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007396 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007397 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007398 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007399 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7400 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007401 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007402 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7403 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007404 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007405 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007406 rdx.getValue(1)
7407 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007409}
7410
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007411SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7412 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007414 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007415 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007416 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007417 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007418 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007419 Node->getOperand(0),
7420 Node->getOperand(1), negOp,
7421 cast<AtomicSDNode>(Node)->getSrcValue(),
7422 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007423}
7424
Evan Cheng0db9fe62006-04-25 20:13:52 +00007425/// LowerOperation - Provide custom lowering hooks for some operations.
7426///
Dan Gohman475871a2008-07-27 21:46:04 +00007427SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007428 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007429 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007430 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7431 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007432 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007433 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007434 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7435 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7436 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7437 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7438 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7439 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007440 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007441 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007442 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007443 case ISD::SHL_PARTS:
7444 case ISD::SRA_PARTS:
7445 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7446 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007447 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007448 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007449 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007450 case ISD::FABS: return LowerFABS(Op, DAG);
7451 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007452 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007453 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007454 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007455 case ISD::SELECT: return LowerSELECT(Op, DAG);
7456 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007457 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007458 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007459 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007460 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007461 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007462 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7463 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007464 case ISD::FRAME_TO_ARGS_OFFSET:
7465 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007466 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007467 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007468 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007469 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007470 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7471 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007472 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007473 case ISD::SADDO:
7474 case ISD::UADDO:
7475 case ISD::SSUBO:
7476 case ISD::USUBO:
7477 case ISD::SMULO:
7478 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007479 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007480 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007481}
7482
Duncan Sands1607f052008-12-01 11:39:25 +00007483void X86TargetLowering::
7484ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7485 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007486 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007487 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007488 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007489
7490 SDValue Chain = Node->getOperand(0);
7491 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007492 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007493 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007495 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007496 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007497 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007498 SDValue Result =
7499 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7500 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007501 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007502 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007503 Results.push_back(Result.getValue(2));
7504}
7505
Duncan Sands126d9072008-07-04 11:47:58 +00007506/// ReplaceNodeResults - Replace a node with an illegal result type
7507/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007508void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7509 SmallVectorImpl<SDValue>&Results,
7510 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007511 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007512 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007513 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007514 assert(false && "Do not know how to custom type legalize this operation!");
7515 return;
7516 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007517 std::pair<SDValue,SDValue> Vals =
7518 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007519 SDValue FIST = Vals.first, StackSlot = Vals.second;
7520 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007521 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007522 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007523 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007524 }
7525 return;
7526 }
7527 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007528 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007529 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007530 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007531 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007532 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007534 eax.getValue(2));
7535 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7536 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007537 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007538 Results.push_back(edx.getValue(1));
7539 return;
7540 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007541 case ISD::SDIV:
7542 case ISD::UDIV:
7543 case ISD::SREM:
7544 case ISD::UREM: {
7545 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7546 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7547 return;
7548 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007549 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007550 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007551 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007552 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007553 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7554 DAG.getConstant(0, MVT::i32));
7555 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7556 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007557 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7558 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007559 cpInL.getValue(1));
7560 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7562 DAG.getConstant(0, MVT::i32));
7563 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7564 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007565 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007566 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007567 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007568 swapInL.getValue(1));
7569 SDValue Ops[] = { swapInH.getValue(0),
7570 N->getOperand(1),
7571 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007572 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007573 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007574 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007575 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007576 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007577 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007578 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007579 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007580 Results.push_back(cpOutH.getValue(1));
7581 return;
7582 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007583 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007584 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7585 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007586 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007587 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7588 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007589 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007590 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7591 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007592 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007593 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7594 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007595 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007596 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7597 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007598 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007599 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7600 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007601 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007602 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7603 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007604 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007605}
7606
Evan Cheng72261582005-12-20 06:22:03 +00007607const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7608 switch (Opcode) {
7609 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007610 case X86ISD::BSF: return "X86ISD::BSF";
7611 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007612 case X86ISD::SHLD: return "X86ISD::SHLD";
7613 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007614 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007615 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007616 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007617 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007618 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007619 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007620 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7621 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7622 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007623 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007624 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007625 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007626 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007627 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007628 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007629 case X86ISD::COMI: return "X86ISD::COMI";
7630 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007631 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007632 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007633 case X86ISD::CMOV: return "X86ISD::CMOV";
7634 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007635 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007636 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7637 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007638 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007639 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007640 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007641 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007642 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007643 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7644 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007645 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007646 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007647 case X86ISD::FMAX: return "X86ISD::FMAX";
7648 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007649 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7650 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007651 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007652 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007653 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007654 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007655 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007656 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7657 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007658 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7659 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7660 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7661 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7662 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7663 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007664 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7665 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007666 case X86ISD::VSHL: return "X86ISD::VSHL";
7667 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007668 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7669 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7670 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7671 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7672 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7673 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7674 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7675 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7676 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7677 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007678 case X86ISD::ADD: return "X86ISD::ADD";
7679 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007680 case X86ISD::SMUL: return "X86ISD::SMUL";
7681 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007682 case X86ISD::INC: return "X86ISD::INC";
7683 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007684 case X86ISD::OR: return "X86ISD::OR";
7685 case X86ISD::XOR: return "X86ISD::XOR";
7686 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007687 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007688 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007689 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007690 }
7691}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007692
Chris Lattnerc9addb72007-03-30 23:15:24 +00007693// isLegalAddressingMode - Return true if the addressing mode represented
7694// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007695bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007696 const Type *Ty) const {
7697 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007698 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007699
Chris Lattnerc9addb72007-03-30 23:15:24 +00007700 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007701 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007702 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007703
Chris Lattnerc9addb72007-03-30 23:15:24 +00007704 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007705 unsigned GVFlags =
7706 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007707
Chris Lattnerdfed4132009-07-10 07:38:24 +00007708 // If a reference to this global requires an extra load, we can't fold it.
7709 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007710 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007711
Chris Lattnerdfed4132009-07-10 07:38:24 +00007712 // If BaseGV requires a register for the PIC base, we cannot also have a
7713 // BaseReg specified.
7714 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007715 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007716
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007717 // If lower 4G is not available, then we must use rip-relative addressing.
7718 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7719 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007720 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007721
Chris Lattnerc9addb72007-03-30 23:15:24 +00007722 switch (AM.Scale) {
7723 case 0:
7724 case 1:
7725 case 2:
7726 case 4:
7727 case 8:
7728 // These scales always work.
7729 break;
7730 case 3:
7731 case 5:
7732 case 9:
7733 // These scales are formed with basereg+scalereg. Only accept if there is
7734 // no basereg yet.
7735 if (AM.HasBaseReg)
7736 return false;
7737 break;
7738 default: // Other stuff never works.
7739 return false;
7740 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007741
Chris Lattnerc9addb72007-03-30 23:15:24 +00007742 return true;
7743}
7744
7745
Evan Cheng2bd122c2007-10-26 01:56:11 +00007746bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7747 if (!Ty1->isInteger() || !Ty2->isInteger())
7748 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007749 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7750 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007751 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007752 return false;
7753 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007754}
7755
Owen Andersone50ed302009-08-10 22:56:29 +00007756bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007757 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007758 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007759 unsigned NumBits1 = VT1.getSizeInBits();
7760 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007761 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007762 return false;
7763 return Subtarget->is64Bit() || NumBits1 < 64;
7764}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007765
Dan Gohman97121ba2009-04-08 00:15:30 +00007766bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007767 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007768 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007769}
7770
Owen Andersone50ed302009-08-10 22:56:29 +00007771bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007772 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007773 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007774}
7775
Owen Andersone50ed302009-08-10 22:56:29 +00007776bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007777 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007778 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007779}
7780
Evan Cheng60c07e12006-07-05 22:17:51 +00007781/// isShuffleMaskLegal - Targets can use this to indicate that they only
7782/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7783/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7784/// are assumed to be legal.
7785bool
Eric Christopherfd179292009-08-27 18:07:15 +00007786X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007787 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007788 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007789 if (VT.getSizeInBits() == 64)
7790 return false;
7791
Nate Begemana09008b2009-10-19 02:17:23 +00007792 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007793 return (VT.getVectorNumElements() == 2 ||
7794 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7795 isMOVLMask(M, VT) ||
7796 isSHUFPMask(M, VT) ||
7797 isPSHUFDMask(M, VT) ||
7798 isPSHUFHWMask(M, VT) ||
7799 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007800 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007801 isUNPCKLMask(M, VT) ||
7802 isUNPCKHMask(M, VT) ||
7803 isUNPCKL_v_undef_Mask(M, VT) ||
7804 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007805}
7806
Dan Gohman7d8143f2008-04-09 20:09:42 +00007807bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007808X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007809 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007810 unsigned NumElts = VT.getVectorNumElements();
7811 // FIXME: This collection of masks seems suspect.
7812 if (NumElts == 2)
7813 return true;
7814 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7815 return (isMOVLMask(Mask, VT) ||
7816 isCommutedMOVLMask(Mask, VT, true) ||
7817 isSHUFPMask(Mask, VT) ||
7818 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007819 }
7820 return false;
7821}
7822
7823//===----------------------------------------------------------------------===//
7824// X86 Scheduler Hooks
7825//===----------------------------------------------------------------------===//
7826
Mon P Wang63307c32008-05-05 19:05:59 +00007827// private utility function
7828MachineBasicBlock *
7829X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7830 MachineBasicBlock *MBB,
7831 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007832 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007833 unsigned LoadOpc,
7834 unsigned CXchgOpc,
7835 unsigned copyOpc,
7836 unsigned notOpc,
7837 unsigned EAXreg,
7838 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007839 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007840 // For the atomic bitwise operator, we generate
7841 // thisMBB:
7842 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007843 // ld t1 = [bitinstr.addr]
7844 // op t2 = t1, [bitinstr.val]
7845 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007846 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7847 // bz newMBB
7848 // fallthrough -->nextMBB
7849 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7850 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007851 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007852 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007853
Mon P Wang63307c32008-05-05 19:05:59 +00007854 /// First build the CFG
7855 MachineFunction *F = MBB->getParent();
7856 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007857 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7858 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7859 F->insert(MBBIter, newMBB);
7860 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007861
Mon P Wang63307c32008-05-05 19:05:59 +00007862 // Move all successors to thisMBB to nextMBB
7863 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007864
Mon P Wang63307c32008-05-05 19:05:59 +00007865 // Update thisMBB to fall through to newMBB
7866 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007867
Mon P Wang63307c32008-05-05 19:05:59 +00007868 // newMBB jumps to itself and fall through to nextMBB
7869 newMBB->addSuccessor(nextMBB);
7870 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007871
Mon P Wang63307c32008-05-05 19:05:59 +00007872 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007873 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007874 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007875 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007876 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007877 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007878 int numArgs = bInstr->getNumOperands() - 1;
7879 for (int i=0; i < numArgs; ++i)
7880 argOpers[i] = &bInstr->getOperand(i+1);
7881
7882 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007883 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7884 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007885
Dale Johannesen140be2d2008-08-19 18:47:28 +00007886 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007887 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007888 for (int i=0; i <= lastAddrIndx; ++i)
7889 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007890
Dale Johannesen140be2d2008-08-19 18:47:28 +00007891 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007892 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007893 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007894 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007895 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007896 tt = t1;
7897
Dale Johannesen140be2d2008-08-19 18:47:28 +00007898 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007899 assert((argOpers[valArgIndx]->isReg() ||
7900 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007901 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007902 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007903 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007904 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007905 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007906 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007907 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007908
Dale Johannesene4d209d2009-02-03 20:21:25 +00007909 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007910 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007911
Dale Johannesene4d209d2009-02-03 20:21:25 +00007912 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007913 for (int i=0; i <= lastAddrIndx; ++i)
7914 (*MIB).addOperand(*argOpers[i]);
7915 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007916 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007917 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7918 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007919
Dale Johannesene4d209d2009-02-03 20:21:25 +00007920 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007921 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007922
Mon P Wang63307c32008-05-05 19:05:59 +00007923 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007924 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007925
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007926 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007927 return nextMBB;
7928}
7929
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007930// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007931MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007932X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7933 MachineBasicBlock *MBB,
7934 unsigned regOpcL,
7935 unsigned regOpcH,
7936 unsigned immOpcL,
7937 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007938 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007939 // For the atomic bitwise operator, we generate
7940 // thisMBB (instructions are in pairs, except cmpxchg8b)
7941 // ld t1,t2 = [bitinstr.addr]
7942 // newMBB:
7943 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7944 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007945 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007946 // mov ECX, EBX <- t5, t6
7947 // mov EAX, EDX <- t1, t2
7948 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7949 // mov t3, t4 <- EAX, EDX
7950 // bz newMBB
7951 // result in out1, out2
7952 // fallthrough -->nextMBB
7953
7954 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7955 const unsigned LoadOpc = X86::MOV32rm;
7956 const unsigned copyOpc = X86::MOV32rr;
7957 const unsigned NotOpc = X86::NOT32r;
7958 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7959 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7960 MachineFunction::iterator MBBIter = MBB;
7961 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007962
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007963 /// First build the CFG
7964 MachineFunction *F = MBB->getParent();
7965 MachineBasicBlock *thisMBB = MBB;
7966 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7967 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7968 F->insert(MBBIter, newMBB);
7969 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007970
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007971 // Move all successors to thisMBB to nextMBB
7972 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007973
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007974 // Update thisMBB to fall through to newMBB
7975 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007976
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007977 // newMBB jumps to itself and fall through to nextMBB
7978 newMBB->addSuccessor(nextMBB);
7979 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007980
Dale Johannesene4d209d2009-02-03 20:21:25 +00007981 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007982 // Insert instructions into newMBB based on incoming instruction
7983 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007984 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007985 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007986 MachineOperand& dest1Oper = bInstr->getOperand(0);
7987 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007988 MachineOperand* argOpers[2 + X86AddrNumOperands];
7989 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007990 argOpers[i] = &bInstr->getOperand(i+2);
7991
Evan Chengad5b52f2010-01-08 19:14:57 +00007992 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007993 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007994
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007995 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007996 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007997 for (int i=0; i <= lastAddrIndx; ++i)
7998 (*MIB).addOperand(*argOpers[i]);
7999 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008000 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008001 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008002 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008003 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008004 MachineOperand newOp3 = *(argOpers[3]);
8005 if (newOp3.isImm())
8006 newOp3.setImm(newOp3.getImm()+4);
8007 else
8008 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008009 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008010 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008011
8012 // t3/4 are defined later, at the bottom of the loop
8013 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8014 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008015 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008016 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008017 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008018 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8019
Evan Cheng306b4ca2010-01-08 23:41:50 +00008020 // The subsequent operations should be using the destination registers of
8021 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008022 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008023 t1 = F->getRegInfo().createVirtualRegister(RC);
8024 t2 = F->getRegInfo().createVirtualRegister(RC);
8025 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8026 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008027 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008028 t1 = dest1Oper.getReg();
8029 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008030 }
8031
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008032 int valArgIndx = lastAddrIndx + 1;
8033 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008034 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008035 "invalid operand");
8036 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8037 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008038 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008039 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008040 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008041 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008042 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008043 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008044 (*MIB).addOperand(*argOpers[valArgIndx]);
8045 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008046 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008047 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008048 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008049 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008050 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008051 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008052 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008053 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008054 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008055 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008056
Dale Johannesene4d209d2009-02-03 20:21:25 +00008057 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008058 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008059 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008060 MIB.addReg(t2);
8061
Dale Johannesene4d209d2009-02-03 20:21:25 +00008062 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008063 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008064 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008065 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008066
Dale Johannesene4d209d2009-02-03 20:21:25 +00008067 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008068 for (int i=0; i <= lastAddrIndx; ++i)
8069 (*MIB).addOperand(*argOpers[i]);
8070
8071 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008072 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8073 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008074
Dale Johannesene4d209d2009-02-03 20:21:25 +00008075 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008076 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008077 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008078 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008079
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008080 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008081 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008082
8083 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8084 return nextMBB;
8085}
8086
8087// private utility function
8088MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008089X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8090 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008091 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008092 // For the atomic min/max operator, we generate
8093 // thisMBB:
8094 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008095 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008096 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008097 // cmp t1, t2
8098 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008099 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008100 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8101 // bz newMBB
8102 // fallthrough -->nextMBB
8103 //
8104 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8105 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008106 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008107 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008108
Mon P Wang63307c32008-05-05 19:05:59 +00008109 /// First build the CFG
8110 MachineFunction *F = MBB->getParent();
8111 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008112 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8113 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8114 F->insert(MBBIter, newMBB);
8115 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008116
Dan Gohmand6708ea2009-08-15 01:38:56 +00008117 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008118 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008119
Mon P Wang63307c32008-05-05 19:05:59 +00008120 // Update thisMBB to fall through to newMBB
8121 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008122
Mon P Wang63307c32008-05-05 19:05:59 +00008123 // newMBB jumps to newMBB and fall through to nextMBB
8124 newMBB->addSuccessor(nextMBB);
8125 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Dale Johannesene4d209d2009-02-03 20:21:25 +00008127 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008128 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008129 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008130 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008131 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008132 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008133 int numArgs = mInstr->getNumOperands() - 1;
8134 for (int i=0; i < numArgs; ++i)
8135 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008136
Mon P Wang63307c32008-05-05 19:05:59 +00008137 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008138 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8139 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008140
Mon P Wangab3e7472008-05-05 22:56:23 +00008141 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008142 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008143 for (int i=0; i <= lastAddrIndx; ++i)
8144 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008145
Mon P Wang63307c32008-05-05 19:05:59 +00008146 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008147 assert((argOpers[valArgIndx]->isReg() ||
8148 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008149 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008150
8151 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008152 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008153 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008154 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008155 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008156 (*MIB).addOperand(*argOpers[valArgIndx]);
8157
Dale Johannesene4d209d2009-02-03 20:21:25 +00008158 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008159 MIB.addReg(t1);
8160
Dale Johannesene4d209d2009-02-03 20:21:25 +00008161 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008162 MIB.addReg(t1);
8163 MIB.addReg(t2);
8164
8165 // Generate movc
8166 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008167 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008168 MIB.addReg(t2);
8169 MIB.addReg(t1);
8170
8171 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008172 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008173 for (int i=0; i <= lastAddrIndx; ++i)
8174 (*MIB).addOperand(*argOpers[i]);
8175 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008176 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008177 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8178 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008179
Dale Johannesene4d209d2009-02-03 20:21:25 +00008180 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008181 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008182
Mon P Wang63307c32008-05-05 19:05:59 +00008183 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008184 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008185
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008186 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008187 return nextMBB;
8188}
8189
Eric Christopherf83a5de2009-08-27 18:08:16 +00008190// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8191// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008192MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008193X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008194 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008195
8196 MachineFunction *F = BB->getParent();
8197 DebugLoc dl = MI->getDebugLoc();
8198 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8199
8200 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008201 if (memArg)
8202 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8203 else
8204 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008205
8206 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8207
8208 for (unsigned i = 0; i < numArgs; ++i) {
8209 MachineOperand &Op = MI->getOperand(i+1);
8210
8211 if (!(Op.isReg() && Op.isImplicit()))
8212 MIB.addOperand(Op);
8213 }
8214
8215 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8216 .addReg(X86::XMM0);
8217
8218 F->DeleteMachineInstr(MI);
8219
8220 return BB;
8221}
8222
8223MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008224X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8225 MachineInstr *MI,
8226 MachineBasicBlock *MBB) const {
8227 // Emit code to save XMM registers to the stack. The ABI says that the
8228 // number of registers to save is given in %al, so it's theoretically
8229 // possible to do an indirect jump trick to avoid saving all of them,
8230 // however this code takes a simpler approach and just executes all
8231 // of the stores if %al is non-zero. It's less code, and it's probably
8232 // easier on the hardware branch predictor, and stores aren't all that
8233 // expensive anyway.
8234
8235 // Create the new basic blocks. One block contains all the XMM stores,
8236 // and one block is the final destination regardless of whether any
8237 // stores were performed.
8238 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8239 MachineFunction *F = MBB->getParent();
8240 MachineFunction::iterator MBBIter = MBB;
8241 ++MBBIter;
8242 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8243 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8244 F->insert(MBBIter, XMMSaveMBB);
8245 F->insert(MBBIter, EndMBB);
8246
8247 // Set up the CFG.
8248 // Move any original successors of MBB to the end block.
8249 EndMBB->transferSuccessors(MBB);
8250 // The original block will now fall through to the XMM save block.
8251 MBB->addSuccessor(XMMSaveMBB);
8252 // The XMMSaveMBB will fall through to the end block.
8253 XMMSaveMBB->addSuccessor(EndMBB);
8254
8255 // Now add the instructions.
8256 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8257 DebugLoc DL = MI->getDebugLoc();
8258
8259 unsigned CountReg = MI->getOperand(0).getReg();
8260 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8261 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8262
8263 if (!Subtarget->isTargetWin64()) {
8264 // If %al is 0, branch around the XMM save block.
8265 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8266 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8267 MBB->addSuccessor(EndMBB);
8268 }
8269
8270 // In the XMM save block, save all the XMM argument registers.
8271 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8272 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008273 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008274 F->getMachineMemOperand(
8275 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8276 MachineMemOperand::MOStore, Offset,
8277 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008278 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8279 .addFrameIndex(RegSaveFrameIndex)
8280 .addImm(/*Scale=*/1)
8281 .addReg(/*IndexReg=*/0)
8282 .addImm(/*Disp=*/Offset)
8283 .addReg(/*Segment=*/0)
8284 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008285 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008286 }
8287
8288 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8289
8290 return EndMBB;
8291}
Mon P Wang63307c32008-05-05 19:05:59 +00008292
Evan Cheng60c07e12006-07-05 22:17:51 +00008293MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008294X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008295 MachineBasicBlock *BB,
8296 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008297 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8298 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008299
Chris Lattner52600972009-09-02 05:57:00 +00008300 // To "insert" a SELECT_CC instruction, we actually have to insert the
8301 // diamond control-flow pattern. The incoming instruction knows the
8302 // destination vreg to set, the condition code register to branch on, the
8303 // true/false values to select between, and a branch opcode to use.
8304 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8305 MachineFunction::iterator It = BB;
8306 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008307
Chris Lattner52600972009-09-02 05:57:00 +00008308 // thisMBB:
8309 // ...
8310 // TrueVal = ...
8311 // cmpTY ccX, r1, r2
8312 // bCC copy1MBB
8313 // fallthrough --> copy0MBB
8314 MachineBasicBlock *thisMBB = BB;
8315 MachineFunction *F = BB->getParent();
8316 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8317 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8318 unsigned Opc =
8319 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8320 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8321 F->insert(It, copy0MBB);
8322 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008323 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008324 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008325 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008326 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008327 E = BB->succ_end(); I != E; ++I) {
8328 EM->insert(std::make_pair(*I, sinkMBB));
8329 sinkMBB->addSuccessor(*I);
8330 }
8331 // Next, remove all successors of the current block, and add the true
8332 // and fallthrough blocks as its successors.
8333 while (!BB->succ_empty())
8334 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008335 // Add the true and fallthrough blocks as its successors.
8336 BB->addSuccessor(copy0MBB);
8337 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008338
Chris Lattner52600972009-09-02 05:57:00 +00008339 // copy0MBB:
8340 // %FalseValue = ...
8341 // # fallthrough to sinkMBB
8342 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008343
Chris Lattner52600972009-09-02 05:57:00 +00008344 // Update machine-CFG edges
8345 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008346
Chris Lattner52600972009-09-02 05:57:00 +00008347 // sinkMBB:
8348 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8349 // ...
8350 BB = sinkMBB;
8351 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8352 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8353 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8354
8355 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8356 return BB;
8357}
8358
8359
8360MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008361X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008362 MachineBasicBlock *BB,
8363 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008364 switch (MI->getOpcode()) {
8365 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008366 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008367 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008368 case X86::CMOV_FR32:
8369 case X86::CMOV_FR64:
8370 case X86::CMOV_V4F32:
8371 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008372 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008373 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008374
Dale Johannesen849f2142007-07-03 00:53:03 +00008375 case X86::FP32_TO_INT16_IN_MEM:
8376 case X86::FP32_TO_INT32_IN_MEM:
8377 case X86::FP32_TO_INT64_IN_MEM:
8378 case X86::FP64_TO_INT16_IN_MEM:
8379 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008380 case X86::FP64_TO_INT64_IN_MEM:
8381 case X86::FP80_TO_INT16_IN_MEM:
8382 case X86::FP80_TO_INT32_IN_MEM:
8383 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008384 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8385 DebugLoc DL = MI->getDebugLoc();
8386
Evan Cheng60c07e12006-07-05 22:17:51 +00008387 // Change the floating point control register to use "round towards zero"
8388 // mode when truncating to an integer value.
8389 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008390 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008391 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008392
8393 // Load the old value of the high byte of the control word...
8394 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008395 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008396 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008397 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008398
8399 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008400 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008401 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008402
8403 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008404 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008405
8406 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008407 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008408 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008409
8410 // Get the X86 opcode to use.
8411 unsigned Opc;
8412 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008413 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008414 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8415 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8416 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8417 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8418 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8419 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008420 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8421 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8422 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008423 }
8424
8425 X86AddressMode AM;
8426 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008427 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008428 AM.BaseType = X86AddressMode::RegBase;
8429 AM.Base.Reg = Op.getReg();
8430 } else {
8431 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008432 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008433 }
8434 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008435 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008436 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008437 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008438 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008439 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008440 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008441 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008442 AM.GV = Op.getGlobal();
8443 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008444 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008445 }
Chris Lattner52600972009-09-02 05:57:00 +00008446 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008447 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008448
8449 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008450 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008451
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008452 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008453 return BB;
8454 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008455 // String/text processing lowering.
8456 case X86::PCMPISTRM128REG:
8457 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8458 case X86::PCMPISTRM128MEM:
8459 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8460 case X86::PCMPESTRM128REG:
8461 return EmitPCMP(MI, BB, 5, false /* in mem */);
8462 case X86::PCMPESTRM128MEM:
8463 return EmitPCMP(MI, BB, 5, true /* in mem */);
8464
8465 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008466 case X86::ATOMAND32:
8467 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008468 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008469 X86::LCMPXCHG32, X86::MOV32rr,
8470 X86::NOT32r, X86::EAX,
8471 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008472 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008473 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8474 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008475 X86::LCMPXCHG32, X86::MOV32rr,
8476 X86::NOT32r, X86::EAX,
8477 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008478 case X86::ATOMXOR32:
8479 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008480 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008481 X86::LCMPXCHG32, X86::MOV32rr,
8482 X86::NOT32r, X86::EAX,
8483 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008484 case X86::ATOMNAND32:
8485 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008486 X86::AND32ri, X86::MOV32rm,
8487 X86::LCMPXCHG32, X86::MOV32rr,
8488 X86::NOT32r, X86::EAX,
8489 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008490 case X86::ATOMMIN32:
8491 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8492 case X86::ATOMMAX32:
8493 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8494 case X86::ATOMUMIN32:
8495 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8496 case X86::ATOMUMAX32:
8497 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008498
8499 case X86::ATOMAND16:
8500 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8501 X86::AND16ri, X86::MOV16rm,
8502 X86::LCMPXCHG16, X86::MOV16rr,
8503 X86::NOT16r, X86::AX,
8504 X86::GR16RegisterClass);
8505 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008506 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008507 X86::OR16ri, X86::MOV16rm,
8508 X86::LCMPXCHG16, X86::MOV16rr,
8509 X86::NOT16r, X86::AX,
8510 X86::GR16RegisterClass);
8511 case X86::ATOMXOR16:
8512 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8513 X86::XOR16ri, X86::MOV16rm,
8514 X86::LCMPXCHG16, X86::MOV16rr,
8515 X86::NOT16r, X86::AX,
8516 X86::GR16RegisterClass);
8517 case X86::ATOMNAND16:
8518 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8519 X86::AND16ri, X86::MOV16rm,
8520 X86::LCMPXCHG16, X86::MOV16rr,
8521 X86::NOT16r, X86::AX,
8522 X86::GR16RegisterClass, true);
8523 case X86::ATOMMIN16:
8524 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8525 case X86::ATOMMAX16:
8526 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8527 case X86::ATOMUMIN16:
8528 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8529 case X86::ATOMUMAX16:
8530 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8531
8532 case X86::ATOMAND8:
8533 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8534 X86::AND8ri, X86::MOV8rm,
8535 X86::LCMPXCHG8, X86::MOV8rr,
8536 X86::NOT8r, X86::AL,
8537 X86::GR8RegisterClass);
8538 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008539 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008540 X86::OR8ri, X86::MOV8rm,
8541 X86::LCMPXCHG8, X86::MOV8rr,
8542 X86::NOT8r, X86::AL,
8543 X86::GR8RegisterClass);
8544 case X86::ATOMXOR8:
8545 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8546 X86::XOR8ri, X86::MOV8rm,
8547 X86::LCMPXCHG8, X86::MOV8rr,
8548 X86::NOT8r, X86::AL,
8549 X86::GR8RegisterClass);
8550 case X86::ATOMNAND8:
8551 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8552 X86::AND8ri, X86::MOV8rm,
8553 X86::LCMPXCHG8, X86::MOV8rr,
8554 X86::NOT8r, X86::AL,
8555 X86::GR8RegisterClass, true);
8556 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008557 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008558 case X86::ATOMAND64:
8559 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008560 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008561 X86::LCMPXCHG64, X86::MOV64rr,
8562 X86::NOT64r, X86::RAX,
8563 X86::GR64RegisterClass);
8564 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008565 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8566 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008567 X86::LCMPXCHG64, X86::MOV64rr,
8568 X86::NOT64r, X86::RAX,
8569 X86::GR64RegisterClass);
8570 case X86::ATOMXOR64:
8571 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008572 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008573 X86::LCMPXCHG64, X86::MOV64rr,
8574 X86::NOT64r, X86::RAX,
8575 X86::GR64RegisterClass);
8576 case X86::ATOMNAND64:
8577 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8578 X86::AND64ri32, X86::MOV64rm,
8579 X86::LCMPXCHG64, X86::MOV64rr,
8580 X86::NOT64r, X86::RAX,
8581 X86::GR64RegisterClass, true);
8582 case X86::ATOMMIN64:
8583 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8584 case X86::ATOMMAX64:
8585 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8586 case X86::ATOMUMIN64:
8587 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8588 case X86::ATOMUMAX64:
8589 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008590
8591 // This group does 64-bit operations on a 32-bit host.
8592 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008593 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008594 X86::AND32rr, X86::AND32rr,
8595 X86::AND32ri, X86::AND32ri,
8596 false);
8597 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008598 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008599 X86::OR32rr, X86::OR32rr,
8600 X86::OR32ri, X86::OR32ri,
8601 false);
8602 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008603 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008604 X86::XOR32rr, X86::XOR32rr,
8605 X86::XOR32ri, X86::XOR32ri,
8606 false);
8607 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008608 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008609 X86::AND32rr, X86::AND32rr,
8610 X86::AND32ri, X86::AND32ri,
8611 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008612 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008613 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008614 X86::ADD32rr, X86::ADC32rr,
8615 X86::ADD32ri, X86::ADC32ri,
8616 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008617 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008618 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008619 X86::SUB32rr, X86::SBB32rr,
8620 X86::SUB32ri, X86::SBB32ri,
8621 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008622 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008623 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008624 X86::MOV32rr, X86::MOV32rr,
8625 X86::MOV32ri, X86::MOV32ri,
8626 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008627 case X86::VASTART_SAVE_XMM_REGS:
8628 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008629 }
8630}
8631
8632//===----------------------------------------------------------------------===//
8633// X86 Optimization Hooks
8634//===----------------------------------------------------------------------===//
8635
Dan Gohman475871a2008-07-27 21:46:04 +00008636void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008637 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008638 APInt &KnownZero,
8639 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008640 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008641 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008642 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008643 assert((Opc >= ISD::BUILTIN_OP_END ||
8644 Opc == ISD::INTRINSIC_WO_CHAIN ||
8645 Opc == ISD::INTRINSIC_W_CHAIN ||
8646 Opc == ISD::INTRINSIC_VOID) &&
8647 "Should use MaskedValueIsZero if you don't know whether Op"
8648 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008649
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008650 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008651 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008652 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008653 case X86ISD::ADD:
8654 case X86ISD::SUB:
8655 case X86ISD::SMUL:
8656 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008657 case X86ISD::INC:
8658 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008659 case X86ISD::OR:
8660 case X86ISD::XOR:
8661 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008662 // These nodes' second result is a boolean.
8663 if (Op.getResNo() == 0)
8664 break;
8665 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008666 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008667 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8668 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008669 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008670 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008671}
Chris Lattner259e97c2006-01-31 19:43:35 +00008672
Evan Cheng206ee9d2006-07-07 08:33:52 +00008673/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008674/// node is a GlobalAddress + offset.
8675bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8676 GlobalValue* &GA, int64_t &Offset) const{
8677 if (N->getOpcode() == X86ISD::Wrapper) {
8678 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008679 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008680 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008681 return true;
8682 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008683 }
Evan Chengad4196b2008-05-12 19:56:52 +00008684 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008685}
8686
Nate Begeman9008ca62009-04-27 18:41:29 +00008687static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008688 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008689 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008690 SelectionDAG &DAG, MachineFrameInfo *MFI,
8691 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008692 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008693 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008694 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008695 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008696 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008697 return false;
8698 continue;
8699 }
8700
Dan Gohman475871a2008-07-27 21:46:04 +00008701 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008702 if (!Elt.getNode() ||
8703 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008704 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008705 if (!LDBase) {
8706 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008707 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008708 LDBase = cast<LoadSDNode>(Elt.getNode());
8709 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008710 continue;
8711 }
8712 if (Elt.getOpcode() == ISD::UNDEF)
8713 continue;
8714
Nate Begemanabc01992009-06-05 21:37:30 +00008715 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008716 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008717 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008718 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008719 }
8720 return true;
8721}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008722
8723/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8724/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8725/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008726/// order. In the case of v2i64, it will see if it can rewrite the
8727/// shuffle to be an appropriate build vector so it can take advantage of
8728// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008729static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008730 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008731 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008732 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008733 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008734 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8735 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008736
Eli Friedman7a5e5552009-06-07 06:52:44 +00008737 if (VT.getSizeInBits() != 128)
8738 return SDValue();
8739
Mon P Wang1e955802009-04-03 02:43:30 +00008740 // Try to combine a vector_shuffle into a 128-bit load.
8741 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008742 LoadSDNode *LD = NULL;
8743 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008744 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008745 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008746 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008747
Eli Friedman7a5e5552009-06-07 06:52:44 +00008748 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008749 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008750 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8751 LD->getSrcValue(), LD->getSrcValueOffset(),
8752 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008753 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008754 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008755 LD->isVolatile(), LD->getAlignment());
8756 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008757 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008758 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8759 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008760 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8761 }
8762 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008763}
Evan Chengd880b972008-05-09 21:53:03 +00008764
Chris Lattner83e6c992006-10-04 06:57:07 +00008765/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008766static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008767 const X86Subtarget *Subtarget) {
8768 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008769 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008770 // Get the LHS/RHS of the select.
8771 SDValue LHS = N->getOperand(1);
8772 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008773
Dan Gohman670e5392009-09-21 18:03:22 +00008774 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8775 // instructions have the peculiarity that if either operand is a NaN,
8776 // they chose what we call the RHS operand (and as such are not symmetric).
8777 // It happens that this matches the semantics of the common C idiom
8778 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008779 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008780 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008781 Cond.getOpcode() == ISD::SETCC) {
8782 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008783
Chris Lattner47b4ce82009-03-11 05:48:52 +00008784 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008785 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008786 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8787 switch (CC) {
8788 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008789 case ISD::SETULT:
8790 // This can be a min if we can prove that at least one of the operands
8791 // is not a nan.
8792 if (!FiniteOnlyFPMath()) {
8793 if (DAG.isKnownNeverNaN(RHS)) {
8794 // Put the potential NaN in the RHS so that SSE will preserve it.
8795 std::swap(LHS, RHS);
8796 } else if (!DAG.isKnownNeverNaN(LHS))
8797 break;
8798 }
8799 Opcode = X86ISD::FMIN;
8800 break;
8801 case ISD::SETOLE:
8802 // This can be a min if we can prove that at least one of the operands
8803 // is not a nan.
8804 if (!FiniteOnlyFPMath()) {
8805 if (DAG.isKnownNeverNaN(LHS)) {
8806 // Put the potential NaN in the RHS so that SSE will preserve it.
8807 std::swap(LHS, RHS);
8808 } else if (!DAG.isKnownNeverNaN(RHS))
8809 break;
8810 }
8811 Opcode = X86ISD::FMIN;
8812 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008813 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008814 // This can be a min, but if either operand is a NaN we need it to
8815 // preserve the original LHS.
8816 std::swap(LHS, RHS);
8817 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008818 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008819 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008820 Opcode = X86ISD::FMIN;
8821 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008822
Dan Gohman670e5392009-09-21 18:03:22 +00008823 case ISD::SETOGE:
8824 // This can be a max if we can prove that at least one of the operands
8825 // is not a nan.
8826 if (!FiniteOnlyFPMath()) {
8827 if (DAG.isKnownNeverNaN(LHS)) {
8828 // Put the potential NaN in the RHS so that SSE will preserve it.
8829 std::swap(LHS, RHS);
8830 } else if (!DAG.isKnownNeverNaN(RHS))
8831 break;
8832 }
8833 Opcode = X86ISD::FMAX;
8834 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008835 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008836 // This can be a max if we can prove that at least one of the operands
8837 // is not a nan.
8838 if (!FiniteOnlyFPMath()) {
8839 if (DAG.isKnownNeverNaN(RHS)) {
8840 // Put the potential NaN in the RHS so that SSE will preserve it.
8841 std::swap(LHS, RHS);
8842 } else if (!DAG.isKnownNeverNaN(LHS))
8843 break;
8844 }
8845 Opcode = X86ISD::FMAX;
8846 break;
8847 case ISD::SETUGE:
8848 // This can be a max, but if either operand is a NaN we need it to
8849 // preserve the original LHS.
8850 std::swap(LHS, RHS);
8851 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008852 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008853 case ISD::SETGE:
8854 Opcode = X86ISD::FMAX;
8855 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008856 }
Dan Gohman670e5392009-09-21 18:03:22 +00008857 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008858 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8859 switch (CC) {
8860 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008861 case ISD::SETOGE:
8862 // This can be a min if we can prove that at least one of the operands
8863 // is not a nan.
8864 if (!FiniteOnlyFPMath()) {
8865 if (DAG.isKnownNeverNaN(RHS)) {
8866 // Put the potential NaN in the RHS so that SSE will preserve it.
8867 std::swap(LHS, RHS);
8868 } else if (!DAG.isKnownNeverNaN(LHS))
8869 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008870 }
Dan Gohman670e5392009-09-21 18:03:22 +00008871 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008872 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008873 case ISD::SETUGT:
8874 // This can be a min if we can prove that at least one of the operands
8875 // is not a nan.
8876 if (!FiniteOnlyFPMath()) {
8877 if (DAG.isKnownNeverNaN(LHS)) {
8878 // Put the potential NaN in the RHS so that SSE will preserve it.
8879 std::swap(LHS, RHS);
8880 } else if (!DAG.isKnownNeverNaN(RHS))
8881 break;
8882 }
8883 Opcode = X86ISD::FMIN;
8884 break;
8885 case ISD::SETUGE:
8886 // This can be a min, but if either operand is a NaN we need it to
8887 // preserve the original LHS.
8888 std::swap(LHS, RHS);
8889 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008890 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008891 case ISD::SETGE:
8892 Opcode = X86ISD::FMIN;
8893 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008894
Dan Gohman670e5392009-09-21 18:03:22 +00008895 case ISD::SETULT:
8896 // This can be a max if we can prove that at least one of the operands
8897 // is not a nan.
8898 if (!FiniteOnlyFPMath()) {
8899 if (DAG.isKnownNeverNaN(LHS)) {
8900 // Put the potential NaN in the RHS so that SSE will preserve it.
8901 std::swap(LHS, RHS);
8902 } else if (!DAG.isKnownNeverNaN(RHS))
8903 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008904 }
Dan Gohman670e5392009-09-21 18:03:22 +00008905 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008906 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008907 case ISD::SETOLE:
8908 // This can be a max if we can prove that at least one of the operands
8909 // is not a nan.
8910 if (!FiniteOnlyFPMath()) {
8911 if (DAG.isKnownNeverNaN(RHS)) {
8912 // Put the potential NaN in the RHS so that SSE will preserve it.
8913 std::swap(LHS, RHS);
8914 } else if (!DAG.isKnownNeverNaN(LHS))
8915 break;
8916 }
8917 Opcode = X86ISD::FMAX;
8918 break;
8919 case ISD::SETULE:
8920 // This can be a max, but if either operand is a NaN we need it to
8921 // preserve the original LHS.
8922 std::swap(LHS, RHS);
8923 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008924 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008925 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008926 Opcode = X86ISD::FMAX;
8927 break;
8928 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008929 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008930
Chris Lattner47b4ce82009-03-11 05:48:52 +00008931 if (Opcode)
8932 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008933 }
Eric Christopherfd179292009-08-27 18:07:15 +00008934
Chris Lattnerd1980a52009-03-12 06:52:53 +00008935 // If this is a select between two integer constants, try to do some
8936 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008937 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8938 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008939 // Don't do this for crazy integer types.
8940 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8941 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008942 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008943 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008944
Chris Lattnercee56e72009-03-13 05:53:31 +00008945 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008946 // Efficiently invertible.
8947 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8948 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8949 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8950 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008951 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008952 }
Eric Christopherfd179292009-08-27 18:07:15 +00008953
Chris Lattnerd1980a52009-03-12 06:52:53 +00008954 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008955 if (FalseC->getAPIntValue() == 0 &&
8956 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008957 if (NeedsCondInvert) // Invert the condition if needed.
8958 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8959 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008960
Chris Lattnerd1980a52009-03-12 06:52:53 +00008961 // Zero extend the condition if needed.
8962 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008963
Chris Lattnercee56e72009-03-13 05:53:31 +00008964 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008965 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008966 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008967 }
Eric Christopherfd179292009-08-27 18:07:15 +00008968
Chris Lattner97a29a52009-03-13 05:22:11 +00008969 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008970 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008971 if (NeedsCondInvert) // Invert the condition if needed.
8972 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8973 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008974
Chris Lattner97a29a52009-03-13 05:22:11 +00008975 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008976 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8977 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008978 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008979 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008980 }
Eric Christopherfd179292009-08-27 18:07:15 +00008981
Chris Lattnercee56e72009-03-13 05:53:31 +00008982 // Optimize cases that will turn into an LEA instruction. This requires
8983 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008984 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008985 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008986 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008987
Chris Lattnercee56e72009-03-13 05:53:31 +00008988 bool isFastMultiplier = false;
8989 if (Diff < 10) {
8990 switch ((unsigned char)Diff) {
8991 default: break;
8992 case 1: // result = add base, cond
8993 case 2: // result = lea base( , cond*2)
8994 case 3: // result = lea base(cond, cond*2)
8995 case 4: // result = lea base( , cond*4)
8996 case 5: // result = lea base(cond, cond*4)
8997 case 8: // result = lea base( , cond*8)
8998 case 9: // result = lea base(cond, cond*8)
8999 isFastMultiplier = true;
9000 break;
9001 }
9002 }
Eric Christopherfd179292009-08-27 18:07:15 +00009003
Chris Lattnercee56e72009-03-13 05:53:31 +00009004 if (isFastMultiplier) {
9005 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9006 if (NeedsCondInvert) // Invert the condition if needed.
9007 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9008 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009009
Chris Lattnercee56e72009-03-13 05:53:31 +00009010 // Zero extend the condition if needed.
9011 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9012 Cond);
9013 // Scale the condition by the difference.
9014 if (Diff != 1)
9015 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9016 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009017
Chris Lattnercee56e72009-03-13 05:53:31 +00009018 // Add the base if non-zero.
9019 if (FalseC->getAPIntValue() != 0)
9020 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9021 SDValue(FalseC, 0));
9022 return Cond;
9023 }
Eric Christopherfd179292009-08-27 18:07:15 +00009024 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009025 }
9026 }
Eric Christopherfd179292009-08-27 18:07:15 +00009027
Dan Gohman475871a2008-07-27 21:46:04 +00009028 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009029}
9030
Chris Lattnerd1980a52009-03-12 06:52:53 +00009031/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9032static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9033 TargetLowering::DAGCombinerInfo &DCI) {
9034 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009035
Chris Lattnerd1980a52009-03-12 06:52:53 +00009036 // If the flag operand isn't dead, don't touch this CMOV.
9037 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9038 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009039
Chris Lattnerd1980a52009-03-12 06:52:53 +00009040 // If this is a select between two integer constants, try to do some
9041 // optimizations. Note that the operands are ordered the opposite of SELECT
9042 // operands.
9043 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9044 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9045 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9046 // larger than FalseC (the false value).
9047 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009048
Chris Lattnerd1980a52009-03-12 06:52:53 +00009049 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9050 CC = X86::GetOppositeBranchCondition(CC);
9051 std::swap(TrueC, FalseC);
9052 }
Eric Christopherfd179292009-08-27 18:07:15 +00009053
Chris Lattnerd1980a52009-03-12 06:52:53 +00009054 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009055 // This is efficient for any integer data type (including i8/i16) and
9056 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009057 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9058 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009059 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9060 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009061
Chris Lattnerd1980a52009-03-12 06:52:53 +00009062 // Zero extend the condition if needed.
9063 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009064
Chris Lattnerd1980a52009-03-12 06:52:53 +00009065 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9066 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009067 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009068 if (N->getNumValues() == 2) // Dead flag value?
9069 return DCI.CombineTo(N, Cond, SDValue());
9070 return Cond;
9071 }
Eric Christopherfd179292009-08-27 18:07:15 +00009072
Chris Lattnercee56e72009-03-13 05:53:31 +00009073 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9074 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009075 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9076 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009077 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9078 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009079
Chris Lattner97a29a52009-03-13 05:22:11 +00009080 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009081 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9082 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009083 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9084 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009085
Chris Lattner97a29a52009-03-13 05:22:11 +00009086 if (N->getNumValues() == 2) // Dead flag value?
9087 return DCI.CombineTo(N, Cond, SDValue());
9088 return Cond;
9089 }
Eric Christopherfd179292009-08-27 18:07:15 +00009090
Chris Lattnercee56e72009-03-13 05:53:31 +00009091 // Optimize cases that will turn into an LEA instruction. This requires
9092 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009093 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009094 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009095 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009096
Chris Lattnercee56e72009-03-13 05:53:31 +00009097 bool isFastMultiplier = false;
9098 if (Diff < 10) {
9099 switch ((unsigned char)Diff) {
9100 default: break;
9101 case 1: // result = add base, cond
9102 case 2: // result = lea base( , cond*2)
9103 case 3: // result = lea base(cond, cond*2)
9104 case 4: // result = lea base( , cond*4)
9105 case 5: // result = lea base(cond, cond*4)
9106 case 8: // result = lea base( , cond*8)
9107 case 9: // result = lea base(cond, cond*8)
9108 isFastMultiplier = true;
9109 break;
9110 }
9111 }
Eric Christopherfd179292009-08-27 18:07:15 +00009112
Chris Lattnercee56e72009-03-13 05:53:31 +00009113 if (isFastMultiplier) {
9114 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9115 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009116 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9117 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009118 // Zero extend the condition if needed.
9119 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9120 Cond);
9121 // Scale the condition by the difference.
9122 if (Diff != 1)
9123 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9124 DAG.getConstant(Diff, Cond.getValueType()));
9125
9126 // Add the base if non-zero.
9127 if (FalseC->getAPIntValue() != 0)
9128 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9129 SDValue(FalseC, 0));
9130 if (N->getNumValues() == 2) // Dead flag value?
9131 return DCI.CombineTo(N, Cond, SDValue());
9132 return Cond;
9133 }
Eric Christopherfd179292009-08-27 18:07:15 +00009134 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009135 }
9136 }
9137 return SDValue();
9138}
9139
9140
Evan Cheng0b0cd912009-03-28 05:57:29 +00009141/// PerformMulCombine - Optimize a single multiply with constant into two
9142/// in order to implement it with two cheaper instructions, e.g.
9143/// LEA + SHL, LEA + LEA.
9144static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9145 TargetLowering::DAGCombinerInfo &DCI) {
9146 if (DAG.getMachineFunction().
9147 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9148 return SDValue();
9149
9150 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9151 return SDValue();
9152
Owen Andersone50ed302009-08-10 22:56:29 +00009153 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009154 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009155 return SDValue();
9156
9157 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9158 if (!C)
9159 return SDValue();
9160 uint64_t MulAmt = C->getZExtValue();
9161 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9162 return SDValue();
9163
9164 uint64_t MulAmt1 = 0;
9165 uint64_t MulAmt2 = 0;
9166 if ((MulAmt % 9) == 0) {
9167 MulAmt1 = 9;
9168 MulAmt2 = MulAmt / 9;
9169 } else if ((MulAmt % 5) == 0) {
9170 MulAmt1 = 5;
9171 MulAmt2 = MulAmt / 5;
9172 } else if ((MulAmt % 3) == 0) {
9173 MulAmt1 = 3;
9174 MulAmt2 = MulAmt / 3;
9175 }
9176 if (MulAmt2 &&
9177 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9178 DebugLoc DL = N->getDebugLoc();
9179
9180 if (isPowerOf2_64(MulAmt2) &&
9181 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9182 // If second multiplifer is pow2, issue it first. We want the multiply by
9183 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9184 // is an add.
9185 std::swap(MulAmt1, MulAmt2);
9186
9187 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009188 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009189 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009190 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009191 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009192 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009193 DAG.getConstant(MulAmt1, VT));
9194
Eric Christopherfd179292009-08-27 18:07:15 +00009195 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009196 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009197 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009198 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009199 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009200 DAG.getConstant(MulAmt2, VT));
9201
9202 // Do not add new nodes to DAG combiner worklist.
9203 DCI.CombineTo(N, NewMul, false);
9204 }
9205 return SDValue();
9206}
9207
Evan Chengad9c0a32009-12-15 00:53:42 +00009208static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9209 SDValue N0 = N->getOperand(0);
9210 SDValue N1 = N->getOperand(1);
9211 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9212 EVT VT = N0.getValueType();
9213
9214 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9215 // since the result of setcc_c is all zero's or all ones.
9216 if (N1C && N0.getOpcode() == ISD::AND &&
9217 N0.getOperand(1).getOpcode() == ISD::Constant) {
9218 SDValue N00 = N0.getOperand(0);
9219 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9220 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9221 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9222 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9223 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9224 APInt ShAmt = N1C->getAPIntValue();
9225 Mask = Mask.shl(ShAmt);
9226 if (Mask != 0)
9227 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9228 N00, DAG.getConstant(Mask, VT));
9229 }
9230 }
9231
9232 return SDValue();
9233}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009234
Nate Begeman740ab032009-01-26 00:52:55 +00009235/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9236/// when possible.
9237static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9238 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009239 EVT VT = N->getValueType(0);
9240 if (!VT.isVector() && VT.isInteger() &&
9241 N->getOpcode() == ISD::SHL)
9242 return PerformSHLCombine(N, DAG);
9243
Nate Begeman740ab032009-01-26 00:52:55 +00009244 // On X86 with SSE2 support, we can transform this to a vector shift if
9245 // all elements are shifted by the same amount. We can't do this in legalize
9246 // because the a constant vector is typically transformed to a constant pool
9247 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009248 if (!Subtarget->hasSSE2())
9249 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009250
Owen Anderson825b72b2009-08-11 20:47:22 +00009251 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009252 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009253
Mon P Wang3becd092009-01-28 08:12:05 +00009254 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009255 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009256 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009257 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009258 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9259 unsigned NumElts = VT.getVectorNumElements();
9260 unsigned i = 0;
9261 for (; i != NumElts; ++i) {
9262 SDValue Arg = ShAmtOp.getOperand(i);
9263 if (Arg.getOpcode() == ISD::UNDEF) continue;
9264 BaseShAmt = Arg;
9265 break;
9266 }
9267 for (; i != NumElts; ++i) {
9268 SDValue Arg = ShAmtOp.getOperand(i);
9269 if (Arg.getOpcode() == ISD::UNDEF) continue;
9270 if (Arg != BaseShAmt) {
9271 return SDValue();
9272 }
9273 }
9274 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009275 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009276 SDValue InVec = ShAmtOp.getOperand(0);
9277 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9278 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9279 unsigned i = 0;
9280 for (; i != NumElts; ++i) {
9281 SDValue Arg = InVec.getOperand(i);
9282 if (Arg.getOpcode() == ISD::UNDEF) continue;
9283 BaseShAmt = Arg;
9284 break;
9285 }
9286 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9287 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9288 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9289 if (C->getZExtValue() == SplatIdx)
9290 BaseShAmt = InVec.getOperand(1);
9291 }
9292 }
9293 if (BaseShAmt.getNode() == 0)
9294 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9295 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009296 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009297 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009298
Mon P Wangefa42202009-09-03 19:56:25 +00009299 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009300 if (EltVT.bitsGT(MVT::i32))
9301 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9302 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009303 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009304
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009305 // The shift amount is identical so we can do a vector shift.
9306 SDValue ValOp = N->getOperand(0);
9307 switch (N->getOpcode()) {
9308 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009309 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009310 break;
9311 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009312 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009313 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009314 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009315 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009316 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009317 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009318 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009319 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009320 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009321 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009322 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009323 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009324 break;
9325 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009326 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009327 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009328 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009329 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009330 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009331 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009332 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009333 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009334 break;
9335 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009336 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009337 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009338 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009339 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009340 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009341 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009342 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009343 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009344 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009345 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009346 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009347 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009348 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009349 }
9350 return SDValue();
9351}
9352
Evan Cheng760d1942010-01-04 21:22:48 +00009353static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9354 const X86Subtarget *Subtarget) {
9355 EVT VT = N->getValueType(0);
9356 if (VT != MVT::i64 || !Subtarget->is64Bit())
9357 return SDValue();
9358
9359 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9360 SDValue N0 = N->getOperand(0);
9361 SDValue N1 = N->getOperand(1);
9362 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9363 std::swap(N0, N1);
9364 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9365 return SDValue();
9366
9367 SDValue ShAmt0 = N0.getOperand(1);
9368 if (ShAmt0.getValueType() != MVT::i8)
9369 return SDValue();
9370 SDValue ShAmt1 = N1.getOperand(1);
9371 if (ShAmt1.getValueType() != MVT::i8)
9372 return SDValue();
9373 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9374 ShAmt0 = ShAmt0.getOperand(0);
9375 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9376 ShAmt1 = ShAmt1.getOperand(0);
9377
9378 DebugLoc DL = N->getDebugLoc();
9379 unsigned Opc = X86ISD::SHLD;
9380 SDValue Op0 = N0.getOperand(0);
9381 SDValue Op1 = N1.getOperand(0);
9382 if (ShAmt0.getOpcode() == ISD::SUB) {
9383 Opc = X86ISD::SHRD;
9384 std::swap(Op0, Op1);
9385 std::swap(ShAmt0, ShAmt1);
9386 }
9387
9388 if (ShAmt1.getOpcode() == ISD::SUB) {
9389 SDValue Sum = ShAmt1.getOperand(0);
9390 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9391 if (SumC->getSExtValue() == 64 &&
9392 ShAmt1.getOperand(1) == ShAmt0)
9393 return DAG.getNode(Opc, DL, VT,
9394 Op0, Op1,
9395 DAG.getNode(ISD::TRUNCATE, DL,
9396 MVT::i8, ShAmt0));
9397 }
9398 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9399 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9400 if (ShAmt0C &&
9401 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9402 return DAG.getNode(Opc, DL, VT,
9403 N0.getOperand(0), N1.getOperand(0),
9404 DAG.getNode(ISD::TRUNCATE, DL,
9405 MVT::i8, ShAmt0));
9406 }
9407
9408 return SDValue();
9409}
9410
Chris Lattner149a4e52008-02-22 02:09:43 +00009411/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009412static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009413 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009414 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9415 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009416 // A preferable solution to the general problem is to figure out the right
9417 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009418
9419 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009420 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009421 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009422 if (VT.getSizeInBits() != 64)
9423 return SDValue();
9424
Devang Patel578efa92009-06-05 21:57:13 +00009425 const Function *F = DAG.getMachineFunction().getFunction();
9426 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009427 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009428 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009429 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009430 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009431 isa<LoadSDNode>(St->getValue()) &&
9432 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9433 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009434 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009435 LoadSDNode *Ld = 0;
9436 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009437 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009438 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009439 // Must be a store of a load. We currently handle two cases: the load
9440 // is a direct child, and it's under an intervening TokenFactor. It is
9441 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009442 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009443 Ld = cast<LoadSDNode>(St->getChain());
9444 else if (St->getValue().hasOneUse() &&
9445 ChainVal->getOpcode() == ISD::TokenFactor) {
9446 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009447 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009448 TokenFactorIndex = i;
9449 Ld = cast<LoadSDNode>(St->getValue());
9450 } else
9451 Ops.push_back(ChainVal->getOperand(i));
9452 }
9453 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009454
Evan Cheng536e6672009-03-12 05:59:15 +00009455 if (!Ld || !ISD::isNormalLoad(Ld))
9456 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009457
Evan Cheng536e6672009-03-12 05:59:15 +00009458 // If this is not the MMX case, i.e. we are just turning i64 load/store
9459 // into f64 load/store, avoid the transformation if there are multiple
9460 // uses of the loaded value.
9461 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9462 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009463
Evan Cheng536e6672009-03-12 05:59:15 +00009464 DebugLoc LdDL = Ld->getDebugLoc();
9465 DebugLoc StDL = N->getDebugLoc();
9466 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9467 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9468 // pair instead.
9469 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009470 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009471 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9472 Ld->getBasePtr(), Ld->getSrcValue(),
9473 Ld->getSrcValueOffset(), Ld->isVolatile(),
9474 Ld->getAlignment());
9475 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009476 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009477 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009478 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009479 Ops.size());
9480 }
Evan Cheng536e6672009-03-12 05:59:15 +00009481 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009482 St->getSrcValue(), St->getSrcValueOffset(),
9483 St->isVolatile(), St->getAlignment());
9484 }
Evan Cheng536e6672009-03-12 05:59:15 +00009485
9486 // Otherwise, lower to two pairs of 32-bit loads / stores.
9487 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009488 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9489 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009490
Owen Anderson825b72b2009-08-11 20:47:22 +00009491 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009492 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9493 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009494 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009495 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9496 Ld->isVolatile(),
9497 MinAlign(Ld->getAlignment(), 4));
9498
9499 SDValue NewChain = LoLd.getValue(1);
9500 if (TokenFactorIndex != -1) {
9501 Ops.push_back(LoLd);
9502 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009503 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009504 Ops.size());
9505 }
9506
9507 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009508 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9509 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009510
9511 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9512 St->getSrcValue(), St->getSrcValueOffset(),
9513 St->isVolatile(), St->getAlignment());
9514 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9515 St->getSrcValue(),
9516 St->getSrcValueOffset() + 4,
9517 St->isVolatile(),
9518 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009519 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009520 }
Dan Gohman475871a2008-07-27 21:46:04 +00009521 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009522}
9523
Chris Lattner6cf73262008-01-25 06:14:17 +00009524/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9525/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009526static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009527 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9528 // F[X]OR(0.0, x) -> x
9529 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009530 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9531 if (C->getValueAPF().isPosZero())
9532 return N->getOperand(1);
9533 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9534 if (C->getValueAPF().isPosZero())
9535 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009536 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009537}
9538
9539/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009540static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009541 // FAND(0.0, x) -> 0.0
9542 // FAND(x, 0.0) -> 0.0
9543 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9544 if (C->getValueAPF().isPosZero())
9545 return N->getOperand(0);
9546 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9547 if (C->getValueAPF().isPosZero())
9548 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009549 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009550}
9551
Dan Gohmane5af2d32009-01-29 01:59:02 +00009552static SDValue PerformBTCombine(SDNode *N,
9553 SelectionDAG &DAG,
9554 TargetLowering::DAGCombinerInfo &DCI) {
9555 // BT ignores high bits in the bit index operand.
9556 SDValue Op1 = N->getOperand(1);
9557 if (Op1.hasOneUse()) {
9558 unsigned BitWidth = Op1.getValueSizeInBits();
9559 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9560 APInt KnownZero, KnownOne;
9561 TargetLowering::TargetLoweringOpt TLO(DAG);
9562 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9563 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9564 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9565 DCI.CommitTargetLoweringOpt(TLO);
9566 }
9567 return SDValue();
9568}
Chris Lattner83e6c992006-10-04 06:57:07 +00009569
Eli Friedman7a5e5552009-06-07 06:52:44 +00009570static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9571 SDValue Op = N->getOperand(0);
9572 if (Op.getOpcode() == ISD::BIT_CONVERT)
9573 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009574 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009575 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009576 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009577 OpVT.getVectorElementType().getSizeInBits()) {
9578 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9579 }
9580 return SDValue();
9581}
9582
Owen Anderson99177002009-06-29 18:04:45 +00009583// On X86 and X86-64, atomic operations are lowered to locked instructions.
9584// Locked instructions, in turn, have implicit fence semantics (all memory
9585// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009586// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009587// fence-atomic-fence.
9588static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9589 SDValue atomic = N->getOperand(0);
9590 switch (atomic.getOpcode()) {
9591 case ISD::ATOMIC_CMP_SWAP:
9592 case ISD::ATOMIC_SWAP:
9593 case ISD::ATOMIC_LOAD_ADD:
9594 case ISD::ATOMIC_LOAD_SUB:
9595 case ISD::ATOMIC_LOAD_AND:
9596 case ISD::ATOMIC_LOAD_OR:
9597 case ISD::ATOMIC_LOAD_XOR:
9598 case ISD::ATOMIC_LOAD_NAND:
9599 case ISD::ATOMIC_LOAD_MIN:
9600 case ISD::ATOMIC_LOAD_MAX:
9601 case ISD::ATOMIC_LOAD_UMIN:
9602 case ISD::ATOMIC_LOAD_UMAX:
9603 break;
9604 default:
9605 return SDValue();
9606 }
Eric Christopherfd179292009-08-27 18:07:15 +00009607
Owen Anderson99177002009-06-29 18:04:45 +00009608 SDValue fence = atomic.getOperand(0);
9609 if (fence.getOpcode() != ISD::MEMBARRIER)
9610 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009611
Owen Anderson99177002009-06-29 18:04:45 +00009612 switch (atomic.getOpcode()) {
9613 case ISD::ATOMIC_CMP_SWAP:
9614 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9615 atomic.getOperand(1), atomic.getOperand(2),
9616 atomic.getOperand(3));
9617 case ISD::ATOMIC_SWAP:
9618 case ISD::ATOMIC_LOAD_ADD:
9619 case ISD::ATOMIC_LOAD_SUB:
9620 case ISD::ATOMIC_LOAD_AND:
9621 case ISD::ATOMIC_LOAD_OR:
9622 case ISD::ATOMIC_LOAD_XOR:
9623 case ISD::ATOMIC_LOAD_NAND:
9624 case ISD::ATOMIC_LOAD_MIN:
9625 case ISD::ATOMIC_LOAD_MAX:
9626 case ISD::ATOMIC_LOAD_UMIN:
9627 case ISD::ATOMIC_LOAD_UMAX:
9628 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9629 atomic.getOperand(1), atomic.getOperand(2));
9630 default:
9631 return SDValue();
9632 }
9633}
9634
Evan Cheng2e489c42009-12-16 00:53:11 +00009635static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9636 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9637 // (and (i32 x86isd::setcc_carry), 1)
9638 // This eliminates the zext. This transformation is necessary because
9639 // ISD::SETCC is always legalized to i8.
9640 DebugLoc dl = N->getDebugLoc();
9641 SDValue N0 = N->getOperand(0);
9642 EVT VT = N->getValueType(0);
9643 if (N0.getOpcode() == ISD::AND &&
9644 N0.hasOneUse() &&
9645 N0.getOperand(0).hasOneUse()) {
9646 SDValue N00 = N0.getOperand(0);
9647 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9648 return SDValue();
9649 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9650 if (!C || C->getZExtValue() != 1)
9651 return SDValue();
9652 return DAG.getNode(ISD::AND, dl, VT,
9653 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9654 N00.getOperand(0), N00.getOperand(1)),
9655 DAG.getConstant(1, VT));
9656 }
9657
9658 return SDValue();
9659}
9660
Dan Gohman475871a2008-07-27 21:46:04 +00009661SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009662 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009663 SelectionDAG &DAG = DCI.DAG;
9664 switch (N->getOpcode()) {
9665 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009666 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009667 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009668 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009669 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009670 case ISD::SHL:
9671 case ISD::SRA:
9672 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009673 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009674 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009675 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009676 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9677 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009678 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009679 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009680 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009681 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009682 }
9683
Dan Gohman475871a2008-07-27 21:46:04 +00009684 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009685}
9686
Evan Cheng60c07e12006-07-05 22:17:51 +00009687//===----------------------------------------------------------------------===//
9688// X86 Inline Assembly Support
9689//===----------------------------------------------------------------------===//
9690
Chris Lattnerb8105652009-07-20 17:51:36 +00009691static bool LowerToBSwap(CallInst *CI) {
9692 // FIXME: this should verify that we are targetting a 486 or better. If not,
9693 // we will turn this bswap into something that will be lowered to logical ops
9694 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9695 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009696
Chris Lattnerb8105652009-07-20 17:51:36 +00009697 // Verify this is a simple bswap.
9698 if (CI->getNumOperands() != 2 ||
9699 CI->getType() != CI->getOperand(1)->getType() ||
9700 !CI->getType()->isInteger())
9701 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009702
Chris Lattnerb8105652009-07-20 17:51:36 +00009703 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9704 if (!Ty || Ty->getBitWidth() % 16 != 0)
9705 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009706
Chris Lattnerb8105652009-07-20 17:51:36 +00009707 // Okay, we can do this xform, do so now.
9708 const Type *Tys[] = { Ty };
9709 Module *M = CI->getParent()->getParent()->getParent();
9710 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009711
Chris Lattnerb8105652009-07-20 17:51:36 +00009712 Value *Op = CI->getOperand(1);
9713 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009714
Chris Lattnerb8105652009-07-20 17:51:36 +00009715 CI->replaceAllUsesWith(Op);
9716 CI->eraseFromParent();
9717 return true;
9718}
9719
9720bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9721 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9722 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9723
9724 std::string AsmStr = IA->getAsmString();
9725
9726 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009727 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009728 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9729
9730 switch (AsmPieces.size()) {
9731 default: return false;
9732 case 1:
9733 AsmStr = AsmPieces[0];
9734 AsmPieces.clear();
9735 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9736
9737 // bswap $0
9738 if (AsmPieces.size() == 2 &&
9739 (AsmPieces[0] == "bswap" ||
9740 AsmPieces[0] == "bswapq" ||
9741 AsmPieces[0] == "bswapl") &&
9742 (AsmPieces[1] == "$0" ||
9743 AsmPieces[1] == "${0:q}")) {
9744 // No need to check constraints, nothing other than the equivalent of
9745 // "=r,0" would be valid here.
9746 return LowerToBSwap(CI);
9747 }
9748 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009749 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009750 AsmPieces.size() == 3 &&
9751 AsmPieces[0] == "rorw" &&
9752 AsmPieces[1] == "$$8," &&
9753 AsmPieces[2] == "${0:w}" &&
9754 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9755 return LowerToBSwap(CI);
9756 }
9757 break;
9758 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009759 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009760 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009761 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9762 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9763 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009764 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009765 SplitString(AsmPieces[0], Words, " \t");
9766 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9767 Words.clear();
9768 SplitString(AsmPieces[1], Words, " \t");
9769 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9770 Words.clear();
9771 SplitString(AsmPieces[2], Words, " \t,");
9772 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9773 Words[2] == "%edx") {
9774 return LowerToBSwap(CI);
9775 }
9776 }
9777 }
9778 }
9779 break;
9780 }
9781 return false;
9782}
9783
9784
9785
Chris Lattnerf4dff842006-07-11 02:54:03 +00009786/// getConstraintType - Given a constraint letter, return the type of
9787/// constraint it is for this target.
9788X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009789X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9790 if (Constraint.size() == 1) {
9791 switch (Constraint[0]) {
9792 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009793 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009794 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009795 case 'r':
9796 case 'R':
9797 case 'l':
9798 case 'q':
9799 case 'Q':
9800 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009801 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009802 case 'Y':
9803 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009804 case 'e':
9805 case 'Z':
9806 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009807 default:
9808 break;
9809 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009810 }
Chris Lattner4234f572007-03-25 02:14:49 +00009811 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009812}
9813
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009814/// LowerXConstraint - try to replace an X constraint, which matches anything,
9815/// with another that has more specific requirements based on the type of the
9816/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009817const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009818LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009819 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9820 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009821 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009822 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009823 return "Y";
9824 if (Subtarget->hasSSE1())
9825 return "x";
9826 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009827
Chris Lattner5e764232008-04-26 23:02:14 +00009828 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009829}
9830
Chris Lattner48884cd2007-08-25 00:47:38 +00009831/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9832/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009833void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009834 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009835 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009836 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009837 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009838 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009839
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009840 switch (Constraint) {
9841 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009842 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009843 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009844 if (C->getZExtValue() <= 31) {
9845 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009846 break;
9847 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009848 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009849 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009850 case 'J':
9851 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009852 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009853 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9854 break;
9855 }
9856 }
9857 return;
9858 case 'K':
9859 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009860 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009861 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9862 break;
9863 }
9864 }
9865 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009866 case 'N':
9867 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009868 if (C->getZExtValue() <= 255) {
9869 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009870 break;
9871 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009872 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009873 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009874 case 'e': {
9875 // 32-bit signed value
9876 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9877 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009878 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9879 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009880 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009881 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009882 break;
9883 }
9884 // FIXME gcc accepts some relocatable values here too, but only in certain
9885 // memory models; it's complicated.
9886 }
9887 return;
9888 }
9889 case 'Z': {
9890 // 32-bit unsigned value
9891 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9892 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009893 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9894 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009895 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9896 break;
9897 }
9898 }
9899 // FIXME gcc accepts some relocatable values here too, but only in certain
9900 // memory models; it's complicated.
9901 return;
9902 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009903 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009904 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009905 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009906 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009907 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009908 break;
9909 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009910
Chris Lattnerdc43a882007-05-03 16:52:29 +00009911 // If we are in non-pic codegen mode, we allow the address of a global (with
9912 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009913 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009914 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009915
Chris Lattner49921962009-05-08 18:23:14 +00009916 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9917 while (1) {
9918 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9919 Offset += GA->getOffset();
9920 break;
9921 } else if (Op.getOpcode() == ISD::ADD) {
9922 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9923 Offset += C->getZExtValue();
9924 Op = Op.getOperand(0);
9925 continue;
9926 }
9927 } else if (Op.getOpcode() == ISD::SUB) {
9928 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9929 Offset += -C->getZExtValue();
9930 Op = Op.getOperand(0);
9931 continue;
9932 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009933 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009934
Chris Lattner49921962009-05-08 18:23:14 +00009935 // Otherwise, this isn't something we can handle, reject it.
9936 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009937 }
Eric Christopherfd179292009-08-27 18:07:15 +00009938
Chris Lattner36c25012009-07-10 07:34:39 +00009939 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009940 // If we require an extra load to get this address, as in PIC mode, we
9941 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009942 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9943 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009944 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009945
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009946 if (hasMemory)
9947 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9948 else
9949 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009950 Result = Op;
9951 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009952 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009953 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009954
Gabor Greifba36cb52008-08-28 21:40:38 +00009955 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009956 Ops.push_back(Result);
9957 return;
9958 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009959 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9960 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009961}
9962
Chris Lattner259e97c2006-01-31 19:43:35 +00009963std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009964getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009965 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009966 if (Constraint.size() == 1) {
9967 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009968 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009969 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009970 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9971 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009972 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009973 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9974 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9975 X86::R10D,X86::R11D,X86::R12D,
9976 X86::R13D,X86::R14D,X86::R15D,
9977 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009978 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009979 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9980 X86::SI, X86::DI, X86::R8W,X86::R9W,
9981 X86::R10W,X86::R11W,X86::R12W,
9982 X86::R13W,X86::R14W,X86::R15W,
9983 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009984 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009985 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9986 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9987 X86::R10B,X86::R11B,X86::R12B,
9988 X86::R13B,X86::R14B,X86::R15B,
9989 X86::BPL, X86::SPL, 0);
9990
Owen Anderson825b72b2009-08-11 20:47:22 +00009991 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009992 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9993 X86::RSI, X86::RDI, X86::R8, X86::R9,
9994 X86::R10, X86::R11, X86::R12,
9995 X86::R13, X86::R14, X86::R15,
9996 X86::RBP, X86::RSP, 0);
9997
9998 break;
9999 }
Eric Christopherfd179292009-08-27 18:07:15 +000010000 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010001 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010002 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010003 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010004 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010005 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010006 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010007 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010008 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010009 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10010 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010011 }
10012 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010013
Chris Lattner1efa40f2006-02-22 00:56:39 +000010014 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010015}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010016
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010017std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010018X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010019 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010020 // First, see if this is a constraint that directly corresponds to an LLVM
10021 // register class.
10022 if (Constraint.size() == 1) {
10023 // GCC Constraint Letters
10024 switch (Constraint[0]) {
10025 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010026 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010027 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010028 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010029 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010030 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010031 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010032 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010033 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010034 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010035 case 'R': // LEGACY_REGS
10036 if (VT == MVT::i8)
10037 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10038 if (VT == MVT::i16)
10039 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10040 if (VT == MVT::i32 || !Subtarget->is64Bit())
10041 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10042 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010043 case 'f': // FP Stack registers.
10044 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10045 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010046 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010047 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010048 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010049 return std::make_pair(0U, X86::RFP64RegisterClass);
10050 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010051 case 'y': // MMX_REGS if MMX allowed.
10052 if (!Subtarget->hasMMX()) break;
10053 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010054 case 'Y': // SSE_REGS if SSE2 allowed
10055 if (!Subtarget->hasSSE2()) break;
10056 // FALL THROUGH.
10057 case 'x': // SSE_REGS if SSE1 allowed
10058 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010059
Owen Anderson825b72b2009-08-11 20:47:22 +000010060 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010061 default: break;
10062 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010063 case MVT::f32:
10064 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010065 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010066 case MVT::f64:
10067 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010068 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010069 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010070 case MVT::v16i8:
10071 case MVT::v8i16:
10072 case MVT::v4i32:
10073 case MVT::v2i64:
10074 case MVT::v4f32:
10075 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010076 return std::make_pair(0U, X86::VR128RegisterClass);
10077 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010078 break;
10079 }
10080 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010081
Chris Lattnerf76d1802006-07-31 23:26:50 +000010082 // Use the default implementation in TargetLowering to convert the register
10083 // constraint into a member of a register class.
10084 std::pair<unsigned, const TargetRegisterClass*> Res;
10085 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010086
10087 // Not found as a standard register?
10088 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010089 // Map st(0) -> st(7) -> ST0
10090 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10091 tolower(Constraint[1]) == 's' &&
10092 tolower(Constraint[2]) == 't' &&
10093 Constraint[3] == '(' &&
10094 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10095 Constraint[5] == ')' &&
10096 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010097
Chris Lattner56d77c72009-09-13 22:41:48 +000010098 Res.first = X86::ST0+Constraint[4]-'0';
10099 Res.second = X86::RFP80RegisterClass;
10100 return Res;
10101 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010102
Chris Lattner56d77c72009-09-13 22:41:48 +000010103 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010104 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010105 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010106 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010107 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010108 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010109
10110 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010111 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010112 Res.first = X86::EFLAGS;
10113 Res.second = X86::CCRRegisterClass;
10114 return Res;
10115 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010116
Dale Johannesen330169f2008-11-13 21:52:36 +000010117 // 'A' means EAX + EDX.
10118 if (Constraint == "A") {
10119 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010120 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010121 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010122 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010123 return Res;
10124 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010125
Chris Lattnerf76d1802006-07-31 23:26:50 +000010126 // Otherwise, check to see if this is a register class of the wrong value
10127 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10128 // turn into {ax},{dx}.
10129 if (Res.second->hasType(VT))
10130 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010131
Chris Lattnerf76d1802006-07-31 23:26:50 +000010132 // All of the single-register GCC register classes map their values onto
10133 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10134 // really want an 8-bit or 32-bit register, map to the appropriate register
10135 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010136 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010137 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010138 unsigned DestReg = 0;
10139 switch (Res.first) {
10140 default: break;
10141 case X86::AX: DestReg = X86::AL; break;
10142 case X86::DX: DestReg = X86::DL; break;
10143 case X86::CX: DestReg = X86::CL; break;
10144 case X86::BX: DestReg = X86::BL; break;
10145 }
10146 if (DestReg) {
10147 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010148 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010149 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010150 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010151 unsigned DestReg = 0;
10152 switch (Res.first) {
10153 default: break;
10154 case X86::AX: DestReg = X86::EAX; break;
10155 case X86::DX: DestReg = X86::EDX; break;
10156 case X86::CX: DestReg = X86::ECX; break;
10157 case X86::BX: DestReg = X86::EBX; break;
10158 case X86::SI: DestReg = X86::ESI; break;
10159 case X86::DI: DestReg = X86::EDI; break;
10160 case X86::BP: DestReg = X86::EBP; break;
10161 case X86::SP: DestReg = X86::ESP; break;
10162 }
10163 if (DestReg) {
10164 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010165 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010166 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010167 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010168 unsigned DestReg = 0;
10169 switch (Res.first) {
10170 default: break;
10171 case X86::AX: DestReg = X86::RAX; break;
10172 case X86::DX: DestReg = X86::RDX; break;
10173 case X86::CX: DestReg = X86::RCX; break;
10174 case X86::BX: DestReg = X86::RBX; break;
10175 case X86::SI: DestReg = X86::RSI; break;
10176 case X86::DI: DestReg = X86::RDI; break;
10177 case X86::BP: DestReg = X86::RBP; break;
10178 case X86::SP: DestReg = X86::RSP; break;
10179 }
10180 if (DestReg) {
10181 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010182 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010183 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010184 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010185 } else if (Res.second == X86::FR32RegisterClass ||
10186 Res.second == X86::FR64RegisterClass ||
10187 Res.second == X86::VR128RegisterClass) {
10188 // Handle references to XMM physical registers that got mapped into the
10189 // wrong class. This can happen with constraints like {xmm0} where the
10190 // target independent register mapper will just pick the first match it can
10191 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010192 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010193 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010194 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010195 Res.second = X86::FR64RegisterClass;
10196 else if (X86::VR128RegisterClass->hasType(VT))
10197 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010198 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010199
Chris Lattnerf76d1802006-07-31 23:26:50 +000010200 return Res;
10201}
Mon P Wang0c397192008-10-30 08:01:45 +000010202
10203//===----------------------------------------------------------------------===//
10204// X86 Widen vector type
10205//===----------------------------------------------------------------------===//
10206
10207/// getWidenVectorType: given a vector type, returns the type to widen
10208/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010209/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010210/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010211/// scalarizing vs using the wider vector type.
10212
Owen Andersone50ed302009-08-10 22:56:29 +000010213EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010214 assert(VT.isVector());
10215 if (isTypeLegal(VT))
10216 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010217
Mon P Wang0c397192008-10-30 08:01:45 +000010218 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10219 // type based on element type. This would speed up our search (though
10220 // it may not be worth it since the size of the list is relatively
10221 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010222 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010223 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010224
Mon P Wang0c397192008-10-30 08:01:45 +000010225 // On X86, it make sense to widen any vector wider than 1
10226 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010227 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010228
Owen Anderson825b72b2009-08-11 20:47:22 +000010229 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10230 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10231 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010232
10233 if (isTypeLegal(SVT) &&
10234 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010235 SVT.getVectorNumElements() > NElts)
10236 return SVT;
10237 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010238 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010239}