blob: b8b733307cd8633c35f244e49d45ea6b1cb9d037 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
65 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000066def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
67 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000068def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
69 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
70
Chris Lattner48be23c2008-01-15 22:02:54 +000071def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000072 [SDNPHasChain, SDNPOptInFlag]>;
73
74def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
75 [SDNPInFlag]>;
76def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
77 [SDNPInFlag]>;
78
79def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
80 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
81
82def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
83 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000084def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
85 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086
87def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
88 [SDNPOutFlag]>;
89
David Goodwinc0309b42009-06-29 15:33:01 +000090def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
91 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000092
Evan Chenga8e29892007-01-19 07:51:42 +000093def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
94
95def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
97def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000098
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000099def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000100def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000101
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000102def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000103 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000104def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
105 [SDNPHasChain]>;
106def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
107 [SDNPHasChain]>;
108def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000109 [SDNPHasChain]>;
110
Evan Chengf609bb82010-01-19 00:44:15 +0000111def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
112
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000113//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000114// ARM Instruction Predicate Definitions.
115//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000116def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
117def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000118def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
119def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
120def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000121def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000122def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000123def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
124def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
125def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
126def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000127def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
128def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000129def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000130def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000131def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000132def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000133def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
134def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000135
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000136// FIXME: Eventually this will be just "hasV6T2Ops".
137def UseMovt : Predicate<"Subtarget->useMovt()">;
138def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
139
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000140//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000141// ARM Flag Definitions.
142
143class RegConstraint<string C> {
144 string Constraints = C;
145}
146
147//===----------------------------------------------------------------------===//
148// ARM specific transformation functions and pattern fragments.
149//
150
Evan Chenga8e29892007-01-19 07:51:42 +0000151// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
152// so_imm_neg def below.
153def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000155}]>;
156
157// so_imm_not_XFORM - Return a so_imm value packed into the format described for
158// so_imm_not def below.
159def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000161}]>;
162
163// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
164def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000165 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000166 return v == 8 || v == 16 || v == 24;
167}]>;
168
169/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
170def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000171 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000172}]>;
173
174/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
175def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000176 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000177}]>;
178
Jim Grosbach64171712010-02-16 21:07:46 +0000179def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000180 PatLeaf<(imm), [{
181 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
182 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Evan Chenga2515702007-03-19 07:09:02 +0000184def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000185 PatLeaf<(imm), [{
186 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
187 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000188
189// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
190def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000191 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000192}]>;
193
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000194/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
195/// e.g., 0xf000ffff
196def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000197 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000198 uint32_t v = (uint32_t)N->getZExtValue();
199 if (v == 0xffffffff)
200 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000201 // there can be 1's on either or both "outsides", all the "inside"
202 // bits must be 0's
203 unsigned int lsb = 0, msb = 31;
204 while (v & (1 << msb)) --msb;
205 while (v & (1 << lsb)) ++lsb;
206 for (unsigned int i = lsb; i <= msb; ++i) {
207 if (v & (1 << i))
208 return 0;
209 }
210 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000211}] > {
212 let PrintMethod = "printBitfieldInvMaskImmOperand";
213}
214
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000215/// Split a 32-bit immediate into two 16 bit parts.
216def lo16 : SDNodeXForm<imm, [{
217 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
218 MVT::i32);
219}]>;
220
221def hi16 : SDNodeXForm<imm, [{
222 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
223}]>;
224
225def lo16AllZero : PatLeaf<(i32 imm), [{
226 // Returns true if all low 16-bits are 0.
227 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000228}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000229
Jim Grosbach64171712010-02-16 21:07:46 +0000230/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231/// [0.65535].
232def imm0_65535 : PatLeaf<(i32 imm), [{
233 return (uint32_t)N->getZExtValue() < 65536;
234}]>;
235
Evan Cheng37f25d92008-08-28 23:39:26 +0000236class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
237class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000238
Jim Grosbach0a145f32010-02-16 20:17:57 +0000239/// adde and sube predicates - True based on whether the carry flag output
240/// will be needed or not.
241def adde_dead_carry :
242 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
243 [{return !N->hasAnyUseOfValue(1);}]>;
244def sube_dead_carry :
245 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
246 [{return !N->hasAnyUseOfValue(1);}]>;
247def adde_live_carry :
248 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
249 [{return N->hasAnyUseOfValue(1);}]>;
250def sube_live_carry :
251 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
252 [{return N->hasAnyUseOfValue(1);}]>;
253
Evan Chenga8e29892007-01-19 07:51:42 +0000254//===----------------------------------------------------------------------===//
255// Operand Definitions.
256//
257
258// Branch target.
259def brtarget : Operand<OtherVT>;
260
Evan Chenga8e29892007-01-19 07:51:42 +0000261// A list of registers separated by comma. Used by load/store multiple.
262def reglist : Operand<i32> {
263 let PrintMethod = "printRegisterList";
264}
265
266// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
267def cpinst_operand : Operand<i32> {
268 let PrintMethod = "printCPInstOperand";
269}
270
271def jtblock_operand : Operand<i32> {
272 let PrintMethod = "printJTBlockOperand";
273}
Evan Cheng66ac5312009-07-25 00:33:29 +0000274def jt2block_operand : Operand<i32> {
275 let PrintMethod = "printJT2BlockOperand";
276}
Evan Chenga8e29892007-01-19 07:51:42 +0000277
278// Local PC labels.
279def pclabel : Operand<i32> {
280 let PrintMethod = "printPCLabel";
281}
282
283// shifter_operand operands: so_reg and so_imm.
284def so_reg : Operand<i32>, // reg reg imm
285 ComplexPattern<i32, 3, "SelectShifterOperandReg",
286 [shl,srl,sra,rotr]> {
287 let PrintMethod = "printSORegOperand";
288 let MIOperandInfo = (ops GPR, GPR, i32imm);
289}
290
291// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
292// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
293// represented in the imm field in the same 12-bit form that they are encoded
294// into so_imm instructions: the 8-bit immediate is the least significant bits
295// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
296def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000297 PatLeaf<(imm), [{
298 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
299 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000300 let PrintMethod = "printSOImmOperand";
301}
302
Evan Chengc70d1842007-03-20 08:11:30 +0000303// Break so_imm's up into two pieces. This handles immediates with up to 16
304// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
305// get the first/second pieces.
306def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000307 PatLeaf<(imm), [{
308 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
309 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000310 let PrintMethod = "printSOImm2PartOperand";
311}
312
313def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000314 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000316}]>;
317
318def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000319 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000321}]>;
322
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000323def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
324 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
325 }]> {
326 let PrintMethod = "printSOImm2PartOperand";
327}
328
329def so_neg_imm2part_1 : SDNodeXForm<imm, [{
330 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
331 return CurDAG->getTargetConstant(V, MVT::i32);
332}]>;
333
334def so_neg_imm2part_2 : SDNodeXForm<imm, [{
335 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
336 return CurDAG->getTargetConstant(V, MVT::i32);
337}]>;
338
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000339/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
340def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
341 return (int32_t)N->getZExtValue() < 32;
342}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000343
344// Define ARM specific addressing modes.
345
346// addrmode2 := reg +/- reg shop imm
347// addrmode2 := reg +/- imm12
348//
349def addrmode2 : Operand<i32>,
350 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
351 let PrintMethod = "printAddrMode2Operand";
352 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
353}
354
355def am2offset : Operand<i32>,
356 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
357 let PrintMethod = "printAddrMode2OffsetOperand";
358 let MIOperandInfo = (ops GPR, i32imm);
359}
360
361// addrmode3 := reg +/- reg
362// addrmode3 := reg +/- imm8
363//
364def addrmode3 : Operand<i32>,
365 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
366 let PrintMethod = "printAddrMode3Operand";
367 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
368}
369
370def am3offset : Operand<i32>,
371 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
372 let PrintMethod = "printAddrMode3OffsetOperand";
373 let MIOperandInfo = (ops GPR, i32imm);
374}
375
376// addrmode4 := reg, <mode|W>
377//
378def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000379 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000380 let PrintMethod = "printAddrMode4Operand";
381 let MIOperandInfo = (ops GPR, i32imm);
382}
383
384// addrmode5 := reg +/- imm8*4
385//
386def addrmode5 : Operand<i32>,
387 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
388 let PrintMethod = "printAddrMode5Operand";
389 let MIOperandInfo = (ops GPR, i32imm);
390}
391
Bob Wilson8b024a52009-07-01 23:16:05 +0000392// addrmode6 := reg with optional writeback
393//
394def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000395 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000396 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000397 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000398}
399
Evan Chenga8e29892007-01-19 07:51:42 +0000400// addrmodepc := pc + reg
401//
402def addrmodepc : Operand<i32>,
403 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
404 let PrintMethod = "printAddrModePCOperand";
405 let MIOperandInfo = (ops GPR, i32imm);
406}
407
Bob Wilson4f38b382009-08-21 21:58:55 +0000408def nohash_imm : Operand<i32> {
409 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000410}
411
Evan Chenga8e29892007-01-19 07:51:42 +0000412//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000413
Evan Cheng37f25d92008-08-28 23:39:26 +0000414include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000415
416//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000417// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000418//
419
Evan Cheng3924f782008-08-29 07:36:24 +0000420/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000421/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000422multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
423 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000424 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000425 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000426 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
427 let Inst{25} = 1;
428 }
Evan Chengedda31c2008-11-05 18:35:52 +0000429 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000430 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000431 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000432 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000433 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000434 let isCommutable = Commutable;
435 }
Evan Chengedda31c2008-11-05 18:35:52 +0000436 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000437 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000438 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
439 let Inst{25} = 0;
440 }
Evan Chenga8e29892007-01-19 07:51:42 +0000441}
442
Evan Cheng1e249e32009-06-25 20:59:23 +0000443/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000444/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000445let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000446multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
447 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000448 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000449 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000450 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000451 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000452 let Inst{25} = 1;
453 }
Evan Chengedda31c2008-11-05 18:35:52 +0000454 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000455 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000456 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
457 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000458 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000459 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000460 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000461 }
Evan Chengedda31c2008-11-05 18:35:52 +0000462 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000463 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000465 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000466 let Inst{25} = 0;
467 }
Evan Cheng071a2792007-09-11 19:55:27 +0000468}
Evan Chengc85e8322007-07-05 07:13:32 +0000469}
470
471/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000472/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000473/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000474let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000475multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
476 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000477 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000478 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000479 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000480 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000481 let Inst{25} = 1;
482 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000483 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000484 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000485 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000486 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000487 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000488 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000489 let isCommutable = Commutable;
490 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000491 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000492 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000493 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000494 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000495 let Inst{25} = 0;
496 }
Evan Cheng071a2792007-09-11 19:55:27 +0000497}
Evan Chenga8e29892007-01-19 07:51:42 +0000498}
499
Evan Chenga8e29892007-01-19 07:51:42 +0000500/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
501/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000502/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
503multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000504 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000505 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000506 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000507 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000508 let Inst{11-10} = 0b00;
509 let Inst{19-16} = 0b1111;
510 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000511 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000512 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000513 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000514 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000515 let Inst{19-16} = 0b1111;
516 }
Evan Chenga8e29892007-01-19 07:51:42 +0000517}
518
Johnny Chen2ec5e492010-02-22 21:50:40 +0000519multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
520 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
521 IIC_iUNAr, opc, "\t$dst, $src",
522 [/* For disassembly only; pattern left blank */]>,
523 Requires<[IsARM, HasV6]> {
524 let Inst{11-10} = 0b00;
525 let Inst{19-16} = 0b1111;
526 }
527 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
528 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
529 [/* For disassembly only; pattern left blank */]>,
530 Requires<[IsARM, HasV6]> {
531 let Inst{19-16} = 0b1111;
532 }
533}
534
Evan Chenga8e29892007-01-19 07:51:42 +0000535/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
536/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000537multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
538 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000539 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000540 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000541 Requires<[IsARM, HasV6]> {
542 let Inst{11-10} = 0b00;
543 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000544 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
545 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000546 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000547 [(set GPR:$dst, (opnode GPR:$LHS,
548 (rotr GPR:$RHS, rot_imm:$rot)))]>,
549 Requires<[IsARM, HasV6]>;
550}
551
Johnny Chen2ec5e492010-02-22 21:50:40 +0000552// For disassembly only.
553multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
554 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
555 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
556 [/* For disassembly only; pattern left blank */]>,
557 Requires<[IsARM, HasV6]> {
558 let Inst{11-10} = 0b00;
559 }
560 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
561 i32imm:$rot),
562 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
563 [/* For disassembly only; pattern left blank */]>,
564 Requires<[IsARM, HasV6]>;
565}
566
Evan Cheng62674222009-06-25 23:34:10 +0000567/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
568let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000569multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
570 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000571 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000572 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000573 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000574 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 let Inst{25} = 1;
576 }
Evan Cheng62674222009-06-25 23:34:10 +0000577 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000578 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000579 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000580 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000581 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000582 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000583 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000584 }
Evan Cheng62674222009-06-25 23:34:10 +0000585 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000586 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000587 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000588 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000589 let Inst{25} = 0;
590 }
Jim Grosbache5165492009-11-09 00:11:35 +0000591}
592// Carry setting variants
593let Defs = [CPSR] in {
594multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
595 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000596 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000597 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000598 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000599 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000600 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000601 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000602 }
Evan Cheng62674222009-06-25 23:34:10 +0000603 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000604 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000605 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000606 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000607 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000608 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000609 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000610 }
Evan Cheng62674222009-06-25 23:34:10 +0000611 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000612 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000613 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000614 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000615 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000616 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000617 }
Evan Cheng071a2792007-09-11 19:55:27 +0000618}
Evan Chengc85e8322007-07-05 07:13:32 +0000619}
Jim Grosbache5165492009-11-09 00:11:35 +0000620}
Evan Chengc85e8322007-07-05 07:13:32 +0000621
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000622//===----------------------------------------------------------------------===//
623// Instructions
624//===----------------------------------------------------------------------===//
625
Evan Chenga8e29892007-01-19 07:51:42 +0000626//===----------------------------------------------------------------------===//
627// Miscellaneous Instructions.
628//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000629
Evan Chenga8e29892007-01-19 07:51:42 +0000630/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
631/// the function. The first operand is the ID# for this instruction, the second
632/// is the index into the MachineConstantPool that this is, the third is the
633/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000634let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000635def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000636PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000637 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000638 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000639
Jim Grosbach4642ad32010-02-22 23:10:38 +0000640// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
641// from removing one half of the matched pairs. That breaks PEI, which assumes
642// these will always be in pairs, and asserts if it finds otherwise. Better way?
643let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000644def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000645PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000646 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000647 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000648
Jim Grosbach64171712010-02-16 21:07:46 +0000649def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000650PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000651 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000652 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000653}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000654
Johnny Chenf4d81052010-02-12 22:53:19 +0000655def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000656 [/* For disassembly only; pattern left blank */]>,
657 Requires<[IsARM, HasV6T2]> {
658 let Inst{27-16} = 0b001100100000;
659 let Inst{7-0} = 0b00000000;
660}
661
Johnny Chenf4d81052010-02-12 22:53:19 +0000662def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
663 [/* For disassembly only; pattern left blank */]>,
664 Requires<[IsARM, HasV6T2]> {
665 let Inst{27-16} = 0b001100100000;
666 let Inst{7-0} = 0b00000001;
667}
668
669def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
670 [/* For disassembly only; pattern left blank */]>,
671 Requires<[IsARM, HasV6T2]> {
672 let Inst{27-16} = 0b001100100000;
673 let Inst{7-0} = 0b00000010;
674}
675
676def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
677 [/* For disassembly only; pattern left blank */]>,
678 Requires<[IsARM, HasV6T2]> {
679 let Inst{27-16} = 0b001100100000;
680 let Inst{7-0} = 0b00000011;
681}
682
Johnny Chen2ec5e492010-02-22 21:50:40 +0000683def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
684 "\t$dst, $a, $b",
685 [/* For disassembly only; pattern left blank */]>,
686 Requires<[IsARM, HasV6]> {
687 let Inst{27-20} = 0b01101000;
688 let Inst{7-4} = 0b1011;
689}
690
Johnny Chenf4d81052010-02-12 22:53:19 +0000691def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
692 [/* For disassembly only; pattern left blank */]>,
693 Requires<[IsARM, HasV6T2]> {
694 let Inst{27-16} = 0b001100100000;
695 let Inst{7-0} = 0b00000100;
696}
697
Johnny Chenc6f7b272010-02-11 18:12:29 +0000698// The i32imm operand $val can be used by a debugger to store more information
699// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000700def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000701 [/* For disassembly only; pattern left blank */]>,
702 Requires<[IsARM]> {
703 let Inst{27-20} = 0b00010010;
704 let Inst{7-4} = 0b0111;
705}
706
Johnny Chenb98e1602010-02-12 18:55:33 +0000707// Change Processor State is a system instruction -- for disassembly only.
708// The singleton $opt operand contains the following information:
709// opt{4-0} = mode from Inst{4-0}
710// opt{5} = changemode from Inst{17}
711// opt{8-6} = AIF from Inst{8-6}
712// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000713def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000714 [/* For disassembly only; pattern left blank */]>,
715 Requires<[IsARM]> {
716 let Inst{31-28} = 0b1111;
717 let Inst{27-20} = 0b00010000;
718 let Inst{16} = 0;
719 let Inst{5} = 0;
720}
721
Johnny Chenb92a23f2010-02-21 04:42:01 +0000722// Preload signals the memory system of possible future data/instruction access.
723// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000724//
725// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
726// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000727multiclass APreLoad<bit data, bit read, string opc> {
728
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000729 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000730 !strconcat(opc, "\t[$base, $imm]"), []> {
731 let Inst{31-26} = 0b111101;
732 let Inst{25} = 0; // 0 for immediate form
733 let Inst{24} = data;
734 let Inst{22} = read;
735 let Inst{21-20} = 0b01;
736 }
737
738 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
739 !strconcat(opc, "\t$addr"), []> {
740 let Inst{31-26} = 0b111101;
741 let Inst{25} = 1; // 1 for register form
742 let Inst{24} = data;
743 let Inst{22} = read;
744 let Inst{21-20} = 0b01;
745 let Inst{4} = 0;
746 }
747}
748
749defm PLD : APreLoad<1, 1, "pld">;
750defm PLDW : APreLoad<1, 0, "pldw">;
751defm PLI : APreLoad<0, 1, "pli">;
752
Johnny Chena1e76212010-02-13 02:51:09 +0000753def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
754 [/* For disassembly only; pattern left blank */]>,
755 Requires<[IsARM]> {
756 let Inst{31-28} = 0b1111;
757 let Inst{27-20} = 0b00010000;
758 let Inst{16} = 1;
759 let Inst{9} = 1;
760 let Inst{7-4} = 0b0000;
761}
762
763def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
764 [/* For disassembly only; pattern left blank */]>,
765 Requires<[IsARM]> {
766 let Inst{31-28} = 0b1111;
767 let Inst{27-20} = 0b00010000;
768 let Inst{16} = 1;
769 let Inst{9} = 0;
770 let Inst{7-4} = 0b0000;
771}
772
Johnny Chenf4d81052010-02-12 22:53:19 +0000773def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000774 [/* For disassembly only; pattern left blank */]>,
775 Requires<[IsARM, HasV7]> {
776 let Inst{27-16} = 0b001100100000;
777 let Inst{7-4} = 0b1111;
778}
779
Johnny Chenba6e0332010-02-11 17:14:31 +0000780// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000781def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000782 [/* For disassembly only; pattern left blank */]>,
783 Requires<[IsARM]> {
784 let Inst{27-25} = 0b011;
785 let Inst{24-20} = 0b11111;
786 let Inst{7-5} = 0b111;
787 let Inst{4} = 0b1;
788}
789
Evan Cheng12c3a532008-11-06 17:48:05 +0000790// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000791let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000792def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000793 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000794 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000795
Evan Cheng325474e2008-01-07 23:56:57 +0000796let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000797def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000798 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000799 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000800
Evan Chengd87293c2008-11-06 08:47:38 +0000801def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000802 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000803 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
804
Evan Chengd87293c2008-11-06 08:47:38 +0000805def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000806 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000807 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
808
Evan Chengd87293c2008-11-06 08:47:38 +0000809def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000810 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000811 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
812
Evan Chengd87293c2008-11-06 08:47:38 +0000813def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000814 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000815 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
816}
Chris Lattner13c63102008-01-06 05:55:01 +0000817let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000818def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000819 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000820 [(store GPR:$src, addrmodepc:$addr)]>;
821
Evan Chengd87293c2008-11-06 08:47:38 +0000822def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000823 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000824 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
825
Evan Chengd87293c2008-11-06 08:47:38 +0000826def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000827 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000828 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
829}
Evan Cheng12c3a532008-11-06 17:48:05 +0000830} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000831
Evan Chenge07715c2009-06-23 05:25:29 +0000832
833// LEApcrel - Load a pc-relative address into a register without offending the
834// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000835def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000836 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000837 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
838 "${:private}PCRELL${:uid}+8))\n"),
839 !strconcat("${:private}PCRELL${:uid}:\n\t",
840 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000841 []>;
842
Evan Cheng023dd3f2009-06-24 23:14:45 +0000843def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000844 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000845 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000846 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000847 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000848 "${:private}PCRELL${:uid}+8))\n"),
849 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000850 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000851 []> {
852 let Inst{25} = 1;
853}
Evan Chenge07715c2009-06-23 05:25:29 +0000854
Evan Chenga8e29892007-01-19 07:51:42 +0000855//===----------------------------------------------------------------------===//
856// Control Flow Instructions.
857//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000858
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000859let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
860 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000861 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000862 "bx", "\tlr", [(ARMretflag)]>,
863 Requires<[IsARM, HasV4T]> {
864 let Inst{3-0} = 0b1110;
865 let Inst{7-4} = 0b0001;
866 let Inst{19-8} = 0b111111111111;
867 let Inst{27-20} = 0b00010010;
868 }
869
870 // ARMV4 only
871 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
872 "mov", "\tpc, lr", [(ARMretflag)]>,
873 Requires<[IsARM, NoV4T]> {
874 let Inst{11-0} = 0b000000001110;
875 let Inst{15-12} = 0b1111;
876 let Inst{19-16} = 0b0000;
877 let Inst{27-20} = 0b00011010;
878 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000879}
Rafael Espindola27185192006-09-29 21:20:16 +0000880
Bob Wilson04ea6e52009-10-28 00:37:03 +0000881// Indirect branches
882let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000883 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000884 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000885 [(brind GPR:$dst)]>,
886 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000887 let Inst{7-4} = 0b0001;
888 let Inst{19-8} = 0b111111111111;
889 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000890 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000891 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000892
893 // ARMV4 only
894 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
895 [(brind GPR:$dst)]>,
896 Requires<[IsARM, NoV4T]> {
897 let Inst{11-4} = 0b00000000;
898 let Inst{15-12} = 0b1111;
899 let Inst{19-16} = 0b0000;
900 let Inst{27-20} = 0b00011010;
901 let Inst{31-28} = 0b1110;
902 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000903}
904
Evan Chenga8e29892007-01-19 07:51:42 +0000905// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000906// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000907let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
908 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000909 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000910 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000911 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000912 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000913
Bob Wilson54fc1242009-06-22 21:01:46 +0000914// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000915let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000916 Defs = [R0, R1, R2, R3, R12, LR,
917 D0, D1, D2, D3, D4, D5, D6, D7,
918 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000919 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000920 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000921 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000922 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000923 Requires<[IsARM, IsNotDarwin]> {
924 let Inst{31-28} = 0b1110;
925 }
Evan Cheng277f0742007-06-19 21:05:09 +0000926
Evan Cheng12c3a532008-11-06 17:48:05 +0000927 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000928 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000929 [(ARMcall_pred tglobaladdr:$func)]>,
930 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000931
Evan Chenga8e29892007-01-19 07:51:42 +0000932 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000933 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000934 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000935 [(ARMcall GPR:$func)]>,
936 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000937 let Inst{7-4} = 0b0011;
938 let Inst{19-8} = 0b111111111111;
939 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000940 }
941
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000942 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000943 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
944 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000945 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000946 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000947 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000948 let Inst{7-4} = 0b0001;
949 let Inst{19-8} = 0b111111111111;
950 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000951 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000952
953 // ARMv4
954 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
955 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
956 [(ARMcall_nolink tGPR:$func)]>,
957 Requires<[IsARM, NoV4T, IsNotDarwin]> {
958 let Inst{11-4} = 0b00000000;
959 let Inst{15-12} = 0b1111;
960 let Inst{19-16} = 0b0000;
961 let Inst{27-20} = 0b00011010;
962 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000963}
964
965// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000966let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000967 Defs = [R0, R1, R2, R3, R9, R12, LR,
968 D0, D1, D2, D3, D4, D5, D6, D7,
969 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000970 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000971 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000972 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000973 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
974 let Inst{31-28} = 0b1110;
975 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000976
977 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000978 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000979 [(ARMcall_pred tglobaladdr:$func)]>,
980 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000981
982 // ARMv5T and above
983 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000984 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000985 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
986 let Inst{7-4} = 0b0011;
987 let Inst{19-8} = 0b111111111111;
988 let Inst{27-20} = 0b00010010;
989 }
990
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000991 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000992 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
993 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000994 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000995 [(ARMcall_nolink tGPR:$func)]>,
996 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000997 let Inst{7-4} = 0b0001;
998 let Inst{19-8} = 0b111111111111;
999 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001000 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001001
1002 // ARMv4
1003 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1004 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1005 [(ARMcall_nolink tGPR:$func)]>,
1006 Requires<[IsARM, NoV4T, IsDarwin]> {
1007 let Inst{11-4} = 0b00000000;
1008 let Inst{15-12} = 0b1111;
1009 let Inst{19-16} = 0b0000;
1010 let Inst{27-20} = 0b00011010;
1011 }
Rafael Espindola35574632006-07-18 17:00:30 +00001012}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001013
David Goodwin1a8f36e2009-08-12 18:31:53 +00001014let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001015 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001016 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001017 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001018 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001019 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001020
Owen Anderson20ab2902007-11-12 07:39:39 +00001021 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001022 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001023 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001024 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001025 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001026 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001027 let Inst{20} = 0; // S Bit
1028 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001029 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001030 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001031 def BR_JTm : JTI<(outs),
1032 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001033 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001034 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1035 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001036 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001037 let Inst{20} = 1; // L bit
1038 let Inst{21} = 0; // W bit
1039 let Inst{22} = 0; // B bit
1040 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001041 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001042 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001043 def BR_JTadd : JTI<(outs),
1044 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001045 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001046 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1047 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001048 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001049 let Inst{20} = 0; // S bit
1050 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001051 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001052 }
1053 } // isNotDuplicable = 1, isIndirectBranch = 1
1054 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001055
Evan Chengc85e8322007-07-05 07:13:32 +00001056 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001057 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001058 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001059 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001060 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001061}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001062
Johnny Chena1e76212010-02-13 02:51:09 +00001063// Branch and Exchange Jazelle -- for disassembly only
1064def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1065 [/* For disassembly only; pattern left blank */]> {
1066 let Inst{23-20} = 0b0010;
1067 //let Inst{19-8} = 0xfff;
1068 let Inst{7-4} = 0b0010;
1069}
1070
Johnny Chen0296f3e2010-02-16 21:59:54 +00001071// Secure Monitor Call is a system instruction -- for disassembly only
1072def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1073 [/* For disassembly only; pattern left blank */]> {
1074 let Inst{23-20} = 0b0110;
1075 let Inst{7-4} = 0b0111;
1076}
1077
Johnny Chen64dfb782010-02-16 20:04:27 +00001078// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001079let isCall = 1 in {
1080def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1081 [/* For disassembly only; pattern left blank */]>;
1082}
1083
Johnny Chenfb566792010-02-17 21:39:10 +00001084// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001085def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1086 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001087 [/* For disassembly only; pattern left blank */]> {
1088 let Inst{31-28} = 0b1111;
1089 let Inst{22-20} = 0b110; // W = 1
1090}
1091
1092def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1093 NoItinerary, "srs${addr:submode}\tsp, $mode",
1094 [/* For disassembly only; pattern left blank */]> {
1095 let Inst{31-28} = 0b1111;
1096 let Inst{22-20} = 0b100; // W = 0
1097}
1098
Johnny Chenfb566792010-02-17 21:39:10 +00001099// Return From Exception is a system instruction -- for disassembly only
1100def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1101 NoItinerary, "rfe${addr:submode}\t$base!",
1102 [/* For disassembly only; pattern left blank */]> {
1103 let Inst{31-28} = 0b1111;
1104 let Inst{22-20} = 0b011; // W = 1
1105}
1106
1107def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1108 NoItinerary, "rfe${addr:submode}\t$base",
1109 [/* For disassembly only; pattern left blank */]> {
1110 let Inst{31-28} = 0b1111;
1111 let Inst{22-20} = 0b001; // W = 0
1112}
1113
Evan Chenga8e29892007-01-19 07:51:42 +00001114//===----------------------------------------------------------------------===//
1115// Load / store Instructions.
1116//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001117
Evan Chenga8e29892007-01-19 07:51:42 +00001118// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001119let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001120def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001121 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001122 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001123
Evan Chengfa775d02007-03-19 07:20:03 +00001124// Special LDR for loads from non-pc-relative constpools.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001125let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001126def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001127 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001128
Evan Chenga8e29892007-01-19 07:51:42 +00001129// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001130def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001131 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001132 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001133
Jim Grosbach64171712010-02-16 21:07:46 +00001134def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001135 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001136 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001137
Evan Chenga8e29892007-01-19 07:51:42 +00001138// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001139def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001140 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001141 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001142
David Goodwin5d598aa2009-08-19 18:00:44 +00001143def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001144 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001145 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001146
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001147let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001148// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001149def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001150 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001151 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001152
Evan Chenga8e29892007-01-19 07:51:42 +00001153// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001154def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001155 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001156 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001157
Evan Chengd87293c2008-11-06 08:47:38 +00001158def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001159 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001160 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001161
Evan Chengd87293c2008-11-06 08:47:38 +00001162def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001163 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001164 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001165
Evan Chengd87293c2008-11-06 08:47:38 +00001166def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001167 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001168 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001169
Evan Chengd87293c2008-11-06 08:47:38 +00001170def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001171 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001172 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001173
Evan Chengd87293c2008-11-06 08:47:38 +00001174def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001175 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001176 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001177
Evan Chengd87293c2008-11-06 08:47:38 +00001178def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001179 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001180 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001181
Evan Chengd87293c2008-11-06 08:47:38 +00001182def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001183 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001184 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001185
Evan Chengd87293c2008-11-06 08:47:38 +00001186def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001187 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001188 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001189
Evan Chengd87293c2008-11-06 08:47:38 +00001190def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001191 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001192 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001193
1194// For disassembly only
1195def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1196 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1197 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1198 Requires<[IsARM, HasV5TE]>;
1199
1200// For disassembly only
1201def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1202 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1203 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1204 Requires<[IsARM, HasV5TE]>;
1205
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001206}
Evan Chenga8e29892007-01-19 07:51:42 +00001207
Johnny Chenadb561d2010-02-18 03:27:42 +00001208// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001209
1210def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1211 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1212 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1213 let Inst{21} = 1; // overwrite
1214}
1215
1216def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001217 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1218 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1219 let Inst{21} = 1; // overwrite
1220}
1221
1222def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
1223 (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru,
1224 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1225 let Inst{21} = 1; // overwrite
1226}
1227
1228def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1229 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1230 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1231 let Inst{21} = 1; // overwrite
1232}
1233
1234def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1235 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1236 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001237 let Inst{21} = 1; // overwrite
1238}
1239
Evan Chenga8e29892007-01-19 07:51:42 +00001240// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001241def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001242 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001243 [(store GPR:$src, addrmode2:$addr)]>;
1244
1245// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001246def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1247 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001248 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1249
David Goodwin5d598aa2009-08-19 18:00:44 +00001250def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001251 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001252 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1253
1254// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001255let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001256def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001257 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001258 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001259
1260// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001261def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001262 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001263 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001264 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001265 [(set GPR:$base_wb,
1266 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1267
Evan Chengd87293c2008-11-06 08:47:38 +00001268def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001269 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001270 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001271 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001272 [(set GPR:$base_wb,
1273 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1274
Evan Chengd87293c2008-11-06 08:47:38 +00001275def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001276 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001277 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001278 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001279 [(set GPR:$base_wb,
1280 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1281
Evan Chengd87293c2008-11-06 08:47:38 +00001282def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001283 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001284 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001285 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001286 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1287 GPR:$base, am3offset:$offset))]>;
1288
Evan Chengd87293c2008-11-06 08:47:38 +00001289def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001290 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001291 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001292 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001293 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1294 GPR:$base, am2offset:$offset))]>;
1295
Evan Chengd87293c2008-11-06 08:47:38 +00001296def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001297 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001298 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001299 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001300 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1301 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001302
Johnny Chen39a4bb32010-02-18 22:31:18 +00001303// For disassembly only
1304def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1305 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1306 StMiscFrm, IIC_iStoreru,
1307 "strd", "\t$src1, $src2, [$base, $offset]!",
1308 "$base = $base_wb", []>;
1309
1310// For disassembly only
1311def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1312 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1313 StMiscFrm, IIC_iStoreru,
1314 "strd", "\t$src1, $src2, [$base], $offset",
1315 "$base = $base_wb", []>;
1316
Johnny Chenad4df4c2010-03-01 19:22:00 +00001317// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001318
1319def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001320 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001321 StFrm, IIC_iStoreru,
1322 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1323 [/* For disassembly only; pattern left blank */]> {
1324 let Inst{21} = 1; // overwrite
1325}
1326
1327def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001328 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001329 StFrm, IIC_iStoreru,
1330 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1331 [/* For disassembly only; pattern left blank */]> {
1332 let Inst{21} = 1; // overwrite
1333}
1334
Johnny Chenad4df4c2010-03-01 19:22:00 +00001335def STRHT: AI3sthpo<(outs GPR:$base_wb),
1336 (ins GPR:$src, GPR:$base,am3offset:$offset),
1337 StMiscFrm, IIC_iStoreru,
1338 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1339 [/* For disassembly only; pattern left blank */]> {
1340 let Inst{21} = 1; // overwrite
1341}
1342
Evan Chenga8e29892007-01-19 07:51:42 +00001343//===----------------------------------------------------------------------===//
1344// Load / store multiple Instructions.
1345//
1346
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001347let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001348def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001349 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001350 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001351 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001352
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001353let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001354def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001355 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001356 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001357 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001358
1359//===----------------------------------------------------------------------===//
1360// Move Instructions.
1361//
1362
Evan Chengcd799b92009-06-12 20:46:18 +00001363let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001364def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001365 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001366 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001367 let Inst{25} = 0;
1368}
1369
Jim Grosbach64171712010-02-16 21:07:46 +00001370def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001371 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001372 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001373 let Inst{25} = 0;
1374}
Evan Chenga2515702007-03-19 07:09:02 +00001375
Evan Chengb3379fb2009-02-05 08:42:55 +00001376let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001377def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001378 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001379 let Inst{25} = 1;
1380}
1381
1382let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001383def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001384 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001385 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001386 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001387 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001388 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001389 let Inst{25} = 1;
1390}
1391
Evan Cheng5adb66a2009-09-28 09:14:39 +00001392let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001393def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1394 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001395 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001396 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001397 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001398 lo16AllZero:$imm))]>, UnaryDP,
1399 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001400 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001401 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001402}
Evan Cheng13ab0202007-07-10 18:08:01 +00001403
Evan Cheng20956592009-10-21 08:15:52 +00001404def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1405 Requires<[IsARM, HasV6T2]>;
1406
David Goodwinca01a8d2009-09-01 18:32:09 +00001407let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001408def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001409 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001410 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001411
1412// These aren't really mov instructions, but we have to define them this way
1413// due to flag operands.
1414
Evan Cheng071a2792007-09-11 19:55:27 +00001415let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001416def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001417 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001418 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001419def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001420 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001421 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001422}
Evan Chenga8e29892007-01-19 07:51:42 +00001423
Evan Chenga8e29892007-01-19 07:51:42 +00001424//===----------------------------------------------------------------------===//
1425// Extend Instructions.
1426//
1427
1428// Sign extenders
1429
Evan Cheng97f48c32008-11-06 22:15:19 +00001430defm SXTB : AI_unary_rrot<0b01101010,
1431 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1432defm SXTH : AI_unary_rrot<0b01101011,
1433 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001434
Evan Cheng97f48c32008-11-06 22:15:19 +00001435defm SXTAB : AI_bin_rrot<0b01101010,
1436 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1437defm SXTAH : AI_bin_rrot<0b01101011,
1438 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001439
Johnny Chen2ec5e492010-02-22 21:50:40 +00001440// For disassembly only
1441defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1442
1443// For disassembly only
1444defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001445
1446// Zero extenders
1447
1448let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001449defm UXTB : AI_unary_rrot<0b01101110,
1450 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1451defm UXTH : AI_unary_rrot<0b01101111,
1452 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1453defm UXTB16 : AI_unary_rrot<0b01101100,
1454 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001455
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001456def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001457 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001458def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001459 (UXTB16r_rot GPR:$Src, 8)>;
1460
Evan Cheng97f48c32008-11-06 22:15:19 +00001461defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001462 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001463defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001464 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001465}
1466
Evan Chenga8e29892007-01-19 07:51:42 +00001467// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001468// For disassembly only
1469defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001470
Evan Chenga8e29892007-01-19 07:51:42 +00001471
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001472def SBFX : I<(outs GPR:$dst),
1473 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1474 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001475 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001476 Requires<[IsARM, HasV6T2]> {
1477 let Inst{27-21} = 0b0111101;
1478 let Inst{6-4} = 0b101;
1479}
1480
1481def UBFX : I<(outs GPR:$dst),
1482 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1483 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001484 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001485 Requires<[IsARM, HasV6T2]> {
1486 let Inst{27-21} = 0b0111111;
1487 let Inst{6-4} = 0b101;
1488}
1489
Evan Chenga8e29892007-01-19 07:51:42 +00001490//===----------------------------------------------------------------------===//
1491// Arithmetic Instructions.
1492//
1493
Jim Grosbach26421962008-10-14 20:36:24 +00001494defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001495 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001496defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001497 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001498
Evan Chengc85e8322007-07-05 07:13:32 +00001499// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001500defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1501 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1502defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001503 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001504
Evan Cheng62674222009-06-25 23:34:10 +00001505defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001506 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001507defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001508 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001509defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001510 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001511defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001512 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001513
Evan Chengc85e8322007-07-05 07:13:32 +00001514// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001515def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001516 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001517 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1518 let Inst{25} = 1;
1519}
Evan Cheng13ab0202007-07-10 18:08:01 +00001520
Evan Chengedda31c2008-11-05 18:35:52 +00001521def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001522 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001523 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001524 let Inst{25} = 0;
1525}
Evan Chengc85e8322007-07-05 07:13:32 +00001526
1527// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001528let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001529def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001530 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001531 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001532 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001533 let Inst{25} = 1;
1534}
Evan Chengedda31c2008-11-05 18:35:52 +00001535def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001536 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001537 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001538 let Inst{20} = 1;
1539 let Inst{25} = 0;
1540}
Evan Cheng071a2792007-09-11 19:55:27 +00001541}
Evan Chengc85e8322007-07-05 07:13:32 +00001542
Evan Cheng62674222009-06-25 23:34:10 +00001543let Uses = [CPSR] in {
1544def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001545 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001546 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1547 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001548 let Inst{25} = 1;
1549}
Evan Cheng62674222009-06-25 23:34:10 +00001550def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001551 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001552 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1553 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001554 let Inst{25} = 0;
1555}
Evan Cheng62674222009-06-25 23:34:10 +00001556}
1557
1558// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001559let Defs = [CPSR], Uses = [CPSR] in {
1560def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001561 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001562 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1563 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001564 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001565 let Inst{25} = 1;
1566}
Evan Cheng1e249e32009-06-25 20:59:23 +00001567def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001568 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001569 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1570 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001571 let Inst{20} = 1;
1572 let Inst{25} = 0;
1573}
Evan Cheng071a2792007-09-11 19:55:27 +00001574}
Evan Cheng2c614c52007-06-06 10:17:05 +00001575
Evan Chenga8e29892007-01-19 07:51:42 +00001576// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1577def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1578 (SUBri GPR:$src, so_imm_neg:$imm)>;
1579
1580//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1581// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1582//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1583// (SBCri GPR:$src, so_imm_neg:$imm)>;
1584
1585// Note: These are implemented in C++ code, because they have to generate
1586// ADD/SUBrs instructions, which use a complex pattern that a xform function
1587// cannot produce.
1588// (mul X, 2^n+1) -> (add (X << n), X)
1589// (mul X, 2^n-1) -> (rsb X, (X << n))
1590
Johnny Chen667d1272010-02-22 18:50:54 +00001591// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001592// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001593class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001594 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001595 opc, "\t$dst, $a, $b",
1596 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001597 let Inst{27-20} = op27_20;
1598 let Inst{7-4} = op7_4;
1599}
1600
Johnny Chen667d1272010-02-22 18:50:54 +00001601// Saturating add/subtract -- for disassembly only
1602
1603def QADD : AAI<0b00010000, 0b0101, "qadd">;
1604def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1605def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1606def QASX : AAI<0b01100010, 0b0011, "qasx">;
1607def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1608def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1609def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1610def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1611def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1612def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1613def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1614def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1615def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1616def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1617def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1618def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1619
1620// Signed/Unsigned add/subtract -- for disassembly only
1621
1622def SASX : AAI<0b01100001, 0b0011, "sasx">;
1623def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1624def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1625def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1626def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1627def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1628def UASX : AAI<0b01100101, 0b0011, "uasx">;
1629def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1630def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1631def USAX : AAI<0b01100101, 0b0101, "usax">;
1632def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1633def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1634
1635// Signed/Unsigned halving add/subtract -- for disassembly only
1636
1637def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1638def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1639def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1640def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1641def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1642def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1643def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1644def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1645def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1646def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1647def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1648def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1649
Johnny Chenadc77332010-02-26 22:04:29 +00001650// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001651
Johnny Chenadc77332010-02-26 22:04:29 +00001652def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001653 MulFrm /* for convenience */, NoItinerary, "usad8",
1654 "\t$dst, $a, $b", []>,
1655 Requires<[IsARM, HasV6]> {
1656 let Inst{27-20} = 0b01111000;
1657 let Inst{15-12} = 0b1111;
1658 let Inst{7-4} = 0b0001;
1659}
1660def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1661 MulFrm /* for convenience */, NoItinerary, "usada8",
1662 "\t$dst, $a, $b, $acc", []>,
1663 Requires<[IsARM, HasV6]> {
1664 let Inst{27-20} = 0b01111000;
1665 let Inst{7-4} = 0b0001;
1666}
1667
1668// Signed/Unsigned saturate -- for disassembly only
1669
1670def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001671 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001672 [/* For disassembly only; pattern left blank */]> {
1673 let Inst{27-21} = 0b0110101;
1674 let Inst{6-4} = 0b001;
1675}
1676
1677def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001678 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001679 [/* For disassembly only; pattern left blank */]> {
1680 let Inst{27-21} = 0b0110101;
1681 let Inst{6-4} = 0b101;
1682}
1683
1684def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1685 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1686 [/* For disassembly only; pattern left blank */]> {
1687 let Inst{27-20} = 0b01101010;
1688 let Inst{7-4} = 0b0011;
1689}
1690
1691def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001692 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001693 [/* For disassembly only; pattern left blank */]> {
1694 let Inst{27-21} = 0b0110111;
1695 let Inst{6-4} = 0b001;
1696}
1697
1698def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001699 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001700 [/* For disassembly only; pattern left blank */]> {
1701 let Inst{27-21} = 0b0110111;
1702 let Inst{6-4} = 0b101;
1703}
1704
1705def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1706 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1707 [/* For disassembly only; pattern left blank */]> {
1708 let Inst{27-20} = 0b01101110;
1709 let Inst{7-4} = 0b0011;
1710}
Evan Chenga8e29892007-01-19 07:51:42 +00001711
1712//===----------------------------------------------------------------------===//
1713// Bitwise Instructions.
1714//
1715
Jim Grosbach26421962008-10-14 20:36:24 +00001716defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001717 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001718defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001719 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001720defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001721 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001722defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001723 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001724
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001725def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001726 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001727 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001728 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1729 Requires<[IsARM, HasV6T2]> {
1730 let Inst{27-21} = 0b0111110;
1731 let Inst{6-0} = 0b0011111;
1732}
1733
Johnny Chenb2503c02010-02-17 06:31:48 +00001734// A8.6.18 BFI - Bitfield insert (Encoding A1)
1735// Added for disassembler with the pattern field purposely left blank.
1736def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1737 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1738 "bfi", "\t$dst, $src, $imm", "",
1739 [/* For disassembly only; pattern left blank */]>,
1740 Requires<[IsARM, HasV6T2]> {
1741 let Inst{27-21} = 0b0111110;
1742 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1743}
1744
David Goodwin5d598aa2009-08-19 18:00:44 +00001745def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001746 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001747 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001748 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001749 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001750}
Evan Chengedda31c2008-11-05 18:35:52 +00001751def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001752 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001753 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1754 let Inst{25} = 0;
1755}
Evan Chengb3379fb2009-02-05 08:42:55 +00001756let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001757def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001758 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001759 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1760 let Inst{25} = 1;
1761}
Evan Chenga8e29892007-01-19 07:51:42 +00001762
1763def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1764 (BICri GPR:$src, so_imm_not:$imm)>;
1765
1766//===----------------------------------------------------------------------===//
1767// Multiply Instructions.
1768//
1769
Evan Cheng8de898a2009-06-26 00:19:44 +00001770let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001771def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001772 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001773 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001774
Evan Chengfbc9d412008-11-06 01:21:28 +00001775def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001776 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001777 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001778
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001779def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001780 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001781 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1782 Requires<[IsARM, HasV6T2]>;
1783
Evan Chenga8e29892007-01-19 07:51:42 +00001784// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001785let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001786let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001787def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001788 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001789 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001790
Evan Chengfbc9d412008-11-06 01:21:28 +00001791def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001792 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001793 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001794}
Evan Chenga8e29892007-01-19 07:51:42 +00001795
1796// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001797def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001798 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001799 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001800
Evan Chengfbc9d412008-11-06 01:21:28 +00001801def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001802 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001803 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001804
Evan Chengfbc9d412008-11-06 01:21:28 +00001805def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001806 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001807 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001808 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001809} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001810
1811// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001812def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001813 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001814 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001815 Requires<[IsARM, HasV6]> {
1816 let Inst{7-4} = 0b0001;
1817 let Inst{15-12} = 0b1111;
1818}
Evan Cheng13ab0202007-07-10 18:08:01 +00001819
Johnny Chen2ec5e492010-02-22 21:50:40 +00001820def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1821 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1822 [/* For disassembly only; pattern left blank */]>,
1823 Requires<[IsARM, HasV6]> {
1824 let Inst{7-4} = 0b0011; // R = 1
1825 let Inst{15-12} = 0b1111;
1826}
1827
Evan Chengfbc9d412008-11-06 01:21:28 +00001828def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001829 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001830 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001831 Requires<[IsARM, HasV6]> {
1832 let Inst{7-4} = 0b0001;
1833}
Evan Chenga8e29892007-01-19 07:51:42 +00001834
Johnny Chen2ec5e492010-02-22 21:50:40 +00001835def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1836 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1837 [/* For disassembly only; pattern left blank */]>,
1838 Requires<[IsARM, HasV6]> {
1839 let Inst{7-4} = 0b0011; // R = 1
1840}
Evan Chenga8e29892007-01-19 07:51:42 +00001841
Evan Chengfbc9d412008-11-06 01:21:28 +00001842def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001843 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001844 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001845 Requires<[IsARM, HasV6]> {
1846 let Inst{7-4} = 0b1101;
1847}
Evan Chenga8e29892007-01-19 07:51:42 +00001848
Johnny Chen2ec5e492010-02-22 21:50:40 +00001849def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1850 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1851 [/* For disassembly only; pattern left blank */]>,
1852 Requires<[IsARM, HasV6]> {
1853 let Inst{7-4} = 0b1111; // R = 1
1854}
1855
Raul Herbster37fb5b12007-08-30 23:25:47 +00001856multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001857 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001858 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001859 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1860 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001861 Requires<[IsARM, HasV5TE]> {
1862 let Inst{5} = 0;
1863 let Inst{6} = 0;
1864 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001865
Evan Chengeb4f52e2008-11-06 03:35:07 +00001866 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001867 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001868 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001869 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001870 Requires<[IsARM, HasV5TE]> {
1871 let Inst{5} = 0;
1872 let Inst{6} = 1;
1873 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001874
Evan Chengeb4f52e2008-11-06 03:35:07 +00001875 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001876 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001877 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001878 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001879 Requires<[IsARM, HasV5TE]> {
1880 let Inst{5} = 1;
1881 let Inst{6} = 0;
1882 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001883
Evan Chengeb4f52e2008-11-06 03:35:07 +00001884 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001885 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001886 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1887 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001888 Requires<[IsARM, HasV5TE]> {
1889 let Inst{5} = 1;
1890 let Inst{6} = 1;
1891 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001892
Evan Chengeb4f52e2008-11-06 03:35:07 +00001893 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001894 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001895 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001896 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001897 Requires<[IsARM, HasV5TE]> {
1898 let Inst{5} = 1;
1899 let Inst{6} = 0;
1900 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001901
Evan Chengeb4f52e2008-11-06 03:35:07 +00001902 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001903 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001904 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001905 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001906 Requires<[IsARM, HasV5TE]> {
1907 let Inst{5} = 1;
1908 let Inst{6} = 1;
1909 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001910}
1911
Raul Herbster37fb5b12007-08-30 23:25:47 +00001912
1913multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001914 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001915 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001916 [(set GPR:$dst, (add GPR:$acc,
1917 (opnode (sext_inreg GPR:$a, i16),
1918 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001919 Requires<[IsARM, HasV5TE]> {
1920 let Inst{5} = 0;
1921 let Inst{6} = 0;
1922 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001923
Evan Chengeb4f52e2008-11-06 03:35:07 +00001924 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001925 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001926 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001927 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001928 Requires<[IsARM, HasV5TE]> {
1929 let Inst{5} = 0;
1930 let Inst{6} = 1;
1931 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001932
Evan Chengeb4f52e2008-11-06 03:35:07 +00001933 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001934 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001935 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001936 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001937 Requires<[IsARM, HasV5TE]> {
1938 let Inst{5} = 1;
1939 let Inst{6} = 0;
1940 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001941
Evan Chengeb4f52e2008-11-06 03:35:07 +00001942 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001943 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1944 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1945 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001946 Requires<[IsARM, HasV5TE]> {
1947 let Inst{5} = 1;
1948 let Inst{6} = 1;
1949 }
Evan Chenga8e29892007-01-19 07:51:42 +00001950
Evan Chengeb4f52e2008-11-06 03:35:07 +00001951 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001952 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001953 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001954 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001955 Requires<[IsARM, HasV5TE]> {
1956 let Inst{5} = 0;
1957 let Inst{6} = 0;
1958 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001959
Evan Chengeb4f52e2008-11-06 03:35:07 +00001960 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001961 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001962 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001963 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001964 Requires<[IsARM, HasV5TE]> {
1965 let Inst{5} = 0;
1966 let Inst{6} = 1;
1967 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001968}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001969
Raul Herbster37fb5b12007-08-30 23:25:47 +00001970defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1971defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001972
Johnny Chen83498e52010-02-12 21:59:23 +00001973// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1974def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1975 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1976 [/* For disassembly only; pattern left blank */]>,
1977 Requires<[IsARM, HasV5TE]> {
1978 let Inst{5} = 0;
1979 let Inst{6} = 0;
1980}
1981
1982def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1983 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1984 [/* For disassembly only; pattern left blank */]>,
1985 Requires<[IsARM, HasV5TE]> {
1986 let Inst{5} = 0;
1987 let Inst{6} = 1;
1988}
1989
1990def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1991 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1992 [/* For disassembly only; pattern left blank */]>,
1993 Requires<[IsARM, HasV5TE]> {
1994 let Inst{5} = 1;
1995 let Inst{6} = 0;
1996}
1997
1998def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1999 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2000 [/* For disassembly only; pattern left blank */]>,
2001 Requires<[IsARM, HasV5TE]> {
2002 let Inst{5} = 1;
2003 let Inst{6} = 1;
2004}
2005
Johnny Chen667d1272010-02-22 18:50:54 +00002006// Helper class for AI_smld -- for disassembly only
2007class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2008 InstrItinClass itin, string opc, string asm>
2009 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2010 let Inst{4} = 1;
2011 let Inst{5} = swap;
2012 let Inst{6} = sub;
2013 let Inst{7} = 0;
2014 let Inst{21-20} = 0b00;
2015 let Inst{22} = long;
2016 let Inst{27-23} = 0b01110;
2017}
2018
2019multiclass AI_smld<bit sub, string opc> {
2020
2021 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2022 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2023
2024 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2025 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2026
2027 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2028 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2029
2030 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2031 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2032
2033}
2034
2035defm SMLA : AI_smld<0, "smla">;
2036defm SMLS : AI_smld<1, "smls">;
2037
Johnny Chen2ec5e492010-02-22 21:50:40 +00002038multiclass AI_sdml<bit sub, string opc> {
2039
2040 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2041 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2042 let Inst{15-12} = 0b1111;
2043 }
2044
2045 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2046 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2047 let Inst{15-12} = 0b1111;
2048 }
2049
2050}
2051
2052defm SMUA : AI_sdml<0, "smua">;
2053defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002054
Evan Chenga8e29892007-01-19 07:51:42 +00002055//===----------------------------------------------------------------------===//
2056// Misc. Arithmetic Instructions.
2057//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002058
David Goodwin5d598aa2009-08-19 18:00:44 +00002059def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002060 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002061 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2062 let Inst{7-4} = 0b0001;
2063 let Inst{11-8} = 0b1111;
2064 let Inst{19-16} = 0b1111;
2065}
Rafael Espindola199dd672006-10-17 13:13:23 +00002066
Jim Grosbach3482c802010-01-18 19:58:49 +00002067def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002068 "rbit", "\t$dst, $src",
2069 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2070 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002071 let Inst{7-4} = 0b0011;
2072 let Inst{11-8} = 0b1111;
2073 let Inst{19-16} = 0b1111;
2074}
2075
David Goodwin5d598aa2009-08-19 18:00:44 +00002076def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002077 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002078 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2079 let Inst{7-4} = 0b0011;
2080 let Inst{11-8} = 0b1111;
2081 let Inst{19-16} = 0b1111;
2082}
Rafael Espindola199dd672006-10-17 13:13:23 +00002083
David Goodwin5d598aa2009-08-19 18:00:44 +00002084def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002085 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002086 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002087 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2088 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2089 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2090 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002091 Requires<[IsARM, HasV6]> {
2092 let Inst{7-4} = 0b1011;
2093 let Inst{11-8} = 0b1111;
2094 let Inst{19-16} = 0b1111;
2095}
Rafael Espindola27185192006-09-29 21:20:16 +00002096
David Goodwin5d598aa2009-08-19 18:00:44 +00002097def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002098 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002099 [(set GPR:$dst,
2100 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002101 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2102 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002103 Requires<[IsARM, HasV6]> {
2104 let Inst{7-4} = 0b1011;
2105 let Inst{11-8} = 0b1111;
2106 let Inst{19-16} = 0b1111;
2107}
Rafael Espindola27185192006-09-29 21:20:16 +00002108
Evan Cheng8b59db32008-11-07 01:41:35 +00002109def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2110 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002111 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002112 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2113 (and (shl GPR:$src2, (i32 imm:$shamt)),
2114 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002115 Requires<[IsARM, HasV6]> {
2116 let Inst{6-4} = 0b001;
2117}
Rafael Espindola27185192006-09-29 21:20:16 +00002118
Evan Chenga8e29892007-01-19 07:51:42 +00002119// Alternate cases for PKHBT where identities eliminate some nodes.
2120def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2121 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2122def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2123 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002124
Rafael Espindolaa2845842006-10-05 16:48:49 +00002125
Evan Cheng8b59db32008-11-07 01:41:35 +00002126def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2127 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002128 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002129 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2130 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002131 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2132 let Inst{6-4} = 0b101;
2133}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002134
Evan Chenga8e29892007-01-19 07:51:42 +00002135// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2136// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002137def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002138 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2139def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2140 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2141 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002142
Evan Chenga8e29892007-01-19 07:51:42 +00002143//===----------------------------------------------------------------------===//
2144// Comparison Instructions...
2145//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002146
Jim Grosbach26421962008-10-14 20:36:24 +00002147defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002148 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002149//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2150// Compare-to-zero still works out, just not the relationals
2151//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2152// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002153
Evan Chenga8e29892007-01-19 07:51:42 +00002154// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002155defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002156 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002157defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002158 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002159
David Goodwinc0309b42009-06-29 15:33:01 +00002160defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2161 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2162defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2163 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002164
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002165//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2166// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002167
David Goodwinc0309b42009-06-29 15:33:01 +00002168def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002169 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002170
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002171
Evan Chenga8e29892007-01-19 07:51:42 +00002172// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002173// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002174// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00002175def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002176 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002177 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002178 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002179 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002180 let Inst{25} = 0;
2181}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002182
Evan Chengd87293c2008-11-06 08:47:38 +00002183def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002184 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002185 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002186 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002187 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002188 let Inst{25} = 0;
2189}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002190
Evan Chengd87293c2008-11-06 08:47:38 +00002191def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002192 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002193 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002194 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002195 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002196 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002197}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002198
Jim Grosbach3728e962009-12-10 00:11:09 +00002199//===----------------------------------------------------------------------===//
2200// Atomic operations intrinsics
2201//
2202
2203// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002204let hasSideEffects = 1 in {
2205def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002206 Pseudo, NoItinerary,
2207 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002208 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002209 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002210 let Inst{31-4} = 0xf57ff05;
2211 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002212 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002213 let Inst{3-0} = 0b1111;
2214}
Jim Grosbach3728e962009-12-10 00:11:09 +00002215
Jim Grosbachf6b28622009-12-14 18:31:20 +00002216def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002217 Pseudo, NoItinerary,
2218 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002219 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002220 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002221 let Inst{31-4} = 0xf57ff04;
2222 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002223 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002224 let Inst{3-0} = 0b1111;
2225}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002226
2227def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2228 Pseudo, NoItinerary,
2229 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2230 [(ARMMemBarrierV6 GPR:$zero)]>,
2231 Requires<[IsARM, HasV6]> {
2232 // FIXME: add support for options other than a full system DMB
2233 // FIXME: add encoding
2234}
2235
2236def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2237 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002238 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002239 [(ARMSyncBarrierV6 GPR:$zero)]>,
2240 Requires<[IsARM, HasV6]> {
2241 // FIXME: add support for options other than a full system DSB
2242 // FIXME: add encoding
2243}
Jim Grosbach3728e962009-12-10 00:11:09 +00002244}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002245
Johnny Chenfd6037d2010-02-18 00:19:08 +00002246// Helper class for multiclass MemB -- for disassembly only
2247class AMBI<string opc, string asm>
2248 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2249 [/* For disassembly only; pattern left blank */]>,
2250 Requires<[IsARM, HasV7]> {
2251 let Inst{31-20} = 0xf57;
2252}
2253
2254multiclass MemB<bits<4> op7_4, string opc> {
2255
2256 def st : AMBI<opc, "\tst"> {
2257 let Inst{7-4} = op7_4;
2258 let Inst{3-0} = 0b1110;
2259 }
2260
2261 def ish : AMBI<opc, "\tish"> {
2262 let Inst{7-4} = op7_4;
2263 let Inst{3-0} = 0b1011;
2264 }
2265
2266 def ishst : AMBI<opc, "\tishst"> {
2267 let Inst{7-4} = op7_4;
2268 let Inst{3-0} = 0b1010;
2269 }
2270
2271 def nsh : AMBI<opc, "\tnsh"> {
2272 let Inst{7-4} = op7_4;
2273 let Inst{3-0} = 0b0111;
2274 }
2275
2276 def nshst : AMBI<opc, "\tnshst"> {
2277 let Inst{7-4} = op7_4;
2278 let Inst{3-0} = 0b0110;
2279 }
2280
2281 def osh : AMBI<opc, "\tosh"> {
2282 let Inst{7-4} = op7_4;
2283 let Inst{3-0} = 0b0011;
2284 }
2285
2286 def oshst : AMBI<opc, "\toshst"> {
2287 let Inst{7-4} = op7_4;
2288 let Inst{3-0} = 0b0010;
2289 }
2290}
2291
2292// These DMB variants are for disassembly only.
2293defm DMB : MemB<0b0101, "dmb">;
2294
2295// These DSB variants are for disassembly only.
2296defm DSB : MemB<0b0100, "dsb">;
2297
2298// ISB has only full system option -- for disassembly only
2299def ISBsy : AMBI<"isb", ""> {
2300 let Inst{7-4} = 0b0110;
2301 let Inst{3-0} = 0b1111;
2302}
2303
Jim Grosbach66869102009-12-11 18:52:41 +00002304let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002305 let Uses = [CPSR] in {
2306 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2307 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2308 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2309 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2310 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2311 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2312 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2313 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2314 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2315 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2316 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2317 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2318 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2319 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2320 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2321 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2322 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2323 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2324 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2325 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2326 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2327 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2328 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2329 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2330 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2331 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2332 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2333 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2334 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2335 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2336 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2337 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2338 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2340 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2341 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2342 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2343 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2344 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2345 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2346 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2347 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2348 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2349 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2350 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2351 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2352 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2353 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2354 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2355 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2356 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2357 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2358 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2359 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2360 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2361 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2362 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2363 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2364 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2365 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2366 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2367 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2368 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2369 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2370 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2371 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2372 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2373 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2374 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2375 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2376 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2377 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2378
2379 def ATOMIC_SWAP_I8 : PseudoInst<
2380 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2381 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2382 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2383 def ATOMIC_SWAP_I16 : PseudoInst<
2384 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2385 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2386 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2387 def ATOMIC_SWAP_I32 : PseudoInst<
2388 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2389 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2390 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2391
Jim Grosbache801dc42009-12-12 01:40:06 +00002392 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2393 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2394 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2395 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2396 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2397 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2398 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2399 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2400 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2401 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2402 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2403 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2404}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002405}
2406
2407let mayLoad = 1 in {
2408def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2409 "ldrexb", "\t$dest, [$ptr]",
2410 []>;
2411def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2412 "ldrexh", "\t$dest, [$ptr]",
2413 []>;
2414def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2415 "ldrex", "\t$dest, [$ptr]",
2416 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002417def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002418 NoItinerary,
2419 "ldrexd", "\t$dest, $dest2, [$ptr]",
2420 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002421}
2422
Jim Grosbach587b0722009-12-16 19:44:06 +00002423let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002424def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002425 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002426 "strexb", "\t$success, $src, [$ptr]",
2427 []>;
2428def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2429 NoItinerary,
2430 "strexh", "\t$success, $src, [$ptr]",
2431 []>;
2432def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002433 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002434 "strex", "\t$success, $src, [$ptr]",
2435 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002436def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002437 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2438 NoItinerary,
2439 "strexd", "\t$success, $src, $src2, [$ptr]",
2440 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002441}
2442
Johnny Chenb9436272010-02-17 22:37:58 +00002443// Clear-Exclusive is for disassembly only.
2444def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2445 [/* For disassembly only; pattern left blank */]>,
2446 Requires<[IsARM, HasV7]> {
2447 let Inst{31-20} = 0xf57;
2448 let Inst{7-4} = 0b0001;
2449}
2450
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002451// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2452let mayLoad = 1 in {
2453def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2454 "swp", "\t$dst, $src, [$ptr]",
2455 [/* For disassembly only; pattern left blank */]> {
2456 let Inst{27-23} = 0b00010;
2457 let Inst{22} = 0; // B = 0
2458 let Inst{21-20} = 0b00;
2459 let Inst{7-4} = 0b1001;
2460}
2461
2462def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2463 "swpb", "\t$dst, $src, [$ptr]",
2464 [/* For disassembly only; pattern left blank */]> {
2465 let Inst{27-23} = 0b00010;
2466 let Inst{22} = 1; // B = 1
2467 let Inst{21-20} = 0b00;
2468 let Inst{7-4} = 0b1001;
2469}
2470}
2471
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002472//===----------------------------------------------------------------------===//
2473// TLS Instructions
2474//
2475
2476// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002477let isCall = 1,
2478 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002479 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002480 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002481 [(set R0, ARMthread_pointer)]>;
2482}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002483
Evan Chenga8e29892007-01-19 07:51:42 +00002484//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002485// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002486// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002487// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002488// Since by its nature we may be coming from some other function to get
2489// here, and we're using the stack frame for the containing function to
2490// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002491// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002492// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002493// except for our own input by listing the relevant registers in Defs. By
2494// doing so, we also cause the prologue/epilogue code to actively preserve
2495// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002496// A constant value is passed in $val, and we use the location as a scratch.
2497let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002498 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2499 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002500 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002501 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002502 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002503 AddrModeNone, SizeSpecial, IndexModeNone,
2504 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002505 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002506 "add\t$val, pc, #8\n\t"
2507 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002508 "mov\tr0, #0\n\t"
2509 "add\tpc, pc, #0\n\t"
2510 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002511 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002512}
2513
2514//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002515// Non-Instruction Patterns
2516//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002517
Evan Chenga8e29892007-01-19 07:51:42 +00002518// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002519
Evan Chenga8e29892007-01-19 07:51:42 +00002520// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002521let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002522def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002523 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002524 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002525 [(set GPR:$dst, so_imm2part:$src)]>,
2526 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002527
Evan Chenga8e29892007-01-19 07:51:42 +00002528def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002529 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2530 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002531def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002532 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2533 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002534def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2535 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2536 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002537def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2538 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2539 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002540
Evan Cheng5adb66a2009-09-28 09:14:39 +00002541// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002542// This is a single pseudo instruction, the benefit is that it can be remat'd
2543// as a single unit instead of having to handle reg inputs.
2544// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002545let isReMaterializable = 1 in
2546def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002547 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002548 [(set GPR:$dst, (i32 imm:$src))]>,
2549 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002550
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002551// ConstantPool, GlobalAddress, and JumpTable
2552def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2553 Requires<[IsARM, DontUseMovt]>;
2554def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2555def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2556 Requires<[IsARM, UseMovt]>;
2557def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2558 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2559
Evan Chenga8e29892007-01-19 07:51:42 +00002560// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002561
Rafael Espindola24357862006-10-19 17:05:03 +00002562
Evan Chenga8e29892007-01-19 07:51:42 +00002563// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002564def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002565 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002566def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002567 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002568
Evan Chenga8e29892007-01-19 07:51:42 +00002569// zextload i1 -> zextload i8
2570def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002571
Evan Chenga8e29892007-01-19 07:51:42 +00002572// extload -> zextload
2573def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2574def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2575def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002576
Evan Cheng83b5cf02008-11-05 23:22:34 +00002577def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2578def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2579
Evan Cheng34b12d22007-01-19 20:27:35 +00002580// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002581def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2582 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002583 (SMULBB GPR:$a, GPR:$b)>;
2584def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2585 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002586def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2587 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002588 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002589def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002590 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002591def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2592 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002593 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002594def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002595 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002596def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2597 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002598 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002599def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002600 (SMULWB GPR:$a, GPR:$b)>;
2601
2602def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002603 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2604 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002605 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2606def : ARMV5TEPat<(add GPR:$acc,
2607 (mul sext_16_node:$a, sext_16_node:$b)),
2608 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2609def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002610 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2611 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002612 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2613def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002614 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002615 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2616def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002617 (mul (sra GPR:$a, (i32 16)),
2618 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002619 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2620def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002621 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002622 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2623def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002624 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2625 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002626 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2627def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002628 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002629 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2630
Evan Chenga8e29892007-01-19 07:51:42 +00002631//===----------------------------------------------------------------------===//
2632// Thumb Support
2633//
2634
2635include "ARMInstrThumb.td"
2636
2637//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002638// Thumb2 Support
2639//
2640
2641include "ARMInstrThumb2.td"
2642
2643//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002644// Floating Point Support
2645//
2646
2647include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002648
2649//===----------------------------------------------------------------------===//
2650// Advanced SIMD (NEON) Support
2651//
2652
2653include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002654
2655//===----------------------------------------------------------------------===//
2656// Coprocessor Instructions. For disassembly only.
2657//
2658
2659def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2660 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2661 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2662 [/* For disassembly only; pattern left blank */]> {
2663 let Inst{4} = 0;
2664}
2665
2666def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2667 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2668 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2669 [/* For disassembly only; pattern left blank */]> {
2670 let Inst{31-28} = 0b1111;
2671 let Inst{4} = 0;
2672}
2673
Johnny Chen64dfb782010-02-16 20:04:27 +00002674class ACI<dag oops, dag iops, string opc, string asm>
2675 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2676 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2677 let Inst{27-25} = 0b110;
2678}
2679
2680multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2681
2682 def _OFFSET : ACI<(outs),
2683 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2684 opc, "\tp$cop, cr$CRd, $addr"> {
2685 let Inst{31-28} = op31_28;
2686 let Inst{24} = 1; // P = 1
2687 let Inst{21} = 0; // W = 0
2688 let Inst{22} = 0; // D = 0
2689 let Inst{20} = load;
2690 }
2691
2692 def _PRE : ACI<(outs),
2693 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2694 opc, "\tp$cop, cr$CRd, $addr!"> {
2695 let Inst{31-28} = op31_28;
2696 let Inst{24} = 1; // P = 1
2697 let Inst{21} = 1; // W = 1
2698 let Inst{22} = 0; // D = 0
2699 let Inst{20} = load;
2700 }
2701
2702 def _POST : ACI<(outs),
2703 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2704 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2705 let Inst{31-28} = op31_28;
2706 let Inst{24} = 0; // P = 0
2707 let Inst{21} = 1; // W = 1
2708 let Inst{22} = 0; // D = 0
2709 let Inst{20} = load;
2710 }
2711
2712 def _OPTION : ACI<(outs),
2713 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2714 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2715 let Inst{31-28} = op31_28;
2716 let Inst{24} = 0; // P = 0
2717 let Inst{23} = 1; // U = 1
2718 let Inst{21} = 0; // W = 0
2719 let Inst{22} = 0; // D = 0
2720 let Inst{20} = load;
2721 }
2722
2723 def L_OFFSET : ACI<(outs),
2724 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2725 opc, "l\tp$cop, cr$CRd, $addr"> {
2726 let Inst{31-28} = op31_28;
2727 let Inst{24} = 1; // P = 1
2728 let Inst{21} = 0; // W = 0
2729 let Inst{22} = 1; // D = 1
2730 let Inst{20} = load;
2731 }
2732
2733 def L_PRE : ACI<(outs),
2734 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2735 opc, "l\tp$cop, cr$CRd, $addr!"> {
2736 let Inst{31-28} = op31_28;
2737 let Inst{24} = 1; // P = 1
2738 let Inst{21} = 1; // W = 1
2739 let Inst{22} = 1; // D = 1
2740 let Inst{20} = load;
2741 }
2742
2743 def L_POST : ACI<(outs),
2744 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2745 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2746 let Inst{31-28} = op31_28;
2747 let Inst{24} = 0; // P = 0
2748 let Inst{21} = 1; // W = 1
2749 let Inst{22} = 1; // D = 1
2750 let Inst{20} = load;
2751 }
2752
2753 def L_OPTION : ACI<(outs),
2754 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2755 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2756 let Inst{31-28} = op31_28;
2757 let Inst{24} = 0; // P = 0
2758 let Inst{23} = 1; // U = 1
2759 let Inst{21} = 0; // W = 0
2760 let Inst{22} = 1; // D = 1
2761 let Inst{20} = load;
2762 }
2763}
2764
2765defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2766defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2767defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2768defm STC2 : LdStCop<0b1111, 0, "stc2">;
2769
Johnny Chen906d57f2010-02-12 01:44:23 +00002770def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2771 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2772 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2773 [/* For disassembly only; pattern left blank */]> {
2774 let Inst{20} = 0;
2775 let Inst{4} = 1;
2776}
2777
2778def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2779 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2780 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2781 [/* For disassembly only; pattern left blank */]> {
2782 let Inst{31-28} = 0b1111;
2783 let Inst{20} = 0;
2784 let Inst{4} = 1;
2785}
2786
2787def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2788 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2789 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2790 [/* For disassembly only; pattern left blank */]> {
2791 let Inst{20} = 1;
2792 let Inst{4} = 1;
2793}
2794
2795def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2796 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2797 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2798 [/* For disassembly only; pattern left blank */]> {
2799 let Inst{31-28} = 0b1111;
2800 let Inst{20} = 1;
2801 let Inst{4} = 1;
2802}
2803
2804def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2805 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2806 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2807 [/* For disassembly only; pattern left blank */]> {
2808 let Inst{23-20} = 0b0100;
2809}
2810
2811def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2812 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2813 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2814 [/* For disassembly only; pattern left blank */]> {
2815 let Inst{31-28} = 0b1111;
2816 let Inst{23-20} = 0b0100;
2817}
2818
2819def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2820 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2821 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2822 [/* For disassembly only; pattern left blank */]> {
2823 let Inst{23-20} = 0b0101;
2824}
2825
2826def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2827 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2828 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2829 [/* For disassembly only; pattern left blank */]> {
2830 let Inst{31-28} = 0b1111;
2831 let Inst{23-20} = 0b0101;
2832}
2833
Johnny Chenb98e1602010-02-12 18:55:33 +00002834//===----------------------------------------------------------------------===//
2835// Move between special register and ARM core register -- for disassembly only
2836//
2837
2838def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2839 [/* For disassembly only; pattern left blank */]> {
2840 let Inst{23-20} = 0b0000;
2841 let Inst{7-4} = 0b0000;
2842}
2843
2844def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2845 [/* For disassembly only; pattern left blank */]> {
2846 let Inst{23-20} = 0b0100;
2847 let Inst{7-4} = 0b0000;
2848}
2849
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002850def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2851 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002852 [/* For disassembly only; pattern left blank */]> {
2853 let Inst{23-20} = 0b0010;
2854 let Inst{7-4} = 0b0000;
2855}
2856
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002857def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2858 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00002859 [/* For disassembly only; pattern left blank */]> {
2860 let Inst{23-20} = 0b0010;
2861 let Inst{7-4} = 0b0000;
2862}
2863
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002864def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2865 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00002866 [/* For disassembly only; pattern left blank */]> {
2867 let Inst{23-20} = 0b0110;
2868 let Inst{7-4} = 0b0000;
2869}
2870
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002871def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2872 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002873 [/* For disassembly only; pattern left blank */]> {
2874 let Inst{23-20} = 0b0110;
2875 let Inst{7-4} = 0b0000;
2876}