blob: 739566a210b82c36d9c53941cf45caa4a379381c [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
33#include "llvm/IR/Intrinsics.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000034#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Akira Hatanaka2b861be2012-10-19 21:47:33 +000041STATISTIC(NumTailCalls, "Number of tail calls");
42
43static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000044LargeGOT("mxgot", cl::Hidden,
45 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
46
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000047static const uint16_t O32IntRegs[4] = {
48 Mips::A0, Mips::A1, Mips::A2, Mips::A3
49};
50
51static const uint16_t Mips64IntRegs[8] = {
52 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
53 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
54};
55
56static const uint16_t Mips64DPRegs[8] = {
57 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
58 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
59};
60
Jia Liubb481f82012-02-28 07:46:26 +000061// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000062// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000063// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000064static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000065 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000066 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000067
Akira Hatanakad6bc5232011-12-05 21:26:34 +000068 Size = CountPopulation_64(I);
69 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000070 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000071}
72
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000073SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000074 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
75 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
76}
77
Akira Hatanaka6b28b802012-11-21 20:26:38 +000078static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
79 EVT Ty = Op.getValueType();
80
81 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
82 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
83 Flag);
84 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
85 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
86 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
87 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
88 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
89 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
90 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
91 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
92 N->getOffset(), Flag);
93
94 llvm_unreachable("Unexpected node type.");
95 return SDValue();
96}
97
98static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
99 DebugLoc DL = Op.getDebugLoc();
100 EVT Ty = Op.getValueType();
101 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
102 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
103 return DAG.getNode(ISD::ADD, DL, Ty,
104 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
105 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
106}
107
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000108SDValue MipsTargetLowering::getAddrLocal(SDValue Op, SelectionDAG &DAG,
109 bool HasMips64) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000110 DebugLoc DL = Op.getDebugLoc();
111 EVT Ty = Op.getValueType();
112 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000113 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000114 getTargetNode(Op, DAG, GOTFlag));
115 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
116 MachinePointerInfo::getGOT(), false, false, false,
117 0);
118 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
119 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
120 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
121}
122
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000123SDValue MipsTargetLowering::getAddrGlobal(SDValue Op, SelectionDAG &DAG,
124 unsigned Flag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000125 DebugLoc DL = Op.getDebugLoc();
126 EVT Ty = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000127 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000128 getTargetNode(Op, DAG, Flag));
129 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
130 MachinePointerInfo::getGOT(), false, false, false, 0);
131}
132
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000133SDValue MipsTargetLowering::getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
134 unsigned HiFlag,
135 unsigned LoFlag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000136 DebugLoc DL = Op.getDebugLoc();
137 EVT Ty = Op.getValueType();
138 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000139 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000140 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
141 getTargetNode(Op, DAG, LoFlag));
142 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
143 MachinePointerInfo::getGOT(), false, false, false, 0);
144}
145
Chris Lattnerf0144122009-07-28 03:13:23 +0000146const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
147 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000148 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000149 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000150 case MipsISD::Hi: return "MipsISD::Hi";
151 case MipsISD::Lo: return "MipsISD::Lo";
152 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000153 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000154 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000155 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000156 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
157 case MipsISD::FPCmp: return "MipsISD::FPCmp";
158 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
159 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
160 case MipsISD::FPRound: return "MipsISD::FPRound";
Akira Hatanakadd958922013-03-30 01:14:04 +0000161 case MipsISD::ExtractLOHI: return "MipsISD::ExtractLOHI";
162 case MipsISD::InsertLOHI: return "MipsISD::InsertLOHI";
163 case MipsISD::Mult: return "MipsISD::Mult";
164 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000165 case MipsISD::MAdd: return "MipsISD::MAdd";
166 case MipsISD::MAddu: return "MipsISD::MAddu";
167 case MipsISD::MSub: return "MipsISD::MSub";
168 case MipsISD::MSubu: return "MipsISD::MSubu";
169 case MipsISD::DivRem: return "MipsISD::DivRem";
170 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanakadd958922013-03-30 01:14:04 +0000171 case MipsISD::DivRem16: return "MipsISD::DivRem16";
172 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000173 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
174 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000175 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000176 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000177 case MipsISD::Ext: return "MipsISD::Ext";
178 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000179 case MipsISD::LWL: return "MipsISD::LWL";
180 case MipsISD::LWR: return "MipsISD::LWR";
181 case MipsISD::SWL: return "MipsISD::SWL";
182 case MipsISD::SWR: return "MipsISD::SWR";
183 case MipsISD::LDL: return "MipsISD::LDL";
184 case MipsISD::LDR: return "MipsISD::LDR";
185 case MipsISD::SDL: return "MipsISD::SDL";
186 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000187 case MipsISD::EXTP: return "MipsISD::EXTP";
188 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
189 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
190 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
191 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
192 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
193 case MipsISD::SHILO: return "MipsISD::SHILO";
194 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
195 case MipsISD::MULT: return "MipsISD::MULT";
196 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000197 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000198 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
199 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
200 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000201 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000202 }
203}
204
205MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000206MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000207 : TargetLowering(TM, new MipsTargetObjectFile()),
208 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000209 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
210 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000211 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000212 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000213 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000214 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000215
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000216 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
218 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
219 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000220
Eli Friedman6055a6a2009-07-17 04:07:24 +0000221 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
223 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000224
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000225 // Used by legalize types to correctly generate the setcc result.
226 // Without this, every float setcc comes with a AND/OR with the result,
227 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000228 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000230
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000231 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000232 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000234 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
236 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
237 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
238 setOperationAction(ISD::SELECT, MVT::f32, Custom);
239 setOperationAction(ISD::SELECT, MVT::f64, Custom);
240 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000241 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
242 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000243 setOperationAction(ISD::SETCC, MVT::f32, Custom);
244 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000246 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000247 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
248 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000249
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000250 if (!TM.Options.NoNaNsFPMath) {
251 setOperationAction(ISD::FABS, MVT::f32, Custom);
252 setOperationAction(ISD::FABS, MVT::f64, Custom);
253 }
254
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000255 if (HasMips64) {
256 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
257 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
258 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
259 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
260 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
261 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000262 setOperationAction(ISD::LOAD, MVT::i64, Custom);
263 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000264 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000265
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000266 if (!HasMips64) {
267 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
268 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
269 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
270 }
271
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000272 setOperationAction(ISD::ADD, MVT::i32, Custom);
273 if (HasMips64)
274 setOperationAction(ISD::ADD, MVT::i64, Custom);
275
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000276 setOperationAction(ISD::SDIV, MVT::i32, Expand);
277 setOperationAction(ISD::SREM, MVT::i32, Expand);
278 setOperationAction(ISD::UDIV, MVT::i32, Expand);
279 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000280 setOperationAction(ISD::SDIV, MVT::i64, Expand);
281 setOperationAction(ISD::SREM, MVT::i64, Expand);
282 setOperationAction(ISD::UDIV, MVT::i64, Expand);
283 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000284
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000285 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000286 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
287 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
288 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
289 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
291 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000292 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
296 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000297 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000299 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000300 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
301 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
302 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
303 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000305 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000306 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
307 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000308
Akira Hatanaka56633442011-09-20 23:53:09 +0000309 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000310 setOperationAction(ISD::ROTR, MVT::i32, Expand);
311
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000312 if (!Subtarget->hasMips64r2())
313 setOperationAction(ISD::ROTR, MVT::i64, Expand);
314
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000316 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000318 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000319 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
320 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
322 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000323 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::FLOG, MVT::f32, Expand);
325 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
326 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
327 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000328 setOperationAction(ISD::FMA, MVT::f32, Expand);
329 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000330 setOperationAction(ISD::FREM, MVT::f32, Expand);
331 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000332
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000333 if (!TM.Options.NoNaNsFPMath) {
334 setOperationAction(ISD::FNEG, MVT::f32, Expand);
335 setOperationAction(ISD::FNEG, MVT::f64, Expand);
336 }
337
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000338 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000339 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000340 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000341 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000342
Akira Hatanaka544cc212013-01-30 00:26:49 +0000343 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
344
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000345 setOperationAction(ISD::VAARG, MVT::Other, Expand);
346 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
347 setOperationAction(ISD::VAEND, MVT::Other, Expand);
348
Akira Hatanakab430cec2012-09-21 23:58:31 +0000349 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
350 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
351
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000352 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
354 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000355
Jia Liubb481f82012-02-28 07:46:26 +0000356 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
357 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
358 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
359 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000360
Eli Friedman26689ac2011-08-03 21:06:02 +0000361 setInsertFencesForAtomic(true);
362
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000363 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000366 }
367
Akira Hatanakac79507a2011-12-21 00:20:27 +0000368 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000370 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
371 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000372
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000373 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000375 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
376 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000377
Akira Hatanaka7664f052012-06-02 00:04:42 +0000378 if (HasMips64) {
379 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
380 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
381 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
382 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
383 }
384
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000385 setTargetDAGCombine(ISD::ADDE);
386 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000387 setTargetDAGCombine(ISD::SDIVREM);
388 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000389 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000390 setTargetDAGCombine(ISD::AND);
391 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000392 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000393
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000394 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000395
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000396 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000397
Akira Hatanaka590baca2012-02-02 03:13:40 +0000398 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
399 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000400
Jim Grosbach3450f802013-02-20 21:13:59 +0000401 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000402}
403
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000404const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
405 if (TM.getSubtargetImpl()->inMips16Mode())
406 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000407
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000408 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000409}
410
Duncan Sands28b77e92011-09-06 19:07:46 +0000411EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000412 if (!VT.isVector())
413 return MVT::i32;
414 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000415}
416
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000417// selectMADD -
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000418// Transforms a subgraph in CurDAG if the following pattern is found:
419// (addc multLo, Lo0), (adde multHi, Hi0),
420// where,
421// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000422// Lo0: initial value of Lo register
423// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000424// Return true if pattern matching was successful.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000425static bool selectMADD(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000426 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000427 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000428 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000429
430 if (ADDCNode->getOpcode() != ISD::ADDC)
431 return false;
432
433 SDValue MultHi = ADDENode->getOperand(0);
434 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000435 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000436 unsigned MultOpc = MultHi.getOpcode();
437
438 // MultHi and MultLo must be generated by the same node,
439 if (MultLo.getNode() != MultNode)
440 return false;
441
442 // and it must be a multiplication.
443 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
444 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000445
446 // MultLo amd MultHi must be the first and second output of MultNode
447 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000448 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
449 return false;
450
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000451 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000452 // of the values of MultNode, in which case MultNode will be removed in later
453 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000454 // If there exist users other than ADDENode or ADDCNode, this function returns
455 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000456 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000457 // produced.
458 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
459 return false;
460
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000461 SDValue Chain = CurDAG->getEntryNode();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000462 DebugLoc DL = ADDENode->getDebugLoc();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000463
464 // create MipsMAdd(u) node
465 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000466
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000467 SDValue MAdd = CurDAG->getNode(MultOpc, DL, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000468 MultNode->getOperand(0),// Factor 0
469 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000470 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000471 ADDENode->getOperand(1));// Hi0
472
473 // create CopyFromReg nodes
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000474 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, DL, Mips::LO, MVT::i32,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000475 MAdd);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000476 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), DL,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000477 Mips::HI, MVT::i32,
478 CopyFromLo.getValue(2));
479
480 // replace uses of adde and addc here
481 if (!SDValue(ADDCNode, 0).use_empty())
482 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
483
484 if (!SDValue(ADDENode, 0).use_empty())
485 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
486
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000487 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000488}
489
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000490// selectMSUB -
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000491// Transforms a subgraph in CurDAG if the following pattern is found:
492// (addc Lo0, multLo), (sube Hi0, multHi),
493// where,
494// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000495// Lo0: initial value of Lo register
496// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000497// Return true if pattern matching was successful.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000498static bool selectMSUB(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000499 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000500 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000501 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000502
503 if (SUBCNode->getOpcode() != ISD::SUBC)
504 return false;
505
506 SDValue MultHi = SUBENode->getOperand(1);
507 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000508 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000509 unsigned MultOpc = MultHi.getOpcode();
510
511 // MultHi and MultLo must be generated by the same node,
512 if (MultLo.getNode() != MultNode)
513 return false;
514
515 // and it must be a multiplication.
516 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
517 return false;
518
519 // MultLo amd MultHi must be the first and second output of MultNode
520 // respectively.
521 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
522 return false;
523
524 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
525 // of the values of MultNode, in which case MultNode will be removed in later
526 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000527 // If there exist users other than SUBENode or SUBCNode, this function returns
528 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000529 // instruction node rather than a pair of MULT and MSUB instructions being
530 // produced.
531 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
532 return false;
533
534 SDValue Chain = CurDAG->getEntryNode();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000535 DebugLoc DL = SUBENode->getDebugLoc();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000536
537 // create MipsSub(u) node
538 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
539
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000540 SDValue MSub = CurDAG->getNode(MultOpc, DL, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000541 MultNode->getOperand(0),// Factor 0
542 MultNode->getOperand(1),// Factor 1
543 SUBCNode->getOperand(0),// Lo0
544 SUBENode->getOperand(0));// Hi0
545
546 // create CopyFromReg nodes
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000547 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, DL, Mips::LO, MVT::i32,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000548 MSub);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000549 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), DL,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000550 Mips::HI, MVT::i32,
551 CopyFromLo.getValue(2));
552
553 // replace uses of sube and subc here
554 if (!SDValue(SUBCNode, 0).use_empty())
555 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
556
557 if (!SDValue(SUBENode, 0).use_empty())
558 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
559
560 return true;
561}
562
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000563static SDValue performADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000564 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000565 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000566 if (DCI.isBeforeLegalize())
567 return SDValue();
568
Akira Hatanakae184fec2011-11-11 04:18:21 +0000569 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000570 selectMADD(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000571 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000572
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000573 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000574}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000575
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000576static SDValue performSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000577 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000578 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000579 if (DCI.isBeforeLegalize())
580 return SDValue();
581
Akira Hatanakae184fec2011-11-11 04:18:21 +0000582 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000583 selectMSUB(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000584 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000585
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000586 return SDValue();
587}
588
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000589static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000590 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000591 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000592 if (DCI.isBeforeLegalizeOps())
593 return SDValue();
594
Akira Hatanakadda4a072011-10-03 21:06:13 +0000595 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000596 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
597 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000598 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000599 MipsISD::DivRemU;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000600 DebugLoc DL = N->getDebugLoc();
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000601
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000602 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000603 N->getOperand(0), N->getOperand(1));
604 SDValue InChain = DAG.getEntryNode();
605 SDValue InGlue = DivRem;
606
607 // insert MFLO
608 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000609 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000610 InGlue);
611 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
612 InChain = CopyFromLo.getValue(1);
613 InGlue = CopyFromLo.getValue(2);
614 }
615
616 // insert MFHI
617 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000618 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000619 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000620 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
621 }
622
623 return SDValue();
624}
625
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000626static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
627 switch (CC) {
628 default: llvm_unreachable("Unknown fp condition code!");
629 case ISD::SETEQ:
630 case ISD::SETOEQ: return Mips::FCOND_OEQ;
631 case ISD::SETUNE: return Mips::FCOND_UNE;
632 case ISD::SETLT:
633 case ISD::SETOLT: return Mips::FCOND_OLT;
634 case ISD::SETGT:
635 case ISD::SETOGT: return Mips::FCOND_OGT;
636 case ISD::SETLE:
637 case ISD::SETOLE: return Mips::FCOND_OLE;
638 case ISD::SETGE:
639 case ISD::SETOGE: return Mips::FCOND_OGE;
640 case ISD::SETULT: return Mips::FCOND_ULT;
641 case ISD::SETULE: return Mips::FCOND_ULE;
642 case ISD::SETUGT: return Mips::FCOND_UGT;
643 case ISD::SETUGE: return Mips::FCOND_UGE;
644 case ISD::SETUO: return Mips::FCOND_UN;
645 case ISD::SETO: return Mips::FCOND_OR;
646 case ISD::SETNE:
647 case ISD::SETONE: return Mips::FCOND_ONE;
648 case ISD::SETUEQ: return Mips::FCOND_UEQ;
649 }
650}
651
652
653// Returns true if condition code has to be inverted.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000654static bool invertFPCondCode(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000655 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
656 return false;
657
Akira Hatanaka82099682011-12-19 19:52:25 +0000658 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
659 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000660
Akira Hatanaka82099682011-12-19 19:52:25 +0000661 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000662}
663
664// Creates and returns an FPCmp node from a setcc node.
665// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000666static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000667 // must be a SETCC node
668 if (Op.getOpcode() != ISD::SETCC)
669 return Op;
670
671 SDValue LHS = Op.getOperand(0);
672
673 if (!LHS.getValueType().isFloatingPoint())
674 return Op;
675
676 SDValue RHS = Op.getOperand(1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000677 DebugLoc DL = Op.getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000678
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000679 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
680 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000681 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
682
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000683 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000684 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
685}
686
687// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000688static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000689 SDValue False, DebugLoc DL) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000690 bool invert = invertFPCondCode((Mips::CondCode)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000691 cast<ConstantSDNode>(Cond.getOperand(2))
692 ->getSExtValue());
693
694 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
695 True.getValueType(), True, False, Cond);
696}
697
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000698static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000699 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000700 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000701 if (DCI.isBeforeLegalizeOps())
702 return SDValue();
703
704 SDValue SetCC = N->getOperand(0);
705
706 if ((SetCC.getOpcode() != ISD::SETCC) ||
707 !SetCC.getOperand(0).getValueType().isInteger())
708 return SDValue();
709
710 SDValue False = N->getOperand(2);
711 EVT FalseTy = False.getValueType();
712
713 if (!FalseTy.isInteger())
714 return SDValue();
715
716 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
717
718 if (!CN || CN->getZExtValue())
719 return SDValue();
720
721 const DebugLoc DL = N->getDebugLoc();
722 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
723 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000724
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000725 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
726 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000727
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000728 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
729}
730
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000731static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000732 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000733 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000734 // Pattern match EXT.
735 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
736 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000737 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000738 return SDValue();
739
740 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000741 unsigned ShiftRightOpc = ShiftRight.getOpcode();
742
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000743 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000744 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000745 return SDValue();
746
747 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000748 ConstantSDNode *CN;
749 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
750 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000751
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000752 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000753 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000754
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000755 // Op's second operand must be a shifted mask.
756 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000757 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000758 return SDValue();
759
760 // Return if the shifted mask does not start at bit 0 or the sum of its size
761 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000762 EVT ValTy = N->getValueType(0);
763 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000764 return SDValue();
765
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000766 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000767 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000768 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000769}
Jia Liubb481f82012-02-28 07:46:26 +0000770
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000771static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000772 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000773 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000774 // Pattern match INS.
775 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000776 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000777 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000778 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000779 return SDValue();
780
781 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
782 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
783 ConstantSDNode *CN;
784
785 // See if Op's first operand matches (and $src1 , mask0).
786 if (And0.getOpcode() != ISD::AND)
787 return SDValue();
788
789 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000790 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000791 return SDValue();
792
793 // See if Op's second operand matches (and (shl $src, pos), mask1).
794 if (And1.getOpcode() != ISD::AND)
795 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000796
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000797 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000798 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000799 return SDValue();
800
801 // The shift masks must have the same position and size.
802 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
803 return SDValue();
804
805 SDValue Shl = And1.getOperand(0);
806 if (Shl.getOpcode() != ISD::SHL)
807 return SDValue();
808
809 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
810 return SDValue();
811
812 unsigned Shamt = CN->getZExtValue();
813
814 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000815 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000816 EVT ValTy = N->getValueType(0);
817 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000818 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000819
Akira Hatanaka82099682011-12-19 19:52:25 +0000820 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000821 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000822 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000823}
Jia Liubb481f82012-02-28 07:46:26 +0000824
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000825static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000826 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000827 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000828 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
829
830 if (DCI.isBeforeLegalizeOps())
831 return SDValue();
832
833 SDValue Add = N->getOperand(1);
834
835 if (Add.getOpcode() != ISD::ADD)
836 return SDValue();
837
838 SDValue Lo = Add.getOperand(1);
839
840 if ((Lo.getOpcode() != MipsISD::Lo) ||
841 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
842 return SDValue();
843
844 EVT ValTy = N->getValueType(0);
845 DebugLoc DL = N->getDebugLoc();
846
847 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
848 Add.getOperand(0));
849 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
850}
851
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000852SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000853 const {
854 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000855 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000856
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000857 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000858 default: break;
859 case ISD::ADDE:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000860 return performADDECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000861 case ISD::SUBE:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000862 return performSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000863 case ISD::SDIVREM:
864 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000865 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000866 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000867 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000868 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000869 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000870 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000871 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000872 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000873 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000874 }
875
876 return SDValue();
877}
878
Akira Hatanakab430cec2012-09-21 23:58:31 +0000879void
880MipsTargetLowering::LowerOperationWrapper(SDNode *N,
881 SmallVectorImpl<SDValue> &Results,
882 SelectionDAG &DAG) const {
883 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
884
885 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
886 Results.push_back(Res.getValue(I));
887}
888
889void
890MipsTargetLowering::ReplaceNodeResults(SDNode *N,
891 SmallVectorImpl<SDValue> &Results,
892 SelectionDAG &DAG) const {
893 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
894
895 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
896 Results.push_back(Res.getValue(I));
897}
898
Dan Gohman475871a2008-07-27 21:46:04 +0000899SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000900LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000901{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000902 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000903 {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000904 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
905 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
906 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
907 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
908 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
909 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
910 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
911 case ISD::SELECT: return lowerSELECT(Op, DAG);
912 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
913 case ISD::SETCC: return lowerSETCC(Op, DAG);
914 case ISD::VASTART: return lowerVASTART(Op, DAG);
915 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
916 case ISD::FABS: return lowerFABS(Op, DAG);
917 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
918 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
919 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
920 case ISD::MEMBARRIER: return lowerMEMBARRIER(Op, DAG);
921 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
922 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
923 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
924 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
925 case ISD::LOAD: return lowerLOAD(Op, DAG);
926 case ISD::STORE: return lowerSTORE(Op, DAG);
927 case ISD::INTRINSIC_WO_CHAIN: return lowerINTRINSIC_WO_CHAIN(Op, DAG);
928 case ISD::INTRINSIC_W_CHAIN: return lowerINTRINSIC_W_CHAIN(Op, DAG);
929 case ISD::ADD: return lowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000930 }
Dan Gohman475871a2008-07-27 21:46:04 +0000931 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000932}
933
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000934//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000935// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000936//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000937
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000938// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000939// MachineFunction as a live in value. It also creates a corresponding
940// virtual register for it.
941static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000942addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000943{
Chris Lattner84bc5422007-12-31 04:13:23 +0000944 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
945 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000946 return VReg;
947}
948
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000949// Get fp branch code (not opcode) from condition code.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000950static Mips::FPBranchCode getFPBranchCodeFromCond(Mips::CondCode CC) {
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000951 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
952 return Mips::BRANCH_T;
953
Akira Hatanaka82099682011-12-19 19:52:25 +0000954 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
955 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000956
Akira Hatanaka82099682011-12-19 19:52:25 +0000957 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000958}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000959
Akira Hatanaka01f70892012-09-27 02:15:57 +0000960MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000961MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000962 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000963 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000964 default:
965 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000966 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000967 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000968 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000969 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000970 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000971 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000972 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000973 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000974 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000975 case Mips::ATOMIC_LOAD_ADD_I64:
976 case Mips::ATOMIC_LOAD_ADD_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000977 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000978
979 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000980 case Mips::ATOMIC_LOAD_AND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000981 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000982 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000983 case Mips::ATOMIC_LOAD_AND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000984 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000985 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000986 case Mips::ATOMIC_LOAD_AND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000987 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000988 case Mips::ATOMIC_LOAD_AND_I64:
989 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000990 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000991
992 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000993 case Mips::ATOMIC_LOAD_OR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000994 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000995 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000996 case Mips::ATOMIC_LOAD_OR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000997 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000998 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000999 case Mips::ATOMIC_LOAD_OR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001000 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001001 case Mips::ATOMIC_LOAD_OR_I64:
1002 case Mips::ATOMIC_LOAD_OR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001003 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001004
1005 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001006 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001007 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001008 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001009 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001010 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001011 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001012 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001013 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001014 case Mips::ATOMIC_LOAD_XOR_I64:
1015 case Mips::ATOMIC_LOAD_XOR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001016 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001017
1018 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001019 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001020 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001021 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001022 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001023 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001024 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001025 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001026 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001027 case Mips::ATOMIC_LOAD_NAND_I64:
1028 case Mips::ATOMIC_LOAD_NAND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001029 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001030
1031 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001032 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001033 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001034 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001035 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001036 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001037 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001038 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001039 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001040 case Mips::ATOMIC_LOAD_SUB_I64:
1041 case Mips::ATOMIC_LOAD_SUB_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001042 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001043
1044 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001045 case Mips::ATOMIC_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001046 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001047 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001048 case Mips::ATOMIC_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001049 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001050 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001051 case Mips::ATOMIC_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001052 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001053 case Mips::ATOMIC_SWAP_I64:
1054 case Mips::ATOMIC_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001055 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001056
1057 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001058 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001059 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001060 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001061 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001062 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001063 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001064 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001065 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001066 case Mips::ATOMIC_CMP_SWAP_I64:
1067 case Mips::ATOMIC_CMP_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001068 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001069 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001070}
1071
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001072// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1073// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1074MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001075MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001076 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001077 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001078 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001079
1080 MachineFunction *MF = BB->getParent();
1081 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001082 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001083 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001084 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001085 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1086
1087 if (Size == 4) {
1088 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1089 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1090 AND = Mips::AND;
1091 NOR = Mips::NOR;
1092 ZERO = Mips::ZERO;
1093 BEQ = Mips::BEQ;
1094 }
1095 else {
1096 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1097 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1098 AND = Mips::AND64;
1099 NOR = Mips::NOR64;
1100 ZERO = Mips::ZERO_64;
1101 BEQ = Mips::BEQ64;
1102 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001103
Akira Hatanaka4061da12011-07-19 20:11:17 +00001104 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001105 unsigned Ptr = MI->getOperand(1).getReg();
1106 unsigned Incr = MI->getOperand(2).getReg();
1107
Akira Hatanaka4061da12011-07-19 20:11:17 +00001108 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1109 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1110 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001111
1112 // insert new blocks after the current block
1113 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1114 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1115 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1116 MachineFunction::iterator It = BB;
1117 ++It;
1118 MF->insert(It, loopMBB);
1119 MF->insert(It, exitMBB);
1120
1121 // Transfer the remainder of BB and its successor edges to exitMBB.
1122 exitMBB->splice(exitMBB->begin(), BB,
1123 llvm::next(MachineBasicBlock::iterator(MI)),
1124 BB->end());
1125 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1126
1127 // thisMBB:
1128 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001129 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001130 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001131 loopMBB->addSuccessor(loopMBB);
1132 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001133
1134 // loopMBB:
1135 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001136 // <binop> storeval, oldval, incr
1137 // sc success, storeval, 0(ptr)
1138 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001139 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001140 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001141 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001142 // and andres, oldval, incr
1143 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001144 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1145 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001146 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001147 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001148 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001149 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001150 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001151 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001152 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1153 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001154
1155 MI->eraseFromParent(); // The instruction is gone now.
1156
Akira Hatanaka939ece12011-07-19 03:42:13 +00001157 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001158}
1159
1160MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001161MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001162 MachineBasicBlock *BB,
1163 unsigned Size, unsigned BinOpcode,
1164 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001165 assert((Size == 1 || Size == 2) &&
1166 "Unsupported size for EmitAtomicBinaryPartial.");
1167
1168 MachineFunction *MF = BB->getParent();
1169 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1170 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1171 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001172 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001173 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1174 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001175
1176 unsigned Dest = MI->getOperand(0).getReg();
1177 unsigned Ptr = MI->getOperand(1).getReg();
1178 unsigned Incr = MI->getOperand(2).getReg();
1179
Akira Hatanaka4061da12011-07-19 20:11:17 +00001180 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1181 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001182 unsigned Mask = RegInfo.createVirtualRegister(RC);
1183 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001184 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1185 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001186 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001187 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1188 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1189 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1190 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1191 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001192 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001193 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1194 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1195 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1196 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1197 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001198
1199 // insert new blocks after the current block
1200 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1201 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001202 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001203 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1204 MachineFunction::iterator It = BB;
1205 ++It;
1206 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001207 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001208 MF->insert(It, exitMBB);
1209
1210 // Transfer the remainder of BB and its successor edges to exitMBB.
1211 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001212 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001213 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1214
Akira Hatanaka81b44112011-07-19 17:09:53 +00001215 BB->addSuccessor(loopMBB);
1216 loopMBB->addSuccessor(loopMBB);
1217 loopMBB->addSuccessor(sinkMBB);
1218 sinkMBB->addSuccessor(exitMBB);
1219
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001220 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001221 // addiu masklsb2,$0,-4 # 0xfffffffc
1222 // and alignedaddr,ptr,masklsb2
1223 // andi ptrlsb2,ptr,3
1224 // sll shiftamt,ptrlsb2,3
1225 // ori maskupper,$0,255 # 0xff
1226 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001227 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001228 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001229
1230 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001231 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001232 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001233 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001234 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001235 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1236 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1237 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001238 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001239 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001240 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001241 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1242 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001243
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001244 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001245 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001246 // ll oldval,0(alignedaddr)
1247 // binop binopres,oldval,incr2
1248 // and newval,binopres,mask
1249 // and maskedoldval0,oldval,mask2
1250 // or storeval,maskedoldval0,newval
1251 // sc success,storeval,0(alignedaddr)
1252 // beq success,$0,loopMBB
1253
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001254 // atomic.swap
1255 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001256 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001257 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001258 // and maskedoldval0,oldval,mask2
1259 // or storeval,maskedoldval0,newval
1260 // sc success,storeval,0(alignedaddr)
1261 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001262
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001264 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001265 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001266 // and andres, oldval, incr2
1267 // nor binopres, $0, andres
1268 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001269 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1270 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001271 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001272 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001273 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001274 // <binop> binopres, oldval, incr2
1275 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001276 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1277 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001278 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001279 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001280 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001281 }
Jia Liubb481f82012-02-28 07:46:26 +00001282
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001283 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001284 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001285 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001286 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001287 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001288 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001289 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001290 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001291
Akira Hatanaka939ece12011-07-19 03:42:13 +00001292 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001293 // and maskedoldval1,oldval,mask
1294 // srl srlres,maskedoldval1,shiftamt
1295 // sll sllres,srlres,24
1296 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001297 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001298 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001299
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001300 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001301 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001302 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001303 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001304 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001305 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001306 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001307 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001308
1309 MI->eraseFromParent(); // The instruction is gone now.
1310
Akira Hatanaka939ece12011-07-19 03:42:13 +00001311 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001312}
1313
1314MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001315MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001316 MachineBasicBlock *BB,
1317 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001318 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001319
1320 MachineFunction *MF = BB->getParent();
1321 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001322 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001323 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001324 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001325 unsigned LL, SC, ZERO, BNE, BEQ;
1326
1327 if (Size == 4) {
1328 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1329 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1330 ZERO = Mips::ZERO;
1331 BNE = Mips::BNE;
1332 BEQ = Mips::BEQ;
1333 }
1334 else {
1335 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1336 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1337 ZERO = Mips::ZERO_64;
1338 BNE = Mips::BNE64;
1339 BEQ = Mips::BEQ64;
1340 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001341
1342 unsigned Dest = MI->getOperand(0).getReg();
1343 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001344 unsigned OldVal = MI->getOperand(2).getReg();
1345 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001346
Akira Hatanaka4061da12011-07-19 20:11:17 +00001347 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001348
1349 // insert new blocks after the current block
1350 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1351 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1352 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1353 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1354 MachineFunction::iterator It = BB;
1355 ++It;
1356 MF->insert(It, loop1MBB);
1357 MF->insert(It, loop2MBB);
1358 MF->insert(It, exitMBB);
1359
1360 // Transfer the remainder of BB and its successor edges to exitMBB.
1361 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001362 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001363 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1364
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001365 // thisMBB:
1366 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001367 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001368 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001369 loop1MBB->addSuccessor(exitMBB);
1370 loop1MBB->addSuccessor(loop2MBB);
1371 loop2MBB->addSuccessor(loop1MBB);
1372 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001373
1374 // loop1MBB:
1375 // ll dest, 0(ptr)
1376 // bne dest, oldval, exitMBB
1377 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001378 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1379 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001380 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001381
1382 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001383 // sc success, newval, 0(ptr)
1384 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001385 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001386 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001387 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001388 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001389 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001390
1391 MI->eraseFromParent(); // The instruction is gone now.
1392
Akira Hatanaka939ece12011-07-19 03:42:13 +00001393 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001394}
1395
1396MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001397MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001398 MachineBasicBlock *BB,
1399 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001400 assert((Size == 1 || Size == 2) &&
1401 "Unsupported size for EmitAtomicCmpSwapPartial.");
1402
1403 MachineFunction *MF = BB->getParent();
1404 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1405 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1406 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001407 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001408 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1409 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001410
1411 unsigned Dest = MI->getOperand(0).getReg();
1412 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001413 unsigned CmpVal = MI->getOperand(2).getReg();
1414 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001415
Akira Hatanaka4061da12011-07-19 20:11:17 +00001416 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1417 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001418 unsigned Mask = RegInfo.createVirtualRegister(RC);
1419 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001420 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1421 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1422 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1423 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1424 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1425 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1426 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1427 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1428 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1429 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1430 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1431 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1432 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1433 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001434
1435 // insert new blocks after the current block
1436 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1437 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1438 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001439 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001440 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1441 MachineFunction::iterator It = BB;
1442 ++It;
1443 MF->insert(It, loop1MBB);
1444 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001445 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001446 MF->insert(It, exitMBB);
1447
1448 // Transfer the remainder of BB and its successor edges to exitMBB.
1449 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001450 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001451 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1452
Akira Hatanaka81b44112011-07-19 17:09:53 +00001453 BB->addSuccessor(loop1MBB);
1454 loop1MBB->addSuccessor(sinkMBB);
1455 loop1MBB->addSuccessor(loop2MBB);
1456 loop2MBB->addSuccessor(loop1MBB);
1457 loop2MBB->addSuccessor(sinkMBB);
1458 sinkMBB->addSuccessor(exitMBB);
1459
Akira Hatanaka70564a92011-07-19 18:14:26 +00001460 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001461 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001462 // addiu masklsb2,$0,-4 # 0xfffffffc
1463 // and alignedaddr,ptr,masklsb2
1464 // andi ptrlsb2,ptr,3
1465 // sll shiftamt,ptrlsb2,3
1466 // ori maskupper,$0,255 # 0xff
1467 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001468 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001469 // andi maskedcmpval,cmpval,255
1470 // sll shiftedcmpval,maskedcmpval,shiftamt
1471 // andi maskednewval,newval,255
1472 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001473 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001474 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001475 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001476 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001477 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001478 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1479 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1480 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001481 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001482 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001483 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001484 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1485 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001486 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001487 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001488 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001489 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001490 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001491 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001492 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001493
1494 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001495 // ll oldval,0(alginedaddr)
1496 // and maskedoldval0,oldval,mask
1497 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001498 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001499 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1500 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001501 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001502 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001503 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001504
1505 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001506 // and maskedoldval1,oldval,mask2
1507 // or storeval,maskedoldval1,shiftednewval
1508 // sc success,storeval,0(alignedaddr)
1509 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001510 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001511 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001512 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001513 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001514 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001515 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001516 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001517 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001518 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001519
Akira Hatanaka939ece12011-07-19 03:42:13 +00001520 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001521 // srl srlres,maskedoldval0,shiftamt
1522 // sll sllres,srlres,24
1523 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001524 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001525 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001526
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001527 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001528 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001529 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001530 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001531 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001532 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001533
1534 MI->eraseFromParent(); // The instruction is gone now.
1535
Akira Hatanaka939ece12011-07-19 03:42:13 +00001536 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001537}
1538
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001539//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001540// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001541//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001542SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001543 SDValue Chain = Op.getOperand(0);
1544 SDValue Table = Op.getOperand(1);
1545 SDValue Index = Op.getOperand(2);
1546 DebugLoc DL = Op.getDebugLoc();
1547 EVT PTy = getPointerTy();
1548 unsigned EntrySize =
1549 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1550
1551 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1552 DAG.getConstant(EntrySize, PTy));
1553 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1554
1555 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1556 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1557 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1558 0);
1559 Chain = Addr.getValue(1);
1560
1561 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1562 // For PIC, the sequence is:
1563 // BRIND(load(Jumptable + index) + RelocBase)
1564 // RelocBase can be JumpTable, GOT or some sort of global base.
1565 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1566 getPICJumpTableRelocBase(Table, DAG));
1567 }
1568
1569 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1570}
1571
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001572SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001573lowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001574{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001575 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001576 // the block to branch to if the condition is true.
1577 SDValue Chain = Op.getOperand(0);
1578 SDValue Dest = Op.getOperand(2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001579 DebugLoc DL = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001580
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001581 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001582
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001583 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001584 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001585 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001586
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001587 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001588 Mips::CondCode CC =
1589 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001590 SDValue BrCode = DAG.getConstant(getFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001591
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001592 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001593 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001594}
1595
1596SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001597lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001598{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001599 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001600
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001601 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001602 if (Cond.getOpcode() != MipsISD::FPCmp)
1603 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001604
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001605 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001606 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001607}
1608
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001609SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001610lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001611{
1612 DebugLoc DL = Op.getDebugLoc();
1613 EVT Ty = Op.getOperand(0).getValueType();
1614 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1615 Op.getOperand(0), Op.getOperand(1),
1616 Op.getOperand(4));
1617
1618 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1619 Op.getOperand(3));
1620}
1621
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001622SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1623 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001624
1625 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1626 "Floating point operand expected.");
1627
1628 SDValue True = DAG.getConstant(1, MVT::i32);
1629 SDValue False = DAG.getConstant(0, MVT::i32);
1630
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001631 return createCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001632}
1633
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001634SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001635 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001636 // FIXME there isn't actually debug info here
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001637 DebugLoc DL = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001638 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001639
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001640 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001641 const MipsTargetObjectFile &TLOF =
1642 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001643
Chris Lattnere3736f82009-08-13 05:41:27 +00001644 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001645 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001646 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001647 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001648 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001649 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001650 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001651 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001652 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001653
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001654 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001655 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001656 }
1657
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001658 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1659 return getAddrLocal(Op, DAG, HasMips64);
1660
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001661 if (LargeGOT)
1662 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1663 MipsII::MO_GOT_LO16);
1664
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001665 return getAddrGlobal(Op, DAG,
1666 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001667}
1668
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001669SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001670 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001671 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1672 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001673
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001674 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001675}
1676
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001677SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001678lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001679{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001680 // If the relocation model is PIC, use the General Dynamic TLS Model or
1681 // Local Dynamic TLS model, otherwise use the Initial Exec or
1682 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001683
1684 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001685 DebugLoc DL = GA->getDebugLoc();
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001686 const GlobalValue *GV = GA->getGlobal();
1687 EVT PtrVT = getPointerTy();
1688
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001689 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1690
1691 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001692 // General Dynamic and Local Dynamic TLS Model.
1693 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1694 : MipsII::MO_TLSGD;
1695
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001696 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1697 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1698 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001699 unsigned PtrSize = PtrVT.getSizeInBits();
1700 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1701
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001702 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001703
1704 ArgListTy Args;
1705 ArgListEntry Entry;
1706 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001707 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001708 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001709
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001710 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001711 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001712 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001713 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001714 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001715 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001716
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001717 SDValue Ret = CallResult.first;
1718
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001719 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001720 return Ret;
1721
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001722 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001723 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001724 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1725 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001726 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001727 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1728 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1729 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001730 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001731
1732 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001733 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001734 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001735 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001736 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001737 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001738 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001739 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001740 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001741 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001742 } else {
1743 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001744 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001745 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001746 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001747 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001748 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001749 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1750 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1751 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001752 }
1753
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001754 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1755 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001756}
1757
1758SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001759lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001760{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001761 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1762 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001763
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001764 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001765}
1766
Dan Gohman475871a2008-07-27 21:46:04 +00001767SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001768lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001769{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001770 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001771 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001772 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001773 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001774 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001775 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001776 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1777 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001778 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001779
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001780 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1781 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001782
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001783 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001784}
1785
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001786SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001787 MachineFunction &MF = DAG.getMachineFunction();
1788 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1789
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001790 DebugLoc DL = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001791 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1792 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001793
1794 // vastart just stores the address of the VarArgsFrameIndex slot into the
1795 // memory location argument.
1796 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001797 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001798 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001799}
Jia Liubb481f82012-02-28 07:46:26 +00001800
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001801static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001802 EVT TyX = Op.getOperand(0).getValueType();
1803 EVT TyY = Op.getOperand(1).getValueType();
1804 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1805 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1806 DebugLoc DL = Op.getDebugLoc();
1807 SDValue Res;
1808
1809 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1810 // to i32.
1811 SDValue X = (TyX == MVT::f32) ?
1812 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1813 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1814 Const1);
1815 SDValue Y = (TyY == MVT::f32) ?
1816 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1817 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1818 Const1);
1819
1820 if (HasR2) {
1821 // ext E, Y, 31, 1 ; extract bit31 of Y
1822 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1823 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1824 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1825 } else {
1826 // sll SllX, X, 1
1827 // srl SrlX, SllX, 1
1828 // srl SrlY, Y, 31
1829 // sll SllY, SrlX, 31
1830 // or Or, SrlX, SllY
1831 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1832 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1833 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1834 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1835 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1836 }
1837
1838 if (TyX == MVT::f32)
1839 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1840
1841 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1842 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1843 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001844}
1845
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001846static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001847 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1848 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1849 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1850 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1851 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001852
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001853 // Bitcast to integer nodes.
1854 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1855 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001856
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001857 if (HasR2) {
1858 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1859 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1860 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1861 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001862
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001863 if (WidthX > WidthY)
1864 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1865 else if (WidthY > WidthX)
1866 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001867
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001868 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1869 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1870 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1871 }
1872
1873 // (d)sll SllX, X, 1
1874 // (d)srl SrlX, SllX, 1
1875 // (d)srl SrlY, Y, width(Y)-1
1876 // (d)sll SllY, SrlX, width(Y)-1
1877 // or Or, SrlX, SllY
1878 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1879 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1880 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1881 DAG.getConstant(WidthY - 1, MVT::i32));
1882
1883 if (WidthX > WidthY)
1884 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1885 else if (WidthY > WidthX)
1886 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1887
1888 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1889 DAG.getConstant(WidthX - 1, MVT::i32));
1890 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1891 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001892}
1893
Akira Hatanaka82099682011-12-19 19:52:25 +00001894SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001895MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001896 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001897 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001898
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001899 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001900}
1901
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001902static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001903 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1904 DebugLoc DL = Op.getDebugLoc();
1905
1906 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1907 // to i32.
1908 SDValue X = (Op.getValueType() == MVT::f32) ?
1909 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1910 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1911 Const1);
1912
1913 // Clear MSB.
1914 if (HasR2)
1915 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1916 DAG.getRegister(Mips::ZERO, MVT::i32),
1917 DAG.getConstant(31, MVT::i32), Const1, X);
1918 else {
1919 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1920 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1921 }
1922
1923 if (Op.getValueType() == MVT::f32)
1924 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1925
1926 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1927 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1928 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1929}
1930
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001931static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001932 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1933 DebugLoc DL = Op.getDebugLoc();
1934
1935 // Bitcast to integer node.
1936 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1937
1938 // Clear MSB.
1939 if (HasR2)
1940 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1941 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1942 DAG.getConstant(63, MVT::i32), Const1, X);
1943 else {
1944 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1945 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1946 }
1947
1948 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1949}
1950
1951SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001952MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001953 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001954 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001955
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001956 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001957}
1958
Akira Hatanaka2e591472011-06-02 00:24:44 +00001959SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001960lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001961 // check the depth
1962 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001963 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001964
1965 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1966 MFI->setFrameAddressIsTaken(true);
1967 EVT VT = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001968 DebugLoc DL = Op.getDebugLoc();
1969 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001970 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001971 return FrameAddr;
1972}
1973
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001974SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001975 SelectionDAG &DAG) const {
1976 // check the depth
1977 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1978 "Return address can be determined only for current frame.");
1979
1980 MachineFunction &MF = DAG.getMachineFunction();
1981 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001982 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001983 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1984 MFI->setReturnAddressIsTaken(true);
1985
1986 // Return RA, which contains the return address. Mark it an implicit live-in.
1987 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
1988 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
1989}
1990
Akira Hatanaka544cc212013-01-30 00:26:49 +00001991// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1992// generated from __builtin_eh_return (offset, handler)
1993// The effect of this is to adjust the stack pointer by "offset"
1994// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001995SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001996 const {
1997 MachineFunction &MF = DAG.getMachineFunction();
1998 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1999
2000 MipsFI->setCallsEhReturn();
2001 SDValue Chain = Op.getOperand(0);
2002 SDValue Offset = Op.getOperand(1);
2003 SDValue Handler = Op.getOperand(2);
2004 DebugLoc DL = Op.getDebugLoc();
2005 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2006
2007 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
2008 // EH_RETURN nodes, so that instructions are emitted back-to-back.
2009 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
2010 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
2011 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
2012 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
2013 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
2014 DAG.getRegister(OffsetReg, Ty),
2015 DAG.getRegister(AddrReg, getPointerTy()),
2016 Chain.getValue(1));
2017}
2018
Akira Hatanakadb548262011-07-19 23:30:50 +00002019// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002020SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002021MipsTargetLowering::lowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002022 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002023 DebugLoc DL = Op.getDebugLoc();
2024 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Akira Hatanakadb548262011-07-19 23:30:50 +00002025 DAG.getConstant(SType, MVT::i32));
2026}
2027
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002028SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002029 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002030 // FIXME: Need pseudo-fence for 'singlethread' fences
2031 // FIXME: Set SType for weaker fences where supported/appropriate.
2032 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002033 DebugLoc DL = Op.getDebugLoc();
2034 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00002035 DAG.getConstant(SType, MVT::i32));
2036}
2037
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002038SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002039 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002040 DebugLoc DL = Op.getDebugLoc();
2041 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2042 SDValue Shamt = Op.getOperand(2);
2043
2044 // if shamt < 32:
2045 // lo = (shl lo, shamt)
2046 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2047 // else:
2048 // lo = 0
2049 // hi = (shl lo, shamt[4:0])
2050 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2051 DAG.getConstant(-1, MVT::i32));
2052 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2053 DAG.getConstant(1, MVT::i32));
2054 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2055 Not);
2056 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2057 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2058 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2059 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2060 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002061 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2062 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002063 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2064
2065 SDValue Ops[2] = {Lo, Hi};
2066 return DAG.getMergeValues(Ops, 2, DL);
2067}
2068
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002069SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002070 bool IsSRA) const {
2071 DebugLoc DL = Op.getDebugLoc();
2072 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2073 SDValue Shamt = Op.getOperand(2);
2074
2075 // if shamt < 32:
2076 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2077 // if isSRA:
2078 // hi = (sra hi, shamt)
2079 // else:
2080 // hi = (srl hi, shamt)
2081 // else:
2082 // if isSRA:
2083 // lo = (sra hi, shamt[4:0])
2084 // hi = (sra hi, 31)
2085 // else:
2086 // lo = (srl hi, shamt[4:0])
2087 // hi = 0
2088 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2089 DAG.getConstant(-1, MVT::i32));
2090 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2091 DAG.getConstant(1, MVT::i32));
2092 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2093 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2094 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2095 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2096 Hi, Shamt);
2097 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2098 DAG.getConstant(0x20, MVT::i32));
2099 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2100 DAG.getConstant(31, MVT::i32));
2101 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2102 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2103 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2104 ShiftRightHi);
2105
2106 SDValue Ops[2] = {Lo, Hi};
2107 return DAG.getMergeValues(Ops, 2, DL);
2108}
2109
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002110static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2111 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002112 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002113 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002114 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002115 DebugLoc DL = LD->getDebugLoc();
2116 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2117
2118 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002119 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002120 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002121
2122 SDValue Ops[] = { Chain, Ptr, Src };
2123 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2124 LD->getMemOperand());
2125}
2126
2127// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002128SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002129 LoadSDNode *LD = cast<LoadSDNode>(Op);
2130 EVT MemVT = LD->getMemoryVT();
2131
2132 // Return if load is aligned or if MemVT is neither i32 nor i64.
2133 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2134 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2135 return SDValue();
2136
2137 bool IsLittle = Subtarget->isLittle();
2138 EVT VT = Op.getValueType();
2139 ISD::LoadExtType ExtType = LD->getExtensionType();
2140 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2141
2142 assert((VT == MVT::i32) || (VT == MVT::i64));
2143
2144 // Expand
2145 // (set dst, (i64 (load baseptr)))
2146 // to
2147 // (set tmp, (ldl (add baseptr, 7), undef))
2148 // (set dst, (ldr baseptr, tmp))
2149 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2150 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2151 IsLittle ? 7 : 0);
2152 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2153 IsLittle ? 0 : 7);
2154 }
2155
2156 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2157 IsLittle ? 3 : 0);
2158 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2159 IsLittle ? 0 : 3);
2160
2161 // Expand
2162 // (set dst, (i32 (load baseptr))) or
2163 // (set dst, (i64 (sextload baseptr))) or
2164 // (set dst, (i64 (extload baseptr)))
2165 // to
2166 // (set tmp, (lwl (add baseptr, 3), undef))
2167 // (set dst, (lwr baseptr, tmp))
2168 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2169 (ExtType == ISD::EXTLOAD))
2170 return LWR;
2171
2172 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2173
2174 // Expand
2175 // (set dst, (i64 (zextload baseptr)))
2176 // to
2177 // (set tmp0, (lwl (add baseptr, 3), undef))
2178 // (set tmp1, (lwr baseptr, tmp0))
2179 // (set tmp2, (shl tmp1, 32))
2180 // (set dst, (srl tmp2, 32))
2181 DebugLoc DL = LD->getDebugLoc();
2182 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2183 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002184 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2185 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002186 return DAG.getMergeValues(Ops, 2, DL);
2187}
2188
2189static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2190 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002191 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2192 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002193 DebugLoc DL = SD->getDebugLoc();
2194 SDVTList VTList = DAG.getVTList(MVT::Other);
2195
2196 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002197 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002198 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002199
2200 SDValue Ops[] = { Chain, Value, Ptr };
2201 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2202 SD->getMemOperand());
2203}
2204
2205// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002206SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002207 StoreSDNode *SD = cast<StoreSDNode>(Op);
2208 EVT MemVT = SD->getMemoryVT();
2209
2210 // Return if store is aligned or if MemVT is neither i32 nor i64.
2211 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2212 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2213 return SDValue();
2214
2215 bool IsLittle = Subtarget->isLittle();
2216 SDValue Value = SD->getValue(), Chain = SD->getChain();
2217 EVT VT = Value.getValueType();
2218
2219 // Expand
2220 // (store val, baseptr) or
2221 // (truncstore val, baseptr)
2222 // to
2223 // (swl val, (add baseptr, 3))
2224 // (swr val, baseptr)
2225 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2226 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2227 IsLittle ? 3 : 0);
2228 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2229 }
2230
2231 assert(VT == MVT::i64);
2232
2233 // Expand
2234 // (store val, baseptr)
2235 // to
2236 // (sdl val, (add baseptr, 7))
2237 // (sdr val, baseptr)
2238 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2239 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2240}
2241
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002242// This function expands mips intrinsic nodes which have 64-bit input operands
2243// or output values.
2244//
2245// out64 = intrinsic-node in64
2246// =>
2247// lo = copy (extract-element (in64, 0))
2248// hi = copy (extract-element (in64, 1))
2249// mips-specific-node
2250// v0 = copy lo
2251// v1 = copy hi
2252// out64 = merge-values (v0, v1)
2253//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002254static SDValue lowerDSPIntr(SDValue Op, SelectionDAG &DAG,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002255 unsigned Opc, bool HasI64In, bool HasI64Out) {
2256 DebugLoc DL = Op.getDebugLoc();
2257 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2258 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2259 SmallVector<SDValue, 3> Ops;
2260
2261 if (HasI64In) {
2262 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2263 Op->getOperand(1 + HasChainIn),
2264 DAG.getConstant(0, MVT::i32));
2265 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2266 Op->getOperand(1 + HasChainIn),
2267 DAG.getConstant(1, MVT::i32));
2268
2269 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2270 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2271
2272 Ops.push_back(Chain);
2273 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2274 Ops.push_back(Chain.getValue(1));
2275 } else {
2276 Ops.push_back(Chain);
2277 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2278 }
2279
2280 if (!HasI64Out)
2281 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2282 Ops.begin(), Ops.size());
2283
2284 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2285 Ops.begin(), Ops.size());
2286 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2287 Intr.getValue(1));
2288 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2289 OutLo.getValue(2));
2290 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2291
2292 if (!HasChainIn)
2293 return Out;
2294
2295 SDValue Vals[] = { Out, OutHi.getValue(1) };
2296 return DAG.getMergeValues(Vals, 2, DL);
2297}
2298
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002299SDValue MipsTargetLowering::lowerINTRINSIC_WO_CHAIN(SDValue Op,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002300 SelectionDAG &DAG) const {
2301 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2302 default:
2303 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002304 case Intrinsic::mips_shilo:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002305 return lowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002306 case Intrinsic::mips_dpau_h_qbl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002307 return lowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002308 case Intrinsic::mips_dpau_h_qbr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002309 return lowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002310 case Intrinsic::mips_dpsu_h_qbl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002311 return lowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002312 case Intrinsic::mips_dpsu_h_qbr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002313 return lowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002314 case Intrinsic::mips_dpa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002315 return lowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002316 case Intrinsic::mips_dps_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002317 return lowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002318 case Intrinsic::mips_dpax_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002319 return lowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002320 case Intrinsic::mips_dpsx_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002321 return lowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002322 case Intrinsic::mips_mulsa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002323 return lowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002324 case Intrinsic::mips_mult:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002325 return lowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002326 case Intrinsic::mips_multu:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002327 return lowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002328 case Intrinsic::mips_madd:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002329 return lowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002330 case Intrinsic::mips_maddu:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002331 return lowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002332 case Intrinsic::mips_msub:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002333 return lowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002334 case Intrinsic::mips_msubu:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002335 return lowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002336 }
2337}
2338
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002339SDValue MipsTargetLowering::lowerINTRINSIC_W_CHAIN(SDValue Op,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002340 SelectionDAG &DAG) const {
2341 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2342 default:
2343 return SDValue();
2344 case Intrinsic::mips_extp:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002345 return lowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002346 case Intrinsic::mips_extpdp:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002347 return lowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002348 case Intrinsic::mips_extr_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002349 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002350 case Intrinsic::mips_extr_r_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002351 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002352 case Intrinsic::mips_extr_rs_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002353 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002354 case Intrinsic::mips_extr_s_h:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002355 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002356 case Intrinsic::mips_mthlip:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002357 return lowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002358 case Intrinsic::mips_mulsaq_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002359 return lowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002360 case Intrinsic::mips_maq_s_w_phl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002361 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002362 case Intrinsic::mips_maq_s_w_phr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002363 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002364 case Intrinsic::mips_maq_sa_w_phl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002365 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002366 case Intrinsic::mips_maq_sa_w_phr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002367 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002368 case Intrinsic::mips_dpaq_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002369 return lowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002370 case Intrinsic::mips_dpsq_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002371 return lowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002372 case Intrinsic::mips_dpaq_sa_l_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002373 return lowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002374 case Intrinsic::mips_dpsq_sa_l_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002375 return lowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002376 case Intrinsic::mips_dpaqx_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002377 return lowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002378 case Intrinsic::mips_dpaqx_sa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002379 return lowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002380 case Intrinsic::mips_dpsqx_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002381 return lowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002382 case Intrinsic::mips_dpsqx_sa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002383 return lowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002384 }
2385}
2386
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002387SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002388 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2389 || cast<ConstantSDNode>
2390 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2391 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2392 return SDValue();
2393
2394 // The pattern
2395 // (add (frameaddr 0), (frame_to_args_offset))
2396 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2397 // (add FrameObject, 0)
2398 // where FrameObject is a fixed StackObject with offset 0 which points to
2399 // the old stack pointer.
2400 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2401 EVT ValTy = Op->getValueType(0);
2402 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2403 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2404 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2405 DAG.getConstant(0, ValTy));
2406}
2407
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002408//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002409// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002410//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002411
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002412//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002413// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002414// Mips O32 ABI rules:
2415// ---
2416// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002417// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002418// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002419// f64 - Only passed in two aliased f32 registers if no int reg has been used
2420// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002421// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2422// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002423//
2424// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002425//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002426
Duncan Sands1e96bab2010-11-04 10:49:57 +00002427static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002428 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002429 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2430
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002431 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002432
Craig Topperc5eaae42012-03-11 07:57:25 +00002433 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002434 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2435 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002436 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002437 Mips::F12, Mips::F14
2438 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002439 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002440 Mips::D6, Mips::D7
2441 };
2442
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002443 // Do not process byval args here.
2444 if (ArgFlags.isByVal())
2445 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002446
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002447 // Promote i8 and i16
2448 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2449 LocVT = MVT::i32;
2450 if (ArgFlags.isSExt())
2451 LocInfo = CCValAssign::SExt;
2452 else if (ArgFlags.isZExt())
2453 LocInfo = CCValAssign::ZExt;
2454 else
2455 LocInfo = CCValAssign::AExt;
2456 }
2457
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002458 unsigned Reg;
2459
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002460 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2461 // is true: function is vararg, argument is 3rd or higher, there is previous
2462 // argument which is not f32 or f64.
2463 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2464 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002465 unsigned OrigAlign = ArgFlags.getOrigAlign();
2466 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002467
2468 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002469 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002470 // If this is the first part of an i64 arg,
2471 // the allocated register must be either A0 or A2.
2472 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2473 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002474 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002475 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2476 // Allocate int register and shadow next int register. If first
2477 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002478 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2479 if (Reg == Mips::A1 || Reg == Mips::A3)
2480 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2481 State.AllocateReg(IntRegs, IntRegsSize);
2482 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002483 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2484 // we are guaranteed to find an available float register
2485 if (ValVT == MVT::f32) {
2486 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2487 // Shadow int register
2488 State.AllocateReg(IntRegs, IntRegsSize);
2489 } else {
2490 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2491 // Shadow int registers
2492 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2493 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2494 State.AllocateReg(IntRegs, IntRegsSize);
2495 State.AllocateReg(IntRegs, IntRegsSize);
2496 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002497 } else
2498 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002499
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002500 if (!Reg) {
2501 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2502 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002503 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002504 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002505 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002506
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002507 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002508}
2509
2510#include "MipsGenCallingConv.inc"
2511
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002512//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002513// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002514//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002515
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002516static const unsigned O32IntRegsSize = 4;
2517
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002518// Return next O32 integer argument register.
2519static unsigned getNextIntArgReg(unsigned Reg) {
2520 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2521 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2522}
2523
Akira Hatanaka7d712092012-10-30 19:23:25 +00002524SDValue
2525MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2526 SDValue Chain, SDValue Arg, DebugLoc DL,
2527 bool IsTailCall, SelectionDAG &DAG) const {
2528 if (!IsTailCall) {
2529 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2530 DAG.getIntPtrConstant(Offset));
2531 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2532 false, 0);
2533 }
2534
2535 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2536 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2537 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2538 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2539 /*isVolatile=*/ true, false, 0);
2540}
2541
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002542void MipsTargetLowering::
2543getOpndList(SmallVectorImpl<SDValue> &Ops,
2544 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2545 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2546 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2547 // Insert node "GP copy globalreg" before call to function.
2548 //
2549 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2550 // in PIC mode) allow symbols to be resolved via lazy binding.
2551 // The lazy binding stub requires GP to point to the GOT.
2552 if (IsPICCall && !InternalLinkage) {
2553 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2554 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2555 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2556 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002557
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002558 // Build a sequence of copy-to-reg nodes chained together with token
2559 // chain and flag operands which copy the outgoing args into registers.
2560 // The InFlag in necessary since all emitted instructions must be
2561 // stuck together.
2562 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002563
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002564 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2565 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2566 RegsToPass[i].second, InFlag);
2567 InFlag = Chain.getValue(1);
2568 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002569
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002570 // Add argument registers to the end of the list so that they are
2571 // known live into the call.
2572 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2573 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2574 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002575
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002576 // Add a register mask operand representing the call-preserved registers.
2577 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2578 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2579 assert(Mask && "Missing call preserved mask for calling convention");
2580 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2581
2582 if (InFlag.getNode())
2583 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002584}
2585
Dan Gohman98ca4f22009-08-05 01:29:28 +00002586/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002587/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002588SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002589MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002590 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002591 SelectionDAG &DAG = CLI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002592 DebugLoc &DL = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002593 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2594 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2595 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002596 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002597 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002598 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002599 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002600 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002601
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002602 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002603 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002604 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002605 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002606
2607 // Analyze operands of the call, assigning locations to each operand.
2608 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002609 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002610 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002611 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002612
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002613 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002614 getTargetMachine().Options.UseSoftFloat,
2615 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002616
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002617 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002618 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002619
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002620 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002621 if (IsTailCall)
2622 IsTailCall =
2623 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002624 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002625
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002626 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002627 ++NumTailCalls;
2628
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002629 // Chain is the output chain of the last Load/Store or CopyToReg node.
2630 // ByValChain is the output chain of the last Memcpy node created for copying
2631 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002632 unsigned StackAlignment = TFL->getStackAlignment();
2633 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002634 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002635
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002636 if (!IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002637 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002638
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002639 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002640 IsN64 ? Mips::SP_64 : Mips::SP,
2641 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002642
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002643 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002644 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002645 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002646 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002647
2648 // Walk the register/memloc assignments, inserting copies/loads.
2649 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002650 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002651 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002652 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002653 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2654
2655 // ByVal Arg.
2656 if (Flags.isByVal()) {
2657 assert(Flags.getByValSize() &&
2658 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002659 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002660 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002661 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002662 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002663 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2664 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002665 continue;
2666 }
Jia Liubb481f82012-02-28 07:46:26 +00002667
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002668 // Promote the value if needed.
2669 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002670 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002671 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002672 if (VA.isRegLoc()) {
2673 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002674 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2675 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002676 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002677 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002678 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002679 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002680 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002681 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002682 if (!Subtarget->isLittle())
2683 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002684 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002685 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2686 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2687 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002688 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002689 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002690 }
2691 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002692 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002693 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002694 break;
2695 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002696 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002697 break;
2698 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002699 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002700 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002701 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002702
2703 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002704 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002705 if (VA.isRegLoc()) {
2706 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002707 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002708 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002709
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002710 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002711 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002712
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002713 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002714 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002715 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002716 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002717 }
2718
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002719 // Transform all store nodes into one single node because all store
2720 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002721 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002722 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002723 &MemOpChains[0], MemOpChains.size());
2724
Bill Wendling056292f2008-09-16 21:48:12 +00002725 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002726 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2727 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002728 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002729 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002730 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002731
2732 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002733 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002734 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2735
2736 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002737 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002738 else if (LargeGOT)
2739 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2740 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002741 else
2742 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2743 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002744 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002745 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002746 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002747 }
2748 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002749 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002750 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2751 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002752 else if (LargeGOT)
2753 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2754 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00002755 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002756 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2757
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002758 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002759 }
2760
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002761 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002762 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002763
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002764 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2765 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002766
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002767 if (IsTailCall)
2768 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002769
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002770 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002771 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002772
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002773 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002774 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002775 DAG.getIntPtrConstant(0, true), InFlag);
2776 InFlag = Chain.getValue(1);
2777
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002778 // Handle result values, copying them out of physregs into vregs that we
2779 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002780 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2781 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002782}
2783
Dan Gohman98ca4f22009-08-05 01:29:28 +00002784/// LowerCallResult - Lower the result values of a call into the
2785/// appropriate copies out of appropriate physical registers.
2786SDValue
2787MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002788 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002789 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002790 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002791 SmallVectorImpl<SDValue> &InVals,
2792 const SDNode *CallNode,
2793 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002794 // Assign locations to each value returned by this call.
2795 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002796 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002797 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002798 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002799
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002800 MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat,
2801 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002802
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002803 // Copy all of the result registers out of their specified physreg.
2804 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002805 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002806 RVLocs[i].getLocVT(), InFlag);
2807 Chain = Val.getValue(1);
2808 InFlag = Val.getValue(2);
2809
2810 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002811 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002812
2813 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002814 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002815
Dan Gohman98ca4f22009-08-05 01:29:28 +00002816 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002817}
2818
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002819//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002821//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002822/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002823/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002824SDValue
2825MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002826 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002827 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002828 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002829 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002830 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002831 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002832 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002833 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002834 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002835
Dan Gohman1e93df62010-04-17 14:41:14 +00002836 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002837
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002838 // Used with vargs to acumulate store chains.
2839 std::vector<SDValue> OutChains;
2840
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002841 // Assign locations to all of the incoming arguments.
2842 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002843 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002844 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002845 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002846 Function::const_arg_iterator FuncArg =
2847 DAG.getMachineFunction().getFunction()->arg_begin();
2848 bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002849
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002850 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002851 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2852 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002853
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002854 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002855 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002856
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002857 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002858 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002859 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2860 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002861 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002862 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2863 bool IsRegLoc = VA.isRegLoc();
2864
2865 if (Flags.isByVal()) {
2866 assert(Flags.getByValSize() &&
2867 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002868 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002869 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002870 MipsCCInfo, *ByValArg);
2871 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002872 continue;
2873 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002874
2875 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002876 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002877 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002878 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002879 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002880
Owen Anderson825b72b2009-08-11 20:47:22 +00002881 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002882 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
2883 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002884 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002885 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002886 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002887 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002888 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002889 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002890 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002891 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002892
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002893 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002894 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002895 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2896 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002897
2898 // If this is an 8 or 16-bit value, it has been passed promoted
2899 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002900 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002901 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002902 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002903 if (VA.getLocInfo() == CCValAssign::SExt)
2904 Opcode = ISD::AssertSext;
2905 else if (VA.getLocInfo() == CCValAssign::ZExt)
2906 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002907 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002908 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002909 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002910 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002911 }
2912
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002913 // Handle floating point arguments passed in integer registers and
2914 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002915 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002916 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2917 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002918 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002919 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002920 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002921 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002922 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002923 if (!Subtarget->isLittle())
2924 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002925 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002926 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002927 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002928
Dan Gohman98ca4f22009-08-05 01:29:28 +00002929 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002930 } else { // VA.isRegLoc()
2931
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002932 // sanity check
2933 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002934
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002935 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002936 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002937 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002938
2939 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002940 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002941 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002942 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002943 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002944 }
2945 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002946
2947 // The mips ABIs for returning structs by value requires that we copy
2948 // the sret argument into $v0 for the return. Save the argument into
2949 // a virtual register so that we can access it from the return points.
2950 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2951 unsigned Reg = MipsFI->getSRetReturnReg();
2952 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002953 Reg = MF.getRegInfo().
2954 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002955 MipsFI->setSRetReturnReg(Reg);
2956 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002957 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2958 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002959 }
2960
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002961 if (IsVarArg)
2962 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002963
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002964 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002965 // the size of Ins and InVals. This only happens when on varg functions
2966 if (!OutChains.empty()) {
2967 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002968 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002969 &OutChains[0], OutChains.size());
2970 }
2971
Dan Gohman98ca4f22009-08-05 01:29:28 +00002972 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002973}
2974
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002975//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002976// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002977//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002978
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002979bool
2980MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002981 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002982 const SmallVectorImpl<ISD::OutputArg> &Outs,
2983 LLVMContext &Context) const {
2984 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002985 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002986 RVLocs, Context);
2987 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2988}
2989
Dan Gohman98ca4f22009-08-05 01:29:28 +00002990SDValue
2991MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002992 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002993 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002994 const SmallVectorImpl<SDValue> &OutVals,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002995 DebugLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002996 // CCValAssign - represent the assignment of
2997 // the return value to a location
2998 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002999 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003000
3001 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003002 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003003 *DAG.getContext());
3004 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003005
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003006 // Analyze return values.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003007 MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat,
3008 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003009
Dan Gohman475871a2008-07-27 21:46:04 +00003010 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003011 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003012
3013 // Copy the result values into the output registers.
3014 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003015 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003016 CCValAssign &VA = RVLocs[i];
3017 assert(VA.isRegLoc() && "Can only return in registers!");
3018
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003019 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003020 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003021
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003022 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003023
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003024 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003025 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003026 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003027 }
3028
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003029 // The mips ABIs for returning structs by value requires that we copy
3030 // the sret argument into $v0 for the return. We saved the argument into
3031 // a virtual register in the entry block, so now we copy the value out
3032 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003033 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003034 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3035 unsigned Reg = MipsFI->getSRetReturnReg();
3036
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003037 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003038 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003039 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003040 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003041
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003042 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003043 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003044 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003045 }
3046
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003047 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003048
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003049 // Add the flag if we have it.
3050 if (Flag.getNode())
3051 RetOps.push_back(Flag);
3052
3053 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003054 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003055}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003056
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003057//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003058// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003059//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003060
3061/// getConstraintType - Given a constraint letter, return the type of
3062/// constraint it is for this target.
3063MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003064getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003065{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003066 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003067 // GCC config/mips/constraints.md
3068 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003069 // 'd' : An address register. Equivalent to r
3070 // unless generating MIPS16 code.
3071 // 'y' : Equivalent to r; retained for
3072 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003073 // 'c' : A register suitable for use in an indirect
3074 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003075 // 'l' : The lo register. 1 word storage.
3076 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003077 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003078 switch (Constraint[0]) {
3079 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003080 case 'd':
3081 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003082 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003083 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003084 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003085 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003086 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00003087 case 'R':
3088 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003089 }
3090 }
3091 return TargetLowering::getConstraintType(Constraint);
3092}
3093
John Thompson44ab89e2010-10-29 17:29:13 +00003094/// Examine constraint type and operand type and determine a weight value.
3095/// This object must already have been set up with the operand type
3096/// and the current alternative constraint selected.
3097TargetLowering::ConstraintWeight
3098MipsTargetLowering::getSingleConstraintMatchWeight(
3099 AsmOperandInfo &info, const char *constraint) const {
3100 ConstraintWeight weight = CW_Invalid;
3101 Value *CallOperandVal = info.CallOperandVal;
3102 // If we don't have a value, we can't do a match,
3103 // but allow it at the lowest weight.
3104 if (CallOperandVal == NULL)
3105 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003106 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003107 // Look at the constraint type.
3108 switch (*constraint) {
3109 default:
3110 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3111 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003112 case 'd':
3113 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003114 if (type->isIntegerTy())
3115 weight = CW_Register;
3116 break;
3117 case 'f':
3118 if (type->isFloatTy())
3119 weight = CW_Register;
3120 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003121 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003122 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003123 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003124 if (type->isIntegerTy())
3125 weight = CW_SpecificReg;
3126 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003127 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003128 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003129 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003130 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003131 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003132 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003133 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003134 if (isa<ConstantInt>(CallOperandVal))
3135 weight = CW_Constant;
3136 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00003137 case 'R':
3138 weight = CW_Memory;
3139 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003140 }
3141 return weight;
3142}
3143
Eric Christopher38d64262011-06-29 19:33:04 +00003144/// Given a register class constraint, like 'r', if this corresponds directly
3145/// to an LLVM register class, return a register of 0 and the register class
3146/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003147std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003148getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003149{
3150 if (Constraint.size() == 1) {
3151 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003152 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3153 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003154 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003155 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3156 if (Subtarget->inMips16Mode())
3157 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003158 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003159 }
Jack Carter10de0252012-07-02 23:35:23 +00003160 if (VT == MVT::i64 && !HasMips64)
3161 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003162 if (VT == MVT::i64 && HasMips64)
3163 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3164 // This will generate an error message
3165 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003166 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003168 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003169 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3170 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003171 return std::make_pair(0U, &Mips::FGR64RegClass);
3172 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003173 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003174 break;
3175 case 'c': // register suitable for indirect jump
3176 if (VT == MVT::i32)
3177 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3178 assert(VT == MVT::i64 && "Unexpected type.");
3179 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003180 case 'l': // register suitable for indirect jump
3181 if (VT == MVT::i32)
3182 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3183 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003184 case 'x': // register suitable for indirect jump
3185 // Fixme: Not triggering the use of both hi and low
3186 // This will generate an error message
3187 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003188 }
3189 }
3190 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3191}
3192
Eric Christopher50ab0392012-05-07 03:13:32 +00003193/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3194/// vector. If it is invalid, don't add anything to Ops.
3195void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3196 std::string &Constraint,
3197 std::vector<SDValue>&Ops,
3198 SelectionDAG &DAG) const {
3199 SDValue Result(0, 0);
3200
3201 // Only support length 1 constraints for now.
3202 if (Constraint.length() > 1) return;
3203
3204 char ConstraintLetter = Constraint[0];
3205 switch (ConstraintLetter) {
3206 default: break; // This will fall through to the generic implementation
3207 case 'I': // Signed 16 bit constant
3208 // If this fails, the parent routine will give an error
3209 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3210 EVT Type = Op.getValueType();
3211 int64_t Val = C->getSExtValue();
3212 if (isInt<16>(Val)) {
3213 Result = DAG.getTargetConstant(Val, Type);
3214 break;
3215 }
3216 }
3217 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003218 case 'J': // integer zero
3219 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3220 EVT Type = Op.getValueType();
3221 int64_t Val = C->getZExtValue();
3222 if (Val == 0) {
3223 Result = DAG.getTargetConstant(0, Type);
3224 break;
3225 }
3226 }
3227 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003228 case 'K': // unsigned 16 bit immediate
3229 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3230 EVT Type = Op.getValueType();
3231 uint64_t Val = (uint64_t)C->getZExtValue();
3232 if (isUInt<16>(Val)) {
3233 Result = DAG.getTargetConstant(Val, Type);
3234 break;
3235 }
3236 }
3237 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003238 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3239 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3240 EVT Type = Op.getValueType();
3241 int64_t Val = C->getSExtValue();
3242 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3243 Result = DAG.getTargetConstant(Val, Type);
3244 break;
3245 }
3246 }
3247 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003248 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3249 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3250 EVT Type = Op.getValueType();
3251 int64_t Val = C->getSExtValue();
3252 if ((Val >= -65535) && (Val <= -1)) {
3253 Result = DAG.getTargetConstant(Val, Type);
3254 break;
3255 }
3256 }
3257 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003258 case 'O': // signed 15 bit immediate
3259 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3260 EVT Type = Op.getValueType();
3261 int64_t Val = C->getSExtValue();
3262 if ((isInt<15>(Val))) {
3263 Result = DAG.getTargetConstant(Val, Type);
3264 break;
3265 }
3266 }
3267 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003268 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3269 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3270 EVT Type = Op.getValueType();
3271 int64_t Val = C->getSExtValue();
3272 if ((Val <= 65535) && (Val >= 1)) {
3273 Result = DAG.getTargetConstant(Val, Type);
3274 break;
3275 }
3276 }
3277 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003278 }
3279
3280 if (Result.getNode()) {
3281 Ops.push_back(Result);
3282 return;
3283 }
3284
3285 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3286}
3287
Dan Gohman6520e202008-10-18 02:06:02 +00003288bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003289MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3290 // No global is ever allowed as a base.
3291 if (AM.BaseGV)
3292 return false;
3293
3294 switch (AM.Scale) {
3295 case 0: // "r+i" or just "i", depending on HasBaseReg.
3296 break;
3297 case 1:
3298 if (!AM.HasBaseReg) // allow "r+i".
3299 break;
3300 return false; // disallow "r+r" or "r+r+i".
3301 default:
3302 return false;
3303 }
3304
3305 return true;
3306}
3307
3308bool
Dan Gohman6520e202008-10-18 02:06:02 +00003309MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3310 // The Mips target isn't yet aware of offsets.
3311 return false;
3312}
Evan Chengeb2f9692009-10-27 19:56:55 +00003313
Akira Hatanakae193b322012-06-13 19:33:32 +00003314EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00003315 unsigned SrcAlign,
3316 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00003317 bool MemcpyStrSrc,
3318 MachineFunction &MF) const {
3319 if (Subtarget->hasMips64())
3320 return MVT::i64;
3321
3322 return MVT::i32;
3323}
3324
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003325bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3326 if (VT != MVT::f32 && VT != MVT::f64)
3327 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003328 if (Imm.isNegZero())
3329 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003330 return Imm.isZero();
3331}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003332
3333unsigned MipsTargetLowering::getJumpTableEncoding() const {
3334 if (IsN64)
3335 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003336
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003337 return TargetLowering::getJumpTableEncoding();
3338}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003339
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003340/// This function returns true if CallSym is a long double emulation routine.
3341static bool isF128SoftLibCall(const char *CallSym) {
3342 const char *const LibCalls[] =
3343 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3344 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3345 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3346 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3347 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3348 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3349 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3350 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3351 "truncl"};
3352
3353 const char * const *End = LibCalls + array_lengthof(LibCalls);
3354
3355 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003356 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003357
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003358#ifndef NDEBUG
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003359 for (const char * const *I = LibCalls; I < End - 1; ++I)
3360 assert(Comp(*I, *(I + 1)));
3361#endif
3362
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003363 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003364}
3365
3366/// This function returns true if Ty is fp128 or i128 which was originally a
3367/// fp128.
3368static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3369 if (Ty->isFP128Ty())
3370 return true;
3371
3372 const ExternalSymbolSDNode *ES =
3373 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3374
3375 // If the Ty is i128 and the function being called is a long double emulation
3376 // routine, then the original type is f128.
3377 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3378}
3379
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003380MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CC, bool IsO32_,
3381 CCState &Info)
3382 : CCInfo(Info), CallConv(CC), IsO32(IsO32_) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003383 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003384 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003385}
3386
3387void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003388analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003389 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3390 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003391 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3392 "CallingConv::Fast shouldn't be used for vararg functions.");
3393
Akira Hatanaka7887c902012-10-26 23:56:38 +00003394 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003395 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003396
3397 for (unsigned I = 0; I != NumOpnds; ++I) {
3398 MVT ArgVT = Args[I].VT;
3399 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3400 bool R;
3401
3402 if (ArgFlags.isByVal()) {
3403 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3404 continue;
3405 }
3406
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003407 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003408 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003409 else {
3410 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3411 IsSoftFloat);
3412 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3413 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003414
3415 if (R) {
3416#ifndef NDEBUG
3417 dbgs() << "Call operand #" << I << " has unhandled type "
3418 << EVT(ArgVT).getEVTString();
3419#endif
3420 llvm_unreachable(0);
3421 }
3422 }
3423}
3424
3425void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003426analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3427 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003428 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003429 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003430 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003431
3432 for (unsigned I = 0; I != NumArgs; ++I) {
3433 MVT ArgVT = Args[I].VT;
3434 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003435 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3436 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003437
3438 if (ArgFlags.isByVal()) {
3439 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3440 continue;
3441 }
3442
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003443 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3444
3445 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003446 continue;
3447
3448#ifndef NDEBUG
3449 dbgs() << "Formal Arg #" << I << " has unhandled type "
3450 << EVT(ArgVT).getEVTString();
3451#endif
3452 llvm_unreachable(0);
3453 }
3454}
3455
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003456template<typename Ty>
3457void MipsTargetLowering::MipsCC::
3458analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3459 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003460 CCAssignFn *Fn;
3461
3462 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3463 Fn = RetCC_F128Soft;
3464 else
3465 Fn = RetCC_Mips;
3466
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003467 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3468 MVT VT = RetVals[I].VT;
3469 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3470 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3471
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003472 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003473#ifndef NDEBUG
3474 dbgs() << "Call result #" << I << " has unhandled type "
3475 << EVT(VT).getEVTString() << '\n';
3476#endif
3477 llvm_unreachable(0);
3478 }
3479 }
3480}
3481
3482void MipsTargetLowering::MipsCC::
3483analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3484 const SDNode *CallNode, const Type *RetTy) const {
3485 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3486}
3487
3488void MipsTargetLowering::MipsCC::
3489analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3490 const Type *RetTy) const {
3491 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3492}
3493
Akira Hatanaka7887c902012-10-26 23:56:38 +00003494void
3495MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3496 MVT LocVT,
3497 CCValAssign::LocInfo LocInfo,
3498 ISD::ArgFlagsTy ArgFlags) {
3499 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3500
3501 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003502 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003503 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3504 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3505 RegSize * 2);
3506
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003507 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003508 allocateRegs(ByVal, ByValSize, Align);
3509
3510 // Allocate space on caller's stack.
3511 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3512 Align);
3513 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3514 LocInfo));
3515 ByValArgs.push_back(ByVal);
3516}
3517
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003518unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3519 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3520}
3521
3522unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3523 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3524}
3525
3526const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3527 return IsO32 ? O32IntRegs : Mips64IntRegs;
3528}
3529
3530llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3531 if (CallConv == CallingConv::Fast)
3532 return CC_Mips_FastCC;
3533
3534 return IsO32 ? CC_MipsO32 : CC_MipsN;
3535}
3536
3537llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3538 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3539}
3540
3541const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3542 return IsO32 ? O32IntRegs : Mips64DPRegs;
3543}
3544
Akira Hatanaka7887c902012-10-26 23:56:38 +00003545void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3546 unsigned ByValSize,
3547 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003548 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3549 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003550 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3551 "Byval argument's size and alignment should be a multiple of"
3552 "RegSize.");
3553
3554 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3555
3556 // If Align > RegSize, the first arg register must be even.
3557 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3558 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3559 ++ByVal.FirstIdx;
3560 }
3561
3562 // Mark the registers allocated.
3563 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3564 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3565 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3566}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003567
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003568MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3569 const SDNode *CallNode,
3570 bool IsSoftFloat) const {
3571 if (IsSoftFloat || IsO32)
3572 return VT;
3573
3574 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003575 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003576 assert(VT == MVT::i64);
3577 return MVT::f64;
3578 }
3579
3580 return VT;
3581}
3582
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003583void MipsTargetLowering::
3584copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3585 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3586 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3587 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3588 MachineFunction &MF = DAG.getMachineFunction();
3589 MachineFrameInfo *MFI = MF.getFrameInfo();
3590 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3591 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3592 int FrameObjOffset;
3593
3594 if (RegAreaSize)
3595 FrameObjOffset = (int)CC.reservedArgArea() -
3596 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3597 else
3598 FrameObjOffset = ByVal.Address;
3599
3600 // Create frame object.
3601 EVT PtrTy = getPointerTy();
3602 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3603 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3604 InVals.push_back(FIN);
3605
3606 if (!ByVal.NumRegs)
3607 return;
3608
3609 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003610 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003611 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3612
3613 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3614 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003615 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003616 unsigned Offset = I * CC.regSize();
3617 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3618 DAG.getConstant(Offset, PtrTy));
3619 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3620 StorePtr, MachinePointerInfo(FuncArg, Offset),
3621 false, false, 0);
3622 OutChains.push_back(Store);
3623 }
3624}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003625
3626// Copy byVal arg to registers and stack.
3627void MipsTargetLowering::
3628passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003629 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003630 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3631 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3632 const MipsCC &CC, const ByValArgInfo &ByVal,
3633 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3634 unsigned ByValSize = Flags.getByValSize();
3635 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3636 unsigned RegSize = CC.regSize();
3637 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3638 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3639
3640 if (ByVal.NumRegs) {
3641 const uint16_t *ArgRegs = CC.intArgRegs();
3642 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3643 unsigned I = 0;
3644
3645 // Copy words to registers.
3646 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3647 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3648 DAG.getConstant(Offset, PtrTy));
3649 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3650 MachinePointerInfo(), false, false, false,
3651 Alignment);
3652 MemOpChains.push_back(LoadVal.getValue(1));
3653 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3654 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3655 }
3656
3657 // Return if the struct has been fully copied.
3658 if (ByValSize == Offset)
3659 return;
3660
3661 // Copy the remainder of the byval argument with sub-word loads and shifts.
3662 if (LeftoverBytes) {
3663 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3664 "Size of the remainder should be smaller than RegSize.");
3665 SDValue Val;
3666
3667 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3668 Offset < ByValSize; LoadSize /= 2) {
3669 unsigned RemSize = ByValSize - Offset;
3670
3671 if (RemSize < LoadSize)
3672 continue;
3673
3674 // Load subword.
3675 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3676 DAG.getConstant(Offset, PtrTy));
3677 SDValue LoadVal =
3678 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3679 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3680 false, false, Alignment);
3681 MemOpChains.push_back(LoadVal.getValue(1));
3682
3683 // Shift the loaded value.
3684 unsigned Shamt;
3685
3686 if (isLittle)
3687 Shamt = TotalSizeLoaded;
3688 else
3689 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3690
3691 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3692 DAG.getConstant(Shamt, MVT::i32));
3693
3694 if (Val.getNode())
3695 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3696 else
3697 Val = Shift;
3698
3699 Offset += LoadSize;
3700 TotalSizeLoaded += LoadSize;
3701 Alignment = std::min(Alignment, LoadSize);
3702 }
3703
3704 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3705 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3706 return;
3707 }
3708 }
3709
3710 // Copy remainder of byval arg to it with memcpy.
3711 unsigned MemCpySize = ByValSize - Offset;
3712 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3713 DAG.getConstant(Offset, PtrTy));
3714 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3715 DAG.getIntPtrConstant(ByVal.Address));
3716 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3717 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3718 /*isVolatile=*/false, /*AlwaysInline=*/false,
3719 MachinePointerInfo(0), MachinePointerInfo(0));
3720 MemOpChains.push_back(Chain);
3721}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003722
3723void
3724MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3725 const MipsCC &CC, SDValue Chain,
3726 DebugLoc DL, SelectionDAG &DAG) const {
3727 unsigned NumRegs = CC.numIntArgRegs();
3728 const uint16_t *ArgRegs = CC.intArgRegs();
3729 const CCState &CCInfo = CC.getCCInfo();
3730 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3731 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003732 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003733 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3734 MachineFunction &MF = DAG.getMachineFunction();
3735 MachineFrameInfo *MFI = MF.getFrameInfo();
3736 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3737
3738 // Offset of the first variable argument from stack pointer.
3739 int VaArgOffset;
3740
3741 if (NumRegs == Idx)
3742 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3743 else
3744 VaArgOffset =
3745 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3746
3747 // Record the frame index of the first variable argument
3748 // which is a value necessary to VASTART.
3749 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3750 MipsFI->setVarArgsFrameIndex(FI);
3751
3752 // Copy the integer registers that have not been used for argument passing
3753 // to the argument register save area. For O32, the save area is allocated
3754 // in the caller's stack frame, while for N32/64, it is allocated in the
3755 // callee's stack frame.
3756 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003757 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003758 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3759 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3760 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3761 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3762 MachinePointerInfo(), false, false, 0);
3763 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3764 OutChains.push_back(Store);
3765 }
3766}