blob: 564c7798517ced552c7ca47bf4ffd7a989b5083c [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000020#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000022#include "llvm/Constants.h"
23#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000024#include "llvm/Module.h"
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000025#include "llvm/Intrinsics.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000026#include "llvm/Support/CommandLine.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000027using namespace llvm;
28
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000029/// AddLiveIn - This helper function adds the specified physical register to the
30/// MachineFunction as a live in value. It also creates a corresponding virtual
31/// register for it.
32static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
33 TargetRegisterClass *RC) {
34 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +000035 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
36 MF.getRegInfo().addLiveIn(PReg, VReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000037 return VReg;
38}
39
40AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
41 // Set up the TargetLowering object.
42 //I am having problems with shr n ubyte 1
43 setShiftAmountType(MVT::i64);
Duncan Sands03228082008-11-23 15:47:28 +000044 setBooleanContents(ZeroOrOneBooleanContent);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000045
Chris Lattner111c2fa2006-10-06 22:46:51 +000046 setUsesGlobalOffsetTable(true);
47
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000048 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000049 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
50 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000051
52 // We want to custom lower some of our intrinsics.
53 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
54
Evan Cheng03294662008-10-14 21:26:46 +000055 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
56 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chengc5484282006-10-04 00:56:09 +000057
Evan Cheng03294662008-10-14 21:26:46 +000058 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
59 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Evan Chengc5484282006-10-04 00:56:09 +000060
Evan Cheng03294662008-10-14 21:26:46 +000061 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
62 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
63 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000064
Evan Chengc35497f2006-10-30 08:02:39 +000065 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
66 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000067 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000068 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000069
Andrew Lenharth7794bd32006-06-27 23:19:14 +000070 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
71
Chris Lattner3e2bafd2005-09-28 22:29:17 +000072 setOperationAction(ISD::FREM, MVT::f32, Expand);
73 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000074
75 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000076 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000077 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
78 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
79
Andrew Lenharth120ab482005-09-29 22:54:56 +000080 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000081 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
82 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
83 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
84 }
Nate Begemand88fc032006-01-14 03:14:10 +000085 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000086 setOperationAction(ISD::ROTL , MVT::i64, Expand);
87 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000088
Andrew Lenharth53d89702005-12-25 01:34:27 +000089 setOperationAction(ISD::SREM , MVT::i64, Custom);
90 setOperationAction(ISD::UREM , MVT::i64, Custom);
91 setOperationAction(ISD::SDIV , MVT::i64, Custom);
92 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000093
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000094 setOperationAction(ISD::ADDC , MVT::i64, Expand);
95 setOperationAction(ISD::ADDE , MVT::i64, Expand);
96 setOperationAction(ISD::SUBC , MVT::i64, Expand);
97 setOperationAction(ISD::SUBE , MVT::i64, Expand);
98
Chris Lattnerd2a27ee2008-10-09 04:50:56 +000099 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
Andrew Lenharth683a9222008-11-11 06:06:07 +0000100 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
Chris Lattnerd2a27ee2008-10-09 04:50:56 +0000101
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000102
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000103 // We don't support sin/cos/sqrt/pow
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000104 setOperationAction(ISD::FSIN , MVT::f64, Expand);
105 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000106 setOperationAction(ISD::FSIN , MVT::f32, Expand);
107 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000108
109 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000110 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000111
112 setOperationAction(ISD::FPOW , MVT::f32, Expand);
113 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000114
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000115 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000116
Andrew Lenharth3553d862007-01-24 21:09:16 +0000117 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
118
Chris Lattnerf73bae12005-11-29 06:16:21 +0000119 // We don't have line number support yet.
Dan Gohman7f460202008-06-30 20:59:49 +0000120 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000121 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000122 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
123 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000124
125 // Not implemented yet.
126 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
127 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000128 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
129
Bill Wendling056292f2008-09-16 21:48:12 +0000130 // We want to legalize GlobalAddress and ConstantPool and
131 // ExternalSymbols nodes into the appropriate instructions to
132 // materialize the address.
Andrew Lenharth53d89702005-12-25 01:34:27 +0000133 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
134 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000135 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000136 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000137
Andrew Lenharth0e538792006-01-25 21:54:38 +0000138 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000139 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000140 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000141 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000142 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000143
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000144 setOperationAction(ISD::RET, MVT::Other, Custom);
145
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000146 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Andrew Lenharth0607a2f2006-09-24 19:46:56 +0000147 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000148
Andrew Lenharth739027e2006-01-16 21:22:38 +0000149 setStackPointerRegisterToSaveRestore(Alpha::R30);
150
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000151 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000152 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000153 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000154 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000155
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000156 setJumpBufSize(272);
157 setJumpBufAlignment(16);
158
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000159 computeRegisterProperties();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000160}
161
Duncan Sands5480c042009-01-01 15:52:00 +0000162MVT AlphaTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000163 return MVT::i64;
164}
165
Andrew Lenharth84a06052006-01-16 19:53:25 +0000166const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
167 switch (Opcode) {
168 default: return 0;
Andrew Lenharth84a06052006-01-16 19:53:25 +0000169 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
170 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
171 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
172 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
173 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
174 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000175 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000176 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000177 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000178 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000179 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
180 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000181 }
182}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000183
Dan Gohman475871a2008-07-27 21:46:04 +0000184static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000185 MVT PtrVT = Op.getValueType();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000186 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000187 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
188 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000189 // FIXME there isn't really any debug info here
190 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000191
Dale Johannesende064702009-02-06 21:50:26 +0000192 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, JTI,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000193 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000194 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, JTI, Hi);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000195 return Lo;
196}
197
Chris Lattnere21492b2006-08-11 17:19:54 +0000198//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
199//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000200
201//For now, just use variable size stack frame format
202
203//In a standard call, the first six items are passed in registers $16
204//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
205//of argument-to-register correspondence.) The remaining items are
206//collected in a memory argument list that is a naturally aligned
207//array of quadwords. In a standard call, this list, if present, must
208//be passed at 0(SP).
209//7 ... n 0(SP) ... (n-7)*8(SP)
210
211// //#define FP $15
212// //#define RA $26
213// //#define PV $27
214// //#define GP $29
215// //#define SP $30
216
Dan Gohman475871a2008-07-27 21:46:04 +0000217static SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000218 int &VarArgsBase,
219 int &VarArgsOffset) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000220 MachineFunction &MF = DAG.getMachineFunction();
221 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +0000222 std::vector<SDValue> ArgValues;
223 SDValue Root = Op.getOperand(0);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000224 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000225
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000226 AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP
227 AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000228
Andrew Lenharthf71df332005-09-04 06:12:19 +0000229 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000230 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000231 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000232 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000233
Gabor Greifba36cb52008-08-28 21:40:38 +0000234 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000235 SDValue argt;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000236 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000237 SDValue ArgVal;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000238
239 if (ArgNo < 6) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000240 switch (ObjectVT.getSimpleVT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000241 default:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000242 assert(false && "Invalid value type!");
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000243 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000244 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000245 &Alpha::F8RCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000246 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000247 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000248 case MVT::f32:
249 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000250 &Alpha::F4RCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000251 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000252 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000253 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000254 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000255 &Alpha::GPRCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000256 ArgVal = DAG.getCopyFromReg(Root, dl, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000257 break;
258 }
259 } else { //more args
260 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000261 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000262
263 // Create the SelectionDAG nodes corresponding to a load
264 //from this parameter
Dan Gohman475871a2008-07-27 21:46:04 +0000265 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000266 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000267 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000268 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000269 }
270
271 // If the functions takes variable number of arguments, copy all regs to stack
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000272 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000273 if (isVarArg) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000274 VarArgsOffset = (Op.getNode()->getNumValues()-1) * 8;
Dan Gohman475871a2008-07-27 21:46:04 +0000275 std::vector<SDValue> LS;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000276 for (int i = 0; i < 6; ++i) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000277 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000278 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000279 SDValue argt = DAG.getCopyFromReg(Root, dl, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000280 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
281 if (i == 0) VarArgsBase = FI;
Dan Gohman475871a2008-07-27 21:46:04 +0000282 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000283 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000284
Dan Gohman6f0d0242008-02-10 18:45:23 +0000285 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000286 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000287 argt = DAG.getCopyFromReg(Root, dl, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000288 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
289 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000290 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000291 }
292
293 //Set up a token factor with all the stack traffic
Dale Johannesen33c960f2009-02-04 20:06:27 +0000294 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000295 }
296
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000297 ArgValues.push_back(Root);
298
299 // Return the new list of results.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000300 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +0000301 &ArgValues[0], ArgValues.size());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000302}
303
Dan Gohman475871a2008-07-27 21:46:04 +0000304static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +0000305 DebugLoc dl = Op.getDebugLoc();
306 SDValue Copy = DAG.getCopyToReg(Op.getOperand(0), dl, Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000307 DAG.getNode(AlphaISD::GlobalRetAddr,
308 MVT::i64),
Dan Gohman475871a2008-07-27 21:46:04 +0000309 SDValue());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000310 switch (Op.getNumOperands()) {
311 default:
312 assert(0 && "Do not know how to return this many arguments!");
313 abort();
314 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000315 break;
Dan Gohman475871a2008-07-27 21:46:04 +0000316 //return SDValue(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000317 case 3: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000318 MVT ArgVT = Op.getOperand(1).getValueType();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000319 unsigned ArgReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000320 if (ArgVT.isInteger())
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000321 ArgReg = Alpha::R0;
322 else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000323 assert(ArgVT.isFloatingPoint());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000324 ArgReg = Alpha::F0;
325 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000326 Copy = DAG.getCopyToReg(Copy, dl, ArgReg,
327 Op.getOperand(1), Copy.getValue(1));
Chris Lattner84bc5422007-12-31 04:13:23 +0000328 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
329 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000330 break;
331 }
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000332 case 5: {
333 MVT ArgVT = Op.getOperand(1).getValueType();
334 unsigned ArgReg1, ArgReg2;
335 if (ArgVT.isInteger()) {
336 ArgReg1 = Alpha::R0;
337 ArgReg2 = Alpha::R1;
338 } else {
339 assert(ArgVT.isFloatingPoint());
340 ArgReg1 = Alpha::F0;
341 ArgReg2 = Alpha::F1;
342 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000343 Copy = DAG.getCopyToReg(Copy, dl, ArgReg1,
344 Op.getOperand(1), Copy.getValue(1));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000345 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
346 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
347 == DAG.getMachineFunction().getRegInfo().liveout_end())
348 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000349 Copy = DAG.getCopyToReg(Copy, dl, ArgReg2,
350 Op.getOperand(3), Copy.getValue(1));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000351 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
352 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
353 == DAG.getMachineFunction().getRegInfo().liveout_end())
354 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
355 break;
356 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000357 }
Dale Johannesena05dca42009-02-04 23:02:30 +0000358 return DAG.getNode(AlphaISD::RET_FLAG, dl,
359 MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000360}
361
Dan Gohman475871a2008-07-27 21:46:04 +0000362std::pair<SDValue, SDValue>
363AlphaTargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
Duncan Sands00fee652008-02-14 17:28:50 +0000364 bool RetSExt, bool RetZExt, bool isVarArg,
Dale Johannesen86098bd2008-09-26 19:31:26 +0000365 bool isInreg, unsigned CallingConv,
366 bool isTailCall, SDValue Callee,
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000367 ArgListTy &Args, SelectionDAG &DAG,
368 DebugLoc dl) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000369 int NumBytes = 0;
370 if (Args.size() > 6)
371 NumBytes = (Args.size() - 6) * 8;
372
Chris Lattnere563bbc2008-10-11 22:08:30 +0000373 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +0000374 std::vector<SDValue> args_to_use;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000375 for (unsigned i = 0, e = Args.size(); i != e; ++i)
376 {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000377 switch (getValueType(Args[i].Ty).getSimpleVT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000378 default: assert(0 && "Unexpected ValueType for argument!");
379 case MVT::i1:
380 case MVT::i8:
381 case MVT::i16:
382 case MVT::i32:
383 // Promote the integer to 64 bits. If the input type is signed use a
384 // sign extend, otherwise use a zero extend.
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000385 if (Args[i].isSExt)
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000386 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, dl,
387 MVT::i64, Args[i].Node);
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000388 else if (Args[i].isZExt)
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000389 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, dl,
390 MVT::i64, Args[i].Node);
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000391 else
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000392 Args[i].Node = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000393 break;
394 case MVT::i64:
395 case MVT::f64:
396 case MVT::f32:
397 break;
398 }
Reid Spencer47857812006-12-31 05:55:36 +0000399 args_to_use.push_back(Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000400 }
401
Duncan Sands83ec4b62008-06-06 12:08:01 +0000402 std::vector<MVT> RetVals;
403 MVT RetTyVT = getValueType(RetTy);
404 MVT ActualRetTyVT = RetTyVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000405 if (RetTyVT.getSimpleVT() >= MVT::i1 && RetTyVT.getSimpleVT() <= MVT::i32)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000406 ActualRetTyVT = MVT::i64;
407
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000408 if (RetTyVT != MVT::isVoid)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000409 RetVals.push_back(ActualRetTyVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000410 RetVals.push_back(MVT::Other);
411
Dan Gohman475871a2008-07-27 21:46:04 +0000412 std::vector<SDValue> Ops;
Chris Lattner2d90bd52006-01-27 23:39:00 +0000413 Ops.push_back(Chain);
414 Ops.push_back(Callee);
415 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000416 SDValue TheCall = DAG.getNode(AlphaISD::CALL, dl,
417 RetVals, &Ops[0], Ops.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000418 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattnere563bbc2008-10-11 22:08:30 +0000419 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
420 DAG.getIntPtrConstant(0, true), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +0000421 SDValue RetVal = TheCall;
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000422
423 if (RetTyVT != ActualRetTyVT) {
Duncan Sands00fee652008-02-14 17:28:50 +0000424 ISD::NodeType AssertKind = ISD::DELETED_NODE;
425 if (RetSExt)
426 AssertKind = ISD::AssertSext;
427 else if (RetZExt)
428 AssertKind = ISD::AssertZext;
429
430 if (AssertKind != ISD::DELETED_NODE)
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000431 RetVal = DAG.getNode(AssertKind, dl, MVT::i64, RetVal,
Duncan Sands00fee652008-02-14 17:28:50 +0000432 DAG.getValueType(RetTyVT));
433
Dale Johannesen7d2ad622009-01-30 23:10:59 +0000434 RetVal = DAG.getNode(ISD::TRUNCATE, dl, RetTyVT, RetVal);
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000435 }
436
437 return std::make_pair(RetVal, Chain);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000438}
439
Dan Gohman475871a2008-07-27 21:46:04 +0000440void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
441 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sands126d9072008-07-04 11:47:58 +0000442 Chain = N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000443 SDValue VAListP = N->getOperand(1);
Duncan Sands126d9072008-07-04 11:47:58 +0000444 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
Dale Johannesenf5d97892009-02-04 01:48:28 +0000445 DebugLoc dl = N->getDebugLoc();
Duncan Sands126d9072008-07-04 11:47:58 +0000446
Dale Johannesenf5d97892009-02-04 01:48:28 +0000447 SDValue Base = DAG.getLoad(MVT::i64, dl, Chain, VAListP, VAListS, 0);
448 SDValue Tmp = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Duncan Sands126d9072008-07-04 11:47:58 +0000449 DAG.getConstant(8, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000450 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Base.getValue(1),
Duncan Sands126d9072008-07-04 11:47:58 +0000451 Tmp, NULL, 0, MVT::i32);
Dale Johannesenf5d97892009-02-04 01:48:28 +0000452 DataPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Base, Offset);
Duncan Sands126d9072008-07-04 11:47:58 +0000453 if (N->getValueType(0).isFloatingPoint())
454 {
455 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Dale Johannesenf5d97892009-02-04 01:48:28 +0000456 SDValue FPDataPtr = DAG.getNode(ISD::SUB, dl, MVT::i64, DataPtr,
Duncan Sands126d9072008-07-04 11:47:58 +0000457 DAG.getConstant(8*6, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000458 SDValue CC = DAG.getSetCC(dl, MVT::i64, Offset,
Duncan Sands126d9072008-07-04 11:47:58 +0000459 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
Dale Johannesenf5d97892009-02-04 01:48:28 +0000460 DataPtr = DAG.getNode(ISD::SELECT, dl, MVT::i64, CC, FPDataPtr, DataPtr);
Duncan Sands126d9072008-07-04 11:47:58 +0000461 }
462
Dale Johannesenf5d97892009-02-04 01:48:28 +0000463 SDValue NewOffset = DAG.getNode(ISD::ADD, dl, MVT::i64, Offset,
Duncan Sands126d9072008-07-04 11:47:58 +0000464 DAG.getConstant(8, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000465 Chain = DAG.getTruncStore(Offset.getValue(1), dl, NewOffset, Tmp, NULL, 0,
Duncan Sands126d9072008-07-04 11:47:58 +0000466 MVT::i32);
467}
468
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000469/// LowerOperation - Provide custom lowering hooks for some operations.
470///
Dan Gohman475871a2008-07-27 21:46:04 +0000471SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen39355f92009-02-04 02:34:38 +0000472 DebugLoc dl = Op.getNode()->getDebugLoc();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000473 switch (Op.getOpcode()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000474 default: assert(0 && "Wasn't expecting to be able to lower this!");
475 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000476 VarArgsBase,
477 VarArgsOffset);
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000478
479 case ISD::RET: return LowerRET(Op,DAG);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000480 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
481
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000482 case ISD::INTRINSIC_WO_CHAIN: {
483 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
484 switch (IntNo) {
485 default: break; // Don't custom lower most intrinsics.
486 case Intrinsic::alpha_umulh:
Dale Johannesende064702009-02-06 21:50:26 +0000487 return DAG.getNode(ISD::MULHU, dl, MVT::i64,
488 Op.getOperand(1), Op.getOperand(2));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000489 }
490 }
491
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000492 case ISD::SINT_TO_FP: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000493 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000494 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman475871a2008-07-27 21:46:04 +0000495 SDValue LD;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000496 bool isDouble = Op.getValueType() == MVT::f64;
Dale Johannesende064702009-02-06 21:50:26 +0000497 LD = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op.getOperand(0));
498 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_, dl,
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000499 isDouble?MVT::f64:MVT::f32, LD);
500 return FP;
501 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000502 case ISD::FP_TO_SINT: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000503 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman475871a2008-07-27 21:46:04 +0000504 SDValue src = Op.getOperand(0);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000505
506 if (!isDouble) //Promote
Dale Johannesende064702009-02-06 21:50:26 +0000507 src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, src);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000508
Dale Johannesende064702009-02-06 21:50:26 +0000509 src = DAG.getNode(AlphaISD::CVTTQ_, dl, MVT::f64, src);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000510
Dale Johannesende064702009-02-06 21:50:26 +0000511 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, src);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000512 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000513 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000514 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000515 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000516 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dale Johannesende064702009-02-06 21:50:26 +0000517 // FIXME there isn't really any debug info here
Andrew Lenharth4e629512005-12-24 05:36:33 +0000518
Dale Johannesende064702009-02-06 21:50:26 +0000519 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, CPI,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000520 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000521 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, CPI, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000522 return Lo;
523 }
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000524 case ISD::GlobalTLSAddress:
525 assert(0 && "TLS not implemented for Alpha.");
Andrew Lenharth4e629512005-12-24 05:36:33 +0000526 case ISD::GlobalAddress: {
527 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
528 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000529 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dale Johannesende064702009-02-06 21:50:26 +0000530 // FIXME there isn't really any debug info here
Andrew Lenharth4e629512005-12-24 05:36:33 +0000531
Reid Spencer5cbf9852007-01-30 20:08:39 +0000532 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Rafael Espindolabb46f522009-01-15 20:18:42 +0000533 if (GV->hasLocalLinkage()) {
Dale Johannesende064702009-02-06 21:50:26 +0000534 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, GA,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000535 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Dale Johannesende064702009-02-06 21:50:26 +0000536 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, GA, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000537 return Lo;
538 } else
Dale Johannesende064702009-02-06 21:50:26 +0000539 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64, GA,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000540 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000541 }
Bill Wendling056292f2008-09-16 21:48:12 +0000542 case ISD::ExternalSymbol: {
Dale Johannesende064702009-02-06 21:50:26 +0000543 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64,
Bill Wendling056292f2008-09-16 21:48:12 +0000544 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
545 ->getSymbol(), MVT::i64),
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000546 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000547 }
Bill Wendling056292f2008-09-16 21:48:12 +0000548
Andrew Lenharth53d89702005-12-25 01:34:27 +0000549 case ISD::UREM:
550 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000551 //Expand only on constant case
552 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000553 MVT VT = Op.getNode()->getValueType(0);
554 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
555 BuildUDIV(Op.getNode(), DAG, NULL) :
556 BuildSDIV(Op.getNode(), DAG, NULL);
Dale Johannesende064702009-02-06 21:50:26 +0000557 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Op.getOperand(1));
558 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Op.getOperand(0), Tmp1);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000559 return Tmp1;
560 }
561 //fall through
562 case ISD::SDIV:
563 case ISD::UDIV:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000564 if (Op.getValueType().isInteger()) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000565 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Gabor Greifba36cb52008-08-28 21:40:38 +0000566 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
567 : BuildUDIV(Op.getNode(), DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000568 const char* opstr = 0;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000569 switch (Op.getOpcode()) {
Andrew Lenharth53d89702005-12-25 01:34:27 +0000570 case ISD::UREM: opstr = "__remqu"; break;
571 case ISD::SREM: opstr = "__remq"; break;
572 case ISD::UDIV: opstr = "__divqu"; break;
573 case ISD::SDIV: opstr = "__divq"; break;
574 }
Dan Gohman475871a2008-07-27 21:46:04 +0000575 SDValue Tmp1 = Op.getOperand(0),
Andrew Lenharth53d89702005-12-25 01:34:27 +0000576 Tmp2 = Op.getOperand(1),
Bill Wendling056292f2008-09-16 21:48:12 +0000577 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
Dale Johannesende064702009-02-06 21:50:26 +0000578 return DAG.getNode(AlphaISD::DivCall, dl, MVT::i64, Addr, Tmp1, Tmp2);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000579 }
580 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000581
Nate Begemanacc398c2006-01-25 18:21:52 +0000582 case ISD::VAARG: {
Dan Gohman475871a2008-07-27 21:46:04 +0000583 SDValue Chain, DataPtr;
Gabor Greifba36cb52008-08-28 21:40:38 +0000584 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Andrew Lenharth66e49582006-01-23 21:51:33 +0000585
Dan Gohman475871a2008-07-27 21:46:04 +0000586 SDValue Result;
Nate Begemanacc398c2006-01-25 18:21:52 +0000587 if (Op.getValueType() == MVT::i32)
Dale Johannesen39355f92009-02-04 02:34:38 +0000588 Result = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Chain, DataPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000589 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000590 else
Dale Johannesen39355f92009-02-04 02:34:38 +0000591 Result = DAG.getLoad(Op.getValueType(), dl, Chain, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000592 return Result;
593 }
594 case ISD::VACOPY: {
Dan Gohman475871a2008-07-27 21:46:04 +0000595 SDValue Chain = Op.getOperand(0);
596 SDValue DestP = Op.getOperand(1);
597 SDValue SrcP = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +0000598 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
599 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000600
Dale Johannesen39355f92009-02-04 02:34:38 +0000601 SDValue Val = DAG.getLoad(getPointerTy(), dl, Chain, SrcP, SrcS, 0);
602 SDValue Result = DAG.getStore(Val.getValue(1), dl, Val, DestP, DestS, 0);
603 SDValue NP = DAG.getNode(ISD::ADD, dl, MVT::i64, SrcP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000604 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000605 Val = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Result,
606 NP, NULL,0, MVT::i32);
607 SDValue NPD = DAG.getNode(ISD::ADD, dl, MVT::i64, DestP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000608 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000609 return DAG.getTruncStore(Val.getValue(1), dl, Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000610 }
611 case ISD::VASTART: {
Dan Gohman475871a2008-07-27 21:46:04 +0000612 SDValue Chain = Op.getOperand(0);
613 SDValue VAListP = Op.getOperand(1);
Dan Gohman69de1932008-02-06 22:27:42 +0000614 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000615
616 // vastart stores the address of the VarArgsBase and VarArgsOffset
Dan Gohman475871a2008-07-27 21:46:04 +0000617 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dale Johannesen39355f92009-02-04 02:34:38 +0000618 SDValue S1 = DAG.getStore(Chain, dl, FR, VAListP, VAListS, 0);
619 SDValue SA2 = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Nate Begemanacc398c2006-01-25 18:21:52 +0000620 DAG.getConstant(8, MVT::i64));
Dale Johannesen39355f92009-02-04 02:34:38 +0000621 return DAG.getTruncStore(S1, dl, DAG.getConstant(VarArgsOffset, MVT::i64),
Evan Cheng8b2794a2006-10-13 21:14:26 +0000622 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000623 }
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000624 case ISD::RETURNADDR:
625 return DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64);
626 //FIXME: implement
Nate Begemanbcc5f362007-01-29 22:58:52 +0000627 case ISD::FRAMEADDR: break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000628 }
Jim Laskey62819f32007-02-21 22:54:50 +0000629
Dan Gohman475871a2008-07-27 21:46:04 +0000630 return SDValue();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000631}
Nate Begeman0aed7842006-01-28 03:14:31 +0000632
Duncan Sands1607f052008-12-01 11:39:25 +0000633void AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
634 SmallVectorImpl<SDValue>&Results,
635 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000636 DebugLoc dl = N->getDebugLoc();
Duncan Sands126d9072008-07-04 11:47:58 +0000637 assert(N->getValueType(0) == MVT::i32 &&
638 N->getOpcode() == ISD::VAARG &&
Nate Begeman0aed7842006-01-28 03:14:31 +0000639 "Unknown node to custom promote!");
Duncan Sands126d9072008-07-04 11:47:58 +0000640
Dan Gohman475871a2008-07-27 21:46:04 +0000641 SDValue Chain, DataPtr;
Duncan Sands126d9072008-07-04 11:47:58 +0000642 LowerVAARG(N, Chain, DataPtr, DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000643 SDValue Res = DAG.getLoad(N->getValueType(0), dl, Chain, DataPtr, NULL, 0);
Duncan Sands1607f052008-12-01 11:39:25 +0000644 Results.push_back(Res);
645 Results.push_back(SDValue(Res.getNode(), 1));
Nate Begeman0aed7842006-01-28 03:14:31 +0000646}
Andrew Lenharth17255992006-06-21 13:37:27 +0000647
648
649//Inline Asm
650
651/// getConstraintType - Given a constraint letter, return the type of
652/// constraint it is for this target.
653AlphaTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +0000654AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
655 if (Constraint.size() == 1) {
656 switch (Constraint[0]) {
657 default: break;
658 case 'f':
659 case 'r':
660 return C_RegisterClass;
661 }
662 }
663 return TargetLowering::getConstraintType(Constraint);
Andrew Lenharth17255992006-06-21 13:37:27 +0000664}
665
666std::vector<unsigned> AlphaTargetLowering::
667getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000668 MVT VT) const {
Andrew Lenharth17255992006-06-21 13:37:27 +0000669 if (Constraint.size() == 1) {
670 switch (Constraint[0]) {
671 default: break; // Unknown constriant letter
672 case 'f':
673 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000674 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
675 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
676 Alpha::F9 , Alpha::F10, Alpha::F11,
Andrew Lenharth17255992006-06-21 13:37:27 +0000677 Alpha::F12, Alpha::F13, Alpha::F14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000678 Alpha::F15, Alpha::F16, Alpha::F17,
679 Alpha::F18, Alpha::F19, Alpha::F20,
680 Alpha::F21, Alpha::F22, Alpha::F23,
Andrew Lenharth17255992006-06-21 13:37:27 +0000681 Alpha::F24, Alpha::F25, Alpha::F26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000682 Alpha::F27, Alpha::F28, Alpha::F29,
683 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000684 case 'r':
685 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000686 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
687 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
688 Alpha::R9 , Alpha::R10, Alpha::R11,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000689 Alpha::R12, Alpha::R13, Alpha::R14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000690 Alpha::R15, Alpha::R16, Alpha::R17,
691 Alpha::R18, Alpha::R19, Alpha::R20,
692 Alpha::R21, Alpha::R22, Alpha::R23,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000693 Alpha::R24, Alpha::R25, Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000694 Alpha::R27, Alpha::R28, Alpha::R29,
695 Alpha::R30, Alpha::R31, 0);
Andrew Lenharth17255992006-06-21 13:37:27 +0000696 }
697 }
698
699 return std::vector<unsigned>();
700}
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000701//===----------------------------------------------------------------------===//
702// Other Lowering Code
703//===----------------------------------------------------------------------===//
704
705MachineBasicBlock *
706AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
707 MachineBasicBlock *BB) {
708 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
709 assert((MI->getOpcode() == Alpha::CAS32 ||
710 MI->getOpcode() == Alpha::CAS64 ||
711 MI->getOpcode() == Alpha::LAS32 ||
712 MI->getOpcode() == Alpha::LAS64 ||
713 MI->getOpcode() == Alpha::SWAP32 ||
714 MI->getOpcode() == Alpha::SWAP64) &&
715 "Unexpected instr type to insert");
716
717 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
718 MI->getOpcode() == Alpha::LAS32 ||
719 MI->getOpcode() == Alpha::SWAP32;
720
721 //Load locked store conditional for atomic ops take on the same form
722 //start:
723 //ll
724 //do stuff (maybe branch to exit)
725 //sc
726 //test sc and maybe branck to start
727 //exit:
728 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000729 MachineFunction::iterator It = BB;
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000730 ++It;
731
732 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000733 MachineFunction *F = BB->getParent();
734 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
735 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000736
Dan Gohman0011dc42008-06-21 20:21:19 +0000737 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000738
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000739 F->insert(It, llscMBB);
740 F->insert(It, sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000741
742 BuildMI(thisMBB, TII->get(Alpha::BR)).addMBB(llscMBB);
743
744 unsigned reg_res = MI->getOperand(0).getReg(),
745 reg_ptr = MI->getOperand(1).getReg(),
746 reg_v2 = MI->getOperand(2).getReg(),
747 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
748
749 BuildMI(llscMBB, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
750 reg_res).addImm(0).addReg(reg_ptr);
751 switch (MI->getOpcode()) {
752 case Alpha::CAS32:
753 case Alpha::CAS64: {
754 unsigned reg_cmp
755 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
756 BuildMI(llscMBB, TII->get(Alpha::CMPEQ), reg_cmp)
757 .addReg(reg_v2).addReg(reg_res);
758 BuildMI(llscMBB, TII->get(Alpha::BEQ))
759 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
760 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
761 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
762 break;
763 }
764 case Alpha::LAS32:
765 case Alpha::LAS64: {
766 BuildMI(llscMBB, TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
767 .addReg(reg_res).addReg(reg_v2);
768 break;
769 }
770 case Alpha::SWAP32:
771 case Alpha::SWAP64: {
772 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
773 .addReg(reg_v2).addReg(reg_v2);
774 break;
775 }
776 }
777 BuildMI(llscMBB, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
778 .addReg(reg_store).addImm(0).addReg(reg_ptr);
779 BuildMI(llscMBB, TII->get(Alpha::BEQ))
780 .addImm(0).addReg(reg_store).addMBB(llscMBB);
781 BuildMI(llscMBB, TII->get(Alpha::BR)).addMBB(sinkMBB);
782
783 thisMBB->addSuccessor(llscMBB);
784 llscMBB->addSuccessor(llscMBB);
785 llscMBB->addSuccessor(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000786 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000787
788 return sinkMBB;
789}
Dan Gohman6520e202008-10-18 02:06:02 +0000790
791bool
792AlphaTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
793 // The Alpha target isn't yet aware of offsets.
794 return false;
795}