blob: 1fef0b160787d820204b22f890346a6871a944f2 [file] [log] [blame]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
18#include "R600ISelLowering.h"
19#include "R600InstrInfo.h"
Vincent Lejeune62f38ca2013-03-05 18:41:32 +000020#include "R600MachineScheduler.h"
Tom Stellardf98f2ce2012-12-11 21:25:42 +000021#include "SIISelLowering.h"
22#include "SIInstrInfo.h"
23#include "llvm/Analysis/Passes.h"
24#include "llvm/Analysis/Verifier.h"
25#include "llvm/CodeGen/MachineFunctionAnalysis.h"
26#include "llvm/CodeGen/MachineModuleInfo.h"
27#include "llvm/CodeGen/Passes.h"
28#include "llvm/MC/MCAsmInfo.h"
29#include "llvm/PassManager.h"
30#include "llvm/Support/TargetRegistry.h"
31#include "llvm/Support/raw_os_ostream.h"
32#include "llvm/Transforms/IPO.h"
33#include "llvm/Transforms/Scalar.h"
34#include <llvm/CodeGen/Passes.h>
35
Tom Stellardde28bda2013-10-10 17:11:12 +000036
Tom Stellardf98f2ce2012-12-11 21:25:42 +000037using namespace llvm;
38
39extern "C" void LLVMInitializeR600Target() {
40 // Register the target
41 RegisterTargetMachine<AMDGPUTargetMachine> X(TheAMDGPUTarget);
42}
43
Vincent Lejeune62f38ca2013-03-05 18:41:32 +000044static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
45 return new ScheduleDAGMI(C, new R600SchedStrategy());
46}
47
48static MachineSchedRegistry
49SchedCustomRegistry("r600", "Run R600's custom scheduler",
50 createR600MachineScheduler);
51
Tom Stellardf98f2ce2012-12-11 21:25:42 +000052AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, StringRef TT,
53 StringRef CPU, StringRef FS,
54 TargetOptions Options,
55 Reloc::Model RM, CodeModel::Model CM,
56 CodeGenOpt::Level OptLevel
57)
58:
59 LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OptLevel),
60 Subtarget(TT, CPU, FS),
61 Layout(Subtarget.getDataLayout()),
Tom Stellard3ff0abf2013-06-07 20:37:48 +000062 FrameLowering(TargetFrameLowering::StackGrowsUp, 16 // Stack Alignment
63 , 0),
Tom Stellardf98f2ce2012-12-11 21:25:42 +000064 IntrinsicInfo(this),
65 InstrItins(&Subtarget.getInstrItineraryData()) {
66 // TLInfo uses InstrInfo so it must be initialized after.
Tom Stellard3ff0abf2013-06-07 20:37:48 +000067 if (Subtarget.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Rafael Espindola51101022013-05-23 03:31:47 +000068 InstrInfo.reset(new R600InstrInfo(*this));
69 TLInfo.reset(new R600TargetLowering(*this));
Tom Stellardf98f2ce2012-12-11 21:25:42 +000070 } else {
Rafael Espindola51101022013-05-23 03:31:47 +000071 InstrInfo.reset(new SIInstrInfo(*this));
72 TLInfo.reset(new SITargetLowering(*this));
Tom Stellardf98f2ce2012-12-11 21:25:42 +000073 }
Rafael Espindola4a971702013-05-13 01:16:13 +000074 initAsmInfo();
Tom Stellardf98f2ce2012-12-11 21:25:42 +000075}
76
77AMDGPUTargetMachine::~AMDGPUTargetMachine() {
78}
79
80namespace {
81class AMDGPUPassConfig : public TargetPassConfig {
82public:
83 AMDGPUPassConfig(AMDGPUTargetMachine *TM, PassManagerBase &PM)
Andrew Trickf45edcc2013-09-20 05:14:41 +000084 : TargetPassConfig(TM, PM) {}
Tom Stellardf98f2ce2012-12-11 21:25:42 +000085
86 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
87 return getTM<AMDGPUTargetMachine>();
88 }
Andrew Trickf45edcc2013-09-20 05:14:41 +000089
90 virtual ScheduleDAGInstrs *
91 createMachineScheduler(MachineSchedContext *C) const {
92 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
93 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
94 return createR600MachineScheduler(C);
95 return 0;
96 }
97
Tom Stellardf98f2ce2012-12-11 21:25:42 +000098 virtual bool addPreISel();
99 virtual bool addInstSelector();
100 virtual bool addPreRegAlloc();
101 virtual bool addPostRegAlloc();
102 virtual bool addPreSched2();
103 virtual bool addPreEmitPass();
104};
105} // End of anonymous namespace
106
107TargetPassConfig *AMDGPUTargetMachine::createPassConfig(PassManagerBase &PM) {
108 return new AMDGPUPassConfig(this, PM);
109}
110
Tom Stellard57e6b2d2013-07-27 00:01:07 +0000111//===----------------------------------------------------------------------===//
112// AMDGPU Analysis Pass Setup
113//===----------------------------------------------------------------------===//
114
115void AMDGPUTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
116 // Add first the target-independent BasicTTI pass, then our AMDGPU pass. This
117 // allows the AMDGPU pass to delegate to the target independent layer when
118 // appropriate.
119 PM.add(createBasicTargetTransformInfoPass(this));
120 PM.add(createAMDGPUTargetTransformInfoPass(this));
121}
122
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000123bool
124AMDGPUPassConfig::addPreISel() {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000125 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
Tom Stellard01d72032013-08-06 02:43:45 +0000126 addPass(createFlattenCFGPass());
Tom Stellardde28bda2013-10-10 17:11:12 +0000127 if (ST.IsIRStructurizerEnabled() ||
128 ST.getGeneration() > AMDGPUSubtarget::NORTHERN_ISLANDS)
129 addPass(createStructurizeCFGPass());
Tom Stellard3ff0abf2013-06-07 20:37:48 +0000130 if (ST.getGeneration() > AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard68db37b2013-08-14 23:24:45 +0000131 addPass(createSITypeRewriter());
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000132 addPass(createSIAnnotateControlFlowPass());
Vincent Lejeuned3293b42013-05-17 16:50:20 +0000133 } else {
134 addPass(createR600TextureIntrinsicsReplacer());
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000135 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000136 return false;
137}
138
139bool AMDGPUPassConfig::addInstSelector() {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000140 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
Tom Stellardc0b0c672013-02-06 17:32:29 +0000141
142 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
Tom Stellard3ff0abf2013-06-07 20:37:48 +0000143 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellardc0b0c672013-02-06 17:32:29 +0000144 // This callbacks this pass uses are not implemented yet on SI.
145 addPass(createAMDGPUIndirectAddressingPass(*TM));
146 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000147 return false;
148}
149
150bool AMDGPUPassConfig::addPreRegAlloc() {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000151 addPass(createAMDGPUConvertToISAPass(*TM));
Vincent Lejeunef3d6e322013-06-05 21:38:04 +0000152 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
Tom Stellard3ff0abf2013-06-07 20:37:48 +0000153
154 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Vincent Lejeunef3d6e322013-06-05 21:38:04 +0000155 addPass(createR600VectorRegMerger(*TM));
Tom Stellard3492eef2013-08-06 23:08:28 +0000156 } else {
157 addPass(createSIFixSGPRCopiesPass(*TM));
Vincent Lejeunef3d6e322013-06-05 21:38:04 +0000158 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000159 return false;
160}
161
162bool AMDGPUPassConfig::addPostRegAlloc() {
Tom Stellard82d3d452013-01-18 21:15:53 +0000163 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
164
Tom Stellard3ff0abf2013-06-07 20:37:48 +0000165 if (ST.getGeneration() > AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard82d3d452013-01-18 21:15:53 +0000166 addPass(createSIInsertWaits(*TM));
167 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000168 return false;
169}
170
171bool AMDGPUPassConfig::addPreSched2() {
Vincent Lejeunef2cfef82013-07-09 15:03:33 +0000172 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000173
Vincent Lejeunedfef7cb2013-10-01 19:32:58 +0000174 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
Vincent Lejeunef2cfef82013-07-09 15:03:33 +0000175 addPass(createR600EmitClauseMarkers(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000176 addPass(&IfConverterID);
Vincent Lejeunedfef7cb2013-10-01 19:32:58 +0000177 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
178 addPass(createR600ClauseMergePass(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000179 return false;
180}
181
182bool AMDGPUPassConfig::addPreEmitPass() {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000183 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
Tom Stellard3ff0abf2013-06-07 20:37:48 +0000184 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000185 addPass(createAMDGPUCFGStructurizerPass(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000186 addPass(createR600ExpandSpecialInstrsPass(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000187 addPass(&FinalizeMachineBundlesID);
Vincent Lejeune25f259c2013-04-30 00:14:27 +0000188 addPass(createR600Packetizer(*TM));
189 addPass(createR600ControlFlowFinalizer(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000190 } else {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000191 addPass(createSILowerControlFlowPass(*TM));
192 }
193
194 return false;
195}