blob: 0cbb76503706487acc4ee15fc6c8c3310e8ab8f5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000318 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000319}
Evan Chenga8e29892007-01-19 07:51:42 +0000320
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000322def uncondbrtarget : Operand<OtherVT> {
323 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000325}
326
Jason W Kim685c3502011-02-04 19:47:15 +0000327// Branch target for ARM. Handles conditional/unconditional
328def br_target : Operand<OtherVT> {
329 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000331}
332
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000333// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000334// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000335def bltarget : Operand<i32> {
336 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000337 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000338 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000339}
340
Jason W Kim685c3502011-02-04 19:47:15 +0000341// Call target for ARM. Handles conditional/unconditional
342// FIXME: rename bl_target to t2_bltarget?
343def bl_target : Operand<i32> {
344 // Encoded the same as branch targets.
345 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000347 let DecoderMethod = "DecodeBLTargetOperand";
Jason W Kim685c3502011-02-04 19:47:15 +0000348}
349
350
Evan Chenga8e29892007-01-19 07:51:42 +0000351// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000352def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000353def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000354 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000355 let ParserMatchClass = RegListAsmOperand;
356 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000357 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000358}
359
Jim Grosbach1610a702011-07-25 20:06:30 +0000360def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000361def dpr_reglist : Operand<i32> {
362 let EncoderMethod = "getRegisterListOpValue";
363 let ParserMatchClass = DPRRegListAsmOperand;
364 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000365 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000366}
367
Jim Grosbach1610a702011-07-25 20:06:30 +0000368def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000369def spr_reglist : Operand<i32> {
370 let EncoderMethod = "getRegisterListOpValue";
371 let ParserMatchClass = SPRRegListAsmOperand;
372 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000373 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000393 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000394}
395
Jim Grosbachb35ad412010-10-13 19:56:10 +0000396// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000397def rot_imm_XFORM: SDNodeXForm<imm, [{
398 switch (N->getZExtValue()){
399 default: assert(0);
400 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
401 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
402 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
403 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
404 }
405}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000406def RotImmAsmOperand : AsmOperandClass {
407 let Name = "RotImm";
408 let ParserMethod = "parseRotImm";
409}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000410def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
411 int32_t v = N->getZExtValue();
412 return v == 8 || v == 16 || v == 24; }],
413 rot_imm_XFORM> {
414 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000415 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000416}
417
Bob Wilson22f5dc72010-08-16 18:27:34 +0000418// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000419// (asr or lsl). The 6-bit immediate encodes as:
420// {5} 0 ==> lsl
421// 1 asr
422// {4-0} imm5 shift amount.
423// asr #32 encoded as imm5 == 0.
424def ShifterImmAsmOperand : AsmOperandClass {
425 let Name = "ShifterImm";
426 let ParserMethod = "parseShifterImm";
427}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000428def shift_imm : Operand<i32> {
429 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000431}
432
Owen Anderson92a20222011-07-21 18:54:16 +0000433// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000434def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000435def so_reg_reg : Operand<i32>, // reg reg imm
436 ComplexPattern<i32, 3, "SelectRegShifterOperand",
437 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000438 let EncoderMethod = "getSORegRegOpValue";
439 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000440 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000441 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000442 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000443}
Owen Anderson92a20222011-07-21 18:54:16 +0000444
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000447 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegImmOpValue";
450 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000452 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000453 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000454}
455
456// FIXME: Does this need to be distinct from so_reg?
457def shift_so_reg_reg : Operand<i32>, // reg reg imm
458 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
459 [shl,srl,sra,rotr]> {
460 let EncoderMethod = "getSORegRegOpValue";
461 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000464}
465
Jim Grosbache8606dc2011-07-13 17:50:29 +0000466// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000467def shift_so_reg_imm : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000469 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000470 let EncoderMethod = "getSORegImmOpValue";
471 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000473 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000474}
Evan Chenga8e29892007-01-19 07:51:42 +0000475
Owen Anderson152d4a42011-07-21 23:38:37 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000478// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000479def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000480def so_imm : Operand<i32>, ImmLeaf<i32, [{
481 return ARM_AM::getSOImmVal(Imm) != -1;
482 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000483 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000484 let ParserMatchClass = SOImmAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000485 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000486}
487
Evan Chengc70d1842007-03-20 08:11:30 +0000488// Break so_imm's up into two pieces. This handles immediates with up to 16
489// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
490// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000491def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000492 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000493}]>;
494
495/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
496///
497def arm_i32imm : PatLeaf<(imm), [{
498 if (Subtarget->hasV6T2Ops())
499 return true;
500 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
501}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000502
Jim Grosbachb2756af2011-08-01 21:55:12 +0000503/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000504def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
505def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
506 return Imm >= 0 && Imm < 8;
507}]> {
508 let ParserMatchClass = Imm0_7AsmOperand;
509}
510
Jim Grosbachb2756af2011-08-01 21:55:12 +0000511/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000512def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
513def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
514 return Imm >= 0 && Imm < 16;
515}]> {
516 let ParserMatchClass = Imm0_15AsmOperand;
517}
518
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000519/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000520def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000521def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
522 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000523}]> {
524 let ParserMatchClass = Imm0_31AsmOperand;
525}
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Jim Grosbach02c84602011-08-01 22:02:20 +0000527/// imm0_255 predicate - Immediate in the range [0,255].
528def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
529def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
530 let ParserMatchClass = Imm0_255AsmOperand;
531}
532
Jim Grosbachffa32252011-07-19 19:13:28 +0000533// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
534// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000535//
Jim Grosbachffa32252011-07-19 19:13:28 +0000536// FIXME: This really needs a Thumb version separate from the ARM version.
537// While the range is the same, and can thus use the same match class,
538// the encoding is different so it should have a different encoder method.
539def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
540def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000541 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000542 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000543}
544
Jim Grosbached838482011-07-26 16:24:27 +0000545/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
546def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
547def imm24b : Operand<i32>, ImmLeaf<i32, [{
548 return Imm >= 0 && Imm <= 0xffffff;
549}]> {
550 let ParserMatchClass = Imm24bitAsmOperand;
551}
552
553
Evan Chenga9688c42010-12-11 04:11:38 +0000554/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
555/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000556def BitfieldAsmOperand : AsmOperandClass {
557 let Name = "Bitfield";
558 let ParserMethod = "parseBitfield";
559}
Evan Chenga9688c42010-12-11 04:11:38 +0000560def bf_inv_mask_imm : Operand<i32>,
561 PatLeaf<(imm), [{
562 return ARM::isBitFieldInvertedMask(N->getZExtValue());
563}] > {
564 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
565 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000566 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000567 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000568}
569
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000570/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000571def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
572 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000573}]>;
574
575/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000576def width_imm : Operand<i32>, ImmLeaf<i32, [{
577 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000578}] > {
579 let EncoderMethod = "getMsbOpValue";
580}
581
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000582def imm1_32_XFORM: SDNodeXForm<imm, [{
583 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
584}]>;
585def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
586def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
587 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000588 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000589 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000590}
591
Jim Grosbachf4943352011-07-25 23:09:14 +0000592def imm1_16_XFORM: SDNodeXForm<imm, [{
593 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
594}]>;
595def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
596def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
597 imm1_16_XFORM> {
598 let PrintMethod = "printImmPlusOneOperand";
599 let ParserMatchClass = Imm1_16AsmOperand;
600}
601
Evan Chenga8e29892007-01-19 07:51:42 +0000602// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000603// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000604//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000605def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000606def addrmode_imm12 : Operand<i32>,
607 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000608 // 12-bit immediate operand. Note that instructions using this encode
609 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
610 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000611
Chris Lattner2ac19022010-11-15 05:19:05 +0000612 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000613 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000614 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000615 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000616 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000617}
Jim Grosbach3e556122010-10-26 22:37:02 +0000618// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000619//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000620def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000621def ldst_so_reg : Operand<i32>,
622 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000623 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000624 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000625 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000626 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000627 let ParserMatchClass = MemRegOffsetAsmOperand;
628 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000629}
630
Jim Grosbach7ce05792011-08-03 23:50:40 +0000631// postidx_imm8 := +/- [0,255]
632//
633// 9 bit value:
634// {8} 1 is imm8 is non-negative. 0 otherwise.
635// {7-0} [0,255] imm8 value.
636def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
637def postidx_imm8 : Operand<i32> {
638 let PrintMethod = "printPostIdxImm8Operand";
639 let ParserMatchClass = PostIdxImm8AsmOperand;
640 let MIOperandInfo = (ops i32imm);
641}
642
Owen Anderson154c41d2011-08-04 18:24:14 +0000643// postidx_imm8s4 := +/- [0,1020]
644//
645// 9 bit value:
646// {8} 1 is imm8 is non-negative. 0 otherwise.
647// {7-0} [0,255] imm8 value, scaled by 4.
648def postidx_imm8s4 : Operand<i32> {
649 let PrintMethod = "printPostIdxImm8s4Operand";
650 let MIOperandInfo = (ops i32imm);
651}
652
653
Jim Grosbach7ce05792011-08-03 23:50:40 +0000654// postidx_reg := +/- reg
655//
656def PostIdxRegAsmOperand : AsmOperandClass {
657 let Name = "PostIdxReg";
658 let ParserMethod = "parsePostIdxReg";
659}
660def postidx_reg : Operand<i32> {
661 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000662 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000663 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000664 let ParserMatchClass = PostIdxRegAsmOperand;
665 let MIOperandInfo = (ops GPR, i32imm);
666}
667
668
Jim Grosbach3e556122010-10-26 22:37:02 +0000669// addrmode2 := reg +/- imm12
670// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000671//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000672// FIXME: addrmode2 should be refactored the rest of the way to always
673// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
674def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000675def addrmode2 : Operand<i32>,
676 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000677 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000678 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000679 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000680 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
681}
682
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000683def PostIdxRegShiftedAsmOperand : AsmOperandClass {
684 let Name = "PostIdxRegShifted";
685 let ParserMethod = "parsePostIdxReg";
686}
Owen Anderson793e7962011-07-26 20:54:26 +0000687def am2offset_reg : Operand<i32>,
688 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000689 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000690 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000691 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000692 // When using this for assembly, it's always as a post-index offset.
693 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000694 let MIOperandInfo = (ops GPR, i32imm);
695}
696
Jim Grosbach039c2e12011-08-04 23:01:30 +0000697// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
698// the GPR is purely vestigal at this point.
699def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000700def am2offset_imm : Operand<i32>,
701 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
702 [], [SDNPWantRoot]> {
703 let EncoderMethod = "getAddrMode2OffsetOpValue";
704 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000705 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000706 let MIOperandInfo = (ops GPR, i32imm);
707}
708
709
Evan Chenga8e29892007-01-19 07:51:42 +0000710// addrmode3 := reg +/- reg
711// addrmode3 := reg +/- imm8
712//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000713//def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000714def addrmode3 : Operand<i32>,
715 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000716 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000717 let PrintMethod = "printAddrMode3Operand";
718 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
719}
720
721def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000722 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
723 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000724 let EncoderMethod = "getAddrMode3OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000725 let DecoderMethod = "DecodeAddrMode3Offset";
Evan Chenga8e29892007-01-19 07:51:42 +0000726 let PrintMethod = "printAddrMode3OffsetOperand";
727 let MIOperandInfo = (ops GPR, i32imm);
728}
729
Jim Grosbache6913602010-11-03 01:01:43 +0000730// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000731//
Jim Grosbache6913602010-11-03 01:01:43 +0000732def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000733 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000734 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000735}
736
737// addrmode5 := reg +/- imm8*4
738//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000739def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000740def addrmode5 : Operand<i32>,
741 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
742 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000743 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000744 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000745 let ParserMatchClass = AddrMode5AsmOperand;
746 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000747}
748
Bob Wilsond3a07652011-02-07 17:43:09 +0000749// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000750//
751def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000752 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000753 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000754 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000755 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000756 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000757}
758
Bob Wilsonda525062011-02-25 06:42:42 +0000759def am6offset : Operand<i32>,
760 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
761 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000762 let PrintMethod = "printAddrMode6OffsetOperand";
763 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000764 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000765 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000766}
767
Mon P Wang183c6272011-05-09 17:47:27 +0000768// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
769// (single element from one lane) for size 32.
770def addrmode6oneL32 : Operand<i32>,
771 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
772 let PrintMethod = "printAddrMode6Operand";
773 let MIOperandInfo = (ops GPR:$addr, i32imm);
774 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
775}
776
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000777// Special version of addrmode6 to handle alignment encoding for VLD-dup
778// instructions, specifically VLD4-dup.
779def addrmode6dup : Operand<i32>,
780 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
781 let PrintMethod = "printAddrMode6Operand";
782 let MIOperandInfo = (ops GPR:$addr, i32imm);
783 let EncoderMethod = "getAddrMode6DupAddressOpValue";
784}
785
Evan Chenga8e29892007-01-19 07:51:42 +0000786// addrmodepc := pc + reg
787//
788def addrmodepc : Operand<i32>,
789 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
790 let PrintMethod = "printAddrModePCOperand";
791 let MIOperandInfo = (ops GPR, i32imm);
792}
793
Jim Grosbache39389a2011-08-02 18:07:32 +0000794// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000795//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000796def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000797def addr_offset_none : Operand<i32>,
798 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000799 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000800 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000801 let ParserMatchClass = MemNoOffsetAsmOperand;
802 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000803}
804
Bob Wilson4f38b382009-08-21 21:58:55 +0000805def nohash_imm : Operand<i32> {
806 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000807}
808
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000809def CoprocNumAsmOperand : AsmOperandClass {
810 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000811 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000812}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000813def p_imm : Operand<i32> {
814 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000815 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000816 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000817}
818
Jim Grosbach1610a702011-07-25 20:06:30 +0000819def CoprocRegAsmOperand : AsmOperandClass {
820 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000821 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000822}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000823def c_imm : Operand<i32> {
824 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000825 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000826}
827
Evan Chenga8e29892007-01-19 07:51:42 +0000828//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000829
Evan Cheng37f25d92008-08-28 23:39:26 +0000830include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000831
832//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000833// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000834//
835
Evan Cheng3924f782008-08-29 07:36:24 +0000836/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000837/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000838multiclass AsI1_bin_irs<bits<4> opcod, string opc,
839 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000840 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000841 // The register-immediate version is re-materializable. This is useful
842 // in particular for taking the address of a local.
843 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000844 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
845 iii, opc, "\t$Rd, $Rn, $imm",
846 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
847 bits<4> Rd;
848 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000849 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000850 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000851 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000852 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000853 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000854 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000855 }
Jim Grosbach62547262010-10-11 18:51:51 +0000856 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
857 iir, opc, "\t$Rd, $Rn, $Rm",
858 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000859 bits<4> Rd;
860 bits<4> Rn;
861 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000862 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000863 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000864 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000865 let Inst{15-12} = Rd;
866 let Inst{11-4} = 0b00000000;
867 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000868 }
Owen Anderson92a20222011-07-21 18:54:16 +0000869
870 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000871 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000872 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000873 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000874 bits<4> Rd;
875 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000876 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000877 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000878 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000879 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000880 let Inst{11-5} = shift{11-5};
881 let Inst{4} = 0;
882 let Inst{3-0} = shift{3-0};
883 }
884
885 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000886 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000887 iis, opc, "\t$Rd, $Rn, $shift",
888 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
889 bits<4> Rd;
890 bits<4> Rn;
891 bits<12> shift;
892 let Inst{25} = 0;
893 let Inst{19-16} = Rn;
894 let Inst{15-12} = Rd;
895 let Inst{11-8} = shift{11-8};
896 let Inst{7} = 0;
897 let Inst{6-5} = shift{6-5};
898 let Inst{4} = 1;
899 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000900 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000901
902 // Assembly aliases for optional destination operand when it's the same
903 // as the source operand.
904 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
905 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
906 so_imm:$imm, pred:$p,
907 cc_out:$s)>,
908 Requires<[IsARM]>;
909 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
910 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
911 GPR:$Rm, pred:$p,
912 cc_out:$s)>,
913 Requires<[IsARM]>;
914 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000915 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
916 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000917 cc_out:$s)>,
918 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000919 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
920 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
921 so_reg_reg:$shift, pred:$p,
922 cc_out:$s)>,
923 Requires<[IsARM]>;
924
Evan Chenga8e29892007-01-19 07:51:42 +0000925}
926
Evan Cheng1e249e32009-06-25 20:59:23 +0000927/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000928/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000929let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000930multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
931 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
932 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000933 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
934 iii, opc, "\t$Rd, $Rn, $imm",
935 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
936 bits<4> Rd;
937 bits<4> Rn;
938 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000939 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000940 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000941 let Inst{19-16} = Rn;
942 let Inst{15-12} = Rd;
943 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000944 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000945 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
946 iir, opc, "\t$Rd, $Rn, $Rm",
947 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
948 bits<4> Rd;
949 bits<4> Rn;
950 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000951 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000952 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000953 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000954 let Inst{19-16} = Rn;
955 let Inst{15-12} = Rd;
956 let Inst{11-4} = 0b00000000;
957 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000958 }
Owen Anderson92a20222011-07-21 18:54:16 +0000959 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000960 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000961 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000962 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000963 bits<4> Rd;
964 bits<4> Rn;
965 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000966 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000967 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000968 let Inst{19-16} = Rn;
969 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000970 let Inst{11-5} = shift{11-5};
971 let Inst{4} = 0;
972 let Inst{3-0} = shift{3-0};
973 }
974
975 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000976 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000977 iis, opc, "\t$Rd, $Rn, $shift",
978 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
979 bits<4> Rd;
980 bits<4> Rn;
981 bits<12> shift;
982 let Inst{25} = 0;
983 let Inst{20} = 1;
984 let Inst{19-16} = Rn;
985 let Inst{15-12} = Rd;
986 let Inst{11-8} = shift{11-8};
987 let Inst{7} = 0;
988 let Inst{6-5} = shift{6-5};
989 let Inst{4} = 1;
990 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000991 }
Evan Cheng071a2792007-09-11 19:55:27 +0000992}
Evan Chengc85e8322007-07-05 07:13:32 +0000993}
994
995/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000996/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000997/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000998let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000999multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1000 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1001 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001002 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1003 opc, "\t$Rn, $imm",
1004 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001005 bits<4> Rn;
1006 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001007 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001008 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001009 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001010 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001011 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001012 }
1013 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1014 opc, "\t$Rn, $Rm",
1015 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001016 bits<4> Rn;
1017 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001018 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001019 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001020 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001021 let Inst{19-16} = Rn;
1022 let Inst{15-12} = 0b0000;
1023 let Inst{11-4} = 0b00000000;
1024 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001025 }
Owen Anderson92a20222011-07-21 18:54:16 +00001026 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001027 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001028 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001029 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001030 bits<4> Rn;
1031 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001032 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001033 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001034 let Inst{19-16} = Rn;
1035 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001036 let Inst{11-5} = shift{11-5};
1037 let Inst{4} = 0;
1038 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001039 }
Owen Anderson92a20222011-07-21 18:54:16 +00001040 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001041 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001042 opc, "\t$Rn, $shift",
1043 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1044 bits<4> Rn;
1045 bits<12> shift;
1046 let Inst{25} = 0;
1047 let Inst{20} = 1;
1048 let Inst{19-16} = Rn;
1049 let Inst{15-12} = 0b0000;
1050 let Inst{11-8} = shift{11-8};
1051 let Inst{7} = 0;
1052 let Inst{6-5} = shift{6-5};
1053 let Inst{4} = 1;
1054 let Inst{3-0} = shift{3-0};
1055 }
1056
Evan Cheng071a2792007-09-11 19:55:27 +00001057}
Evan Chenga8e29892007-01-19 07:51:42 +00001058}
1059
Evan Cheng576a3962010-09-25 00:49:35 +00001060/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001061/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001062/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001063class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
1064 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1065 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1066 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
1067 Requires<[IsARM, HasV6]> {
1068 bits<4> Rd;
1069 bits<4> Rm;
1070 bits<2> rot;
1071 let Inst{19-16} = 0b1111;
1072 let Inst{15-12} = Rd;
1073 let Inst{11-10} = rot;
1074 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001075}
1076
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001077class AI_ext_rrot_np<bits<8> opcod, string opc>
1078 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1079 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1080 Requires<[IsARM, HasV6]> {
1081 bits<2> rot;
1082 let Inst{19-16} = 0b1111;
1083 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001084}
1085
Evan Cheng576a3962010-09-25 00:49:35 +00001086/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001087/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001088class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1089 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1090 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1091 [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>,
1092 Requires<[IsARM, HasV6]> {
1093 bits<4> Rd;
1094 bits<4> Rm;
1095 bits<4> Rn;
1096 bits<2> rot;
1097 let Inst{19-16} = Rn;
1098 let Inst{15-12} = Rd;
1099 let Inst{11-10} = rot;
1100 let Inst{9-4} = 0b000111;
1101 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001102}
1103
Jim Grosbach70327412011-07-27 17:48:13 +00001104class AI_exta_rrot_np<bits<8> opcod, string opc>
1105 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1106 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1107 Requires<[IsARM, HasV6]> {
1108 bits<4> Rn;
1109 bits<2> rot;
1110 let Inst{19-16} = Rn;
1111 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001112}
1113
Evan Cheng62674222009-06-25 23:34:10 +00001114/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001115multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001116 string baseOpc, bit Commutable = 0> {
1117 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001118 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1119 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1120 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001121 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001122 bits<4> Rd;
1123 bits<4> Rn;
1124 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001125 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001126 let Inst{15-12} = Rd;
1127 let Inst{19-16} = Rn;
1128 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001129 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001130 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1131 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1132 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001133 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001134 bits<4> Rd;
1135 bits<4> Rn;
1136 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001137 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001138 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001139 let isCommutable = Commutable;
1140 let Inst{3-0} = Rm;
1141 let Inst{15-12} = Rd;
1142 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001143 }
Owen Anderson92a20222011-07-21 18:54:16 +00001144 def rsi : AsI1<opcod, (outs GPR:$Rd),
1145 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001146 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001147 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001148 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001149 bits<4> Rd;
1150 bits<4> Rn;
1151 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001152 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001153 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001154 let Inst{15-12} = Rd;
1155 let Inst{11-5} = shift{11-5};
1156 let Inst{4} = 0;
1157 let Inst{3-0} = shift{3-0};
1158 }
1159 def rsr : AsI1<opcod, (outs GPR:$Rd),
1160 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001161 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001162 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1163 Requires<[IsARM]> {
1164 bits<4> Rd;
1165 bits<4> Rn;
1166 bits<12> shift;
1167 let Inst{25} = 0;
1168 let Inst{19-16} = Rn;
1169 let Inst{15-12} = Rd;
1170 let Inst{11-8} = shift{11-8};
1171 let Inst{7} = 0;
1172 let Inst{6-5} = shift{6-5};
1173 let Inst{4} = 1;
1174 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001175 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001176 }
1177 // Assembly aliases for optional destination operand when it's the same
1178 // as the source operand.
1179 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1180 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1181 so_imm:$imm, pred:$p,
1182 cc_out:$s)>,
1183 Requires<[IsARM]>;
1184 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1185 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1186 GPR:$Rm, pred:$p,
1187 cc_out:$s)>,
1188 Requires<[IsARM]>;
1189 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001190 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1191 so_reg_imm:$shift, pred:$p,
1192 cc_out:$s)>,
1193 Requires<[IsARM]>;
1194 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1195 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1196 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001197 cc_out:$s)>,
1198 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001199}
1200
Jim Grosbache5165492009-11-09 00:11:35 +00001201// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001202// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1203let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001204multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001205 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001206 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001207 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001208 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001209 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001210 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1211 let isCommutable = Commutable;
1212 }
Owen Anderson92a20222011-07-21 18:54:16 +00001213 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001214 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001215 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1216 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1217 4, IIC_iALUsr,
1218 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001219}
Evan Chengc85e8322007-07-05 07:13:32 +00001220}
1221
Jim Grosbach3e556122010-10-26 22:37:02 +00001222let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001223multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001224 InstrItinClass iir, PatFrag opnode> {
1225 // Note: We use the complex addrmode_imm12 rather than just an input
1226 // GPR and a constrained immediate so that we can use this to match
1227 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001228 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001229 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1230 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001231 bits<4> Rt;
1232 bits<17> addr;
1233 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1234 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001235 let Inst{15-12} = Rt;
1236 let Inst{11-0} = addr{11-0}; // imm12
1237 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001238 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001239 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1240 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001241 bits<4> Rt;
1242 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001243 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001244 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1245 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001246 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001247 let Inst{11-0} = shift{11-0};
1248 }
1249}
1250}
1251
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001252multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001253 InstrItinClass iir, PatFrag opnode> {
1254 // Note: We use the complex addrmode_imm12 rather than just an input
1255 // GPR and a constrained immediate so that we can use this to match
1256 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001257 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001258 (ins GPR:$Rt, addrmode_imm12:$addr),
1259 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1260 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1261 bits<4> Rt;
1262 bits<17> addr;
1263 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1264 let Inst{19-16} = addr{16-13}; // Rn
1265 let Inst{15-12} = Rt;
1266 let Inst{11-0} = addr{11-0}; // imm12
1267 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001268 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001269 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1270 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1271 bits<4> Rt;
1272 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001273 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001274 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1275 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001276 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001277 let Inst{11-0} = shift{11-0};
1278 }
1279}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001280//===----------------------------------------------------------------------===//
1281// Instructions
1282//===----------------------------------------------------------------------===//
1283
Evan Chenga8e29892007-01-19 07:51:42 +00001284//===----------------------------------------------------------------------===//
1285// Miscellaneous Instructions.
1286//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001287
Evan Chenga8e29892007-01-19 07:51:42 +00001288/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1289/// the function. The first operand is the ID# for this instruction, the second
1290/// is the index into the MachineConstantPool that this is, the third is the
1291/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001292let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001293def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001294PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001295 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001296
Jim Grosbach4642ad32010-02-22 23:10:38 +00001297// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1298// from removing one half of the matched pairs. That breaks PEI, which assumes
1299// these will always be in pairs, and asserts if it finds otherwise. Better way?
1300let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001301def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001302PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001303 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001304
Jim Grosbach64171712010-02-16 21:07:46 +00001305def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001306PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001307 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001308}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001309
Johnny Chenf4d81052010-02-12 22:53:19 +00001310def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001311 [/* For disassembly only; pattern left blank */]>,
1312 Requires<[IsARM, HasV6T2]> {
1313 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001314 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001315 let Inst{7-0} = 0b00000000;
1316}
1317
Johnny Chenf4d81052010-02-12 22:53:19 +00001318def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1319 [/* For disassembly only; pattern left blank */]>,
1320 Requires<[IsARM, HasV6T2]> {
1321 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001322 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001323 let Inst{7-0} = 0b00000001;
1324}
1325
1326def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1327 [/* For disassembly only; pattern left blank */]>,
1328 Requires<[IsARM, HasV6T2]> {
1329 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001330 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001331 let Inst{7-0} = 0b00000010;
1332}
1333
1334def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1335 [/* For disassembly only; pattern left blank */]>,
1336 Requires<[IsARM, HasV6T2]> {
1337 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001338 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001339 let Inst{7-0} = 0b00000011;
1340}
1341
Johnny Chen2ec5e492010-02-22 21:50:40 +00001342def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001343 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001344 bits<4> Rd;
1345 bits<4> Rn;
1346 bits<4> Rm;
1347 let Inst{3-0} = Rm;
1348 let Inst{15-12} = Rd;
1349 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001350 let Inst{27-20} = 0b01101000;
1351 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001352 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001353}
1354
Johnny Chenf4d81052010-02-12 22:53:19 +00001355def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001356 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001357 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001358 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001359 let Inst{7-0} = 0b00000100;
1360}
1361
Johnny Chenc6f7b272010-02-11 18:12:29 +00001362// The i32imm operand $val can be used by a debugger to store more information
1363// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001364def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1365 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001366 bits<16> val;
1367 let Inst{3-0} = val{3-0};
1368 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001369 let Inst{27-20} = 0b00010010;
1370 let Inst{7-4} = 0b0111;
1371}
1372
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001373// Change Processor State
1374// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001375class CPS<dag iops, string asm_ops>
1376 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001377 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001378 bits<2> imod;
1379 bits<3> iflags;
1380 bits<5> mode;
1381 bit M;
1382
Johnny Chenb98e1602010-02-12 18:55:33 +00001383 let Inst{31-28} = 0b1111;
1384 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001385 let Inst{19-18} = imod;
1386 let Inst{17} = M; // Enabled if mode is set;
1387 let Inst{16} = 0;
1388 let Inst{8-6} = iflags;
1389 let Inst{5} = 0;
1390 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001391}
1392
Owen Anderson35008c22011-08-09 23:05:39 +00001393let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001394let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001395 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001396 "$imod\t$iflags, $mode">;
1397let mode = 0, M = 0 in
1398 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1399
1400let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001401 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001402}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001403
Johnny Chenb92a23f2010-02-21 04:42:01 +00001404// Preload signals the memory system of possible future data/instruction access.
1405// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001406multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001407
Evan Chengdfed19f2010-11-03 06:34:55 +00001408 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001409 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001410 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001411 bits<4> Rt;
1412 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001413 let Inst{31-26} = 0b111101;
1414 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001415 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001416 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001417 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001418 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001419 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001420 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001421 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001422 }
1423
Evan Chengdfed19f2010-11-03 06:34:55 +00001424 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001425 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001426 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001427 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001428 let Inst{31-26} = 0b111101;
1429 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001430 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001431 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001432 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001433 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001434 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001435 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001436 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001437 }
1438}
1439
Evan Cheng416941d2010-11-04 05:19:35 +00001440defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1441defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1442defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001443
Jim Grosbach53a89d62011-07-22 17:46:13 +00001444def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001445 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001446 bits<1> end;
1447 let Inst{31-10} = 0b1111000100000001000000;
1448 let Inst{9} = end;
1449 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001450}
1451
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001452def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1453 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001454 bits<4> opt;
1455 let Inst{27-4} = 0b001100100000111100001111;
1456 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001457}
1458
Johnny Chenba6e0332010-02-11 17:14:31 +00001459// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001460let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001461def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001462 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001463 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001464 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001465}
1466
Evan Cheng12c3a532008-11-06 17:48:05 +00001467// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001468let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001469def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001470 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001471 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001472
Evan Cheng325474e2008-01-07 23:56:57 +00001473let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001474def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001475 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001476 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001477
Jim Grosbach53694262010-11-18 01:15:56 +00001478def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001479 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001480 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001481
Jim Grosbach53694262010-11-18 01:15:56 +00001482def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001483 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001484 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001485
Jim Grosbach53694262010-11-18 01:15:56 +00001486def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001487 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001488 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001489
Jim Grosbach53694262010-11-18 01:15:56 +00001490def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001491 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001492 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001493}
Chris Lattner13c63102008-01-06 05:55:01 +00001494let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001495def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001496 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001497
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001498def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001499 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001500 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001501
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001502def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001503 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001504}
Evan Cheng12c3a532008-11-06 17:48:05 +00001505} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001506
Evan Chenge07715c2009-06-23 05:25:29 +00001507
1508// LEApcrel - Load a pc-relative address into a register without offending the
1509// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001510let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001511// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001512// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1513// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001514def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001515 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001516 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001517 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001518 let Inst{27-25} = 0b001;
1519 let Inst{20} = 0;
1520 let Inst{19-16} = 0b1111;
1521 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001522 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001523}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001524def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001525 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001526
1527def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1528 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001529 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001530
Evan Chenga8e29892007-01-19 07:51:42 +00001531//===----------------------------------------------------------------------===//
1532// Control Flow Instructions.
1533//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001534
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001535let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1536 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001537 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001538 "bx", "\tlr", [(ARMretflag)]>,
1539 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001540 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001541 }
1542
1543 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001544 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001545 "mov", "\tpc, lr", [(ARMretflag)]>,
1546 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001547 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001548 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001549}
Rafael Espindola27185192006-09-29 21:20:16 +00001550
Bob Wilson04ea6e52009-10-28 00:37:03 +00001551// Indirect branches
1552let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001553 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001554 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001555 [(brind GPR:$dst)]>,
1556 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001557 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001558 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001559 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001560 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001561
Jim Grosbachd447ac62011-07-13 20:21:31 +00001562 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1563 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001564 Requires<[IsARM, HasV4T]> {
1565 bits<4> dst;
1566 let Inst{27-4} = 0b000100101111111111110001;
1567 let Inst{3-0} = dst;
1568 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001569}
1570
Evan Cheng1e0eab12010-11-29 22:43:27 +00001571// All calls clobber the non-callee saved registers. SP is marked as
1572// a use to prevent stack-pointer assignments that appear immediately
1573// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001574let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001575 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001576 // FIXME: Do we really need a non-predicated version? If so, it should
1577 // at least be a pseudo instruction expanding to the predicated version
1578 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001579 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001580 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001581 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001582 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001583 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001584 Requires<[IsARM, IsNotDarwin]> {
1585 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001586 bits<24> func;
1587 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001588 }
Evan Cheng277f0742007-06-19 21:05:09 +00001589
Jason W Kim685c3502011-02-04 19:47:15 +00001590 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001591 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001592 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001593 Requires<[IsARM, IsNotDarwin]> {
1594 bits<24> func;
1595 let Inst{23-0} = func;
1596 }
Evan Cheng277f0742007-06-19 21:05:09 +00001597
Evan Chenga8e29892007-01-19 07:51:42 +00001598 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001599 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001600 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001601 [(ARMcall GPR:$func)]>,
1602 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001603 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001604 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001605 let Inst{3-0} = func;
1606 }
1607
1608 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1609 IIC_Br, "blx", "\t$func",
1610 [(ARMcall_pred GPR:$func)]>,
1611 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1612 bits<4> func;
1613 let Inst{27-4} = 0b000100101111111111110011;
1614 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001615 }
1616
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001617 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001618 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001619 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001620 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001621 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001622
1623 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001624 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001625 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001626 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001627}
1628
David Goodwin1a8f36e2009-08-12 18:31:53 +00001629let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001630 // On Darwin R9 is call-clobbered.
1631 // R7 is marked as a use to prevent frame-pointer assignments from being
1632 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001633 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001634 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001635 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001636 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001637 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1638 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001639
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001640 def BLr9_pred : ARMPseudoExpand<(outs),
1641 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001642 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001643 [(ARMcall_pred tglobaladdr:$func)],
1644 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001645 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001646
1647 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001648 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001649 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001650 [(ARMcall GPR:$func)],
1651 (BLX GPR:$func)>,
1652 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001653
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001654 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001655 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001656 [(ARMcall_pred GPR:$func)],
1657 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001658 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001659
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001660 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001661 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001662 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001663 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001664 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001665
1666 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001667 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001668 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001669 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001670}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001671
David Goodwin1a8f36e2009-08-12 18:31:53 +00001672let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001673 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1674 // a two-value operand where a dag node expects two operands. :(
1675 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1676 IIC_Br, "b", "\t$target",
1677 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1678 bits<24> target;
1679 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001680 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001681 }
1682
Evan Chengaeafca02007-05-16 07:45:54 +00001683 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001684 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001685 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001686 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1687 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001688 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001689 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001690 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001691
Jim Grosbach2dc77682010-11-29 18:37:44 +00001692 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1693 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001694 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001695 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001696 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001697 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1698 // into i12 and rs suffixed versions.
1699 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001700 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001701 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001702 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001703 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001704 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001705 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001706 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001707 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001708 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001709 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001710 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001711
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001712}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001713
Jim Grosbachcf121c32011-07-28 21:57:55 +00001714// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001715def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001716 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001717 Requires<[IsARM, HasV5T]> {
1718 let Inst{31-25} = 0b1111101;
1719 bits<25> target;
1720 let Inst{23-0} = target{24-1};
1721 let Inst{24} = target{0};
1722}
1723
Jim Grosbach898e7e22011-07-13 20:25:01 +00001724// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001725def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001726 [/* pattern left blank */]> {
1727 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001728 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001729 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001730 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001731 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001732}
1733
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001734// Tail calls.
1735
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001736let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1737 // Darwin versions.
1738 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1739 Uses = [SP] in {
1740 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1741 IIC_Br, []>, Requires<[IsDarwin]>;
1742
1743 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1744 IIC_Br, []>, Requires<[IsDarwin]>;
1745
Jim Grosbach245f5e82011-07-08 18:50:22 +00001746 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001747 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001748 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1749 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001750
Jim Grosbach245f5e82011-07-08 18:50:22 +00001751 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001752 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001753 (BX GPR:$dst)>,
1754 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001755
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001756 }
1757
1758 // Non-Darwin versions (the difference is R9).
1759 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1760 Uses = [SP] in {
1761 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1762 IIC_Br, []>, Requires<[IsNotDarwin]>;
1763
1764 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1765 IIC_Br, []>, Requires<[IsNotDarwin]>;
1766
Jim Grosbach245f5e82011-07-08 18:50:22 +00001767 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001768 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001769 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1770 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001771
Jim Grosbach245f5e82011-07-08 18:50:22 +00001772 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001773 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001774 (BX GPR:$dst)>,
1775 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001776 }
1777}
1778
1779
1780
1781
1782
Johnny Chen0296f3e2010-02-16 21:59:54 +00001783// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001784def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1785 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001786 bits<4> opt;
1787 let Inst{23-4} = 0b01100000000000000111;
1788 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001789}
1790
Jim Grosbached838482011-07-26 16:24:27 +00001791// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001792let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001793def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001794 bits<24> svc;
1795 let Inst{23-0} = svc;
1796}
Johnny Chen85d5a892010-02-10 18:02:25 +00001797}
1798
Jim Grosbach5a287482011-07-29 17:51:39 +00001799// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001800class SRSI<bit wb, string asm>
1801 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1802 NoItinerary, asm, "", []> {
1803 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001804 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001805 let Inst{27-25} = 0b100;
1806 let Inst{22} = 1;
1807 let Inst{21} = wb;
1808 let Inst{20} = 0;
1809 let Inst{19-16} = 0b1101; // SP
1810 let Inst{15-5} = 0b00000101000;
1811 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001812}
1813
Jim Grosbache1cf5902011-07-29 20:26:09 +00001814def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1815 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001816}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001817def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1818 let Inst{24-23} = 0;
1819}
1820def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1821 let Inst{24-23} = 0b10;
1822}
1823def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1824 let Inst{24-23} = 0b10;
1825}
1826def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1827 let Inst{24-23} = 0b01;
1828}
1829def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1830 let Inst{24-23} = 0b01;
1831}
1832def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1833 let Inst{24-23} = 0b11;
1834}
1835def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1836 let Inst{24-23} = 0b11;
1837}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001838
Jim Grosbach5a287482011-07-29 17:51:39 +00001839// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001840class RFEI<bit wb, string asm>
1841 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1842 NoItinerary, asm, "", []> {
1843 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001844 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001845 let Inst{27-25} = 0b100;
1846 let Inst{22} = 0;
1847 let Inst{21} = wb;
1848 let Inst{20} = 1;
1849 let Inst{19-16} = Rn;
1850 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001851}
1852
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001853def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1854 let Inst{24-23} = 0;
1855}
1856def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1857 let Inst{24-23} = 0;
1858}
1859def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1860 let Inst{24-23} = 0b10;
1861}
1862def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1863 let Inst{24-23} = 0b10;
1864}
1865def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1866 let Inst{24-23} = 0b01;
1867}
1868def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1869 let Inst{24-23} = 0b01;
1870}
1871def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1872 let Inst{24-23} = 0b11;
1873}
1874def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1875 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001876}
1877
Evan Chenga8e29892007-01-19 07:51:42 +00001878//===----------------------------------------------------------------------===//
1879// Load / store Instructions.
1880//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001881
Evan Chenga8e29892007-01-19 07:51:42 +00001882// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001883
1884
Evan Cheng7e2fe912010-10-28 06:47:08 +00001885defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001886 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001887defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001888 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001889defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001890 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001891defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001892 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001893
Evan Chengfa775d02007-03-19 07:20:03 +00001894// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001895let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001896 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001897def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001898 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1899 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001900 bits<4> Rt;
1901 bits<17> addr;
1902 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1903 let Inst{19-16} = 0b1111;
1904 let Inst{15-12} = Rt;
1905 let Inst{11-0} = addr{11-0}; // imm12
1906}
Evan Chengfa775d02007-03-19 07:20:03 +00001907
Evan Chenga8e29892007-01-19 07:51:42 +00001908// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001909def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001910 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1911 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001912
Evan Chenga8e29892007-01-19 07:51:42 +00001913// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001914def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001915 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1916 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001917
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001918def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001919 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1920 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001921
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001922let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001923// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001924def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1925 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001926 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001927 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001928}
Rafael Espindolac391d162006-10-23 20:34:27 +00001929
Evan Chenga8e29892007-01-19 07:51:42 +00001930// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001931multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001932 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1933 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001934 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1935 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001936 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001937 // {12} isAdd
1938 // {11-0} imm12/Rm
1939 bits<18> addr;
1940 let Inst{25} = addr{13};
1941 let Inst{23} = addr{12};
1942 let Inst{19-16} = addr{17-14};
1943 let Inst{11-0} = addr{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001944 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach1355cf12011-07-26 17:10:22 +00001945 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001946 }
Owen Anderson793e7962011-07-26 20:54:26 +00001947
1948 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00001949 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00001950 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00001951 opc, "\t$Rt, $addr, $offset",
1952 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00001953 // {12} isAdd
1954 // {11-0} imm12/Rm
1955 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00001956 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001957 let Inst{25} = 1;
1958 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00001959 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001960 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001961
1962 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00001963 }
1964
1965 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00001966 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001967 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00001968 opc, "\t$Rt, $addr, $offset",
1969 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001970 // {12} isAdd
1971 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001972 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00001973 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001974 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001975 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00001976 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001977 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001978
1979 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001980 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001981
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001982}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001983
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001984let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001985defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1986defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001987}
Rafael Espindola450856d2006-12-12 00:37:38 +00001988
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001989multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001990 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001991 (ins addrmode3:$addr), IndexModePre,
1992 LdMiscFrm, itin,
1993 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1994 bits<14> addr;
1995 let Inst{23} = addr{8}; // U bit
1996 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1997 let Inst{19-16} = addr{12-9}; // Rn
1998 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1999 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2000 }
Owen Andersonaa3402e2011-07-28 17:18:57 +00002001 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002002 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
2003 LdMiscFrm, itin,
2004 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002005 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002006 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00002007 let Inst{23} = offset{8}; // U bit
2008 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002009 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00002010 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2011 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002012 }
2013}
Rafael Espindola4e307642006-09-08 16:59:47 +00002014
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002015let mayLoad = 1, neverHasSideEffects = 1 in {
2016defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
2017defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
2018defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002019let hasExtraDefRegAllocReq = 1 in {
Owen Andersonaa3402e2011-07-28 17:18:57 +00002020def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002021 (ins addrmode3:$addr), IndexModePre,
2022 LdMiscFrm, IIC_iLoad_d_ru,
2023 "ldrd", "\t$Rt, $Rt2, $addr!",
2024 "$addr.base = $Rn_wb", []> {
2025 bits<14> addr;
2026 let Inst{23} = addr{8}; // U bit
2027 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2028 let Inst{19-16} = addr{12-9}; // Rn
2029 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2030 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002031 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002032}
Owen Andersonaa3402e2011-07-28 17:18:57 +00002033def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002034 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
2035 LdMiscFrm, IIC_iLoad_d_ru,
2036 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
2037 "$Rn = $Rn_wb", []> {
2038 bits<10> offset;
2039 bits<4> Rn;
2040 let Inst{23} = offset{8}; // U bit
2041 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2042 let Inst{19-16} = Rn;
2043 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2044 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002045 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002046}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002047} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002048} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002049
Johnny Chenadb561d2010-02-18 03:27:42 +00002050// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002051let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002052def LDRTr : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
2053 (ins ldst_so_reg:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002054 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2055 // {17-14} Rn
2056 // {13} 1 == Rm, 0 == imm12
2057 // {12} isAdd
2058 // {11-0} imm12/Rm
2059 bits<18> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002060 let Inst{25} = 1;
2061 let Inst{23} = addr{12};
2062 let Inst{21} = 1; // overwrite
2063 let Inst{19-16} = addr{17-14};
2064 let Inst{11-5} = addr{11-5};
2065 let Inst{4} = 0;
2066 let Inst{3-0} = addr{3-0};
2067 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
2068 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2069}
2070def LDRTi : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
2071 (ins addrmode_imm12:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
2072 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2073 // {17-14} Rn
2074 // {13} 1 == Rm, 0 == imm12
2075 // {12} isAdd
2076 // {11-0} imm12/Rm
2077 bits<18> addr;
2078 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002079 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002080 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002081 let Inst{19-16} = addr{17-14};
2082 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00002083 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002084 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002085}
Jim Grosbach3148a652011-08-08 23:28:47 +00002086
2087def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2088 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2089 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2090 "ldrbt", "\t$Rt, $addr, $offset",
2091 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002092 // {12} isAdd
2093 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002094 bits<14> offset;
2095 bits<4> addr;
2096 let Inst{25} = 1;
2097 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002098 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002099 let Inst{19-16} = addr;
2100 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002101 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002102}
2103
2104def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2105 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2106 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2107 "ldrbt", "\t$Rt, $addr, $offset",
2108 "$addr.base = $Rn_wb", []> {
2109 // {12} isAdd
2110 // {11-0} imm12/Rm
2111 bits<14> offset;
2112 bits<4> addr;
2113 let Inst{25} = 0;
2114 let Inst{23} = offset{12};
2115 let Inst{21} = 1; // overwrite
2116 let Inst{19-16} = addr;
2117 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002118 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002119}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002120
2121multiclass AI3ldrT<bits<4> op, string opc> {
2122 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2123 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2124 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2125 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2126 bits<9> offset;
2127 let Inst{23} = offset{8};
2128 let Inst{22} = 1;
2129 let Inst{11-8} = offset{7-4};
2130 let Inst{3-0} = offset{3-0};
2131 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2132 }
2133 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2134 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2135 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2136 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2137 bits<5> Rm;
2138 let Inst{23} = Rm{4};
2139 let Inst{22} = 0;
2140 let Inst{11-8} = 0;
2141 let Inst{3-0} = Rm{3-0};
2142 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2143 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002144}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002145
2146defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2147defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2148defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002149}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002150
Evan Chenga8e29892007-01-19 07:51:42 +00002151// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002152
2153// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002154def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002155 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2156 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002157
Evan Chenga8e29892007-01-19 07:51:42 +00002158// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002159let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2160def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002161 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002162 "strd", "\t$Rt, $src2, $addr", []>,
2163 Requires<[IsARM, HasV5TE]> {
2164 let Inst{21} = 0;
2165}
Evan Chenga8e29892007-01-19 07:51:42 +00002166
2167// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002168multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2169 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2170 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2171 StFrm, itin,
2172 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2173 bits<17> addr;
2174 let Inst{25} = 0;
2175 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2176 let Inst{19-16} = addr{16-13}; // Rn
2177 let Inst{11-0} = addr{11-0}; // imm12
2178 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2179 }
Evan Chenga8e29892007-01-19 07:51:42 +00002180
Jim Grosbach19dec202011-08-05 20:35:44 +00002181 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2182 (ins GPR:$Rt, addrmode2:$addr), IndexModePre, StFrm, itin,
2183 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2184 bits<17> addr;
2185 let Inst{25} = 1;
2186 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2187 let Inst{19-16} = addr{16-13}; // Rn
2188 let Inst{11-0} = addr{11-0};
2189 let Inst{4} = 0; // Inst{4} = 0
2190 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2191 }
2192 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2193 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2194 IndexModePost, StFrm, itin,
2195 opc, "\t$Rt, $addr, $offset",
2196 "$addr.base = $Rn_wb", []> {
2197 // {12} isAdd
2198 // {11-0} imm12/Rm
2199 bits<14> offset;
2200 bits<4> addr;
2201 let Inst{25} = 1;
2202 let Inst{23} = offset{12};
2203 let Inst{19-16} = addr;
2204 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002205
2206 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002207 }
Owen Anderson793e7962011-07-26 20:54:26 +00002208
Jim Grosbach19dec202011-08-05 20:35:44 +00002209 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2210 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2211 IndexModePost, StFrm, itin,
2212 opc, "\t$Rt, $addr, $offset",
2213 "$addr.base = $Rn_wb", []> {
2214 // {12} isAdd
2215 // {11-0} imm12/Rm
2216 bits<14> offset;
2217 bits<4> addr;
2218 let Inst{25} = 0;
2219 let Inst{23} = offset{12};
2220 let Inst{19-16} = addr;
2221 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002222
2223 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002224 }
2225}
Owen Anderson793e7962011-07-26 20:54:26 +00002226
Jim Grosbach19dec202011-08-05 20:35:44 +00002227let mayStore = 1, neverHasSideEffects = 1 in {
2228defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2229defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2230}
Evan Chenga8e29892007-01-19 07:51:42 +00002231
Jim Grosbach19dec202011-08-05 20:35:44 +00002232def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2233 am2offset_reg:$offset),
2234 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2235 am2offset_reg:$offset)>;
2236def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2237 am2offset_imm:$offset),
2238 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2239 am2offset_imm:$offset)>;
2240def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2241 am2offset_reg:$offset),
2242 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2243 am2offset_reg:$offset)>;
2244def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2245 am2offset_imm:$offset),
2246 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2247 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002248
Jim Grosbach19dec202011-08-05 20:35:44 +00002249// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2250// put the patterns on the instruction definitions directly as ISel wants
2251// the address base and offset to be separate operands, not a single
2252// complex operand like we represent the instructions themselves. The
2253// pseudos map between the two.
2254let usesCustomInserter = 1,
2255 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2256def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2257 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2258 4, IIC_iStore_ru,
2259 [(set GPR:$Rn_wb,
2260 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2261def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2262 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2263 4, IIC_iStore_ru,
2264 [(set GPR:$Rn_wb,
2265 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2266def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2267 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2268 4, IIC_iStore_ru,
2269 [(set GPR:$Rn_wb,
2270 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2271def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2272 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2273 4, IIC_iStore_ru,
2274 [(set GPR:$Rn_wb,
2275 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2276}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002277
Jim Grosbach2dc77682010-11-29 18:37:44 +00002278def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2279 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2280 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002281 "strh", "\t$Rt, [$Rn, $offset]!",
2282 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002283 [(set GPR:$Rn_wb,
2284 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002285
Jim Grosbach2dc77682010-11-29 18:37:44 +00002286def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2287 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2288 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002289 "strh", "\t$Rt, [$Rn], $offset",
2290 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002291 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2292 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002293
Johnny Chen39a4bb32010-02-18 22:31:18 +00002294// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002295let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002296def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2297 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002298 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002299 "strd", "\t$src1, $src2, [$base, $offset]!",
Owen Anderson8313b482011-07-28 17:53:25 +00002300 "$base = $base_wb", []> {
2301 bits<4> src1;
2302 bits<4> base;
2303 bits<10> offset;
2304 let Inst{23} = offset{8}; // U bit
2305 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2306 let Inst{19-16} = base;
2307 let Inst{15-12} = src1;
2308 let Inst{11-8} = offset{7-4};
2309 let Inst{3-0} = offset{3-0};
2310
2311 let DecoderMethod = "DecodeAddrMode3Instruction";
2312}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002313
2314// For disassembly only
2315def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2316 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002317 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002318 "strd", "\t$src1, $src2, [$base], $offset",
Owen Anderson8313b482011-07-28 17:53:25 +00002319 "$base = $base_wb", []> {
2320 bits<4> src1;
2321 bits<4> base;
2322 bits<10> offset;
2323 let Inst{23} = offset{8}; // U bit
2324 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2325 let Inst{19-16} = base;
2326 let Inst{15-12} = src1;
2327 let Inst{11-8} = offset{7-4};
2328 let Inst{3-0} = offset{3-0};
2329
2330 let DecoderMethod = "DecodeAddrMode3Instruction";
2331}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002332} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002333
Jim Grosbach7ce05792011-08-03 23:50:40 +00002334// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002335
Owen Anderson06470312011-07-27 20:29:48 +00002336def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2337 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002338 IndexModePost, StFrm, IIC_iStore_ru,
2339 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002340 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002341 let Inst{25} = 1;
2342 let Inst{21} = 1; // overwrite
2343 let Inst{4} = 0;
2344 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002345 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002346}
2347
2348def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2349 (ins GPR:$Rt, addrmode_imm12:$addr),
2350 IndexModePost, StFrm, IIC_iStore_ru,
2351 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2352 [/* For disassembly only; pattern left blank */]> {
2353 let Inst{25} = 0;
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002354 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002355 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002356 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002357}
2358
Owen Anderson06470312011-07-27 20:29:48 +00002359
2360def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2361 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002362 IndexModePost, StFrm, IIC_iStore_bh_ru,
2363 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2364 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002365 let Inst{25} = 1;
2366 let Inst{21} = 1; // overwrite
2367 let Inst{4} = 0;
2368 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002369 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002370}
2371
2372def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2373 (ins GPR:$Rt, addrmode_imm12:$addr),
2374 IndexModePost, StFrm, IIC_iStore_bh_ru,
2375 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2376 [/* For disassembly only; pattern left blank */]> {
2377 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002378 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002379 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002380 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002381}
2382
Jim Grosbach7ce05792011-08-03 23:50:40 +00002383multiclass AI3strT<bits<4> op, string opc> {
2384 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2385 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2386 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2387 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2388 bits<9> offset;
2389 let Inst{23} = offset{8};
2390 let Inst{22} = 1;
2391 let Inst{11-8} = offset{7-4};
2392 let Inst{3-0} = offset{3-0};
2393 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2394 }
2395 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2396 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2397 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2398 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2399 bits<5> Rm;
2400 let Inst{23} = Rm{4};
2401 let Inst{22} = 0;
2402 let Inst{11-8} = 0;
2403 let Inst{3-0} = Rm{3-0};
2404 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2405 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002406}
2407
Jim Grosbach7ce05792011-08-03 23:50:40 +00002408
2409defm STRHT : AI3strT<0b1011, "strht">;
2410
2411
Evan Chenga8e29892007-01-19 07:51:42 +00002412//===----------------------------------------------------------------------===//
2413// Load / store multiple Instructions.
2414//
2415
Bill Wendling6c470b82010-11-13 09:09:38 +00002416multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2417 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002418 // IA is the default, so no need for an explicit suffix on the
2419 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002420 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002421 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2422 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002423 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002424 let Inst{24-23} = 0b01; // Increment After
2425 let Inst{21} = 0; // No writeback
2426 let Inst{20} = L_bit;
2427 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002428 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002429 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2430 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002431 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002432 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002433 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002434 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002435
2436 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002437 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002438 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002439 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2440 IndexModeNone, f, itin,
2441 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2442 let Inst{24-23} = 0b00; // Decrement After
2443 let Inst{21} = 0; // No writeback
2444 let Inst{20} = L_bit;
2445 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002446 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002447 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2448 IndexModeUpd, f, itin_upd,
2449 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2450 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002451 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002452 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002453
2454 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002455 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002456 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002457 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2458 IndexModeNone, f, itin,
2459 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2460 let Inst{24-23} = 0b10; // Decrement Before
2461 let Inst{21} = 0; // No writeback
2462 let Inst{20} = L_bit;
2463 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002464 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002465 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2466 IndexModeUpd, f, itin_upd,
2467 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2468 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002469 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002470 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002471
2472 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002473 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002474 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002475 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2476 IndexModeNone, f, itin,
2477 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2478 let Inst{24-23} = 0b11; // Increment Before
2479 let Inst{21} = 0; // No writeback
2480 let Inst{20} = L_bit;
2481 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002482 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002483 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2484 IndexModeUpd, f, itin_upd,
2485 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2486 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002487 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002488 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002489
2490 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002491 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002492}
Bill Wendling6c470b82010-11-13 09:09:38 +00002493
Bill Wendlingc93989a2010-11-13 11:20:05 +00002494let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002495
2496let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2497defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2498
2499let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2500defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2501
2502} // neverHasSideEffects
2503
Bill Wendling73fe34a2010-11-16 01:16:36 +00002504// FIXME: remove when we have a way to marking a MI with these properties.
2505// FIXME: Should pc be an implicit operand like PICADD, etc?
2506let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2507 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002508def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2509 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002510 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002511 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002512 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002513
Evan Chenga8e29892007-01-19 07:51:42 +00002514//===----------------------------------------------------------------------===//
2515// Move Instructions.
2516//
2517
Evan Chengcd799b92009-06-12 20:46:18 +00002518let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002519def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2520 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2521 bits<4> Rd;
2522 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002523
Johnny Chen103bf952011-04-01 23:30:25 +00002524 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002525 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002526 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002527 let Inst{3-0} = Rm;
2528 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002529}
2530
Dale Johannesen38d5f042010-06-15 22:24:08 +00002531// A version for the smaller set of tail call registers.
2532let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002533def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002534 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2535 bits<4> Rd;
2536 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002537
Dale Johannesen38d5f042010-06-15 22:24:08 +00002538 let Inst{11-4} = 0b00000000;
2539 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002540 let Inst{3-0} = Rm;
2541 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002542}
2543
Owen Andersonde317f42011-08-09 23:33:27 +00002544def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002545 DPSoRegRegFrm, IIC_iMOVsr,
Owen Andersonde317f42011-08-09 23:33:27 +00002546 "mov", "\t$Rd, $src", [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002547 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002548 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002549 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002550 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002551 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002552 let Inst{11-8} = src{11-8};
2553 let Inst{7} = 0;
2554 let Inst{6-5} = src{6-5};
2555 let Inst{4} = 1;
2556 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002557 let Inst{25} = 0;
2558}
Evan Chenga2515702007-03-19 07:09:02 +00002559
Owen Anderson152d4a42011-07-21 23:38:37 +00002560def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2561 DPSoRegImmFrm, IIC_iMOVsr,
2562 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2563 UnaryDP {
2564 bits<4> Rd;
2565 bits<12> src;
2566 let Inst{15-12} = Rd;
2567 let Inst{19-16} = 0b0000;
2568 let Inst{11-5} = src{11-5};
2569 let Inst{4} = 0;
2570 let Inst{3-0} = src{3-0};
2571 let Inst{25} = 0;
2572}
2573
Evan Chengc4af4632010-11-17 20:13:28 +00002574let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002575def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2576 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002577 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002578 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002579 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002580 let Inst{15-12} = Rd;
2581 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002582 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002583}
2584
Evan Chengc4af4632010-11-17 20:13:28 +00002585let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002586def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002587 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002588 "movw", "\t$Rd, $imm",
2589 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002590 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002591 bits<4> Rd;
2592 bits<16> imm;
2593 let Inst{15-12} = Rd;
2594 let Inst{11-0} = imm{11-0};
2595 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002596 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002597 let Inst{25} = 1;
2598}
2599
Jim Grosbachffa32252011-07-19 19:13:28 +00002600def : InstAlias<"mov${p} $Rd, $imm",
2601 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2602 Requires<[IsARM]>;
2603
Evan Cheng53519f02011-01-21 18:55:51 +00002604def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2605 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002606
2607let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002608def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002609 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002610 "movt", "\t$Rd, $imm",
2611 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002612 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002613 lo16AllZero:$imm))]>, UnaryDP,
2614 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002615 bits<4> Rd;
2616 bits<16> imm;
2617 let Inst{15-12} = Rd;
2618 let Inst{11-0} = imm{11-0};
2619 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002620 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002621 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002622}
Evan Cheng13ab0202007-07-10 18:08:01 +00002623
Evan Cheng53519f02011-01-21 18:55:51 +00002624def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2625 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002626
2627} // Constraints
2628
Evan Cheng20956592009-10-21 08:15:52 +00002629def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2630 Requires<[IsARM, HasV6T2]>;
2631
David Goodwinca01a8d2009-09-01 18:32:09 +00002632let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002633def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002634 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2635 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002636
2637// These aren't really mov instructions, but we have to define them this way
2638// due to flag operands.
2639
Evan Cheng071a2792007-09-11 19:55:27 +00002640let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002641def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002642 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2643 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002644def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002645 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2646 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002647}
Evan Chenga8e29892007-01-19 07:51:42 +00002648
Evan Chenga8e29892007-01-19 07:51:42 +00002649//===----------------------------------------------------------------------===//
2650// Extend Instructions.
2651//
2652
2653// Sign extenders
2654
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002655def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002656 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002657def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002658 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002659
Jim Grosbach70327412011-07-27 17:48:13 +00002660def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002661 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002662def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002663 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002664
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002665def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002666
Jim Grosbach70327412011-07-27 17:48:13 +00002667def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002668
2669// Zero extenders
2670
2671let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002672def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002673 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002674def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002675 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002676def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002677 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002678
Jim Grosbach542f6422010-07-28 23:25:44 +00002679// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2680// The transformation should probably be done as a combiner action
2681// instead so we can include a check for masking back in the upper
2682// eight bits of the source into the lower eight bits of the result.
2683//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002684// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002685def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002686 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002687
Jim Grosbach70327412011-07-27 17:48:13 +00002688def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002689 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002690def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002691 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002692}
2693
Evan Chenga8e29892007-01-19 07:51:42 +00002694// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002695def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002696
Evan Chenga8e29892007-01-19 07:51:42 +00002697
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002698def SBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002699 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002700 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002701 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002702 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002703 bits<4> Rd;
2704 bits<4> Rn;
2705 bits<5> lsb;
2706 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002707 let Inst{27-21} = 0b0111101;
2708 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002709 let Inst{20-16} = width;
2710 let Inst{15-12} = Rd;
2711 let Inst{11-7} = lsb;
2712 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002713}
2714
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002715def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002716 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002717 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002718 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002719 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002720 bits<4> Rd;
2721 bits<4> Rn;
2722 bits<5> lsb;
2723 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002724 let Inst{27-21} = 0b0111111;
2725 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002726 let Inst{20-16} = width;
2727 let Inst{15-12} = Rd;
2728 let Inst{11-7} = lsb;
2729 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002730}
2731
Evan Chenga8e29892007-01-19 07:51:42 +00002732//===----------------------------------------------------------------------===//
2733// Arithmetic Instructions.
2734//
2735
Jim Grosbach26421962008-10-14 20:36:24 +00002736defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002737 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002738 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002739defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002740 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002741 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002742
Evan Chengc85e8322007-07-05 07:13:32 +00002743// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002744defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002745 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002746 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2747defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002748 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002749 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002750
Evan Cheng62674222009-06-25 23:34:10 +00002751defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002752 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2753 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002754defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002755 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2756 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002757
2758// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002759let usesCustomInserter = 1 in {
2760defm ADCS : AI1_adde_sube_s_irs<
2761 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2762defm SBCS : AI1_adde_sube_s_irs<
2763 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2764}
Evan Chenga8e29892007-01-19 07:51:42 +00002765
Jim Grosbach84760882010-10-15 18:42:41 +00002766def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2767 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2768 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2769 bits<4> Rd;
2770 bits<4> Rn;
2771 bits<12> imm;
2772 let Inst{25} = 1;
2773 let Inst{15-12} = Rd;
2774 let Inst{19-16} = Rn;
2775 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002776}
Evan Cheng13ab0202007-07-10 18:08:01 +00002777
Bob Wilsoncff71782010-08-05 18:23:43 +00002778// The reg/reg form is only defined for the disassembler; for codegen it is
2779// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002780def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2781 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002782 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002783 bits<4> Rd;
2784 bits<4> Rn;
2785 bits<4> Rm;
2786 let Inst{11-4} = 0b00000000;
2787 let Inst{25} = 0;
2788 let Inst{3-0} = Rm;
2789 let Inst{15-12} = Rd;
2790 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002791}
2792
Owen Anderson92a20222011-07-21 18:54:16 +00002793def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002794 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002795 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002796 bits<4> Rd;
2797 bits<4> Rn;
2798 bits<12> shift;
2799 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002800 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002801 let Inst{15-12} = Rd;
2802 let Inst{11-5} = shift{11-5};
2803 let Inst{4} = 0;
2804 let Inst{3-0} = shift{3-0};
2805}
2806
2807def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002808 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002809 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2810 bits<4> Rd;
2811 bits<4> Rn;
2812 bits<12> shift;
2813 let Inst{25} = 0;
2814 let Inst{19-16} = Rn;
2815 let Inst{15-12} = Rd;
2816 let Inst{11-8} = shift{11-8};
2817 let Inst{7} = 0;
2818 let Inst{6-5} = shift{6-5};
2819 let Inst{4} = 1;
2820 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002821}
Evan Chengc85e8322007-07-05 07:13:32 +00002822
2823// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002824// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2825let usesCustomInserter = 1 in {
2826def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002827 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002828 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2829def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002830 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002831 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002832def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002833 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002834 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2835def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2836 4, IIC_iALUsr,
2837 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002838}
Evan Chengc85e8322007-07-05 07:13:32 +00002839
Evan Cheng62674222009-06-25 23:34:10 +00002840let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002841def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2842 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2843 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002844 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002845 bits<4> Rd;
2846 bits<4> Rn;
2847 bits<12> imm;
2848 let Inst{25} = 1;
2849 let Inst{15-12} = Rd;
2850 let Inst{19-16} = Rn;
2851 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002852}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002853// The reg/reg form is only defined for the disassembler; for codegen it is
2854// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002855def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2856 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002857 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002858 bits<4> Rd;
2859 bits<4> Rn;
2860 bits<4> Rm;
2861 let Inst{11-4} = 0b00000000;
2862 let Inst{25} = 0;
2863 let Inst{3-0} = Rm;
2864 let Inst{15-12} = Rd;
2865 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002866}
Owen Anderson92a20222011-07-21 18:54:16 +00002867def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002868 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002869 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002870 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002871 bits<4> Rd;
2872 bits<4> Rn;
2873 bits<12> shift;
2874 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002875 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002876 let Inst{15-12} = Rd;
2877 let Inst{11-5} = shift{11-5};
2878 let Inst{4} = 0;
2879 let Inst{3-0} = shift{3-0};
2880}
2881def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002882 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002883 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2884 Requires<[IsARM]> {
2885 bits<4> Rd;
2886 bits<4> Rn;
2887 bits<12> shift;
2888 let Inst{25} = 0;
2889 let Inst{19-16} = Rn;
2890 let Inst{15-12} = Rd;
2891 let Inst{11-8} = shift{11-8};
2892 let Inst{7} = 0;
2893 let Inst{6-5} = shift{6-5};
2894 let Inst{4} = 1;
2895 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002896}
Evan Cheng62674222009-06-25 23:34:10 +00002897}
2898
Owen Anderson92a20222011-07-21 18:54:16 +00002899
Owen Andersonb48c7912011-04-05 23:55:28 +00002900// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2901let usesCustomInserter = 1, Uses = [CPSR] in {
2902def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002903 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002904 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002905def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002906 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002907 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2908def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2909 4, IIC_iALUsr,
2910 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002911}
Evan Cheng2c614c52007-06-06 10:17:05 +00002912
Evan Chenga8e29892007-01-19 07:51:42 +00002913// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002914// The assume-no-carry-in form uses the negation of the input since add/sub
2915// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2916// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2917// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002918def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2919 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002920def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2921 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2922// The with-carry-in form matches bitwise not instead of the negation.
2923// Effectively, the inverse interpretation of the carry flag already accounts
2924// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002925def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002926 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002927def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2928 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002929
2930// Note: These are implemented in C++ code, because they have to generate
2931// ADD/SUBrs instructions, which use a complex pattern that a xform function
2932// cannot produce.
2933// (mul X, 2^n+1) -> (add (X << n), X)
2934// (mul X, 2^n-1) -> (rsb X, (X << n))
2935
Jim Grosbach7931df32011-07-22 18:06:01 +00002936// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002937// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002938class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002939 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002940 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2941 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002942 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002943 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002944 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002945 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002946 let Inst{11-4} = op11_4;
2947 let Inst{19-16} = Rn;
2948 let Inst{15-12} = Rd;
2949 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002950}
2951
Jim Grosbach7931df32011-07-22 18:06:01 +00002952// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002953
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002954def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002955 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2956 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002957def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002958 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2959 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2960def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2961 "\t$Rd, $Rm, $Rn">;
2962def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2963 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002964
2965def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2966def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2967def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2968def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2969def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2970def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2971def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2972def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2973def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2974def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2975def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2976def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002977
Jim Grosbach7931df32011-07-22 18:06:01 +00002978// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002979
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002980def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2981def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2982def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2983def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2984def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2985def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2986def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2987def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2988def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2989def USAX : AAI<0b01100101, 0b11110101, "usax">;
2990def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2991def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002992
Jim Grosbach7931df32011-07-22 18:06:01 +00002993// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002994
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002995def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2996def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2997def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2998def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2999def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3000def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3001def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3002def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3003def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3004def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3005def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3006def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003007
Johnny Chenadc77332010-02-26 22:04:29 +00003008// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00003009
Jim Grosbach70987fb2010-10-18 23:35:38 +00003010def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003011 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003012 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003013 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003014 bits<4> Rd;
3015 bits<4> Rn;
3016 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003017 let Inst{27-20} = 0b01111000;
3018 let Inst{15-12} = 0b1111;
3019 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003020 let Inst{19-16} = Rd;
3021 let Inst{11-8} = Rm;
3022 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003023}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003024def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003025 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003026 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003027 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003028 bits<4> Rd;
3029 bits<4> Rn;
3030 bits<4> Rm;
3031 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003032 let Inst{27-20} = 0b01111000;
3033 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003034 let Inst{19-16} = Rd;
3035 let Inst{15-12} = Ra;
3036 let Inst{11-8} = Rm;
3037 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003038}
3039
3040// Signed/Unsigned saturate -- for disassembly only
3041
Jim Grosbach580f4a92011-07-25 22:20:28 +00003042def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
3043 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003044 bits<4> Rd;
3045 bits<5> sat_imm;
3046 bits<4> Rn;
3047 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003048 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003049 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003050 let Inst{20-16} = sat_imm;
3051 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003052 let Inst{11-7} = sh{4-0};
3053 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003054 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003055}
3056
Jim Grosbachf4943352011-07-25 23:09:14 +00003057def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003058 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003059 bits<4> Rd;
3060 bits<4> sat_imm;
3061 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003062 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003063 let Inst{11-4} = 0b11110011;
3064 let Inst{15-12} = Rd;
3065 let Inst{19-16} = sat_imm;
3066 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003067}
3068
Jim Grosbachaddec772011-07-27 22:34:17 +00003069def USAT : AI<(outs GPR:$Rd), (ins imm0_31:$sat_imm, GPR:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003070 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003071 bits<4> Rd;
3072 bits<5> sat_imm;
3073 bits<4> Rn;
3074 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003075 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003076 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003077 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003078 let Inst{11-7} = sh{4-0};
3079 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003080 let Inst{20-16} = sat_imm;
3081 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003082}
3083
Jim Grosbachaddec772011-07-27 22:34:17 +00003084def USAT16 : AI<(outs GPR:$Rd), (ins imm0_15:$sat_imm, GPR:$a), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00003085 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00003086 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003087 bits<4> Rd;
3088 bits<4> sat_imm;
3089 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003090 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003091 let Inst{11-4} = 0b11110011;
3092 let Inst{15-12} = Rd;
3093 let Inst{19-16} = sat_imm;
3094 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003095}
Evan Chenga8e29892007-01-19 07:51:42 +00003096
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003097def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
3098def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003099
Evan Chenga8e29892007-01-19 07:51:42 +00003100//===----------------------------------------------------------------------===//
3101// Bitwise Instructions.
3102//
3103
Jim Grosbach26421962008-10-14 20:36:24 +00003104defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003105 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003106 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003107defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003108 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003109 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003110defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003111 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003112 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003113defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003114 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003115 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003116
Jim Grosbachc29769b2011-07-28 19:46:12 +00003117// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3118// like in the actual instruction encoding. The complexity of mapping the mask
3119// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3120// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003121def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003122 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003123 "bfc", "\t$Rd, $imm", "$src = $Rd",
3124 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003125 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003126 bits<4> Rd;
3127 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003128 let Inst{27-21} = 0b0111110;
3129 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003130 let Inst{15-12} = Rd;
3131 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003132 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003133}
3134
Johnny Chenb2503c02010-02-17 06:31:48 +00003135// A8.6.18 BFI - Bitfield insert (Encoding A1)
Owen Anderson51c98052011-08-09 22:48:45 +00003136def BFI : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003137 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003138 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
Owen Anderson51c98052011-08-09 22:48:45 +00003139 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00003140 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00003141 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003142 bits<4> Rd;
3143 bits<4> Rn;
3144 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003145 let Inst{27-21} = 0b0111110;
3146 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003147 let Inst{15-12} = Rd;
3148 let Inst{11-7} = imm{4-0}; // lsb
3149 let Inst{20-16} = imm{9-5}; // width
3150 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003151}
3152
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003153// GNU as only supports this form of bfi (w/ 4 arguments)
3154let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003155def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003156 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003157 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003158 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3159 []>, Requires<[IsARM, HasV6T2]> {
3160 bits<4> Rd;
3161 bits<4> Rn;
3162 bits<5> lsb;
3163 bits<5> width;
3164 let Inst{27-21} = 0b0111110;
3165 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3166 let Inst{15-12} = Rd;
3167 let Inst{11-7} = lsb;
3168 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3169 let Inst{3-0} = Rn;
3170}
3171
Jim Grosbach36860462010-10-21 22:19:32 +00003172def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3173 "mvn", "\t$Rd, $Rm",
3174 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3175 bits<4> Rd;
3176 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003177 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003178 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003179 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003180 let Inst{15-12} = Rd;
3181 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003182}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003183def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3184 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003185 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003186 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003187 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003188 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003189 let Inst{19-16} = 0b0000;
3190 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003191 let Inst{11-5} = shift{11-5};
3192 let Inst{4} = 0;
3193 let Inst{3-0} = shift{3-0};
3194}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003195def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3196 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003197 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3198 bits<4> Rd;
3199 bits<12> shift;
3200 let Inst{25} = 0;
3201 let Inst{19-16} = 0b0000;
3202 let Inst{15-12} = Rd;
3203 let Inst{11-8} = shift{11-8};
3204 let Inst{7} = 0;
3205 let Inst{6-5} = shift{6-5};
3206 let Inst{4} = 1;
3207 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003208}
Evan Chengc4af4632010-11-17 20:13:28 +00003209let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003210def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3211 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3212 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3213 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003214 bits<12> imm;
3215 let Inst{25} = 1;
3216 let Inst{19-16} = 0b0000;
3217 let Inst{15-12} = Rd;
3218 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003219}
Evan Chenga8e29892007-01-19 07:51:42 +00003220
3221def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3222 (BICri GPR:$src, so_imm_not:$imm)>;
3223
3224//===----------------------------------------------------------------------===//
3225// Multiply Instructions.
3226//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003227class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3228 string opc, string asm, list<dag> pattern>
3229 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3230 bits<4> Rd;
3231 bits<4> Rm;
3232 bits<4> Rn;
3233 let Inst{19-16} = Rd;
3234 let Inst{11-8} = Rm;
3235 let Inst{3-0} = Rn;
3236}
3237class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3238 string opc, string asm, list<dag> pattern>
3239 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3240 bits<4> RdLo;
3241 bits<4> RdHi;
3242 bits<4> Rm;
3243 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003244 let Inst{19-16} = RdHi;
3245 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003246 let Inst{11-8} = Rm;
3247 let Inst{3-0} = Rn;
3248}
Evan Chenga8e29892007-01-19 07:51:42 +00003249
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003250// FIXME: The v5 pseudos are only necessary for the additional Constraint
3251// property. Remove them when it's possible to add those properties
3252// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003253let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003254def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3255 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003256 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003257 Requires<[IsARM, HasV6]> {
3258 let Inst{15-12} = 0b0000;
3259}
Evan Chenga8e29892007-01-19 07:51:42 +00003260
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003261let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003262def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3263 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003264 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003265 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3266 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003267 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003268}
3269
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003270def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3271 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003272 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3273 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003274 bits<4> Ra;
3275 let Inst{15-12} = Ra;
3276}
Evan Chenga8e29892007-01-19 07:51:42 +00003277
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003278let Constraints = "@earlyclobber $Rd" in
3279def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3280 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003281 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003282 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3283 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3284 Requires<[IsARM, NoV6]>;
3285
Jim Grosbach65711012010-11-19 22:22:37 +00003286def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3287 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3288 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003289 Requires<[IsARM, HasV6T2]> {
3290 bits<4> Rd;
3291 bits<4> Rm;
3292 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003293 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003294 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003295 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003296 let Inst{11-8} = Rm;
3297 let Inst{3-0} = Rn;
3298}
Evan Chengedcbada2009-07-06 22:05:45 +00003299
Evan Chenga8e29892007-01-19 07:51:42 +00003300// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003301let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003302let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003303def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003304 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003305 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3306 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003307
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003308def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003309 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003310 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3311 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003312
3313let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3314def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3315 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003316 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003317 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3318 Requires<[IsARM, NoV6]>;
3319
3320def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3321 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003322 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003323 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3324 Requires<[IsARM, NoV6]>;
3325}
Evan Cheng8de898a2009-06-26 00:19:44 +00003326}
Evan Chenga8e29892007-01-19 07:51:42 +00003327
3328// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003329def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3330 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003331 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3332 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003333def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3334 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003335 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3336 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003337
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003338def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3339 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3340 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3341 Requires<[IsARM, HasV6]> {
3342 bits<4> RdLo;
3343 bits<4> RdHi;
3344 bits<4> Rm;
3345 bits<4> Rn;
3346 let Inst{19-16} = RdLo;
3347 let Inst{15-12} = RdHi;
3348 let Inst{11-8} = Rm;
3349 let Inst{3-0} = Rn;
3350}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003351
3352let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3353def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3354 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003355 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003356 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3357 Requires<[IsARM, NoV6]>;
3358def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3359 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003360 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003361 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3362 Requires<[IsARM, NoV6]>;
3363def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3364 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003365 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003366 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3367 Requires<[IsARM, NoV6]>;
3368}
3369
Evan Chengcd799b92009-06-12 20:46:18 +00003370} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003371
3372// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003373def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3374 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3375 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003376 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003377 let Inst{15-12} = 0b1111;
3378}
Evan Cheng13ab0202007-07-10 18:08:01 +00003379
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003380def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3381 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003382 [/* For disassembly only; pattern left blank */]>,
3383 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003384 let Inst{15-12} = 0b1111;
3385}
3386
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003387def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3388 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3389 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3390 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3391 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003392
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003393def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3394 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3395 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003396 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003397 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003398
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003399def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3400 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3401 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3402 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3403 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003404
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003405def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3406 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3407 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003408 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003409 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003410
Raul Herbster37fb5b12007-08-30 23:25:47 +00003411multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003412 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3413 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3414 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3415 (sext_inreg GPR:$Rm, i16)))]>,
3416 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003417
Jim Grosbach3870b752010-10-22 18:35:16 +00003418 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3419 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3420 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3421 (sra GPR:$Rm, (i32 16))))]>,
3422 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003423
Jim Grosbach3870b752010-10-22 18:35:16 +00003424 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3425 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3426 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3427 (sext_inreg GPR:$Rm, i16)))]>,
3428 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003429
Jim Grosbach3870b752010-10-22 18:35:16 +00003430 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3431 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3432 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3433 (sra GPR:$Rm, (i32 16))))]>,
3434 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003435
Jim Grosbach3870b752010-10-22 18:35:16 +00003436 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3437 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3438 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3439 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3440 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003441
Jim Grosbach3870b752010-10-22 18:35:16 +00003442 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3443 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3444 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3445 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3446 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003447}
3448
Raul Herbster37fb5b12007-08-30 23:25:47 +00003449
3450multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003451 let DecoderMethod = "DecodeSMLAInstruction" in {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003452 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003453 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3454 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3455 [(set GPR:$Rd, (add GPR:$Ra,
3456 (opnode (sext_inreg GPR:$Rn, i16),
3457 (sext_inreg GPR:$Rm, i16))))]>,
3458 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003459
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003460 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003461 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3462 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3463 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3464 (sra GPR:$Rm, (i32 16)))))]>,
3465 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003466
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003467 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003468 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3469 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3470 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3471 (sext_inreg GPR:$Rm, i16))))]>,
3472 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003473
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003474 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003475 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3476 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3477 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3478 (sra GPR:$Rm, (i32 16)))))]>,
3479 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003480
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003481 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003482 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3483 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3484 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3485 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3486 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003487
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003488 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003489 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3490 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3491 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3492 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3493 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003494 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003495}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003496
Raul Herbster37fb5b12007-08-30 23:25:47 +00003497defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3498defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003499
Johnny Chen83498e52010-02-12 21:59:23 +00003500// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003501def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3502 (ins GPR:$Rn, GPR:$Rm),
3503 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003504 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003505 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003506
Jim Grosbach3870b752010-10-22 18:35:16 +00003507def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3508 (ins GPR:$Rn, GPR:$Rm),
3509 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003510 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003511 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003512
Jim Grosbach3870b752010-10-22 18:35:16 +00003513def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3514 (ins GPR:$Rn, GPR:$Rm),
3515 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003516 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003517 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003518
Jim Grosbach3870b752010-10-22 18:35:16 +00003519def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3520 (ins GPR:$Rn, GPR:$Rm),
3521 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003522 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003523 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003524
Johnny Chen667d1272010-02-22 18:50:54 +00003525// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003526class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3527 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003528 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003529 bits<4> Rn;
3530 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003531 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003532 let Inst{22} = long;
3533 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003534 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003535 let Inst{7} = 0;
3536 let Inst{6} = sub;
3537 let Inst{5} = swap;
3538 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003539 let Inst{3-0} = Rn;
3540}
3541class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3542 InstrItinClass itin, string opc, string asm>
3543 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3544 bits<4> Rd;
3545 let Inst{15-12} = 0b1111;
3546 let Inst{19-16} = Rd;
3547}
3548class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3549 InstrItinClass itin, string opc, string asm>
3550 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3551 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003552 bits<4> Rd;
3553 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003554 let Inst{15-12} = Ra;
3555}
3556class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3557 InstrItinClass itin, string opc, string asm>
3558 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3559 bits<4> RdLo;
3560 bits<4> RdHi;
3561 let Inst{19-16} = RdHi;
3562 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003563}
3564
3565multiclass AI_smld<bit sub, string opc> {
3566
Jim Grosbach385e1362010-10-22 19:15:30 +00003567 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3568 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003569
Jim Grosbach385e1362010-10-22 19:15:30 +00003570 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3571 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003572
Jim Grosbach385e1362010-10-22 19:15:30 +00003573 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3574 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3575 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003576
Jim Grosbach385e1362010-10-22 19:15:30 +00003577 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3578 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3579 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003580
3581}
3582
3583defm SMLA : AI_smld<0, "smla">;
3584defm SMLS : AI_smld<1, "smls">;
3585
Johnny Chen2ec5e492010-02-22 21:50:40 +00003586multiclass AI_sdml<bit sub, string opc> {
3587
Jim Grosbach385e1362010-10-22 19:15:30 +00003588 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3589 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3590 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3591 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003592}
3593
3594defm SMUA : AI_sdml<0, "smua">;
3595defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003596
Evan Chenga8e29892007-01-19 07:51:42 +00003597//===----------------------------------------------------------------------===//
3598// Misc. Arithmetic Instructions.
3599//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003600
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003601def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3602 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3603 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003604
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003605def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3606 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3607 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3608 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003609
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003610def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3611 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3612 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003613
Evan Cheng9568e5c2011-06-21 06:01:08 +00003614let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003615def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3616 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003617 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003618 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003619
Evan Cheng9568e5c2011-06-21 06:01:08 +00003620let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003621def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3622 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003623 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003624 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003625
Evan Chengf60ceac2011-06-15 17:17:48 +00003626def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3627 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3628 (REVSH GPR:$Rm)>;
3629
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003630def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003631 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3632 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003633 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003634 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003635 0xFFFF0000)))]>,
3636 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003637
Evan Chenga8e29892007-01-19 07:51:42 +00003638// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003639def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3640 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3641def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003642 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003643
Bob Wilsondc66eda2010-08-16 22:26:55 +00003644// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3645// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003646def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003647 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3648 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003649 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003650 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003651 0xFFFF)))]>,
3652 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003653
Evan Chenga8e29892007-01-19 07:51:42 +00003654// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3655// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003656def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003657 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003658def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003659 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003660 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003661
Evan Chenga8e29892007-01-19 07:51:42 +00003662//===----------------------------------------------------------------------===//
3663// Comparison Instructions...
3664//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003665
Jim Grosbach26421962008-10-14 20:36:24 +00003666defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003667 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003668 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003669
Jim Grosbach97a884d2010-12-07 20:41:06 +00003670// ARMcmpZ can re-use the above instruction definitions.
3671def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3672 (CMPri GPR:$src, so_imm:$imm)>;
3673def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3674 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003675def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3676 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3677def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3678 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003679
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003680// FIXME: We have to be careful when using the CMN instruction and comparison
3681// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003682// results:
3683//
3684// rsbs r1, r1, 0
3685// cmp r0, r1
3686// mov r0, #0
3687// it ls
3688// mov r0, #1
3689//
3690// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003691//
Bill Wendling6165e872010-08-26 18:33:51 +00003692// cmn r0, r1
3693// mov r0, #0
3694// it ls
3695// mov r0, #1
3696//
3697// However, the CMN gives the *opposite* result when r1 is 0. This is because
3698// the carry flag is set in the CMP case but not in the CMN case. In short, the
3699// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3700// value of r0 and the carry bit (because the "carry bit" parameter to
3701// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3702// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3703// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3704// parameter to AddWithCarry is defined as 0).
3705//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003706// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003707//
3708// x = 0
3709// ~x = 0xFFFF FFFF
3710// ~x + 1 = 0x1 0000 0000
3711// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3712//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003713// Therefore, we should disable CMN when comparing against zero, until we can
3714// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3715// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003716//
3717// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3718//
3719// This is related to <rdar://problem/7569620>.
3720//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003721//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3722// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003723
Evan Chenga8e29892007-01-19 07:51:42 +00003724// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003725defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003726 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003727 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003728defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003729 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003730 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003731
David Goodwinc0309b42009-06-29 15:33:01 +00003732defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003733 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003734 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003735
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003736//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3737// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003738
David Goodwinc0309b42009-06-29 15:33:01 +00003739def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003740 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003741
Evan Cheng218977b2010-07-13 19:27:42 +00003742// Pseudo i64 compares for some floating point compares.
3743let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3744 Defs = [CPSR] in {
3745def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003746 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003747 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003748 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3749
3750def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003751 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003752 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3753} // usesCustomInserter
3754
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003755
Evan Chenga8e29892007-01-19 07:51:42 +00003756// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003757// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003758// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003759let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003760def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003761 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003762 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3763 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003764def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3765 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003766 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003767 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3768 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003769 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003770def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3771 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3772 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003773 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3774 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003775 RegConstraint<"$false = $Rd">;
3776
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003777
Evan Chengc4af4632010-11-17 20:13:28 +00003778let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003779def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003780 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003781 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003782 []>,
3783 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003784
Evan Chengc4af4632010-11-17 20:13:28 +00003785let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003786def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3787 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003788 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003789 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003790 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003791
Evan Cheng63f35442010-11-13 02:25:14 +00003792// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003793let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003794def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3795 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003796 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003797
Evan Chengc4af4632010-11-17 20:13:28 +00003798let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003799def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3800 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003801 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003802 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003803 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003804} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003805
Jim Grosbach3728e962009-12-10 00:11:09 +00003806//===----------------------------------------------------------------------===//
3807// Atomic operations intrinsics
3808//
3809
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003810def MemBarrierOptOperand : AsmOperandClass {
3811 let Name = "MemBarrierOpt";
3812 let ParserMethod = "parseMemBarrierOptOperand";
3813}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003814def memb_opt : Operand<i32> {
3815 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003816 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00003817 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003818}
Jim Grosbach3728e962009-12-10 00:11:09 +00003819
Bob Wilsonf74a4292010-10-30 00:54:37 +00003820// memory barriers protect the atomic sequences
3821let hasSideEffects = 1 in {
3822def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3823 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3824 Requires<[IsARM, HasDB]> {
3825 bits<4> opt;
3826 let Inst{31-4} = 0xf57ff05;
3827 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003828}
Jim Grosbach3728e962009-12-10 00:11:09 +00003829}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003830
Bob Wilsonf74a4292010-10-30 00:54:37 +00003831def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003832 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003833 Requires<[IsARM, HasDB]> {
3834 bits<4> opt;
3835 let Inst{31-4} = 0xf57ff04;
3836 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003837}
3838
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003839// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003840def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3841 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003842 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003843 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003844 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003845 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003846}
3847
Jim Grosbach66869102009-12-11 18:52:41 +00003848let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003849 let Uses = [CPSR] in {
3850 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003851 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003852 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3853 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003854 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003855 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3856 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003857 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003858 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3859 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003860 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003861 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3862 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003863 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003864 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3865 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003866 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003867 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003868 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3869 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3870 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3871 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3872 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3873 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3874 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3875 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3876 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3877 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3878 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3879 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003880 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003881 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003882 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3883 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003884 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003885 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3886 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003887 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003888 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3889 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003890 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003891 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3892 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003893 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003894 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3895 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003896 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003897 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003898 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3899 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3900 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3901 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3902 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3903 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3904 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3905 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3906 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3907 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3908 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3909 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003910 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003911 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003912 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3913 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003914 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003915 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3916 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003917 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003918 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3919 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003920 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003921 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3922 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003923 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003924 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3925 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003926 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003927 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003928 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3929 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3930 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3931 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3932 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3933 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3934 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3935 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3936 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3937 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3938 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3939 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003940
3941 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003942 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003943 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3944 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003945 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003946 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3947 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003948 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003949 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3950
Jim Grosbache801dc42009-12-12 01:40:06 +00003951 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003952 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003953 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3954 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003955 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003956 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3957 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003958 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003959 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3960}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003961}
3962
3963let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003964def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3965 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003966 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00003967def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3968 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00003969def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3970 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003971let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00003972def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003973 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003974}
3975
Jim Grosbach86875a22010-10-29 19:58:57 +00003976let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003977def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003978 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003979def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003980 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003981def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003982 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003983}
3984
3985let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003986def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00003987 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003988 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003989
Johnny Chenb9436272010-02-17 22:37:58 +00003990// Clear-Exclusive is for disassembly only.
3991def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3992 [/* For disassembly only; pattern left blank */]>,
3993 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003994 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003995}
3996
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003997// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003998let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003999def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4000 "swp", []>;
4001def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4002 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004003}
4004
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004005//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004006// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004007//
4008
Jim Grosbach83ab0702011-07-13 22:01:08 +00004009def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4010 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004011 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004012 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4013 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004014 bits<4> opc1;
4015 bits<4> CRn;
4016 bits<4> CRd;
4017 bits<4> cop;
4018 bits<3> opc2;
4019 bits<4> CRm;
4020
4021 let Inst{3-0} = CRm;
4022 let Inst{4} = 0;
4023 let Inst{7-5} = opc2;
4024 let Inst{11-8} = cop;
4025 let Inst{15-12} = CRd;
4026 let Inst{19-16} = CRn;
4027 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004028}
4029
Jim Grosbach83ab0702011-07-13 22:01:08 +00004030def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4031 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004032 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004033 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4034 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004035 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004036 bits<4> opc1;
4037 bits<4> CRn;
4038 bits<4> CRd;
4039 bits<4> cop;
4040 bits<3> opc2;
4041 bits<4> CRm;
4042
4043 let Inst{3-0} = CRm;
4044 let Inst{4} = 0;
4045 let Inst{7-5} = opc2;
4046 let Inst{11-8} = cop;
4047 let Inst{15-12} = CRd;
4048 let Inst{19-16} = CRn;
4049 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004050}
4051
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004052class ACI<dag oops, dag iops, string opc, string asm,
4053 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004054 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004055 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004056 let Inst{27-25} = 0b110;
4057}
4058
Johnny Chen670a4562011-04-04 23:39:08 +00004059multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004060 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004061 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004062 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4063 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004064 let Inst{31-28} = op31_28;
4065 let Inst{24} = 1; // P = 1
4066 let Inst{21} = 0; // W = 0
4067 let Inst{22} = 0; // D = 0
4068 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004069 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004070 }
4071
4072 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004073 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4074 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004075 let Inst{31-28} = op31_28;
4076 let Inst{24} = 1; // P = 1
4077 let Inst{21} = 1; // W = 1
4078 let Inst{22} = 0; // D = 0
4079 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004080 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004081 }
4082
4083 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004084 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4085 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004086 let Inst{31-28} = op31_28;
4087 let Inst{24} = 0; // P = 0
4088 let Inst{21} = 1; // W = 1
4089 let Inst{22} = 0; // D = 0
4090 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004091 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004092 }
4093
4094 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004095 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4096 ops),
4097 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004098 let Inst{31-28} = op31_28;
4099 let Inst{24} = 0; // P = 0
4100 let Inst{23} = 1; // U = 1
4101 let Inst{21} = 0; // W = 0
4102 let Inst{22} = 0; // D = 0
4103 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004104 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004105 }
4106
4107 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004108 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4109 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004110 let Inst{31-28} = op31_28;
4111 let Inst{24} = 1; // P = 1
4112 let Inst{21} = 0; // W = 0
4113 let Inst{22} = 1; // D = 1
4114 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004115 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004116 }
4117
4118 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004119 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4120 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4121 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004122 let Inst{31-28} = op31_28;
4123 let Inst{24} = 1; // P = 1
4124 let Inst{21} = 1; // W = 1
4125 let Inst{22} = 1; // D = 1
4126 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004127 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004128 }
4129
4130 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004131 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004132 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004133 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004134 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004135 let Inst{31-28} = op31_28;
4136 let Inst{24} = 0; // P = 0
4137 let Inst{21} = 1; // W = 1
4138 let Inst{22} = 1; // D = 1
4139 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004140 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004141 }
4142
4143 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004144 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4145 ops),
4146 !strconcat(!strconcat(opc, "l"), cond),
4147 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004148 let Inst{31-28} = op31_28;
4149 let Inst{24} = 0; // P = 0
4150 let Inst{23} = 1; // U = 1
4151 let Inst{21} = 0; // W = 0
4152 let Inst{22} = 1; // D = 1
4153 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004154 let DecoderMethod = "DecodeCopMemInstruction";
4155 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004156 }
4157}
4158
Johnny Chen670a4562011-04-04 23:39:08 +00004159defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4160defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4161defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4162defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004163
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004164//===----------------------------------------------------------------------===//
4165// Move between coprocessor and ARM core register -- for disassembly only
4166//
4167
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004168class MovRCopro<string opc, bit direction, dag oops, dag iops,
4169 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004170 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004171 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004172 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004173 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004174
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004175 bits<4> Rt;
4176 bits<4> cop;
4177 bits<3> opc1;
4178 bits<3> opc2;
4179 bits<4> CRm;
4180 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004181
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004182 let Inst{15-12} = Rt;
4183 let Inst{11-8} = cop;
4184 let Inst{23-21} = opc1;
4185 let Inst{7-5} = opc2;
4186 let Inst{3-0} = CRm;
4187 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004188}
4189
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004190def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004191 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004192 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4193 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004194 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4195 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004196def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004197 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004198 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4199 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004200
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004201def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4202 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4203
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004204class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4205 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004206 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004207 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004208 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004209 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004210 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004211
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004212 bits<4> Rt;
4213 bits<4> cop;
4214 bits<3> opc1;
4215 bits<3> opc2;
4216 bits<4> CRm;
4217 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004218
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004219 let Inst{15-12} = Rt;
4220 let Inst{11-8} = cop;
4221 let Inst{23-21} = opc1;
4222 let Inst{7-5} = opc2;
4223 let Inst{3-0} = CRm;
4224 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004225}
4226
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004227def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004228 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004229 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4230 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004231 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4232 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004233def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004234 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004235 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4236 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004237
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004238def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4239 imm:$CRm, imm:$opc2),
4240 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4241
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004242class MovRRCopro<string opc, bit direction,
4243 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004244 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004245 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004246 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004247 let Inst{23-21} = 0b010;
4248 let Inst{20} = direction;
4249
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004250 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004251 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004252 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004253 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004254 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004255
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004256 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004257 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004258 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004259 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004260 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004261}
4262
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004263def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4264 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4265 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004266def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4267
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004268class MovRRCopro2<string opc, bit direction,
4269 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004270 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004271 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4272 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004273 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004274 let Inst{23-21} = 0b010;
4275 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004276
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004277 bits<4> Rt;
4278 bits<4> Rt2;
4279 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004280 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004281 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004282
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004283 let Inst{15-12} = Rt;
4284 let Inst{19-16} = Rt2;
4285 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004286 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004287 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004288}
4289
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004290def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4291 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4292 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004293def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004294
Johnny Chenb98e1602010-02-12 18:55:33 +00004295//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004296// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004297//
4298
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004299// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004300def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4301 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004302 bits<4> Rd;
4303 let Inst{23-16} = 0b00001111;
4304 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004305 let Inst{7-4} = 0b0000;
4306}
4307
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004308def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4309
4310def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4311 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004312 bits<4> Rd;
4313 let Inst{23-16} = 0b01001111;
4314 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004315 let Inst{7-4} = 0b0000;
4316}
4317
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004318// Move from ARM core register to Special Register
4319//
4320// No need to have both system and application versions, the encodings are the
4321// same and the assembly parser has no way to distinguish between them. The mask
4322// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4323// the mask with the fields to be accessed in the special register.
4324def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004325 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004326 bits<5> mask;
4327 bits<4> Rn;
4328
4329 let Inst{23} = 0;
4330 let Inst{22} = mask{4}; // R bit
4331 let Inst{21-20} = 0b10;
4332 let Inst{19-16} = mask{3-0};
4333 let Inst{15-12} = 0b1111;
4334 let Inst{11-4} = 0b00000000;
4335 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004336}
4337
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004338def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004339 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004340 bits<5> mask;
4341 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004342
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004343 let Inst{23} = 0;
4344 let Inst{22} = mask{4}; // R bit
4345 let Inst{21-20} = 0b10;
4346 let Inst{19-16} = mask{3-0};
4347 let Inst{15-12} = 0b1111;
4348 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004349}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004350
4351//===----------------------------------------------------------------------===//
4352// TLS Instructions
4353//
4354
4355// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004356// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004357// complete with fixup for the aeabi_read_tp function.
4358let isCall = 1,
4359 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4360 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4361 [(set R0, ARMthread_pointer)]>;
4362}
4363
4364//===----------------------------------------------------------------------===//
4365// SJLJ Exception handling intrinsics
4366// eh_sjlj_setjmp() is an instruction sequence to store the return
4367// address and save #0 in R0 for the non-longjmp case.
4368// Since by its nature we may be coming from some other function to get
4369// here, and we're using the stack frame for the containing function to
4370// save/restore registers, we can't keep anything live in regs across
4371// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004372// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004373// except for our own input by listing the relevant registers in Defs. By
4374// doing so, we also cause the prologue/epilogue code to actively preserve
4375// all of the callee-saved resgisters, which is exactly what we want.
4376// A constant value is passed in $val, and we use the location as a scratch.
4377//
4378// These are pseudo-instructions and are lowered to individual MC-insts, so
4379// no encoding information is necessary.
4380let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004381 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004382 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004383 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4384 NoItinerary,
4385 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4386 Requires<[IsARM, HasVFP2]>;
4387}
4388
4389let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004390 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004391 hasSideEffects = 1, isBarrier = 1 in {
4392 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4393 NoItinerary,
4394 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4395 Requires<[IsARM, NoVFP]>;
4396}
4397
4398// FIXME: Non-Darwin version(s)
4399let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4400 Defs = [ R7, LR, SP ] in {
4401def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4402 NoItinerary,
4403 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4404 Requires<[IsARM, IsDarwin]>;
4405}
4406
4407// eh.sjlj.dispatchsetup pseudo-instruction.
4408// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4409// handled when the pseudo is expanded (which happens before any passes
4410// that need the instruction size).
4411let isBarrier = 1, hasSideEffects = 1 in
4412def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004413 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4414 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004415 Requires<[IsDarwin]>;
4416
4417//===----------------------------------------------------------------------===//
4418// Non-Instruction Patterns
4419//
4420
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004421// ARMv4 indirect branch using (MOVr PC, dst)
4422let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4423 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004424 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004425 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4426 Requires<[IsARM, NoV4T]>;
4427
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004428// Large immediate handling.
4429
4430// 32-bit immediate using two piece so_imms or movw + movt.
4431// This is a single pseudo instruction, the benefit is that it can be remat'd
4432// as a single unit instead of having to handle reg inputs.
4433// FIXME: Remove this when we can do generalized remat.
4434let isReMaterializable = 1, isMoveImm = 1 in
4435def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4436 [(set GPR:$dst, (arm_i32imm:$src))]>,
4437 Requires<[IsARM]>;
4438
4439// Pseudo instruction that combines movw + movt + add pc (if PIC).
4440// It also makes it possible to rematerialize the instructions.
4441// FIXME: Remove this when we can do generalized remat and when machine licm
4442// can properly the instructions.
4443let isReMaterializable = 1 in {
4444def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4445 IIC_iMOVix2addpc,
4446 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4447 Requires<[IsARM, UseMovt]>;
4448
4449def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4450 IIC_iMOVix2,
4451 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4452 Requires<[IsARM, UseMovt]>;
4453
4454let AddedComplexity = 10 in
4455def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4456 IIC_iMOVix2ld,
4457 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4458 Requires<[IsARM, UseMovt]>;
4459} // isReMaterializable
4460
4461// ConstantPool, GlobalAddress, and JumpTable
4462def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4463 Requires<[IsARM, DontUseMovt]>;
4464def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4465def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4466 Requires<[IsARM, UseMovt]>;
4467def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4468 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4469
4470// TODO: add,sub,and, 3-instr forms?
4471
4472// Tail calls
4473def : ARMPat<(ARMtcret tcGPR:$dst),
4474 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4475
4476def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4477 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4478
4479def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4480 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4481
4482def : ARMPat<(ARMtcret tcGPR:$dst),
4483 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4484
4485def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4486 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4487
4488def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4489 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4490
4491// Direct calls
4492def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4493 Requires<[IsARM, IsNotDarwin]>;
4494def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4495 Requires<[IsARM, IsDarwin]>;
4496
4497// zextload i1 -> zextload i8
4498def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4499def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4500
4501// extload -> zextload
4502def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4503def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4504def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4505def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4506
4507def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4508
4509def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4510def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4511
4512// smul* and smla*
4513def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4514 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4515 (SMULBB GPR:$a, GPR:$b)>;
4516def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4517 (SMULBB GPR:$a, GPR:$b)>;
4518def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4519 (sra GPR:$b, (i32 16))),
4520 (SMULBT GPR:$a, GPR:$b)>;
4521def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4522 (SMULBT GPR:$a, GPR:$b)>;
4523def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4524 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4525 (SMULTB GPR:$a, GPR:$b)>;
4526def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4527 (SMULTB GPR:$a, GPR:$b)>;
4528def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4529 (i32 16)),
4530 (SMULWB GPR:$a, GPR:$b)>;
4531def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4532 (SMULWB GPR:$a, GPR:$b)>;
4533
4534def : ARMV5TEPat<(add GPR:$acc,
4535 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4536 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4537 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4538def : ARMV5TEPat<(add GPR:$acc,
4539 (mul sext_16_node:$a, sext_16_node:$b)),
4540 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4541def : ARMV5TEPat<(add GPR:$acc,
4542 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4543 (sra GPR:$b, (i32 16)))),
4544 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4545def : ARMV5TEPat<(add GPR:$acc,
4546 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4547 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4548def : ARMV5TEPat<(add GPR:$acc,
4549 (mul (sra GPR:$a, (i32 16)),
4550 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4551 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4552def : ARMV5TEPat<(add GPR:$acc,
4553 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4554 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4555def : ARMV5TEPat<(add GPR:$acc,
4556 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4557 (i32 16))),
4558 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4559def : ARMV5TEPat<(add GPR:$acc,
4560 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4561 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4562
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004563
4564// Pre-v7 uses MCR for synchronization barriers.
4565def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4566 Requires<[IsARM, HasV6]>;
4567
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004568// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004569let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004570def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4571def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004572def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004573def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4574 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4575def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4576 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4577}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004578
4579def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4580def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004581
Jim Grosbach70327412011-07-27 17:48:13 +00004582def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)),
4583 (SXTAB GPR:$Rn, GPR:$Rm, 0)>;
4584def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)),
4585 (SXTAH GPR:$Rn, GPR:$Rm, 0)>;
4586
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004587//===----------------------------------------------------------------------===//
4588// Thumb Support
4589//
4590
4591include "ARMInstrThumb.td"
4592
4593//===----------------------------------------------------------------------===//
4594// Thumb2 Support
4595//
4596
4597include "ARMInstrThumb2.td"
4598
4599//===----------------------------------------------------------------------===//
4600// Floating Point Support
4601//
4602
4603include "ARMInstrVFP.td"
4604
4605//===----------------------------------------------------------------------===//
4606// Advanced SIMD (NEON) Support
4607//
4608
4609include "ARMInstrNEON.td"
4610
Jim Grosbachc83d5042011-07-14 19:47:47 +00004611//===----------------------------------------------------------------------===//
4612// Assembler aliases
4613//
4614
4615// Memory barriers
4616def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4617def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4618def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4619
4620// System instructions
4621def : MnemonicAlias<"swi", "svc">;
4622
4623// Load / Store Multiple
4624def : MnemonicAlias<"ldmfd", "ldm">;
4625def : MnemonicAlias<"ldmia", "ldm">;
4626def : MnemonicAlias<"stmfd", "stmdb">;
4627def : MnemonicAlias<"stmia", "stm">;
4628def : MnemonicAlias<"stmea", "stm">;
4629
Jim Grosbachf6c05252011-07-21 17:23:04 +00004630// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4631// shift amount is zero (i.e., unspecified).
4632def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4633 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4634def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4635 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004636
4637// PUSH/POP aliases for STM/LDM
4638def : InstAlias<"push${p} $regs",
4639 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4640def : InstAlias<"pop${p} $regs",
4641 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004642
4643// RSB two-operand forms (optional explicit destination operand)
4644def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4645 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4646 Requires<[IsARM]>;
4647def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4648 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4649 Requires<[IsARM]>;
4650def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4651 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4652 cc_out:$s)>, Requires<[IsARM]>;
4653def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4654 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4655 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004656// RSC two-operand forms (optional explicit destination operand)
4657def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4658 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4659 Requires<[IsARM]>;
4660def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4661 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4662 Requires<[IsARM]>;
4663def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4664 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4665 cc_out:$s)>, Requires<[IsARM]>;
4666def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4667 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4668 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004669
Jim Grosbachaddec772011-07-27 22:34:17 +00004670// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004671def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4672 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004673def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4674 (USAT GPR:$Rd, imm0_31:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004675
4676
4677// Extend instruction optional rotate operand.
4678def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4679 (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4680def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4681 (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4682def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4683 (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4684def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4685def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4686def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4687
4688def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4689 (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4690def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4691 (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4692def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4693 (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4694def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4695def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4696def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004697
4698
4699// RFE aliases
4700def : MnemonicAlias<"rfefa", "rfeda">;
4701def : MnemonicAlias<"rfeea", "rfedb">;
4702def : MnemonicAlias<"rfefd", "rfeia">;
4703def : MnemonicAlias<"rfeed", "rfeib">;
4704def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004705
4706// SRS aliases
4707def : MnemonicAlias<"srsfa", "srsda">;
4708def : MnemonicAlias<"srsea", "srsdb">;
4709def : MnemonicAlias<"srsfd", "srsia">;
4710def : MnemonicAlias<"srsed", "srsib">;
4711def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004712
4713// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4714// Note that the write-back output register is a dummy operand for MC (it's
4715// only meaningful for codegen), so we just pass zero here.
4716// FIXME: tblgen not cooperating with argument conversions.
4717//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4718// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4719//def : InstAlias<"ldrht${p} $Rt, $addr",
4720// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4721//def : InstAlias<"ldrsht${p} $Rt, $addr",
4722// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;