blob: d3842a69d833d9209f0514f92eb7a675e82dd265 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000040#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000041#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/ADT/VectorExtras.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000043#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000044#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000045#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000046#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000047#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000048using namespace llvm;
49
Jim Grosbache7b52522010-04-14 22:28:31 +000050static cl::opt<bool>
51EnableARMLongCalls("arm-long-calls", cl::Hidden,
52 cl::desc("Generate calls via indirect call instructions."),
53 cl::init(false));
54
Owen Andersone50ed302009-08-10 22:56:29 +000055static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000056 CCValAssign::LocInfo &LocInfo,
57 ISD::ArgFlagsTy &ArgFlags,
58 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000059static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000060 CCValAssign::LocInfo &LocInfo,
61 ISD::ArgFlagsTy &ArgFlags,
62 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000063static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000064 CCValAssign::LocInfo &LocInfo,
65 ISD::ArgFlagsTy &ArgFlags,
66 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000067static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000068 CCValAssign::LocInfo &LocInfo,
69 ISD::ArgFlagsTy &ArgFlags,
70 CCState &State);
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000087 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000088 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000089 if (ElemTy != MVT::i32) {
90 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
94 }
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000097 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000098 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000099 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
100 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
104 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000105 }
106
107 // Promote all bit-wise operations.
108 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000109 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000110 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
111 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000112 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000113 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000114 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000116 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000117 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000118 }
Bob Wilson16330762009-09-16 00:17:28 +0000119
120 // Neon does not support vector divide/remainder operations.
121 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
122 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
123 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
124 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
125 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
126 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000127}
128
Owen Andersone50ed302009-08-10 22:56:29 +0000129void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000130 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000132}
133
Owen Andersone50ed302009-08-10 22:56:29 +0000134void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000135 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000137}
138
Chris Lattnerf0144122009-07-28 03:13:23 +0000139static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
140 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000141 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000142
Chris Lattner80ec2792009-08-02 00:34:36 +0000143 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000144}
145
Evan Chenga8e29892007-01-19 07:51:42 +0000146ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000147 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000148 Subtarget = &TM.getSubtarget<ARMSubtarget>();
149
Evan Chengb1df8f22007-04-27 08:15:43 +0000150 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000151 // Uses VFP for Thumb libfuncs if available.
152 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
153 // Single-precision floating-point arithmetic.
154 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
155 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
156 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
157 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000158
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 // Double-precision floating-point arithmetic.
160 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
161 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
162 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
163 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000164
Evan Chengb1df8f22007-04-27 08:15:43 +0000165 // Single-precision comparisons.
166 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
167 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
168 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
169 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
170 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
171 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
172 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
173 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
176 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
177 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
178 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
179 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
180 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
181 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
182 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000183
Evan Chengb1df8f22007-04-27 08:15:43 +0000184 // Double-precision comparisons.
185 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
186 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
187 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
188 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
189 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
190 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
191 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
192 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000193
Evan Chengb1df8f22007-04-27 08:15:43 +0000194 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000202
Evan Chengb1df8f22007-04-27 08:15:43 +0000203 // Floating-point to integer conversions.
204 // i64 conversions are done via library routines even when generating VFP
205 // instructions, so use the same ones.
206 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
207 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
208 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
209 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Conversions between floating types.
212 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
213 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
214
215 // Integer to floating-point conversions.
216 // i64 conversions are done via library routines even when generating VFP
217 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000218 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
219 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000220 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
221 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
222 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
223 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
224 }
Evan Chenga8e29892007-01-19 07:51:42 +0000225 }
226
Bob Wilson2f954612009-05-22 17:38:41 +0000227 // These libcalls are not available in 32-bit.
228 setLibcallName(RTLIB::SHL_I128, 0);
229 setLibcallName(RTLIB::SRL_I128, 0);
230 setLibcallName(RTLIB::SRA_I128, 0);
231
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000232 // Libcalls should use the AAPCS base standard ABI, even if hard float
233 // is in effect, as per the ARM RTABI specification, section 4.1.2.
234 if (Subtarget->isAAPCS_ABI()) {
235 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
236 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
237 CallingConv::ARM_AAPCS);
238 }
239 }
240
David Goodwinf1daf7d2009-07-08 23:10:31 +0000241 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000243 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000245 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
247 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000248
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000250 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000251
252 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 addDRTypeForNEON(MVT::v2f32);
254 addDRTypeForNEON(MVT::v8i8);
255 addDRTypeForNEON(MVT::v4i16);
256 addDRTypeForNEON(MVT::v2i32);
257 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000258
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 addQRTypeForNEON(MVT::v4f32);
260 addQRTypeForNEON(MVT::v2f64);
261 addQRTypeForNEON(MVT::v16i8);
262 addQRTypeForNEON(MVT::v8i16);
263 addQRTypeForNEON(MVT::v4i32);
264 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000265
Bob Wilson74dc72e2009-09-15 23:55:57 +0000266 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
267 // neither Neon nor VFP support any arithmetic operations on it.
268 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
269 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
270 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
271 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
272 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
273 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
274 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
275 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
276 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
277 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
278 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
279 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
280 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
281 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
282 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
283 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
284 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
285 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
286 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
287 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
288 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
289 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
290 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
291 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
292
Bob Wilson642b3292009-09-16 00:32:15 +0000293 // Neon does not support some operations on v1i64 and v2i64 types.
294 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
295 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
296 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
297 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
298
Bob Wilson5bafff32009-06-22 23:27:02 +0000299 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
300 setTargetDAGCombine(ISD::SHL);
301 setTargetDAGCombine(ISD::SRL);
302 setTargetDAGCombine(ISD::SRA);
303 setTargetDAGCombine(ISD::SIGN_EXTEND);
304 setTargetDAGCombine(ISD::ZERO_EXTEND);
305 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000306 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000307 }
308
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000309 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000310
311 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000313
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000314 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000316
Evan Chenga8e29892007-01-19 07:51:42 +0000317 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000318 if (!Subtarget->isThumb1Only()) {
319 for (unsigned im = (unsigned)ISD::PRE_INC;
320 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setIndexedLoadAction(im, MVT::i1, Legal);
322 setIndexedLoadAction(im, MVT::i8, Legal);
323 setIndexedLoadAction(im, MVT::i16, Legal);
324 setIndexedLoadAction(im, MVT::i32, Legal);
325 setIndexedStoreAction(im, MVT::i1, Legal);
326 setIndexedStoreAction(im, MVT::i8, Legal);
327 setIndexedStoreAction(im, MVT::i16, Legal);
328 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000329 }
Evan Chenga8e29892007-01-19 07:51:42 +0000330 }
331
332 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000333 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::MUL, MVT::i64, Expand);
335 setOperationAction(ISD::MULHU, MVT::i32, Expand);
336 setOperationAction(ISD::MULHS, MVT::i32, Expand);
337 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
338 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000339 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::MUL, MVT::i64, Expand);
341 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000342 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000344 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000345 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000346 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000347 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SRL, MVT::i64, Custom);
349 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000350
351 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000353 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000355 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000357
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000358 // Only ARMv6 has BSWAP.
359 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000361
Evan Chenga8e29892007-01-19 07:51:42 +0000362 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::SDIV, MVT::i32, Expand);
364 setOperationAction(ISD::UDIV, MVT::i32, Expand);
365 setOperationAction(ISD::SREM, MVT::i32, Expand);
366 setOperationAction(ISD::UREM, MVT::i32, Expand);
367 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
368 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
371 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
372 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
373 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000374 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000375
Evan Chenga8e29892007-01-19 07:51:42 +0000376 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::VASTART, MVT::Other, Custom);
378 setOperationAction(ISD::VAARG, MVT::Other, Expand);
379 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
380 setOperationAction(ISD::VAEND, MVT::Other, Expand);
381 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
382 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000383 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
384 // FIXME: Shouldn't need this, since no register is used, but the legalizer
385 // doesn't yet know how to not do that for SjLj.
386 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000387 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000388 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000389
Evan Chengd27c9fc2009-07-03 01:43:10 +0000390 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
392 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000395
David Goodwinf1daf7d2009-07-08 23:10:31 +0000396 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000397 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
398 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000400
401 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000403
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::SETCC, MVT::i32, Expand);
405 setOperationAction(ISD::SETCC, MVT::f32, Expand);
406 setOperationAction(ISD::SETCC, MVT::f64, Expand);
407 setOperationAction(ISD::SELECT, MVT::i32, Expand);
408 setOperationAction(ISD::SELECT, MVT::f32, Expand);
409 setOperationAction(ISD::SELECT, MVT::f64, Expand);
410 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
411 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
412 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
415 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
416 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
417 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
418 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000419
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000420 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::FSIN, MVT::f64, Expand);
422 setOperationAction(ISD::FSIN, MVT::f32, Expand);
423 setOperationAction(ISD::FCOS, MVT::f32, Expand);
424 setOperationAction(ISD::FCOS, MVT::f64, Expand);
425 setOperationAction(ISD::FREM, MVT::f64, Expand);
426 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000427 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
429 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000430 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::FPOW, MVT::f64, Expand);
432 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000433
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000434 // Various VFP goodness
435 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000436 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
437 if (Subtarget->hasVFP2()) {
438 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
439 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
440 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
441 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
442 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000443 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000444 if (!Subtarget->hasFP16()) {
445 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
446 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000447 }
Evan Cheng110cf482008-04-01 01:50:16 +0000448 }
Evan Chenga8e29892007-01-19 07:51:42 +0000449
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000450 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000451 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000452 setTargetDAGCombine(ISD::ADD);
453 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000454
Evan Chenga8e29892007-01-19 07:51:42 +0000455 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000456 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000457
Evan Chengbc9b7542009-08-15 07:59:10 +0000458 // FIXME: If-converter should use instruction latency to determine
459 // profitability rather than relying on fixed limits.
460 if (Subtarget->getCPUString() == "generic") {
461 // Generic (and overly aggressive) if-conversion limits.
462 setIfCvtBlockSizeLimit(10);
463 setIfCvtDupBlockSizeLimit(2);
Jim Grosbach35075a72010-03-24 16:15:14 +0000464 } else if (Subtarget->hasV7Ops()) {
Jim Grosbachfceabef2010-03-24 00:03:13 +0000465 setIfCvtBlockSizeLimit(3);
466 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000467 } else if (Subtarget->hasV6Ops()) {
468 setIfCvtBlockSizeLimit(2);
469 setIfCvtDupBlockSizeLimit(1);
470 } else {
471 setIfCvtBlockSizeLimit(3);
472 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000473 }
474
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000475 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000476 // Do not enable CodePlacementOpt for now: it currently runs after the
477 // ARMConstantIslandPass and messes up branch relaxation and placement
478 // of constant islands.
479 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000480}
481
Evan Chenga8e29892007-01-19 07:51:42 +0000482const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
483 switch (Opcode) {
484 default: return 0;
485 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000486 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
487 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000488 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000489 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
490 case ARMISD::tCALL: return "ARMISD::tCALL";
491 case ARMISD::BRCOND: return "ARMISD::BRCOND";
492 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000493 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000494 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
495 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
496 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000497 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000498 case ARMISD::CMPFP: return "ARMISD::CMPFP";
499 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
500 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
501 case ARMISD::CMOV: return "ARMISD::CMOV";
502 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000503
Jim Grosbach3482c802010-01-18 19:58:49 +0000504 case ARMISD::RBIT: return "ARMISD::RBIT";
505
Bob Wilson76a312b2010-03-19 22:51:32 +0000506 case ARMISD::FTOSI: return "ARMISD::FTOSI";
507 case ARMISD::FTOUI: return "ARMISD::FTOUI";
508 case ARMISD::SITOF: return "ARMISD::SITOF";
509 case ARMISD::UITOF: return "ARMISD::UITOF";
510
Evan Chenga8e29892007-01-19 07:51:42 +0000511 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
512 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
513 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000514
Jim Grosbache5165492009-11-09 00:11:35 +0000515 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
516 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000517
Evan Chengc5942082009-10-28 06:55:03 +0000518 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
519 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
520
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000521 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000522
Evan Cheng86198642009-08-07 00:34:42 +0000523 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
524
Jim Grosbach3728e962009-12-10 00:11:09 +0000525 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
526 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
527
Bob Wilson5bafff32009-06-22 23:27:02 +0000528 case ARMISD::VCEQ: return "ARMISD::VCEQ";
529 case ARMISD::VCGE: return "ARMISD::VCGE";
530 case ARMISD::VCGEU: return "ARMISD::VCGEU";
531 case ARMISD::VCGT: return "ARMISD::VCGT";
532 case ARMISD::VCGTU: return "ARMISD::VCGTU";
533 case ARMISD::VTST: return "ARMISD::VTST";
534
535 case ARMISD::VSHL: return "ARMISD::VSHL";
536 case ARMISD::VSHRs: return "ARMISD::VSHRs";
537 case ARMISD::VSHRu: return "ARMISD::VSHRu";
538 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
539 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
540 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
541 case ARMISD::VSHRN: return "ARMISD::VSHRN";
542 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
543 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
544 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
545 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
546 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
547 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
548 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
549 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
550 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
551 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
552 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
553 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
554 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
555 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000556 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000557 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000558 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000559 case ARMISD::VREV64: return "ARMISD::VREV64";
560 case ARMISD::VREV32: return "ARMISD::VREV32";
561 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000562 case ARMISD::VZIP: return "ARMISD::VZIP";
563 case ARMISD::VUZP: return "ARMISD::VUZP";
564 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000565 case ARMISD::FMAX: return "ARMISD::FMAX";
566 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000567 }
568}
569
Bill Wendlingb4202b82009-07-01 18:50:55 +0000570/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000571unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000572 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000573}
574
Evan Chenga8e29892007-01-19 07:51:42 +0000575//===----------------------------------------------------------------------===//
576// Lowering Code
577//===----------------------------------------------------------------------===//
578
Evan Chenga8e29892007-01-19 07:51:42 +0000579/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
580static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
581 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000582 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000583 case ISD::SETNE: return ARMCC::NE;
584 case ISD::SETEQ: return ARMCC::EQ;
585 case ISD::SETGT: return ARMCC::GT;
586 case ISD::SETGE: return ARMCC::GE;
587 case ISD::SETLT: return ARMCC::LT;
588 case ISD::SETLE: return ARMCC::LE;
589 case ISD::SETUGT: return ARMCC::HI;
590 case ISD::SETUGE: return ARMCC::HS;
591 case ISD::SETULT: return ARMCC::LO;
592 case ISD::SETULE: return ARMCC::LS;
593 }
594}
595
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000596/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
597static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000598 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000599 CondCode2 = ARMCC::AL;
600 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000601 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000602 case ISD::SETEQ:
603 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
604 case ISD::SETGT:
605 case ISD::SETOGT: CondCode = ARMCC::GT; break;
606 case ISD::SETGE:
607 case ISD::SETOGE: CondCode = ARMCC::GE; break;
608 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000609 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000610 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
611 case ISD::SETO: CondCode = ARMCC::VC; break;
612 case ISD::SETUO: CondCode = ARMCC::VS; break;
613 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
614 case ISD::SETUGT: CondCode = ARMCC::HI; break;
615 case ISD::SETUGE: CondCode = ARMCC::PL; break;
616 case ISD::SETLT:
617 case ISD::SETULT: CondCode = ARMCC::LT; break;
618 case ISD::SETLE:
619 case ISD::SETULE: CondCode = ARMCC::LE; break;
620 case ISD::SETNE:
621 case ISD::SETUNE: CondCode = ARMCC::NE; break;
622 }
Evan Chenga8e29892007-01-19 07:51:42 +0000623}
624
Bob Wilson1f595bb2009-04-17 19:07:39 +0000625//===----------------------------------------------------------------------===//
626// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000627//===----------------------------------------------------------------------===//
628
629#include "ARMGenCallingConv.inc"
630
631// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000632static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000633 CCValAssign::LocInfo &LocInfo,
634 CCState &State, bool CanFail) {
635 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
636
637 // Try to get the first register.
638 if (unsigned Reg = State.AllocateReg(RegList, 4))
639 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
640 else {
641 // For the 2nd half of a v2f64, do not fail.
642 if (CanFail)
643 return false;
644
645 // Put the whole thing on the stack.
646 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
647 State.AllocateStack(8, 4),
648 LocVT, LocInfo));
649 return true;
650 }
651
652 // Try to get the second register.
653 if (unsigned Reg = State.AllocateReg(RegList, 4))
654 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
655 else
656 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
657 State.AllocateStack(4, 4),
658 LocVT, LocInfo));
659 return true;
660}
661
Owen Andersone50ed302009-08-10 22:56:29 +0000662static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000663 CCValAssign::LocInfo &LocInfo,
664 ISD::ArgFlagsTy &ArgFlags,
665 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000666 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
667 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000669 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
670 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000671 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000672}
673
674// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000675static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000676 CCValAssign::LocInfo &LocInfo,
677 CCState &State, bool CanFail) {
678 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
679 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
680
681 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
682 if (Reg == 0) {
683 // For the 2nd half of a v2f64, do not just fail.
684 if (CanFail)
685 return false;
686
687 // Put the whole thing on the stack.
688 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
689 State.AllocateStack(8, 8),
690 LocVT, LocInfo));
691 return true;
692 }
693
694 unsigned i;
695 for (i = 0; i < 2; ++i)
696 if (HiRegList[i] == Reg)
697 break;
698
699 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
700 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
701 LocVT, LocInfo));
702 return true;
703}
704
Owen Andersone50ed302009-08-10 22:56:29 +0000705static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000706 CCValAssign::LocInfo &LocInfo,
707 ISD::ArgFlagsTy &ArgFlags,
708 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000709 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
710 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000712 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
713 return false;
714 return true; // we handled it
715}
716
Owen Andersone50ed302009-08-10 22:56:29 +0000717static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000718 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000719 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
720 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
721
Bob Wilsone65586b2009-04-17 20:40:45 +0000722 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
723 if (Reg == 0)
724 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000725
Bob Wilsone65586b2009-04-17 20:40:45 +0000726 unsigned i;
727 for (i = 0; i < 2; ++i)
728 if (HiRegList[i] == Reg)
729 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000730
Bob Wilson5bafff32009-06-22 23:27:02 +0000731 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000732 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000733 LocVT, LocInfo));
734 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000735}
736
Owen Andersone50ed302009-08-10 22:56:29 +0000737static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000738 CCValAssign::LocInfo &LocInfo,
739 ISD::ArgFlagsTy &ArgFlags,
740 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000741 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
742 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000744 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000745 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000746}
747
Owen Andersone50ed302009-08-10 22:56:29 +0000748static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000749 CCValAssign::LocInfo &LocInfo,
750 ISD::ArgFlagsTy &ArgFlags,
751 CCState &State) {
752 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
753 State);
754}
755
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000756/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
757/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000758CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000759 bool Return,
760 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000761 switch (CC) {
762 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000763 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000764 case CallingConv::C:
765 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000766 // Use target triple & subtarget features to do actual dispatch.
767 if (Subtarget->isAAPCS_ABI()) {
768 if (Subtarget->hasVFP2() &&
769 FloatABIType == FloatABI::Hard && !isVarArg)
770 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
771 else
772 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
773 } else
774 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000775 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000776 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000777 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000778 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000779 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000780 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000781 }
782}
783
Dan Gohman98ca4f22009-08-05 01:29:28 +0000784/// LowerCallResult - Lower the result values of a call into the
785/// appropriate copies out of appropriate physical registers.
786SDValue
787ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000788 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000789 const SmallVectorImpl<ISD::InputArg> &Ins,
790 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000791 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000792
Bob Wilson1f595bb2009-04-17 19:07:39 +0000793 // Assign locations to each value returned by this call.
794 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000795 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000796 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000797 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000798 CCAssignFnForNode(CallConv, /* Return*/ true,
799 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000800
801 // Copy all of the result registers out of their specified physreg.
802 for (unsigned i = 0; i != RVLocs.size(); ++i) {
803 CCValAssign VA = RVLocs[i];
804
Bob Wilson80915242009-04-25 00:33:20 +0000805 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000806 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000807 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000809 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000810 Chain = Lo.getValue(1);
811 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000812 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000814 InFlag);
815 Chain = Hi.getValue(1);
816 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000817 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 if (VA.getLocVT() == MVT::v2f64) {
820 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
821 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
822 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000823
824 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000826 Chain = Lo.getValue(1);
827 InFlag = Lo.getValue(2);
828 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000830 Chain = Hi.getValue(1);
831 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000832 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
834 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000835 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000836 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000837 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
838 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000839 Chain = Val.getValue(1);
840 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000841 }
Bob Wilson80915242009-04-25 00:33:20 +0000842
843 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000844 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000845 case CCValAssign::Full: break;
846 case CCValAssign::BCvt:
847 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
848 break;
849 }
850
Dan Gohman98ca4f22009-08-05 01:29:28 +0000851 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000852 }
853
Dan Gohman98ca4f22009-08-05 01:29:28 +0000854 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855}
856
857/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
858/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000859/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000860/// a byval function parameter.
861/// Sometimes what we are copying is the end of a larger object, the part that
862/// does not fit in registers.
863static SDValue
864CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
865 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
866 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000868 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000869 /*isVolatile=*/false, /*AlwaysInline=*/false,
870 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000871}
872
Bob Wilsondee46d72009-04-17 20:35:10 +0000873/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000874SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000875ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
876 SDValue StackPtr, SDValue Arg,
877 DebugLoc dl, SelectionDAG &DAG,
878 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000879 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000880 unsigned LocMemOffset = VA.getLocMemOffset();
881 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
882 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
883 if (Flags.isByVal()) {
884 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
885 }
886 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000887 PseudoSourceValue::getStack(), LocMemOffset,
888 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000889}
890
Dan Gohman98ca4f22009-08-05 01:29:28 +0000891void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000892 SDValue Chain, SDValue &Arg,
893 RegsToPassVector &RegsToPass,
894 CCValAssign &VA, CCValAssign &NextVA,
895 SDValue &StackPtr,
896 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000897 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +0000898
Jim Grosbache5165492009-11-09 00:11:35 +0000899 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000901 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
902
903 if (NextVA.isRegLoc())
904 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
905 else {
906 assert(NextVA.isMemLoc());
907 if (StackPtr.getNode() == 0)
908 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
909
Dan Gohman98ca4f22009-08-05 01:29:28 +0000910 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
911 dl, DAG, NextVA,
912 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000913 }
914}
915
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000917/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
918/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000919SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000920ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000921 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000922 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000923 const SmallVectorImpl<ISD::OutputArg> &Outs,
924 const SmallVectorImpl<ISD::InputArg> &Ins,
925 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000926 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000927 // ARM target does not yet support tail call optimization.
928 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000929
Bob Wilson1f595bb2009-04-17 19:07:39 +0000930 // Analyze operands of the call, assigning locations to each operand.
931 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000932 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
933 *DAG.getContext());
934 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000935 CCAssignFnForNode(CallConv, /* Return*/ false,
936 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000937
Bob Wilson1f595bb2009-04-17 19:07:39 +0000938 // Get a count of how many bytes are to be pushed on the stack.
939 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000940
941 // Adjust the stack pointer for the new arguments...
942 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000943 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000944
Jim Grosbachf9a4b762010-02-24 01:43:03 +0000945 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000946
Bob Wilson5bafff32009-06-22 23:27:02 +0000947 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000948 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000949
Bob Wilson1f595bb2009-04-17 19:07:39 +0000950 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000951 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000952 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
953 i != e;
954 ++i, ++realArgIdx) {
955 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000956 SDValue Arg = Outs[realArgIdx].Val;
957 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000958
Bob Wilson1f595bb2009-04-17 19:07:39 +0000959 // Promote the value if needed.
960 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000961 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000962 case CCValAssign::Full: break;
963 case CCValAssign::SExt:
964 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
965 break;
966 case CCValAssign::ZExt:
967 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
968 break;
969 case CCValAssign::AExt:
970 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
971 break;
972 case CCValAssign::BCvt:
973 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
974 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000975 }
976
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000977 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000978 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 if (VA.getLocVT() == MVT::v2f64) {
980 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
981 DAG.getConstant(0, MVT::i32));
982 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
983 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000984
Dan Gohman98ca4f22009-08-05 01:29:28 +0000985 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000986 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
987
988 VA = ArgLocs[++i]; // skip ahead to next loc
989 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000990 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000991 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
992 } else {
993 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +0000994
Dan Gohman98ca4f22009-08-05 01:29:28 +0000995 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
996 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000997 }
998 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000999 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001000 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001001 }
1002 } else if (VA.isRegLoc()) {
1003 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1004 } else {
1005 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001006
Dan Gohman98ca4f22009-08-05 01:29:28 +00001007 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1008 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001009 }
Evan Chenga8e29892007-01-19 07:51:42 +00001010 }
1011
1012 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001014 &MemOpChains[0], MemOpChains.size());
1015
1016 // Build a sequence of copy-to-reg nodes chained together with token chain
1017 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001018 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001019 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001020 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001021 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001022 InFlag = Chain.getValue(1);
1023 }
1024
Bill Wendling056292f2008-09-16 21:48:12 +00001025 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1026 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1027 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001028 bool isDirect = false;
1029 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001030 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001031 MachineFunction &MF = DAG.getMachineFunction();
1032 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001033
1034 if (EnableARMLongCalls) {
1035 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1036 && "long-calls with non-static relocation model!");
1037 // Handle a global address or an external symbol. If it's not one of
1038 // those, the target's already in a register, so we don't need to do
1039 // anything extra.
1040 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001041 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001042 // Create a constant pool entry for the callee address
1043 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1044 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1045 ARMPCLabelIndex,
1046 ARMCP::CPValue, 0);
1047 // Get the address of the callee into a register
1048 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1049 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1050 Callee = DAG.getLoad(getPointerTy(), dl,
1051 DAG.getEntryNode(), CPAddr,
1052 PseudoSourceValue::getConstantPool(), 0,
1053 false, false, 0);
1054 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1055 const char *Sym = S->getSymbol();
1056
1057 // Create a constant pool entry for the callee address
1058 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1059 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1060 Sym, ARMPCLabelIndex, 0);
1061 // Get the address of the callee into a register
1062 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1063 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1064 Callee = DAG.getLoad(getPointerTy(), dl,
1065 DAG.getEntryNode(), CPAddr,
1066 PseudoSourceValue::getConstantPool(), 0,
1067 false, false, 0);
1068 }
1069 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001070 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001071 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001072 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001073 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001074 getTargetMachine().getRelocationModel() != Reloc::Static;
1075 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001076 // ARM call to a local ARM function is predicable.
1077 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001078 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001079 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001080 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001081 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001082 ARMPCLabelIndex,
1083 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001084 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001086 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001087 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001088 PseudoSourceValue::getConstantPool(), 0,
1089 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001090 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001091 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001092 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001093 } else
Evan Chengc60e76d2007-01-30 20:37:08 +00001094 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001095 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001096 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001097 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001098 getTargetMachine().getRelocationModel() != Reloc::Static;
1099 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001100 // tBX takes a register source operand.
1101 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001102 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001103 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001104 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001105 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001106 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001107 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001108 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001109 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001110 PseudoSourceValue::getConstantPool(), 0,
1111 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001112 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001113 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001114 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001115 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001116 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001117 }
1118
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001119 // FIXME: handle tail calls differently.
1120 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001121 if (Subtarget->isThumb()) {
1122 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001123 CallOpc = ARMISD::CALL_NOLINK;
1124 else
1125 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1126 } else {
1127 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001128 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1129 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001130 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001131 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001132 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001133 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001134 InFlag = Chain.getValue(1);
1135 }
1136
Dan Gohman475871a2008-07-27 21:46:04 +00001137 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001138 Ops.push_back(Chain);
1139 Ops.push_back(Callee);
1140
1141 // Add argument registers to the end of the list so that they are known live
1142 // into the call.
1143 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1144 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1145 RegsToPass[i].second.getValueType()));
1146
Gabor Greifba36cb52008-08-28 21:40:38 +00001147 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001148 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001149 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001151 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001152 InFlag = Chain.getValue(1);
1153
Chris Lattnere563bbc2008-10-11 22:08:30 +00001154 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1155 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001156 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001157 InFlag = Chain.getValue(1);
1158
Bob Wilson1f595bb2009-04-17 19:07:39 +00001159 // Handle result values, copying them out of physregs into vregs that we
1160 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001161 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1162 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001163}
1164
Dan Gohman98ca4f22009-08-05 01:29:28 +00001165SDValue
1166ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001167 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001169 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001170
Bob Wilsondee46d72009-04-17 20:35:10 +00001171 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001172 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001173
Bob Wilsondee46d72009-04-17 20:35:10 +00001174 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1176 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001177
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001179 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1180 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001181
1182 // If this is the first return lowered for this function, add
1183 // the regs to the liveout set for the function.
1184 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1185 for (unsigned i = 0; i != RVLocs.size(); ++i)
1186 if (RVLocs[i].isRegLoc())
1187 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001188 }
1189
Bob Wilson1f595bb2009-04-17 19:07:39 +00001190 SDValue Flag;
1191
1192 // Copy the result values into the output registers.
1193 for (unsigned i = 0, realRVLocIdx = 0;
1194 i != RVLocs.size();
1195 ++i, ++realRVLocIdx) {
1196 CCValAssign &VA = RVLocs[i];
1197 assert(VA.isRegLoc() && "Can only return in registers!");
1198
Dan Gohman98ca4f22009-08-05 01:29:28 +00001199 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001200
1201 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001202 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001203 case CCValAssign::Full: break;
1204 case CCValAssign::BCvt:
1205 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1206 break;
1207 }
1208
Bob Wilson1f595bb2009-04-17 19:07:39 +00001209 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001211 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001212 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1213 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001214 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001216
1217 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1218 Flag = Chain.getValue(1);
1219 VA = RVLocs[++i]; // skip ahead to next loc
1220 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1221 HalfGPRs.getValue(1), Flag);
1222 Flag = Chain.getValue(1);
1223 VA = RVLocs[++i]; // skip ahead to next loc
1224
1225 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1227 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001228 }
1229 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1230 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001231 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001233 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001234 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001235 VA = RVLocs[++i]; // skip ahead to next loc
1236 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1237 Flag);
1238 } else
1239 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1240
Bob Wilsondee46d72009-04-17 20:35:10 +00001241 // Guarantee that all emitted copies are
1242 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001243 Flag = Chain.getValue(1);
1244 }
1245
1246 SDValue result;
1247 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001249 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001251
1252 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001253}
1254
Bob Wilsonb62d2572009-11-03 00:02:05 +00001255// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1256// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1257// one of the above mentioned nodes. It has to be wrapped because otherwise
1258// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1259// be used to form addressing mode. These wrapped nodes will be selected
1260// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001261static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001262 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001263 // FIXME there is no actual debug info here
1264 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001265 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001266 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001267 if (CP->isMachineConstantPoolEntry())
1268 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1269 CP->getAlignment());
1270 else
1271 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1272 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001273 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001274}
1275
Dan Gohmand858e902010-04-17 15:26:15 +00001276SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1277 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001278 MachineFunction &MF = DAG.getMachineFunction();
1279 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1280 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001281 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001282 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001283 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001284 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1285 SDValue CPAddr;
1286 if (RelocM == Reloc::Static) {
1287 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1288 } else {
1289 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001290 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001291 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1292 ARMCP::CPBlockAddress,
1293 PCAdj);
1294 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1295 }
1296 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1297 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001298 PseudoSourceValue::getConstantPool(), 0,
1299 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001300 if (RelocM == Reloc::Static)
1301 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001302 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001303 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001304}
1305
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001306// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001307SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001308ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001309 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001310 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001311 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001312 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001313 MachineFunction &MF = DAG.getMachineFunction();
1314 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1315 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001316 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001317 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001318 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001319 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001320 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001321 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001322 PseudoSourceValue::getConstantPool(), 0,
1323 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001324 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001325
Evan Chenge7e0d622009-11-06 22:24:13 +00001326 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001327 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001328
1329 // call __tls_get_addr.
1330 ArgListTy Args;
1331 ArgListEntry Entry;
1332 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001333 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001334 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001335 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001336 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001337 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1338 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001339 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001340 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001341 return CallResult.first;
1342}
1343
1344// Lower ISD::GlobalTLSAddress using the "initial exec" or
1345// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001346SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001347ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001348 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001349 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001350 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001351 SDValue Offset;
1352 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001353 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001354 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001355 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001356
Chris Lattner4fb63d02009-07-15 04:12:33 +00001357 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001358 MachineFunction &MF = DAG.getMachineFunction();
1359 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1360 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1361 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001362 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1363 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001364 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001365 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001366 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001367 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001368 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001369 PseudoSourceValue::getConstantPool(), 0,
1370 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001371 Chain = Offset.getValue(1);
1372
Evan Chenge7e0d622009-11-06 22:24:13 +00001373 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001374 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001375
Evan Cheng9eda6892009-10-31 03:39:36 +00001376 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001377 PseudoSourceValue::getConstantPool(), 0,
1378 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001379 } else {
1380 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001381 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001382 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001384 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001385 PseudoSourceValue::getConstantPool(), 0,
1386 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001387 }
1388
1389 // The address of the thread local variable is the add of the thread
1390 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001391 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001392}
1393
Dan Gohman475871a2008-07-27 21:46:04 +00001394SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001395ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001396 // TODO: implement the "local dynamic" model
1397 assert(Subtarget->isTargetELF() &&
1398 "TLS not implemented for non-ELF targets");
1399 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1400 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1401 // otherwise use the "Local Exec" TLS Model
1402 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1403 return LowerToTLSGeneralDynamicModel(GA, DAG);
1404 else
1405 return LowerToTLSExecModels(GA, DAG);
1406}
1407
Dan Gohman475871a2008-07-27 21:46:04 +00001408SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001409 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001410 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001411 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001412 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001413 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1414 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001415 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001416 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001417 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001418 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001419 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001420 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001421 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001422 PseudoSourceValue::getConstantPool(), 0,
1423 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001424 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001425 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001426 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001427 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001428 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001429 PseudoSourceValue::getGOT(), 0,
1430 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001431 return Result;
1432 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001433 // If we have T2 ops, we can materialize the address directly via movt/movw
1434 // pair. This is always cheaper.
1435 if (Subtarget->useMovt()) {
1436 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1437 DAG.getTargetGlobalAddress(GV, PtrVT));
1438 } else {
1439 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1440 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1441 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001442 PseudoSourceValue::getConstantPool(), 0,
1443 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001444 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001445 }
1446}
1447
Dan Gohman475871a2008-07-27 21:46:04 +00001448SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001449 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001450 MachineFunction &MF = DAG.getMachineFunction();
1451 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1452 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001453 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001454 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001455 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001456 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001457 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001458 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001459 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001460 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001461 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001462 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1463 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001464 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001465 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001466 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001467 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001468
Evan Cheng9eda6892009-10-31 03:39:36 +00001469 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001470 PseudoSourceValue::getConstantPool(), 0,
1471 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001472 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001473
1474 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001475 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001476 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001477 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001478
Evan Cheng63476a82009-09-03 07:04:02 +00001479 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001480 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001481 PseudoSourceValue::getGOT(), 0,
1482 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001483
1484 return Result;
1485}
1486
Dan Gohman475871a2008-07-27 21:46:04 +00001487SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001488 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001489 assert(Subtarget->isTargetELF() &&
1490 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001491 MachineFunction &MF = DAG.getMachineFunction();
1492 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1493 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001494 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001495 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001496 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001497 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1498 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001499 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001500 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001501 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001502 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001503 PseudoSourceValue::getConstantPool(), 0,
1504 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001505 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001506 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001507}
1508
Jim Grosbach0e0da732009-05-12 23:59:14 +00001509SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001510ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001511 const ARMSubtarget *Subtarget)
1512 const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001513 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001514 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001515 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001516 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001517 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001518 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001519 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1520 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001521 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001522 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001523 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1524 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001525 EVT PtrVT = getPointerTy();
1526 DebugLoc dl = Op.getDebugLoc();
1527 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1528 SDValue CPAddr;
1529 unsigned PCAdj = (RelocM != Reloc::PIC_)
1530 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001531 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001532 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1533 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001534 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001535 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001536 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001537 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001538 PseudoSourceValue::getConstantPool(), 0,
1539 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001540 SDValue Chain = Result.getValue(1);
1541
1542 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001543 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001544 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1545 }
1546 return Result;
1547 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001548 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001549 SDValue Val = Subtarget->isThumb() ?
1550 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1551 DAG.getConstant(0, MVT::i32);
1552 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1553 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001554 }
1555}
1556
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001557static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1558 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001559 DebugLoc dl = Op.getDebugLoc();
1560 SDValue Op5 = Op.getOperand(5);
1561 SDValue Res;
1562 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1563 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001564 if (Subtarget->hasV7Ops())
1565 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1566 else
1567 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1568 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001569 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001570 if (Subtarget->hasV7Ops())
1571 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1572 else
1573 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1574 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001575 }
1576 return Res;
1577}
1578
Dan Gohman1e93df62010-04-17 14:41:14 +00001579static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1580 MachineFunction &MF = DAG.getMachineFunction();
1581 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1582
Evan Chenga8e29892007-01-19 07:51:42 +00001583 // vastart just stores the address of the VarArgsFrameIndex slot into the
1584 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001585 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001586 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001587 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001588 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001589 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1590 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001591}
1592
Dan Gohman475871a2008-07-27 21:46:04 +00001593SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001594ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1595 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001596 SDNode *Node = Op.getNode();
1597 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001598 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001599 SDValue Chain = Op.getOperand(0);
1600 SDValue Size = Op.getOperand(1);
1601 SDValue Align = Op.getOperand(2);
1602
1603 // Chain the dynamic stack allocation so that it doesn't modify the stack
1604 // pointer when other instructions are using the stack.
1605 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1606
1607 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1608 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1609 if (AlignVal > StackAlign)
1610 // Do this now since selection pass cannot introduce new target
1611 // independent node.
1612 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1613
1614 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1615 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1616 // do even more horrible hack later.
1617 MachineFunction &MF = DAG.getMachineFunction();
1618 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1619 if (AFI->isThumb1OnlyFunction()) {
1620 bool Negate = true;
1621 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1622 if (C) {
1623 uint32_t Val = C->getZExtValue();
1624 if (Val <= 508 && ((Val & 3) == 0))
1625 Negate = false;
1626 }
1627 if (Negate)
1628 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1629 }
1630
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001632 SDValue Ops1[] = { Chain, Size, Align };
1633 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1634 Chain = Res.getValue(1);
1635 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1636 DAG.getIntPtrConstant(0, true), SDValue());
1637 SDValue Ops2[] = { Res, Chain };
1638 return DAG.getMergeValues(Ops2, 2, dl);
1639}
1640
1641SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001642ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1643 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001644 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001645 MachineFunction &MF = DAG.getMachineFunction();
1646 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1647
1648 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001649 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001650 RC = ARM::tGPRRegisterClass;
1651 else
1652 RC = ARM::GPRRegisterClass;
1653
1654 // Transform the arguments stored in physical registers into virtual ones.
1655 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001657
1658 SDValue ArgValue2;
1659 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001660 MachineFrameInfo *MFI = MF.getFrameInfo();
Bob Wilson6a234f02010-04-13 22:03:22 +00001661 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001662
1663 // Create load node to retrieve arguments from the stack.
1664 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001665 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001666 PseudoSourceValue::getFixedStack(FI), 0,
1667 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001668 } else {
1669 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001671 }
1672
Jim Grosbache5165492009-11-09 00:11:35 +00001673 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001674}
1675
1676SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001678 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001679 const SmallVectorImpl<ISD::InputArg>
1680 &Ins,
1681 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001682 SmallVectorImpl<SDValue> &InVals)
1683 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684
Bob Wilson1f595bb2009-04-17 19:07:39 +00001685 MachineFunction &MF = DAG.getMachineFunction();
1686 MachineFrameInfo *MFI = MF.getFrameInfo();
1687
Bob Wilson1f595bb2009-04-17 19:07:39 +00001688 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1689
1690 // Assign locations to all of the incoming arguments.
1691 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001692 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1693 *DAG.getContext());
1694 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001695 CCAssignFnForNode(CallConv, /* Return*/ false,
1696 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001697
1698 SmallVector<SDValue, 16> ArgValues;
1699
1700 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1701 CCValAssign &VA = ArgLocs[i];
1702
Bob Wilsondee46d72009-04-17 20:35:10 +00001703 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001704 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001705 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001706
Bob Wilson5bafff32009-06-22 23:27:02 +00001707 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001708 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001709 // f64 and vector types are split up into multiple registers or
1710 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001712 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001714 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001715 SDValue ArgValue2;
1716 if (VA.isMemLoc()) {
1717 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(),
1718 true, false);
1719 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1720 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
1721 PseudoSourceValue::getFixedStack(FI), 0,
1722 false, false, 0);
1723 } else {
1724 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1725 Chain, DAG, dl);
1726 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1728 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001729 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001731 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1732 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001734
Bob Wilson5bafff32009-06-22 23:27:02 +00001735 } else {
1736 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001737
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001739 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001740 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001741 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001742 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001743 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001744 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001745 RC = (AFI->isThumb1OnlyFunction() ?
1746 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001747 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001748 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001749
1750 // Transform the arguments in physical registers into virtual ones.
1751 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001753 }
1754
1755 // If this is an 8 or 16-bit value, it is really passed promoted
1756 // to 32 bits. Insert an assert[sz]ext to capture this, then
1757 // truncate to the right size.
1758 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001759 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001760 case CCValAssign::Full: break;
1761 case CCValAssign::BCvt:
1762 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1763 break;
1764 case CCValAssign::SExt:
1765 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1766 DAG.getValueType(VA.getValVT()));
1767 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1768 break;
1769 case CCValAssign::ZExt:
1770 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1771 DAG.getValueType(VA.getValVT()));
1772 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1773 break;
1774 }
1775
Dan Gohman98ca4f22009-08-05 01:29:28 +00001776 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001777
1778 } else { // VA.isRegLoc()
1779
1780 // sanity check
1781 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001783
1784 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001785 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1786 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001787
Bob Wilsondee46d72009-04-17 20:35:10 +00001788 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001789 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001790 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001791 PseudoSourceValue::getFixedStack(FI), 0,
1792 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001793 }
1794 }
1795
1796 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001797 if (isVarArg) {
1798 static const unsigned GPRArgRegs[] = {
1799 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1800 };
1801
Bob Wilsondee46d72009-04-17 20:35:10 +00001802 unsigned NumGPRs = CCInfo.getFirstUnallocated
1803 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001804
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001805 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1806 unsigned VARegSize = (4 - NumGPRs) * 4;
1807 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001808 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001809 if (VARegSaveSize) {
1810 // If this function is vararg, store any remaining integer argument regs
1811 // to their spots on the stack so that they may be loaded by deferencing
1812 // the result of va_next.
1813 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00001814 AFI->setVarArgsFrameIndex(
1815 MFI->CreateFixedObject(VARegSaveSize,
1816 ArgOffset + VARegSaveSize - VARegSize,
1817 true, false));
1818 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
1819 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001820
Dan Gohman475871a2008-07-27 21:46:04 +00001821 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001822 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001823 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001824 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001825 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001826 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001827 RC = ARM::GPRRegisterClass;
1828
Bob Wilson998e1252009-04-20 18:36:57 +00001829 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001830 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00001831 SDValue Store =
1832 DAG.getStore(Val.getValue(1), dl, Val, FIN,
1833 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()), 0,
1834 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001835 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001836 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001837 DAG.getConstant(4, getPointerTy()));
1838 }
1839 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001841 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001842 } else
1843 // This will point to the next argument passed via stack.
Dan Gohman1e93df62010-04-17 14:41:14 +00001844 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset,
1845 true, false));
Evan Chenga8e29892007-01-19 07:51:42 +00001846 }
1847
Dan Gohman98ca4f22009-08-05 01:29:28 +00001848 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001849}
1850
1851/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001852static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001853 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001854 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001855 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001856 // Maybe this has already been legalized into the constant pool?
1857 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001858 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001859 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00001860 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001861 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001862 }
1863 }
1864 return false;
1865}
1866
Evan Chenga8e29892007-01-19 07:51:42 +00001867/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1868/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001869SDValue
1870ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00001871 SDValue &ARMCC, SelectionDAG &DAG,
1872 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00001873 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001874 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001875 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001876 // Constant does not fit, try adjusting it by one?
1877 switch (CC) {
1878 default: break;
1879 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001880 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001881 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001882 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001883 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001884 }
1885 break;
1886 case ISD::SETULT:
1887 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001888 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001889 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001891 }
1892 break;
1893 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001894 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001895 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001896 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001898 }
1899 break;
1900 case ISD::SETULE:
1901 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001902 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001903 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001905 }
1906 break;
1907 }
1908 }
1909 }
1910
1911 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001912 ARMISD::NodeType CompareType;
1913 switch (CondCode) {
1914 default:
1915 CompareType = ARMISD::CMP;
1916 break;
1917 case ARMCC::EQ:
1918 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001919 // Uses only Z Flag
1920 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001921 break;
1922 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1924 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001925}
1926
1927/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001928static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001929 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001930 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001931 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001933 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1935 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001936}
1937
Dan Gohmand858e902010-04-17 15:26:15 +00001938SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001939 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001940 SDValue LHS = Op.getOperand(0);
1941 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001942 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001943 SDValue TrueVal = Op.getOperand(2);
1944 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001945 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001946
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001948 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001950 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001951 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001952 }
1953
1954 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001955 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001956
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1958 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001959 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1960 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001961 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001962 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001963 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001964 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001965 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001966 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001967 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001968 }
1969 return Result;
1970}
1971
Dan Gohmand858e902010-04-17 15:26:15 +00001972SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00001973 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001974 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001975 SDValue LHS = Op.getOperand(2);
1976 SDValue RHS = Op.getOperand(3);
1977 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001978 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001979
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001981 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001982 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001983 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001985 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001986 }
1987
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001989 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001990 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001991
Dale Johannesende064702009-02-06 21:50:26 +00001992 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1994 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1995 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001997 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001998 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001999 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002000 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002001 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002002 }
2003 return Res;
2004}
2005
Dan Gohmand858e902010-04-17 15:26:15 +00002006SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002007 SDValue Chain = Op.getOperand(0);
2008 SDValue Table = Op.getOperand(1);
2009 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002010 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002011
Owen Andersone50ed302009-08-10 22:56:29 +00002012 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002013 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2014 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002015 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002016 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002017 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002018 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2019 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002020 if (Subtarget->isThumb2()) {
2021 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2022 // which does another jump to the destination. This also makes it easier
2023 // to translate it to TBB / TBH later.
2024 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002026 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002027 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002028 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002029 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002030 PseudoSourceValue::getJumpTable(), 0,
2031 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002032 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002033 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002035 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002036 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002037 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002038 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002040 }
Evan Chenga8e29892007-01-19 07:51:42 +00002041}
2042
Bob Wilson76a312b2010-03-19 22:51:32 +00002043static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2044 DebugLoc dl = Op.getDebugLoc();
2045 unsigned Opc;
2046
2047 switch (Op.getOpcode()) {
2048 default:
2049 assert(0 && "Invalid opcode!");
2050 case ISD::FP_TO_SINT:
2051 Opc = ARMISD::FTOSI;
2052 break;
2053 case ISD::FP_TO_UINT:
2054 Opc = ARMISD::FTOUI;
2055 break;
2056 }
2057 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2058 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2059}
2060
2061static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2062 EVT VT = Op.getValueType();
2063 DebugLoc dl = Op.getDebugLoc();
2064 unsigned Opc;
2065
2066 switch (Op.getOpcode()) {
2067 default:
2068 assert(0 && "Invalid opcode!");
2069 case ISD::SINT_TO_FP:
2070 Opc = ARMISD::SITOF;
2071 break;
2072 case ISD::UINT_TO_FP:
2073 Opc = ARMISD::UITOF;
2074 break;
2075 }
2076
2077 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2078 return DAG.getNode(Opc, dl, VT, Op);
2079}
2080
Dan Gohman475871a2008-07-27 21:46:04 +00002081static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002082 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002083 SDValue Tmp0 = Op.getOperand(0);
2084 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002085 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002086 EVT VT = Op.getValueType();
2087 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002088 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2089 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2091 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002092 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002093}
2094
Dan Gohmand858e902010-04-17 15:26:15 +00002095SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002096 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2097 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002098 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002099 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2100 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002101 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002102 ? ARM::R7 : ARM::R11;
2103 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2104 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002105 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2106 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002107 return FrameAddr;
2108}
2109
Dan Gohman475871a2008-07-27 21:46:04 +00002110SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002111ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002112 SDValue Chain,
2113 SDValue Dst, SDValue Src,
2114 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00002115 bool isVolatile, bool AlwaysInline,
Dan Gohmand858e902010-04-17 15:26:15 +00002116 const Value *DstSV,
2117 uint64_t DstSVOff,
2118 const Value *SrcSV,
2119 uint64_t SrcSVOff) const {
Evan Cheng4102eb52007-10-22 22:11:27 +00002120 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002121 // This requires 4-byte alignment.
2122 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002123 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002124 // This requires the copy size to be a constant, preferrably
2125 // within a subtarget-specific limit.
2126 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2127 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002128 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002129 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002130 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002131 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002132
2133 unsigned BytesLeft = SizeVal & 3;
2134 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002135 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002137 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002138 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002139 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002140 SDValue TFOps[MAX_LOADS_IN_LDM];
2141 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002142 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002143
Evan Cheng4102eb52007-10-22 22:11:27 +00002144 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2145 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002146 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002147 while (EmittedNumMemOps < NumMemOps) {
2148 for (i = 0;
2149 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002150 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002151 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2152 DAG.getConstant(SrcOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002153 SrcSV, SrcSVOff + SrcOff, isVolatile, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002154 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002155 SrcOff += VTSize;
2156 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002158
Evan Cheng4102eb52007-10-22 22:11:27 +00002159 for (i = 0;
2160 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002161 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002162 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2163 DAG.getConstant(DstOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002164 DstSV, DstSVOff + DstOff, isVolatile, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002165 DstOff += VTSize;
2166 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002167 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002168
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002169 EmittedNumMemOps += i;
2170 }
2171
Bob Wilson2dc4f542009-03-20 22:42:55 +00002172 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002173 return Chain;
2174
2175 // Issue loads / stores for the trailing (1 - 3) bytes.
2176 unsigned BytesLeftSave = BytesLeft;
2177 i = 0;
2178 while (BytesLeft) {
2179 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002181 VTSize = 2;
2182 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002183 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002184 VTSize = 1;
2185 }
2186
Dale Johannesen0f502f62009-02-03 22:26:09 +00002187 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2189 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002190 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002191 TFOps[i] = Loads[i].getValue(1);
2192 ++i;
2193 SrcOff += VTSize;
2194 BytesLeft -= VTSize;
2195 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002196 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002197
2198 i = 0;
2199 BytesLeft = BytesLeftSave;
2200 while (BytesLeft) {
2201 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002202 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002203 VTSize = 2;
2204 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002205 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002206 VTSize = 1;
2207 }
2208
Dale Johannesen0f502f62009-02-03 22:26:09 +00002209 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002210 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2211 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002212 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002213 ++i;
2214 DstOff += VTSize;
2215 BytesLeft -= VTSize;
2216 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002217 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002218}
2219
Bob Wilson9f3f0612010-04-17 05:30:19 +00002220/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2221/// expand a bit convert where either the source or destination type is i64 to
2222/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2223/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2224/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002225static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002226 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2227 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002228 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002229
Bob Wilson9f3f0612010-04-17 05:30:19 +00002230 // This function is only supposed to be called for i64 types, either as the
2231 // source or destination of the bit convert.
2232 EVT SrcVT = Op.getValueType();
2233 EVT DstVT = N->getValueType(0);
2234 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2235 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002236
Bob Wilson9f3f0612010-04-17 05:30:19 +00002237 // Turn i64->f64 into VMOVDRR.
2238 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2240 DAG.getConstant(0, MVT::i32));
2241 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2242 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002243 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002244 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002245
Jim Grosbache5165492009-11-09 00:11:35 +00002246 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002247 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2248 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2249 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2250 // Merge the pieces into a single i64 value.
2251 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2252 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002253
Bob Wilson9f3f0612010-04-17 05:30:19 +00002254 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002255}
2256
Bob Wilson5bafff32009-06-22 23:27:02 +00002257/// getZeroVector - Returns a vector of specified type with all zero elements.
2258///
Owen Andersone50ed302009-08-10 22:56:29 +00002259static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002260 assert(VT.isVector() && "Expected a vector type");
2261
2262 // Zero vectors are used to represent vector negation and in those cases
2263 // will be implemented with the NEON VNEG instruction. However, VNEG does
2264 // not support i64 elements, so sometimes the zero vectors will need to be
2265 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002266 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002267 // to their dest type. This ensures they get CSE'd.
2268 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002269 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2270 SmallVector<SDValue, 8> Ops;
2271 MVT TVT;
2272
2273 if (VT.getSizeInBits() == 64) {
2274 Ops.assign(8, Cst); TVT = MVT::v8i8;
2275 } else {
2276 Ops.assign(16, Cst); TVT = MVT::v16i8;
2277 }
2278 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002279
2280 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2281}
2282
2283/// getOnesVector - Returns a vector of specified type with all bits set.
2284///
Owen Andersone50ed302009-08-10 22:56:29 +00002285static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002286 assert(VT.isVector() && "Expected a vector type");
2287
Bob Wilson929ffa22009-10-30 20:13:25 +00002288 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002289 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002290 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002291 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2292 SmallVector<SDValue, 8> Ops;
2293 MVT TVT;
2294
2295 if (VT.getSizeInBits() == 64) {
2296 Ops.assign(8, Cst); TVT = MVT::v8i8;
2297 } else {
2298 Ops.assign(16, Cst); TVT = MVT::v16i8;
2299 }
2300 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002301
2302 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2303}
2304
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002305/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2306/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002307SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2308 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002309 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2310 EVT VT = Op.getValueType();
2311 unsigned VTBits = VT.getSizeInBits();
2312 DebugLoc dl = Op.getDebugLoc();
2313 SDValue ShOpLo = Op.getOperand(0);
2314 SDValue ShOpHi = Op.getOperand(1);
2315 SDValue ShAmt = Op.getOperand(2);
2316 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002317 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002318
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002319 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2320
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002321 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2322 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2323 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2324 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2325 DAG.getConstant(VTBits, MVT::i32));
2326 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2327 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002328 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002329
2330 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2331 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002332 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002333 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002334 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2335 CCR, Cmp);
2336
2337 SDValue Ops[2] = { Lo, Hi };
2338 return DAG.getMergeValues(Ops, 2, dl);
2339}
2340
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002341/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2342/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002343SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2344 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002345 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2346 EVT VT = Op.getValueType();
2347 unsigned VTBits = VT.getSizeInBits();
2348 DebugLoc dl = Op.getDebugLoc();
2349 SDValue ShOpLo = Op.getOperand(0);
2350 SDValue ShOpHi = Op.getOperand(1);
2351 SDValue ShAmt = Op.getOperand(2);
2352 SDValue ARMCC;
2353
2354 assert(Op.getOpcode() == ISD::SHL_PARTS);
2355 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2356 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2357 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2358 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2359 DAG.getConstant(VTBits, MVT::i32));
2360 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2361 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2362
2363 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2364 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2365 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002366 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002367 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2368 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2369 CCR, Cmp);
2370
2371 SDValue Ops[2] = { Lo, Hi };
2372 return DAG.getMergeValues(Ops, 2, dl);
2373}
2374
Jim Grosbach3482c802010-01-18 19:58:49 +00002375static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2376 const ARMSubtarget *ST) {
2377 EVT VT = N->getValueType(0);
2378 DebugLoc dl = N->getDebugLoc();
2379
2380 if (!ST->hasV6T2Ops())
2381 return SDValue();
2382
2383 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2384 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2385}
2386
Bob Wilson5bafff32009-06-22 23:27:02 +00002387static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2388 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002389 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002390 DebugLoc dl = N->getDebugLoc();
2391
2392 // Lower vector shifts on NEON to use VSHL.
2393 if (VT.isVector()) {
2394 assert(ST->hasNEON() && "unexpected vector shift");
2395
2396 // Left shifts translate directly to the vshiftu intrinsic.
2397 if (N->getOpcode() == ISD::SHL)
2398 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002400 N->getOperand(0), N->getOperand(1));
2401
2402 assert((N->getOpcode() == ISD::SRA ||
2403 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2404
2405 // NEON uses the same intrinsics for both left and right shifts. For
2406 // right shifts, the shift amounts are negative, so negate the vector of
2407 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002408 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002409 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2410 getZeroVector(ShiftVT, DAG, dl),
2411 N->getOperand(1));
2412 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2413 Intrinsic::arm_neon_vshifts :
2414 Intrinsic::arm_neon_vshiftu);
2415 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002416 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002417 N->getOperand(0), NegatedCount);
2418 }
2419
Eli Friedmance392eb2009-08-22 03:13:10 +00002420 // We can get here for a node like i32 = ISD::SHL i32, i64
2421 if (VT != MVT::i64)
2422 return SDValue();
2423
2424 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002425 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002426
Chris Lattner27a6c732007-11-24 07:07:01 +00002427 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2428 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002429 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002430 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002431
Chris Lattner27a6c732007-11-24 07:07:01 +00002432 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002433 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002434
Chris Lattner27a6c732007-11-24 07:07:01 +00002435 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002436 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2437 DAG.getConstant(0, MVT::i32));
2438 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2439 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002440
Chris Lattner27a6c732007-11-24 07:07:01 +00002441 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2442 // captures the result into a carry flag.
2443 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002444 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002445
Chris Lattner27a6c732007-11-24 07:07:01 +00002446 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002447 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002448
Chris Lattner27a6c732007-11-24 07:07:01 +00002449 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002451}
2452
Bob Wilson5bafff32009-06-22 23:27:02 +00002453static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2454 SDValue TmpOp0, TmpOp1;
2455 bool Invert = false;
2456 bool Swap = false;
2457 unsigned Opc = 0;
2458
2459 SDValue Op0 = Op.getOperand(0);
2460 SDValue Op1 = Op.getOperand(1);
2461 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002462 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002463 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2464 DebugLoc dl = Op.getDebugLoc();
2465
2466 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2467 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002468 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002469 case ISD::SETUNE:
2470 case ISD::SETNE: Invert = true; // Fallthrough
2471 case ISD::SETOEQ:
2472 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2473 case ISD::SETOLT:
2474 case ISD::SETLT: Swap = true; // Fallthrough
2475 case ISD::SETOGT:
2476 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2477 case ISD::SETOLE:
2478 case ISD::SETLE: Swap = true; // Fallthrough
2479 case ISD::SETOGE:
2480 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2481 case ISD::SETUGE: Swap = true; // Fallthrough
2482 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2483 case ISD::SETUGT: Swap = true; // Fallthrough
2484 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2485 case ISD::SETUEQ: Invert = true; // Fallthrough
2486 case ISD::SETONE:
2487 // Expand this to (OLT | OGT).
2488 TmpOp0 = Op0;
2489 TmpOp1 = Op1;
2490 Opc = ISD::OR;
2491 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2492 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2493 break;
2494 case ISD::SETUO: Invert = true; // Fallthrough
2495 case ISD::SETO:
2496 // Expand this to (OLT | OGE).
2497 TmpOp0 = Op0;
2498 TmpOp1 = Op1;
2499 Opc = ISD::OR;
2500 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2501 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2502 break;
2503 }
2504 } else {
2505 // Integer comparisons.
2506 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002507 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002508 case ISD::SETNE: Invert = true;
2509 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2510 case ISD::SETLT: Swap = true;
2511 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2512 case ISD::SETLE: Swap = true;
2513 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2514 case ISD::SETULT: Swap = true;
2515 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2516 case ISD::SETULE: Swap = true;
2517 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2518 }
2519
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002520 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002521 if (Opc == ARMISD::VCEQ) {
2522
2523 SDValue AndOp;
2524 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2525 AndOp = Op0;
2526 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2527 AndOp = Op1;
2528
2529 // Ignore bitconvert.
2530 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2531 AndOp = AndOp.getOperand(0);
2532
2533 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2534 Opc = ARMISD::VTST;
2535 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2536 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2537 Invert = !Invert;
2538 }
2539 }
2540 }
2541
2542 if (Swap)
2543 std::swap(Op0, Op1);
2544
2545 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2546
2547 if (Invert)
2548 Result = DAG.getNOT(dl, Result, VT);
2549
2550 return Result;
2551}
2552
2553/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2554/// VMOV instruction, and if so, return the constant being splatted.
2555static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2556 unsigned SplatBitSize, SelectionDAG &DAG) {
2557 switch (SplatBitSize) {
2558 case 8:
2559 // Any 1-byte value is OK.
2560 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002562
2563 case 16:
2564 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2565 if ((SplatBits & ~0xff) == 0 ||
2566 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002567 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002568 break;
2569
2570 case 32:
2571 // NEON's 32-bit VMOV supports splat values where:
2572 // * only one byte is nonzero, or
2573 // * the least significant byte is 0xff and the second byte is nonzero, or
2574 // * the least significant 2 bytes are 0xff and the third is nonzero.
2575 if ((SplatBits & ~0xff) == 0 ||
2576 (SplatBits & ~0xff00) == 0 ||
2577 (SplatBits & ~0xff0000) == 0 ||
2578 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002579 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002580
2581 if ((SplatBits & ~0xffff) == 0 &&
2582 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002583 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002584
2585 if ((SplatBits & ~0xffffff) == 0 &&
2586 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002587 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002588
2589 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2590 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2591 // VMOV.I32. A (very) minor optimization would be to replicate the value
2592 // and fall through here to test for a valid 64-bit splat. But, then the
2593 // caller would also need to check and handle the change in size.
2594 break;
2595
2596 case 64: {
2597 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2598 uint64_t BitMask = 0xff;
2599 uint64_t Val = 0;
2600 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2601 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2602 Val |= BitMask;
2603 else if ((SplatBits & BitMask) != 0)
2604 return SDValue();
2605 BitMask <<= 8;
2606 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002607 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002608 }
2609
2610 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002611 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002612 break;
2613 }
2614
2615 return SDValue();
2616}
2617
2618/// getVMOVImm - If this is a build_vector of constants which can be
2619/// formed by using a VMOV instruction of the specified element size,
2620/// return the constant being splatted. The ByteSize field indicates the
2621/// number of bytes of each element [1248].
2622SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2623 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2624 APInt SplatBits, SplatUndef;
2625 unsigned SplatBitSize;
2626 bool HasAnyUndefs;
2627 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2628 HasAnyUndefs, ByteSize * 8))
2629 return SDValue();
2630
2631 if (SplatBitSize > ByteSize * 8)
2632 return SDValue();
2633
2634 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2635 SplatBitSize, DAG);
2636}
2637
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002638static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2639 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002640 unsigned NumElts = VT.getVectorNumElements();
2641 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002642 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002643
2644 // If this is a VEXT shuffle, the immediate value is the index of the first
2645 // element. The other shuffle indices must be the successive elements after
2646 // the first one.
2647 unsigned ExpectedElt = Imm;
2648 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002649 // Increment the expected index. If it wraps around, it may still be
2650 // a VEXT but the source vectors must be swapped.
2651 ExpectedElt += 1;
2652 if (ExpectedElt == NumElts * 2) {
2653 ExpectedElt = 0;
2654 ReverseVEXT = true;
2655 }
2656
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002657 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002658 return false;
2659 }
2660
2661 // Adjust the index value if the source operands will be swapped.
2662 if (ReverseVEXT)
2663 Imm -= NumElts;
2664
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002665 return true;
2666}
2667
Bob Wilson8bb9e482009-07-26 00:39:34 +00002668/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2669/// instruction with the specified blocksize. (The order of the elements
2670/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002671static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2672 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002673 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2674 "Only possible block sizes for VREV are: 16, 32, 64");
2675
Bob Wilson8bb9e482009-07-26 00:39:34 +00002676 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002677 if (EltSz == 64)
2678 return false;
2679
2680 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002681 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002682
2683 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2684 return false;
2685
2686 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002687 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002688 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2689 return false;
2690 }
2691
2692 return true;
2693}
2694
Bob Wilsonc692cb72009-08-21 20:54:19 +00002695static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2696 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002697 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2698 if (EltSz == 64)
2699 return false;
2700
Bob Wilsonc692cb72009-08-21 20:54:19 +00002701 unsigned NumElts = VT.getVectorNumElements();
2702 WhichResult = (M[0] == 0 ? 0 : 1);
2703 for (unsigned i = 0; i < NumElts; i += 2) {
2704 if ((unsigned) M[i] != i + WhichResult ||
2705 (unsigned) M[i+1] != i + NumElts + WhichResult)
2706 return false;
2707 }
2708 return true;
2709}
2710
Bob Wilson324f4f12009-12-03 06:40:55 +00002711/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2712/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2713/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2714static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2715 unsigned &WhichResult) {
2716 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2717 if (EltSz == 64)
2718 return false;
2719
2720 unsigned NumElts = VT.getVectorNumElements();
2721 WhichResult = (M[0] == 0 ? 0 : 1);
2722 for (unsigned i = 0; i < NumElts; i += 2) {
2723 if ((unsigned) M[i] != i + WhichResult ||
2724 (unsigned) M[i+1] != i + WhichResult)
2725 return false;
2726 }
2727 return true;
2728}
2729
Bob Wilsonc692cb72009-08-21 20:54:19 +00002730static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2731 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002732 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2733 if (EltSz == 64)
2734 return false;
2735
Bob Wilsonc692cb72009-08-21 20:54:19 +00002736 unsigned NumElts = VT.getVectorNumElements();
2737 WhichResult = (M[0] == 0 ? 0 : 1);
2738 for (unsigned i = 0; i != NumElts; ++i) {
2739 if ((unsigned) M[i] != 2 * i + WhichResult)
2740 return false;
2741 }
2742
2743 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002744 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002745 return false;
2746
2747 return true;
2748}
2749
Bob Wilson324f4f12009-12-03 06:40:55 +00002750/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2751/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2752/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2753static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2754 unsigned &WhichResult) {
2755 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2756 if (EltSz == 64)
2757 return false;
2758
2759 unsigned Half = VT.getVectorNumElements() / 2;
2760 WhichResult = (M[0] == 0 ? 0 : 1);
2761 for (unsigned j = 0; j != 2; ++j) {
2762 unsigned Idx = WhichResult;
2763 for (unsigned i = 0; i != Half; ++i) {
2764 if ((unsigned) M[i + j * Half] != Idx)
2765 return false;
2766 Idx += 2;
2767 }
2768 }
2769
2770 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2771 if (VT.is64BitVector() && EltSz == 32)
2772 return false;
2773
2774 return true;
2775}
2776
Bob Wilsonc692cb72009-08-21 20:54:19 +00002777static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2778 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002779 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2780 if (EltSz == 64)
2781 return false;
2782
Bob Wilsonc692cb72009-08-21 20:54:19 +00002783 unsigned NumElts = VT.getVectorNumElements();
2784 WhichResult = (M[0] == 0 ? 0 : 1);
2785 unsigned Idx = WhichResult * NumElts / 2;
2786 for (unsigned i = 0; i != NumElts; i += 2) {
2787 if ((unsigned) M[i] != Idx ||
2788 (unsigned) M[i+1] != Idx + NumElts)
2789 return false;
2790 Idx += 1;
2791 }
2792
2793 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002794 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002795 return false;
2796
2797 return true;
2798}
2799
Bob Wilson324f4f12009-12-03 06:40:55 +00002800/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2801/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2802/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2803static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2804 unsigned &WhichResult) {
2805 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2806 if (EltSz == 64)
2807 return false;
2808
2809 unsigned NumElts = VT.getVectorNumElements();
2810 WhichResult = (M[0] == 0 ? 0 : 1);
2811 unsigned Idx = WhichResult * NumElts / 2;
2812 for (unsigned i = 0; i != NumElts; i += 2) {
2813 if ((unsigned) M[i] != Idx ||
2814 (unsigned) M[i+1] != Idx)
2815 return false;
2816 Idx += 1;
2817 }
2818
2819 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2820 if (VT.is64BitVector() && EltSz == 32)
2821 return false;
2822
2823 return true;
2824}
2825
2826
Owen Andersone50ed302009-08-10 22:56:29 +00002827static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002828 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002829 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002830 if (ConstVal->isNullValue())
2831 return getZeroVector(VT, DAG, dl);
2832 if (ConstVal->isAllOnesValue())
2833 return getOnesVector(VT, DAG, dl);
2834
Owen Andersone50ed302009-08-10 22:56:29 +00002835 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002836 if (VT.is64BitVector()) {
2837 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002838 case 8: CanonicalVT = MVT::v8i8; break;
2839 case 16: CanonicalVT = MVT::v4i16; break;
2840 case 32: CanonicalVT = MVT::v2i32; break;
2841 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002842 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002843 }
2844 } else {
2845 assert(VT.is128BitVector() && "unknown splat vector size");
2846 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002847 case 8: CanonicalVT = MVT::v16i8; break;
2848 case 16: CanonicalVT = MVT::v8i16; break;
2849 case 32: CanonicalVT = MVT::v4i32; break;
2850 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002851 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002852 }
2853 }
2854
2855 // Build a canonical splat for this value.
2856 SmallVector<SDValue, 8> Ops;
2857 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2858 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2859 Ops.size());
2860 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2861}
2862
2863// If this is a case we can't handle, return null and let the default
2864// expansion code take care of it.
2865static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002866 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002867 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002868 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002869
2870 APInt SplatBits, SplatUndef;
2871 unsigned SplatBitSize;
2872 bool HasAnyUndefs;
2873 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002874 if (SplatBitSize <= 64) {
2875 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2876 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2877 if (Val.getNode())
2878 return BuildSplat(Val, VT, DAG, dl);
2879 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002880 }
2881
2882 // If there are only 2 elements in a 128-bit vector, insert them into an
2883 // undef vector. This handles the common case for 128-bit vector argument
2884 // passing, where the insertions should be translated to subreg accesses
2885 // with no real instructions.
2886 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2887 SDValue Val = DAG.getUNDEF(VT);
2888 SDValue Op0 = Op.getOperand(0);
2889 SDValue Op1 = Op.getOperand(1);
2890 if (Op0.getOpcode() != ISD::UNDEF)
2891 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2892 DAG.getIntPtrConstant(0));
2893 if (Op1.getOpcode() != ISD::UNDEF)
2894 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2895 DAG.getIntPtrConstant(1));
2896 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002897 }
2898
2899 return SDValue();
2900}
2901
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002902/// isShuffleMaskLegal - Targets can use this to indicate that they only
2903/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2904/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2905/// are assumed to be legal.
2906bool
2907ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2908 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002909 if (VT.getVectorNumElements() == 4 &&
2910 (VT.is128BitVector() || VT.is64BitVector())) {
2911 unsigned PFIndexes[4];
2912 for (unsigned i = 0; i != 4; ++i) {
2913 if (M[i] < 0)
2914 PFIndexes[i] = 8;
2915 else
2916 PFIndexes[i] = M[i];
2917 }
2918
2919 // Compute the index in the perfect shuffle table.
2920 unsigned PFTableIndex =
2921 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2922 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2923 unsigned Cost = (PFEntry >> 30);
2924
2925 if (Cost <= 4)
2926 return true;
2927 }
2928
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002929 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002930 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002931
2932 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2933 isVREVMask(M, VT, 64) ||
2934 isVREVMask(M, VT, 32) ||
2935 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002936 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2937 isVTRNMask(M, VT, WhichResult) ||
2938 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002939 isVZIPMask(M, VT, WhichResult) ||
2940 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2941 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2942 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002943}
2944
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002945/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2946/// the specified operations to build the shuffle.
2947static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2948 SDValue RHS, SelectionDAG &DAG,
2949 DebugLoc dl) {
2950 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2951 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2952 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2953
2954 enum {
2955 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2956 OP_VREV,
2957 OP_VDUP0,
2958 OP_VDUP1,
2959 OP_VDUP2,
2960 OP_VDUP3,
2961 OP_VEXT1,
2962 OP_VEXT2,
2963 OP_VEXT3,
2964 OP_VUZPL, // VUZP, left result
2965 OP_VUZPR, // VUZP, right result
2966 OP_VZIPL, // VZIP, left result
2967 OP_VZIPR, // VZIP, right result
2968 OP_VTRNL, // VTRN, left result
2969 OP_VTRNR // VTRN, right result
2970 };
2971
2972 if (OpNum == OP_COPY) {
2973 if (LHSID == (1*9+2)*9+3) return LHS;
2974 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2975 return RHS;
2976 }
2977
2978 SDValue OpLHS, OpRHS;
2979 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2980 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2981 EVT VT = OpLHS.getValueType();
2982
2983 switch (OpNum) {
2984 default: llvm_unreachable("Unknown shuffle opcode!");
2985 case OP_VREV:
2986 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2987 case OP_VDUP0:
2988 case OP_VDUP1:
2989 case OP_VDUP2:
2990 case OP_VDUP3:
2991 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002992 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002993 case OP_VEXT1:
2994 case OP_VEXT2:
2995 case OP_VEXT3:
2996 return DAG.getNode(ARMISD::VEXT, dl, VT,
2997 OpLHS, OpRHS,
2998 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2999 case OP_VUZPL:
3000 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003001 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003002 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3003 case OP_VZIPL:
3004 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003005 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003006 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3007 case OP_VTRNL:
3008 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003009 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3010 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003011 }
3012}
3013
Bob Wilson5bafff32009-06-22 23:27:02 +00003014static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003015 SDValue V1 = Op.getOperand(0);
3016 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003017 DebugLoc dl = Op.getDebugLoc();
3018 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003019 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003020 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003021
Bob Wilson28865062009-08-13 02:13:04 +00003022 // Convert shuffles that are directly supported on NEON to target-specific
3023 // DAG nodes, instead of keeping them as shuffles and matching them again
3024 // during code selection. This is more efficient and avoids the possibility
3025 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003026 // FIXME: floating-point vectors should be canonicalized to integer vectors
3027 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003028 SVN->getMask(ShuffleMask);
3029
3030 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00003031 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003032 // If this is undef splat, generate it via "just" vdup, if possible.
3033 if (Lane == -1) Lane = 0;
3034
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003035 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3036 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003037 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003038 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003039 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00003040 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003041
3042 bool ReverseVEXT;
3043 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003044 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003045 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003046 std::swap(V1, V2);
3047 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003048 DAG.getConstant(Imm, MVT::i32));
3049 }
3050
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003051 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003052 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003053 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003054 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003055 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003056 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3057
Bob Wilsonc692cb72009-08-21 20:54:19 +00003058 // Check for Neon shuffles that modify both input vectors in place.
3059 // If both results are used, i.e., if there are two shuffles with the same
3060 // source operands and with masks corresponding to both results of one of
3061 // these operations, DAG memoization will ensure that a single node is
3062 // used for both shuffles.
3063 unsigned WhichResult;
3064 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3065 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3066 V1, V2).getValue(WhichResult);
3067 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3068 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3069 V1, V2).getValue(WhichResult);
3070 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3071 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3072 V1, V2).getValue(WhichResult);
3073
Bob Wilson324f4f12009-12-03 06:40:55 +00003074 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3075 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3076 V1, V1).getValue(WhichResult);
3077 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3078 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3079 V1, V1).getValue(WhichResult);
3080 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3081 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3082 V1, V1).getValue(WhichResult);
3083
Bob Wilsonc692cb72009-08-21 20:54:19 +00003084 // If the shuffle is not directly supported and it has 4 elements, use
3085 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003086 if (VT.getVectorNumElements() == 4 &&
3087 (VT.is128BitVector() || VT.is64BitVector())) {
3088 unsigned PFIndexes[4];
3089 for (unsigned i = 0; i != 4; ++i) {
3090 if (ShuffleMask[i] < 0)
3091 PFIndexes[i] = 8;
3092 else
3093 PFIndexes[i] = ShuffleMask[i];
3094 }
3095
3096 // Compute the index in the perfect shuffle table.
3097 unsigned PFTableIndex =
3098 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3099
3100 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3101 unsigned Cost = (PFEntry >> 30);
3102
3103 if (Cost <= 4)
3104 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3105 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003106
Bob Wilson22cac0d2009-08-14 05:16:33 +00003107 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003108}
3109
Bob Wilson5bafff32009-06-22 23:27:02 +00003110static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003111 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003112 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003113 SDValue Vec = Op.getOperand(0);
3114 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003115 assert(VT == MVT::i32 &&
3116 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3117 "unexpected type for custom-lowering vector extract");
3118 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003119}
3120
Bob Wilsona6d65862009-08-03 20:36:38 +00003121static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3122 // The only time a CONCAT_VECTORS operation can have legal types is when
3123 // two 64-bit vectors are concatenated to a 128-bit vector.
3124 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3125 "unexpected CONCAT_VECTORS");
3126 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003127 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003128 SDValue Op0 = Op.getOperand(0);
3129 SDValue Op1 = Op.getOperand(1);
3130 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003131 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3132 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003133 DAG.getIntPtrConstant(0));
3134 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003135 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3136 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003137 DAG.getIntPtrConstant(1));
3138 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003139}
3140
Dan Gohmand858e902010-04-17 15:26:15 +00003141SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003142 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003143 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003144 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003145 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003146 case ISD::GlobalAddress:
3147 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3148 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003149 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003150 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3151 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003152 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003153 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003154 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003155 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003156 case ISD::SINT_TO_FP:
3157 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3158 case ISD::FP_TO_SINT:
3159 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003160 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003161 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003162 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003163 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003164 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3165 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003166 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003167 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003168 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003169 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003170 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003171 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003172 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003173 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003174 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3175 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3176 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003177 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003178 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003179 }
Dan Gohman475871a2008-07-27 21:46:04 +00003180 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003181}
3182
Duncan Sands1607f052008-12-01 11:39:25 +00003183/// ReplaceNodeResults - Replace the results of node with an illegal result
3184/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003185void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3186 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003187 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003188 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003189 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003190 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003191 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003192 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003193 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003194 Res = ExpandBIT_CONVERT(N, DAG);
3195 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003196 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003197 case ISD::SRA:
3198 Res = LowerShift(N, DAG, Subtarget);
3199 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003200 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003201 if (Res.getNode())
3202 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003203}
Chris Lattner27a6c732007-11-24 07:07:01 +00003204
Evan Chenga8e29892007-01-19 07:51:42 +00003205//===----------------------------------------------------------------------===//
3206// ARM Scheduler Hooks
3207//===----------------------------------------------------------------------===//
3208
3209MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003210ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3211 MachineBasicBlock *BB,
3212 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003213 unsigned dest = MI->getOperand(0).getReg();
3214 unsigned ptr = MI->getOperand(1).getReg();
3215 unsigned oldval = MI->getOperand(2).getReg();
3216 unsigned newval = MI->getOperand(3).getReg();
3217 unsigned scratch = BB->getParent()->getRegInfo()
3218 .createVirtualRegister(ARM::GPRRegisterClass);
3219 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3220 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003221 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003222
3223 unsigned ldrOpc, strOpc;
3224 switch (Size) {
3225 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003226 case 1:
3227 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3228 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3229 break;
3230 case 2:
3231 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3232 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3233 break;
3234 case 4:
3235 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3236 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3237 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003238 }
3239
3240 MachineFunction *MF = BB->getParent();
3241 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3242 MachineFunction::iterator It = BB;
3243 ++It; // insert the new blocks after the current block
3244
3245 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3246 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3247 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3248 MF->insert(It, loop1MBB);
3249 MF->insert(It, loop2MBB);
3250 MF->insert(It, exitMBB);
3251 exitMBB->transferSuccessors(BB);
3252
3253 // thisMBB:
3254 // ...
3255 // fallthrough --> loop1MBB
3256 BB->addSuccessor(loop1MBB);
3257
3258 // loop1MBB:
3259 // ldrex dest, [ptr]
3260 // cmp dest, oldval
3261 // bne exitMBB
3262 BB = loop1MBB;
3263 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003264 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003265 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003266 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3267 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003268 BB->addSuccessor(loop2MBB);
3269 BB->addSuccessor(exitMBB);
3270
3271 // loop2MBB:
3272 // strex scratch, newval, [ptr]
3273 // cmp scratch, #0
3274 // bne loop1MBB
3275 BB = loop2MBB;
3276 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3277 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003278 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003279 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003280 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3281 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003282 BB->addSuccessor(loop1MBB);
3283 BB->addSuccessor(exitMBB);
3284
3285 // exitMBB:
3286 // ...
3287 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003288
3289 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3290
Jim Grosbach5278eb82009-12-11 01:42:04 +00003291 return BB;
3292}
3293
3294MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003295ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3296 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003297 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3298 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3299
3300 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003301 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003302 MachineFunction::iterator It = BB;
3303 ++It;
3304
3305 unsigned dest = MI->getOperand(0).getReg();
3306 unsigned ptr = MI->getOperand(1).getReg();
3307 unsigned incr = MI->getOperand(2).getReg();
3308 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003309
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003310 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003311 unsigned ldrOpc, strOpc;
3312 switch (Size) {
3313 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003314 case 1:
3315 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003316 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003317 break;
3318 case 2:
3319 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3320 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3321 break;
3322 case 4:
3323 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3324 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3325 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003326 }
3327
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003328 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3329 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3330 MF->insert(It, loopMBB);
3331 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003332 exitMBB->transferSuccessors(BB);
3333
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003334 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003335 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3336 unsigned scratch2 = (!BinOpcode) ? incr :
3337 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3338
3339 // thisMBB:
3340 // ...
3341 // fallthrough --> loopMBB
3342 BB->addSuccessor(loopMBB);
3343
3344 // loopMBB:
3345 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003346 // <binop> scratch2, dest, incr
3347 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003348 // cmp scratch, #0
3349 // bne- loopMBB
3350 // fallthrough --> exitMBB
3351 BB = loopMBB;
3352 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003353 if (BinOpcode) {
3354 // operand order needs to go the other way for NAND
3355 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3356 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3357 addReg(incr).addReg(dest)).addReg(0);
3358 else
3359 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3360 addReg(dest).addReg(incr)).addReg(0);
3361 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003362
3363 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3364 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003365 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003366 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003367 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3368 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003369
3370 BB->addSuccessor(loopMBB);
3371 BB->addSuccessor(exitMBB);
3372
3373 // exitMBB:
3374 // ...
3375 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003376
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003377 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003378
Jim Grosbachc3c23542009-12-14 04:22:04 +00003379 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003380}
3381
3382MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003383ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003384 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003385 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003386 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003387 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003388 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003389 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003390 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003391 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003392
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003393 case ARM::ATOMIC_LOAD_ADD_I8:
3394 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3395 case ARM::ATOMIC_LOAD_ADD_I16:
3396 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3397 case ARM::ATOMIC_LOAD_ADD_I32:
3398 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003399
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003400 case ARM::ATOMIC_LOAD_AND_I8:
3401 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3402 case ARM::ATOMIC_LOAD_AND_I16:
3403 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3404 case ARM::ATOMIC_LOAD_AND_I32:
3405 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003406
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003407 case ARM::ATOMIC_LOAD_OR_I8:
3408 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3409 case ARM::ATOMIC_LOAD_OR_I16:
3410 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3411 case ARM::ATOMIC_LOAD_OR_I32:
3412 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003413
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003414 case ARM::ATOMIC_LOAD_XOR_I8:
3415 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3416 case ARM::ATOMIC_LOAD_XOR_I16:
3417 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3418 case ARM::ATOMIC_LOAD_XOR_I32:
3419 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003420
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003421 case ARM::ATOMIC_LOAD_NAND_I8:
3422 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3423 case ARM::ATOMIC_LOAD_NAND_I16:
3424 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3425 case ARM::ATOMIC_LOAD_NAND_I32:
3426 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003427
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003428 case ARM::ATOMIC_LOAD_SUB_I8:
3429 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3430 case ARM::ATOMIC_LOAD_SUB_I16:
3431 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3432 case ARM::ATOMIC_LOAD_SUB_I32:
3433 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003434
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003435 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3436 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3437 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003438
3439 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3440 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3441 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003442
Evan Cheng007ea272009-08-12 05:17:19 +00003443 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003444 // To "insert" a SELECT_CC instruction, we actually have to insert the
3445 // diamond control-flow pattern. The incoming instruction knows the
3446 // destination vreg to set, the condition code register to branch on, the
3447 // true/false values to select between, and a branch opcode to use.
3448 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003449 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003450 ++It;
3451
3452 // thisMBB:
3453 // ...
3454 // TrueVal = ...
3455 // cmpTY ccX, r1, r2
3456 // bCC copy1MBB
3457 // fallthrough --> copy0MBB
3458 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003459 MachineFunction *F = BB->getParent();
3460 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3461 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003462 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003463 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003464 F->insert(It, copy0MBB);
3465 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003466 // Update machine-CFG edges by first adding all successors of the current
3467 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003468 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003469 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00003470 sinkMBB->addSuccessor(*I);
Evan Chenga8e29892007-01-19 07:51:42 +00003471 // Next, remove all successors of the current block, and add the true
3472 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003473 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003474 BB->removeSuccessor(BB->succ_begin());
3475 BB->addSuccessor(copy0MBB);
3476 BB->addSuccessor(sinkMBB);
3477
3478 // copy0MBB:
3479 // %FalseValue = ...
3480 // # fallthrough to sinkMBB
3481 BB = copy0MBB;
3482
3483 // Update machine-CFG edges
3484 BB->addSuccessor(sinkMBB);
3485
3486 // sinkMBB:
3487 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3488 // ...
3489 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003490 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003491 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3492 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3493
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003494 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003495 return BB;
3496 }
Evan Cheng86198642009-08-07 00:34:42 +00003497
3498 case ARM::tANDsp:
3499 case ARM::tADDspr_:
3500 case ARM::tSUBspi_:
3501 case ARM::t2SUBrSPi_:
3502 case ARM::t2SUBrSPi12_:
3503 case ARM::t2SUBrSPs_: {
3504 MachineFunction *MF = BB->getParent();
3505 unsigned DstReg = MI->getOperand(0).getReg();
3506 unsigned SrcReg = MI->getOperand(1).getReg();
3507 bool DstIsDead = MI->getOperand(0).isDead();
3508 bool SrcIsKill = MI->getOperand(1).isKill();
3509
3510 if (SrcReg != ARM::SP) {
3511 // Copy the source to SP from virtual register.
3512 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3513 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3514 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3515 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3516 .addReg(SrcReg, getKillRegState(SrcIsKill));
3517 }
3518
3519 unsigned OpOpc = 0;
3520 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3521 switch (MI->getOpcode()) {
3522 default:
3523 llvm_unreachable("Unexpected pseudo instruction!");
3524 case ARM::tANDsp:
3525 OpOpc = ARM::tAND;
3526 NeedPred = true;
3527 break;
3528 case ARM::tADDspr_:
3529 OpOpc = ARM::tADDspr;
3530 break;
3531 case ARM::tSUBspi_:
3532 OpOpc = ARM::tSUBspi;
3533 break;
3534 case ARM::t2SUBrSPi_:
3535 OpOpc = ARM::t2SUBrSPi;
3536 NeedPred = true; NeedCC = true;
3537 break;
3538 case ARM::t2SUBrSPi12_:
3539 OpOpc = ARM::t2SUBrSPi12;
3540 NeedPred = true;
3541 break;
3542 case ARM::t2SUBrSPs_:
3543 OpOpc = ARM::t2SUBrSPs;
3544 NeedPred = true; NeedCC = true; NeedOp3 = true;
3545 break;
3546 }
3547 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3548 if (OpOpc == ARM::tAND)
3549 AddDefaultT1CC(MIB);
3550 MIB.addReg(ARM::SP);
3551 MIB.addOperand(MI->getOperand(2));
3552 if (NeedOp3)
3553 MIB.addOperand(MI->getOperand(3));
3554 if (NeedPred)
3555 AddDefaultPred(MIB);
3556 if (NeedCC)
3557 AddDefaultCC(MIB);
3558
3559 // Copy the result from SP to virtual register.
3560 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3561 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3562 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3563 BuildMI(BB, dl, TII->get(CopyOpc))
3564 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3565 .addReg(ARM::SP);
3566 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3567 return BB;
3568 }
Evan Chenga8e29892007-01-19 07:51:42 +00003569 }
3570}
3571
3572//===----------------------------------------------------------------------===//
3573// ARM Optimization Hooks
3574//===----------------------------------------------------------------------===//
3575
Chris Lattnerd1980a52009-03-12 06:52:53 +00003576static
3577SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3578 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003579 SelectionDAG &DAG = DCI.DAG;
3580 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003581 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003582 unsigned Opc = N->getOpcode();
3583 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3584 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3585 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3586 ISD::CondCode CC = ISD::SETCC_INVALID;
3587
3588 if (isSlctCC) {
3589 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3590 } else {
3591 SDValue CCOp = Slct.getOperand(0);
3592 if (CCOp.getOpcode() == ISD::SETCC)
3593 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3594 }
3595
3596 bool DoXform = false;
3597 bool InvCC = false;
3598 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3599 "Bad input!");
3600
3601 if (LHS.getOpcode() == ISD::Constant &&
3602 cast<ConstantSDNode>(LHS)->isNullValue()) {
3603 DoXform = true;
3604 } else if (CC != ISD::SETCC_INVALID &&
3605 RHS.getOpcode() == ISD::Constant &&
3606 cast<ConstantSDNode>(RHS)->isNullValue()) {
3607 std::swap(LHS, RHS);
3608 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003609 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003610 Op0.getOperand(0).getValueType();
3611 bool isInt = OpVT.isInteger();
3612 CC = ISD::getSetCCInverse(CC, isInt);
3613
3614 if (!TLI.isCondCodeLegal(CC, OpVT))
3615 return SDValue(); // Inverse operator isn't legal.
3616
3617 DoXform = true;
3618 InvCC = true;
3619 }
3620
3621 if (DoXform) {
3622 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3623 if (isSlctCC)
3624 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3625 Slct.getOperand(0), Slct.getOperand(1), CC);
3626 SDValue CCOp = Slct.getOperand(0);
3627 if (InvCC)
3628 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3629 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3630 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3631 CCOp, OtherOp, Result);
3632 }
3633 return SDValue();
3634}
3635
3636/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3637static SDValue PerformADDCombine(SDNode *N,
3638 TargetLowering::DAGCombinerInfo &DCI) {
3639 // added by evan in r37685 with no testcase.
3640 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003641
Chris Lattnerd1980a52009-03-12 06:52:53 +00003642 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3643 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3644 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3645 if (Result.getNode()) return Result;
3646 }
3647 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3648 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3649 if (Result.getNode()) return Result;
3650 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003651
Chris Lattnerd1980a52009-03-12 06:52:53 +00003652 return SDValue();
3653}
3654
3655/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3656static SDValue PerformSUBCombine(SDNode *N,
3657 TargetLowering::DAGCombinerInfo &DCI) {
3658 // added by evan in r37685 with no testcase.
3659 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003660
Chris Lattnerd1980a52009-03-12 06:52:53 +00003661 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3662 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3663 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3664 if (Result.getNode()) return Result;
3665 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003666
Chris Lattnerd1980a52009-03-12 06:52:53 +00003667 return SDValue();
3668}
3669
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003670/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3671/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003672static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003673 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003674 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003675 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003676 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003677 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003678 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003679}
3680
Bob Wilson5bafff32009-06-22 23:27:02 +00003681/// getVShiftImm - Check if this is a valid build_vector for the immediate
3682/// operand of a vector shift operation, where all the elements of the
3683/// build_vector must have the same constant integer value.
3684static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3685 // Ignore bit_converts.
3686 while (Op.getOpcode() == ISD::BIT_CONVERT)
3687 Op = Op.getOperand(0);
3688 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3689 APInt SplatBits, SplatUndef;
3690 unsigned SplatBitSize;
3691 bool HasAnyUndefs;
3692 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3693 HasAnyUndefs, ElementBits) ||
3694 SplatBitSize > ElementBits)
3695 return false;
3696 Cnt = SplatBits.getSExtValue();
3697 return true;
3698}
3699
3700/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3701/// operand of a vector shift left operation. That value must be in the range:
3702/// 0 <= Value < ElementBits for a left shift; or
3703/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003704static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003705 assert(VT.isVector() && "vector shift count is not a vector type");
3706 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3707 if (! getVShiftImm(Op, ElementBits, Cnt))
3708 return false;
3709 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3710}
3711
3712/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3713/// operand of a vector shift right operation. For a shift opcode, the value
3714/// is positive, but for an intrinsic the value count must be negative. The
3715/// absolute value must be in the range:
3716/// 1 <= |Value| <= ElementBits for a right shift; or
3717/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003718static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003719 int64_t &Cnt) {
3720 assert(VT.isVector() && "vector shift count is not a vector type");
3721 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3722 if (! getVShiftImm(Op, ElementBits, Cnt))
3723 return false;
3724 if (isIntrinsic)
3725 Cnt = -Cnt;
3726 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3727}
3728
3729/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3730static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3731 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3732 switch (IntNo) {
3733 default:
3734 // Don't do anything for most intrinsics.
3735 break;
3736
3737 // Vector shifts: check for immediate versions and lower them.
3738 // Note: This is done during DAG combining instead of DAG legalizing because
3739 // the build_vectors for 64-bit vector element shift counts are generally
3740 // not legal, and it is hard to see their values after they get legalized to
3741 // loads from a constant pool.
3742 case Intrinsic::arm_neon_vshifts:
3743 case Intrinsic::arm_neon_vshiftu:
3744 case Intrinsic::arm_neon_vshiftls:
3745 case Intrinsic::arm_neon_vshiftlu:
3746 case Intrinsic::arm_neon_vshiftn:
3747 case Intrinsic::arm_neon_vrshifts:
3748 case Intrinsic::arm_neon_vrshiftu:
3749 case Intrinsic::arm_neon_vrshiftn:
3750 case Intrinsic::arm_neon_vqshifts:
3751 case Intrinsic::arm_neon_vqshiftu:
3752 case Intrinsic::arm_neon_vqshiftsu:
3753 case Intrinsic::arm_neon_vqshiftns:
3754 case Intrinsic::arm_neon_vqshiftnu:
3755 case Intrinsic::arm_neon_vqshiftnsu:
3756 case Intrinsic::arm_neon_vqrshiftns:
3757 case Intrinsic::arm_neon_vqrshiftnu:
3758 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003759 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003760 int64_t Cnt;
3761 unsigned VShiftOpc = 0;
3762
3763 switch (IntNo) {
3764 case Intrinsic::arm_neon_vshifts:
3765 case Intrinsic::arm_neon_vshiftu:
3766 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3767 VShiftOpc = ARMISD::VSHL;
3768 break;
3769 }
3770 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3771 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3772 ARMISD::VSHRs : ARMISD::VSHRu);
3773 break;
3774 }
3775 return SDValue();
3776
3777 case Intrinsic::arm_neon_vshiftls:
3778 case Intrinsic::arm_neon_vshiftlu:
3779 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3780 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003781 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003782
3783 case Intrinsic::arm_neon_vrshifts:
3784 case Intrinsic::arm_neon_vrshiftu:
3785 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3786 break;
3787 return SDValue();
3788
3789 case Intrinsic::arm_neon_vqshifts:
3790 case Intrinsic::arm_neon_vqshiftu:
3791 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3792 break;
3793 return SDValue();
3794
3795 case Intrinsic::arm_neon_vqshiftsu:
3796 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3797 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003798 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003799
3800 case Intrinsic::arm_neon_vshiftn:
3801 case Intrinsic::arm_neon_vrshiftn:
3802 case Intrinsic::arm_neon_vqshiftns:
3803 case Intrinsic::arm_neon_vqshiftnu:
3804 case Intrinsic::arm_neon_vqshiftnsu:
3805 case Intrinsic::arm_neon_vqrshiftns:
3806 case Intrinsic::arm_neon_vqrshiftnu:
3807 case Intrinsic::arm_neon_vqrshiftnsu:
3808 // Narrowing shifts require an immediate right shift.
3809 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3810 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003811 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003812
3813 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003814 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003815 }
3816
3817 switch (IntNo) {
3818 case Intrinsic::arm_neon_vshifts:
3819 case Intrinsic::arm_neon_vshiftu:
3820 // Opcode already set above.
3821 break;
3822 case Intrinsic::arm_neon_vshiftls:
3823 case Intrinsic::arm_neon_vshiftlu:
3824 if (Cnt == VT.getVectorElementType().getSizeInBits())
3825 VShiftOpc = ARMISD::VSHLLi;
3826 else
3827 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3828 ARMISD::VSHLLs : ARMISD::VSHLLu);
3829 break;
3830 case Intrinsic::arm_neon_vshiftn:
3831 VShiftOpc = ARMISD::VSHRN; break;
3832 case Intrinsic::arm_neon_vrshifts:
3833 VShiftOpc = ARMISD::VRSHRs; break;
3834 case Intrinsic::arm_neon_vrshiftu:
3835 VShiftOpc = ARMISD::VRSHRu; break;
3836 case Intrinsic::arm_neon_vrshiftn:
3837 VShiftOpc = ARMISD::VRSHRN; break;
3838 case Intrinsic::arm_neon_vqshifts:
3839 VShiftOpc = ARMISD::VQSHLs; break;
3840 case Intrinsic::arm_neon_vqshiftu:
3841 VShiftOpc = ARMISD::VQSHLu; break;
3842 case Intrinsic::arm_neon_vqshiftsu:
3843 VShiftOpc = ARMISD::VQSHLsu; break;
3844 case Intrinsic::arm_neon_vqshiftns:
3845 VShiftOpc = ARMISD::VQSHRNs; break;
3846 case Intrinsic::arm_neon_vqshiftnu:
3847 VShiftOpc = ARMISD::VQSHRNu; break;
3848 case Intrinsic::arm_neon_vqshiftnsu:
3849 VShiftOpc = ARMISD::VQSHRNsu; break;
3850 case Intrinsic::arm_neon_vqrshiftns:
3851 VShiftOpc = ARMISD::VQRSHRNs; break;
3852 case Intrinsic::arm_neon_vqrshiftnu:
3853 VShiftOpc = ARMISD::VQRSHRNu; break;
3854 case Intrinsic::arm_neon_vqrshiftnsu:
3855 VShiftOpc = ARMISD::VQRSHRNsu; break;
3856 }
3857
3858 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003860 }
3861
3862 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003863 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003864 int64_t Cnt;
3865 unsigned VShiftOpc = 0;
3866
3867 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3868 VShiftOpc = ARMISD::VSLI;
3869 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3870 VShiftOpc = ARMISD::VSRI;
3871 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003872 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003873 }
3874
3875 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3876 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003877 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003878 }
3879
3880 case Intrinsic::arm_neon_vqrshifts:
3881 case Intrinsic::arm_neon_vqrshiftu:
3882 // No immediate versions of these to check for.
3883 break;
3884 }
3885
3886 return SDValue();
3887}
3888
3889/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3890/// lowers them. As with the vector shift intrinsics, this is done during DAG
3891/// combining instead of DAG legalizing because the build_vectors for 64-bit
3892/// vector element shift counts are generally not legal, and it is hard to see
3893/// their values after they get legalized to loads from a constant pool.
3894static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3895 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003896 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003897
3898 // Nothing to be done for scalar shifts.
3899 if (! VT.isVector())
3900 return SDValue();
3901
3902 assert(ST->hasNEON() && "unexpected vector shift");
3903 int64_t Cnt;
3904
3905 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003906 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003907
3908 case ISD::SHL:
3909 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3910 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003912 break;
3913
3914 case ISD::SRA:
3915 case ISD::SRL:
3916 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3917 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3918 ARMISD::VSHRs : ARMISD::VSHRu);
3919 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003921 }
3922 }
3923 return SDValue();
3924}
3925
3926/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3927/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3928static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3929 const ARMSubtarget *ST) {
3930 SDValue N0 = N->getOperand(0);
3931
3932 // Check for sign- and zero-extensions of vector extract operations of 8-
3933 // and 16-bit vector elements. NEON supports these directly. They are
3934 // handled during DAG combining because type legalization will promote them
3935 // to 32-bit types and it is messy to recognize the operations after that.
3936 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3937 SDValue Vec = N0.getOperand(0);
3938 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003939 EVT VT = N->getValueType(0);
3940 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003941 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3942
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 if (VT == MVT::i32 &&
3944 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003945 TLI.isTypeLegal(Vec.getValueType())) {
3946
3947 unsigned Opc = 0;
3948 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003949 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003950 case ISD::SIGN_EXTEND:
3951 Opc = ARMISD::VGETLANEs;
3952 break;
3953 case ISD::ZERO_EXTEND:
3954 case ISD::ANY_EXTEND:
3955 Opc = ARMISD::VGETLANEu;
3956 break;
3957 }
3958 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3959 }
3960 }
3961
3962 return SDValue();
3963}
3964
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003965/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
3966/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
3967static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
3968 const ARMSubtarget *ST) {
3969 // If the target supports NEON, try to use vmax/vmin instructions for f32
3970 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
3971 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
3972 // a NaN; only do the transformation when it matches that behavior.
3973
3974 // For now only do this when using NEON for FP operations; if using VFP, it
3975 // is not obvious that the benefit outweighs the cost of switching to the
3976 // NEON pipeline.
3977 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
3978 N->getValueType(0) != MVT::f32)
3979 return SDValue();
3980
3981 SDValue CondLHS = N->getOperand(0);
3982 SDValue CondRHS = N->getOperand(1);
3983 SDValue LHS = N->getOperand(2);
3984 SDValue RHS = N->getOperand(3);
3985 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
3986
3987 unsigned Opcode = 0;
3988 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00003989 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003990 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00003991 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003992 IsReversed = true ; // x CC y ? y : x
3993 } else {
3994 return SDValue();
3995 }
3996
Bob Wilsone742bb52010-02-24 22:15:53 +00003997 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003998 switch (CC) {
3999 default: break;
4000 case ISD::SETOLT:
4001 case ISD::SETOLE:
4002 case ISD::SETLT:
4003 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004004 case ISD::SETULT:
4005 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004006 // If LHS is NaN, an ordered comparison will be false and the result will
4007 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4008 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4009 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4010 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4011 break;
4012 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4013 // will return -0, so vmin can only be used for unsafe math or if one of
4014 // the operands is known to be nonzero.
4015 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4016 !UnsafeFPMath &&
4017 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4018 break;
4019 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004020 break;
4021
4022 case ISD::SETOGT:
4023 case ISD::SETOGE:
4024 case ISD::SETGT:
4025 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004026 case ISD::SETUGT:
4027 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004028 // If LHS is NaN, an ordered comparison will be false and the result will
4029 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4030 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4031 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4032 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4033 break;
4034 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4035 // will return +0, so vmax can only be used for unsafe math or if one of
4036 // the operands is known to be nonzero.
4037 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4038 !UnsafeFPMath &&
4039 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4040 break;
4041 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004042 break;
4043 }
4044
4045 if (!Opcode)
4046 return SDValue();
4047 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4048}
4049
Dan Gohman475871a2008-07-27 21:46:04 +00004050SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004051 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004052 switch (N->getOpcode()) {
4053 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004054 case ISD::ADD: return PerformADDCombine(N, DCI);
4055 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00004056 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004057 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004058 case ISD::SHL:
4059 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004060 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004061 case ISD::SIGN_EXTEND:
4062 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004063 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4064 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004065 }
Dan Gohman475871a2008-07-27 21:46:04 +00004066 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004067}
4068
Bill Wendlingaf566342009-08-15 21:21:19 +00004069bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4070 if (!Subtarget->hasV6Ops())
4071 // Pre-v6 does not support unaligned mem access.
4072 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00004073 else {
4074 // v6+ may or may not support unaligned mem access depending on the system
4075 // configuration.
4076 // FIXME: This is pretty conservative. Should we provide cmdline option to
4077 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004078 if (!Subtarget->isTargetDarwin())
4079 return false;
4080 }
4081
4082 switch (VT.getSimpleVT().SimpleTy) {
4083 default:
4084 return false;
4085 case MVT::i8:
4086 case MVT::i16:
4087 case MVT::i32:
4088 return true;
4089 // FIXME: VLD1 etc with standard alignment is legal.
4090 }
4091}
4092
Evan Chenge6c835f2009-08-14 20:09:37 +00004093static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4094 if (V < 0)
4095 return false;
4096
4097 unsigned Scale = 1;
4098 switch (VT.getSimpleVT().SimpleTy) {
4099 default: return false;
4100 case MVT::i1:
4101 case MVT::i8:
4102 // Scale == 1;
4103 break;
4104 case MVT::i16:
4105 // Scale == 2;
4106 Scale = 2;
4107 break;
4108 case MVT::i32:
4109 // Scale == 4;
4110 Scale = 4;
4111 break;
4112 }
4113
4114 if ((V & (Scale - 1)) != 0)
4115 return false;
4116 V /= Scale;
4117 return V == (V & ((1LL << 5) - 1));
4118}
4119
4120static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4121 const ARMSubtarget *Subtarget) {
4122 bool isNeg = false;
4123 if (V < 0) {
4124 isNeg = true;
4125 V = - V;
4126 }
4127
4128 switch (VT.getSimpleVT().SimpleTy) {
4129 default: return false;
4130 case MVT::i1:
4131 case MVT::i8:
4132 case MVT::i16:
4133 case MVT::i32:
4134 // + imm12 or - imm8
4135 if (isNeg)
4136 return V == (V & ((1LL << 8) - 1));
4137 return V == (V & ((1LL << 12) - 1));
4138 case MVT::f32:
4139 case MVT::f64:
4140 // Same as ARM mode. FIXME: NEON?
4141 if (!Subtarget->hasVFP2())
4142 return false;
4143 if ((V & 3) != 0)
4144 return false;
4145 V >>= 2;
4146 return V == (V & ((1LL << 8) - 1));
4147 }
4148}
4149
Evan Chengb01fad62007-03-12 23:30:29 +00004150/// isLegalAddressImmediate - Return true if the integer value can be used
4151/// as the offset of the target addressing mode for load / store of the
4152/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004153static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004154 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004155 if (V == 0)
4156 return true;
4157
Evan Cheng65011532009-03-09 19:15:00 +00004158 if (!VT.isSimple())
4159 return false;
4160
Evan Chenge6c835f2009-08-14 20:09:37 +00004161 if (Subtarget->isThumb1Only())
4162 return isLegalT1AddressImmediate(V, VT);
4163 else if (Subtarget->isThumb2())
4164 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004165
Evan Chenge6c835f2009-08-14 20:09:37 +00004166 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004167 if (V < 0)
4168 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004170 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 case MVT::i1:
4172 case MVT::i8:
4173 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004174 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004175 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004176 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004177 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004178 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 case MVT::f32:
4180 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004181 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004182 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004183 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004184 return false;
4185 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004186 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004187 }
Evan Chenga8e29892007-01-19 07:51:42 +00004188}
4189
Evan Chenge6c835f2009-08-14 20:09:37 +00004190bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4191 EVT VT) const {
4192 int Scale = AM.Scale;
4193 if (Scale < 0)
4194 return false;
4195
4196 switch (VT.getSimpleVT().SimpleTy) {
4197 default: return false;
4198 case MVT::i1:
4199 case MVT::i8:
4200 case MVT::i16:
4201 case MVT::i32:
4202 if (Scale == 1)
4203 return true;
4204 // r + r << imm
4205 Scale = Scale & ~1;
4206 return Scale == 2 || Scale == 4 || Scale == 8;
4207 case MVT::i64:
4208 // r + r
4209 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4210 return true;
4211 return false;
4212 case MVT::isVoid:
4213 // Note, we allow "void" uses (basically, uses that aren't loads or
4214 // stores), because arm allows folding a scale into many arithmetic
4215 // operations. This should be made more precise and revisited later.
4216
4217 // Allow r << imm, but the imm has to be a multiple of two.
4218 if (Scale & 1) return false;
4219 return isPowerOf2_32(Scale);
4220 }
4221}
4222
Chris Lattner37caf8c2007-04-09 23:33:39 +00004223/// isLegalAddressingMode - Return true if the addressing mode represented
4224/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004225bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004226 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004227 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004228 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004229 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004230
Chris Lattner37caf8c2007-04-09 23:33:39 +00004231 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004232 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004233 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004234
Chris Lattner37caf8c2007-04-09 23:33:39 +00004235 switch (AM.Scale) {
4236 case 0: // no scale reg, must be "r+i" or "r", or "i".
4237 break;
4238 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004239 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004240 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004241 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004242 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004243 // ARM doesn't support any R+R*scale+imm addr modes.
4244 if (AM.BaseOffs)
4245 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004246
Bob Wilson2c7dab12009-04-08 17:55:28 +00004247 if (!VT.isSimple())
4248 return false;
4249
Evan Chenge6c835f2009-08-14 20:09:37 +00004250 if (Subtarget->isThumb2())
4251 return isLegalT2ScaledAddressingMode(AM, VT);
4252
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004253 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004255 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 case MVT::i1:
4257 case MVT::i8:
4258 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004259 if (Scale < 0) Scale = -Scale;
4260 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004261 return true;
4262 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004263 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004265 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004266 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004267 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004268 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004269 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004270
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004272 // Note, we allow "void" uses (basically, uses that aren't loads or
4273 // stores), because arm allows folding a scale into many arithmetic
4274 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004275
Chris Lattner37caf8c2007-04-09 23:33:39 +00004276 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004277 if (Scale & 1) return false;
4278 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004279 }
4280 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004281 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004282 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004283}
4284
Evan Cheng77e47512009-11-11 19:05:52 +00004285/// isLegalICmpImmediate - Return true if the specified immediate is legal
4286/// icmp immediate, that is the target has icmp instructions which can compare
4287/// a register against the immediate without having to materialize the
4288/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004289bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004290 if (!Subtarget->isThumb())
4291 return ARM_AM::getSOImmVal(Imm) != -1;
4292 if (Subtarget->isThumb2())
4293 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004294 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004295}
4296
Owen Andersone50ed302009-08-10 22:56:29 +00004297static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004298 bool isSEXTLoad, SDValue &Base,
4299 SDValue &Offset, bool &isInc,
4300 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004301 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4302 return false;
4303
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004305 // AddressingMode 3
4306 Base = Ptr->getOperand(0);
4307 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004308 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004309 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004310 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004311 isInc = false;
4312 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4313 return true;
4314 }
4315 }
4316 isInc = (Ptr->getOpcode() == ISD::ADD);
4317 Offset = Ptr->getOperand(1);
4318 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004320 // AddressingMode 2
4321 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004322 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004323 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004324 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004325 isInc = false;
4326 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4327 Base = Ptr->getOperand(0);
4328 return true;
4329 }
4330 }
4331
4332 if (Ptr->getOpcode() == ISD::ADD) {
4333 isInc = true;
4334 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4335 if (ShOpcVal != ARM_AM::no_shift) {
4336 Base = Ptr->getOperand(1);
4337 Offset = Ptr->getOperand(0);
4338 } else {
4339 Base = Ptr->getOperand(0);
4340 Offset = Ptr->getOperand(1);
4341 }
4342 return true;
4343 }
4344
4345 isInc = (Ptr->getOpcode() == ISD::ADD);
4346 Base = Ptr->getOperand(0);
4347 Offset = Ptr->getOperand(1);
4348 return true;
4349 }
4350
Jim Grosbache5165492009-11-09 00:11:35 +00004351 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004352 return false;
4353}
4354
Owen Andersone50ed302009-08-10 22:56:29 +00004355static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004356 bool isSEXTLoad, SDValue &Base,
4357 SDValue &Offset, bool &isInc,
4358 SelectionDAG &DAG) {
4359 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4360 return false;
4361
4362 Base = Ptr->getOperand(0);
4363 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4364 int RHSC = (int)RHS->getZExtValue();
4365 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4366 assert(Ptr->getOpcode() == ISD::ADD);
4367 isInc = false;
4368 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4369 return true;
4370 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4371 isInc = Ptr->getOpcode() == ISD::ADD;
4372 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4373 return true;
4374 }
4375 }
4376
4377 return false;
4378}
4379
Evan Chenga8e29892007-01-19 07:51:42 +00004380/// getPreIndexedAddressParts - returns true by value, base pointer and
4381/// offset pointer and addressing mode by reference if the node's address
4382/// can be legally represented as pre-indexed load / store address.
4383bool
Dan Gohman475871a2008-07-27 21:46:04 +00004384ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4385 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004386 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004387 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004388 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004389 return false;
4390
Owen Andersone50ed302009-08-10 22:56:29 +00004391 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004392 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004393 bool isSEXTLoad = false;
4394 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4395 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004396 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004397 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4398 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4399 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004400 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004401 } else
4402 return false;
4403
4404 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004405 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004406 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004407 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4408 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004409 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004410 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004411 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004412 if (!isLegal)
4413 return false;
4414
4415 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4416 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004417}
4418
4419/// getPostIndexedAddressParts - returns true by value, base pointer and
4420/// offset pointer and addressing mode by reference if this node can be
4421/// combined with a load / store to form a post-indexed load / store.
4422bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004423 SDValue &Base,
4424 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004425 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004426 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004427 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004428 return false;
4429
Owen Andersone50ed302009-08-10 22:56:29 +00004430 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004431 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004432 bool isSEXTLoad = false;
4433 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004434 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004435 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4436 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004437 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004438 } else
4439 return false;
4440
4441 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004442 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004443 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004444 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004445 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004446 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004447 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4448 isInc, DAG);
4449 if (!isLegal)
4450 return false;
4451
4452 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4453 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004454}
4455
Dan Gohman475871a2008-07-27 21:46:04 +00004456void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004457 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004458 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004459 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004460 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004461 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004462 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004463 switch (Op.getOpcode()) {
4464 default: break;
4465 case ARMISD::CMOV: {
4466 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004467 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004468 if (KnownZero == 0 && KnownOne == 0) return;
4469
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004470 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004471 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4472 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004473 KnownZero &= KnownZeroRHS;
4474 KnownOne &= KnownOneRHS;
4475 return;
4476 }
4477 }
4478}
4479
4480//===----------------------------------------------------------------------===//
4481// ARM Inline Assembly Support
4482//===----------------------------------------------------------------------===//
4483
4484/// getConstraintType - Given a constraint letter, return the type of
4485/// constraint it is for this target.
4486ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004487ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4488 if (Constraint.size() == 1) {
4489 switch (Constraint[0]) {
4490 default: break;
4491 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004492 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004493 }
Evan Chenga8e29892007-01-19 07:51:42 +00004494 }
Chris Lattner4234f572007-03-25 02:14:49 +00004495 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004496}
4497
Bob Wilson2dc4f542009-03-20 22:42:55 +00004498std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004499ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004500 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004501 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004502 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004503 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004504 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004505 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004506 return std::make_pair(0U, ARM::tGPRRegisterClass);
4507 else
4508 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004509 case 'r':
4510 return std::make_pair(0U, ARM::GPRRegisterClass);
4511 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004513 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004514 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004515 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004516 if (VT.getSizeInBits() == 128)
4517 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004518 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004519 }
4520 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004521 if (StringRef("{cc}").equals_lower(Constraint))
4522 return std::make_pair(0U, ARM::CCRRegisterClass);
4523
Evan Chenga8e29892007-01-19 07:51:42 +00004524 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4525}
4526
4527std::vector<unsigned> ARMTargetLowering::
4528getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004529 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004530 if (Constraint.size() != 1)
4531 return std::vector<unsigned>();
4532
4533 switch (Constraint[0]) { // GCC ARM Constraint Letters
4534 default: break;
4535 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004536 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4537 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4538 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004539 case 'r':
4540 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4541 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4542 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4543 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004544 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004545 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004546 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4547 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4548 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4549 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4550 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4551 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4552 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4553 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004554 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004555 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4556 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4557 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4558 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004559 if (VT.getSizeInBits() == 128)
4560 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4561 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004562 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004563 }
4564
4565 return std::vector<unsigned>();
4566}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004567
4568/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4569/// vector. If it is invalid, don't add anything to Ops.
4570void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4571 char Constraint,
4572 bool hasMemory,
4573 std::vector<SDValue>&Ops,
4574 SelectionDAG &DAG) const {
4575 SDValue Result(0, 0);
4576
4577 switch (Constraint) {
4578 default: break;
4579 case 'I': case 'J': case 'K': case 'L':
4580 case 'M': case 'N': case 'O':
4581 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4582 if (!C)
4583 return;
4584
4585 int64_t CVal64 = C->getSExtValue();
4586 int CVal = (int) CVal64;
4587 // None of these constraints allow values larger than 32 bits. Check
4588 // that the value fits in an int.
4589 if (CVal != CVal64)
4590 return;
4591
4592 switch (Constraint) {
4593 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004594 if (Subtarget->isThumb1Only()) {
4595 // This must be a constant between 0 and 255, for ADD
4596 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004597 if (CVal >= 0 && CVal <= 255)
4598 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004599 } else if (Subtarget->isThumb2()) {
4600 // A constant that can be used as an immediate value in a
4601 // data-processing instruction.
4602 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4603 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004604 } else {
4605 // A constant that can be used as an immediate value in a
4606 // data-processing instruction.
4607 if (ARM_AM::getSOImmVal(CVal) != -1)
4608 break;
4609 }
4610 return;
4611
4612 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004613 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004614 // This must be a constant between -255 and -1, for negated ADD
4615 // immediates. This can be used in GCC with an "n" modifier that
4616 // prints the negated value, for use with SUB instructions. It is
4617 // not useful otherwise but is implemented for compatibility.
4618 if (CVal >= -255 && CVal <= -1)
4619 break;
4620 } else {
4621 // This must be a constant between -4095 and 4095. It is not clear
4622 // what this constraint is intended for. Implemented for
4623 // compatibility with GCC.
4624 if (CVal >= -4095 && CVal <= 4095)
4625 break;
4626 }
4627 return;
4628
4629 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004630 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004631 // A 32-bit value where only one byte has a nonzero value. Exclude
4632 // zero to match GCC. This constraint is used by GCC internally for
4633 // constants that can be loaded with a move/shift combination.
4634 // It is not useful otherwise but is implemented for compatibility.
4635 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4636 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004637 } else if (Subtarget->isThumb2()) {
4638 // A constant whose bitwise inverse can be used as an immediate
4639 // value in a data-processing instruction. This can be used in GCC
4640 // with a "B" modifier that prints the inverted value, for use with
4641 // BIC and MVN instructions. It is not useful otherwise but is
4642 // implemented for compatibility.
4643 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4644 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004645 } else {
4646 // A constant whose bitwise inverse can be used as an immediate
4647 // value in a data-processing instruction. This can be used in GCC
4648 // with a "B" modifier that prints the inverted value, for use with
4649 // BIC and MVN instructions. It is not useful otherwise but is
4650 // implemented for compatibility.
4651 if (ARM_AM::getSOImmVal(~CVal) != -1)
4652 break;
4653 }
4654 return;
4655
4656 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004657 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004658 // This must be a constant between -7 and 7,
4659 // for 3-operand ADD/SUB immediate instructions.
4660 if (CVal >= -7 && CVal < 7)
4661 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004662 } else if (Subtarget->isThumb2()) {
4663 // A constant whose negation can be used as an immediate value in a
4664 // data-processing instruction. This can be used in GCC with an "n"
4665 // modifier that prints the negated value, for use with SUB
4666 // instructions. It is not useful otherwise but is implemented for
4667 // compatibility.
4668 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4669 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004670 } else {
4671 // A constant whose negation can be used as an immediate value in a
4672 // data-processing instruction. This can be used in GCC with an "n"
4673 // modifier that prints the negated value, for use with SUB
4674 // instructions. It is not useful otherwise but is implemented for
4675 // compatibility.
4676 if (ARM_AM::getSOImmVal(-CVal) != -1)
4677 break;
4678 }
4679 return;
4680
4681 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004682 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004683 // This must be a multiple of 4 between 0 and 1020, for
4684 // ADD sp + immediate.
4685 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4686 break;
4687 } else {
4688 // A power of two or a constant between 0 and 32. This is used in
4689 // GCC for the shift amount on shifted register operands, but it is
4690 // useful in general for any shift amounts.
4691 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4692 break;
4693 }
4694 return;
4695
4696 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004697 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004698 // This must be a constant between 0 and 31, for shift amounts.
4699 if (CVal >= 0 && CVal <= 31)
4700 break;
4701 }
4702 return;
4703
4704 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004705 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004706 // This must be a multiple of 4 between -508 and 508, for
4707 // ADD/SUB sp = sp + immediate.
4708 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4709 break;
4710 }
4711 return;
4712 }
4713 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4714 break;
4715 }
4716
4717 if (Result.getNode()) {
4718 Ops.push_back(Result);
4719 return;
4720 }
4721 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4722 Ops, DAG);
4723}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004724
4725bool
4726ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4727 // The ARM target isn't yet aware of offsets.
4728 return false;
4729}
Evan Cheng39382422009-10-28 01:44:26 +00004730
4731int ARM::getVFPf32Imm(const APFloat &FPImm) {
4732 APInt Imm = FPImm.bitcastToAPInt();
4733 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4734 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4735 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4736
4737 // We can handle 4 bits of mantissa.
4738 // mantissa = (16+UInt(e:f:g:h))/16.
4739 if (Mantissa & 0x7ffff)
4740 return -1;
4741 Mantissa >>= 19;
4742 if ((Mantissa & 0xf) != Mantissa)
4743 return -1;
4744
4745 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4746 if (Exp < -3 || Exp > 4)
4747 return -1;
4748 Exp = ((Exp+3) & 0x7) ^ 4;
4749
4750 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4751}
4752
4753int ARM::getVFPf64Imm(const APFloat &FPImm) {
4754 APInt Imm = FPImm.bitcastToAPInt();
4755 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4756 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4757 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4758
4759 // We can handle 4 bits of mantissa.
4760 // mantissa = (16+UInt(e:f:g:h))/16.
4761 if (Mantissa & 0xffffffffffffLL)
4762 return -1;
4763 Mantissa >>= 48;
4764 if ((Mantissa & 0xf) != Mantissa)
4765 return -1;
4766
4767 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4768 if (Exp < -3 || Exp > 4)
4769 return -1;
4770 Exp = ((Exp+3) & 0x7) ^ 4;
4771
4772 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4773}
4774
4775/// isFPImmLegal - Returns true if the target can instruction select the
4776/// specified FP immediate natively. If false, the legalizer will
4777/// materialize the FP immediate as a load from a constant pool.
4778bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4779 if (!Subtarget->hasVFP3())
4780 return false;
4781 if (VT == MVT::f32)
4782 return ARM::getVFPf32Imm(Imm) != -1;
4783 if (VT == MVT::f64)
4784 return ARM::getVFPf64Imm(Imm) != -1;
4785 return false;
4786}