blob: c8a8ac88c72a60af2db49b259c4118268804200a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000040#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000041#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/ADT/VectorExtras.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000043#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000044#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000045#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000046#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000047#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000048using namespace llvm;
49
Jim Grosbache7b52522010-04-14 22:28:31 +000050static cl::opt<bool>
51EnableARMLongCalls("arm-long-calls", cl::Hidden,
52 cl::desc("Generate calls via indirect call instructions."),
53 cl::init(false));
54
Owen Andersone50ed302009-08-10 22:56:29 +000055static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000056 CCValAssign::LocInfo &LocInfo,
57 ISD::ArgFlagsTy &ArgFlags,
58 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000059static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000060 CCValAssign::LocInfo &LocInfo,
61 ISD::ArgFlagsTy &ArgFlags,
62 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000063static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000064 CCValAssign::LocInfo &LocInfo,
65 ISD::ArgFlagsTy &ArgFlags,
66 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000067static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000068 CCValAssign::LocInfo &LocInfo,
69 ISD::ArgFlagsTy &ArgFlags,
70 CCState &State);
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000087 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000088 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000089 if (ElemTy != MVT::i32) {
90 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
94 }
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Evan Chengde8aa4e2010-05-05 18:28:36 +000097 if (llvm::ModelWithRegSequence())
98 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
99 else
100 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000101 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000102 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
103 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000104 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000105 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
106 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
107 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 }
109
110 // Promote all bit-wise operations.
111 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000112 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000113 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
114 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000116 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 }
Bob Wilson16330762009-09-16 00:17:28 +0000122
123 // Neon does not support vector divide/remainder operations.
124 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
125 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
126 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
127 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000130}
131
Owen Andersone50ed302009-08-10 22:56:29 +0000132void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000133 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000135}
136
Owen Andersone50ed302009-08-10 22:56:29 +0000137void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000140}
141
Chris Lattnerf0144122009-07-28 03:13:23 +0000142static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
143 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000144 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000145
Chris Lattner80ec2792009-08-02 00:34:36 +0000146 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000147}
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000150 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000151 Subtarget = &TM.getSubtarget<ARMSubtarget>();
152
Evan Chengb1df8f22007-04-27 08:15:43 +0000153 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000154 // Uses VFP for Thumb libfuncs if available.
155 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
156 // Single-precision floating-point arithmetic.
157 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
158 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
159 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
160 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000161
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 // Double-precision floating-point arithmetic.
163 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
164 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
165 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
166 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000167
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 // Single-precision comparisons.
169 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
170 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
171 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
172 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
173 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
174 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
175 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
176 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000177
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
179 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
180 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
181 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
182 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
183 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000186
Evan Chengb1df8f22007-04-27 08:15:43 +0000187 // Double-precision comparisons.
188 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
189 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
190 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
191 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
192 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
193 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
194 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
195 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000196
Evan Chengb1df8f22007-04-27 08:15:43 +0000197 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000205
Evan Chengb1df8f22007-04-27 08:15:43 +0000206 // Floating-point to integer conversions.
207 // i64 conversions are done via library routines even when generating VFP
208 // instructions, so use the same ones.
209 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
210 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
211 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
212 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 // Conversions between floating types.
215 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
216 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
217
218 // Integer to floating-point conversions.
219 // i64 conversions are done via library routines even when generating VFP
220 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000221 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
222 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
224 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
225 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
226 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
227 }
Evan Chenga8e29892007-01-19 07:51:42 +0000228 }
229
Bob Wilson2f954612009-05-22 17:38:41 +0000230 // These libcalls are not available in 32-bit.
231 setLibcallName(RTLIB::SHL_I128, 0);
232 setLibcallName(RTLIB::SRL_I128, 0);
233 setLibcallName(RTLIB::SRA_I128, 0);
234
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000235 // Libcalls should use the AAPCS base standard ABI, even if hard float
236 // is in effect, as per the ARM RTABI specification, section 4.1.2.
237 if (Subtarget->isAAPCS_ABI()) {
238 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
239 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
240 CallingConv::ARM_AAPCS);
241 }
242 }
243
David Goodwinf1daf7d2009-07-08 23:10:31 +0000244 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000246 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000248 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
250 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000251
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000253 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000254
255 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 addDRTypeForNEON(MVT::v2f32);
257 addDRTypeForNEON(MVT::v8i8);
258 addDRTypeForNEON(MVT::v4i16);
259 addDRTypeForNEON(MVT::v2i32);
260 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000261
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addQRTypeForNEON(MVT::v4f32);
263 addQRTypeForNEON(MVT::v2f64);
264 addQRTypeForNEON(MVT::v16i8);
265 addQRTypeForNEON(MVT::v8i16);
266 addQRTypeForNEON(MVT::v4i32);
267 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000268
Bob Wilson74dc72e2009-09-15 23:55:57 +0000269 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
270 // neither Neon nor VFP support any arithmetic operations on it.
271 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
272 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
273 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
274 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
275 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
276 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
277 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
278 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
279 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
280 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
281 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
282 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
283 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
284 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
285 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
286 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
287 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
288 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
289 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
290 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
292 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
293 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
294 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
295
Bob Wilson642b3292009-09-16 00:32:15 +0000296 // Neon does not support some operations on v1i64 and v2i64 types.
297 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
298 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
299 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
300 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
301
Bob Wilson5bafff32009-06-22 23:27:02 +0000302 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
303 setTargetDAGCombine(ISD::SHL);
304 setTargetDAGCombine(ISD::SRL);
305 setTargetDAGCombine(ISD::SRA);
306 setTargetDAGCombine(ISD::SIGN_EXTEND);
307 setTargetDAGCombine(ISD::ZERO_EXTEND);
308 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000309 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000310 }
311
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000312 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000313
314 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000316
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000317 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000319
Evan Chenga8e29892007-01-19 07:51:42 +0000320 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000321 if (!Subtarget->isThumb1Only()) {
322 for (unsigned im = (unsigned)ISD::PRE_INC;
323 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setIndexedLoadAction(im, MVT::i1, Legal);
325 setIndexedLoadAction(im, MVT::i8, Legal);
326 setIndexedLoadAction(im, MVT::i16, Legal);
327 setIndexedLoadAction(im, MVT::i32, Legal);
328 setIndexedStoreAction(im, MVT::i1, Legal);
329 setIndexedStoreAction(im, MVT::i8, Legal);
330 setIndexedStoreAction(im, MVT::i16, Legal);
331 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000332 }
Evan Chenga8e29892007-01-19 07:51:42 +0000333 }
334
335 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000336 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::MUL, MVT::i64, Expand);
338 setOperationAction(ISD::MULHU, MVT::i32, Expand);
339 setOperationAction(ISD::MULHS, MVT::i32, Expand);
340 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
341 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000342 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::MUL, MVT::i64, Expand);
344 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000345 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000347 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000348 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000349 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000350 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SRL, MVT::i64, Custom);
352 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000353
354 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000356 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000358 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000360
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000361 // Only ARMv6 has BSWAP.
362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000364
Evan Chenga8e29892007-01-19 07:51:42 +0000365 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::SDIV, MVT::i32, Expand);
367 setOperationAction(ISD::UDIV, MVT::i32, Expand);
368 setOperationAction(ISD::SREM, MVT::i32, Expand);
369 setOperationAction(ISD::UREM, MVT::i32, Expand);
370 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
371 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000372
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
374 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
375 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
376 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000377 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000378
Evan Chenga8e29892007-01-19 07:51:42 +0000379 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::VASTART, MVT::Other, Custom);
381 setOperationAction(ISD::VAARG, MVT::Other, Expand);
382 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
383 setOperationAction(ISD::VAEND, MVT::Other, Expand);
384 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
385 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
387 // FIXME: Shouldn't need this, since no register is used, but the legalizer
388 // doesn't yet know how to not do that for SjLj.
389 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000390 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000391 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000392
Evan Chengd27c9fc2009-07-03 01:43:10 +0000393 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
395 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000396 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000398
David Goodwinf1daf7d2009-07-08 23:10:31 +0000399 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000400 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
401 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000403
404 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::SETCC, MVT::i32, Expand);
408 setOperationAction(ISD::SETCC, MVT::f32, Expand);
409 setOperationAction(ISD::SETCC, MVT::f64, Expand);
410 setOperationAction(ISD::SELECT, MVT::i32, Expand);
411 setOperationAction(ISD::SELECT, MVT::f32, Expand);
412 setOperationAction(ISD::SELECT, MVT::f64, Expand);
413 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
414 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
415 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000416
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
418 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
419 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
420 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
421 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000422
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000423 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::FSIN, MVT::f64, Expand);
425 setOperationAction(ISD::FSIN, MVT::f32, Expand);
426 setOperationAction(ISD::FCOS, MVT::f32, Expand);
427 setOperationAction(ISD::FCOS, MVT::f64, Expand);
428 setOperationAction(ISD::FREM, MVT::f64, Expand);
429 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000430 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
432 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000433 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::FPOW, MVT::f64, Expand);
435 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000436
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000437 // Various VFP goodness
438 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000439 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
440 if (Subtarget->hasVFP2()) {
441 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
442 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
443 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
444 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
445 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000446 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000447 if (!Subtarget->hasFP16()) {
448 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
449 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000450 }
Evan Cheng110cf482008-04-01 01:50:16 +0000451 }
Evan Chenga8e29892007-01-19 07:51:42 +0000452
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000453 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000454 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000455 setTargetDAGCombine(ISD::ADD);
456 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000457
Evan Chenga8e29892007-01-19 07:51:42 +0000458 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000459 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000460
Evan Chengbc9b7542009-08-15 07:59:10 +0000461 // FIXME: If-converter should use instruction latency to determine
462 // profitability rather than relying on fixed limits.
463 if (Subtarget->getCPUString() == "generic") {
464 // Generic (and overly aggressive) if-conversion limits.
465 setIfCvtBlockSizeLimit(10);
466 setIfCvtDupBlockSizeLimit(2);
Jim Grosbach35075a72010-03-24 16:15:14 +0000467 } else if (Subtarget->hasV7Ops()) {
Jim Grosbachfceabef2010-03-24 00:03:13 +0000468 setIfCvtBlockSizeLimit(3);
469 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000470 } else if (Subtarget->hasV6Ops()) {
471 setIfCvtBlockSizeLimit(2);
472 setIfCvtDupBlockSizeLimit(1);
473 } else {
474 setIfCvtBlockSizeLimit(3);
475 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000476 }
477
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000478 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000479 // Do not enable CodePlacementOpt for now: it currently runs after the
480 // ARMConstantIslandPass and messes up branch relaxation and placement
481 // of constant islands.
482 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000483}
484
Evan Chenga8e29892007-01-19 07:51:42 +0000485const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
486 switch (Opcode) {
487 default: return 0;
488 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000489 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
490 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000491 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000492 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
493 case ARMISD::tCALL: return "ARMISD::tCALL";
494 case ARMISD::BRCOND: return "ARMISD::BRCOND";
495 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000496 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000497 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
498 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
499 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000500 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000501 case ARMISD::CMPFP: return "ARMISD::CMPFP";
502 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
503 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
504 case ARMISD::CMOV: return "ARMISD::CMOV";
505 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000506
Jim Grosbach3482c802010-01-18 19:58:49 +0000507 case ARMISD::RBIT: return "ARMISD::RBIT";
508
Bob Wilson76a312b2010-03-19 22:51:32 +0000509 case ARMISD::FTOSI: return "ARMISD::FTOSI";
510 case ARMISD::FTOUI: return "ARMISD::FTOUI";
511 case ARMISD::SITOF: return "ARMISD::SITOF";
512 case ARMISD::UITOF: return "ARMISD::UITOF";
513
Evan Chenga8e29892007-01-19 07:51:42 +0000514 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
515 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
516 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000517
Jim Grosbache5165492009-11-09 00:11:35 +0000518 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
519 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000520
Evan Chengc5942082009-10-28 06:55:03 +0000521 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
522 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
523
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000524 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000525
Evan Cheng86198642009-08-07 00:34:42 +0000526 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
527
Jim Grosbach3728e962009-12-10 00:11:09 +0000528 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
529 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
530
Bob Wilson5bafff32009-06-22 23:27:02 +0000531 case ARMISD::VCEQ: return "ARMISD::VCEQ";
532 case ARMISD::VCGE: return "ARMISD::VCGE";
533 case ARMISD::VCGEU: return "ARMISD::VCGEU";
534 case ARMISD::VCGT: return "ARMISD::VCGT";
535 case ARMISD::VCGTU: return "ARMISD::VCGTU";
536 case ARMISD::VTST: return "ARMISD::VTST";
537
538 case ARMISD::VSHL: return "ARMISD::VSHL";
539 case ARMISD::VSHRs: return "ARMISD::VSHRs";
540 case ARMISD::VSHRu: return "ARMISD::VSHRu";
541 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
542 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
543 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
544 case ARMISD::VSHRN: return "ARMISD::VSHRN";
545 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
546 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
547 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
548 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
549 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
550 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
551 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
552 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
553 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
554 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
555 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
556 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
557 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
558 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000559 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000560 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000561 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000562 case ARMISD::VREV64: return "ARMISD::VREV64";
563 case ARMISD::VREV32: return "ARMISD::VREV32";
564 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000565 case ARMISD::VZIP: return "ARMISD::VZIP";
566 case ARMISD::VUZP: return "ARMISD::VUZP";
567 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000568 case ARMISD::FMAX: return "ARMISD::FMAX";
569 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000570 }
571}
572
Bill Wendlingb4202b82009-07-01 18:50:55 +0000573/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000574unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000575 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000576}
577
Evan Chenga8e29892007-01-19 07:51:42 +0000578//===----------------------------------------------------------------------===//
579// Lowering Code
580//===----------------------------------------------------------------------===//
581
Evan Chenga8e29892007-01-19 07:51:42 +0000582/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
583static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
584 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000585 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000586 case ISD::SETNE: return ARMCC::NE;
587 case ISD::SETEQ: return ARMCC::EQ;
588 case ISD::SETGT: return ARMCC::GT;
589 case ISD::SETGE: return ARMCC::GE;
590 case ISD::SETLT: return ARMCC::LT;
591 case ISD::SETLE: return ARMCC::LE;
592 case ISD::SETUGT: return ARMCC::HI;
593 case ISD::SETUGE: return ARMCC::HS;
594 case ISD::SETULT: return ARMCC::LO;
595 case ISD::SETULE: return ARMCC::LS;
596 }
597}
598
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000599/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
600static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000601 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000602 CondCode2 = ARMCC::AL;
603 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000604 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000605 case ISD::SETEQ:
606 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
607 case ISD::SETGT:
608 case ISD::SETOGT: CondCode = ARMCC::GT; break;
609 case ISD::SETGE:
610 case ISD::SETOGE: CondCode = ARMCC::GE; break;
611 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000612 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000613 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
614 case ISD::SETO: CondCode = ARMCC::VC; break;
615 case ISD::SETUO: CondCode = ARMCC::VS; break;
616 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
617 case ISD::SETUGT: CondCode = ARMCC::HI; break;
618 case ISD::SETUGE: CondCode = ARMCC::PL; break;
619 case ISD::SETLT:
620 case ISD::SETULT: CondCode = ARMCC::LT; break;
621 case ISD::SETLE:
622 case ISD::SETULE: CondCode = ARMCC::LE; break;
623 case ISD::SETNE:
624 case ISD::SETUNE: CondCode = ARMCC::NE; break;
625 }
Evan Chenga8e29892007-01-19 07:51:42 +0000626}
627
Bob Wilson1f595bb2009-04-17 19:07:39 +0000628//===----------------------------------------------------------------------===//
629// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000630//===----------------------------------------------------------------------===//
631
632#include "ARMGenCallingConv.inc"
633
634// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000635static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000636 CCValAssign::LocInfo &LocInfo,
637 CCState &State, bool CanFail) {
638 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
639
640 // Try to get the first register.
641 if (unsigned Reg = State.AllocateReg(RegList, 4))
642 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
643 else {
644 // For the 2nd half of a v2f64, do not fail.
645 if (CanFail)
646 return false;
647
648 // Put the whole thing on the stack.
649 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
650 State.AllocateStack(8, 4),
651 LocVT, LocInfo));
652 return true;
653 }
654
655 // Try to get the second register.
656 if (unsigned Reg = State.AllocateReg(RegList, 4))
657 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
658 else
659 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
660 State.AllocateStack(4, 4),
661 LocVT, LocInfo));
662 return true;
663}
664
Owen Andersone50ed302009-08-10 22:56:29 +0000665static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000666 CCValAssign::LocInfo &LocInfo,
667 ISD::ArgFlagsTy &ArgFlags,
668 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000669 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
670 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000672 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
673 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000674 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000675}
676
677// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000678static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000679 CCValAssign::LocInfo &LocInfo,
680 CCState &State, bool CanFail) {
681 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
682 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
683
684 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
685 if (Reg == 0) {
686 // For the 2nd half of a v2f64, do not just fail.
687 if (CanFail)
688 return false;
689
690 // Put the whole thing on the stack.
691 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
692 State.AllocateStack(8, 8),
693 LocVT, LocInfo));
694 return true;
695 }
696
697 unsigned i;
698 for (i = 0; i < 2; ++i)
699 if (HiRegList[i] == Reg)
700 break;
701
702 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
703 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
704 LocVT, LocInfo));
705 return true;
706}
707
Owen Andersone50ed302009-08-10 22:56:29 +0000708static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000709 CCValAssign::LocInfo &LocInfo,
710 ISD::ArgFlagsTy &ArgFlags,
711 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000712 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
713 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000714 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000715 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
716 return false;
717 return true; // we handled it
718}
719
Owen Andersone50ed302009-08-10 22:56:29 +0000720static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000721 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000722 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
723 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
724
Bob Wilsone65586b2009-04-17 20:40:45 +0000725 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
726 if (Reg == 0)
727 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000728
Bob Wilsone65586b2009-04-17 20:40:45 +0000729 unsigned i;
730 for (i = 0; i < 2; ++i)
731 if (HiRegList[i] == Reg)
732 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000733
Bob Wilson5bafff32009-06-22 23:27:02 +0000734 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000735 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000736 LocVT, LocInfo));
737 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000738}
739
Owen Andersone50ed302009-08-10 22:56:29 +0000740static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000741 CCValAssign::LocInfo &LocInfo,
742 ISD::ArgFlagsTy &ArgFlags,
743 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000744 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
745 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000747 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000748 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000749}
750
Owen Andersone50ed302009-08-10 22:56:29 +0000751static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000752 CCValAssign::LocInfo &LocInfo,
753 ISD::ArgFlagsTy &ArgFlags,
754 CCState &State) {
755 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
756 State);
757}
758
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000759/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
760/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000761CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000762 bool Return,
763 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000764 switch (CC) {
765 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000766 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000767 case CallingConv::C:
768 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000769 // Use target triple & subtarget features to do actual dispatch.
770 if (Subtarget->isAAPCS_ABI()) {
771 if (Subtarget->hasVFP2() &&
772 FloatABIType == FloatABI::Hard && !isVarArg)
773 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
774 else
775 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
776 } else
777 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000778 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000779 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000780 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000781 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000782 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000783 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000784 }
785}
786
Dan Gohman98ca4f22009-08-05 01:29:28 +0000787/// LowerCallResult - Lower the result values of a call into the
788/// appropriate copies out of appropriate physical registers.
789SDValue
790ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000791 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000792 const SmallVectorImpl<ISD::InputArg> &Ins,
793 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000794 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000795
Bob Wilson1f595bb2009-04-17 19:07:39 +0000796 // Assign locations to each value returned by this call.
797 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000798 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000799 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000800 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000801 CCAssignFnForNode(CallConv, /* Return*/ true,
802 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000803
804 // Copy all of the result registers out of their specified physreg.
805 for (unsigned i = 0; i != RVLocs.size(); ++i) {
806 CCValAssign VA = RVLocs[i];
807
Bob Wilson80915242009-04-25 00:33:20 +0000808 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000809 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000810 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000812 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000813 Chain = Lo.getValue(1);
814 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000815 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000817 InFlag);
818 Chain = Hi.getValue(1);
819 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000820 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 if (VA.getLocVT() == MVT::v2f64) {
823 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
824 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
825 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000826
827 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000829 Chain = Lo.getValue(1);
830 InFlag = Lo.getValue(2);
831 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000833 Chain = Hi.getValue(1);
834 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000835 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
837 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000838 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000839 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000840 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
841 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000842 Chain = Val.getValue(1);
843 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000844 }
Bob Wilson80915242009-04-25 00:33:20 +0000845
846 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000847 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000848 case CCValAssign::Full: break;
849 case CCValAssign::BCvt:
850 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
851 break;
852 }
853
Dan Gohman98ca4f22009-08-05 01:29:28 +0000854 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855 }
856
Dan Gohman98ca4f22009-08-05 01:29:28 +0000857 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000858}
859
860/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
861/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000862/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000863/// a byval function parameter.
864/// Sometimes what we are copying is the end of a larger object, the part that
865/// does not fit in registers.
866static SDValue
867CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
868 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
869 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000871 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000872 /*isVolatile=*/false, /*AlwaysInline=*/false,
873 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000874}
875
Bob Wilsondee46d72009-04-17 20:35:10 +0000876/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000877SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000878ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
879 SDValue StackPtr, SDValue Arg,
880 DebugLoc dl, SelectionDAG &DAG,
881 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000882 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000883 unsigned LocMemOffset = VA.getLocMemOffset();
884 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
885 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
886 if (Flags.isByVal()) {
887 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
888 }
889 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000890 PseudoSourceValue::getStack(), LocMemOffset,
891 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000892}
893
Dan Gohman98ca4f22009-08-05 01:29:28 +0000894void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000895 SDValue Chain, SDValue &Arg,
896 RegsToPassVector &RegsToPass,
897 CCValAssign &VA, CCValAssign &NextVA,
898 SDValue &StackPtr,
899 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000900 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +0000901
Jim Grosbache5165492009-11-09 00:11:35 +0000902 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000904 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
905
906 if (NextVA.isRegLoc())
907 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
908 else {
909 assert(NextVA.isMemLoc());
910 if (StackPtr.getNode() == 0)
911 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
912
Dan Gohman98ca4f22009-08-05 01:29:28 +0000913 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
914 dl, DAG, NextVA,
915 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000916 }
917}
918
Dan Gohman98ca4f22009-08-05 01:29:28 +0000919/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000920/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
921/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000922SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000923ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000924 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000925 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000926 const SmallVectorImpl<ISD::OutputArg> &Outs,
927 const SmallVectorImpl<ISD::InputArg> &Ins,
928 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000929 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000930 // ARM target does not yet support tail call optimization.
931 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000932
Bob Wilson1f595bb2009-04-17 19:07:39 +0000933 // Analyze operands of the call, assigning locations to each operand.
934 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000935 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
936 *DAG.getContext());
937 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000938 CCAssignFnForNode(CallConv, /* Return*/ false,
939 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000940
Bob Wilson1f595bb2009-04-17 19:07:39 +0000941 // Get a count of how many bytes are to be pushed on the stack.
942 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000943
944 // Adjust the stack pointer for the new arguments...
945 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000946 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000947
Jim Grosbachf9a4b762010-02-24 01:43:03 +0000948 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000949
Bob Wilson5bafff32009-06-22 23:27:02 +0000950 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000951 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000952
Bob Wilson1f595bb2009-04-17 19:07:39 +0000953 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000954 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000955 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
956 i != e;
957 ++i, ++realArgIdx) {
958 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000959 SDValue Arg = Outs[realArgIdx].Val;
960 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000961
Bob Wilson1f595bb2009-04-17 19:07:39 +0000962 // Promote the value if needed.
963 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000964 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000965 case CCValAssign::Full: break;
966 case CCValAssign::SExt:
967 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
968 break;
969 case CCValAssign::ZExt:
970 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
971 break;
972 case CCValAssign::AExt:
973 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
974 break;
975 case CCValAssign::BCvt:
976 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
977 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000978 }
979
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000980 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000981 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 if (VA.getLocVT() == MVT::v2f64) {
983 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
984 DAG.getConstant(0, MVT::i32));
985 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
986 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000987
Dan Gohman98ca4f22009-08-05 01:29:28 +0000988 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000989 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
990
991 VA = ArgLocs[++i]; // skip ahead to next loc
992 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000993 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000994 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
995 } else {
996 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +0000997
Dan Gohman98ca4f22009-08-05 01:29:28 +0000998 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
999 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001000 }
1001 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001002 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001003 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001004 }
1005 } else if (VA.isRegLoc()) {
1006 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1007 } else {
1008 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001009
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1011 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001012 }
Evan Chenga8e29892007-01-19 07:51:42 +00001013 }
1014
1015 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001017 &MemOpChains[0], MemOpChains.size());
1018
1019 // Build a sequence of copy-to-reg nodes chained together with token chain
1020 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001021 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001022 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001023 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001024 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001025 InFlag = Chain.getValue(1);
1026 }
1027
Bill Wendling056292f2008-09-16 21:48:12 +00001028 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1029 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1030 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001031 bool isDirect = false;
1032 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001033 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001034 MachineFunction &MF = DAG.getMachineFunction();
1035 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001036
1037 if (EnableARMLongCalls) {
1038 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1039 && "long-calls with non-static relocation model!");
1040 // Handle a global address or an external symbol. If it's not one of
1041 // those, the target's already in a register, so we don't need to do
1042 // anything extra.
1043 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001044 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001045 // Create a constant pool entry for the callee address
1046 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1047 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1048 ARMPCLabelIndex,
1049 ARMCP::CPValue, 0);
1050 // Get the address of the callee into a register
1051 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1052 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1053 Callee = DAG.getLoad(getPointerTy(), dl,
1054 DAG.getEntryNode(), CPAddr,
1055 PseudoSourceValue::getConstantPool(), 0,
1056 false, false, 0);
1057 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1058 const char *Sym = S->getSymbol();
1059
1060 // Create a constant pool entry for the callee address
1061 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1062 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1063 Sym, ARMPCLabelIndex, 0);
1064 // Get the address of the callee into a register
1065 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1066 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1067 Callee = DAG.getLoad(getPointerTy(), dl,
1068 DAG.getEntryNode(), CPAddr,
1069 PseudoSourceValue::getConstantPool(), 0,
1070 false, false, 0);
1071 }
1072 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001073 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001074 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001075 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001076 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001077 getTargetMachine().getRelocationModel() != Reloc::Static;
1078 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001079 // ARM call to a local ARM function is predicable.
1080 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001081 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001082 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001083 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001084 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001085 ARMPCLabelIndex,
1086 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001087 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001089 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001090 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001091 PseudoSourceValue::getConstantPool(), 0,
1092 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001093 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001094 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001095 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001096 } else
Evan Chengc60e76d2007-01-30 20:37:08 +00001097 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001098 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001099 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001100 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001101 getTargetMachine().getRelocationModel() != Reloc::Static;
1102 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001103 // tBX takes a register source operand.
1104 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001105 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001106 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001107 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001108 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001109 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001110 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001111 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001112 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001113 PseudoSourceValue::getConstantPool(), 0,
1114 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001115 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001116 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001117 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001118 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001119 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001120 }
1121
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001122 // FIXME: handle tail calls differently.
1123 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001124 if (Subtarget->isThumb()) {
1125 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001126 CallOpc = ARMISD::CALL_NOLINK;
1127 else
1128 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1129 } else {
1130 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001131 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1132 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001133 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001134 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001135 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001136 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001137 InFlag = Chain.getValue(1);
1138 }
1139
Dan Gohman475871a2008-07-27 21:46:04 +00001140 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001141 Ops.push_back(Chain);
1142 Ops.push_back(Callee);
1143
1144 // Add argument registers to the end of the list so that they are known live
1145 // into the call.
1146 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1147 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1148 RegsToPass[i].second.getValueType()));
1149
Gabor Greifba36cb52008-08-28 21:40:38 +00001150 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001151 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001152 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001154 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001155 InFlag = Chain.getValue(1);
1156
Chris Lattnere563bbc2008-10-11 22:08:30 +00001157 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1158 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001159 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001160 InFlag = Chain.getValue(1);
1161
Bob Wilson1f595bb2009-04-17 19:07:39 +00001162 // Handle result values, copying them out of physregs into vregs that we
1163 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001164 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1165 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001166}
1167
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168SDValue
1169ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001170 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001171 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001172 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001173
Bob Wilsondee46d72009-04-17 20:35:10 +00001174 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001175 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001176
Bob Wilsondee46d72009-04-17 20:35:10 +00001177 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1179 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001180
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001182 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1183 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001184
1185 // If this is the first return lowered for this function, add
1186 // the regs to the liveout set for the function.
1187 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1188 for (unsigned i = 0; i != RVLocs.size(); ++i)
1189 if (RVLocs[i].isRegLoc())
1190 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001191 }
1192
Bob Wilson1f595bb2009-04-17 19:07:39 +00001193 SDValue Flag;
1194
1195 // Copy the result values into the output registers.
1196 for (unsigned i = 0, realRVLocIdx = 0;
1197 i != RVLocs.size();
1198 ++i, ++realRVLocIdx) {
1199 CCValAssign &VA = RVLocs[i];
1200 assert(VA.isRegLoc() && "Can only return in registers!");
1201
Dan Gohman98ca4f22009-08-05 01:29:28 +00001202 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001203
1204 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001205 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001206 case CCValAssign::Full: break;
1207 case CCValAssign::BCvt:
1208 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1209 break;
1210 }
1211
Bob Wilson1f595bb2009-04-17 19:07:39 +00001212 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001214 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1216 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001217 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001218 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001219
1220 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1221 Flag = Chain.getValue(1);
1222 VA = RVLocs[++i]; // skip ahead to next loc
1223 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1224 HalfGPRs.getValue(1), Flag);
1225 Flag = Chain.getValue(1);
1226 VA = RVLocs[++i]; // skip ahead to next loc
1227
1228 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001229 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1230 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001231 }
1232 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1233 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001234 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001236 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001237 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001238 VA = RVLocs[++i]; // skip ahead to next loc
1239 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1240 Flag);
1241 } else
1242 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1243
Bob Wilsondee46d72009-04-17 20:35:10 +00001244 // Guarantee that all emitted copies are
1245 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001246 Flag = Chain.getValue(1);
1247 }
1248
1249 SDValue result;
1250 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001251 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001252 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001253 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001254
1255 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001256}
1257
Bob Wilsonb62d2572009-11-03 00:02:05 +00001258// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1259// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1260// one of the above mentioned nodes. It has to be wrapped because otherwise
1261// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1262// be used to form addressing mode. These wrapped nodes will be selected
1263// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001264static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001265 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001266 // FIXME there is no actual debug info here
1267 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001268 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001269 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001270 if (CP->isMachineConstantPoolEntry())
1271 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1272 CP->getAlignment());
1273 else
1274 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1275 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001277}
1278
Dan Gohmand858e902010-04-17 15:26:15 +00001279SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1280 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001281 MachineFunction &MF = DAG.getMachineFunction();
1282 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1283 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001284 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001285 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001286 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001287 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1288 SDValue CPAddr;
1289 if (RelocM == Reloc::Static) {
1290 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1291 } else {
1292 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001293 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001294 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1295 ARMCP::CPBlockAddress,
1296 PCAdj);
1297 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1298 }
1299 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1300 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001301 PseudoSourceValue::getConstantPool(), 0,
1302 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001303 if (RelocM == Reloc::Static)
1304 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001305 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001306 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001307}
1308
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001309// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001310SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001311ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001312 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001313 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001314 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001315 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001316 MachineFunction &MF = DAG.getMachineFunction();
1317 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1318 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001319 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001320 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001321 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001322 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001324 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001325 PseudoSourceValue::getConstantPool(), 0,
1326 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001327 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001328
Evan Chenge7e0d622009-11-06 22:24:13 +00001329 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001330 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001331
1332 // call __tls_get_addr.
1333 ArgListTy Args;
1334 ArgListEntry Entry;
1335 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001336 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001337 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001338 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001339 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001340 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1341 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001342 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001343 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001344 return CallResult.first;
1345}
1346
1347// Lower ISD::GlobalTLSAddress using the "initial exec" or
1348// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001349SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001350ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001351 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001352 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001353 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001354 SDValue Offset;
1355 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001356 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001357 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001358 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001359
Chris Lattner4fb63d02009-07-15 04:12:33 +00001360 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001361 MachineFunction &MF = DAG.getMachineFunction();
1362 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1363 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1364 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001365 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1366 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001367 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001368 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001369 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001370 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001371 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001372 PseudoSourceValue::getConstantPool(), 0,
1373 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001374 Chain = Offset.getValue(1);
1375
Evan Chenge7e0d622009-11-06 22:24:13 +00001376 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001377 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001378
Evan Cheng9eda6892009-10-31 03:39:36 +00001379 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001380 PseudoSourceValue::getConstantPool(), 0,
1381 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001382 } else {
1383 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001384 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001385 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001387 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001388 PseudoSourceValue::getConstantPool(), 0,
1389 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001390 }
1391
1392 // The address of the thread local variable is the add of the thread
1393 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001394 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001395}
1396
Dan Gohman475871a2008-07-27 21:46:04 +00001397SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001398ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001399 // TODO: implement the "local dynamic" model
1400 assert(Subtarget->isTargetELF() &&
1401 "TLS not implemented for non-ELF targets");
1402 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1403 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1404 // otherwise use the "Local Exec" TLS Model
1405 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1406 return LowerToTLSGeneralDynamicModel(GA, DAG);
1407 else
1408 return LowerToTLSExecModels(GA, DAG);
1409}
1410
Dan Gohman475871a2008-07-27 21:46:04 +00001411SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001412 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001413 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001414 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001415 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001416 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1417 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001418 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001419 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001420 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001421 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001422 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001423 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001424 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001425 PseudoSourceValue::getConstantPool(), 0,
1426 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001427 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001428 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001429 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001430 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001431 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001432 PseudoSourceValue::getGOT(), 0,
1433 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001434 return Result;
1435 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001436 // If we have T2 ops, we can materialize the address directly via movt/movw
1437 // pair. This is always cheaper.
1438 if (Subtarget->useMovt()) {
1439 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1440 DAG.getTargetGlobalAddress(GV, PtrVT));
1441 } else {
1442 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1443 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1444 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001445 PseudoSourceValue::getConstantPool(), 0,
1446 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001447 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001448 }
1449}
1450
Dan Gohman475871a2008-07-27 21:46:04 +00001451SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001452 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001453 MachineFunction &MF = DAG.getMachineFunction();
1454 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1455 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001456 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001457 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001458 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001459 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001460 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001461 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001462 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001463 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001464 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001465 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1466 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001467 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001468 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001469 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001470 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001471
Evan Cheng9eda6892009-10-31 03:39:36 +00001472 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001473 PseudoSourceValue::getConstantPool(), 0,
1474 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001475 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001476
1477 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001478 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001479 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001480 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001481
Evan Cheng63476a82009-09-03 07:04:02 +00001482 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001483 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001484 PseudoSourceValue::getGOT(), 0,
1485 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001486
1487 return Result;
1488}
1489
Dan Gohman475871a2008-07-27 21:46:04 +00001490SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001491 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001492 assert(Subtarget->isTargetELF() &&
1493 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001494 MachineFunction &MF = DAG.getMachineFunction();
1495 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1496 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001497 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001498 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001499 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001500 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1501 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001502 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001503 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001504 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001505 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001506 PseudoSourceValue::getConstantPool(), 0,
1507 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001508 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001509 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001510}
1511
Jim Grosbach0e0da732009-05-12 23:59:14 +00001512SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001513ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001514 const ARMSubtarget *Subtarget)
1515 const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001516 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001517 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001518 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001519 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001520 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001521 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001522 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1523 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001524 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001525 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001526 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1527 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001528 EVT PtrVT = getPointerTy();
1529 DebugLoc dl = Op.getDebugLoc();
1530 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1531 SDValue CPAddr;
1532 unsigned PCAdj = (RelocM != Reloc::PIC_)
1533 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001534 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001535 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1536 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001537 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001539 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001540 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001541 PseudoSourceValue::getConstantPool(), 0,
1542 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001543 SDValue Chain = Result.getValue(1);
1544
1545 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001546 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001547 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1548 }
1549 return Result;
1550 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001551 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001552 SDValue Val = Subtarget->isThumb() ?
1553 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1554 DAG.getConstant(0, MVT::i32);
1555 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1556 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001557 }
1558}
1559
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001560static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1561 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001562 DebugLoc dl = Op.getDebugLoc();
1563 SDValue Op5 = Op.getOperand(5);
1564 SDValue Res;
1565 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1566 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001567 if (Subtarget->hasV7Ops())
1568 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1569 else
1570 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1571 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001572 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001573 if (Subtarget->hasV7Ops())
1574 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1575 else
1576 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1577 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001578 }
1579 return Res;
1580}
1581
Dan Gohman1e93df62010-04-17 14:41:14 +00001582static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1583 MachineFunction &MF = DAG.getMachineFunction();
1584 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1585
Evan Chenga8e29892007-01-19 07:51:42 +00001586 // vastart just stores the address of the VarArgsFrameIndex slot into the
1587 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001588 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001589 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001590 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001591 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001592 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1593 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001594}
1595
Dan Gohman475871a2008-07-27 21:46:04 +00001596SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001597ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1598 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001599 SDNode *Node = Op.getNode();
1600 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001601 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001602 SDValue Chain = Op.getOperand(0);
1603 SDValue Size = Op.getOperand(1);
1604 SDValue Align = Op.getOperand(2);
1605
1606 // Chain the dynamic stack allocation so that it doesn't modify the stack
1607 // pointer when other instructions are using the stack.
1608 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1609
1610 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1611 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1612 if (AlignVal > StackAlign)
1613 // Do this now since selection pass cannot introduce new target
1614 // independent node.
1615 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1616
1617 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1618 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1619 // do even more horrible hack later.
1620 MachineFunction &MF = DAG.getMachineFunction();
1621 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1622 if (AFI->isThumb1OnlyFunction()) {
1623 bool Negate = true;
1624 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1625 if (C) {
1626 uint32_t Val = C->getZExtValue();
1627 if (Val <= 508 && ((Val & 3) == 0))
1628 Negate = false;
1629 }
1630 if (Negate)
1631 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1632 }
1633
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001635 SDValue Ops1[] = { Chain, Size, Align };
1636 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1637 Chain = Res.getValue(1);
1638 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1639 DAG.getIntPtrConstant(0, true), SDValue());
1640 SDValue Ops2[] = { Res, Chain };
1641 return DAG.getMergeValues(Ops2, 2, dl);
1642}
1643
1644SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001645ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1646 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001647 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001648 MachineFunction &MF = DAG.getMachineFunction();
1649 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1650
1651 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001652 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001653 RC = ARM::tGPRRegisterClass;
1654 else
1655 RC = ARM::GPRRegisterClass;
1656
1657 // Transform the arguments stored in physical registers into virtual ones.
1658 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001659 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001660
1661 SDValue ArgValue2;
1662 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001663 MachineFrameInfo *MFI = MF.getFrameInfo();
Bob Wilson6a234f02010-04-13 22:03:22 +00001664 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001665
1666 // Create load node to retrieve arguments from the stack.
1667 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001668 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001669 PseudoSourceValue::getFixedStack(FI), 0,
1670 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001671 } else {
1672 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001674 }
1675
Jim Grosbache5165492009-11-09 00:11:35 +00001676 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001677}
1678
1679SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001681 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001682 const SmallVectorImpl<ISD::InputArg>
1683 &Ins,
1684 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001685 SmallVectorImpl<SDValue> &InVals)
1686 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001687
Bob Wilson1f595bb2009-04-17 19:07:39 +00001688 MachineFunction &MF = DAG.getMachineFunction();
1689 MachineFrameInfo *MFI = MF.getFrameInfo();
1690
Bob Wilson1f595bb2009-04-17 19:07:39 +00001691 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1692
1693 // Assign locations to all of the incoming arguments.
1694 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1696 *DAG.getContext());
1697 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001698 CCAssignFnForNode(CallConv, /* Return*/ false,
1699 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001700
1701 SmallVector<SDValue, 16> ArgValues;
1702
1703 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1704 CCValAssign &VA = ArgLocs[i];
1705
Bob Wilsondee46d72009-04-17 20:35:10 +00001706 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001707 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001708 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001709
Bob Wilson5bafff32009-06-22 23:27:02 +00001710 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001711 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001712 // f64 and vector types are split up into multiple registers or
1713 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001714 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001715 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001717 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001718 SDValue ArgValue2;
1719 if (VA.isMemLoc()) {
1720 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(),
1721 true, false);
1722 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1723 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
1724 PseudoSourceValue::getFixedStack(FI), 0,
1725 false, false, 0);
1726 } else {
1727 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1728 Chain, DAG, dl);
1729 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1731 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001732 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001733 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001734 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1735 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001737
Bob Wilson5bafff32009-06-22 23:27:02 +00001738 } else {
1739 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001740
Owen Anderson825b72b2009-08-11 20:47:22 +00001741 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001742 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001743 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001744 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001746 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001747 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001748 RC = (AFI->isThumb1OnlyFunction() ?
1749 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001750 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001751 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001752
1753 // Transform the arguments in physical registers into virtual ones.
1754 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001755 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001756 }
1757
1758 // If this is an 8 or 16-bit value, it is really passed promoted
1759 // to 32 bits. Insert an assert[sz]ext to capture this, then
1760 // truncate to the right size.
1761 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001762 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001763 case CCValAssign::Full: break;
1764 case CCValAssign::BCvt:
1765 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1766 break;
1767 case CCValAssign::SExt:
1768 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1769 DAG.getValueType(VA.getValVT()));
1770 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1771 break;
1772 case CCValAssign::ZExt:
1773 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1774 DAG.getValueType(VA.getValVT()));
1775 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1776 break;
1777 }
1778
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001780
1781 } else { // VA.isRegLoc()
1782
1783 // sanity check
1784 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001785 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001786
1787 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001788 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1789 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001790
Bob Wilsondee46d72009-04-17 20:35:10 +00001791 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001792 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001793 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001794 PseudoSourceValue::getFixedStack(FI), 0,
1795 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001796 }
1797 }
1798
1799 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001800 if (isVarArg) {
1801 static const unsigned GPRArgRegs[] = {
1802 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1803 };
1804
Bob Wilsondee46d72009-04-17 20:35:10 +00001805 unsigned NumGPRs = CCInfo.getFirstUnallocated
1806 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001807
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001808 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1809 unsigned VARegSize = (4 - NumGPRs) * 4;
1810 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001811 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001812 if (VARegSaveSize) {
1813 // If this function is vararg, store any remaining integer argument regs
1814 // to their spots on the stack so that they may be loaded by deferencing
1815 // the result of va_next.
1816 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00001817 AFI->setVarArgsFrameIndex(
1818 MFI->CreateFixedObject(VARegSaveSize,
1819 ArgOffset + VARegSaveSize - VARegSize,
1820 true, false));
1821 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
1822 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001823
Dan Gohman475871a2008-07-27 21:46:04 +00001824 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001825 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001826 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001827 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001828 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001829 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001830 RC = ARM::GPRRegisterClass;
1831
Bob Wilson998e1252009-04-20 18:36:57 +00001832 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00001834 SDValue Store =
1835 DAG.getStore(Val.getValue(1), dl, Val, FIN,
1836 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()), 0,
1837 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001838 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001839 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001840 DAG.getConstant(4, getPointerTy()));
1841 }
1842 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001844 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001845 } else
1846 // This will point to the next argument passed via stack.
Dan Gohman1e93df62010-04-17 14:41:14 +00001847 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset,
1848 true, false));
Evan Chenga8e29892007-01-19 07:51:42 +00001849 }
1850
Dan Gohman98ca4f22009-08-05 01:29:28 +00001851 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001852}
1853
1854/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001855static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001856 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001857 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001858 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001859 // Maybe this has already been legalized into the constant pool?
1860 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001861 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001862 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00001863 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001864 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001865 }
1866 }
1867 return false;
1868}
1869
Evan Chenga8e29892007-01-19 07:51:42 +00001870/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1871/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001872SDValue
1873ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00001874 SDValue &ARMCC, SelectionDAG &DAG,
1875 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00001876 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001877 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001878 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001879 // Constant does not fit, try adjusting it by one?
1880 switch (CC) {
1881 default: break;
1882 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001883 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001884 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001885 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001886 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001887 }
1888 break;
1889 case ISD::SETULT:
1890 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001891 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001892 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001894 }
1895 break;
1896 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001897 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001898 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001899 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001901 }
1902 break;
1903 case ISD::SETULE:
1904 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001905 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001906 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001908 }
1909 break;
1910 }
1911 }
1912 }
1913
1914 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001915 ARMISD::NodeType CompareType;
1916 switch (CondCode) {
1917 default:
1918 CompareType = ARMISD::CMP;
1919 break;
1920 case ARMCC::EQ:
1921 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001922 // Uses only Z Flag
1923 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001924 break;
1925 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1927 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001928}
1929
1930/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001931static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001932 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001933 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001934 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001936 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1938 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001939}
1940
Dan Gohmand858e902010-04-17 15:26:15 +00001941SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001942 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001943 SDValue LHS = Op.getOperand(0);
1944 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001945 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001946 SDValue TrueVal = Op.getOperand(2);
1947 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001948 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001949
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001951 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001953 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001954 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001955 }
1956
1957 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001958 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001959
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1961 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001962 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1963 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001964 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001965 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001967 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001968 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001969 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001970 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001971 }
1972 return Result;
1973}
1974
Dan Gohmand858e902010-04-17 15:26:15 +00001975SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00001976 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001977 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001978 SDValue LHS = Op.getOperand(2);
1979 SDValue RHS = Op.getOperand(3);
1980 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001981 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001982
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001984 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001986 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001987 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001988 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001989 }
1990
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001992 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001993 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001994
Dale Johannesende064702009-02-06 21:50:26 +00001995 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1997 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1998 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001999 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002000 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002001 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002004 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002005 }
2006 return Res;
2007}
2008
Dan Gohmand858e902010-04-17 15:26:15 +00002009SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002010 SDValue Chain = Op.getOperand(0);
2011 SDValue Table = Op.getOperand(1);
2012 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002013 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002014
Owen Andersone50ed302009-08-10 22:56:29 +00002015 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002016 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2017 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002018 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002019 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002021 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2022 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002023 if (Subtarget->isThumb2()) {
2024 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2025 // which does another jump to the destination. This also makes it easier
2026 // to translate it to TBB / TBH later.
2027 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002029 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002030 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002031 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002032 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002033 PseudoSourceValue::getJumpTable(), 0,
2034 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002035 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002036 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002038 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002039 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002040 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002041 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002043 }
Evan Chenga8e29892007-01-19 07:51:42 +00002044}
2045
Bob Wilson76a312b2010-03-19 22:51:32 +00002046static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2047 DebugLoc dl = Op.getDebugLoc();
2048 unsigned Opc;
2049
2050 switch (Op.getOpcode()) {
2051 default:
2052 assert(0 && "Invalid opcode!");
2053 case ISD::FP_TO_SINT:
2054 Opc = ARMISD::FTOSI;
2055 break;
2056 case ISD::FP_TO_UINT:
2057 Opc = ARMISD::FTOUI;
2058 break;
2059 }
2060 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2061 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2062}
2063
2064static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2065 EVT VT = Op.getValueType();
2066 DebugLoc dl = Op.getDebugLoc();
2067 unsigned Opc;
2068
2069 switch (Op.getOpcode()) {
2070 default:
2071 assert(0 && "Invalid opcode!");
2072 case ISD::SINT_TO_FP:
2073 Opc = ARMISD::SITOF;
2074 break;
2075 case ISD::UINT_TO_FP:
2076 Opc = ARMISD::UITOF;
2077 break;
2078 }
2079
2080 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2081 return DAG.getNode(Opc, dl, VT, Op);
2082}
2083
Dan Gohman475871a2008-07-27 21:46:04 +00002084static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002085 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002086 SDValue Tmp0 = Op.getOperand(0);
2087 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002088 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002089 EVT VT = Op.getValueType();
2090 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002091 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2092 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2094 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002095 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002096}
2097
Dan Gohmand858e902010-04-17 15:26:15 +00002098SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002099 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2100 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002101 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002102 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2103 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002104 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002105 ? ARM::R7 : ARM::R11;
2106 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2107 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002108 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2109 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002110 return FrameAddr;
2111}
2112
Dan Gohman475871a2008-07-27 21:46:04 +00002113SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002114ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002115 SDValue Chain,
2116 SDValue Dst, SDValue Src,
2117 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00002118 bool isVolatile, bool AlwaysInline,
Dan Gohmand858e902010-04-17 15:26:15 +00002119 const Value *DstSV,
2120 uint64_t DstSVOff,
2121 const Value *SrcSV,
2122 uint64_t SrcSVOff) const {
Evan Cheng4102eb52007-10-22 22:11:27 +00002123 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002124 // This requires 4-byte alignment.
2125 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002126 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002127 // This requires the copy size to be a constant, preferrably
2128 // within a subtarget-specific limit.
2129 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2130 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002131 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002132 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002133 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002134 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002135
2136 unsigned BytesLeft = SizeVal & 3;
2137 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002138 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002140 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002141 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002142 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002143 SDValue TFOps[MAX_LOADS_IN_LDM];
2144 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002145 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002146
Evan Cheng4102eb52007-10-22 22:11:27 +00002147 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2148 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002149 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002150 while (EmittedNumMemOps < NumMemOps) {
2151 for (i = 0;
2152 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002153 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002154 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2155 DAG.getConstant(SrcOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002156 SrcSV, SrcSVOff + SrcOff, isVolatile, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002157 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002158 SrcOff += VTSize;
2159 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002160 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002161
Evan Cheng4102eb52007-10-22 22:11:27 +00002162 for (i = 0;
2163 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002164 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002165 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2166 DAG.getConstant(DstOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002167 DstSV, DstSVOff + DstOff, isVolatile, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002168 DstOff += VTSize;
2169 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002170 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002171
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002172 EmittedNumMemOps += i;
2173 }
2174
Bob Wilson2dc4f542009-03-20 22:42:55 +00002175 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002176 return Chain;
2177
2178 // Issue loads / stores for the trailing (1 - 3) bytes.
2179 unsigned BytesLeftSave = BytesLeft;
2180 i = 0;
2181 while (BytesLeft) {
2182 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002183 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002184 VTSize = 2;
2185 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002186 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002187 VTSize = 1;
2188 }
2189
Dale Johannesen0f502f62009-02-03 22:26:09 +00002190 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002191 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2192 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002193 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002194 TFOps[i] = Loads[i].getValue(1);
2195 ++i;
2196 SrcOff += VTSize;
2197 BytesLeft -= VTSize;
2198 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002199 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002200
2201 i = 0;
2202 BytesLeft = BytesLeftSave;
2203 while (BytesLeft) {
2204 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002205 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002206 VTSize = 2;
2207 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002208 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002209 VTSize = 1;
2210 }
2211
Dale Johannesen0f502f62009-02-03 22:26:09 +00002212 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002213 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2214 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002215 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002216 ++i;
2217 DstOff += VTSize;
2218 BytesLeft -= VTSize;
2219 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002220 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002221}
2222
Bob Wilson9f3f0612010-04-17 05:30:19 +00002223/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2224/// expand a bit convert where either the source or destination type is i64 to
2225/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2226/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2227/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002228static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002229 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2230 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002232
Bob Wilson9f3f0612010-04-17 05:30:19 +00002233 // This function is only supposed to be called for i64 types, either as the
2234 // source or destination of the bit convert.
2235 EVT SrcVT = Op.getValueType();
2236 EVT DstVT = N->getValueType(0);
2237 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2238 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002239
Bob Wilson9f3f0612010-04-17 05:30:19 +00002240 // Turn i64->f64 into VMOVDRR.
2241 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002242 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2243 DAG.getConstant(0, MVT::i32));
2244 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2245 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002246 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002247 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002248
Jim Grosbache5165492009-11-09 00:11:35 +00002249 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002250 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2251 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2252 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2253 // Merge the pieces into a single i64 value.
2254 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2255 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002256
Bob Wilson9f3f0612010-04-17 05:30:19 +00002257 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002258}
2259
Bob Wilson5bafff32009-06-22 23:27:02 +00002260/// getZeroVector - Returns a vector of specified type with all zero elements.
2261///
Owen Andersone50ed302009-08-10 22:56:29 +00002262static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002263 assert(VT.isVector() && "Expected a vector type");
2264
2265 // Zero vectors are used to represent vector negation and in those cases
2266 // will be implemented with the NEON VNEG instruction. However, VNEG does
2267 // not support i64 elements, so sometimes the zero vectors will need to be
2268 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002269 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002270 // to their dest type. This ensures they get CSE'd.
2271 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002272 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2273 SmallVector<SDValue, 8> Ops;
2274 MVT TVT;
2275
2276 if (VT.getSizeInBits() == 64) {
2277 Ops.assign(8, Cst); TVT = MVT::v8i8;
2278 } else {
2279 Ops.assign(16, Cst); TVT = MVT::v16i8;
2280 }
2281 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002282
2283 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2284}
2285
2286/// getOnesVector - Returns a vector of specified type with all bits set.
2287///
Owen Andersone50ed302009-08-10 22:56:29 +00002288static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002289 assert(VT.isVector() && "Expected a vector type");
2290
Bob Wilson929ffa22009-10-30 20:13:25 +00002291 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002292 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002293 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002294 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2295 SmallVector<SDValue, 8> Ops;
2296 MVT TVT;
2297
2298 if (VT.getSizeInBits() == 64) {
2299 Ops.assign(8, Cst); TVT = MVT::v8i8;
2300 } else {
2301 Ops.assign(16, Cst); TVT = MVT::v16i8;
2302 }
2303 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002304
2305 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2306}
2307
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002308/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2309/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002310SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2311 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002312 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2313 EVT VT = Op.getValueType();
2314 unsigned VTBits = VT.getSizeInBits();
2315 DebugLoc dl = Op.getDebugLoc();
2316 SDValue ShOpLo = Op.getOperand(0);
2317 SDValue ShOpHi = Op.getOperand(1);
2318 SDValue ShAmt = Op.getOperand(2);
2319 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002320 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002321
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002322 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2323
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002324 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2325 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2326 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2327 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2328 DAG.getConstant(VTBits, MVT::i32));
2329 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2330 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002331 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002332
2333 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2334 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002335 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002336 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002337 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2338 CCR, Cmp);
2339
2340 SDValue Ops[2] = { Lo, Hi };
2341 return DAG.getMergeValues(Ops, 2, dl);
2342}
2343
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002344/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2345/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002346SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2347 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002348 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2349 EVT VT = Op.getValueType();
2350 unsigned VTBits = VT.getSizeInBits();
2351 DebugLoc dl = Op.getDebugLoc();
2352 SDValue ShOpLo = Op.getOperand(0);
2353 SDValue ShOpHi = Op.getOperand(1);
2354 SDValue ShAmt = Op.getOperand(2);
2355 SDValue ARMCC;
2356
2357 assert(Op.getOpcode() == ISD::SHL_PARTS);
2358 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2359 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2360 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2361 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2362 DAG.getConstant(VTBits, MVT::i32));
2363 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2364 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2365
2366 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2367 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2368 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002369 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002370 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2371 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2372 CCR, Cmp);
2373
2374 SDValue Ops[2] = { Lo, Hi };
2375 return DAG.getMergeValues(Ops, 2, dl);
2376}
2377
Jim Grosbach3482c802010-01-18 19:58:49 +00002378static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2379 const ARMSubtarget *ST) {
2380 EVT VT = N->getValueType(0);
2381 DebugLoc dl = N->getDebugLoc();
2382
2383 if (!ST->hasV6T2Ops())
2384 return SDValue();
2385
2386 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2387 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2388}
2389
Bob Wilson5bafff32009-06-22 23:27:02 +00002390static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2391 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002392 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002393 DebugLoc dl = N->getDebugLoc();
2394
2395 // Lower vector shifts on NEON to use VSHL.
2396 if (VT.isVector()) {
2397 assert(ST->hasNEON() && "unexpected vector shift");
2398
2399 // Left shifts translate directly to the vshiftu intrinsic.
2400 if (N->getOpcode() == ISD::SHL)
2401 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002402 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002403 N->getOperand(0), N->getOperand(1));
2404
2405 assert((N->getOpcode() == ISD::SRA ||
2406 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2407
2408 // NEON uses the same intrinsics for both left and right shifts. For
2409 // right shifts, the shift amounts are negative, so negate the vector of
2410 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002411 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002412 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2413 getZeroVector(ShiftVT, DAG, dl),
2414 N->getOperand(1));
2415 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2416 Intrinsic::arm_neon_vshifts :
2417 Intrinsic::arm_neon_vshiftu);
2418 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002419 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002420 N->getOperand(0), NegatedCount);
2421 }
2422
Eli Friedmance392eb2009-08-22 03:13:10 +00002423 // We can get here for a node like i32 = ISD::SHL i32, i64
2424 if (VT != MVT::i64)
2425 return SDValue();
2426
2427 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002428 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002429
Chris Lattner27a6c732007-11-24 07:07:01 +00002430 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2431 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002432 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002433 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002434
Chris Lattner27a6c732007-11-24 07:07:01 +00002435 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002436 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002437
Chris Lattner27a6c732007-11-24 07:07:01 +00002438 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002439 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2440 DAG.getConstant(0, MVT::i32));
2441 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2442 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002443
Chris Lattner27a6c732007-11-24 07:07:01 +00002444 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2445 // captures the result into a carry flag.
2446 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002447 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002448
Chris Lattner27a6c732007-11-24 07:07:01 +00002449 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002451
Chris Lattner27a6c732007-11-24 07:07:01 +00002452 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002454}
2455
Bob Wilson5bafff32009-06-22 23:27:02 +00002456static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2457 SDValue TmpOp0, TmpOp1;
2458 bool Invert = false;
2459 bool Swap = false;
2460 unsigned Opc = 0;
2461
2462 SDValue Op0 = Op.getOperand(0);
2463 SDValue Op1 = Op.getOperand(1);
2464 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002465 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002466 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2467 DebugLoc dl = Op.getDebugLoc();
2468
2469 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2470 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002471 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002472 case ISD::SETUNE:
2473 case ISD::SETNE: Invert = true; // Fallthrough
2474 case ISD::SETOEQ:
2475 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2476 case ISD::SETOLT:
2477 case ISD::SETLT: Swap = true; // Fallthrough
2478 case ISD::SETOGT:
2479 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2480 case ISD::SETOLE:
2481 case ISD::SETLE: Swap = true; // Fallthrough
2482 case ISD::SETOGE:
2483 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2484 case ISD::SETUGE: Swap = true; // Fallthrough
2485 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2486 case ISD::SETUGT: Swap = true; // Fallthrough
2487 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2488 case ISD::SETUEQ: Invert = true; // Fallthrough
2489 case ISD::SETONE:
2490 // Expand this to (OLT | OGT).
2491 TmpOp0 = Op0;
2492 TmpOp1 = Op1;
2493 Opc = ISD::OR;
2494 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2495 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2496 break;
2497 case ISD::SETUO: Invert = true; // Fallthrough
2498 case ISD::SETO:
2499 // Expand this to (OLT | OGE).
2500 TmpOp0 = Op0;
2501 TmpOp1 = Op1;
2502 Opc = ISD::OR;
2503 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2504 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2505 break;
2506 }
2507 } else {
2508 // Integer comparisons.
2509 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002510 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002511 case ISD::SETNE: Invert = true;
2512 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2513 case ISD::SETLT: Swap = true;
2514 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2515 case ISD::SETLE: Swap = true;
2516 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2517 case ISD::SETULT: Swap = true;
2518 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2519 case ISD::SETULE: Swap = true;
2520 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2521 }
2522
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002523 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002524 if (Opc == ARMISD::VCEQ) {
2525
2526 SDValue AndOp;
2527 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2528 AndOp = Op0;
2529 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2530 AndOp = Op1;
2531
2532 // Ignore bitconvert.
2533 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2534 AndOp = AndOp.getOperand(0);
2535
2536 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2537 Opc = ARMISD::VTST;
2538 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2539 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2540 Invert = !Invert;
2541 }
2542 }
2543 }
2544
2545 if (Swap)
2546 std::swap(Op0, Op1);
2547
2548 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2549
2550 if (Invert)
2551 Result = DAG.getNOT(dl, Result, VT);
2552
2553 return Result;
2554}
2555
2556/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2557/// VMOV instruction, and if so, return the constant being splatted.
2558static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2559 unsigned SplatBitSize, SelectionDAG &DAG) {
2560 switch (SplatBitSize) {
2561 case 8:
2562 // Any 1-byte value is OK.
2563 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002564 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002565
2566 case 16:
2567 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2568 if ((SplatBits & ~0xff) == 0 ||
2569 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002570 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002571 break;
2572
2573 case 32:
2574 // NEON's 32-bit VMOV supports splat values where:
2575 // * only one byte is nonzero, or
2576 // * the least significant byte is 0xff and the second byte is nonzero, or
2577 // * the least significant 2 bytes are 0xff and the third is nonzero.
2578 if ((SplatBits & ~0xff) == 0 ||
2579 (SplatBits & ~0xff00) == 0 ||
2580 (SplatBits & ~0xff0000) == 0 ||
2581 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002582 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002583
2584 if ((SplatBits & ~0xffff) == 0 &&
2585 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002586 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002587
2588 if ((SplatBits & ~0xffffff) == 0 &&
2589 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002590 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002591
2592 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2593 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2594 // VMOV.I32. A (very) minor optimization would be to replicate the value
2595 // and fall through here to test for a valid 64-bit splat. But, then the
2596 // caller would also need to check and handle the change in size.
2597 break;
2598
2599 case 64: {
2600 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2601 uint64_t BitMask = 0xff;
2602 uint64_t Val = 0;
2603 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2604 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2605 Val |= BitMask;
2606 else if ((SplatBits & BitMask) != 0)
2607 return SDValue();
2608 BitMask <<= 8;
2609 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002611 }
2612
2613 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002614 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002615 break;
2616 }
2617
2618 return SDValue();
2619}
2620
2621/// getVMOVImm - If this is a build_vector of constants which can be
2622/// formed by using a VMOV instruction of the specified element size,
2623/// return the constant being splatted. The ByteSize field indicates the
2624/// number of bytes of each element [1248].
2625SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2626 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2627 APInt SplatBits, SplatUndef;
2628 unsigned SplatBitSize;
2629 bool HasAnyUndefs;
2630 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2631 HasAnyUndefs, ByteSize * 8))
2632 return SDValue();
2633
2634 if (SplatBitSize > ByteSize * 8)
2635 return SDValue();
2636
2637 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2638 SplatBitSize, DAG);
2639}
2640
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002641static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2642 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002643 unsigned NumElts = VT.getVectorNumElements();
2644 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002645 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002646
2647 // If this is a VEXT shuffle, the immediate value is the index of the first
2648 // element. The other shuffle indices must be the successive elements after
2649 // the first one.
2650 unsigned ExpectedElt = Imm;
2651 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002652 // Increment the expected index. If it wraps around, it may still be
2653 // a VEXT but the source vectors must be swapped.
2654 ExpectedElt += 1;
2655 if (ExpectedElt == NumElts * 2) {
2656 ExpectedElt = 0;
2657 ReverseVEXT = true;
2658 }
2659
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002660 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002661 return false;
2662 }
2663
2664 // Adjust the index value if the source operands will be swapped.
2665 if (ReverseVEXT)
2666 Imm -= NumElts;
2667
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002668 return true;
2669}
2670
Bob Wilson8bb9e482009-07-26 00:39:34 +00002671/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2672/// instruction with the specified blocksize. (The order of the elements
2673/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002674static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2675 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002676 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2677 "Only possible block sizes for VREV are: 16, 32, 64");
2678
Bob Wilson8bb9e482009-07-26 00:39:34 +00002679 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002680 if (EltSz == 64)
2681 return false;
2682
2683 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002684 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002685
2686 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2687 return false;
2688
2689 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002690 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002691 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2692 return false;
2693 }
2694
2695 return true;
2696}
2697
Bob Wilsonc692cb72009-08-21 20:54:19 +00002698static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2699 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002700 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2701 if (EltSz == 64)
2702 return false;
2703
Bob Wilsonc692cb72009-08-21 20:54:19 +00002704 unsigned NumElts = VT.getVectorNumElements();
2705 WhichResult = (M[0] == 0 ? 0 : 1);
2706 for (unsigned i = 0; i < NumElts; i += 2) {
2707 if ((unsigned) M[i] != i + WhichResult ||
2708 (unsigned) M[i+1] != i + NumElts + WhichResult)
2709 return false;
2710 }
2711 return true;
2712}
2713
Bob Wilson324f4f12009-12-03 06:40:55 +00002714/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2715/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2716/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2717static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2718 unsigned &WhichResult) {
2719 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2720 if (EltSz == 64)
2721 return false;
2722
2723 unsigned NumElts = VT.getVectorNumElements();
2724 WhichResult = (M[0] == 0 ? 0 : 1);
2725 for (unsigned i = 0; i < NumElts; i += 2) {
2726 if ((unsigned) M[i] != i + WhichResult ||
2727 (unsigned) M[i+1] != i + WhichResult)
2728 return false;
2729 }
2730 return true;
2731}
2732
Bob Wilsonc692cb72009-08-21 20:54:19 +00002733static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2734 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002735 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2736 if (EltSz == 64)
2737 return false;
2738
Bob Wilsonc692cb72009-08-21 20:54:19 +00002739 unsigned NumElts = VT.getVectorNumElements();
2740 WhichResult = (M[0] == 0 ? 0 : 1);
2741 for (unsigned i = 0; i != NumElts; ++i) {
2742 if ((unsigned) M[i] != 2 * i + WhichResult)
2743 return false;
2744 }
2745
2746 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002747 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002748 return false;
2749
2750 return true;
2751}
2752
Bob Wilson324f4f12009-12-03 06:40:55 +00002753/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2754/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2755/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2756static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2757 unsigned &WhichResult) {
2758 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2759 if (EltSz == 64)
2760 return false;
2761
2762 unsigned Half = VT.getVectorNumElements() / 2;
2763 WhichResult = (M[0] == 0 ? 0 : 1);
2764 for (unsigned j = 0; j != 2; ++j) {
2765 unsigned Idx = WhichResult;
2766 for (unsigned i = 0; i != Half; ++i) {
2767 if ((unsigned) M[i + j * Half] != Idx)
2768 return false;
2769 Idx += 2;
2770 }
2771 }
2772
2773 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2774 if (VT.is64BitVector() && EltSz == 32)
2775 return false;
2776
2777 return true;
2778}
2779
Bob Wilsonc692cb72009-08-21 20:54:19 +00002780static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2781 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002782 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2783 if (EltSz == 64)
2784 return false;
2785
Bob Wilsonc692cb72009-08-21 20:54:19 +00002786 unsigned NumElts = VT.getVectorNumElements();
2787 WhichResult = (M[0] == 0 ? 0 : 1);
2788 unsigned Idx = WhichResult * NumElts / 2;
2789 for (unsigned i = 0; i != NumElts; i += 2) {
2790 if ((unsigned) M[i] != Idx ||
2791 (unsigned) M[i+1] != Idx + NumElts)
2792 return false;
2793 Idx += 1;
2794 }
2795
2796 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002797 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002798 return false;
2799
2800 return true;
2801}
2802
Bob Wilson324f4f12009-12-03 06:40:55 +00002803/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2804/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2805/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2806static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2807 unsigned &WhichResult) {
2808 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2809 if (EltSz == 64)
2810 return false;
2811
2812 unsigned NumElts = VT.getVectorNumElements();
2813 WhichResult = (M[0] == 0 ? 0 : 1);
2814 unsigned Idx = WhichResult * NumElts / 2;
2815 for (unsigned i = 0; i != NumElts; i += 2) {
2816 if ((unsigned) M[i] != Idx ||
2817 (unsigned) M[i+1] != Idx)
2818 return false;
2819 Idx += 1;
2820 }
2821
2822 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2823 if (VT.is64BitVector() && EltSz == 32)
2824 return false;
2825
2826 return true;
2827}
2828
2829
Owen Andersone50ed302009-08-10 22:56:29 +00002830static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002831 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002832 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002833 if (ConstVal->isNullValue())
2834 return getZeroVector(VT, DAG, dl);
2835 if (ConstVal->isAllOnesValue())
2836 return getOnesVector(VT, DAG, dl);
2837
Owen Andersone50ed302009-08-10 22:56:29 +00002838 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002839 if (VT.is64BitVector()) {
2840 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002841 case 8: CanonicalVT = MVT::v8i8; break;
2842 case 16: CanonicalVT = MVT::v4i16; break;
2843 case 32: CanonicalVT = MVT::v2i32; break;
2844 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002845 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002846 }
2847 } else {
2848 assert(VT.is128BitVector() && "unknown splat vector size");
2849 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002850 case 8: CanonicalVT = MVT::v16i8; break;
2851 case 16: CanonicalVT = MVT::v8i16; break;
2852 case 32: CanonicalVT = MVT::v4i32; break;
2853 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002854 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002855 }
2856 }
2857
2858 // Build a canonical splat for this value.
2859 SmallVector<SDValue, 8> Ops;
2860 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2861 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2862 Ops.size());
2863 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2864}
2865
2866// If this is a case we can't handle, return null and let the default
2867// expansion code take care of it.
2868static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002869 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002870 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002871 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002872
2873 APInt SplatBits, SplatUndef;
2874 unsigned SplatBitSize;
2875 bool HasAnyUndefs;
2876 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002877 if (SplatBitSize <= 64) {
2878 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2879 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2880 if (Val.getNode())
2881 return BuildSplat(Val, VT, DAG, dl);
2882 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002883 }
2884
2885 // If there are only 2 elements in a 128-bit vector, insert them into an
2886 // undef vector. This handles the common case for 128-bit vector argument
2887 // passing, where the insertions should be translated to subreg accesses
2888 // with no real instructions.
2889 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2890 SDValue Val = DAG.getUNDEF(VT);
2891 SDValue Op0 = Op.getOperand(0);
2892 SDValue Op1 = Op.getOperand(1);
2893 if (Op0.getOpcode() != ISD::UNDEF)
2894 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2895 DAG.getIntPtrConstant(0));
2896 if (Op1.getOpcode() != ISD::UNDEF)
2897 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2898 DAG.getIntPtrConstant(1));
2899 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002900 }
2901
2902 return SDValue();
2903}
2904
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002905/// isShuffleMaskLegal - Targets can use this to indicate that they only
2906/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2907/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2908/// are assumed to be legal.
2909bool
2910ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2911 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002912 if (VT.getVectorNumElements() == 4 &&
2913 (VT.is128BitVector() || VT.is64BitVector())) {
2914 unsigned PFIndexes[4];
2915 for (unsigned i = 0; i != 4; ++i) {
2916 if (M[i] < 0)
2917 PFIndexes[i] = 8;
2918 else
2919 PFIndexes[i] = M[i];
2920 }
2921
2922 // Compute the index in the perfect shuffle table.
2923 unsigned PFTableIndex =
2924 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2925 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2926 unsigned Cost = (PFEntry >> 30);
2927
2928 if (Cost <= 4)
2929 return true;
2930 }
2931
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002932 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002933 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002934
2935 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2936 isVREVMask(M, VT, 64) ||
2937 isVREVMask(M, VT, 32) ||
2938 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002939 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2940 isVTRNMask(M, VT, WhichResult) ||
2941 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002942 isVZIPMask(M, VT, WhichResult) ||
2943 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2944 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2945 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002946}
2947
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002948/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2949/// the specified operations to build the shuffle.
2950static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2951 SDValue RHS, SelectionDAG &DAG,
2952 DebugLoc dl) {
2953 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2954 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2955 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2956
2957 enum {
2958 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2959 OP_VREV,
2960 OP_VDUP0,
2961 OP_VDUP1,
2962 OP_VDUP2,
2963 OP_VDUP3,
2964 OP_VEXT1,
2965 OP_VEXT2,
2966 OP_VEXT3,
2967 OP_VUZPL, // VUZP, left result
2968 OP_VUZPR, // VUZP, right result
2969 OP_VZIPL, // VZIP, left result
2970 OP_VZIPR, // VZIP, right result
2971 OP_VTRNL, // VTRN, left result
2972 OP_VTRNR // VTRN, right result
2973 };
2974
2975 if (OpNum == OP_COPY) {
2976 if (LHSID == (1*9+2)*9+3) return LHS;
2977 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2978 return RHS;
2979 }
2980
2981 SDValue OpLHS, OpRHS;
2982 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2983 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2984 EVT VT = OpLHS.getValueType();
2985
2986 switch (OpNum) {
2987 default: llvm_unreachable("Unknown shuffle opcode!");
2988 case OP_VREV:
2989 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2990 case OP_VDUP0:
2991 case OP_VDUP1:
2992 case OP_VDUP2:
2993 case OP_VDUP3:
2994 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002995 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002996 case OP_VEXT1:
2997 case OP_VEXT2:
2998 case OP_VEXT3:
2999 return DAG.getNode(ARMISD::VEXT, dl, VT,
3000 OpLHS, OpRHS,
3001 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3002 case OP_VUZPL:
3003 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003004 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003005 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3006 case OP_VZIPL:
3007 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003008 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003009 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3010 case OP_VTRNL:
3011 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003012 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3013 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003014 }
3015}
3016
Bob Wilson5bafff32009-06-22 23:27:02 +00003017static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003018 SDValue V1 = Op.getOperand(0);
3019 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003020 DebugLoc dl = Op.getDebugLoc();
3021 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003022 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003023 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003024
Bob Wilson28865062009-08-13 02:13:04 +00003025 // Convert shuffles that are directly supported on NEON to target-specific
3026 // DAG nodes, instead of keeping them as shuffles and matching them again
3027 // during code selection. This is more efficient and avoids the possibility
3028 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003029 // FIXME: floating-point vectors should be canonicalized to integer vectors
3030 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003031 SVN->getMask(ShuffleMask);
3032
3033 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00003034 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003035 // If this is undef splat, generate it via "just" vdup, if possible.
3036 if (Lane == -1) Lane = 0;
3037
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003038 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3039 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003040 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003041 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003042 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00003043 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003044
3045 bool ReverseVEXT;
3046 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003047 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003048 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003049 std::swap(V1, V2);
3050 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003051 DAG.getConstant(Imm, MVT::i32));
3052 }
3053
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003054 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003055 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003056 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003057 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003058 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003059 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3060
Bob Wilsonc692cb72009-08-21 20:54:19 +00003061 // Check for Neon shuffles that modify both input vectors in place.
3062 // If both results are used, i.e., if there are two shuffles with the same
3063 // source operands and with masks corresponding to both results of one of
3064 // these operations, DAG memoization will ensure that a single node is
3065 // used for both shuffles.
3066 unsigned WhichResult;
3067 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3068 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3069 V1, V2).getValue(WhichResult);
3070 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3071 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3072 V1, V2).getValue(WhichResult);
3073 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3074 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3075 V1, V2).getValue(WhichResult);
3076
Bob Wilson324f4f12009-12-03 06:40:55 +00003077 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3078 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3079 V1, V1).getValue(WhichResult);
3080 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3081 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3082 V1, V1).getValue(WhichResult);
3083 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3084 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3085 V1, V1).getValue(WhichResult);
3086
Bob Wilsonc692cb72009-08-21 20:54:19 +00003087 // If the shuffle is not directly supported and it has 4 elements, use
3088 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003089 if (VT.getVectorNumElements() == 4 &&
3090 (VT.is128BitVector() || VT.is64BitVector())) {
3091 unsigned PFIndexes[4];
3092 for (unsigned i = 0; i != 4; ++i) {
3093 if (ShuffleMask[i] < 0)
3094 PFIndexes[i] = 8;
3095 else
3096 PFIndexes[i] = ShuffleMask[i];
3097 }
3098
3099 // Compute the index in the perfect shuffle table.
3100 unsigned PFTableIndex =
3101 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3102
3103 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3104 unsigned Cost = (PFEntry >> 30);
3105
3106 if (Cost <= 4)
3107 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3108 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003109
Bob Wilson22cac0d2009-08-14 05:16:33 +00003110 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003111}
3112
Bob Wilson5bafff32009-06-22 23:27:02 +00003113static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003114 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003115 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003116 SDValue Vec = Op.getOperand(0);
3117 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003118 assert(VT == MVT::i32 &&
3119 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3120 "unexpected type for custom-lowering vector extract");
3121 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003122}
3123
Bob Wilsona6d65862009-08-03 20:36:38 +00003124static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3125 // The only time a CONCAT_VECTORS operation can have legal types is when
3126 // two 64-bit vectors are concatenated to a 128-bit vector.
3127 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3128 "unexpected CONCAT_VECTORS");
3129 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003130 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003131 SDValue Op0 = Op.getOperand(0);
3132 SDValue Op1 = Op.getOperand(1);
3133 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003134 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3135 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003136 DAG.getIntPtrConstant(0));
3137 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003138 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3139 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003140 DAG.getIntPtrConstant(1));
3141 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003142}
3143
Dan Gohmand858e902010-04-17 15:26:15 +00003144SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003145 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003146 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003147 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003148 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003149 case ISD::GlobalAddress:
3150 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3151 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003152 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003153 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3154 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003155 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003156 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003157 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003158 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003159 case ISD::SINT_TO_FP:
3160 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3161 case ISD::FP_TO_SINT:
3162 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003163 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003164 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003165 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003166 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003167 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3168 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003169 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003170 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003171 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003172 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003173 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003174 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003175 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003176 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003177 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3178 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3179 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003180 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003181 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003182 }
Dan Gohman475871a2008-07-27 21:46:04 +00003183 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003184}
3185
Duncan Sands1607f052008-12-01 11:39:25 +00003186/// ReplaceNodeResults - Replace the results of node with an illegal result
3187/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003188void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3189 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003190 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003191 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003192 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003193 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003194 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003195 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003196 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003197 Res = ExpandBIT_CONVERT(N, DAG);
3198 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003199 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003200 case ISD::SRA:
3201 Res = LowerShift(N, DAG, Subtarget);
3202 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003203 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003204 if (Res.getNode())
3205 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003206}
Chris Lattner27a6c732007-11-24 07:07:01 +00003207
Evan Chenga8e29892007-01-19 07:51:42 +00003208//===----------------------------------------------------------------------===//
3209// ARM Scheduler Hooks
3210//===----------------------------------------------------------------------===//
3211
3212MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003213ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3214 MachineBasicBlock *BB,
3215 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003216 unsigned dest = MI->getOperand(0).getReg();
3217 unsigned ptr = MI->getOperand(1).getReg();
3218 unsigned oldval = MI->getOperand(2).getReg();
3219 unsigned newval = MI->getOperand(3).getReg();
3220 unsigned scratch = BB->getParent()->getRegInfo()
3221 .createVirtualRegister(ARM::GPRRegisterClass);
3222 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3223 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003224 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003225
3226 unsigned ldrOpc, strOpc;
3227 switch (Size) {
3228 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003229 case 1:
3230 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3231 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3232 break;
3233 case 2:
3234 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3235 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3236 break;
3237 case 4:
3238 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3239 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3240 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003241 }
3242
3243 MachineFunction *MF = BB->getParent();
3244 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3245 MachineFunction::iterator It = BB;
3246 ++It; // insert the new blocks after the current block
3247
3248 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3249 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3250 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3251 MF->insert(It, loop1MBB);
3252 MF->insert(It, loop2MBB);
3253 MF->insert(It, exitMBB);
3254 exitMBB->transferSuccessors(BB);
3255
3256 // thisMBB:
3257 // ...
3258 // fallthrough --> loop1MBB
3259 BB->addSuccessor(loop1MBB);
3260
3261 // loop1MBB:
3262 // ldrex dest, [ptr]
3263 // cmp dest, oldval
3264 // bne exitMBB
3265 BB = loop1MBB;
3266 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003267 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003268 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003269 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3270 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003271 BB->addSuccessor(loop2MBB);
3272 BB->addSuccessor(exitMBB);
3273
3274 // loop2MBB:
3275 // strex scratch, newval, [ptr]
3276 // cmp scratch, #0
3277 // bne loop1MBB
3278 BB = loop2MBB;
3279 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3280 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003281 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003282 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003283 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3284 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003285 BB->addSuccessor(loop1MBB);
3286 BB->addSuccessor(exitMBB);
3287
3288 // exitMBB:
3289 // ...
3290 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003291
3292 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3293
Jim Grosbach5278eb82009-12-11 01:42:04 +00003294 return BB;
3295}
3296
3297MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003298ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3299 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003300 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3301 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3302
3303 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003304 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003305 MachineFunction::iterator It = BB;
3306 ++It;
3307
3308 unsigned dest = MI->getOperand(0).getReg();
3309 unsigned ptr = MI->getOperand(1).getReg();
3310 unsigned incr = MI->getOperand(2).getReg();
3311 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003312
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003313 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003314 unsigned ldrOpc, strOpc;
3315 switch (Size) {
3316 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003317 case 1:
3318 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003319 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003320 break;
3321 case 2:
3322 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3323 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3324 break;
3325 case 4:
3326 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3327 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3328 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003329 }
3330
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003331 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3332 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3333 MF->insert(It, loopMBB);
3334 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003335 exitMBB->transferSuccessors(BB);
3336
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003337 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003338 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3339 unsigned scratch2 = (!BinOpcode) ? incr :
3340 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3341
3342 // thisMBB:
3343 // ...
3344 // fallthrough --> loopMBB
3345 BB->addSuccessor(loopMBB);
3346
3347 // loopMBB:
3348 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003349 // <binop> scratch2, dest, incr
3350 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003351 // cmp scratch, #0
3352 // bne- loopMBB
3353 // fallthrough --> exitMBB
3354 BB = loopMBB;
3355 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003356 if (BinOpcode) {
3357 // operand order needs to go the other way for NAND
3358 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3359 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3360 addReg(incr).addReg(dest)).addReg(0);
3361 else
3362 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3363 addReg(dest).addReg(incr)).addReg(0);
3364 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003365
3366 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3367 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003368 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003369 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003370 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3371 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003372
3373 BB->addSuccessor(loopMBB);
3374 BB->addSuccessor(exitMBB);
3375
3376 // exitMBB:
3377 // ...
3378 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003379
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003380 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003381
Jim Grosbachc3c23542009-12-14 04:22:04 +00003382 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003383}
3384
3385MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003386ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003387 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003388 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003389 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003390 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003391 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003392 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003393 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003394 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003395
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003396 case ARM::ATOMIC_LOAD_ADD_I8:
3397 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3398 case ARM::ATOMIC_LOAD_ADD_I16:
3399 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3400 case ARM::ATOMIC_LOAD_ADD_I32:
3401 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003402
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003403 case ARM::ATOMIC_LOAD_AND_I8:
3404 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3405 case ARM::ATOMIC_LOAD_AND_I16:
3406 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3407 case ARM::ATOMIC_LOAD_AND_I32:
3408 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003409
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003410 case ARM::ATOMIC_LOAD_OR_I8:
3411 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3412 case ARM::ATOMIC_LOAD_OR_I16:
3413 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3414 case ARM::ATOMIC_LOAD_OR_I32:
3415 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003416
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003417 case ARM::ATOMIC_LOAD_XOR_I8:
3418 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3419 case ARM::ATOMIC_LOAD_XOR_I16:
3420 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3421 case ARM::ATOMIC_LOAD_XOR_I32:
3422 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003423
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003424 case ARM::ATOMIC_LOAD_NAND_I8:
3425 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3426 case ARM::ATOMIC_LOAD_NAND_I16:
3427 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3428 case ARM::ATOMIC_LOAD_NAND_I32:
3429 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003430
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003431 case ARM::ATOMIC_LOAD_SUB_I8:
3432 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3433 case ARM::ATOMIC_LOAD_SUB_I16:
3434 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3435 case ARM::ATOMIC_LOAD_SUB_I32:
3436 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003437
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003438 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3439 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3440 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003441
3442 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3443 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3444 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003445
Evan Cheng007ea272009-08-12 05:17:19 +00003446 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003447 // To "insert" a SELECT_CC instruction, we actually have to insert the
3448 // diamond control-flow pattern. The incoming instruction knows the
3449 // destination vreg to set, the condition code register to branch on, the
3450 // true/false values to select between, and a branch opcode to use.
3451 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003452 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003453 ++It;
3454
3455 // thisMBB:
3456 // ...
3457 // TrueVal = ...
3458 // cmpTY ccX, r1, r2
3459 // bCC copy1MBB
3460 // fallthrough --> copy0MBB
3461 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003462 MachineFunction *F = BB->getParent();
3463 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3464 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003465 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003466 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003467 F->insert(It, copy0MBB);
3468 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003469 // Update machine-CFG edges by first adding all successors of the current
3470 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003471 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003472 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00003473 sinkMBB->addSuccessor(*I);
Evan Chenga8e29892007-01-19 07:51:42 +00003474 // Next, remove all successors of the current block, and add the true
3475 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003476 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003477 BB->removeSuccessor(BB->succ_begin());
3478 BB->addSuccessor(copy0MBB);
3479 BB->addSuccessor(sinkMBB);
3480
3481 // copy0MBB:
3482 // %FalseValue = ...
3483 // # fallthrough to sinkMBB
3484 BB = copy0MBB;
3485
3486 // Update machine-CFG edges
3487 BB->addSuccessor(sinkMBB);
3488
3489 // sinkMBB:
3490 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3491 // ...
3492 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003493 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003494 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3495 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3496
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003497 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003498 return BB;
3499 }
Evan Cheng86198642009-08-07 00:34:42 +00003500
3501 case ARM::tANDsp:
3502 case ARM::tADDspr_:
3503 case ARM::tSUBspi_:
3504 case ARM::t2SUBrSPi_:
3505 case ARM::t2SUBrSPi12_:
3506 case ARM::t2SUBrSPs_: {
3507 MachineFunction *MF = BB->getParent();
3508 unsigned DstReg = MI->getOperand(0).getReg();
3509 unsigned SrcReg = MI->getOperand(1).getReg();
3510 bool DstIsDead = MI->getOperand(0).isDead();
3511 bool SrcIsKill = MI->getOperand(1).isKill();
3512
3513 if (SrcReg != ARM::SP) {
3514 // Copy the source to SP from virtual register.
3515 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3516 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3517 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3518 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3519 .addReg(SrcReg, getKillRegState(SrcIsKill));
3520 }
3521
3522 unsigned OpOpc = 0;
3523 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3524 switch (MI->getOpcode()) {
3525 default:
3526 llvm_unreachable("Unexpected pseudo instruction!");
3527 case ARM::tANDsp:
3528 OpOpc = ARM::tAND;
3529 NeedPred = true;
3530 break;
3531 case ARM::tADDspr_:
3532 OpOpc = ARM::tADDspr;
3533 break;
3534 case ARM::tSUBspi_:
3535 OpOpc = ARM::tSUBspi;
3536 break;
3537 case ARM::t2SUBrSPi_:
3538 OpOpc = ARM::t2SUBrSPi;
3539 NeedPred = true; NeedCC = true;
3540 break;
3541 case ARM::t2SUBrSPi12_:
3542 OpOpc = ARM::t2SUBrSPi12;
3543 NeedPred = true;
3544 break;
3545 case ARM::t2SUBrSPs_:
3546 OpOpc = ARM::t2SUBrSPs;
3547 NeedPred = true; NeedCC = true; NeedOp3 = true;
3548 break;
3549 }
3550 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3551 if (OpOpc == ARM::tAND)
3552 AddDefaultT1CC(MIB);
3553 MIB.addReg(ARM::SP);
3554 MIB.addOperand(MI->getOperand(2));
3555 if (NeedOp3)
3556 MIB.addOperand(MI->getOperand(3));
3557 if (NeedPred)
3558 AddDefaultPred(MIB);
3559 if (NeedCC)
3560 AddDefaultCC(MIB);
3561
3562 // Copy the result from SP to virtual register.
3563 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3564 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3565 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3566 BuildMI(BB, dl, TII->get(CopyOpc))
3567 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3568 .addReg(ARM::SP);
3569 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3570 return BB;
3571 }
Evan Chenga8e29892007-01-19 07:51:42 +00003572 }
3573}
3574
3575//===----------------------------------------------------------------------===//
3576// ARM Optimization Hooks
3577//===----------------------------------------------------------------------===//
3578
Chris Lattnerd1980a52009-03-12 06:52:53 +00003579static
3580SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3581 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003582 SelectionDAG &DAG = DCI.DAG;
3583 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003584 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003585 unsigned Opc = N->getOpcode();
3586 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3587 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3588 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3589 ISD::CondCode CC = ISD::SETCC_INVALID;
3590
3591 if (isSlctCC) {
3592 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3593 } else {
3594 SDValue CCOp = Slct.getOperand(0);
3595 if (CCOp.getOpcode() == ISD::SETCC)
3596 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3597 }
3598
3599 bool DoXform = false;
3600 bool InvCC = false;
3601 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3602 "Bad input!");
3603
3604 if (LHS.getOpcode() == ISD::Constant &&
3605 cast<ConstantSDNode>(LHS)->isNullValue()) {
3606 DoXform = true;
3607 } else if (CC != ISD::SETCC_INVALID &&
3608 RHS.getOpcode() == ISD::Constant &&
3609 cast<ConstantSDNode>(RHS)->isNullValue()) {
3610 std::swap(LHS, RHS);
3611 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003612 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003613 Op0.getOperand(0).getValueType();
3614 bool isInt = OpVT.isInteger();
3615 CC = ISD::getSetCCInverse(CC, isInt);
3616
3617 if (!TLI.isCondCodeLegal(CC, OpVT))
3618 return SDValue(); // Inverse operator isn't legal.
3619
3620 DoXform = true;
3621 InvCC = true;
3622 }
3623
3624 if (DoXform) {
3625 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3626 if (isSlctCC)
3627 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3628 Slct.getOperand(0), Slct.getOperand(1), CC);
3629 SDValue CCOp = Slct.getOperand(0);
3630 if (InvCC)
3631 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3632 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3633 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3634 CCOp, OtherOp, Result);
3635 }
3636 return SDValue();
3637}
3638
3639/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3640static SDValue PerformADDCombine(SDNode *N,
3641 TargetLowering::DAGCombinerInfo &DCI) {
3642 // added by evan in r37685 with no testcase.
3643 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003644
Chris Lattnerd1980a52009-03-12 06:52:53 +00003645 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3646 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3647 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3648 if (Result.getNode()) return Result;
3649 }
3650 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3651 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3652 if (Result.getNode()) return Result;
3653 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003654
Chris Lattnerd1980a52009-03-12 06:52:53 +00003655 return SDValue();
3656}
3657
3658/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3659static SDValue PerformSUBCombine(SDNode *N,
3660 TargetLowering::DAGCombinerInfo &DCI) {
3661 // added by evan in r37685 with no testcase.
3662 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003663
Chris Lattnerd1980a52009-03-12 06:52:53 +00003664 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3665 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3666 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3667 if (Result.getNode()) return Result;
3668 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003669
Chris Lattnerd1980a52009-03-12 06:52:53 +00003670 return SDValue();
3671}
3672
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003673/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3674/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003675static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003676 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003677 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003678 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003679 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003680 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003681 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003682}
3683
Bob Wilson5bafff32009-06-22 23:27:02 +00003684/// getVShiftImm - Check if this is a valid build_vector for the immediate
3685/// operand of a vector shift operation, where all the elements of the
3686/// build_vector must have the same constant integer value.
3687static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3688 // Ignore bit_converts.
3689 while (Op.getOpcode() == ISD::BIT_CONVERT)
3690 Op = Op.getOperand(0);
3691 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3692 APInt SplatBits, SplatUndef;
3693 unsigned SplatBitSize;
3694 bool HasAnyUndefs;
3695 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3696 HasAnyUndefs, ElementBits) ||
3697 SplatBitSize > ElementBits)
3698 return false;
3699 Cnt = SplatBits.getSExtValue();
3700 return true;
3701}
3702
3703/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3704/// operand of a vector shift left operation. That value must be in the range:
3705/// 0 <= Value < ElementBits for a left shift; or
3706/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003707static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003708 assert(VT.isVector() && "vector shift count is not a vector type");
3709 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3710 if (! getVShiftImm(Op, ElementBits, Cnt))
3711 return false;
3712 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3713}
3714
3715/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3716/// operand of a vector shift right operation. For a shift opcode, the value
3717/// is positive, but for an intrinsic the value count must be negative. The
3718/// absolute value must be in the range:
3719/// 1 <= |Value| <= ElementBits for a right shift; or
3720/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003721static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003722 int64_t &Cnt) {
3723 assert(VT.isVector() && "vector shift count is not a vector type");
3724 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3725 if (! getVShiftImm(Op, ElementBits, Cnt))
3726 return false;
3727 if (isIntrinsic)
3728 Cnt = -Cnt;
3729 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3730}
3731
3732/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3733static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3734 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3735 switch (IntNo) {
3736 default:
3737 // Don't do anything for most intrinsics.
3738 break;
3739
3740 // Vector shifts: check for immediate versions and lower them.
3741 // Note: This is done during DAG combining instead of DAG legalizing because
3742 // the build_vectors for 64-bit vector element shift counts are generally
3743 // not legal, and it is hard to see their values after they get legalized to
3744 // loads from a constant pool.
3745 case Intrinsic::arm_neon_vshifts:
3746 case Intrinsic::arm_neon_vshiftu:
3747 case Intrinsic::arm_neon_vshiftls:
3748 case Intrinsic::arm_neon_vshiftlu:
3749 case Intrinsic::arm_neon_vshiftn:
3750 case Intrinsic::arm_neon_vrshifts:
3751 case Intrinsic::arm_neon_vrshiftu:
3752 case Intrinsic::arm_neon_vrshiftn:
3753 case Intrinsic::arm_neon_vqshifts:
3754 case Intrinsic::arm_neon_vqshiftu:
3755 case Intrinsic::arm_neon_vqshiftsu:
3756 case Intrinsic::arm_neon_vqshiftns:
3757 case Intrinsic::arm_neon_vqshiftnu:
3758 case Intrinsic::arm_neon_vqshiftnsu:
3759 case Intrinsic::arm_neon_vqrshiftns:
3760 case Intrinsic::arm_neon_vqrshiftnu:
3761 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003762 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003763 int64_t Cnt;
3764 unsigned VShiftOpc = 0;
3765
3766 switch (IntNo) {
3767 case Intrinsic::arm_neon_vshifts:
3768 case Intrinsic::arm_neon_vshiftu:
3769 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3770 VShiftOpc = ARMISD::VSHL;
3771 break;
3772 }
3773 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3774 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3775 ARMISD::VSHRs : ARMISD::VSHRu);
3776 break;
3777 }
3778 return SDValue();
3779
3780 case Intrinsic::arm_neon_vshiftls:
3781 case Intrinsic::arm_neon_vshiftlu:
3782 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3783 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003784 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003785
3786 case Intrinsic::arm_neon_vrshifts:
3787 case Intrinsic::arm_neon_vrshiftu:
3788 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3789 break;
3790 return SDValue();
3791
3792 case Intrinsic::arm_neon_vqshifts:
3793 case Intrinsic::arm_neon_vqshiftu:
3794 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3795 break;
3796 return SDValue();
3797
3798 case Intrinsic::arm_neon_vqshiftsu:
3799 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3800 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003801 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003802
3803 case Intrinsic::arm_neon_vshiftn:
3804 case Intrinsic::arm_neon_vrshiftn:
3805 case Intrinsic::arm_neon_vqshiftns:
3806 case Intrinsic::arm_neon_vqshiftnu:
3807 case Intrinsic::arm_neon_vqshiftnsu:
3808 case Intrinsic::arm_neon_vqrshiftns:
3809 case Intrinsic::arm_neon_vqrshiftnu:
3810 case Intrinsic::arm_neon_vqrshiftnsu:
3811 // Narrowing shifts require an immediate right shift.
3812 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3813 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003814 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003815
3816 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003817 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003818 }
3819
3820 switch (IntNo) {
3821 case Intrinsic::arm_neon_vshifts:
3822 case Intrinsic::arm_neon_vshiftu:
3823 // Opcode already set above.
3824 break;
3825 case Intrinsic::arm_neon_vshiftls:
3826 case Intrinsic::arm_neon_vshiftlu:
3827 if (Cnt == VT.getVectorElementType().getSizeInBits())
3828 VShiftOpc = ARMISD::VSHLLi;
3829 else
3830 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3831 ARMISD::VSHLLs : ARMISD::VSHLLu);
3832 break;
3833 case Intrinsic::arm_neon_vshiftn:
3834 VShiftOpc = ARMISD::VSHRN; break;
3835 case Intrinsic::arm_neon_vrshifts:
3836 VShiftOpc = ARMISD::VRSHRs; break;
3837 case Intrinsic::arm_neon_vrshiftu:
3838 VShiftOpc = ARMISD::VRSHRu; break;
3839 case Intrinsic::arm_neon_vrshiftn:
3840 VShiftOpc = ARMISD::VRSHRN; break;
3841 case Intrinsic::arm_neon_vqshifts:
3842 VShiftOpc = ARMISD::VQSHLs; break;
3843 case Intrinsic::arm_neon_vqshiftu:
3844 VShiftOpc = ARMISD::VQSHLu; break;
3845 case Intrinsic::arm_neon_vqshiftsu:
3846 VShiftOpc = ARMISD::VQSHLsu; break;
3847 case Intrinsic::arm_neon_vqshiftns:
3848 VShiftOpc = ARMISD::VQSHRNs; break;
3849 case Intrinsic::arm_neon_vqshiftnu:
3850 VShiftOpc = ARMISD::VQSHRNu; break;
3851 case Intrinsic::arm_neon_vqshiftnsu:
3852 VShiftOpc = ARMISD::VQSHRNsu; break;
3853 case Intrinsic::arm_neon_vqrshiftns:
3854 VShiftOpc = ARMISD::VQRSHRNs; break;
3855 case Intrinsic::arm_neon_vqrshiftnu:
3856 VShiftOpc = ARMISD::VQRSHRNu; break;
3857 case Intrinsic::arm_neon_vqrshiftnsu:
3858 VShiftOpc = ARMISD::VQRSHRNsu; break;
3859 }
3860
3861 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003863 }
3864
3865 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003866 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003867 int64_t Cnt;
3868 unsigned VShiftOpc = 0;
3869
3870 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3871 VShiftOpc = ARMISD::VSLI;
3872 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3873 VShiftOpc = ARMISD::VSRI;
3874 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003875 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003876 }
3877
3878 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3879 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003880 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003881 }
3882
3883 case Intrinsic::arm_neon_vqrshifts:
3884 case Intrinsic::arm_neon_vqrshiftu:
3885 // No immediate versions of these to check for.
3886 break;
3887 }
3888
3889 return SDValue();
3890}
3891
3892/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3893/// lowers them. As with the vector shift intrinsics, this is done during DAG
3894/// combining instead of DAG legalizing because the build_vectors for 64-bit
3895/// vector element shift counts are generally not legal, and it is hard to see
3896/// their values after they get legalized to loads from a constant pool.
3897static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3898 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003899 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003900
3901 // Nothing to be done for scalar shifts.
3902 if (! VT.isVector())
3903 return SDValue();
3904
3905 assert(ST->hasNEON() && "unexpected vector shift");
3906 int64_t Cnt;
3907
3908 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003909 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003910
3911 case ISD::SHL:
3912 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3913 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003915 break;
3916
3917 case ISD::SRA:
3918 case ISD::SRL:
3919 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3920 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3921 ARMISD::VSHRs : ARMISD::VSHRu);
3922 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003924 }
3925 }
3926 return SDValue();
3927}
3928
3929/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3930/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3931static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3932 const ARMSubtarget *ST) {
3933 SDValue N0 = N->getOperand(0);
3934
3935 // Check for sign- and zero-extensions of vector extract operations of 8-
3936 // and 16-bit vector elements. NEON supports these directly. They are
3937 // handled during DAG combining because type legalization will promote them
3938 // to 32-bit types and it is messy to recognize the operations after that.
3939 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3940 SDValue Vec = N0.getOperand(0);
3941 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003942 EVT VT = N->getValueType(0);
3943 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003944 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3945
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 if (VT == MVT::i32 &&
3947 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003948 TLI.isTypeLegal(Vec.getValueType())) {
3949
3950 unsigned Opc = 0;
3951 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003952 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003953 case ISD::SIGN_EXTEND:
3954 Opc = ARMISD::VGETLANEs;
3955 break;
3956 case ISD::ZERO_EXTEND:
3957 case ISD::ANY_EXTEND:
3958 Opc = ARMISD::VGETLANEu;
3959 break;
3960 }
3961 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3962 }
3963 }
3964
3965 return SDValue();
3966}
3967
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003968/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
3969/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
3970static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
3971 const ARMSubtarget *ST) {
3972 // If the target supports NEON, try to use vmax/vmin instructions for f32
3973 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
3974 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
3975 // a NaN; only do the transformation when it matches that behavior.
3976
3977 // For now only do this when using NEON for FP operations; if using VFP, it
3978 // is not obvious that the benefit outweighs the cost of switching to the
3979 // NEON pipeline.
3980 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
3981 N->getValueType(0) != MVT::f32)
3982 return SDValue();
3983
3984 SDValue CondLHS = N->getOperand(0);
3985 SDValue CondRHS = N->getOperand(1);
3986 SDValue LHS = N->getOperand(2);
3987 SDValue RHS = N->getOperand(3);
3988 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
3989
3990 unsigned Opcode = 0;
3991 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00003992 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003993 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00003994 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003995 IsReversed = true ; // x CC y ? y : x
3996 } else {
3997 return SDValue();
3998 }
3999
Bob Wilsone742bb52010-02-24 22:15:53 +00004000 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004001 switch (CC) {
4002 default: break;
4003 case ISD::SETOLT:
4004 case ISD::SETOLE:
4005 case ISD::SETLT:
4006 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004007 case ISD::SETULT:
4008 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004009 // If LHS is NaN, an ordered comparison will be false and the result will
4010 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4011 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4012 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4013 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4014 break;
4015 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4016 // will return -0, so vmin can only be used for unsafe math or if one of
4017 // the operands is known to be nonzero.
4018 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4019 !UnsafeFPMath &&
4020 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4021 break;
4022 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004023 break;
4024
4025 case ISD::SETOGT:
4026 case ISD::SETOGE:
4027 case ISD::SETGT:
4028 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004029 case ISD::SETUGT:
4030 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004031 // If LHS is NaN, an ordered comparison will be false and the result will
4032 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4033 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4034 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4035 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4036 break;
4037 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4038 // will return +0, so vmax can only be used for unsafe math or if one of
4039 // the operands is known to be nonzero.
4040 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4041 !UnsafeFPMath &&
4042 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4043 break;
4044 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004045 break;
4046 }
4047
4048 if (!Opcode)
4049 return SDValue();
4050 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4051}
4052
Dan Gohman475871a2008-07-27 21:46:04 +00004053SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004054 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004055 switch (N->getOpcode()) {
4056 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004057 case ISD::ADD: return PerformADDCombine(N, DCI);
4058 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00004059 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004060 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004061 case ISD::SHL:
4062 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004063 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004064 case ISD::SIGN_EXTEND:
4065 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004066 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4067 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004068 }
Dan Gohman475871a2008-07-27 21:46:04 +00004069 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004070}
4071
Bill Wendlingaf566342009-08-15 21:21:19 +00004072bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4073 if (!Subtarget->hasV6Ops())
4074 // Pre-v6 does not support unaligned mem access.
4075 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00004076 else {
4077 // v6+ may or may not support unaligned mem access depending on the system
4078 // configuration.
4079 // FIXME: This is pretty conservative. Should we provide cmdline option to
4080 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004081 if (!Subtarget->isTargetDarwin())
4082 return false;
4083 }
4084
4085 switch (VT.getSimpleVT().SimpleTy) {
4086 default:
4087 return false;
4088 case MVT::i8:
4089 case MVT::i16:
4090 case MVT::i32:
4091 return true;
4092 // FIXME: VLD1 etc with standard alignment is legal.
4093 }
4094}
4095
Evan Chenge6c835f2009-08-14 20:09:37 +00004096static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4097 if (V < 0)
4098 return false;
4099
4100 unsigned Scale = 1;
4101 switch (VT.getSimpleVT().SimpleTy) {
4102 default: return false;
4103 case MVT::i1:
4104 case MVT::i8:
4105 // Scale == 1;
4106 break;
4107 case MVT::i16:
4108 // Scale == 2;
4109 Scale = 2;
4110 break;
4111 case MVT::i32:
4112 // Scale == 4;
4113 Scale = 4;
4114 break;
4115 }
4116
4117 if ((V & (Scale - 1)) != 0)
4118 return false;
4119 V /= Scale;
4120 return V == (V & ((1LL << 5) - 1));
4121}
4122
4123static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4124 const ARMSubtarget *Subtarget) {
4125 bool isNeg = false;
4126 if (V < 0) {
4127 isNeg = true;
4128 V = - V;
4129 }
4130
4131 switch (VT.getSimpleVT().SimpleTy) {
4132 default: return false;
4133 case MVT::i1:
4134 case MVT::i8:
4135 case MVT::i16:
4136 case MVT::i32:
4137 // + imm12 or - imm8
4138 if (isNeg)
4139 return V == (V & ((1LL << 8) - 1));
4140 return V == (V & ((1LL << 12) - 1));
4141 case MVT::f32:
4142 case MVT::f64:
4143 // Same as ARM mode. FIXME: NEON?
4144 if (!Subtarget->hasVFP2())
4145 return false;
4146 if ((V & 3) != 0)
4147 return false;
4148 V >>= 2;
4149 return V == (V & ((1LL << 8) - 1));
4150 }
4151}
4152
Evan Chengb01fad62007-03-12 23:30:29 +00004153/// isLegalAddressImmediate - Return true if the integer value can be used
4154/// as the offset of the target addressing mode for load / store of the
4155/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004156static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004157 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004158 if (V == 0)
4159 return true;
4160
Evan Cheng65011532009-03-09 19:15:00 +00004161 if (!VT.isSimple())
4162 return false;
4163
Evan Chenge6c835f2009-08-14 20:09:37 +00004164 if (Subtarget->isThumb1Only())
4165 return isLegalT1AddressImmediate(V, VT);
4166 else if (Subtarget->isThumb2())
4167 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004168
Evan Chenge6c835f2009-08-14 20:09:37 +00004169 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004170 if (V < 0)
4171 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004173 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 case MVT::i1:
4175 case MVT::i8:
4176 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004177 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004178 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004180 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004181 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 case MVT::f32:
4183 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004184 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004185 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004186 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004187 return false;
4188 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004189 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004190 }
Evan Chenga8e29892007-01-19 07:51:42 +00004191}
4192
Evan Chenge6c835f2009-08-14 20:09:37 +00004193bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4194 EVT VT) const {
4195 int Scale = AM.Scale;
4196 if (Scale < 0)
4197 return false;
4198
4199 switch (VT.getSimpleVT().SimpleTy) {
4200 default: return false;
4201 case MVT::i1:
4202 case MVT::i8:
4203 case MVT::i16:
4204 case MVT::i32:
4205 if (Scale == 1)
4206 return true;
4207 // r + r << imm
4208 Scale = Scale & ~1;
4209 return Scale == 2 || Scale == 4 || Scale == 8;
4210 case MVT::i64:
4211 // r + r
4212 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4213 return true;
4214 return false;
4215 case MVT::isVoid:
4216 // Note, we allow "void" uses (basically, uses that aren't loads or
4217 // stores), because arm allows folding a scale into many arithmetic
4218 // operations. This should be made more precise and revisited later.
4219
4220 // Allow r << imm, but the imm has to be a multiple of two.
4221 if (Scale & 1) return false;
4222 return isPowerOf2_32(Scale);
4223 }
4224}
4225
Chris Lattner37caf8c2007-04-09 23:33:39 +00004226/// isLegalAddressingMode - Return true if the addressing mode represented
4227/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004228bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004229 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004230 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004231 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004232 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004233
Chris Lattner37caf8c2007-04-09 23:33:39 +00004234 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004235 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004236 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004237
Chris Lattner37caf8c2007-04-09 23:33:39 +00004238 switch (AM.Scale) {
4239 case 0: // no scale reg, must be "r+i" or "r", or "i".
4240 break;
4241 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004242 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004243 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004244 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004245 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004246 // ARM doesn't support any R+R*scale+imm addr modes.
4247 if (AM.BaseOffs)
4248 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004249
Bob Wilson2c7dab12009-04-08 17:55:28 +00004250 if (!VT.isSimple())
4251 return false;
4252
Evan Chenge6c835f2009-08-14 20:09:37 +00004253 if (Subtarget->isThumb2())
4254 return isLegalT2ScaledAddressingMode(AM, VT);
4255
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004256 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004258 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 case MVT::i1:
4260 case MVT::i8:
4261 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004262 if (Scale < 0) Scale = -Scale;
4263 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004264 return true;
4265 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004266 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004268 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004269 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004270 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004271 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004272 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004273
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004275 // Note, we allow "void" uses (basically, uses that aren't loads or
4276 // stores), because arm allows folding a scale into many arithmetic
4277 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004278
Chris Lattner37caf8c2007-04-09 23:33:39 +00004279 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004280 if (Scale & 1) return false;
4281 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004282 }
4283 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004284 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004285 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004286}
4287
Evan Cheng77e47512009-11-11 19:05:52 +00004288/// isLegalICmpImmediate - Return true if the specified immediate is legal
4289/// icmp immediate, that is the target has icmp instructions which can compare
4290/// a register against the immediate without having to materialize the
4291/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004292bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004293 if (!Subtarget->isThumb())
4294 return ARM_AM::getSOImmVal(Imm) != -1;
4295 if (Subtarget->isThumb2())
4296 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004297 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004298}
4299
Owen Andersone50ed302009-08-10 22:56:29 +00004300static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004301 bool isSEXTLoad, SDValue &Base,
4302 SDValue &Offset, bool &isInc,
4303 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004304 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4305 return false;
4306
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004308 // AddressingMode 3
4309 Base = Ptr->getOperand(0);
4310 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004311 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004312 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004313 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004314 isInc = false;
4315 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4316 return true;
4317 }
4318 }
4319 isInc = (Ptr->getOpcode() == ISD::ADD);
4320 Offset = Ptr->getOperand(1);
4321 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004322 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004323 // AddressingMode 2
4324 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004325 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004326 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004327 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004328 isInc = false;
4329 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4330 Base = Ptr->getOperand(0);
4331 return true;
4332 }
4333 }
4334
4335 if (Ptr->getOpcode() == ISD::ADD) {
4336 isInc = true;
4337 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4338 if (ShOpcVal != ARM_AM::no_shift) {
4339 Base = Ptr->getOperand(1);
4340 Offset = Ptr->getOperand(0);
4341 } else {
4342 Base = Ptr->getOperand(0);
4343 Offset = Ptr->getOperand(1);
4344 }
4345 return true;
4346 }
4347
4348 isInc = (Ptr->getOpcode() == ISD::ADD);
4349 Base = Ptr->getOperand(0);
4350 Offset = Ptr->getOperand(1);
4351 return true;
4352 }
4353
Jim Grosbache5165492009-11-09 00:11:35 +00004354 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004355 return false;
4356}
4357
Owen Andersone50ed302009-08-10 22:56:29 +00004358static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004359 bool isSEXTLoad, SDValue &Base,
4360 SDValue &Offset, bool &isInc,
4361 SelectionDAG &DAG) {
4362 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4363 return false;
4364
4365 Base = Ptr->getOperand(0);
4366 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4367 int RHSC = (int)RHS->getZExtValue();
4368 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4369 assert(Ptr->getOpcode() == ISD::ADD);
4370 isInc = false;
4371 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4372 return true;
4373 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4374 isInc = Ptr->getOpcode() == ISD::ADD;
4375 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4376 return true;
4377 }
4378 }
4379
4380 return false;
4381}
4382
Evan Chenga8e29892007-01-19 07:51:42 +00004383/// getPreIndexedAddressParts - returns true by value, base pointer and
4384/// offset pointer and addressing mode by reference if the node's address
4385/// can be legally represented as pre-indexed load / store address.
4386bool
Dan Gohman475871a2008-07-27 21:46:04 +00004387ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4388 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004389 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004390 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004391 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004392 return false;
4393
Owen Andersone50ed302009-08-10 22:56:29 +00004394 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004395 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004396 bool isSEXTLoad = false;
4397 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4398 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004399 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004400 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4401 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4402 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004403 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004404 } else
4405 return false;
4406
4407 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004408 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004409 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004410 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4411 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004412 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004413 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004414 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004415 if (!isLegal)
4416 return false;
4417
4418 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4419 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004420}
4421
4422/// getPostIndexedAddressParts - returns true by value, base pointer and
4423/// offset pointer and addressing mode by reference if this node can be
4424/// combined with a load / store to form a post-indexed load / store.
4425bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004426 SDValue &Base,
4427 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004428 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004429 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004430 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004431 return false;
4432
Owen Andersone50ed302009-08-10 22:56:29 +00004433 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004434 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004435 bool isSEXTLoad = false;
4436 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004437 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004438 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4439 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004440 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004441 } else
4442 return false;
4443
4444 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004445 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004446 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004447 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004448 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004449 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004450 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4451 isInc, DAG);
4452 if (!isLegal)
4453 return false;
4454
4455 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4456 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004457}
4458
Dan Gohman475871a2008-07-27 21:46:04 +00004459void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004460 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004461 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004462 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004463 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004464 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004465 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004466 switch (Op.getOpcode()) {
4467 default: break;
4468 case ARMISD::CMOV: {
4469 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004470 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004471 if (KnownZero == 0 && KnownOne == 0) return;
4472
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004473 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004474 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4475 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004476 KnownZero &= KnownZeroRHS;
4477 KnownOne &= KnownOneRHS;
4478 return;
4479 }
4480 }
4481}
4482
4483//===----------------------------------------------------------------------===//
4484// ARM Inline Assembly Support
4485//===----------------------------------------------------------------------===//
4486
4487/// getConstraintType - Given a constraint letter, return the type of
4488/// constraint it is for this target.
4489ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004490ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4491 if (Constraint.size() == 1) {
4492 switch (Constraint[0]) {
4493 default: break;
4494 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004495 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004496 }
Evan Chenga8e29892007-01-19 07:51:42 +00004497 }
Chris Lattner4234f572007-03-25 02:14:49 +00004498 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004499}
4500
Bob Wilson2dc4f542009-03-20 22:42:55 +00004501std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004502ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004503 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004504 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004505 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004506 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004507 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004508 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004509 return std::make_pair(0U, ARM::tGPRRegisterClass);
4510 else
4511 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004512 case 'r':
4513 return std::make_pair(0U, ARM::GPRRegisterClass);
4514 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004515 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004516 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004517 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004518 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004519 if (VT.getSizeInBits() == 128)
4520 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004521 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004522 }
4523 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004524 if (StringRef("{cc}").equals_lower(Constraint))
4525 return std::make_pair(0U, ARM::CCRRegisterClass);
4526
Evan Chenga8e29892007-01-19 07:51:42 +00004527 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4528}
4529
4530std::vector<unsigned> ARMTargetLowering::
4531getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004532 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004533 if (Constraint.size() != 1)
4534 return std::vector<unsigned>();
4535
4536 switch (Constraint[0]) { // GCC ARM Constraint Letters
4537 default: break;
4538 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004539 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4540 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4541 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004542 case 'r':
4543 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4544 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4545 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4546 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004547 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004548 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004549 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4550 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4551 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4552 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4553 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4554 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4555 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4556 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004557 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004558 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4559 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4560 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4561 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004562 if (VT.getSizeInBits() == 128)
4563 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4564 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004565 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004566 }
4567
4568 return std::vector<unsigned>();
4569}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004570
4571/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4572/// vector. If it is invalid, don't add anything to Ops.
4573void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4574 char Constraint,
4575 bool hasMemory,
4576 std::vector<SDValue>&Ops,
4577 SelectionDAG &DAG) const {
4578 SDValue Result(0, 0);
4579
4580 switch (Constraint) {
4581 default: break;
4582 case 'I': case 'J': case 'K': case 'L':
4583 case 'M': case 'N': case 'O':
4584 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4585 if (!C)
4586 return;
4587
4588 int64_t CVal64 = C->getSExtValue();
4589 int CVal = (int) CVal64;
4590 // None of these constraints allow values larger than 32 bits. Check
4591 // that the value fits in an int.
4592 if (CVal != CVal64)
4593 return;
4594
4595 switch (Constraint) {
4596 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004597 if (Subtarget->isThumb1Only()) {
4598 // This must be a constant between 0 and 255, for ADD
4599 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004600 if (CVal >= 0 && CVal <= 255)
4601 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004602 } else if (Subtarget->isThumb2()) {
4603 // A constant that can be used as an immediate value in a
4604 // data-processing instruction.
4605 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4606 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004607 } else {
4608 // A constant that can be used as an immediate value in a
4609 // data-processing instruction.
4610 if (ARM_AM::getSOImmVal(CVal) != -1)
4611 break;
4612 }
4613 return;
4614
4615 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004616 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004617 // This must be a constant between -255 and -1, for negated ADD
4618 // immediates. This can be used in GCC with an "n" modifier that
4619 // prints the negated value, for use with SUB instructions. It is
4620 // not useful otherwise but is implemented for compatibility.
4621 if (CVal >= -255 && CVal <= -1)
4622 break;
4623 } else {
4624 // This must be a constant between -4095 and 4095. It is not clear
4625 // what this constraint is intended for. Implemented for
4626 // compatibility with GCC.
4627 if (CVal >= -4095 && CVal <= 4095)
4628 break;
4629 }
4630 return;
4631
4632 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004633 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004634 // A 32-bit value where only one byte has a nonzero value. Exclude
4635 // zero to match GCC. This constraint is used by GCC internally for
4636 // constants that can be loaded with a move/shift combination.
4637 // It is not useful otherwise but is implemented for compatibility.
4638 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4639 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004640 } else if (Subtarget->isThumb2()) {
4641 // A constant whose bitwise inverse can be used as an immediate
4642 // value in a data-processing instruction. This can be used in GCC
4643 // with a "B" modifier that prints the inverted value, for use with
4644 // BIC and MVN instructions. It is not useful otherwise but is
4645 // implemented for compatibility.
4646 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4647 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004648 } else {
4649 // A constant whose bitwise inverse can be used as an immediate
4650 // value in a data-processing instruction. This can be used in GCC
4651 // with a "B" modifier that prints the inverted value, for use with
4652 // BIC and MVN instructions. It is not useful otherwise but is
4653 // implemented for compatibility.
4654 if (ARM_AM::getSOImmVal(~CVal) != -1)
4655 break;
4656 }
4657 return;
4658
4659 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004660 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004661 // This must be a constant between -7 and 7,
4662 // for 3-operand ADD/SUB immediate instructions.
4663 if (CVal >= -7 && CVal < 7)
4664 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004665 } else if (Subtarget->isThumb2()) {
4666 // A constant whose negation can be used as an immediate value in a
4667 // data-processing instruction. This can be used in GCC with an "n"
4668 // modifier that prints the negated value, for use with SUB
4669 // instructions. It is not useful otherwise but is implemented for
4670 // compatibility.
4671 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4672 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004673 } else {
4674 // A constant whose negation can be used as an immediate value in a
4675 // data-processing instruction. This can be used in GCC with an "n"
4676 // modifier that prints the negated value, for use with SUB
4677 // instructions. It is not useful otherwise but is implemented for
4678 // compatibility.
4679 if (ARM_AM::getSOImmVal(-CVal) != -1)
4680 break;
4681 }
4682 return;
4683
4684 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004685 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004686 // This must be a multiple of 4 between 0 and 1020, for
4687 // ADD sp + immediate.
4688 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4689 break;
4690 } else {
4691 // A power of two or a constant between 0 and 32. This is used in
4692 // GCC for the shift amount on shifted register operands, but it is
4693 // useful in general for any shift amounts.
4694 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4695 break;
4696 }
4697 return;
4698
4699 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004700 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004701 // This must be a constant between 0 and 31, for shift amounts.
4702 if (CVal >= 0 && CVal <= 31)
4703 break;
4704 }
4705 return;
4706
4707 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004708 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004709 // This must be a multiple of 4 between -508 and 508, for
4710 // ADD/SUB sp = sp + immediate.
4711 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4712 break;
4713 }
4714 return;
4715 }
4716 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4717 break;
4718 }
4719
4720 if (Result.getNode()) {
4721 Ops.push_back(Result);
4722 return;
4723 }
4724 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4725 Ops, DAG);
4726}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004727
4728bool
4729ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4730 // The ARM target isn't yet aware of offsets.
4731 return false;
4732}
Evan Cheng39382422009-10-28 01:44:26 +00004733
4734int ARM::getVFPf32Imm(const APFloat &FPImm) {
4735 APInt Imm = FPImm.bitcastToAPInt();
4736 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4737 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4738 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4739
4740 // We can handle 4 bits of mantissa.
4741 // mantissa = (16+UInt(e:f:g:h))/16.
4742 if (Mantissa & 0x7ffff)
4743 return -1;
4744 Mantissa >>= 19;
4745 if ((Mantissa & 0xf) != Mantissa)
4746 return -1;
4747
4748 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4749 if (Exp < -3 || Exp > 4)
4750 return -1;
4751 Exp = ((Exp+3) & 0x7) ^ 4;
4752
4753 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4754}
4755
4756int ARM::getVFPf64Imm(const APFloat &FPImm) {
4757 APInt Imm = FPImm.bitcastToAPInt();
4758 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4759 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4760 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4761
4762 // We can handle 4 bits of mantissa.
4763 // mantissa = (16+UInt(e:f:g:h))/16.
4764 if (Mantissa & 0xffffffffffffLL)
4765 return -1;
4766 Mantissa >>= 48;
4767 if ((Mantissa & 0xf) != Mantissa)
4768 return -1;
4769
4770 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4771 if (Exp < -3 || Exp > 4)
4772 return -1;
4773 Exp = ((Exp+3) & 0x7) ^ 4;
4774
4775 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4776}
4777
4778/// isFPImmLegal - Returns true if the target can instruction select the
4779/// specified FP immediate natively. If false, the legalizer will
4780/// materialize the FP immediate as a load from a constant pool.
4781bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4782 if (!Subtarget->hasVFP3())
4783 return false;
4784 if (VT == MVT::f32)
4785 return ARM::getVFPf32Imm(Imm) != -1;
4786 if (VT == MVT::f64)
4787 return ARM::getVFPf64Imm(Imm) != -1;
4788 return false;
4789}