blob: 19ff0b36711d9459a2cd3ce98190185601939e32 [file] [log] [blame]
Bob Wilson70cd88f2009-08-05 23:12:45 +00001//===-- NEONPreAllocPass.cpp - Allocate adjacent NEON registers--*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "neon-prealloc"
11#include "ARM.h"
12#include "ARMInstrInfo.h"
13#include "llvm/CodeGen/MachineInstr.h"
14#include "llvm/CodeGen/MachineInstrBuilder.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
16using namespace llvm;
17
18namespace {
19 class VISIBILITY_HIDDEN NEONPreAllocPass : public MachineFunctionPass {
20 const TargetInstrInfo *TII;
21
22 public:
23 static char ID;
24 NEONPreAllocPass() : MachineFunctionPass(&ID) {}
25
26 virtual bool runOnMachineFunction(MachineFunction &MF);
27
28 virtual const char *getPassName() const {
29 return "NEON register pre-allocation pass";
30 }
31
32 private:
33 bool PreAllocNEONRegisters(MachineBasicBlock &MBB);
34 };
35
36 char NEONPreAllocPass::ID = 0;
37}
38
Bob Wilsonff8952e2009-10-07 17:24:55 +000039static bool isNEONMultiRegOp(int Opcode, unsigned &FirstOpnd, unsigned &NumRegs,
40 unsigned &Offset, unsigned &Stride) {
41 // Default to unit stride with no offset.
42 Stride = 1;
43 Offset = 0;
44
Bob Wilson70cd88f2009-08-05 23:12:45 +000045 switch (Opcode) {
46 default:
47 break;
48
49 case ARM::VLD2d8:
50 case ARM::VLD2d16:
51 case ARM::VLD2d32:
Bob Wilsona4288082009-10-07 22:57:01 +000052 case ARM::VLD2d64:
Bob Wilson243fcc52009-09-01 04:26:28 +000053 case ARM::VLD2LNd8:
54 case ARM::VLD2LNd16:
55 case ARM::VLD2LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000056 FirstOpnd = 0;
57 NumRegs = 2;
58 return true;
59
Bob Wilson3bf12ab2009-10-06 22:01:59 +000060 case ARM::VLD2q8:
61 case ARM::VLD2q16:
62 case ARM::VLD2q32:
63 FirstOpnd = 0;
64 NumRegs = 4;
65 return true;
66
Bob Wilson70cd88f2009-08-05 23:12:45 +000067 case ARM::VLD3d8:
68 case ARM::VLD3d16:
69 case ARM::VLD3d32:
Bob Wilsonc67160c2009-10-07 23:39:57 +000070 case ARM::VLD3d64:
Bob Wilson243fcc52009-09-01 04:26:28 +000071 case ARM::VLD3LNd8:
72 case ARM::VLD3LNd16:
73 case ARM::VLD3LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000074 FirstOpnd = 0;
75 NumRegs = 3;
76 return true;
77
Bob Wilsonff8952e2009-10-07 17:24:55 +000078 case ARM::VLD3q8a:
79 case ARM::VLD3q16a:
80 case ARM::VLD3q32a:
81 FirstOpnd = 0;
82 NumRegs = 3;
83 Offset = 0;
84 Stride = 2;
85 return true;
86
87 case ARM::VLD3q8b:
88 case ARM::VLD3q16b:
89 case ARM::VLD3q32b:
90 FirstOpnd = 0;
91 NumRegs = 3;
92 Offset = 1;
93 Stride = 2;
94 return true;
95
Bob Wilson70cd88f2009-08-05 23:12:45 +000096 case ARM::VLD4d8:
97 case ARM::VLD4d16:
98 case ARM::VLD4d32:
Bob Wilson0ea38bb2009-10-07 23:54:04 +000099 case ARM::VLD4d64:
Bob Wilson243fcc52009-09-01 04:26:28 +0000100 case ARM::VLD4LNd8:
101 case ARM::VLD4LNd16:
102 case ARM::VLD4LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +0000103 FirstOpnd = 0;
104 NumRegs = 4;
105 return true;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000106
Bob Wilson7708c222009-10-07 18:09:32 +0000107 case ARM::VLD4q8a:
108 case ARM::VLD4q16a:
109 case ARM::VLD4q32a:
110 FirstOpnd = 0;
111 NumRegs = 4;
112 Offset = 0;
113 Stride = 2;
114 return true;
115
116 case ARM::VLD4q8b:
117 case ARM::VLD4q16b:
118 case ARM::VLD4q32b:
119 FirstOpnd = 0;
120 NumRegs = 4;
121 Offset = 1;
122 Stride = 2;
123 return true;
124
Bob Wilsonb36ec862009-08-06 18:47:44 +0000125 case ARM::VST2d8:
126 case ARM::VST2d16:
127 case ARM::VST2d32:
Bob Wilson24e04c52009-10-08 00:21:01 +0000128 case ARM::VST2d64:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000129 case ARM::VST2LNd8:
130 case ARM::VST2LNd16:
131 case ARM::VST2LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000132 FirstOpnd = 3;
133 NumRegs = 2;
134 return true;
135
Bob Wilsond2855752009-10-07 18:47:39 +0000136 case ARM::VST2q8:
137 case ARM::VST2q16:
138 case ARM::VST2q32:
139 FirstOpnd = 3;
140 NumRegs = 4;
141 return true;
142
Bob Wilsonb36ec862009-08-06 18:47:44 +0000143 case ARM::VST3d8:
144 case ARM::VST3d16:
145 case ARM::VST3d32:
Bob Wilson5adf60c2009-10-08 00:28:28 +0000146 case ARM::VST3d64:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000147 case ARM::VST3LNd8:
148 case ARM::VST3LNd16:
149 case ARM::VST3LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000150 FirstOpnd = 3;
151 NumRegs = 3;
152 return true;
153
Bob Wilson66a70632009-10-07 20:30:08 +0000154 case ARM::VST3q8a:
155 case ARM::VST3q16a:
156 case ARM::VST3q32a:
157 FirstOpnd = 4;
158 NumRegs = 3;
159 Offset = 0;
160 Stride = 2;
161 return true;
162
163 case ARM::VST3q8b:
164 case ARM::VST3q16b:
165 case ARM::VST3q32b:
166 FirstOpnd = 4;
167 NumRegs = 3;
168 Offset = 1;
169 Stride = 2;
170 return true;
171
Bob Wilsonb36ec862009-08-06 18:47:44 +0000172 case ARM::VST4d8:
173 case ARM::VST4d16:
174 case ARM::VST4d32:
Bob Wilsondeb31412009-10-08 05:18:18 +0000175 case ARM::VST4d64:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000176 case ARM::VST4LNd8:
177 case ARM::VST4LNd16:
178 case ARM::VST4LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000179 FirstOpnd = 3;
180 NumRegs = 4;
181 return true;
Bob Wilson114a2662009-08-12 20:51:55 +0000182
Bob Wilson63c90632009-10-07 20:49:18 +0000183 case ARM::VST4q8a:
184 case ARM::VST4q16a:
185 case ARM::VST4q32a:
186 FirstOpnd = 4;
187 NumRegs = 4;
188 Offset = 0;
189 Stride = 2;
190 return true;
191
192 case ARM::VST4q8b:
193 case ARM::VST4q16b:
194 case ARM::VST4q32b:
195 FirstOpnd = 4;
196 NumRegs = 4;
197 Offset = 1;
198 Stride = 2;
199 return true;
200
Bob Wilson114a2662009-08-12 20:51:55 +0000201 case ARM::VTBL2:
202 FirstOpnd = 1;
203 NumRegs = 2;
204 return true;
205
206 case ARM::VTBL3:
207 FirstOpnd = 1;
208 NumRegs = 3;
209 return true;
210
211 case ARM::VTBL4:
212 FirstOpnd = 1;
213 NumRegs = 4;
214 return true;
215
216 case ARM::VTBX2:
217 FirstOpnd = 2;
218 NumRegs = 2;
219 return true;
220
221 case ARM::VTBX3:
222 FirstOpnd = 2;
223 NumRegs = 3;
224 return true;
225
226 case ARM::VTBX4:
227 FirstOpnd = 2;
228 NumRegs = 4;
229 return true;
Bob Wilson70cd88f2009-08-05 23:12:45 +0000230 }
231
232 return false;
233}
234
235bool NEONPreAllocPass::PreAllocNEONRegisters(MachineBasicBlock &MBB) {
236 bool Modified = false;
237
238 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
239 for (; MBBI != E; ++MBBI) {
240 MachineInstr *MI = &*MBBI;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000241 unsigned FirstOpnd, NumRegs, Offset, Stride;
242 if (!isNEONMultiRegOp(MI->getOpcode(), FirstOpnd, NumRegs, Offset, Stride))
Bob Wilson70cd88f2009-08-05 23:12:45 +0000243 continue;
244
245 MachineBasicBlock::iterator NextI = next(MBBI);
246 for (unsigned R = 0; R < NumRegs; ++R) {
247 MachineOperand &MO = MI->getOperand(FirstOpnd + R);
248 assert(MO.isReg() && MO.getSubReg() == 0 && "unexpected operand");
249 unsigned VirtReg = MO.getReg();
250 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
251 "expected a virtual register");
252
253 // For now, just assign a fixed set of adjacent registers.
254 // This leaves plenty of room for future improvements.
255 static const unsigned NEONDRegs[] = {
Bob Wilsonff8952e2009-10-07 17:24:55 +0000256 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
257 ARM::D4, ARM::D5, ARM::D6, ARM::D7
Bob Wilson70cd88f2009-08-05 23:12:45 +0000258 };
Bob Wilsonff8952e2009-10-07 17:24:55 +0000259 MO.setReg(NEONDRegs[Offset + R * Stride]);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000260
261 if (MO.isUse()) {
262 // Insert a copy from VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000263 TII->copyRegToReg(MBB, MBBI, MO.getReg(), VirtReg,
264 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000265 if (MO.isKill()) {
266 MachineInstr *CopyMI = prior(MBBI);
267 CopyMI->findRegisterUseOperand(VirtReg)->setIsKill();
268 }
269 MO.setIsKill();
270 } else if (MO.isDef() && !MO.isDead()) {
271 // Add a copy to VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000272 TII->copyRegToReg(MBB, NextI, VirtReg, MO.getReg(),
273 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000274 }
275 }
276 }
277
278 return Modified;
279}
280
281bool NEONPreAllocPass::runOnMachineFunction(MachineFunction &MF) {
282 TII = MF.getTarget().getInstrInfo();
283
284 bool Modified = false;
285 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
286 ++MFI) {
287 MachineBasicBlock &MBB = *MFI;
288 Modified |= PreAllocNEONRegisters(MBB);
289 }
290
291 return Modified;
292}
293
294/// createNEONPreAllocPass - returns an instance of the NEON register
295/// pre-allocation pass.
296FunctionPass *llvm::createNEONPreAllocPass() {
297 return new NEONPreAllocPass();
298}