blob: 4db0e02682fb90cc94615576fbeb1b4ddffd12c0 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000039#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Evan Cheng10e86422008-04-25 19:11:04 +000050// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000051static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
52 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000053
Chris Lattnerf0144122009-07-28 03:13:23 +000054static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
55 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
56 default: llvm_unreachable("unknown subtarget type");
57 case X86Subtarget::isDarwin:
Chris Lattnerf26e03b2009-07-31 17:42:42 +000058 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000059 case X86Subtarget::isELF:
60 return new TargetLoweringObjectFileELF();
61 case X86Subtarget::isMingw:
62 case X86Subtarget::isCygwin:
63 case X86Subtarget::isWindows:
64 return new TargetLoweringObjectFileCOFF();
65 }
66
67}
68
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000069X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000070 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000071 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000072 X86ScalarSSEf64 = Subtarget->hasSSE2();
73 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000074 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000075
Anton Korobeynikov2365f512007-07-14 14:06:15 +000076 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000077 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000078
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000079 // Set up the TargetLowering object.
80
81 // X86 is weird, it always uses i8 for shift amounts and setcc results.
82 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000083 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000084 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000085 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000086
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000087 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000088 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000089 setUseUnderscoreSetJmp(false);
90 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000091 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000092 // MS runtime is weird: it exports _setjmp, but longjmp!
93 setUseUnderscoreSetJmp(true);
94 setUseUnderscoreLongJmp(false);
95 } else {
96 setUseUnderscoreSetJmp(true);
97 setUseUnderscoreLongJmp(true);
98 }
Scott Michelfdc40a02009-02-17 22:15:04 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +0000101 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
102 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
103 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 if (Subtarget->is64Bit())
105 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106
Evan Cheng03294662008-10-14 21:26:46 +0000107 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000108
Scott Michelfdc40a02009-02-17 22:15:04 +0000109 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +0000110 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
111 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
112 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
113 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
114 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000115 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
116
117 // SETOEQ and SETUNE require checking two conditions.
118 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
119 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
120 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
121 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
122 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
123 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000124
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
126 // operation.
127 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
129 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000130
Evan Cheng25ab6902006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000132 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000133 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000134 } else if (!UseSoftFloat) {
135 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000136 // We have an impenetrably clever algorithm for ui64->double only.
137 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000138 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000139 // We have an algorithm for SSE2, and we turn this into a 64-bit
140 // FILD for other targets.
141 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000143
144 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
145 // this operation.
146 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
147 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000148
Devang Patel6a784892009-06-05 18:48:29 +0000149 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000150 // SSE has no i16 to fp conversion, only i32
151 if (X86ScalarSSEf32) {
152 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
153 // f32 and f64 cases are Legal, f80 case is not
154 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
155 } else {
156 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
158 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
161 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000162 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163
Dale Johannesen73328d12007-09-19 23:55:34 +0000164 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
165 // are Legal, f80 is custom lowered.
166 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000168
Evan Cheng02568ff2006-01-30 22:13:22 +0000169 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
170 // this operation.
171 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
172 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
173
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000174 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000175 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000176 // f32 and f64 cases are Legal, f80 case is not
177 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000178 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181 }
182
183 // Handle FP_TO_UINT by promoting the destination to a larger signed
184 // conversion.
185 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
186 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
187 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
188
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 if (Subtarget->is64Bit()) {
190 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000192 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000193 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000194 // Expand FP_TO_UINT into a select.
195 // FIXME: We would like to use a Custom expander here eventually to do
196 // the optimal thing for SSE vs. the default expansion in the legalizer.
197 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
198 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000199 // With SSE3 we can use fisttpll to convert to a signed i64; without
200 // SSE, we're stuck with a fistpll.
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203
Chris Lattner399610a2006-12-05 18:22:22 +0000204 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000206 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
207 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
208 }
Chris Lattner21f66852005-12-23 05:15:23 +0000209
Dan Gohmanb00ee212008-02-18 19:34:53 +0000210 // Scalar integer divide and remainder are lowered to use operations that
211 // produce two results, to match the available instructions. This exposes
212 // the two-result form to trivial CSE, which is able to combine x/y and x%y
213 // into a single instruction.
214 //
215 // Scalar integer multiply-high is also lowered to use two-result
216 // operations, to match the available instructions. However, plain multiply
217 // (low) operations are left as Legal, as there are single-result
218 // instructions for this in x86. Using the two-result multiply instructions
219 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000220 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
221 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
222 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
223 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
224 setOperationAction(ISD::SREM , MVT::i8 , Expand);
225 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000226 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
227 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
228 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
229 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
230 setOperationAction(ISD::SREM , MVT::i16 , Expand);
231 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000232 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
233 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
234 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
235 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
236 setOperationAction(ISD::SREM , MVT::i32 , Expand);
237 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000238 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
242 setOperationAction(ISD::SREM , MVT::i64 , Expand);
243 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000244
Evan Chengc35497f2006-10-30 08:02:39 +0000245 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000246 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000247 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
248 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000250 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
251 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
252 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000253 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
254 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000255 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000256 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000257 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000258 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000261 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
262 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000263 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000264 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
265 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000266 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000267 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
268 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit()) {
270 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000271 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
272 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 }
274
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000275 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000276 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000277
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000278 // These should be promoted to a larger select which is supported.
279 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
280 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000281 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000282 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
283 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
284 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
285 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000286 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
288 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
289 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
290 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
291 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 if (Subtarget->is64Bit()) {
294 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
295 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
296 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000297 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000298 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000299 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000300
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000301 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000302 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000303 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000304 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000305 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000306 if (Subtarget->is64Bit())
307 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000308 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000309 if (Subtarget->is64Bit()) {
310 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
311 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
312 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000313 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000315 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000316 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
317 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
318 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000319 if (Subtarget->is64Bit()) {
320 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
321 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
322 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
323 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000324
Evan Chengd2cde682008-03-10 19:38:10 +0000325 if (Subtarget->hasSSE1())
326 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000327
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000328 if (!Subtarget->hasSSE2())
329 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
330
Mon P Wang63307c32008-05-05 19:05:59 +0000331 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000332 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
333 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
334 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
335 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000336
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000337 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
338 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
339 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
340 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000341
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000342 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000343 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
344 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
345 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
346 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
347 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
348 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
349 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000350 }
351
Dan Gohman7f460202008-06-30 20:59:49 +0000352 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
353 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000354 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000355 if (!Subtarget->isTargetDarwin() &&
356 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000357 !Subtarget->isTargetCygMing()) {
358 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
359 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
360 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000361
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000362 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
363 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
364 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
365 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
366 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000367 setExceptionPointerRegister(X86::RAX);
368 setExceptionSelectorRegister(X86::RDX);
369 } else {
370 setExceptionPointerRegister(X86::EAX);
371 setExceptionSelectorRegister(X86::EDX);
372 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000373 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000374 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
375
Duncan Sandsf7331b32007-09-11 14:10:23 +0000376 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000377
Chris Lattnerda68d302008-01-15 21:58:22 +0000378 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000379
Nate Begemanacc398c2006-01-25 18:21:52 +0000380 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
381 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000382 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000383 if (Subtarget->is64Bit()) {
384 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000385 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000386 } else {
387 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000388 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000389 }
Evan Chengae642192007-03-02 23:16:35 +0000390
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000391 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000392 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000395 if (Subtarget->isTargetCygMing())
396 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
397 else
398 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000399
Evan Chengc7ce29b2009-02-13 22:36:38 +0000400 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000401 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000403 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
404 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000405
Evan Cheng223547a2006-01-31 22:28:30 +0000406 // Use ANDPD to simulate FABS.
407 setOperationAction(ISD::FABS , MVT::f64, Custom);
408 setOperationAction(ISD::FABS , MVT::f32, Custom);
409
410 // Use XORP to simulate FNEG.
411 setOperationAction(ISD::FNEG , MVT::f64, Custom);
412 setOperationAction(ISD::FNEG , MVT::f32, Custom);
413
Evan Cheng68c47cb2007-01-05 07:55:56 +0000414 // Use ANDPD and ORPD to simulate FCOPYSIGN.
415 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
416 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
417
Evan Chengd25e9e82006-02-02 00:28:23 +0000418 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 setOperationAction(ISD::FSIN , MVT::f64, Expand);
420 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000421 setOperationAction(ISD::FSIN , MVT::f32, Expand);
422 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423
Chris Lattnera54aa942006-01-29 06:26:08 +0000424 // Expand FP immediates into loads from the stack, except for the special
425 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000426 addLegalFPImmediate(APFloat(+0.0)); // xorpd
427 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000428 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000429 // Use SSE for f32, x87 for f64.
430 // Set up the FP register classes.
431 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
432 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
433
434 // Use ANDPS to simulate FABS.
435 setOperationAction(ISD::FABS , MVT::f32, Custom);
436
437 // Use XORP to simulate FNEG.
438 setOperationAction(ISD::FNEG , MVT::f32, Custom);
439
440 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
441
442 // Use ANDPS and ORPS to simulate FCOPYSIGN.
443 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
444 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
445
446 // We don't support sin/cos/fmod
447 setOperationAction(ISD::FSIN , MVT::f32, Expand);
448 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449
Nate Begemane1795842008-02-14 08:57:00 +0000450 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 addLegalFPImmediate(APFloat(+0.0f)); // xorps
452 addLegalFPImmediate(APFloat(+0.0)); // FLD0
453 addLegalFPImmediate(APFloat(+1.0)); // FLD1
454 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
455 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
456
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457 if (!UnsafeFPMath) {
458 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
459 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
460 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000461 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000463 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
465 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000466
Evan Cheng68c47cb2007-01-05 07:55:56 +0000467 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000468 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000469 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
470 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000471
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000472 if (!UnsafeFPMath) {
473 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
474 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
475 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000476 addLegalFPImmediate(APFloat(+0.0)); // FLD0
477 addLegalFPImmediate(APFloat(+1.0)); // FLD1
478 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
479 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
481 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
482 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
483 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000485
Dale Johannesen59a58732007-08-05 18:49:15 +0000486 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000487 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000488 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
489 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
491 {
492 bool ignored;
493 APFloat TmpFlt(+0.0);
494 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
495 &ignored);
496 addLegalFPImmediate(TmpFlt); // FLD0
497 TmpFlt.changeSign();
498 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
499 APFloat TmpFlt2(+1.0);
500 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
501 &ignored);
502 addLegalFPImmediate(TmpFlt2); // FLD1
503 TmpFlt2.changeSign();
504 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
505 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000506
Evan Chengc7ce29b2009-02-13 22:36:38 +0000507 if (!UnsafeFPMath) {
508 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
509 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
510 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000511 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000512
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000513 // Always use a library call for pow.
514 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
515 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
516 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
517
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000518 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000519 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000520 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000521 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000522 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
523
Mon P Wangf007a8b2008-11-06 05:31:54 +0000524 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000525 // (for widening) or expand (for scalarization). Then we will selectively
526 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000527 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
528 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000529 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000542 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000544 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000545 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000546 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000568 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000573 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000577 }
578
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
580 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000581 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000582 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
583 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
584 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000585 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000586 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000587
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000588 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
589 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
590 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000591 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000592
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000593 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
594 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
595 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000596 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000597
Bill Wendling74027e92007-03-15 21:24:36 +0000598 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
599 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
600
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000601 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000602 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000603 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000604 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
605 setOperationAction(ISD::AND, MVT::v2i32, Promote);
606 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
607 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000608
609 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000610 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000611 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000612 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
613 setOperationAction(ISD::OR, MVT::v2i32, Promote);
614 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
615 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000616
617 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000618 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000619 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000620 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
621 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
622 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
623 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000624
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000626 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000627 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000628 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
629 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
630 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000631 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
632 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000633 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000634
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000635 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
636 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
637 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000638 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000639 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000640
641 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
643 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000644 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000645
Evan Cheng52672b82008-07-22 18:39:19 +0000646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
648 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000649 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000650
651 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000652
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000653 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000654 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
655 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
656 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
657 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
658 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Eli Friedman3dae2842009-07-22 01:06:52 +0000659 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
660 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
661 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 }
663
Evan Cheng92722532009-03-26 23:06:32 +0000664 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000665 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
666
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000667 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
668 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
669 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
670 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000671 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
672 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000673 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
674 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000676 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000677 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000678 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000679 }
680
Evan Cheng92722532009-03-26 23:06:32 +0000681 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000683
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000684 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
685 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
688 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
689 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
690
Evan Chengf7c378e2006-04-10 07:23:14 +0000691 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
692 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
693 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000694 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000695 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000696 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
697 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
698 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000699 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000700 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000701 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
702 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
703 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
704 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000705 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
706 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000707
Nate Begeman30a0de92008-07-17 16:51:19 +0000708 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
710 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
711 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000712
Evan Chengf7c378e2006-04-10 07:23:14 +0000713 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
714 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000716 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000717 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000718
Evan Cheng2c3ae372006-04-12 21:21:57 +0000719 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000720 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
721 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000723 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000724 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000725 // Do not attempt to custom lower non-128-bit vectors
726 if (!VT.is128BitVector())
727 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000728 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
729 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000731 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000732
Evan Cheng2c3ae372006-04-12 21:21:57 +0000733 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
735 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000739
Nate Begemancdd1eec2008-02-12 22:51:28 +0000740 if (Subtarget->is64Bit()) {
741 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000742 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000743 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000745 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000746 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
747 MVT VT = (MVT::SimpleValueType)i;
748
749 // Do not attempt to promote non-128-bit vectors
750 if (!VT.is128BitVector()) {
751 continue;
752 }
753 setOperationAction(ISD::AND, VT, Promote);
754 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
755 setOperationAction(ISD::OR, VT, Promote);
756 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
757 setOperationAction(ISD::XOR, VT, Promote);
758 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
759 setOperationAction(ISD::LOAD, VT, Promote);
760 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
761 setOperationAction(ISD::SELECT, VT, Promote);
762 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000763 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764
Chris Lattnerddf89562008-01-17 19:59:44 +0000765 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower v2i64 and v2f64 selects.
768 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000769 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000770 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000771 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Eli Friedman23ef1052009-06-06 03:57:58 +0000773 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
774 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
775 if (!DisableMMX && Subtarget->hasMMX()) {
776 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
777 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
778 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000779 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000780
Nate Begeman14d12ca2008-02-11 04:19:36 +0000781 if (Subtarget->hasSSE41()) {
782 // FIXME: Do we need to handle scalar-to-vector here?
783 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
784
785 // i8 and i16 vectors are custom , because the source register and source
786 // source memory operand types are not the same width. f32 vectors are
787 // custom since the immediate controlling the insert encodes additional
788 // information.
789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000791 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
793
794 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
795 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000796 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000797 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000798
799 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000800 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
801 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000802 }
803 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804
Nate Begeman30a0de92008-07-17 16:51:19 +0000805 if (Subtarget->hasSSE42()) {
806 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
807 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000808
David Greene9b9838d2009-06-29 16:47:10 +0000809 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000810 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
811 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
812 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
813 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
814
David Greene9b9838d2009-06-29 16:47:10 +0000815 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
816 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
817 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
819 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
820 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
821 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
822 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
823 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
824 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
825 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
826 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
827 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
828 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
829 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
830
831 // Operations to consider commented out -v16i16 v32i8
832 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
833 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
834 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
835 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
836 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
837 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
838 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
839 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
840 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
841 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
842 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
843 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
844 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
845 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
846
847 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
848 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
849 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
850 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
851
852 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
853 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
854 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
857
858 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
859 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
861 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
863 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
864
865#if 0
866 // Not sure we want to do this since there are no 256-bit integer
867 // operations in AVX
868
869 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
870 // This includes 256-bit vectors
871 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
872 MVT VT = (MVT::SimpleValueType)i;
873
874 // Do not attempt to custom lower non-power-of-2 vectors
875 if (!isPowerOf2_32(VT.getVectorNumElements()))
876 continue;
877
878 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
879 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
880 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
881 }
882
883 if (Subtarget->is64Bit()) {
884 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
886 }
887#endif
888
889#if 0
890 // Not sure we want to do this since there are no 256-bit integer
891 // operations in AVX
892
893 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
894 // Including 256-bit vectors
895 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
896 MVT VT = (MVT::SimpleValueType)i;
897
898 if (!VT.is256BitVector()) {
899 continue;
900 }
901 setOperationAction(ISD::AND, VT, Promote);
902 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
903 setOperationAction(ISD::OR, VT, Promote);
904 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
905 setOperationAction(ISD::XOR, VT, Promote);
906 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
907 setOperationAction(ISD::LOAD, VT, Promote);
908 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
909 setOperationAction(ISD::SELECT, VT, Promote);
910 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
911 }
912
913 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
914#endif
915 }
916
Evan Cheng6be2c582006-04-05 23:38:46 +0000917 // We want to custom lower some of our intrinsics.
918 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
919
Bill Wendling74c37652008-12-09 22:08:41 +0000920 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000921 setOperationAction(ISD::SADDO, MVT::i32, Custom);
922 setOperationAction(ISD::SADDO, MVT::i64, Custom);
923 setOperationAction(ISD::UADDO, MVT::i32, Custom);
924 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000925 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
926 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
927 setOperationAction(ISD::USUBO, MVT::i32, Custom);
928 setOperationAction(ISD::USUBO, MVT::i64, Custom);
929 setOperationAction(ISD::SMULO, MVT::i32, Custom);
930 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000931
Evan Chengd54f2d52009-03-31 19:38:51 +0000932 if (!Subtarget->is64Bit()) {
933 // These libcalls are not available in 32-bit.
934 setLibcallName(RTLIB::SHL_I128, 0);
935 setLibcallName(RTLIB::SRL_I128, 0);
936 setLibcallName(RTLIB::SRA_I128, 0);
937 }
938
Evan Cheng206ee9d2006-07-07 08:33:52 +0000939 // We have target-specific dag combine patterns for the following nodes:
940 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000941 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000942 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000943 setTargetDAGCombine(ISD::SHL);
944 setTargetDAGCombine(ISD::SRA);
945 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000946 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000947 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000948 if (Subtarget->is64Bit())
949 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000950
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000951 computeRegisterProperties();
952
Evan Cheng87ed7162006-02-14 08:25:08 +0000953 // FIXME: These should be based on subtarget info. Plus, the values should
954 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000955 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
956 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
957 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000958 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000959 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000960 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000961}
962
Scott Michel5b8f82e2008-03-10 15:42:14 +0000963
Duncan Sands5480c042009-01-01 15:52:00 +0000964MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000965 return MVT::i8;
966}
967
968
Evan Cheng29286502008-01-23 23:17:41 +0000969/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
970/// the desired ByVal argument alignment.
971static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
972 if (MaxAlign == 16)
973 return;
974 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
975 if (VTy->getBitWidth() == 128)
976 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000977 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
978 unsigned EltAlign = 0;
979 getMaxByValAlign(ATy->getElementType(), EltAlign);
980 if (EltAlign > MaxAlign)
981 MaxAlign = EltAlign;
982 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
983 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
984 unsigned EltAlign = 0;
985 getMaxByValAlign(STy->getElementType(i), EltAlign);
986 if (EltAlign > MaxAlign)
987 MaxAlign = EltAlign;
988 if (MaxAlign == 16)
989 break;
990 }
991 }
992 return;
993}
994
995/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
996/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000997/// that contain SSE vectors are placed at 16-byte boundaries while the rest
998/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000999unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001000 if (Subtarget->is64Bit()) {
1001 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001002 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001003 if (TyAlign > 8)
1004 return TyAlign;
1005 return 8;
1006 }
1007
Evan Cheng29286502008-01-23 23:17:41 +00001008 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001009 if (Subtarget->hasSSE1())
1010 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001011 return Align;
1012}
Chris Lattner2b02a442007-02-25 08:29:00 +00001013
Evan Chengf0df0312008-05-15 08:39:06 +00001014/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001015/// and store operations as a result of memset, memcpy, and memmove
1016/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001017/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001018MVT
Evan Chengf0df0312008-05-15 08:39:06 +00001019X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001020 bool isSrcConst, bool isSrcStr,
1021 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001022 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1023 // linux. This is because the stack realignment code can't handle certain
1024 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001025 const Function *F = DAG.getMachineFunction().getFunction();
1026 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1027 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001028 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1029 return MVT::v4i32;
1030 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1031 return MVT::v4f32;
1032 }
Evan Chengf0df0312008-05-15 08:39:06 +00001033 if (Subtarget->is64Bit() && Size >= 8)
1034 return MVT::i64;
1035 return MVT::i32;
1036}
1037
Evan Chengcc415862007-11-09 01:32:10 +00001038/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1039/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001040SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001041 SelectionDAG &DAG) const {
1042 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001043 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001044 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001045 // This doesn't have DebugLoc associated with it, but is not really the
1046 // same as a Register.
1047 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1048 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001049 return Table;
1050}
1051
Bill Wendlingb4202b82009-07-01 18:50:55 +00001052/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001053unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1054 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1055}
1056
Chris Lattner2b02a442007-02-25 08:29:00 +00001057//===----------------------------------------------------------------------===//
1058// Return Value Calling Convention Implementation
1059//===----------------------------------------------------------------------===//
1060
Chris Lattner59ed56b2007-02-28 04:55:35 +00001061#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001062
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001063/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001064SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001065 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001066 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattner9774c912007-02-27 05:28:59 +00001068 SmallVector<CCValAssign, 16> RVLocs;
1069 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001070 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Owen Andersone922c022009-07-22 00:24:57 +00001071 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, *DAG.getContext());
Gabor Greifba36cb52008-08-28 21:40:38 +00001072 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001073
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001074 // If this is the first return lowered for this function, add the regs to the
1075 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001076 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001077 for (unsigned i = 0; i != RVLocs.size(); ++i)
1078 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001079 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001080 }
Dan Gohman475871a2008-07-27 21:46:04 +00001081 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001082
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001083 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001084 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001086 SDValue TailCall = Chain;
1087 SDValue TargetAddress = TailCall.getOperand(1);
1088 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001089 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001090 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001091 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001092 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001093 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001094 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001095 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1096 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001097
Dan Gohman475871a2008-07-27 21:46:04 +00001098 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001099 Operands.push_back(Chain.getOperand(0));
1100 Operands.push_back(TargetAddress);
1101 Operands.push_back(StackAdjustment);
1102 // Copy registers used by the call. Last operand is a flag so it is not
1103 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001104 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001105 Operands.push_back(Chain.getOperand(i));
1106 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001107 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001108 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001110
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001111 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001112 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001113
Dan Gohman475871a2008-07-27 21:46:04 +00001114 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001115 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1116 // Operand #1 = Bytes To Pop
1117 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001118
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001119 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001120 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1121 CCValAssign &VA = RVLocs[i];
1122 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001123 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001124
Chris Lattner447ff682008-03-11 03:23:40 +00001125 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1126 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001127 if (VA.getLocReg() == X86::ST0 ||
1128 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001129 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1130 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001131 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001132 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001133 RetOps.push_back(ValToCopy);
1134 // Don't emit a copytoreg.
1135 continue;
1136 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001137
Evan Cheng242b38b2009-02-23 09:03:22 +00001138 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1139 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001140 if (Subtarget->is64Bit()) {
1141 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001142 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001143 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001144 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1145 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1146 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001147 }
1148
Dale Johannesendd64c412009-02-04 00:33:20 +00001149 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001150 Flag = Chain.getValue(1);
1151 }
Dan Gohman61a92132008-04-21 23:59:07 +00001152
1153 // The x86-64 ABI for returning structs by value requires that we copy
1154 // the sret argument into %rax for the return. We saved the argument into
1155 // a virtual register in the entry block, so now we copy the value out
1156 // and into %rax.
1157 if (Subtarget->is64Bit() &&
1158 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1159 MachineFunction &MF = DAG.getMachineFunction();
1160 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1161 unsigned Reg = FuncInfo->getSRetReturnReg();
1162 if (!Reg) {
1163 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1164 FuncInfo->setSRetReturnReg(Reg);
1165 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001166 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001167
Dale Johannesendd64c412009-02-04 00:33:20 +00001168 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001169 Flag = Chain.getValue(1);
1170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001171
Chris Lattner447ff682008-03-11 03:23:40 +00001172 RetOps[0] = Chain; // Update chain.
1173
1174 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001175 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001176 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
1178 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001179 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001180}
1181
1182
Chris Lattner3085e152007-02-25 08:59:22 +00001183/// LowerCallResult - Lower the result values of an ISD::CALL into the
1184/// appropriate copies out of appropriate physical registers. This assumes that
1185/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1186/// being lowered. The returns a SDNode with the same number of values as the
1187/// ISD::CALL.
1188SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001189LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001190 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001191
Scott Michelfdc40a02009-02-17 22:15:04 +00001192 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001193 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001194 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001195 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001196 bool Is64Bit = Subtarget->is64Bit();
Owen Andersond1474d02009-07-09 17:57:24 +00001197 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001198 RVLocs, *DAG.getContext());
Chris Lattnere32bbf62007-02-28 07:09:55 +00001199 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1200
Dan Gohman475871a2008-07-27 21:46:04 +00001201 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001202
Chris Lattner3085e152007-02-25 08:59:22 +00001203 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001204 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001205 CCValAssign &VA = RVLocs[i];
1206 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001207
Torok Edwin3f142c32009-02-01 18:15:56 +00001208 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001209 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001210 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001211 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001212 }
1213
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 // If this is a call to a function that returns an fp value on the floating
1215 // point stack, but where we prefer to use the value in xmm registers, copy
1216 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001217 if ((VA.getLocReg() == X86::ST0 ||
1218 VA.getLocReg() == X86::ST1) &&
1219 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001220 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001222
Evan Cheng79fb3b42009-02-20 20:43:02 +00001223 SDValue Val;
1224 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001225 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1226 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1227 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1228 MVT::v2i64, InFlag).getValue(1);
1229 Val = Chain.getValue(0);
1230 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1231 Val, DAG.getConstant(0, MVT::i64));
1232 } else {
1233 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1234 MVT::i64, InFlag).getValue(1);
1235 Val = Chain.getValue(0);
1236 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001237 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1238 } else {
1239 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1240 CopyVT, InFlag).getValue(1);
1241 Val = Chain.getValue(0);
1242 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001243 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001244
Dan Gohman37eed792009-02-04 17:28:58 +00001245 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001246 // Round the F80 the right size, which also moves to the appropriate xmm
1247 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001248 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001249 // This truncation won't change the value.
1250 DAG.getIntPtrConstant(1));
1251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Chris Lattner8e6da152008-03-10 21:08:41 +00001253 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001254 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001255
Chris Lattner3085e152007-02-25 08:59:22 +00001256 // Merge everything together with a MERGE_VALUES node.
1257 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001258 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1259 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001260}
1261
1262
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001263//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001264// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001265//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001266// StdCall calling convention seems to be standard for many Windows' API
1267// routines and around. It differs from C calling convention just a little:
1268// callee should clean up the stack, not caller. Symbols should be also
1269// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001270// For info on fast calling convention see Fast Calling Convention (tail call)
1271// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001272
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001273/// CallIsStructReturn - Determines whether a CALL node uses struct return
1274/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001275static bool CallIsStructReturn(CallSDNode *TheCall) {
1276 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001277 if (!NumOps)
1278 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001279
Dan Gohman095cc292008-09-13 01:54:27 +00001280 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001281}
1282
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001283/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001284/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001285static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001286 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001287 if (!NumArgs)
1288 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001289
1290 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001291}
1292
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001293/// IsCalleePop - Determines whether the callee is required to pop its
1294/// own arguments. Callee pop is necessary to support tail calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001295bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001296 if (IsVarArg)
1297 return false;
1298
Dan Gohman095cc292008-09-13 01:54:27 +00001299 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001300 default:
1301 return false;
1302 case CallingConv::X86_StdCall:
1303 return !Subtarget->is64Bit();
1304 case CallingConv::X86_FastCall:
1305 return !Subtarget->is64Bit();
1306 case CallingConv::Fast:
1307 return PerformTailCallOpt;
1308 }
1309}
1310
Dan Gohman095cc292008-09-13 01:54:27 +00001311/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1312/// given CallingConvention value.
1313CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001314 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001315 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001316 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001317 else
1318 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001319 }
1320
Gordon Henriksen86737662008-01-05 16:56:59 +00001321 if (CC == CallingConv::X86_FastCall)
1322 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001323 else if (CC == CallingConv::Fast)
1324 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001325 else
1326 return CC_X86_32_C;
1327}
1328
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001329/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1330/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001331NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001332X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001333 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001334 if (CC == CallingConv::X86_FastCall)
1335 return FastCall;
1336 else if (CC == CallingConv::X86_StdCall)
1337 return StdCall;
1338 return None;
1339}
1340
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001341
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001342/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1343/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001344/// the specific parameter attribute. The copy will be passed as a byval
1345/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001346static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001347CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001348 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1349 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001350 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001351 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001352 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001353}
1354
Dan Gohman475871a2008-07-27 21:46:04 +00001355SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001356 const CCValAssign &VA,
1357 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001358 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001359 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001360 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001361 ISD::ArgFlagsTy Flags =
1362 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001363 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001364 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001365
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001366 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001367 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001368 // In case of tail call optimization mark all arguments mutable. Since they
1369 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001370 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001371 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001372 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001373 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001374 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001375 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001376 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001377}
1378
Dan Gohman475871a2008-07-27 21:46:04 +00001379SDValue
1380X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001381 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001382 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001383 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001384
Gordon Henriksen86737662008-01-05 16:56:59 +00001385 const Function* Fn = MF.getFunction();
1386 if (Fn->hasExternalLinkage() &&
1387 Subtarget->isTargetCygMing() &&
1388 Fn->getName() == "main")
1389 FuncInfo->setForceFramePointer(true);
1390
1391 // Decorate the function name.
1392 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001393
Evan Cheng1bc78042006-04-26 01:20:17 +00001394 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001395 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001396 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001397 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001398 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001399 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001400
1401 assert(!(isVarArg && CC == CallingConv::Fast) &&
1402 "Var args not supported with calling convention fastcc");
1403
Chris Lattner638402b2007-02-28 07:00:42 +00001404 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001405 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001406 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001407 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001408
Dan Gohman475871a2008-07-27 21:46:04 +00001409 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001410 unsigned LastVal = ~0U;
1411 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1412 CCValAssign &VA = ArgLocs[i];
1413 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1414 // places.
1415 assert(VA.getValNo() != LastVal &&
1416 "Don't support value assigned to multiple locs yet");
1417 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001418
Chris Lattnerf39f7712007-02-28 05:46:49 +00001419 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001420 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001421 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001422 if (RegVT == MVT::i32)
1423 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 else if (Is64Bit && RegVT == MVT::i64)
1425 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001426 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001427 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001428 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001429 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001430 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001431 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001432 else if (RegVT.isVector()) {
1433 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001434 if (!Is64Bit)
1435 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1436 else {
1437 // Darwin calling convention passes MMX values in either GPRs or
1438 // XMMs in x86-64. Other targets pass them in memory.
1439 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1440 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1441 RegVT = MVT::v2i64;
1442 } else {
1443 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1444 RegVT = MVT::i64;
1445 }
1446 }
1447 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00001448 llvm_unreachable("Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001449 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001450
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001451 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001452 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001453
Chris Lattnerf39f7712007-02-28 05:46:49 +00001454 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1455 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1456 // right size.
1457 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001458 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001459 DAG.getValueType(VA.getValVT()));
1460 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001461 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001462 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001463
Chris Lattnerf39f7712007-02-28 05:46:49 +00001464 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001465 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001466
Gordon Henriksen86737662008-01-05 16:56:59 +00001467 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001468 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001469 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001470 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001471 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001472 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1473 ArgValue, DAG.getConstant(0, MVT::i64));
1474 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001475 }
1476 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattnerf39f7712007-02-28 05:46:49 +00001478 ArgValues.push_back(ArgValue);
1479 } else {
1480 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001481 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001482 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001483 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001484
Dan Gohman61a92132008-04-21 23:59:07 +00001485 // The x86-64 ABI for returning structs by value requires that we copy
1486 // the sret argument into %rax for the return. Save the argument into
1487 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001488 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001489 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1490 unsigned Reg = FuncInfo->getSRetReturnReg();
1491 if (!Reg) {
1492 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1493 FuncInfo->setSRetReturnReg(Reg);
1494 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001495 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001496 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001497 }
1498
Chris Lattnerf39f7712007-02-28 05:46:49 +00001499 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001500 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001501 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001502 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001503
Evan Cheng1bc78042006-04-26 01:20:17 +00001504 // If the function takes variable number of arguments, make a frame index for
1505 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001506 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001507 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1508 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1509 }
1510 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001511 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1512
1513 // FIXME: We should really autogenerate these arrays
1514 static const unsigned GPR64ArgRegsWin64[] = {
1515 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001516 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001517 static const unsigned XMMArgRegsWin64[] = {
1518 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1519 };
1520 static const unsigned GPR64ArgRegs64Bit[] = {
1521 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1522 };
1523 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001524 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1525 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1526 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001527 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1528
1529 if (IsWin64) {
1530 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1531 GPR64ArgRegs = GPR64ArgRegsWin64;
1532 XMMArgRegs = XMMArgRegsWin64;
1533 } else {
1534 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1535 GPR64ArgRegs = GPR64ArgRegs64Bit;
1536 XMMArgRegs = XMMArgRegs64Bit;
1537 }
1538 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1539 TotalNumIntRegs);
1540 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1541 TotalNumXMMRegs);
1542
Devang Patel578efa92009-06-05 21:57:13 +00001543 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001544 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001545 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001546 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001547 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001548 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001549 // Kernel mode asks for SSE to be disabled, so don't push them
1550 // on the stack.
1551 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001552
Gordon Henriksen86737662008-01-05 16:56:59 +00001553 // For X86-64, if there are vararg parameters that are passed via
1554 // registers, then we must store them to their spots on the stack so they
1555 // may be loaded by deferencing the result of va_next.
1556 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001557 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1558 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1559 TotalNumXMMRegs * 16, 16);
1560
Gordon Henriksen86737662008-01-05 16:56:59 +00001561 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001562 SmallVector<SDValue, 8> MemOps;
1563 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001564 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001565 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001566 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001567 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1568 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001569 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001570 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001571 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001572 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001573 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001574 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001575 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001576 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001577
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001579 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001580 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001581 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001582 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1583 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001584 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001585 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001586 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001587 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001588 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001589 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001590 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001591 }
1592 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001593 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001594 &MemOps[0], MemOps.size());
1595 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001596 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001597
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001599
Gordon Henriksen86737662008-01-05 16:56:59 +00001600 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001601 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001603 BytesCallerReserves = 0;
1604 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001605 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001606 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001607 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001608 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001609 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001610 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 if (!Is64Bit) {
1613 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1614 if (CC == CallingConv::X86_FastCall)
1615 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1616 }
Evan Cheng25caf632006-05-23 21:06:34 +00001617
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001618 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001619
Evan Cheng25caf632006-05-23 21:06:34 +00001620 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001621 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001622 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001623}
1624
Dan Gohman475871a2008-07-27 21:46:04 +00001625SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001626X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001627 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001628 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001629 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001630 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001631 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001632 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001633 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001634 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001635 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001636 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001637 }
Dale Johannesenace16102009-02-03 19:33:06 +00001638 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001639 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001640}
1641
Bill Wendling64e87322009-01-16 19:25:27 +00001642/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001643/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001644SDValue
1645X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001646 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001647 SDValue Chain,
1648 bool IsTailCall,
1649 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001650 int FPDiff,
1651 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001652 if (!IsTailCall || FPDiff==0) return Chain;
1653
1654 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001655 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001656 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001657
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001658 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001659 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001660 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001661}
1662
1663/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1664/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001665static SDValue
1666EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001667 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001668 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001669 // Store the return address to the appropriate stack slot.
1670 if (!FPDiff) return Chain;
1671 // Calculate the new stack slot for the return address.
1672 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001673 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001674 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001675 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001676 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001677 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001678 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679 return Chain;
1680}
1681
Dan Gohman475871a2008-07-27 21:46:04 +00001682SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001683 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001684 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1685 SDValue Chain = TheCall->getChain();
1686 unsigned CC = TheCall->getCallingConv();
1687 bool isVarArg = TheCall->isVarArg();
1688 bool IsTailCall = TheCall->isTailCall() &&
1689 CC == CallingConv::Fast && PerformTailCallOpt;
1690 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001691 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001692 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001693 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001694
1695 assert(!(isVarArg && CC == CallingConv::Fast) &&
1696 "Var args not supported with calling convention fastcc");
1697
Chris Lattner638402b2007-02-28 07:00:42 +00001698 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001699 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001700 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001701 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001702
Chris Lattner423c5f42007-02-28 05:31:48 +00001703 // Get a count of how many bytes are to be pushed on the stack.
1704 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001705 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001706 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001707
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 int FPDiff = 0;
1709 if (IsTailCall) {
1710 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001711 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1713 FPDiff = NumBytesCallerPushed - NumBytes;
1714
1715 // Set the delta of movement of the returnaddr stackslot.
1716 // But only set if delta is greater than previous delta.
1717 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1718 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1719 }
1720
Chris Lattnere563bbc2008-10-11 22:08:30 +00001721 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001722
Dan Gohman475871a2008-07-27 21:46:04 +00001723 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001724 // Load return adress for tail calls.
1725 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001726 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001727
Dan Gohman475871a2008-07-27 21:46:04 +00001728 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1729 SmallVector<SDValue, 8> MemOpChains;
1730 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001731
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001732 // Walk the register/memloc assignments, inserting copies/loads. In the case
1733 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001734 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1735 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001736 SDValue Arg = TheCall->getArg(i);
1737 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1738 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001739
Chris Lattner423c5f42007-02-28 05:31:48 +00001740 // Promote the value if needed.
1741 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001742 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001743 case CCValAssign::Full: break;
1744 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001745 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001746 break;
1747 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001748 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001749 break;
1750 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001751 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001752 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001753 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001754
Chris Lattner423c5f42007-02-28 05:31:48 +00001755 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001756 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001757 MVT RegVT = VA.getLocVT();
1758 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001759 switch (VA.getLocReg()) {
1760 default:
1761 break;
1762 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1763 case X86::R8: {
1764 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001765 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001766 break;
1767 }
1768 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1769 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1770 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001771 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1772 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001773 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001774 break;
1775 }
1776 }
1777 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001778 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1779 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001780 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001781 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001782 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001783 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001784
Dan Gohman095cc292008-09-13 01:54:27 +00001785 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1786 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001787 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001788 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001789 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001790
Evan Cheng32fe1032006-05-25 00:59:30 +00001791 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001792 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001793 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001794
Evan Cheng347d5f72006-04-28 21:29:37 +00001795 // Build a sequence of copy-to-reg nodes chained together with token chain
1796 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001797 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001798 // Tail call byval lowering might overwrite argument registers so in case of
1799 // tail call optimization the copies to registers are lowered later.
1800 if (!IsTailCall)
1801 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001802 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001803 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001804 InFlag = Chain.getValue(1);
1805 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001806
Chris Lattner951bf7d2009-07-09 02:44:11 +00001807
Chris Lattner88e1fd52009-07-09 04:24:46 +00001808 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001809 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1810 // GOT pointer.
1811 if (!IsTailCall) {
1812 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1813 DAG.getNode(X86ISD::GlobalBaseReg,
1814 DebugLoc::getUnknownLoc(),
1815 getPointerTy()),
1816 InFlag);
1817 InFlag = Chain.getValue(1);
1818 } else {
1819 // If we are tail calling and generating PIC/GOT style code load the
1820 // address of the callee into ECX. The value in ecx is used as target of
1821 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1822 // for tail calls on PIC/GOT architectures. Normally we would just put the
1823 // address of GOT into ebx and then call target@PLT. But for tail calls
1824 // ebx would be restored (since ebx is callee saved) before jumping to the
1825 // target@PLT.
1826
1827 // Note: The actual moving to ECX is done further down.
1828 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1829 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1830 !G->getGlobal()->hasProtectedVisibility())
1831 Callee = LowerGlobalAddress(Callee, DAG);
1832 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001833 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001834 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001835 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001836
Gordon Henriksen86737662008-01-05 16:56:59 +00001837 if (Is64Bit && isVarArg) {
1838 // From AMD64 ABI document:
1839 // For calls that may call functions that use varargs or stdargs
1840 // (prototype-less calls or calls to functions containing ellipsis (...) in
1841 // the declaration) %al is used as hidden argument to specify the number
1842 // of SSE registers used. The contents of %al do not need to match exactly
1843 // the number of registers, but must be an ubound on the number of SSE
1844 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001845
1846 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001847 // Count the number of XMM registers allocated.
1848 static const unsigned XMMArgRegs[] = {
1849 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1850 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1851 };
1852 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001853 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001854 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001855
Dale Johannesendd64c412009-02-04 00:33:20 +00001856 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1858 InFlag = Chain.getValue(1);
1859 }
1860
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001861
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001862 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001863 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001864 SmallVector<SDValue, 8> MemOpChains2;
1865 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001866 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001867 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001868 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001869 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1870 CCValAssign &VA = ArgLocs[i];
1871 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001872 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001873 SDValue Arg = TheCall->getArg(i);
1874 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001875 // Create frame index.
1876 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001877 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001878 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001879 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001880
Duncan Sands276dcbd2008-03-21 09:14:45 +00001881 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001882 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001883 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001884 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001885 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001886 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001887 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001888
1889 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001890 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001891 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001892 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001893 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001894 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001895 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001896 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 }
1898 }
1899
1900 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001901 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001902 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001903
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001904 // Copy arguments to their registers.
1905 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001906 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001907 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001908 InFlag = Chain.getValue(1);
1909 }
Dan Gohman475871a2008-07-27 21:46:04 +00001910 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001911
Gordon Henriksen86737662008-01-05 16:56:59 +00001912 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001913 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001914 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001915 }
1916
Evan Cheng32fe1032006-05-25 00:59:30 +00001917 // If the callee is a GlobalAddress node (quite common, every direct call is)
1918 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001919 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001920 // We should use extra load for direct calls to dllimported functions in
1921 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001922 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001923 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001924 unsigned char OpFlags = 0;
1925
1926 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1927 // external symbols most go through the PLT in PIC mode. If the symbol
1928 // has hidden or protected visibility, or if it is static or local, then
1929 // we don't need to use the PLT - we can directly call it.
1930 if (Subtarget->isTargetELF() &&
1931 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001932 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001933 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001934 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001935 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1936 Subtarget->getDarwinVers() < 9) {
1937 // PC-relative references to external symbols should go through $stub,
1938 // unless we're building with the leopard linker or later, which
1939 // automatically synthesizes these stubs.
1940 OpFlags = X86II::MO_DARWIN_STUB;
1941 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001942
Chris Lattner74e726e2009-07-09 05:27:35 +00001943 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001944 G->getOffset(), OpFlags);
1945 }
Bill Wendling056292f2008-09-16 21:48:12 +00001946 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001947 unsigned char OpFlags = 0;
1948
1949 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1950 // symbols should go through the PLT.
1951 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001952 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001953 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001954 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001955 Subtarget->getDarwinVers() < 9) {
1956 // PC-relative references to external symbols should go through $stub,
1957 // unless we're building with the leopard linker or later, which
1958 // automatically synthesizes these stubs.
1959 OpFlags = X86II::MO_DARWIN_STUB;
1960 }
1961
Chris Lattner48a7d022009-07-09 05:02:21 +00001962 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1963 OpFlags);
Gordon Henriksen86737662008-01-05 16:56:59 +00001964 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001965 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001966
Dale Johannesendd64c412009-02-04 00:33:20 +00001967 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001968 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001969 Callee,InFlag);
1970 Callee = DAG.getRegister(Opc, getPointerTy());
1971 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001972 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001973 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001974
Chris Lattnerd96d0722007-02-25 06:40:16 +00001975 // Returns a chain & a flag for retval copy to use.
1976 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001977 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001978
1979 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001980 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1981 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001982 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001983
Gordon Henriksen86737662008-01-05 16:56:59 +00001984 // Returns a chain & a flag for retval copy to use.
1985 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1986 Ops.clear();
1987 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001988
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001989 Ops.push_back(Chain);
1990 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001991
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 if (IsTailCall)
1993 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001994
Gordon Henriksen86737662008-01-05 16:56:59 +00001995 // Add argument registers to the end of the list so that they are known live
1996 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001997 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1998 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1999 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002000
Evan Cheng586ccac2008-03-18 23:36:35 +00002001 // Add an implicit use GOT pointer in EBX.
Chris Lattner88e1fd52009-07-09 04:24:46 +00002002 if (!IsTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002003 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2004
2005 // Add an implicit use of AL for x86 vararg functions.
2006 if (Is64Bit && isVarArg)
2007 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
2008
Gabor Greifba36cb52008-08-28 21:40:38 +00002009 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002010 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002011
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002013 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00002015 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002016 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002017
Gabor Greifba36cb52008-08-28 21:40:38 +00002018 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00002019 }
2020
Dale Johannesenace16102009-02-03 19:33:06 +00002021 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002022 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002023
Chris Lattner2d297092006-05-23 18:50:38 +00002024 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002025 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00002026 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00002028 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002029 // If this is is a call to a struct-return function, the callee
2030 // pops the hidden struct pointer, so we have to push it back.
2031 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002032 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002034 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002035
Gordon Henriksenae636f82008-01-03 16:47:34 +00002036 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002037 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002038 DAG.getIntPtrConstant(NumBytes, true),
2039 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2040 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002041 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002042 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002043
Chris Lattner3085e152007-02-25 08:59:22 +00002044 // Handle result values, copying them out of physregs into vregs that we
2045 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00002046 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002047 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002048}
2049
Evan Cheng25ab6902006-09-08 06:48:29 +00002050
2051//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002052// Fast Calling Convention (tail call) implementation
2053//===----------------------------------------------------------------------===//
2054
2055// Like std call, callee cleans arguments, convention except that ECX is
2056// reserved for storing the tail called function address. Only 2 registers are
2057// free for argument passing (inreg). Tail call optimization is performed
2058// provided:
2059// * tailcallopt is enabled
2060// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002061// On X86_64 architecture with GOT-style position independent code only local
2062// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002063// To keep the stack aligned according to platform abi the function
2064// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2065// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002066// If a tail called function callee has more arguments than the caller the
2067// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002068// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002069// original REtADDR, but before the saved framepointer or the spilled registers
2070// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2071// stack layout:
2072// arg1
2073// arg2
2074// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002075// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002076// move area ]
2077// (possible EBP)
2078// ESI
2079// EDI
2080// local1 ..
2081
2082/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2083/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002084unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002085 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002086 MachineFunction &MF = DAG.getMachineFunction();
2087 const TargetMachine &TM = MF.getTarget();
2088 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2089 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002090 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002091 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002092 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002093 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2094 // Number smaller than 12 so just add the difference.
2095 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2096 } else {
2097 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002098 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002099 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002100 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002101 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002102}
2103
2104/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002105/// following the call is a return. A function is eligible if caller/callee
2106/// calling conventions match, currently only fastcc supports tail calls, and
2107/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002108bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002109 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002110 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002111 if (!PerformTailCallOpt)
2112 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002113
Dan Gohman095cc292008-09-13 01:54:27 +00002114 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Chris Lattner3fff30d2009-07-09 04:27:47 +00002115 unsigned CallerCC =
2116 DAG.getMachineFunction().getFunction()->getCallingConv();
2117 unsigned CalleeCC = TheCall->getCallingConv();
2118 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC)
2119 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002120 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002121
2122 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002123}
2124
Dan Gohman3df24e62008-09-03 23:12:08 +00002125FastISel *
2126X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002127 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002128 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002129 DenseMap<const Value *, unsigned> &vm,
2130 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002131 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002132 DenseMap<const AllocaInst *, int> &am
2133#ifndef NDEBUG
2134 , SmallSet<Instruction*, 8> &cil
2135#endif
2136 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002137 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002138#ifndef NDEBUG
2139 , cil
2140#endif
2141 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002142}
2143
2144
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002145//===----------------------------------------------------------------------===//
2146// Other Lowering Hooks
2147//===----------------------------------------------------------------------===//
2148
2149
Dan Gohman475871a2008-07-27 21:46:04 +00002150SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002151 MachineFunction &MF = DAG.getMachineFunction();
2152 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2153 int ReturnAddrIndex = FuncInfo->getRAIndex();
2154
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002155 if (ReturnAddrIndex == 0) {
2156 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002157 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002158 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002159 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002160 }
2161
Evan Cheng25ab6902006-09-08 06:48:29 +00002162 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002163}
2164
2165
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002166/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2167/// specific condition code, returning the condition code and the LHS/RHS of the
2168/// comparison to make.
2169static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2170 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002171 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002172 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2173 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2174 // X > -1 -> X == 0, jump !sign.
2175 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002176 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002177 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2178 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002179 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002180 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002181 // X < 1 -> X <= 0
2182 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002183 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002184 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002185 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002186
Evan Chengd9558e02006-01-06 00:43:03 +00002187 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002188 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002189 case ISD::SETEQ: return X86::COND_E;
2190 case ISD::SETGT: return X86::COND_G;
2191 case ISD::SETGE: return X86::COND_GE;
2192 case ISD::SETLT: return X86::COND_L;
2193 case ISD::SETLE: return X86::COND_LE;
2194 case ISD::SETNE: return X86::COND_NE;
2195 case ISD::SETULT: return X86::COND_B;
2196 case ISD::SETUGT: return X86::COND_A;
2197 case ISD::SETULE: return X86::COND_BE;
2198 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002199 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002200 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002201
Chris Lattner4c78e022008-12-23 23:42:27 +00002202 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002203
Chris Lattner4c78e022008-12-23 23:42:27 +00002204 // If LHS is a foldable load, but RHS is not, flip the condition.
2205 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2206 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2207 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2208 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002209 }
2210
Chris Lattner4c78e022008-12-23 23:42:27 +00002211 switch (SetCCOpcode) {
2212 default: break;
2213 case ISD::SETOLT:
2214 case ISD::SETOLE:
2215 case ISD::SETUGT:
2216 case ISD::SETUGE:
2217 std::swap(LHS, RHS);
2218 break;
2219 }
2220
2221 // On a floating point condition, the flags are set as follows:
2222 // ZF PF CF op
2223 // 0 | 0 | 0 | X > Y
2224 // 0 | 0 | 1 | X < Y
2225 // 1 | 0 | 0 | X == Y
2226 // 1 | 1 | 1 | unordered
2227 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002228 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002229 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002230 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002231 case ISD::SETOLT: // flipped
2232 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002233 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002234 case ISD::SETOLE: // flipped
2235 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002236 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002237 case ISD::SETUGT: // flipped
2238 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002239 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002240 case ISD::SETUGE: // flipped
2241 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002242 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002243 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002244 case ISD::SETNE: return X86::COND_NE;
2245 case ISD::SETUO: return X86::COND_P;
2246 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002247 }
Evan Chengd9558e02006-01-06 00:43:03 +00002248}
2249
Evan Cheng4a460802006-01-11 00:33:36 +00002250/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2251/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002252/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002253static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002254 switch (X86CC) {
2255 default:
2256 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002257 case X86::COND_B:
2258 case X86::COND_BE:
2259 case X86::COND_E:
2260 case X86::COND_P:
2261 case X86::COND_A:
2262 case X86::COND_AE:
2263 case X86::COND_NE:
2264 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002265 return true;
2266 }
2267}
2268
Nate Begeman9008ca62009-04-27 18:41:29 +00002269/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2270/// the specified range (L, H].
2271static bool isUndefOrInRange(int Val, int Low, int Hi) {
2272 return (Val < 0) || (Val >= Low && Val < Hi);
2273}
2274
2275/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2276/// specified value.
2277static bool isUndefOrEqual(int Val, int CmpVal) {
2278 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002279 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002280 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002281}
2282
Nate Begeman9008ca62009-04-27 18:41:29 +00002283/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2284/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2285/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002286static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002287 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2288 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2289 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2290 return (Mask[0] < 2 && Mask[1] < 2);
2291 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002292}
2293
Nate Begeman9008ca62009-04-27 18:41:29 +00002294bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2295 SmallVector<int, 8> M;
2296 N->getMask(M);
2297 return ::isPSHUFDMask(M, N->getValueType(0));
2298}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002299
Nate Begeman9008ca62009-04-27 18:41:29 +00002300/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2301/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002302static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002303 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002304 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002305
2306 // Lower quadword copied in order or undef.
2307 for (int i = 0; i != 4; ++i)
2308 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002309 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002310
Evan Cheng506d3df2006-03-29 23:07:14 +00002311 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002312 for (int i = 4; i != 8; ++i)
2313 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002314 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002315
Evan Cheng506d3df2006-03-29 23:07:14 +00002316 return true;
2317}
2318
Nate Begeman9008ca62009-04-27 18:41:29 +00002319bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2320 SmallVector<int, 8> M;
2321 N->getMask(M);
2322 return ::isPSHUFHWMask(M, N->getValueType(0));
2323}
Evan Cheng506d3df2006-03-29 23:07:14 +00002324
Nate Begeman9008ca62009-04-27 18:41:29 +00002325/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2326/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002327static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002328 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002329 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002330
Rafael Espindola15684b22009-04-24 12:40:33 +00002331 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002332 for (int i = 4; i != 8; ++i)
2333 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002334 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002335
Rafael Espindola15684b22009-04-24 12:40:33 +00002336 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002337 for (int i = 0; i != 4; ++i)
2338 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002339 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002340
Rafael Espindola15684b22009-04-24 12:40:33 +00002341 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002342}
2343
Nate Begeman9008ca62009-04-27 18:41:29 +00002344bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2345 SmallVector<int, 8> M;
2346 N->getMask(M);
2347 return ::isPSHUFLWMask(M, N->getValueType(0));
2348}
2349
Evan Cheng14aed5e2006-03-24 01:18:28 +00002350/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2351/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002352static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002353 int NumElems = VT.getVectorNumElements();
2354 if (NumElems != 2 && NumElems != 4)
2355 return false;
2356
2357 int Half = NumElems / 2;
2358 for (int i = 0; i < Half; ++i)
2359 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002360 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002361 for (int i = Half; i < NumElems; ++i)
2362 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002363 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002364
Evan Cheng14aed5e2006-03-24 01:18:28 +00002365 return true;
2366}
2367
Nate Begeman9008ca62009-04-27 18:41:29 +00002368bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2369 SmallVector<int, 8> M;
2370 N->getMask(M);
2371 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002372}
2373
Evan Cheng213d2cf2007-05-17 18:45:50 +00002374/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002375/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2376/// half elements to come from vector 1 (which would equal the dest.) and
2377/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002378static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002379 int NumElems = VT.getVectorNumElements();
2380
2381 if (NumElems != 2 && NumElems != 4)
2382 return false;
2383
2384 int Half = NumElems / 2;
2385 for (int i = 0; i < Half; ++i)
2386 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002387 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002388 for (int i = Half; i < NumElems; ++i)
2389 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002390 return false;
2391 return true;
2392}
2393
Nate Begeman9008ca62009-04-27 18:41:29 +00002394static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2395 SmallVector<int, 8> M;
2396 N->getMask(M);
2397 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002398}
2399
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002400/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2401/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002402bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2403 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002404 return false;
2405
Evan Cheng2064a2b2006-03-28 06:50:32 +00002406 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002407 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2408 isUndefOrEqual(N->getMaskElt(1), 7) &&
2409 isUndefOrEqual(N->getMaskElt(2), 2) &&
2410 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002411}
2412
Evan Cheng5ced1d82006-04-06 23:23:56 +00002413/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2414/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002415bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2416 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002417
Evan Cheng5ced1d82006-04-06 23:23:56 +00002418 if (NumElems != 2 && NumElems != 4)
2419 return false;
2420
Evan Chengc5cdff22006-04-07 21:53:05 +00002421 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002422 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002423 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002424
Evan Chengc5cdff22006-04-07 21:53:05 +00002425 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002426 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002427 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002428
2429 return true;
2430}
2431
2432/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002433/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2434/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002435bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2436 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002437
Evan Cheng5ced1d82006-04-06 23:23:56 +00002438 if (NumElems != 2 && NumElems != 4)
2439 return false;
2440
Evan Chengc5cdff22006-04-07 21:53:05 +00002441 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002442 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002443 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002444
Nate Begeman9008ca62009-04-27 18:41:29 +00002445 for (unsigned i = 0; i < NumElems/2; ++i)
2446 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002447 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002448
2449 return true;
2450}
2451
Nate Begeman9008ca62009-04-27 18:41:29 +00002452/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2453/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2454/// <2, 3, 2, 3>
2455bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2456 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2457
2458 if (NumElems != 4)
2459 return false;
2460
2461 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2462 isUndefOrEqual(N->getMaskElt(1), 3) &&
2463 isUndefOrEqual(N->getMaskElt(2), 2) &&
2464 isUndefOrEqual(N->getMaskElt(3), 3);
2465}
2466
Evan Cheng0038e592006-03-28 00:39:58 +00002467/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2468/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002469static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002470 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002471 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002472 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002473 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002474
2475 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2476 int BitI = Mask[i];
2477 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002478 if (!isUndefOrEqual(BitI, j))
2479 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002480 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002481 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002482 return false;
2483 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002484 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002485 return false;
2486 }
Evan Cheng0038e592006-03-28 00:39:58 +00002487 }
Evan Cheng0038e592006-03-28 00:39:58 +00002488 return true;
2489}
2490
Nate Begeman9008ca62009-04-27 18:41:29 +00002491bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2492 SmallVector<int, 8> M;
2493 N->getMask(M);
2494 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002495}
2496
Evan Cheng4fcb9222006-03-28 02:43:26 +00002497/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2498/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002499static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002500 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002501 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002502 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002503 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002504
2505 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2506 int BitI = Mask[i];
2507 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002508 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002509 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002510 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002511 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002512 return false;
2513 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002514 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002515 return false;
2516 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002517 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002518 return true;
2519}
2520
Nate Begeman9008ca62009-04-27 18:41:29 +00002521bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2522 SmallVector<int, 8> M;
2523 N->getMask(M);
2524 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002525}
2526
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002527/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2528/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2529/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002530static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002531 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002532 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002533 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002534
2535 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2536 int BitI = Mask[i];
2537 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002538 if (!isUndefOrEqual(BitI, j))
2539 return false;
2540 if (!isUndefOrEqual(BitI1, j))
2541 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002542 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002543 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002544}
2545
Nate Begeman9008ca62009-04-27 18:41:29 +00002546bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2547 SmallVector<int, 8> M;
2548 N->getMask(M);
2549 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2550}
2551
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002552/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2553/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2554/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002555static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002556 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002557 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2558 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002559
2560 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2561 int BitI = Mask[i];
2562 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002563 if (!isUndefOrEqual(BitI, j))
2564 return false;
2565 if (!isUndefOrEqual(BitI1, j))
2566 return false;
2567 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002568 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002569}
2570
Nate Begeman9008ca62009-04-27 18:41:29 +00002571bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2572 SmallVector<int, 8> M;
2573 N->getMask(M);
2574 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2575}
2576
Evan Cheng017dcc62006-04-21 01:05:10 +00002577/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2578/// specifies a shuffle of elements that is suitable for input to MOVSS,
2579/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002580static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002581 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002582 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002583
2584 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002585
2586 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002587 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002588
2589 for (int i = 1; i < NumElts; ++i)
2590 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002591 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002592
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002593 return true;
2594}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002595
Nate Begeman9008ca62009-04-27 18:41:29 +00002596bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2597 SmallVector<int, 8> M;
2598 N->getMask(M);
2599 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002600}
2601
Evan Cheng017dcc62006-04-21 01:05:10 +00002602/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2603/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002604/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002605static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002606 bool V2IsSplat = false, bool V2IsUndef = false) {
2607 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002608 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002609 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002610
2611 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002612 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002613
2614 for (int i = 1; i < NumOps; ++i)
2615 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2616 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2617 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002618 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002619
Evan Cheng39623da2006-04-20 08:58:49 +00002620 return true;
2621}
2622
Nate Begeman9008ca62009-04-27 18:41:29 +00002623static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002624 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002625 SmallVector<int, 8> M;
2626 N->getMask(M);
2627 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002628}
2629
Evan Chengd9539472006-04-14 21:59:03 +00002630/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2631/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002632bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2633 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002634 return false;
2635
2636 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002637 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002638 int Elt = N->getMaskElt(i);
2639 if (Elt >= 0 && Elt != 1)
2640 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002641 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002642
2643 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002644 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002645 int Elt = N->getMaskElt(i);
2646 if (Elt >= 0 && Elt != 3)
2647 return false;
2648 if (Elt == 3)
2649 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002650 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002651 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002652 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002653 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002654}
2655
2656/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2657/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002658bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2659 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002660 return false;
2661
2662 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002663 for (unsigned i = 0; i < 2; ++i)
2664 if (N->getMaskElt(i) > 0)
2665 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002666
2667 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002668 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002669 int Elt = N->getMaskElt(i);
2670 if (Elt >= 0 && Elt != 2)
2671 return false;
2672 if (Elt == 2)
2673 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002674 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002676 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002677}
2678
Evan Cheng0b457f02008-09-25 20:50:48 +00002679/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2680/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002681bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2682 int e = N->getValueType(0).getVectorNumElements() / 2;
2683
2684 for (int i = 0; i < e; ++i)
2685 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002686 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 for (int i = 0; i < e; ++i)
2688 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002689 return false;
2690 return true;
2691}
2692
Evan Cheng63d33002006-03-22 08:01:21 +00002693/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2694/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2695/// instructions.
2696unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002697 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2698 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2699
Evan Chengb9df0ca2006-03-22 02:53:00 +00002700 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2701 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 for (int i = 0; i < NumOperands; ++i) {
2703 int Val = SVOp->getMaskElt(NumOperands-i-1);
2704 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002705 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002706 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002707 if (i != NumOperands - 1)
2708 Mask <<= Shift;
2709 }
Evan Cheng63d33002006-03-22 08:01:21 +00002710 return Mask;
2711}
2712
Evan Cheng506d3df2006-03-29 23:07:14 +00002713/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2714/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2715/// instructions.
2716unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002717 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002718 unsigned Mask = 0;
2719 // 8 nodes, but we only care about the last 4.
2720 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002721 int Val = SVOp->getMaskElt(i);
2722 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002723 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002724 if (i != 4)
2725 Mask <<= 2;
2726 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002727 return Mask;
2728}
2729
2730/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2731/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2732/// instructions.
2733unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002734 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002735 unsigned Mask = 0;
2736 // 8 nodes, but we only care about the first 4.
2737 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002738 int Val = SVOp->getMaskElt(i);
2739 if (Val >= 0)
2740 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002741 if (i != 0)
2742 Mask <<= 2;
2743 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002744 return Mask;
2745}
2746
Evan Cheng37b73872009-07-30 08:33:02 +00002747/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2748/// constant +0.0.
2749bool X86::isZeroNode(SDValue Elt) {
2750 return ((isa<ConstantSDNode>(Elt) &&
2751 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2752 (isa<ConstantFPSDNode>(Elt) &&
2753 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2754}
2755
Nate Begeman9008ca62009-04-27 18:41:29 +00002756/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2757/// their permute mask.
2758static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2759 SelectionDAG &DAG) {
2760 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002761 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002762 SmallVector<int, 8> MaskVec;
2763
Nate Begeman5a5ca152009-04-29 05:20:52 +00002764 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002765 int idx = SVOp->getMaskElt(i);
2766 if (idx < 0)
2767 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002768 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002770 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002772 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2774 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002775}
2776
Evan Cheng779ccea2007-12-07 21:30:01 +00002777/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2778/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002779static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002780 unsigned NumElems = VT.getVectorNumElements();
2781 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 int idx = Mask[i];
2783 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002784 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002785 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002787 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002789 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002790}
2791
Evan Cheng533a0aa2006-04-19 20:35:22 +00002792/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2793/// match movhlps. The lower half elements should come from upper half of
2794/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002795/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002796static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2797 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002798 return false;
2799 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002800 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002801 return false;
2802 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002803 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002804 return false;
2805 return true;
2806}
2807
Evan Cheng5ced1d82006-04-06 23:23:56 +00002808/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002809/// is promoted to a vector. It also returns the LoadSDNode by reference if
2810/// required.
2811static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002812 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2813 return false;
2814 N = N->getOperand(0).getNode();
2815 if (!ISD::isNON_EXTLoad(N))
2816 return false;
2817 if (LD)
2818 *LD = cast<LoadSDNode>(N);
2819 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002820}
2821
Evan Cheng533a0aa2006-04-19 20:35:22 +00002822/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2823/// match movlp{s|d}. The lower half elements should come from lower half of
2824/// V1 (and in order), and the upper half elements should come from the upper
2825/// half of V2 (and in order). And since V1 will become the source of the
2826/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002827static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2828 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002829 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002830 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002831 // Is V2 is a vector load, don't do this transformation. We will try to use
2832 // load folding shufps op.
2833 if (ISD::isNON_EXTLoad(V2))
2834 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002835
Nate Begeman5a5ca152009-04-29 05:20:52 +00002836 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002837
Evan Cheng533a0aa2006-04-19 20:35:22 +00002838 if (NumElems != 2 && NumElems != 4)
2839 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002840 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002842 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002843 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002845 return false;
2846 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002847}
2848
Evan Cheng39623da2006-04-20 08:58:49 +00002849/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2850/// all the same.
2851static bool isSplatVector(SDNode *N) {
2852 if (N->getOpcode() != ISD::BUILD_VECTOR)
2853 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002854
Dan Gohman475871a2008-07-27 21:46:04 +00002855 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002856 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2857 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002858 return false;
2859 return true;
2860}
2861
Evan Cheng213d2cf2007-05-17 18:45:50 +00002862/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002863/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002864/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002865static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002866 SDValue V1 = N->getOperand(0);
2867 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002868 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2869 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002871 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002873 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2874 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002875 if (Opc != ISD::BUILD_VECTOR ||
2876 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 return false;
2878 } else if (Idx >= 0) {
2879 unsigned Opc = V1.getOpcode();
2880 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2881 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002882 if (Opc != ISD::BUILD_VECTOR ||
2883 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002884 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002885 }
2886 }
2887 return true;
2888}
2889
2890/// getZeroVector - Returns a vector of specified type with all zero elements.
2891///
Dale Johannesenace16102009-02-03 19:33:06 +00002892static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2893 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002894 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002895
Chris Lattner8a594482007-11-25 00:24:49 +00002896 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2897 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002898 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002899 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002900 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002901 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002902 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002903 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002904 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002905 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002906 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002907 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002908 }
Dale Johannesenace16102009-02-03 19:33:06 +00002909 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002910}
2911
Chris Lattner8a594482007-11-25 00:24:49 +00002912/// getOnesVector - Returns a vector of specified type with all bits set.
2913///
Dale Johannesenace16102009-02-03 19:33:06 +00002914static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002915 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002916
Chris Lattner8a594482007-11-25 00:24:49 +00002917 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2918 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002919 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2920 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002921 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002922 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002923 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002924 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002925 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002926}
2927
2928
Evan Cheng39623da2006-04-20 08:58:49 +00002929/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2930/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002931static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2932 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002933 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002934
Evan Cheng39623da2006-04-20 08:58:49 +00002935 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002936 SmallVector<int, 8> MaskVec;
2937 SVOp->getMask(MaskVec);
2938
Nate Begeman5a5ca152009-04-29 05:20:52 +00002939 for (unsigned i = 0; i != NumElems; ++i) {
2940 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002941 MaskVec[i] = NumElems;
2942 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002943 }
Evan Cheng39623da2006-04-20 08:58:49 +00002944 }
Evan Cheng39623da2006-04-20 08:58:49 +00002945 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2947 SVOp->getOperand(1), &MaskVec[0]);
2948 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002949}
2950
Evan Cheng017dcc62006-04-21 01:05:10 +00002951/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2952/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002953static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2954 SDValue V2) {
2955 unsigned NumElems = VT.getVectorNumElements();
2956 SmallVector<int, 8> Mask;
2957 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002958 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 Mask.push_back(i);
2960 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002961}
2962
Nate Begeman9008ca62009-04-27 18:41:29 +00002963/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2964static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2965 SDValue V2) {
2966 unsigned NumElems = VT.getVectorNumElements();
2967 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002968 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 Mask.push_back(i);
2970 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002971 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002972 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002973}
2974
Nate Begeman9008ca62009-04-27 18:41:29 +00002975/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2976static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2977 SDValue V2) {
2978 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002979 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002981 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 Mask.push_back(i + Half);
2983 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002984 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002986}
2987
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002988/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002989static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2990 bool HasSSE2) {
2991 if (SV->getValueType(0).getVectorNumElements() <= 4)
2992 return SDValue(SV, 0);
2993
2994 MVT PVT = MVT::v4f32;
2995 MVT VT = SV->getValueType(0);
2996 DebugLoc dl = SV->getDebugLoc();
2997 SDValue V1 = SV->getOperand(0);
2998 int NumElems = VT.getVectorNumElements();
2999 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003000
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 // unpack elements to the correct location
3002 while (NumElems > 4) {
3003 if (EltNo < NumElems/2) {
3004 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3005 } else {
3006 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3007 EltNo -= NumElems/2;
3008 }
3009 NumElems >>= 1;
3010 }
3011
3012 // Perform the splat.
3013 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003014 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3016 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003017}
3018
Evan Chengba05f722006-04-21 23:03:30 +00003019/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003020/// vector of zero or undef vector. This produces a shuffle where the low
3021/// element of V2 is swizzled into the zero/undef vector, landing at element
3022/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003023static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003024 bool isZero, bool HasSSE2,
3025 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003026 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003027 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3029 unsigned NumElems = VT.getVectorNumElements();
3030 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003031 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 // If this is the insertion idx, put the low elt of V2 here.
3033 MaskVec.push_back(i == Idx ? NumElems : i);
3034 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003035}
3036
Evan Chengf26ffe92008-05-29 08:22:04 +00003037/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3038/// a shuffle that is zero.
3039static
Nate Begeman9008ca62009-04-27 18:41:29 +00003040unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3041 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003042 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003044 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 int Idx = SVOp->getMaskElt(Index);
3046 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003047 ++NumZeros;
3048 continue;
3049 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003051 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003052 ++NumZeros;
3053 else
3054 break;
3055 }
3056 return NumZeros;
3057}
3058
3059/// isVectorShift - Returns true if the shuffle can be implemented as a
3060/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003061/// FIXME: split into pslldqi, psrldqi, palignr variants.
3062static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003063 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003065
3066 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003068 if (!NumZeros) {
3069 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003070 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003071 if (!NumZeros)
3072 return false;
3073 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003074 bool SeenV1 = false;
3075 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003076 for (int i = NumZeros; i < NumElems; ++i) {
3077 int Val = isLeft ? (i - NumZeros) : i;
3078 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3079 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003080 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003082 SeenV1 = true;
3083 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003084 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003085 SeenV2 = true;
3086 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003088 return false;
3089 }
3090 if (SeenV1 && SeenV2)
3091 return false;
3092
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003094 ShAmt = NumZeros;
3095 return true;
3096}
3097
3098
Evan Chengc78d3b42006-04-24 18:01:45 +00003099/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3100///
Dan Gohman475871a2008-07-27 21:46:04 +00003101static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003102 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003103 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003104 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003105 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003106
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003107 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003108 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003109 bool First = true;
3110 for (unsigned i = 0; i < 16; ++i) {
3111 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3112 if (ThisIsNonZero && First) {
3113 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003114 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003115 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003116 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003117 First = false;
3118 }
3119
3120 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003121 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003122 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3123 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003124 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003125 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003126 }
3127 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003128 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3129 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003130 ThisElt, DAG.getConstant(8, MVT::i8));
3131 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003132 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003133 } else
3134 ThisElt = LastElt;
3135
Gabor Greifba36cb52008-08-28 21:40:38 +00003136 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003137 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003138 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003139 }
3140 }
3141
Dale Johannesenace16102009-02-03 19:33:06 +00003142 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003143}
3144
Bill Wendlinga348c562007-03-22 18:42:45 +00003145/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003146///
Dan Gohman475871a2008-07-27 21:46:04 +00003147static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003148 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003149 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003150 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003151 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003152
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003153 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003154 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003155 bool First = true;
3156 for (unsigned i = 0; i < 8; ++i) {
3157 bool isNonZero = (NonZeros & (1 << i)) != 0;
3158 if (isNonZero) {
3159 if (First) {
3160 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003161 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003162 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003163 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003164 First = false;
3165 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003166 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003167 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003168 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003169 }
3170 }
3171
3172 return V;
3173}
3174
Evan Chengf26ffe92008-05-29 08:22:04 +00003175/// getVShift - Return a vector logical shift node.
3176///
Dan Gohman475871a2008-07-27 21:46:04 +00003177static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 unsigned NumBits, SelectionDAG &DAG,
3179 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003180 bool isMMX = VT.getSizeInBits() == 64;
3181 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003182 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003183 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3184 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3185 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003186 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003187}
3188
Dan Gohman475871a2008-07-27 21:46:04 +00003189SDValue
3190X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003191 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003192 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003193 if (ISD::isBuildVectorAllZeros(Op.getNode())
3194 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003195 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3196 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3197 // eliminated on x86-32 hosts.
3198 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3199 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003200
Gabor Greifba36cb52008-08-28 21:40:38 +00003201 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003202 return getOnesVector(Op.getValueType(), DAG, dl);
3203 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003204 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003205
Duncan Sands83ec4b62008-06-06 12:08:01 +00003206 MVT VT = Op.getValueType();
3207 MVT EVT = VT.getVectorElementType();
3208 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003209
3210 unsigned NumElems = Op.getNumOperands();
3211 unsigned NumZero = 0;
3212 unsigned NumNonZero = 0;
3213 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003214 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003215 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003216 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003217 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003218 if (Elt.getOpcode() == ISD::UNDEF)
3219 continue;
3220 Values.insert(Elt);
3221 if (Elt.getOpcode() != ISD::Constant &&
3222 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003223 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003224 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003225 NumZero++;
3226 else {
3227 NonZeros |= (1 << i);
3228 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003229 }
3230 }
3231
Dan Gohman7f321562007-06-25 16:23:39 +00003232 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003233 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003234 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003235 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003236
Chris Lattner67f453a2008-03-09 05:42:06 +00003237 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003238 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003239 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003240 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003241
Chris Lattner62098042008-03-09 01:05:04 +00003242 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3243 // the value are obviously zero, truncate the value to i32 and do the
3244 // insertion that way. Only do this if the value is non-constant or if the
3245 // value is a constant being inserted into element 0. It is cheaper to do
3246 // a constant pool load than it is to do a movd + shuffle.
3247 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3248 (!IsAllConstants || Idx == 0)) {
3249 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3250 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003251 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3252 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003253
Chris Lattner62098042008-03-09 01:05:04 +00003254 // Truncate the value (which may itself be a constant) to i32, and
3255 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003256 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3257 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003258 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3259 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003260
Chris Lattner62098042008-03-09 01:05:04 +00003261 // Now we have our 32-bit value zero extended in the low element of
3262 // a vector. If Idx != 0, swizzle it into place.
3263 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003264 SmallVector<int, 4> Mask;
3265 Mask.push_back(Idx);
3266 for (unsigned i = 1; i != VecElts; ++i)
3267 Mask.push_back(i);
3268 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3269 DAG.getUNDEF(Item.getValueType()),
3270 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003271 }
Dale Johannesenace16102009-02-03 19:33:06 +00003272 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003273 }
3274 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003275
Chris Lattner19f79692008-03-08 22:59:52 +00003276 // If we have a constant or non-constant insertion into the low element of
3277 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3278 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003279 // depending on what the source datatype is.
3280 if (Idx == 0) {
3281 if (NumZero == 0) {
3282 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3283 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3284 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3285 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3286 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3287 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3288 DAG);
3289 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3290 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3291 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3292 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3293 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3294 Subtarget->hasSSE2(), DAG);
3295 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3296 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003297 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003298
3299 // Is it a vector logical left shift?
3300 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003301 X86::isZeroNode(Op.getOperand(0)) &&
3302 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003303 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003304 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003305 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003306 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003307 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003309
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003310 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003311 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003312
Chris Lattner19f79692008-03-08 22:59:52 +00003313 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3314 // is a non-constant being inserted into an element other than the low one,
3315 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3316 // movd/movss) to move this into the low element, then shuffle it into
3317 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003318 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003319 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003320
Evan Cheng0db9fe62006-04-25 20:13:52 +00003321 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003322 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3323 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003324 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003325 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 MaskVec.push_back(i == Idx ? 0 : 1);
3327 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003328 }
3329 }
3330
Chris Lattner67f453a2008-03-09 05:42:06 +00003331 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3332 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003333 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003334
Dan Gohmana3941172007-07-24 22:55:08 +00003335 // A vector full of immediates; various special cases are already
3336 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003337 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003338 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003339
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003340 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003341 if (EVTBits == 64) {
3342 if (NumNonZero == 1) {
3343 // One half is zero or undef.
3344 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003345 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003346 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003347 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3348 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003349 }
Dan Gohman475871a2008-07-27 21:46:04 +00003350 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003351 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003352
3353 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003354 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003355 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003356 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003357 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003358 }
3359
Bill Wendling826f36f2007-03-28 00:57:11 +00003360 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003361 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003362 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003363 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003364 }
3365
3366 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003367 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003368 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003369 if (NumElems == 4 && NumZero > 0) {
3370 for (unsigned i = 0; i < 4; ++i) {
3371 bool isZero = !(NonZeros & (1 << i));
3372 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003373 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003374 else
Dale Johannesenace16102009-02-03 19:33:06 +00003375 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003376 }
3377
3378 for (unsigned i = 0; i < 2; ++i) {
3379 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3380 default: break;
3381 case 0:
3382 V[i] = V[i*2]; // Must be a zero vector.
3383 break;
3384 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003386 break;
3387 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003389 break;
3390 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003392 break;
3393 }
3394 }
3395
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003397 bool Reverse = (NonZeros & 0x3) == 2;
3398 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003399 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003400 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3401 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003402 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3403 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003404 }
3405
3406 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3408 // values to be inserted is equal to the number of elements, in which case
3409 // use the unpack code below in the hopes of matching the consecutive elts
3410 // load merge pattern for shuffles.
3411 // FIXME: We could probably just check that here directly.
3412 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3413 getSubtarget()->hasSSE41()) {
3414 V[0] = DAG.getUNDEF(VT);
3415 for (unsigned i = 0; i < NumElems; ++i)
3416 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3417 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3418 Op.getOperand(i), DAG.getIntPtrConstant(i));
3419 return V[0];
3420 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003421 // Expand into a number of unpckl*.
3422 // e.g. for v4f32
3423 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3424 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3425 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003426 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003427 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003428 NumElems >>= 1;
3429 while (NumElems != 0) {
3430 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003431 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003432 NumElems >>= 1;
3433 }
3434 return V[0];
3435 }
3436
Dan Gohman475871a2008-07-27 21:46:04 +00003437 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003438}
3439
Nate Begemanb9a47b82009-02-23 08:49:38 +00003440// v8i16 shuffles - Prefer shuffles in the following order:
3441// 1. [all] pshuflw, pshufhw, optional move
3442// 2. [ssse3] 1 x pshufb
3443// 3. [ssse3] 2 x pshufb + 1 x por
3444// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003445static
Nate Begeman9008ca62009-04-27 18:41:29 +00003446SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3447 SelectionDAG &DAG, X86TargetLowering &TLI) {
3448 SDValue V1 = SVOp->getOperand(0);
3449 SDValue V2 = SVOp->getOperand(1);
3450 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003451 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003452
Nate Begemanb9a47b82009-02-23 08:49:38 +00003453 // Determine if more than 1 of the words in each of the low and high quadwords
3454 // of the result come from the same quadword of one of the two inputs. Undef
3455 // mask values count as coming from any quadword, for better codegen.
3456 SmallVector<unsigned, 4> LoQuad(4);
3457 SmallVector<unsigned, 4> HiQuad(4);
3458 BitVector InputQuads(4);
3459 for (unsigned i = 0; i < 8; ++i) {
3460 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003462 MaskVals.push_back(EltIdx);
3463 if (EltIdx < 0) {
3464 ++Quad[0];
3465 ++Quad[1];
3466 ++Quad[2];
3467 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003468 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003469 }
3470 ++Quad[EltIdx / 4];
3471 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003472 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003473
Nate Begemanb9a47b82009-02-23 08:49:38 +00003474 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003475 unsigned MaxQuad = 1;
3476 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003477 if (LoQuad[i] > MaxQuad) {
3478 BestLoQuad = i;
3479 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003480 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003481 }
3482
Nate Begemanb9a47b82009-02-23 08:49:38 +00003483 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003484 MaxQuad = 1;
3485 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003486 if (HiQuad[i] > MaxQuad) {
3487 BestHiQuad = i;
3488 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003489 }
3490 }
3491
Nate Begemanb9a47b82009-02-23 08:49:38 +00003492 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3493 // of the two input vectors, shuffle them into one input vector so only a
3494 // single pshufb instruction is necessary. If There are more than 2 input
3495 // quads, disable the next transformation since it does not help SSSE3.
3496 bool V1Used = InputQuads[0] || InputQuads[1];
3497 bool V2Used = InputQuads[2] || InputQuads[3];
3498 if (TLI.getSubtarget()->hasSSSE3()) {
3499 if (InputQuads.count() == 2 && V1Used && V2Used) {
3500 BestLoQuad = InputQuads.find_first();
3501 BestHiQuad = InputQuads.find_next(BestLoQuad);
3502 }
3503 if (InputQuads.count() > 2) {
3504 BestLoQuad = -1;
3505 BestHiQuad = -1;
3506 }
3507 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003508
Nate Begemanb9a47b82009-02-23 08:49:38 +00003509 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3510 // the shuffle mask. If a quad is scored as -1, that means that it contains
3511 // words from all 4 input quadwords.
3512 SDValue NewV;
3513 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003514 SmallVector<int, 8> MaskV;
3515 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3516 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3517 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3518 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3519 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003520 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003521
Nate Begemanb9a47b82009-02-23 08:49:38 +00003522 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3523 // source words for the shuffle, to aid later transformations.
3524 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003525 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003526 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003527 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003528 if (idx != (int)i)
3529 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003530 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003531 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003532 AllWordsInNewV = false;
3533 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003534 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003535
Nate Begemanb9a47b82009-02-23 08:49:38 +00003536 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3537 if (AllWordsInNewV) {
3538 for (int i = 0; i != 8; ++i) {
3539 int idx = MaskVals[i];
3540 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003541 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003542 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3543 if ((idx != i) && idx < 4)
3544 pshufhw = false;
3545 if ((idx != i) && idx > 3)
3546 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003547 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003548 V1 = NewV;
3549 V2Used = false;
3550 BestLoQuad = 0;
3551 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003552 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003553
Nate Begemanb9a47b82009-02-23 08:49:38 +00003554 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3555 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003556 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003557 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3558 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003559 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003560 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003561
3562 // If we have SSSE3, and all words of the result are from 1 input vector,
3563 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3564 // is present, fall back to case 4.
3565 if (TLI.getSubtarget()->hasSSSE3()) {
3566 SmallVector<SDValue,16> pshufbMask;
3567
3568 // If we have elements from both input vectors, set the high bit of the
3569 // shuffle mask element to zero out elements that come from V2 in the V1
3570 // mask, and elements that come from V1 in the V2 mask, so that the two
3571 // results can be OR'd together.
3572 bool TwoInputs = V1Used && V2Used;
3573 for (unsigned i = 0; i != 8; ++i) {
3574 int EltIdx = MaskVals[i] * 2;
3575 if (TwoInputs && (EltIdx >= 16)) {
3576 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3577 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3578 continue;
3579 }
3580 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3581 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3582 }
3583 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3584 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003585 DAG.getNode(ISD::BUILD_VECTOR, dl,
3586 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003587 if (!TwoInputs)
3588 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3589
3590 // Calculate the shuffle mask for the second input, shuffle it, and
3591 // OR it with the first shuffled input.
3592 pshufbMask.clear();
3593 for (unsigned i = 0; i != 8; ++i) {
3594 int EltIdx = MaskVals[i] * 2;
3595 if (EltIdx < 16) {
3596 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3597 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3598 continue;
3599 }
3600 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3601 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3602 }
3603 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3604 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003605 DAG.getNode(ISD::BUILD_VECTOR, dl,
3606 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003607 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3608 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3609 }
3610
3611 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3612 // and update MaskVals with new element order.
3613 BitVector InOrder(8);
3614 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003615 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003616 for (int i = 0; i != 4; ++i) {
3617 int idx = MaskVals[i];
3618 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003619 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003620 InOrder.set(i);
3621 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003622 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003623 InOrder.set(i);
3624 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003625 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003626 }
3627 }
3628 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003629 MaskV.push_back(i);
3630 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3631 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003632 }
3633
3634 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3635 // and update MaskVals with the new element order.
3636 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003637 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003638 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003639 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003640 for (unsigned i = 4; i != 8; ++i) {
3641 int idx = MaskVals[i];
3642 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003643 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003644 InOrder.set(i);
3645 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003646 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003647 InOrder.set(i);
3648 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003649 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003650 }
3651 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003652 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3653 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003654 }
3655
3656 // In case BestHi & BestLo were both -1, which means each quadword has a word
3657 // from each of the four input quadwords, calculate the InOrder bitvector now
3658 // before falling through to the insert/extract cleanup.
3659 if (BestLoQuad == -1 && BestHiQuad == -1) {
3660 NewV = V1;
3661 for (int i = 0; i != 8; ++i)
3662 if (MaskVals[i] < 0 || MaskVals[i] == i)
3663 InOrder.set(i);
3664 }
3665
3666 // The other elements are put in the right place using pextrw and pinsrw.
3667 for (unsigned i = 0; i != 8; ++i) {
3668 if (InOrder[i])
3669 continue;
3670 int EltIdx = MaskVals[i];
3671 if (EltIdx < 0)
3672 continue;
3673 SDValue ExtOp = (EltIdx < 8)
3674 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3675 DAG.getIntPtrConstant(EltIdx))
3676 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3677 DAG.getIntPtrConstant(EltIdx - 8));
3678 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3679 DAG.getIntPtrConstant(i));
3680 }
3681 return NewV;
3682}
3683
3684// v16i8 shuffles - Prefer shuffles in the following order:
3685// 1. [ssse3] 1 x pshufb
3686// 2. [ssse3] 2 x pshufb + 1 x por
3687// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3688static
Nate Begeman9008ca62009-04-27 18:41:29 +00003689SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3690 SelectionDAG &DAG, X86TargetLowering &TLI) {
3691 SDValue V1 = SVOp->getOperand(0);
3692 SDValue V2 = SVOp->getOperand(1);
3693 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003694 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003695 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003696
3697 // If we have SSSE3, case 1 is generated when all result bytes come from
3698 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3699 // present, fall back to case 3.
3700 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3701 bool V1Only = true;
3702 bool V2Only = true;
3703 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003704 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003705 if (EltIdx < 0)
3706 continue;
3707 if (EltIdx < 16)
3708 V2Only = false;
3709 else
3710 V1Only = false;
3711 }
3712
3713 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3714 if (TLI.getSubtarget()->hasSSSE3()) {
3715 SmallVector<SDValue,16> pshufbMask;
3716
3717 // If all result elements are from one input vector, then only translate
3718 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3719 //
3720 // Otherwise, we have elements from both input vectors, and must zero out
3721 // elements that come from V2 in the first mask, and V1 in the second mask
3722 // so that we can OR them together.
3723 bool TwoInputs = !(V1Only || V2Only);
3724 for (unsigned i = 0; i != 16; ++i) {
3725 int EltIdx = MaskVals[i];
3726 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3727 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3728 continue;
3729 }
3730 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3731 }
3732 // If all the elements are from V2, assign it to V1 and return after
3733 // building the first pshufb.
3734 if (V2Only)
3735 V1 = V2;
3736 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003737 DAG.getNode(ISD::BUILD_VECTOR, dl,
3738 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003739 if (!TwoInputs)
3740 return V1;
3741
3742 // Calculate the shuffle mask for the second input, shuffle it, and
3743 // OR it with the first shuffled input.
3744 pshufbMask.clear();
3745 for (unsigned i = 0; i != 16; ++i) {
3746 int EltIdx = MaskVals[i];
3747 if (EltIdx < 16) {
3748 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3749 continue;
3750 }
3751 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3752 }
3753 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003754 DAG.getNode(ISD::BUILD_VECTOR, dl,
3755 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003756 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3757 }
3758
3759 // No SSSE3 - Calculate in place words and then fix all out of place words
3760 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3761 // the 16 different words that comprise the two doublequadword input vectors.
3762 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3763 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3764 SDValue NewV = V2Only ? V2 : V1;
3765 for (int i = 0; i != 8; ++i) {
3766 int Elt0 = MaskVals[i*2];
3767 int Elt1 = MaskVals[i*2+1];
3768
3769 // This word of the result is all undef, skip it.
3770 if (Elt0 < 0 && Elt1 < 0)
3771 continue;
3772
3773 // This word of the result is already in the correct place, skip it.
3774 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3775 continue;
3776 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3777 continue;
3778
3779 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3780 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3781 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003782
3783 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3784 // using a single extract together, load it and store it.
3785 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3786 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3787 DAG.getIntPtrConstant(Elt1 / 2));
3788 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3789 DAG.getIntPtrConstant(i));
3790 continue;
3791 }
3792
Nate Begemanb9a47b82009-02-23 08:49:38 +00003793 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003794 // source byte is not also odd, shift the extracted word left 8 bits
3795 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003796 if (Elt1 >= 0) {
3797 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3798 DAG.getIntPtrConstant(Elt1 / 2));
3799 if ((Elt1 & 1) == 0)
3800 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3801 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003802 else if (Elt0 >= 0)
3803 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3804 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003805 }
3806 // If Elt0 is defined, extract it from the appropriate source. If the
3807 // source byte is not also even, shift the extracted word right 8 bits. If
3808 // Elt1 was also defined, OR the extracted values together before
3809 // inserting them in the result.
3810 if (Elt0 >= 0) {
3811 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3812 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3813 if ((Elt0 & 1) != 0)
3814 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3815 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003816 else if (Elt1 >= 0)
3817 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3818 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003819 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3820 : InsElt0;
3821 }
3822 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3823 DAG.getIntPtrConstant(i));
3824 }
3825 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003826}
3827
Evan Cheng7a831ce2007-12-15 03:00:47 +00003828/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3829/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3830/// done when every pair / quad of shuffle mask elements point to elements in
3831/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003832/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3833static
Nate Begeman9008ca62009-04-27 18:41:29 +00003834SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3835 SelectionDAG &DAG,
3836 TargetLowering &TLI, DebugLoc dl) {
3837 MVT VT = SVOp->getValueType(0);
3838 SDValue V1 = SVOp->getOperand(0);
3839 SDValue V2 = SVOp->getOperand(1);
3840 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003841 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003842 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003843 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003844 MVT NewVT = MaskVT;
3845 switch (VT.getSimpleVT()) {
3846 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003847 case MVT::v4f32: NewVT = MVT::v2f64; break;
3848 case MVT::v4i32: NewVT = MVT::v2i64; break;
3849 case MVT::v8i16: NewVT = MVT::v4i32; break;
3850 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003851 }
3852
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003853 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003854 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003855 NewVT = MVT::v2i64;
3856 else
3857 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003858 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003859 int Scale = NumElems / NewWidth;
3860 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003861 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003862 int StartIdx = -1;
3863 for (int j = 0; j < Scale; ++j) {
3864 int EltIdx = SVOp->getMaskElt(i+j);
3865 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003866 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003867 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003868 StartIdx = EltIdx - (EltIdx % Scale);
3869 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003870 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003871 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003872 if (StartIdx == -1)
3873 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003874 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003875 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003876 }
3877
Dale Johannesenace16102009-02-03 19:33:06 +00003878 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3879 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003880 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003881}
3882
Evan Chengd880b972008-05-09 21:53:03 +00003883/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003884///
Dan Gohman475871a2008-07-27 21:46:04 +00003885static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003886 SDValue SrcOp, SelectionDAG &DAG,
3887 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003888 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3889 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003890 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003891 LD = dyn_cast<LoadSDNode>(SrcOp);
3892 if (!LD) {
3893 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3894 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003895 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003896 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3897 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3898 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3899 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3900 // PR2108
3901 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003902 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3903 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3904 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3905 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003906 SrcOp.getOperand(0)
3907 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003908 }
3909 }
3910 }
3911
Dale Johannesenace16102009-02-03 19:33:06 +00003912 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3913 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003914 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003915 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003916}
3917
Evan Chengace3c172008-07-22 21:13:36 +00003918/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3919/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003920static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003921LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3922 SDValue V1 = SVOp->getOperand(0);
3923 SDValue V2 = SVOp->getOperand(1);
3924 DebugLoc dl = SVOp->getDebugLoc();
3925 MVT VT = SVOp->getValueType(0);
3926
Evan Chengace3c172008-07-22 21:13:36 +00003927 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003928 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003929 SmallVector<int, 8> Mask1(4U, -1);
3930 SmallVector<int, 8> PermMask;
3931 SVOp->getMask(PermMask);
3932
Evan Chengace3c172008-07-22 21:13:36 +00003933 unsigned NumHi = 0;
3934 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003935 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003936 int Idx = PermMask[i];
3937 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003938 Locs[i] = std::make_pair(-1, -1);
3939 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003940 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3941 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003942 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003943 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003944 NumLo++;
3945 } else {
3946 Locs[i] = std::make_pair(1, NumHi);
3947 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003949 NumHi++;
3950 }
3951 }
3952 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003953
Evan Chengace3c172008-07-22 21:13:36 +00003954 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003955 // If no more than two elements come from either vector. This can be
3956 // implemented with two shuffles. First shuffle gather the elements.
3957 // The second shuffle, which takes the first shuffle as both of its
3958 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003959 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003960
Nate Begeman9008ca62009-04-27 18:41:29 +00003961 SmallVector<int, 8> Mask2(4U, -1);
3962
Evan Chengace3c172008-07-22 21:13:36 +00003963 for (unsigned i = 0; i != 4; ++i) {
3964 if (Locs[i].first == -1)
3965 continue;
3966 else {
3967 unsigned Idx = (i < 2) ? 0 : 4;
3968 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003969 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003970 }
3971 }
3972
Nate Begeman9008ca62009-04-27 18:41:29 +00003973 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003974 } else if (NumLo == 3 || NumHi == 3) {
3975 // Otherwise, we must have three elements from one vector, call it X, and
3976 // one element from the other, call it Y. First, use a shufps to build an
3977 // intermediate vector with the one element from Y and the element from X
3978 // that will be in the same half in the final destination (the indexes don't
3979 // matter). Then, use a shufps to build the final vector, taking the half
3980 // containing the element from Y from the intermediate, and the other half
3981 // from X.
3982 if (NumHi == 3) {
3983 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003985 std::swap(V1, V2);
3986 }
3987
3988 // Find the element from V2.
3989 unsigned HiIndex;
3990 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 int Val = PermMask[HiIndex];
3992 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003993 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003994 if (Val >= 4)
3995 break;
3996 }
3997
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 Mask1[0] = PermMask[HiIndex];
3999 Mask1[1] = -1;
4000 Mask1[2] = PermMask[HiIndex^1];
4001 Mask1[3] = -1;
4002 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004003
4004 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 Mask1[0] = PermMask[0];
4006 Mask1[1] = PermMask[1];
4007 Mask1[2] = HiIndex & 1 ? 6 : 4;
4008 Mask1[3] = HiIndex & 1 ? 4 : 6;
4009 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004010 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004011 Mask1[0] = HiIndex & 1 ? 2 : 0;
4012 Mask1[1] = HiIndex & 1 ? 0 : 2;
4013 Mask1[2] = PermMask[2];
4014 Mask1[3] = PermMask[3];
4015 if (Mask1[2] >= 0)
4016 Mask1[2] += 4;
4017 if (Mask1[3] >= 0)
4018 Mask1[3] += 4;
4019 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004020 }
Evan Chengace3c172008-07-22 21:13:36 +00004021 }
4022
4023 // Break it into (shuffle shuffle_hi, shuffle_lo).
4024 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004025 SmallVector<int,8> LoMask(4U, -1);
4026 SmallVector<int,8> HiMask(4U, -1);
4027
4028 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004029 unsigned MaskIdx = 0;
4030 unsigned LoIdx = 0;
4031 unsigned HiIdx = 2;
4032 for (unsigned i = 0; i != 4; ++i) {
4033 if (i == 2) {
4034 MaskPtr = &HiMask;
4035 MaskIdx = 1;
4036 LoIdx = 0;
4037 HiIdx = 2;
4038 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004039 int Idx = PermMask[i];
4040 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004041 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004043 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004044 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004045 LoIdx++;
4046 } else {
4047 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004048 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004049 HiIdx++;
4050 }
4051 }
4052
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4054 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4055 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004056 for (unsigned i = 0; i != 4; ++i) {
4057 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004059 } else {
4060 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004062 }
4063 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004064 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004065}
4066
Dan Gohman475871a2008-07-27 21:46:04 +00004067SDValue
4068X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004070 SDValue V1 = Op.getOperand(0);
4071 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004072 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004073 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004075 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004076 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4077 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004078 bool V1IsSplat = false;
4079 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004080
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004082 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004083
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 // Promote splats to v4f32.
4085 if (SVOp->isSplat()) {
4086 if (isMMX || NumElems < 4)
4087 return Op;
4088 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004089 }
4090
Evan Cheng7a831ce2007-12-15 03:00:47 +00004091 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4092 // do it!
4093 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004094 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004095 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004096 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004097 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004098 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4099 // FIXME: Figure out a cleaner way to do this.
4100 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004101 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004102 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004103 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004104 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4105 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4106 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004107 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004108 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004109 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4110 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004111 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004112 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004113 }
4114 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004115
4116 if (X86::isPSHUFDMask(SVOp))
4117 return Op;
4118
Evan Chengf26ffe92008-05-29 08:22:04 +00004119 // Check if this can be converted into a logical shift.
4120 bool isLeft = false;
4121 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004122 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004123 bool isShift = getSubtarget()->hasSSE2() &&
4124 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004125 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004126 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004127 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004128 MVT EVT = VT.getVectorElementType();
4129 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004130 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004131 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004132
4133 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004134 if (V1IsUndef)
4135 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004136 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004137 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004138 if (!isMMX)
4139 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004140 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004141
4142 // FIXME: fold these into legal mask.
4143 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4144 X86::isMOVSLDUPMask(SVOp) ||
4145 X86::isMOVHLPSMask(SVOp) ||
4146 X86::isMOVHPMask(SVOp) ||
4147 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004148 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004149
Nate Begeman9008ca62009-04-27 18:41:29 +00004150 if (ShouldXformToMOVHLPS(SVOp) ||
4151 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4152 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004153
Evan Chengf26ffe92008-05-29 08:22:04 +00004154 if (isShift) {
4155 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004156 MVT EVT = VT.getVectorElementType();
4157 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004158 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004159 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004160
Evan Cheng9eca5e82006-10-25 21:49:50 +00004161 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004162 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4163 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004164 V1IsSplat = isSplatVector(V1.getNode());
4165 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004166
Chris Lattner8a594482007-11-25 00:24:49 +00004167 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004168 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004169 Op = CommuteVectorShuffle(SVOp, DAG);
4170 SVOp = cast<ShuffleVectorSDNode>(Op);
4171 V1 = SVOp->getOperand(0);
4172 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004173 std::swap(V1IsSplat, V2IsSplat);
4174 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004175 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004176 }
4177
Nate Begeman9008ca62009-04-27 18:41:29 +00004178 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4179 // Shuffling low element of v1 into undef, just return v1.
4180 if (V2IsUndef)
4181 return V1;
4182 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4183 // the instruction selector will not match, so get a canonical MOVL with
4184 // swapped operands to undo the commute.
4185 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004186 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004187
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4189 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4190 X86::isUNPCKLMask(SVOp) ||
4191 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004192 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004193
Evan Cheng9bbbb982006-10-25 20:48:19 +00004194 if (V2IsSplat) {
4195 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004196 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004197 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004198 SDValue NewMask = NormalizeMask(SVOp, DAG);
4199 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4200 if (NSVOp != SVOp) {
4201 if (X86::isUNPCKLMask(NSVOp, true)) {
4202 return NewMask;
4203 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4204 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004205 }
4206 }
4207 }
4208
Evan Cheng9eca5e82006-10-25 21:49:50 +00004209 if (Commuted) {
4210 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004211 // FIXME: this seems wrong.
4212 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4213 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4214 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4215 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4216 X86::isUNPCKLMask(NewSVOp) ||
4217 X86::isUNPCKHMask(NewSVOp))
4218 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004219 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004220
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004222
4223 // Normalize the node to match x86 shuffle ops if needed
4224 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4225 return CommuteVectorShuffle(SVOp, DAG);
4226
4227 // Check for legal shuffle and return?
4228 SmallVector<int, 16> PermMask;
4229 SVOp->getMask(PermMask);
4230 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004231 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004232
Evan Cheng14b32e12007-12-11 01:46:18 +00004233 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4234 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004235 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004236 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004237 return NewOp;
4238 }
4239
Nate Begemanb9a47b82009-02-23 08:49:38 +00004240 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004241 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 if (NewOp.getNode())
4243 return NewOp;
4244 }
4245
Evan Chengace3c172008-07-22 21:13:36 +00004246 // Handle all 4 wide cases with a number of shuffles except for MMX.
4247 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004249
Dan Gohman475871a2008-07-27 21:46:04 +00004250 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004251}
4252
Dan Gohman475871a2008-07-27 21:46:04 +00004253SDValue
4254X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004255 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004256 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004257 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004258 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004259 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004260 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004261 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004262 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004263 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004264 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004265 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4266 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4267 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004268 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4269 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4270 DAG.getNode(ISD::BIT_CONVERT, dl,
4271 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004272 Op.getOperand(0)),
4273 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004274 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004275 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004276 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004277 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004278 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004279 } else if (VT == MVT::f32) {
4280 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4281 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004282 // result has a single use which is a store or a bitcast to i32. And in
4283 // the case of a store, it's not worth it if the index is a constant 0,
4284 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004285 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004286 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004287 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004288 if ((User->getOpcode() != ISD::STORE ||
4289 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4290 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004291 (User->getOpcode() != ISD::BIT_CONVERT ||
4292 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004293 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004294 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004295 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004296 Op.getOperand(0)),
4297 Op.getOperand(1));
4298 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004299 } else if (VT == MVT::i32) {
4300 // ExtractPS works with constant index.
4301 if (isa<ConstantSDNode>(Op.getOperand(1)))
4302 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004303 }
Dan Gohman475871a2008-07-27 21:46:04 +00004304 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004305}
4306
4307
Dan Gohman475871a2008-07-27 21:46:04 +00004308SDValue
4309X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004310 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004311 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004312
Evan Cheng62a3f152008-03-24 21:52:23 +00004313 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004314 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004315 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004316 return Res;
4317 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004318
Duncan Sands83ec4b62008-06-06 12:08:01 +00004319 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004320 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004321 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004322 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004323 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004324 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004325 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004326 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4327 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004328 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004329 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004330 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004331 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004332 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004333 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004334 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004335 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004336 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004337 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004338 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004339 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004340 if (Idx == 0)
4341 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004342
Evan Cheng0db9fe62006-04-25 20:13:52 +00004343 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 int Mask[4] = { Idx, -1, -1, -1 };
4345 MVT VVT = Op.getOperand(0).getValueType();
4346 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4347 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004348 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004349 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004350 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004351 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4352 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4353 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004354 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004355 if (Idx == 0)
4356 return Op;
4357
4358 // UNPCKHPD the element to the lowest double word, then movsd.
4359 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4360 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 int Mask[2] = { 1, -1 };
4362 MVT VVT = Op.getOperand(0).getValueType();
4363 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4364 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004365 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004366 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004367 }
4368
Dan Gohman475871a2008-07-27 21:46:04 +00004369 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004370}
4371
Dan Gohman475871a2008-07-27 21:46:04 +00004372SDValue
4373X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004374 MVT VT = Op.getValueType();
4375 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004376 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004377
Dan Gohman475871a2008-07-27 21:46:04 +00004378 SDValue N0 = Op.getOperand(0);
4379 SDValue N1 = Op.getOperand(1);
4380 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004381
Dan Gohmanef521f12008-08-14 22:53:18 +00004382 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4383 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004384 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004385 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004386 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4387 // argument.
4388 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004389 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004390 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004391 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004392 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004393 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004394 // Bits [7:6] of the constant are the source select. This will always be
4395 // zero here. The DAG Combiner may combine an extract_elt index into these
4396 // bits. For example (insert (extract, 3), 2) could be matched by putting
4397 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004398 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004399 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004400 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004401 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004402 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004403 // Create this as a scalar to vector..
4404 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004405 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Eric Christopherfbd66872009-07-24 00:33:09 +00004406 } else if (EVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
4407 // PINSR* works with constant index.
4408 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004409 }
Dan Gohman475871a2008-07-27 21:46:04 +00004410 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004411}
4412
Dan Gohman475871a2008-07-27 21:46:04 +00004413SDValue
4414X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004415 MVT VT = Op.getValueType();
4416 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004417
4418 if (Subtarget->hasSSE41())
4419 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4420
Evan Cheng794405e2007-12-12 07:55:34 +00004421 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004422 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004423
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004424 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004425 SDValue N0 = Op.getOperand(0);
4426 SDValue N1 = Op.getOperand(1);
4427 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004428
Eli Friedman30e71eb2009-06-06 06:32:50 +00004429 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004430 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4431 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004432 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004433 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004434 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004435 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004436 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004437 }
Dan Gohman475871a2008-07-27 21:46:04 +00004438 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004439}
4440
Dan Gohman475871a2008-07-27 21:46:04 +00004441SDValue
4442X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004443 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004444 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004445 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4446 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4447 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004448 Op.getOperand(0))));
4449
Rafael Espindoladef390a2009-08-03 02:45:34 +00004450 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4451 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64,
4452 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64,
4453 Op.getOperand(0)));
4454
Dale Johannesenace16102009-02-03 19:33:06 +00004455 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004456 MVT VT = MVT::v2i32;
4457 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004458 default: break;
4459 case MVT::v16i8:
4460 case MVT::v8i16:
4461 VT = MVT::v4i32;
4462 break;
4463 }
Dale Johannesenace16102009-02-03 19:33:06 +00004464 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4465 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004466}
4467
Bill Wendling056292f2008-09-16 21:48:12 +00004468// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4469// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4470// one of the above mentioned nodes. It has to be wrapped because otherwise
4471// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4472// be used to form addressing mode. These wrapped nodes will be selected
4473// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004474SDValue
4475X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004476 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004477
4478 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4479 // global base reg.
4480 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004481 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004482
Chris Lattner4f066492009-07-11 20:29:19 +00004483 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004484 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004485 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004486 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004487 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004488 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004489 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004490
Evan Cheng1606e8e2009-03-13 07:51:59 +00004491 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004492 CP->getAlignment(),
4493 CP->getOffset(), OpFlag);
4494 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004495 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004496 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004497 if (OpFlag) {
4498 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004499 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004500 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004501 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004502 }
4503
4504 return Result;
4505}
4506
Chris Lattner18c59872009-06-27 04:16:01 +00004507SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4508 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4509
4510 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4511 // global base reg.
4512 unsigned char OpFlag = 0;
4513 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004514
Chris Lattner4f066492009-07-11 20:29:19 +00004515 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004516 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004517 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004518 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004519 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004520 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004521 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004522
4523 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4524 OpFlag);
4525 DebugLoc DL = JT->getDebugLoc();
4526 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4527
4528 // With PIC, the address is actually $g + Offset.
4529 if (OpFlag) {
4530 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4531 DAG.getNode(X86ISD::GlobalBaseReg,
4532 DebugLoc::getUnknownLoc(), getPointerTy()),
4533 Result);
4534 }
4535
4536 return Result;
4537}
4538
4539SDValue
4540X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4541 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4542
4543 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4544 // global base reg.
4545 unsigned char OpFlag = 0;
4546 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattner4f066492009-07-11 20:29:19 +00004547 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004548 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004549 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004550 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004551 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004552 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004553 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004554
4555 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4556
4557 DebugLoc DL = Op.getDebugLoc();
4558 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4559
4560
4561 // With PIC, the address is actually $g + Offset.
4562 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004563 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004564 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4565 DAG.getNode(X86ISD::GlobalBaseReg,
4566 DebugLoc::getUnknownLoc(),
4567 getPointerTy()),
4568 Result);
4569 }
4570
4571 return Result;
4572}
4573
Dan Gohman475871a2008-07-27 21:46:04 +00004574SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004575X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004576 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004577 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004578 // Create the TargetGlobalAddress node, folding in the constant
4579 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004580 unsigned char OpFlags =
4581 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Dan Gohman6520e202008-10-18 02:06:02 +00004582 SDValue Result;
Chris Lattner36c25012009-07-10 07:34:39 +00004583 if (OpFlags == X86II::MO_NO_FLAG && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004584 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004585 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004586 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004587 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004588 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004589 }
4590
Chris Lattner4f066492009-07-11 20:29:19 +00004591 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner18c59872009-06-27 04:16:01 +00004592 getTargetMachine().getCodeModel() == CodeModel::Small)
4593 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4594 else
4595 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004596
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004597 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004598 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004599 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4600 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004601 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004602 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004603
Chris Lattner36c25012009-07-10 07:34:39 +00004604 // For globals that require a load from a stub to get the address, emit the
4605 // load.
4606 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004607 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004608 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004609
Dan Gohman6520e202008-10-18 02:06:02 +00004610 // If there was a non-zero offset that we didn't fold, create an explicit
4611 // addition for it.
4612 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004613 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004614 DAG.getConstant(Offset, getPointerTy()));
4615
Evan Cheng0db9fe62006-04-25 20:13:52 +00004616 return Result;
4617}
4618
Evan Chengda43bcf2008-09-24 00:05:32 +00004619SDValue
4620X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4621 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004622 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004623 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004624}
4625
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004626static SDValue
4627GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004628 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4629 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004630 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4631 DebugLoc dl = GA->getDebugLoc();
4632 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4633 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004634 GA->getOffset(),
4635 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004636 if (InFlag) {
4637 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004638 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004639 } else {
4640 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004641 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004642 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004643 SDValue Flag = Chain.getValue(1);
4644 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004645}
4646
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004647// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004648static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004649LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004650 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004651 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004652 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4653 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004654 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004655 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004656 PtrVT), InFlag);
4657 InFlag = Chain.getValue(1);
4658
Chris Lattnerb903bed2009-06-26 21:20:29 +00004659 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004660}
4661
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004662// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004663static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004664LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004665 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004666 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4667 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004668}
4669
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004670// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4671// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004672static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004673 const MVT PtrVT, TLSModel::Model model,
4674 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004675 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004676 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004677 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4678 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004679 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4680 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004681
4682 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4683 NULL, 0);
4684
Chris Lattnerb903bed2009-06-26 21:20:29 +00004685 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004686 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4687 // initialexec.
4688 unsigned WrapperKind = X86ISD::Wrapper;
4689 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004690 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004691 } else if (is64Bit) {
4692 assert(model == TLSModel::InitialExec);
4693 OperandFlags = X86II::MO_GOTTPOFF;
4694 WrapperKind = X86ISD::WrapperRIP;
4695 } else {
4696 assert(model == TLSModel::InitialExec);
4697 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004698 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004699
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004700 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4701 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004702 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004703 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004704 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004705
Rafael Espindola9a580232009-02-27 13:37:18 +00004706 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004707 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004708 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004709
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004710 // The address of the thread local variable is the add of the thread
4711 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004712 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004713}
4714
Dan Gohman475871a2008-07-27 21:46:04 +00004715SDValue
4716X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004717 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004718 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004719 assert(Subtarget->isTargetELF() &&
4720 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004721 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004722 const GlobalValue *GV = GA->getGlobal();
4723
4724 // If GV is an alias then use the aliasee for determining
4725 // thread-localness.
4726 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4727 GV = GA->resolveAliasedGlobal(false);
4728
4729 TLSModel::Model model = getTLSModel(GV,
4730 getTargetMachine().getRelocationModel());
4731
4732 switch (model) {
4733 case TLSModel::GeneralDynamic:
4734 case TLSModel::LocalDynamic: // not implemented
4735 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004736 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004737 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4738
4739 case TLSModel::InitialExec:
4740 case TLSModel::LocalExec:
4741 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4742 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004743 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004744
Torok Edwinc23197a2009-07-14 16:55:14 +00004745 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004746 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004747}
4748
Evan Cheng0db9fe62006-04-25 20:13:52 +00004749
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004750/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004751/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004752SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004753 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004754 MVT VT = Op.getValueType();
4755 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004756 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004757 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004758 SDValue ShOpLo = Op.getOperand(0);
4759 SDValue ShOpHi = Op.getOperand(1);
4760 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004761 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
4762 DAG.getConstant(VTBits - 1, MVT::i8))
4763 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004764
Dan Gohman475871a2008-07-27 21:46:04 +00004765 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004766 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004767 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4768 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004769 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004770 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4771 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004772 }
Evan Chenge3413162006-01-09 18:33:28 +00004773
Dale Johannesenace16102009-02-03 19:33:06 +00004774 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Chris Lattner31dcfe62009-07-29 05:48:09 +00004775 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004776 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner31dcfe62009-07-29 05:48:09 +00004777 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004778
Dan Gohman475871a2008-07-27 21:46:04 +00004779 SDValue Hi, Lo;
4780 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4781 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4782 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004783
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004784 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004785 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4786 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004787 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004788 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4789 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004790 }
4791
Dan Gohman475871a2008-07-27 21:46:04 +00004792 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004793 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004794}
Evan Chenga3195e82006-01-12 22:54:21 +00004795
Dan Gohman475871a2008-07-27 21:46:04 +00004796SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004797 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004798
4799 if (SrcVT.isVector()) {
4800 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4801 return Op;
4802 }
4803 return SDValue();
4804 }
4805
Duncan Sands8e4eb092008-06-08 20:54:56 +00004806 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004807 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004808
Eli Friedman36df4992009-05-27 00:47:34 +00004809 // These are really Legal; return the operand so the caller accepts it as
4810 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004811 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004812 return Op;
4813 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4814 Subtarget->is64Bit()) {
4815 return Op;
4816 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004817
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004818 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004819 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004820 MachineFunction &MF = DAG.getMachineFunction();
4821 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004822 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004823 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004824 StackSlot,
4825 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004826 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4827}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004828
Eli Friedman948e95a2009-05-23 09:59:16 +00004829SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4830 SDValue StackSlot,
4831 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004832 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004833 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004834 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004835 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004836 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004837 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4838 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004839 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004840 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004841 Ops.push_back(Chain);
4842 Ops.push_back(StackSlot);
4843 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004844 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004845 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004846
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004847 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004848 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004849 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004850
4851 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4852 // shouldn't be necessary except that RFP cannot be live across
4853 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004854 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004855 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004856 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004857 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004858 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004859 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004860 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004861 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004862 Ops.push_back(DAG.getValueType(Op.getValueType()));
4863 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004864 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4865 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004866 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004867 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004868
Evan Cheng0db9fe62006-04-25 20:13:52 +00004869 return Result;
4870}
4871
Bill Wendling8b8a6362009-01-17 03:56:04 +00004872// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4873SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4874 // This algorithm is not obvious. Here it is in C code, more or less:
4875 /*
4876 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4877 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4878 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004879
Bill Wendling8b8a6362009-01-17 03:56:04 +00004880 // Copy ints to xmm registers.
4881 __m128i xh = _mm_cvtsi32_si128( hi );
4882 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004883
Bill Wendling8b8a6362009-01-17 03:56:04 +00004884 // Combine into low half of a single xmm register.
4885 __m128i x = _mm_unpacklo_epi32( xh, xl );
4886 __m128d d;
4887 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004888
Bill Wendling8b8a6362009-01-17 03:56:04 +00004889 // Merge in appropriate exponents to give the integer bits the right
4890 // magnitude.
4891 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004892
Bill Wendling8b8a6362009-01-17 03:56:04 +00004893 // Subtract away the biases to deal with the IEEE-754 double precision
4894 // implicit 1.
4895 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004896
Bill Wendling8b8a6362009-01-17 03:56:04 +00004897 // All conversions up to here are exact. The correctly rounded result is
4898 // calculated using the current rounding mode using the following
4899 // horizontal add.
4900 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4901 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4902 // store doesn't really need to be here (except
4903 // maybe to zero the other double)
4904 return sd;
4905 }
4906 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004907
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004908 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004909 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004910
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004911 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004912 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004913 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4914 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4915 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4916 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004917 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004918 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004919
Bill Wendling8b8a6362009-01-17 03:56:04 +00004920 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004921 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004922 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004923 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004924 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004925 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004926 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004927
Dale Johannesenace16102009-02-03 19:33:06 +00004928 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4929 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004930 Op.getOperand(0),
4931 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004932 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4933 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004934 Op.getOperand(0),
4935 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004936 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004937 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004938 PseudoSourceValue::getConstantPool(), 0,
4939 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004940 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004941 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4942 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004943 PseudoSourceValue::getConstantPool(), 0,
4944 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004945 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004946
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004947 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004948 int ShufMask[2] = { 1, -1 };
4949 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4950 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004951 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4952 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004953 DAG.getIntPtrConstant(0));
4954}
4955
Bill Wendling8b8a6362009-01-17 03:56:04 +00004956// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4957SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004958 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004959 // FP constant to bias correct the final result.
4960 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4961 MVT::f64);
4962
4963 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004964 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4965 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004966 Op.getOperand(0),
4967 DAG.getIntPtrConstant(0)));
4968
Dale Johannesenace16102009-02-03 19:33:06 +00004969 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4970 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004971 DAG.getIntPtrConstant(0));
4972
4973 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004974 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4975 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4976 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004977 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004978 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4979 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004980 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004981 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4982 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004983 DAG.getIntPtrConstant(0));
4984
4985 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004986 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004987
4988 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004989 MVT DestVT = Op.getValueType();
4990
4991 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004992 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004993 DAG.getIntPtrConstant(0));
4994 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004995 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004996 }
4997
4998 // Handle final rounding.
4999 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005000}
5001
5002SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005003 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005004 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005005
Evan Chenga06ec9e2009-01-19 08:08:22 +00005006 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5007 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5008 // the optimization here.
5009 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005010 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005011
5012 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005013 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005014 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005015 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005016 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005017
Bill Wendling8b8a6362009-01-17 03:56:04 +00005018 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005019 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005020 return LowerUINT_TO_FP_i32(Op, DAG);
5021 }
5022
Eli Friedman948e95a2009-05-23 09:59:16 +00005023 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
5024
5025 // Make a 64-bit buffer, and use it to build an FILD.
5026 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5027 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5028 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5029 getPointerTy(), StackSlot, WordOff);
5030 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5031 StackSlot, NULL, 0);
5032 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5033 OffsetSlot, NULL, 0);
5034 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005035}
5036
Dan Gohman475871a2008-07-27 21:46:04 +00005037std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005038FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005039 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005040
5041 MVT DstTy = Op.getValueType();
5042
5043 if (!IsSigned) {
5044 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5045 DstTy = MVT::i64;
5046 }
5047
5048 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5049 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005050 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005051
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005052 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005053 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005054 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005055 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005056 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005057 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005058 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005059 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005060
Evan Cheng87c89352007-10-15 20:11:21 +00005061 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5062 // stack slot.
5063 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005064 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005065 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005066 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005067
Evan Cheng0db9fe62006-04-25 20:13:52 +00005068 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005069 switch (DstTy.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005070 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Chris Lattner27a6c732007-11-24 07:07:01 +00005071 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5072 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5073 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005074 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005075
Dan Gohman475871a2008-07-27 21:46:04 +00005076 SDValue Chain = DAG.getEntryNode();
5077 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005078 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005079 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005080 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005081 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005082 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005083 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005084 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5085 };
Dale Johannesenace16102009-02-03 19:33:06 +00005086 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005087 Chain = Value.getValue(1);
5088 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5089 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5090 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005091
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005093 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005094 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005095
Chris Lattner27a6c732007-11-24 07:07:01 +00005096 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005097}
5098
Dan Gohman475871a2008-07-27 21:46:04 +00005099SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005100 if (Op.getValueType().isVector()) {
5101 if (Op.getValueType() == MVT::v2i32 &&
5102 Op.getOperand(0).getValueType() == MVT::v2f64) {
5103 return Op;
5104 }
5105 return SDValue();
5106 }
5107
Eli Friedman948e95a2009-05-23 09:59:16 +00005108 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005109 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005110 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5111 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005112
Chris Lattner27a6c732007-11-24 07:07:01 +00005113 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005114 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005115 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005116}
5117
Eli Friedman948e95a2009-05-23 09:59:16 +00005118SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5119 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5120 SDValue FIST = Vals.first, StackSlot = Vals.second;
5121 assert(FIST.getNode() && "Unexpected failure");
5122
5123 // Load the result.
5124 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5125 FIST, StackSlot, NULL, 0);
5126}
5127
Dan Gohman475871a2008-07-27 21:46:04 +00005128SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005129 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005130 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005131 MVT VT = Op.getValueType();
5132 MVT EltVT = VT;
5133 if (VT.isVector())
5134 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005135 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005136 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005137 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005138 CV.push_back(C);
5139 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005140 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005141 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005142 CV.push_back(C);
5143 CV.push_back(C);
5144 CV.push_back(C);
5145 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005146 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005147 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005148 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005149 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005150 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005151 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005152 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005153}
5154
Dan Gohman475871a2008-07-27 21:46:04 +00005155SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005156 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005157 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005158 MVT VT = Op.getValueType();
5159 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005160 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005161 if (VT.isVector()) {
5162 EltVT = VT.getVectorElementType();
5163 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005164 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005165 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005166 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005167 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005168 CV.push_back(C);
5169 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005170 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005171 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005172 CV.push_back(C);
5173 CV.push_back(C);
5174 CV.push_back(C);
5175 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005176 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005177 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005178 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005179 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005180 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005181 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005182 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005183 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5184 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005185 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005186 Op.getOperand(0)),
5187 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005188 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005189 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005190 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005191}
5192
Dan Gohman475871a2008-07-27 21:46:04 +00005193SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005194 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005195 SDValue Op0 = Op.getOperand(0);
5196 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005197 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005198 MVT VT = Op.getValueType();
5199 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005200
5201 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005202 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005203 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005204 SrcVT = VT;
5205 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005206 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005207 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005208 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005209 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005210 }
5211
5212 // At this point the operands and the result should have the same
5213 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005214
Evan Cheng68c47cb2007-01-05 07:55:56 +00005215 // First get the sign bit of second operand.
5216 std::vector<Constant*> CV;
5217 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005218 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5219 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005220 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005221 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5222 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5223 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5224 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005225 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005226 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005227 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005228 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005229 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005230 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005231 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005232
5233 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005234 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005235 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005236 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5237 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005238 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005239 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5240 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005241 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005242 }
5243
Evan Cheng73d6cf12007-01-05 21:37:56 +00005244 // Clear first operand sign bit.
5245 CV.clear();
5246 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005247 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5248 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005249 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005250 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5251 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5252 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5253 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005254 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005255 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005256 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005257 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005258 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005259 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005260 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005261
5262 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005263 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005264}
5265
Dan Gohman076aee32009-03-04 19:44:21 +00005266/// Emit nodes that will be selected as "test Op0,Op0", or something
5267/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005268SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5269 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005270 DebugLoc dl = Op.getDebugLoc();
5271
Dan Gohman31125812009-03-07 01:58:32 +00005272 // CF and OF aren't always set the way we want. Determine which
5273 // of these we need.
5274 bool NeedCF = false;
5275 bool NeedOF = false;
5276 switch (X86CC) {
5277 case X86::COND_A: case X86::COND_AE:
5278 case X86::COND_B: case X86::COND_BE:
5279 NeedCF = true;
5280 break;
5281 case X86::COND_G: case X86::COND_GE:
5282 case X86::COND_L: case X86::COND_LE:
5283 case X86::COND_O: case X86::COND_NO:
5284 NeedOF = true;
5285 break;
5286 default: break;
5287 }
5288
Dan Gohman076aee32009-03-04 19:44:21 +00005289 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005290 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5291 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5292 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005293 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005294 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005295 switch (Op.getNode()->getOpcode()) {
5296 case ISD::ADD:
5297 // Due to an isel shortcoming, be conservative if this add is likely to
5298 // be selected as part of a load-modify-store instruction. When the root
5299 // node in a match is a store, isel doesn't know how to remap non-chain
5300 // non-flag uses of other nodes in the match, such as the ADD in this
5301 // case. This leads to the ADD being left around and reselected, with
5302 // the result being two adds in the output.
5303 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5304 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5305 if (UI->getOpcode() == ISD::STORE)
5306 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005307 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005308 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5309 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005310 if (C->getAPIntValue() == 1) {
5311 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005312 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005313 break;
5314 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005315 // An add of negative one (subtract of one) will be selected as a DEC.
5316 if (C->getAPIntValue().isAllOnesValue()) {
5317 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005318 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005319 break;
5320 }
5321 }
Dan Gohman076aee32009-03-04 19:44:21 +00005322 // Otherwise use a regular EFLAGS-setting add.
5323 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005324 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005325 break;
5326 case ISD::SUB:
5327 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5328 // likely to be selected as part of a load-modify-store instruction.
5329 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5330 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5331 if (UI->getOpcode() == ISD::STORE)
5332 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005333 // Otherwise use a regular EFLAGS-setting sub.
5334 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005335 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005336 break;
5337 case X86ISD::ADD:
5338 case X86ISD::SUB:
5339 case X86ISD::INC:
5340 case X86ISD::DEC:
5341 return SDValue(Op.getNode(), 1);
5342 default:
5343 default_case:
5344 break;
5345 }
5346 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005347 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005348 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005349 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005350 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005351 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005352 DAG.ReplaceAllUsesWith(Op, New);
5353 return SDValue(New.getNode(), 1);
5354 }
5355 }
5356
5357 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5358 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5359 DAG.getConstant(0, Op.getValueType()));
5360}
5361
5362/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5363/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005364SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5365 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005366 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5367 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005368 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005369
5370 DebugLoc dl = Op0.getDebugLoc();
5371 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5372}
5373
Dan Gohman475871a2008-07-27 21:46:04 +00005374SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005375 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005376 SDValue Op0 = Op.getOperand(0);
5377 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005378 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005379 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005380
Dan Gohmane5af2d32009-01-29 01:59:02 +00005381 // Lower (X & (1 << N)) == 0 to BT(X, N).
5382 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5383 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005384 if (Op0.getOpcode() == ISD::AND &&
5385 Op0.hasOneUse() &&
5386 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005387 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005388 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005389 SDValue LHS, RHS;
5390 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5391 if (ConstantSDNode *Op010C =
5392 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5393 if (Op010C->getZExtValue() == 1) {
5394 LHS = Op0.getOperand(0);
5395 RHS = Op0.getOperand(1).getOperand(1);
5396 }
5397 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5398 if (ConstantSDNode *Op000C =
5399 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5400 if (Op000C->getZExtValue() == 1) {
5401 LHS = Op0.getOperand(1);
5402 RHS = Op0.getOperand(0).getOperand(1);
5403 }
5404 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5405 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5406 SDValue AndLHS = Op0.getOperand(0);
5407 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5408 LHS = AndLHS.getOperand(0);
5409 RHS = AndLHS.getOperand(1);
5410 }
5411 }
Evan Cheng0488db92007-09-25 01:57:46 +00005412
Dan Gohmane5af2d32009-01-29 01:59:02 +00005413 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005414 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5415 // instruction. Since the shift amount is in-range-or-undefined, we know
5416 // that doing a bittest on the i16 value is ok. We extend to i32 because
5417 // the encoding for the i16 version is larger than the i32 version.
5418 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005419 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005420
5421 // If the operand types disagree, extend the shift amount to match. Since
5422 // BT ignores high bits (like shifts) we can use anyextend.
5423 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005424 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005425
Dale Johannesenace16102009-02-03 19:33:06 +00005426 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005427 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005428 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005429 DAG.getConstant(Cond, MVT::i8), BT);
5430 }
5431 }
5432
5433 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5434 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005435
Dan Gohman31125812009-03-07 01:58:32 +00005436 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005437 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005438 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005439}
5440
Dan Gohman475871a2008-07-27 21:46:04 +00005441SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5442 SDValue Cond;
5443 SDValue Op0 = Op.getOperand(0);
5444 SDValue Op1 = Op.getOperand(1);
5445 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005446 MVT VT = Op.getValueType();
5447 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5448 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005449 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005450
5451 if (isFP) {
5452 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005453 MVT VT0 = Op0.getValueType();
5454 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5455 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005456 bool Swap = false;
5457
5458 switch (SetCCOpcode) {
5459 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005460 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005461 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005462 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005463 case ISD::SETGT: Swap = true; // Fallthrough
5464 case ISD::SETLT:
5465 case ISD::SETOLT: SSECC = 1; break;
5466 case ISD::SETOGE:
5467 case ISD::SETGE: Swap = true; // Fallthrough
5468 case ISD::SETLE:
5469 case ISD::SETOLE: SSECC = 2; break;
5470 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005471 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005472 case ISD::SETNE: SSECC = 4; break;
5473 case ISD::SETULE: Swap = true;
5474 case ISD::SETUGE: SSECC = 5; break;
5475 case ISD::SETULT: Swap = true;
5476 case ISD::SETUGT: SSECC = 6; break;
5477 case ISD::SETO: SSECC = 7; break;
5478 }
5479 if (Swap)
5480 std::swap(Op0, Op1);
5481
Nate Begemanfb8ead02008-07-25 19:05:58 +00005482 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005483 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005484 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005485 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005486 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5487 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5488 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005489 }
5490 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005491 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005492 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5493 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5494 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005495 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005496 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005497 }
5498 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005499 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005501
Nate Begeman30a0de92008-07-17 16:51:19 +00005502 // We are handling one of the integer comparisons here. Since SSE only has
5503 // GT and EQ comparisons for integer, swapping operands and multiple
5504 // operations may be required for some comparisons.
5505 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5506 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005507
Nate Begeman30a0de92008-07-17 16:51:19 +00005508 switch (VT.getSimpleVT()) {
5509 default: break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005510 case MVT::v8i8:
Nate Begeman30a0de92008-07-17 16:51:19 +00005511 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005512 case MVT::v4i16:
Nate Begeman30a0de92008-07-17 16:51:19 +00005513 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005514 case MVT::v2i32:
Nate Begeman30a0de92008-07-17 16:51:19 +00005515 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5516 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5517 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005518
Nate Begeman30a0de92008-07-17 16:51:19 +00005519 switch (SetCCOpcode) {
5520 default: break;
5521 case ISD::SETNE: Invert = true;
5522 case ISD::SETEQ: Opc = EQOpc; break;
5523 case ISD::SETLT: Swap = true;
5524 case ISD::SETGT: Opc = GTOpc; break;
5525 case ISD::SETGE: Swap = true;
5526 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5527 case ISD::SETULT: Swap = true;
5528 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5529 case ISD::SETUGE: Swap = true;
5530 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5531 }
5532 if (Swap)
5533 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005534
Nate Begeman30a0de92008-07-17 16:51:19 +00005535 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5536 // bits of the inputs before performing those operations.
5537 if (FlipSigns) {
5538 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005539 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5540 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005541 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005542 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5543 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005544 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5545 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005546 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005547
Dale Johannesenace16102009-02-03 19:33:06 +00005548 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005549
5550 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005551 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005552 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005553
Nate Begeman30a0de92008-07-17 16:51:19 +00005554 return Result;
5555}
Evan Cheng0488db92007-09-25 01:57:46 +00005556
Evan Cheng370e5342008-12-03 08:38:43 +00005557// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005558static bool isX86LogicalCmp(SDValue Op) {
5559 unsigned Opc = Op.getNode()->getOpcode();
5560 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5561 return true;
5562 if (Op.getResNo() == 1 &&
5563 (Opc == X86ISD::ADD ||
5564 Opc == X86ISD::SUB ||
5565 Opc == X86ISD::SMUL ||
5566 Opc == X86ISD::UMUL ||
5567 Opc == X86ISD::INC ||
5568 Opc == X86ISD::DEC))
5569 return true;
5570
5571 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005572}
5573
Dan Gohman475871a2008-07-27 21:46:04 +00005574SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005575 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005576 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005577 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005578 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005579
Evan Cheng734503b2006-09-11 02:19:56 +00005580 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005581 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005582
Evan Cheng3f41d662007-10-08 22:16:29 +00005583 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5584 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005585 if (Cond.getOpcode() == X86ISD::SETCC) {
5586 CC = Cond.getOperand(0);
5587
Dan Gohman475871a2008-07-27 21:46:04 +00005588 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005589 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005590 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005591
Evan Cheng3f41d662007-10-08 22:16:29 +00005592 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005593 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005594 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005595 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005596
Chris Lattnerd1980a52009-03-12 06:52:53 +00005597 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5598 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005599 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005600 addTest = false;
5601 }
5602 }
5603
5604 if (addTest) {
5605 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005606 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005607 }
5608
Dan Gohmanfc166572009-04-09 23:54:40 +00005609 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005610 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005611 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5612 // condition is true.
5613 Ops.push_back(Op.getOperand(2));
5614 Ops.push_back(Op.getOperand(1));
5615 Ops.push_back(CC);
5616 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005617 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005618}
5619
Evan Cheng370e5342008-12-03 08:38:43 +00005620// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5621// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5622// from the AND / OR.
5623static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5624 Opc = Op.getOpcode();
5625 if (Opc != ISD::OR && Opc != ISD::AND)
5626 return false;
5627 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5628 Op.getOperand(0).hasOneUse() &&
5629 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5630 Op.getOperand(1).hasOneUse());
5631}
5632
Evan Cheng961d6d42009-02-02 08:19:07 +00005633// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5634// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005635static bool isXor1OfSetCC(SDValue Op) {
5636 if (Op.getOpcode() != ISD::XOR)
5637 return false;
5638 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5639 if (N1C && N1C->getAPIntValue() == 1) {
5640 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5641 Op.getOperand(0).hasOneUse();
5642 }
5643 return false;
5644}
5645
Dan Gohman475871a2008-07-27 21:46:04 +00005646SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005647 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005648 SDValue Chain = Op.getOperand(0);
5649 SDValue Cond = Op.getOperand(1);
5650 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005651 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005652 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005653
Evan Cheng0db9fe62006-04-25 20:13:52 +00005654 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005655 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005656#if 0
5657 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005658 else if (Cond.getOpcode() == X86ISD::ADD ||
5659 Cond.getOpcode() == X86ISD::SUB ||
5660 Cond.getOpcode() == X86ISD::SMUL ||
5661 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005662 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005663#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005664
Evan Cheng3f41d662007-10-08 22:16:29 +00005665 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5666 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005667 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005668 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005669
Dan Gohman475871a2008-07-27 21:46:04 +00005670 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005671 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005672 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005673 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005674 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005675 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005676 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005677 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005678 default: break;
5679 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005680 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005681 // These can only come from an arithmetic instruction with overflow,
5682 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005683 Cond = Cond.getNode()->getOperand(1);
5684 addTest = false;
5685 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005686 }
Evan Cheng0488db92007-09-25 01:57:46 +00005687 }
Evan Cheng370e5342008-12-03 08:38:43 +00005688 } else {
5689 unsigned CondOpc;
5690 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5691 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005692 if (CondOpc == ISD::OR) {
5693 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5694 // two branches instead of an explicit OR instruction with a
5695 // separate test.
5696 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005697 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005698 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005699 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005700 Chain, Dest, CC, Cmp);
5701 CC = Cond.getOperand(1).getOperand(0);
5702 Cond = Cmp;
5703 addTest = false;
5704 }
5705 } else { // ISD::AND
5706 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5707 // two branches instead of an explicit AND instruction with a
5708 // separate test. However, we only do this if this block doesn't
5709 // have a fall-through edge, because this requires an explicit
5710 // jmp when the condition is false.
5711 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005712 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005713 Op.getNode()->hasOneUse()) {
5714 X86::CondCode CCode =
5715 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5716 CCode = X86::GetOppositeBranchCondition(CCode);
5717 CC = DAG.getConstant(CCode, MVT::i8);
5718 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5719 // Look for an unconditional branch following this conditional branch.
5720 // We need this because we need to reverse the successors in order
5721 // to implement FCMP_OEQ.
5722 if (User.getOpcode() == ISD::BR) {
5723 SDValue FalseBB = User.getOperand(1);
5724 SDValue NewBR =
5725 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5726 assert(NewBR == User);
5727 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005728
Dale Johannesene4d209d2009-02-03 20:21:25 +00005729 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005730 Chain, Dest, CC, Cmp);
5731 X86::CondCode CCode =
5732 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5733 CCode = X86::GetOppositeBranchCondition(CCode);
5734 CC = DAG.getConstant(CCode, MVT::i8);
5735 Cond = Cmp;
5736 addTest = false;
5737 }
5738 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005739 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005740 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5741 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5742 // It should be transformed during dag combiner except when the condition
5743 // is set by a arithmetics with overflow node.
5744 X86::CondCode CCode =
5745 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5746 CCode = X86::GetOppositeBranchCondition(CCode);
5747 CC = DAG.getConstant(CCode, MVT::i8);
5748 Cond = Cond.getOperand(0).getOperand(1);
5749 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005750 }
Evan Cheng0488db92007-09-25 01:57:46 +00005751 }
5752
5753 if (addTest) {
5754 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005755 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005756 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005757 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005758 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005759}
5760
Anton Korobeynikove060b532007-04-17 19:34:00 +00005761
5762// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5763// Calls to _alloca is needed to probe the stack when allocating more than 4k
5764// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5765// that the guard pages used by the OS virtual memory manager are allocated in
5766// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005767SDValue
5768X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005769 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005770 assert(Subtarget->isTargetCygMing() &&
5771 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005772 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005773
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005774 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005775 SDValue Chain = Op.getOperand(0);
5776 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005777 // FIXME: Ensure alignment here
5778
Dan Gohman475871a2008-07-27 21:46:04 +00005779 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005780
Duncan Sands83ec4b62008-06-06 12:08:01 +00005781 MVT IntPtr = getPointerTy();
5782 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005783
Chris Lattnere563bbc2008-10-11 22:08:30 +00005784 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005785
Dale Johannesendd64c412009-02-04 00:33:20 +00005786 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005787 Flag = Chain.getValue(1);
5788
5789 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005790 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005791 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005792 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005793 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005794 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005795 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005796 Flag = Chain.getValue(1);
5797
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005798 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005799 DAG.getIntPtrConstant(0, true),
5800 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005801 Flag);
5802
Dale Johannesendd64c412009-02-04 00:33:20 +00005803 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005804
Dan Gohman475871a2008-07-27 21:46:04 +00005805 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005806 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005807}
5808
Dan Gohman475871a2008-07-27 21:46:04 +00005809SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005810X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005811 SDValue Chain,
5812 SDValue Dst, SDValue Src,
5813 SDValue Size, unsigned Align,
5814 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005815 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005816 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005817
Bill Wendling6f287b22008-09-30 21:22:07 +00005818 // If not DWORD aligned or size is more than the threshold, call the library.
5819 // The libc version is likely to be faster for these cases. It can use the
5820 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005821 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005822 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005823 ConstantSize->getZExtValue() >
5824 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005825 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005826
5827 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005828 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005829
Bill Wendling6158d842008-10-01 00:59:58 +00005830 if (const char *bzeroEntry = V &&
5831 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5832 MVT IntPtr = getPointerTy();
5833 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005834 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005835 TargetLowering::ArgListEntry Entry;
5836 Entry.Node = Dst;
5837 Entry.Ty = IntPtrTy;
5838 Args.push_back(Entry);
5839 Entry.Node = Size;
5840 Args.push_back(Entry);
5841 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005842 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005843 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005844 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005845 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005846 }
5847
Dan Gohman707e0182008-04-12 04:36:06 +00005848 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005849 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005850 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005851
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005852 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005853 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005854 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005855 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005856 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005857 unsigned BytesLeft = 0;
5858 bool TwoRepStos = false;
5859 if (ValC) {
5860 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005861 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005862
Evan Cheng0db9fe62006-04-25 20:13:52 +00005863 // If the value is a constant, then we can potentially use larger sets.
5864 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005865 case 2: // WORD aligned
5866 AVT = MVT::i16;
5867 ValReg = X86::AX;
5868 Val = (Val << 8) | Val;
5869 break;
5870 case 0: // DWORD aligned
5871 AVT = MVT::i32;
5872 ValReg = X86::EAX;
5873 Val = (Val << 8) | Val;
5874 Val = (Val << 16) | Val;
5875 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5876 AVT = MVT::i64;
5877 ValReg = X86::RAX;
5878 Val = (Val << 32) | Val;
5879 }
5880 break;
5881 default: // Byte aligned
5882 AVT = MVT::i8;
5883 ValReg = X86::AL;
5884 Count = DAG.getIntPtrConstant(SizeVal);
5885 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005886 }
5887
Duncan Sands8e4eb092008-06-08 20:54:56 +00005888 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005889 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005890 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5891 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005892 }
5893
Dale Johannesen0f502f62009-02-03 22:26:09 +00005894 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005895 InFlag);
5896 InFlag = Chain.getValue(1);
5897 } else {
5898 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005899 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005900 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005901 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005902 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005903
Scott Michelfdc40a02009-02-17 22:15:04 +00005904 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005905 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005906 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005907 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005908 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005909 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005910 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005911 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005912
Chris Lattnerd96d0722007-02-25 06:40:16 +00005913 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005914 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005915 Ops.push_back(Chain);
5916 Ops.push_back(DAG.getValueType(AVT));
5917 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005918 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005919
Evan Cheng0db9fe62006-04-25 20:13:52 +00005920 if (TwoRepStos) {
5921 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005922 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005923 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005924 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005925 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005926 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005927 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005928 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005929 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005930 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005931 Ops.clear();
5932 Ops.push_back(Chain);
5933 Ops.push_back(DAG.getValueType(MVT::i8));
5934 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005935 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005936 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005937 // Handle the last 1 - 7 bytes.
5938 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005939 MVT AddrVT = Dst.getValueType();
5940 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005941
Dale Johannesen0f502f62009-02-03 22:26:09 +00005942 Chain = DAG.getMemset(Chain, dl,
5943 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005944 DAG.getConstant(Offset, AddrVT)),
5945 Src,
5946 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005947 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005948 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005949
Dan Gohman707e0182008-04-12 04:36:06 +00005950 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005951 return Chain;
5952}
Evan Cheng11e15b32006-04-03 20:53:28 +00005953
Dan Gohman475871a2008-07-27 21:46:04 +00005954SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005955X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005956 SDValue Chain, SDValue Dst, SDValue Src,
5957 SDValue Size, unsigned Align,
5958 bool AlwaysInline,
5959 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005960 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005961 // This requires the copy size to be a constant, preferrably
5962 // within a subtarget-specific limit.
5963 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5964 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005965 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005966 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005967 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005968 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005969
Evan Cheng1887c1c2008-08-21 21:00:15 +00005970 /// If not DWORD aligned, call the library.
5971 if ((Align & 3) != 0)
5972 return SDValue();
5973
5974 // DWORD aligned
5975 MVT AVT = MVT::i32;
5976 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005977 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005978
Duncan Sands83ec4b62008-06-06 12:08:01 +00005979 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005980 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005981 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005982 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005983
Dan Gohman475871a2008-07-27 21:46:04 +00005984 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005985 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005986 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005987 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005988 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005989 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005990 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005991 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005992 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005993 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005994 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005995 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005996 InFlag = Chain.getValue(1);
5997
Chris Lattnerd96d0722007-02-25 06:40:16 +00005998 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005999 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006000 Ops.push_back(Chain);
6001 Ops.push_back(DAG.getValueType(AVT));
6002 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006003 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006004
Dan Gohman475871a2008-07-27 21:46:04 +00006005 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006006 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006007 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006008 // Handle the last 1 - 7 bytes.
6009 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006010 MVT DstVT = Dst.getValueType();
6011 MVT SrcVT = Src.getValueType();
6012 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006013 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006014 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006015 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006016 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006017 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006018 DAG.getConstant(BytesLeft, SizeVT),
6019 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006020 DstSV, DstSVOff + Offset,
6021 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006022 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006023
Scott Michelfdc40a02009-02-17 22:15:04 +00006024 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006025 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006026}
6027
Dan Gohman475871a2008-07-27 21:46:04 +00006028SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006029 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006030 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006031
Evan Cheng25ab6902006-09-08 06:48:29 +00006032 if (!Subtarget->is64Bit()) {
6033 // vastart just stores the address of the VarArgsFrameIndex slot into the
6034 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006035 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006036 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006037 }
6038
6039 // __va_list_tag:
6040 // gp_offset (0 - 6 * 8)
6041 // fp_offset (48 - 48 + 8 * 16)
6042 // overflow_arg_area (point to parameters coming in memory).
6043 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006044 SmallVector<SDValue, 8> MemOps;
6045 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006046 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006047 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006048 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006049 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006050 MemOps.push_back(Store);
6051
6052 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006053 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006054 FIN, DAG.getIntPtrConstant(4));
6055 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006056 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006057 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006058 MemOps.push_back(Store);
6059
6060 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006061 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006062 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006063 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006064 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006065 MemOps.push_back(Store);
6066
6067 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006068 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006069 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006070 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006071 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006072 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006073 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006074 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006075}
6076
Dan Gohman475871a2008-07-27 21:46:04 +00006077SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006078 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6079 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006080 SDValue Chain = Op.getOperand(0);
6081 SDValue SrcPtr = Op.getOperand(1);
6082 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006083
Torok Edwindac237e2009-07-08 20:53:28 +00006084 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006085 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006086}
6087
Dan Gohman475871a2008-07-27 21:46:04 +00006088SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006089 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006090 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006091 SDValue Chain = Op.getOperand(0);
6092 SDValue DstPtr = Op.getOperand(1);
6093 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006094 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6095 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006096 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006097
Dale Johannesendd64c412009-02-04 00:33:20 +00006098 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006099 DAG.getIntPtrConstant(24), 8, false,
6100 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006101}
6102
Dan Gohman475871a2008-07-27 21:46:04 +00006103SDValue
6104X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006105 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006106 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006107 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006108 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006109 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006110 case Intrinsic::x86_sse_comieq_ss:
6111 case Intrinsic::x86_sse_comilt_ss:
6112 case Intrinsic::x86_sse_comile_ss:
6113 case Intrinsic::x86_sse_comigt_ss:
6114 case Intrinsic::x86_sse_comige_ss:
6115 case Intrinsic::x86_sse_comineq_ss:
6116 case Intrinsic::x86_sse_ucomieq_ss:
6117 case Intrinsic::x86_sse_ucomilt_ss:
6118 case Intrinsic::x86_sse_ucomile_ss:
6119 case Intrinsic::x86_sse_ucomigt_ss:
6120 case Intrinsic::x86_sse_ucomige_ss:
6121 case Intrinsic::x86_sse_ucomineq_ss:
6122 case Intrinsic::x86_sse2_comieq_sd:
6123 case Intrinsic::x86_sse2_comilt_sd:
6124 case Intrinsic::x86_sse2_comile_sd:
6125 case Intrinsic::x86_sse2_comigt_sd:
6126 case Intrinsic::x86_sse2_comige_sd:
6127 case Intrinsic::x86_sse2_comineq_sd:
6128 case Intrinsic::x86_sse2_ucomieq_sd:
6129 case Intrinsic::x86_sse2_ucomilt_sd:
6130 case Intrinsic::x86_sse2_ucomile_sd:
6131 case Intrinsic::x86_sse2_ucomigt_sd:
6132 case Intrinsic::x86_sse2_ucomige_sd:
6133 case Intrinsic::x86_sse2_ucomineq_sd: {
6134 unsigned Opc = 0;
6135 ISD::CondCode CC = ISD::SETCC_INVALID;
6136 switch (IntNo) {
6137 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006138 case Intrinsic::x86_sse_comieq_ss:
6139 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006140 Opc = X86ISD::COMI;
6141 CC = ISD::SETEQ;
6142 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006143 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006144 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006145 Opc = X86ISD::COMI;
6146 CC = ISD::SETLT;
6147 break;
6148 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006149 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006150 Opc = X86ISD::COMI;
6151 CC = ISD::SETLE;
6152 break;
6153 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006154 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006155 Opc = X86ISD::COMI;
6156 CC = ISD::SETGT;
6157 break;
6158 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006159 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006160 Opc = X86ISD::COMI;
6161 CC = ISD::SETGE;
6162 break;
6163 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006164 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006165 Opc = X86ISD::COMI;
6166 CC = ISD::SETNE;
6167 break;
6168 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006169 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006170 Opc = X86ISD::UCOMI;
6171 CC = ISD::SETEQ;
6172 break;
6173 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006174 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006175 Opc = X86ISD::UCOMI;
6176 CC = ISD::SETLT;
6177 break;
6178 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006179 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006180 Opc = X86ISD::UCOMI;
6181 CC = ISD::SETLE;
6182 break;
6183 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006184 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006185 Opc = X86ISD::UCOMI;
6186 CC = ISD::SETGT;
6187 break;
6188 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006189 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006190 Opc = X86ISD::UCOMI;
6191 CC = ISD::SETGE;
6192 break;
6193 case Intrinsic::x86_sse_ucomineq_ss:
6194 case Intrinsic::x86_sse2_ucomineq_sd:
6195 Opc = X86ISD::UCOMI;
6196 CC = ISD::SETNE;
6197 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006198 }
Evan Cheng734503b2006-09-11 02:19:56 +00006199
Dan Gohman475871a2008-07-27 21:46:04 +00006200 SDValue LHS = Op.getOperand(1);
6201 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006202 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006203 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6204 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006205 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006206 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006207 }
Eric Christopher71c67532009-07-29 00:28:05 +00006208 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006209 // an integer value, not just an instruction so lower it to the ptest
6210 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006211 case Intrinsic::x86_sse41_ptestz:
6212 case Intrinsic::x86_sse41_ptestc:
6213 case Intrinsic::x86_sse41_ptestnzc:{
6214 unsigned X86CC = 0;
6215 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006216 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006217 case Intrinsic::x86_sse41_ptestz:
6218 // ZF = 1
6219 X86CC = X86::COND_E;
6220 break;
6221 case Intrinsic::x86_sse41_ptestc:
6222 // CF = 1
6223 X86CC = X86::COND_B;
6224 break;
6225 case Intrinsic::x86_sse41_ptestnzc:
6226 // ZF and CF = 0
6227 X86CC = X86::COND_A;
6228 break;
6229 }
6230
6231 SDValue LHS = Op.getOperand(1);
6232 SDValue RHS = Op.getOperand(2);
6233 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6234 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6235 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6236 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
6237 }
Evan Cheng5759f972008-05-04 09:15:50 +00006238
6239 // Fix vector shift instructions where the last operand is a non-immediate
6240 // i32 value.
6241 case Intrinsic::x86_sse2_pslli_w:
6242 case Intrinsic::x86_sse2_pslli_d:
6243 case Intrinsic::x86_sse2_pslli_q:
6244 case Intrinsic::x86_sse2_psrli_w:
6245 case Intrinsic::x86_sse2_psrli_d:
6246 case Intrinsic::x86_sse2_psrli_q:
6247 case Intrinsic::x86_sse2_psrai_w:
6248 case Intrinsic::x86_sse2_psrai_d:
6249 case Intrinsic::x86_mmx_pslli_w:
6250 case Intrinsic::x86_mmx_pslli_d:
6251 case Intrinsic::x86_mmx_pslli_q:
6252 case Intrinsic::x86_mmx_psrli_w:
6253 case Intrinsic::x86_mmx_psrli_d:
6254 case Intrinsic::x86_mmx_psrli_q:
6255 case Intrinsic::x86_mmx_psrai_w:
6256 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006257 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006258 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006259 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006260
6261 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006262 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006263 switch (IntNo) {
6264 case Intrinsic::x86_sse2_pslli_w:
6265 NewIntNo = Intrinsic::x86_sse2_psll_w;
6266 break;
6267 case Intrinsic::x86_sse2_pslli_d:
6268 NewIntNo = Intrinsic::x86_sse2_psll_d;
6269 break;
6270 case Intrinsic::x86_sse2_pslli_q:
6271 NewIntNo = Intrinsic::x86_sse2_psll_q;
6272 break;
6273 case Intrinsic::x86_sse2_psrli_w:
6274 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6275 break;
6276 case Intrinsic::x86_sse2_psrli_d:
6277 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6278 break;
6279 case Intrinsic::x86_sse2_psrli_q:
6280 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6281 break;
6282 case Intrinsic::x86_sse2_psrai_w:
6283 NewIntNo = Intrinsic::x86_sse2_psra_w;
6284 break;
6285 case Intrinsic::x86_sse2_psrai_d:
6286 NewIntNo = Intrinsic::x86_sse2_psra_d;
6287 break;
6288 default: {
6289 ShAmtVT = MVT::v2i32;
6290 switch (IntNo) {
6291 case Intrinsic::x86_mmx_pslli_w:
6292 NewIntNo = Intrinsic::x86_mmx_psll_w;
6293 break;
6294 case Intrinsic::x86_mmx_pslli_d:
6295 NewIntNo = Intrinsic::x86_mmx_psll_d;
6296 break;
6297 case Intrinsic::x86_mmx_pslli_q:
6298 NewIntNo = Intrinsic::x86_mmx_psll_q;
6299 break;
6300 case Intrinsic::x86_mmx_psrli_w:
6301 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6302 break;
6303 case Intrinsic::x86_mmx_psrli_d:
6304 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6305 break;
6306 case Intrinsic::x86_mmx_psrli_q:
6307 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6308 break;
6309 case Intrinsic::x86_mmx_psrai_w:
6310 NewIntNo = Intrinsic::x86_mmx_psra_w;
6311 break;
6312 case Intrinsic::x86_mmx_psrai_d:
6313 NewIntNo = Intrinsic::x86_mmx_psra_d;
6314 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006315 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006316 }
6317 break;
6318 }
6319 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006320 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006321 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6322 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6323 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006324 DAG.getConstant(NewIntNo, MVT::i32),
6325 Op.getOperand(1), ShAmt);
6326 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006328}
Evan Cheng72261582005-12-20 06:22:03 +00006329
Dan Gohman475871a2008-07-27 21:46:04 +00006330SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006331 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006332 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006333
6334 if (Depth > 0) {
6335 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6336 SDValue Offset =
6337 DAG.getConstant(TD->getPointerSize(),
6338 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006339 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006340 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006341 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006342 NULL, 0);
6343 }
6344
6345 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006346 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006347 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006348 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006349}
6350
Dan Gohman475871a2008-07-27 21:46:04 +00006351SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006352 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6353 MFI->setFrameAddressIsTaken(true);
6354 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006355 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006356 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6357 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006358 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006359 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006360 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006361 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006362}
6363
Dan Gohman475871a2008-07-27 21:46:04 +00006364SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006365 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006366 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006367}
6368
Dan Gohman475871a2008-07-27 21:46:04 +00006369SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006370{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006371 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006372 SDValue Chain = Op.getOperand(0);
6373 SDValue Offset = Op.getOperand(1);
6374 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006375 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006376
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006377 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6378 getPointerTy());
6379 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006380
Dale Johannesene4d209d2009-02-03 20:21:25 +00006381 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006382 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006383 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6384 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006385 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006386 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006387
Dale Johannesene4d209d2009-02-03 20:21:25 +00006388 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006389 MVT::Other,
6390 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006391}
6392
Dan Gohman475871a2008-07-27 21:46:04 +00006393SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006394 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006395 SDValue Root = Op.getOperand(0);
6396 SDValue Trmp = Op.getOperand(1); // trampoline
6397 SDValue FPtr = Op.getOperand(2); // nested function
6398 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006399 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006400
Dan Gohman69de1932008-02-06 22:27:42 +00006401 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006402
Duncan Sands339e14f2008-01-16 22:55:25 +00006403 const X86InstrInfo *TII =
6404 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6405
Duncan Sandsb116fac2007-07-27 20:02:49 +00006406 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006407 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006408
6409 // Large code-model.
6410
6411 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6412 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6413
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006414 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6415 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006416
6417 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6418
6419 // Load the pointer to the nested function into R11.
6420 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006421 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006422 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6423 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006424
Scott Michelfdc40a02009-02-17 22:15:04 +00006425 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006426 DAG.getConstant(2, MVT::i64));
6427 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006428
6429 // Load the 'nest' parameter value into R10.
6430 // R10 is specified in X86CallingConv.td
6431 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006432 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006433 DAG.getConstant(10, MVT::i64));
6434 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6435 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006436
Scott Michelfdc40a02009-02-17 22:15:04 +00006437 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006438 DAG.getConstant(12, MVT::i64));
6439 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006440
6441 // Jump to the nested function.
6442 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006443 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006444 DAG.getConstant(20, MVT::i64));
6445 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6446 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006447
6448 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006449 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006450 DAG.getConstant(22, MVT::i64));
6451 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006452 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006453
Dan Gohman475871a2008-07-27 21:46:04 +00006454 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006455 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6456 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006457 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006458 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006459 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6460 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006461 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006462
6463 switch (CC) {
6464 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006465 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006466 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006467 case CallingConv::X86_StdCall: {
6468 // Pass 'nest' parameter in ECX.
6469 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006470 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006471
6472 // Check that ECX wasn't needed by an 'inreg' parameter.
6473 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006474 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006475
Chris Lattner58d74912008-03-12 17:45:29 +00006476 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006477 unsigned InRegCount = 0;
6478 unsigned Idx = 1;
6479
6480 for (FunctionType::param_iterator I = FTy->param_begin(),
6481 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006482 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006483 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006484 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006485
6486 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006487 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006488 }
6489 }
6490 break;
6491 }
6492 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006493 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006494 // Pass 'nest' parameter in EAX.
6495 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006496 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006497 break;
6498 }
6499
Dan Gohman475871a2008-07-27 21:46:04 +00006500 SDValue OutChains[4];
6501 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006502
Scott Michelfdc40a02009-02-17 22:15:04 +00006503 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006504 DAG.getConstant(10, MVT::i32));
6505 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006506
Duncan Sands339e14f2008-01-16 22:55:25 +00006507 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006508 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006509 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006510 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006511 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006512
Scott Michelfdc40a02009-02-17 22:15:04 +00006513 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006514 DAG.getConstant(1, MVT::i32));
6515 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006516
Duncan Sands339e14f2008-01-16 22:55:25 +00006517 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006518 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006519 DAG.getConstant(5, MVT::i32));
6520 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006521 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006522
Scott Michelfdc40a02009-02-17 22:15:04 +00006523 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006524 DAG.getConstant(6, MVT::i32));
6525 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006526
Dan Gohman475871a2008-07-27 21:46:04 +00006527 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006528 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6529 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006530 }
6531}
6532
Dan Gohman475871a2008-07-27 21:46:04 +00006533SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006534 /*
6535 The rounding mode is in bits 11:10 of FPSR, and has the following
6536 settings:
6537 00 Round to nearest
6538 01 Round to -inf
6539 10 Round to +inf
6540 11 Round to 0
6541
6542 FLT_ROUNDS, on the other hand, expects the following:
6543 -1 Undefined
6544 0 Round to 0
6545 1 Round to nearest
6546 2 Round to +inf
6547 3 Round to -inf
6548
6549 To perform the conversion, we do:
6550 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6551 */
6552
6553 MachineFunction &MF = DAG.getMachineFunction();
6554 const TargetMachine &TM = MF.getTarget();
6555 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6556 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006557 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006558 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006559
6560 // Save FP Control Word to stack slot
6561 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006562 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006563
Dale Johannesene4d209d2009-02-03 20:21:25 +00006564 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006565 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006566
6567 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006568 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006569
6570 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006571 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006572 DAG.getNode(ISD::SRL, dl, MVT::i16,
6573 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006574 CWD, DAG.getConstant(0x800, MVT::i16)),
6575 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006576 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006577 DAG.getNode(ISD::SRL, dl, MVT::i16,
6578 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006579 CWD, DAG.getConstant(0x400, MVT::i16)),
6580 DAG.getConstant(9, MVT::i8));
6581
Dan Gohman475871a2008-07-27 21:46:04 +00006582 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006583 DAG.getNode(ISD::AND, dl, MVT::i16,
6584 DAG.getNode(ISD::ADD, dl, MVT::i16,
6585 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006586 DAG.getConstant(1, MVT::i16)),
6587 DAG.getConstant(3, MVT::i16));
6588
6589
Duncan Sands83ec4b62008-06-06 12:08:01 +00006590 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006591 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006592}
6593
Dan Gohman475871a2008-07-27 21:46:04 +00006594SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006595 MVT VT = Op.getValueType();
6596 MVT OpVT = VT;
6597 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006598 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006599
6600 Op = Op.getOperand(0);
6601 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006602 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006603 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006604 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006605 }
Evan Cheng18efe262007-12-14 02:13:44 +00006606
Evan Cheng152804e2007-12-14 08:30:15 +00006607 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6608 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006609 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006610
6611 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006612 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006613 Ops.push_back(Op);
6614 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6615 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6616 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006617 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006618
6619 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006620 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006621
Evan Cheng18efe262007-12-14 02:13:44 +00006622 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006623 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006624 return Op;
6625}
6626
Dan Gohman475871a2008-07-27 21:46:04 +00006627SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006628 MVT VT = Op.getValueType();
6629 MVT OpVT = VT;
6630 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006631 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006632
6633 Op = Op.getOperand(0);
6634 if (VT == MVT::i8) {
6635 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006636 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006637 }
Evan Cheng152804e2007-12-14 08:30:15 +00006638
6639 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6640 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006641 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006642
6643 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006644 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006645 Ops.push_back(Op);
6646 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6647 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6648 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006649 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006650
Evan Cheng18efe262007-12-14 02:13:44 +00006651 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006652 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006653 return Op;
6654}
6655
Mon P Wangaf9b9522008-12-18 21:42:19 +00006656SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6657 MVT VT = Op.getValueType();
6658 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006659 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006660
Mon P Wangaf9b9522008-12-18 21:42:19 +00006661 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6662 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6663 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6664 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6665 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6666 //
6667 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6668 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6669 // return AloBlo + AloBhi + AhiBlo;
6670
6671 SDValue A = Op.getOperand(0);
6672 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006673
Dale Johannesene4d209d2009-02-03 20:21:25 +00006674 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006675 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6676 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006677 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006678 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6679 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006680 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006681 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6682 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006683 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006684 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6685 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006686 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006687 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6688 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006689 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006690 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6691 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006692 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006693 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6694 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006695 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6696 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006697 return Res;
6698}
6699
6700
Bill Wendling74c37652008-12-09 22:08:41 +00006701SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6702 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6703 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006704 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6705 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006706 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006707 SDValue LHS = N->getOperand(0);
6708 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006709 unsigned BaseOp = 0;
6710 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006711 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006712
6713 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006714 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006715 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006716 // A subtract of one will be selected as a INC. Note that INC doesn't
6717 // set CF, so we can't do this for UADDO.
6718 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6719 if (C->getAPIntValue() == 1) {
6720 BaseOp = X86ISD::INC;
6721 Cond = X86::COND_O;
6722 break;
6723 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006724 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006725 Cond = X86::COND_O;
6726 break;
6727 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006728 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006729 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006730 break;
6731 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006732 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6733 // set CF, so we can't do this for USUBO.
6734 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6735 if (C->getAPIntValue() == 1) {
6736 BaseOp = X86ISD::DEC;
6737 Cond = X86::COND_O;
6738 break;
6739 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006740 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006741 Cond = X86::COND_O;
6742 break;
6743 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006744 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006745 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006746 break;
6747 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006748 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006749 Cond = X86::COND_O;
6750 break;
6751 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006752 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006753 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006754 break;
6755 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006756
Bill Wendling61edeb52008-12-02 01:06:39 +00006757 // Also sets EFLAGS.
6758 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006759 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006760
Bill Wendling61edeb52008-12-02 01:06:39 +00006761 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006762 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006763 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006764
Bill Wendling61edeb52008-12-02 01:06:39 +00006765 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6766 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006767}
6768
Dan Gohman475871a2008-07-27 21:46:04 +00006769SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006770 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006771 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006772 unsigned Reg = 0;
6773 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006774 switch(T.getSimpleVT()) {
6775 default:
6776 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006777 case MVT::i8: Reg = X86::AL; size = 1; break;
6778 case MVT::i16: Reg = X86::AX; size = 2; break;
6779 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006780 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006781 assert(Subtarget->is64Bit() && "Node not type legal!");
6782 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006783 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006784 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006785 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006786 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006787 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006788 Op.getOperand(1),
6789 Op.getOperand(3),
6790 DAG.getTargetConstant(size, MVT::i8),
6791 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006792 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006793 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006794 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006795 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006796 return cpOut;
6797}
6798
Duncan Sands1607f052008-12-01 11:39:25 +00006799SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006800 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006801 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006802 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006803 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006804 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006805 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006806 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6807 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006808 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006809 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006810 DAG.getConstant(32, MVT::i8));
6811 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006812 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006813 rdx.getValue(1)
6814 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006815 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006816}
6817
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006818SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6819 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006820 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006821 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006822 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006823 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006824 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006825 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006826 Node->getOperand(0),
6827 Node->getOperand(1), negOp,
6828 cast<AtomicSDNode>(Node)->getSrcValue(),
6829 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006830}
6831
Evan Cheng0db9fe62006-04-25 20:13:52 +00006832/// LowerOperation - Provide custom lowering hooks for some operations.
6833///
Dan Gohman475871a2008-07-27 21:46:04 +00006834SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006835 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006836 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006837 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6838 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006839 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6840 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6841 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6842 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6843 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6844 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6845 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006846 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006847 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006848 case ISD::SHL_PARTS:
6849 case ISD::SRA_PARTS:
6850 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6851 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006852 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006853 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006854 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855 case ISD::FABS: return LowerFABS(Op, DAG);
6856 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006857 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006858 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006859 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006860 case ISD::SELECT: return LowerSELECT(Op, DAG);
6861 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006863 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006864 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006865 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006866 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006867 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006868 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006869 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006870 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6871 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006872 case ISD::FRAME_TO_ARGS_OFFSET:
6873 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006874 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006875 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006876 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006877 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006878 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6879 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006880 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006881 case ISD::SADDO:
6882 case ISD::UADDO:
6883 case ISD::SSUBO:
6884 case ISD::USUBO:
6885 case ISD::SMULO:
6886 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006887 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006888 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006889}
6890
Duncan Sands1607f052008-12-01 11:39:25 +00006891void X86TargetLowering::
6892ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6893 SelectionDAG &DAG, unsigned NewOp) {
6894 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006895 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006896 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6897
6898 SDValue Chain = Node->getOperand(0);
6899 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006900 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006901 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006902 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006903 Node->getOperand(2), DAG.getIntPtrConstant(1));
6904 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6905 // have a MemOperand. Pass the info through as a normal operand.
6906 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6907 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6908 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006909 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006910 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006911 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006912 Results.push_back(Result.getValue(2));
6913}
6914
Duncan Sands126d9072008-07-04 11:47:58 +00006915/// ReplaceNodeResults - Replace a node with an illegal result type
6916/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006917void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6918 SmallVectorImpl<SDValue>&Results,
6919 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006920 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006921 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006922 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006923 assert(false && "Do not know how to custom type legalize this operation!");
6924 return;
6925 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006926 std::pair<SDValue,SDValue> Vals =
6927 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006928 SDValue FIST = Vals.first, StackSlot = Vals.second;
6929 if (FIST.getNode() != 0) {
6930 MVT VT = N->getValueType(0);
6931 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006932 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006933 }
6934 return;
6935 }
6936 case ISD::READCYCLECOUNTER: {
6937 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6938 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006939 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006940 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006941 rd.getValue(1));
6942 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006943 eax.getValue(2));
6944 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6945 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006946 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006947 Results.push_back(edx.getValue(1));
6948 return;
6949 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006950 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006951 MVT T = N->getValueType(0);
6952 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6953 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006954 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006955 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006956 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006957 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006958 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6959 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006960 cpInL.getValue(1));
6961 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006962 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006963 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006964 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006965 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006966 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006967 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006968 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006969 swapInL.getValue(1));
6970 SDValue Ops[] = { swapInH.getValue(0),
6971 N->getOperand(1),
6972 swapInH.getValue(1) };
6973 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006974 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006975 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6976 MVT::i32, Result.getValue(1));
6977 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6978 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006979 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006980 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006981 Results.push_back(cpOutH.getValue(1));
6982 return;
6983 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006984 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006985 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6986 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006987 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006988 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6989 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006990 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006991 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6992 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006993 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006994 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6995 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006996 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006997 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6998 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006999 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007000 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7001 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007002 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007003 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7004 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007005 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007006}
7007
Evan Cheng72261582005-12-20 06:22:03 +00007008const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7009 switch (Opcode) {
7010 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007011 case X86ISD::BSF: return "X86ISD::BSF";
7012 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007013 case X86ISD::SHLD: return "X86ISD::SHLD";
7014 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007015 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007016 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007017 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007018 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007019 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007020 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007021 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7022 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7023 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007024 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007025 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007026 case X86ISD::CALL: return "X86ISD::CALL";
7027 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
7028 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007029 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007030 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007031 case X86ISD::COMI: return "X86ISD::COMI";
7032 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007033 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007034 case X86ISD::CMOV: return "X86ISD::CMOV";
7035 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007036 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007037 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7038 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007039 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007040 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007041 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007042 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007043 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007044 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7045 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007046 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007047 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007048 case X86ISD::FMAX: return "X86ISD::FMAX";
7049 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007050 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7051 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007052 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007053 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007054 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007055 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007056 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007057 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7058 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007059 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7060 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7061 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7062 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7063 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7064 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007065 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7066 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007067 case X86ISD::VSHL: return "X86ISD::VSHL";
7068 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007069 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7070 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7071 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7072 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7073 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7074 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7075 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7076 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7077 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7078 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007079 case X86ISD::ADD: return "X86ISD::ADD";
7080 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007081 case X86ISD::SMUL: return "X86ISD::SMUL";
7082 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007083 case X86ISD::INC: return "X86ISD::INC";
7084 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007085 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007086 case X86ISD::PTEST: return "X86ISD::PTEST";
Evan Cheng72261582005-12-20 06:22:03 +00007087 }
7088}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007089
Chris Lattnerc9addb72007-03-30 23:15:24 +00007090// isLegalAddressingMode - Return true if the addressing mode represented
7091// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007092bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007093 const Type *Ty) const {
7094 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007095
Chris Lattnerc9addb72007-03-30 23:15:24 +00007096 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7097 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7098 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007099
Chris Lattnerc9addb72007-03-30 23:15:24 +00007100 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007101 unsigned GVFlags =
7102 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
7103
7104 // If a reference to this global requires an extra load, we can't fold it.
7105 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007106 return false;
Chris Lattnerdfed4132009-07-10 07:38:24 +00007107
7108 // If BaseGV requires a register for the PIC base, we cannot also have a
7109 // BaseReg specified.
7110 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007111 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007112
7113 // X86-64 only supports addr of globals in small code model.
7114 if (Subtarget->is64Bit()) {
7115 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7116 return false;
7117 // If lower 4G is not available, then we must use rip-relative addressing.
7118 if (AM.BaseOffs || AM.Scale > 1)
7119 return false;
7120 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007121 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007122
Chris Lattnerc9addb72007-03-30 23:15:24 +00007123 switch (AM.Scale) {
7124 case 0:
7125 case 1:
7126 case 2:
7127 case 4:
7128 case 8:
7129 // These scales always work.
7130 break;
7131 case 3:
7132 case 5:
7133 case 9:
7134 // These scales are formed with basereg+scalereg. Only accept if there is
7135 // no basereg yet.
7136 if (AM.HasBaseReg)
7137 return false;
7138 break;
7139 default: // Other stuff never works.
7140 return false;
7141 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007142
Chris Lattnerc9addb72007-03-30 23:15:24 +00007143 return true;
7144}
7145
7146
Evan Cheng2bd122c2007-10-26 01:56:11 +00007147bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7148 if (!Ty1->isInteger() || !Ty2->isInteger())
7149 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007150 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7151 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007152 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007153 return false;
7154 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007155}
7156
Duncan Sands83ec4b62008-06-06 12:08:01 +00007157bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7158 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007159 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007160 unsigned NumBits1 = VT1.getSizeInBits();
7161 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007162 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007163 return false;
7164 return Subtarget->is64Bit() || NumBits1 < 64;
7165}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007166
Dan Gohman97121ba2009-04-08 00:15:30 +00007167bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007168 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007169 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7170}
7171
7172bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007173 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007174 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7175}
7176
Evan Cheng8b944d32009-05-28 00:35:15 +00007177bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7178 // i16 instructions are longer (0x66 prefix) and potentially slower.
7179 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7180}
7181
Evan Cheng60c07e12006-07-05 22:17:51 +00007182/// isShuffleMaskLegal - Targets can use this to indicate that they only
7183/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7184/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7185/// are assumed to be legal.
7186bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007187X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7188 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007189 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007190 if (VT.getSizeInBits() == 64)
7191 return false;
7192
7193 // FIXME: pshufb, blends, palignr, shifts.
7194 return (VT.getVectorNumElements() == 2 ||
7195 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7196 isMOVLMask(M, VT) ||
7197 isSHUFPMask(M, VT) ||
7198 isPSHUFDMask(M, VT) ||
7199 isPSHUFHWMask(M, VT) ||
7200 isPSHUFLWMask(M, VT) ||
7201 isUNPCKLMask(M, VT) ||
7202 isUNPCKHMask(M, VT) ||
7203 isUNPCKL_v_undef_Mask(M, VT) ||
7204 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007205}
7206
Dan Gohman7d8143f2008-04-09 20:09:42 +00007207bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007208X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007209 MVT VT) const {
7210 unsigned NumElts = VT.getVectorNumElements();
7211 // FIXME: This collection of masks seems suspect.
7212 if (NumElts == 2)
7213 return true;
7214 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7215 return (isMOVLMask(Mask, VT) ||
7216 isCommutedMOVLMask(Mask, VT, true) ||
7217 isSHUFPMask(Mask, VT) ||
7218 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007219 }
7220 return false;
7221}
7222
7223//===----------------------------------------------------------------------===//
7224// X86 Scheduler Hooks
7225//===----------------------------------------------------------------------===//
7226
Mon P Wang63307c32008-05-05 19:05:59 +00007227// private utility function
7228MachineBasicBlock *
7229X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7230 MachineBasicBlock *MBB,
7231 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007232 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007233 unsigned LoadOpc,
7234 unsigned CXchgOpc,
7235 unsigned copyOpc,
7236 unsigned notOpc,
7237 unsigned EAXreg,
7238 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007239 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007240 // For the atomic bitwise operator, we generate
7241 // thisMBB:
7242 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007243 // ld t1 = [bitinstr.addr]
7244 // op t2 = t1, [bitinstr.val]
7245 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007246 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7247 // bz newMBB
7248 // fallthrough -->nextMBB
7249 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7250 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007251 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007252 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007253
Mon P Wang63307c32008-05-05 19:05:59 +00007254 /// First build the CFG
7255 MachineFunction *F = MBB->getParent();
7256 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007257 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7258 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7259 F->insert(MBBIter, newMBB);
7260 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007261
Mon P Wang63307c32008-05-05 19:05:59 +00007262 // Move all successors to thisMBB to nextMBB
7263 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007264
Mon P Wang63307c32008-05-05 19:05:59 +00007265 // Update thisMBB to fall through to newMBB
7266 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007267
Mon P Wang63307c32008-05-05 19:05:59 +00007268 // newMBB jumps to itself and fall through to nextMBB
7269 newMBB->addSuccessor(nextMBB);
7270 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007271
Mon P Wang63307c32008-05-05 19:05:59 +00007272 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007273 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007274 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007275 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007276 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007277 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007278 int numArgs = bInstr->getNumOperands() - 1;
7279 for (int i=0; i < numArgs; ++i)
7280 argOpers[i] = &bInstr->getOperand(i+1);
7281
7282 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007283 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7284 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007285
Dale Johannesen140be2d2008-08-19 18:47:28 +00007286 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007287 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007288 for (int i=0; i <= lastAddrIndx; ++i)
7289 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007290
Dale Johannesen140be2d2008-08-19 18:47:28 +00007291 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007292 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007293 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007295 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007296 tt = t1;
7297
Dale Johannesen140be2d2008-08-19 18:47:28 +00007298 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007299 assert((argOpers[valArgIndx]->isReg() ||
7300 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007301 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007302 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007303 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007304 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007305 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007306 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007307 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007308
Dale Johannesene4d209d2009-02-03 20:21:25 +00007309 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007310 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007311
Dale Johannesene4d209d2009-02-03 20:21:25 +00007312 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007313 for (int i=0; i <= lastAddrIndx; ++i)
7314 (*MIB).addOperand(*argOpers[i]);
7315 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007316 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7317 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7318
Dale Johannesene4d209d2009-02-03 20:21:25 +00007319 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007320 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007321
Mon P Wang63307c32008-05-05 19:05:59 +00007322 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007323 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007324
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007325 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007326 return nextMBB;
7327}
7328
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007329// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007330MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007331X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7332 MachineBasicBlock *MBB,
7333 unsigned regOpcL,
7334 unsigned regOpcH,
7335 unsigned immOpcL,
7336 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007337 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007338 // For the atomic bitwise operator, we generate
7339 // thisMBB (instructions are in pairs, except cmpxchg8b)
7340 // ld t1,t2 = [bitinstr.addr]
7341 // newMBB:
7342 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7343 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007344 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007345 // mov ECX, EBX <- t5, t6
7346 // mov EAX, EDX <- t1, t2
7347 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7348 // mov t3, t4 <- EAX, EDX
7349 // bz newMBB
7350 // result in out1, out2
7351 // fallthrough -->nextMBB
7352
7353 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7354 const unsigned LoadOpc = X86::MOV32rm;
7355 const unsigned copyOpc = X86::MOV32rr;
7356 const unsigned NotOpc = X86::NOT32r;
7357 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7358 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7359 MachineFunction::iterator MBBIter = MBB;
7360 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007361
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007362 /// First build the CFG
7363 MachineFunction *F = MBB->getParent();
7364 MachineBasicBlock *thisMBB = MBB;
7365 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7366 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7367 F->insert(MBBIter, newMBB);
7368 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007369
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007370 // Move all successors to thisMBB to nextMBB
7371 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007372
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007373 // Update thisMBB to fall through to newMBB
7374 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007375
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007376 // newMBB jumps to itself and fall through to nextMBB
7377 newMBB->addSuccessor(nextMBB);
7378 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007379
Dale Johannesene4d209d2009-02-03 20:21:25 +00007380 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007381 // Insert instructions into newMBB based on incoming instruction
7382 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007383 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007384 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007385 MachineOperand& dest1Oper = bInstr->getOperand(0);
7386 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007387 MachineOperand* argOpers[2 + X86AddrNumOperands];
7388 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007389 argOpers[i] = &bInstr->getOperand(i+2);
7390
7391 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007392 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007393
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007394 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007395 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007396 for (int i=0; i <= lastAddrIndx; ++i)
7397 (*MIB).addOperand(*argOpers[i]);
7398 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007399 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007400 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007401 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007402 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007403 MachineOperand newOp3 = *(argOpers[3]);
7404 if (newOp3.isImm())
7405 newOp3.setImm(newOp3.getImm()+4);
7406 else
7407 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007408 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007409 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007410
7411 // t3/4 are defined later, at the bottom of the loop
7412 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7413 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007414 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007415 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007416 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007417 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7418
7419 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7420 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007421 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007422 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7423 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007424 } else {
7425 tt1 = t1;
7426 tt2 = t2;
7427 }
7428
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007429 int valArgIndx = lastAddrIndx + 1;
7430 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007431 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007432 "invalid operand");
7433 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7434 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007435 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007436 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007437 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007438 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007439 if (regOpcL != X86::MOV32rr)
7440 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007441 (*MIB).addOperand(*argOpers[valArgIndx]);
7442 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007443 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007444 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007445 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007446 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007447 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007448 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007449 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007450 if (regOpcH != X86::MOV32rr)
7451 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007452 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007453
Dale Johannesene4d209d2009-02-03 20:21:25 +00007454 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007455 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007456 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007457 MIB.addReg(t2);
7458
Dale Johannesene4d209d2009-02-03 20:21:25 +00007459 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007460 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007461 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007462 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007463
Dale Johannesene4d209d2009-02-03 20:21:25 +00007464 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007465 for (int i=0; i <= lastAddrIndx; ++i)
7466 (*MIB).addOperand(*argOpers[i]);
7467
7468 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7469 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7470
Dale Johannesene4d209d2009-02-03 20:21:25 +00007471 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007472 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007473 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007474 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007475
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007476 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007477 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007478
7479 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7480 return nextMBB;
7481}
7482
7483// private utility function
7484MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007485X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7486 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007487 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007488 // For the atomic min/max operator, we generate
7489 // thisMBB:
7490 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007491 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007492 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007493 // cmp t1, t2
7494 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007495 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007496 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7497 // bz newMBB
7498 // fallthrough -->nextMBB
7499 //
7500 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7501 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007502 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007503 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007504
Mon P Wang63307c32008-05-05 19:05:59 +00007505 /// First build the CFG
7506 MachineFunction *F = MBB->getParent();
7507 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007508 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7509 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7510 F->insert(MBBIter, newMBB);
7511 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007512
Mon P Wang63307c32008-05-05 19:05:59 +00007513 // Move all successors to thisMBB to nextMBB
7514 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007515
Mon P Wang63307c32008-05-05 19:05:59 +00007516 // Update thisMBB to fall through to newMBB
7517 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007518
Mon P Wang63307c32008-05-05 19:05:59 +00007519 // newMBB jumps to newMBB and fall through to nextMBB
7520 newMBB->addSuccessor(nextMBB);
7521 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007522
Dale Johannesene4d209d2009-02-03 20:21:25 +00007523 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007524 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007525 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007526 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007527 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007528 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007529 int numArgs = mInstr->getNumOperands() - 1;
7530 for (int i=0; i < numArgs; ++i)
7531 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007532
Mon P Wang63307c32008-05-05 19:05:59 +00007533 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007534 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7535 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007536
Mon P Wangab3e7472008-05-05 22:56:23 +00007537 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007538 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007539 for (int i=0; i <= lastAddrIndx; ++i)
7540 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007541
Mon P Wang63307c32008-05-05 19:05:59 +00007542 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007543 assert((argOpers[valArgIndx]->isReg() ||
7544 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007545 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007546
7547 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007548 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007549 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007550 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007551 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007552 (*MIB).addOperand(*argOpers[valArgIndx]);
7553
Dale Johannesene4d209d2009-02-03 20:21:25 +00007554 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007555 MIB.addReg(t1);
7556
Dale Johannesene4d209d2009-02-03 20:21:25 +00007557 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007558 MIB.addReg(t1);
7559 MIB.addReg(t2);
7560
7561 // Generate movc
7562 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007563 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007564 MIB.addReg(t2);
7565 MIB.addReg(t1);
7566
7567 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007568 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007569 for (int i=0; i <= lastAddrIndx; ++i)
7570 (*MIB).addOperand(*argOpers[i]);
7571 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007572 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7573 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007574
Dale Johannesene4d209d2009-02-03 20:21:25 +00007575 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007576 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007577
Mon P Wang63307c32008-05-05 19:05:59 +00007578 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007579 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007580
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007581 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007582 return nextMBB;
7583}
7584
7585
Evan Cheng60c07e12006-07-05 22:17:51 +00007586MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007587X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007588 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007589 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007590 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007591 switch (MI->getOpcode()) {
7592 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007593 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007594 case X86::CMOV_FR32:
7595 case X86::CMOV_FR64:
7596 case X86::CMOV_V4F32:
7597 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007598 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007599 // To "insert" a SELECT_CC instruction, we actually have to insert the
7600 // diamond control-flow pattern. The incoming instruction knows the
7601 // destination vreg to set, the condition code register to branch on, the
7602 // true/false values to select between, and a branch opcode to use.
7603 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007604 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007605 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007606
Evan Cheng60c07e12006-07-05 22:17:51 +00007607 // thisMBB:
7608 // ...
7609 // TrueVal = ...
7610 // cmpTY ccX, r1, r2
7611 // bCC copy1MBB
7612 // fallthrough --> copy0MBB
7613 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007614 MachineFunction *F = BB->getParent();
7615 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7616 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007617 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007618 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007619 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007620 F->insert(It, copy0MBB);
7621 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007622 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007623 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007624 sinkMBB->transferSuccessors(BB);
7625
7626 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007627 BB->addSuccessor(copy0MBB);
7628 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007629
Evan Cheng60c07e12006-07-05 22:17:51 +00007630 // copy0MBB:
7631 // %FalseValue = ...
7632 // # fallthrough to sinkMBB
7633 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007634
Evan Cheng60c07e12006-07-05 22:17:51 +00007635 // Update machine-CFG edges
7636 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007637
Evan Cheng60c07e12006-07-05 22:17:51 +00007638 // sinkMBB:
7639 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7640 // ...
7641 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007642 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007643 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7644 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7645
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007646 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007647 return BB;
7648 }
7649
Dale Johannesen849f2142007-07-03 00:53:03 +00007650 case X86::FP32_TO_INT16_IN_MEM:
7651 case X86::FP32_TO_INT32_IN_MEM:
7652 case X86::FP32_TO_INT64_IN_MEM:
7653 case X86::FP64_TO_INT16_IN_MEM:
7654 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007655 case X86::FP64_TO_INT64_IN_MEM:
7656 case X86::FP80_TO_INT16_IN_MEM:
7657 case X86::FP80_TO_INT32_IN_MEM:
7658 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007659 // Change the floating point control register to use "round towards zero"
7660 // mode when truncating to an integer value.
7661 MachineFunction *F = BB->getParent();
7662 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007663 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007664
7665 // Load the old value of the high byte of the control word...
7666 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007667 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007668 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007669 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007670
7671 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007672 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007673 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007674
7675 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007676 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007677
7678 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007679 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007680 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007681
7682 // Get the X86 opcode to use.
7683 unsigned Opc;
7684 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007685 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007686 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7687 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7688 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7689 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7690 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7691 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007692 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7693 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7694 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007695 }
7696
7697 X86AddressMode AM;
7698 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007699 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007700 AM.BaseType = X86AddressMode::RegBase;
7701 AM.Base.Reg = Op.getReg();
7702 } else {
7703 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007704 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007705 }
7706 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007707 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007708 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007709 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007710 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007711 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007712 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007713 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007714 AM.GV = Op.getGlobal();
7715 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007716 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007717 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007718 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007719 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007720
7721 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007722 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007723
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007724 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007725 return BB;
7726 }
Mon P Wang63307c32008-05-05 19:05:59 +00007727 case X86::ATOMAND32:
7728 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007729 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007730 X86::LCMPXCHG32, X86::MOV32rr,
7731 X86::NOT32r, X86::EAX,
7732 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007733 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007734 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7735 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007736 X86::LCMPXCHG32, X86::MOV32rr,
7737 X86::NOT32r, X86::EAX,
7738 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007739 case X86::ATOMXOR32:
7740 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007741 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007742 X86::LCMPXCHG32, X86::MOV32rr,
7743 X86::NOT32r, X86::EAX,
7744 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007745 case X86::ATOMNAND32:
7746 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007747 X86::AND32ri, X86::MOV32rm,
7748 X86::LCMPXCHG32, X86::MOV32rr,
7749 X86::NOT32r, X86::EAX,
7750 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007751 case X86::ATOMMIN32:
7752 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7753 case X86::ATOMMAX32:
7754 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7755 case X86::ATOMUMIN32:
7756 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7757 case X86::ATOMUMAX32:
7758 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007759
7760 case X86::ATOMAND16:
7761 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7762 X86::AND16ri, X86::MOV16rm,
7763 X86::LCMPXCHG16, X86::MOV16rr,
7764 X86::NOT16r, X86::AX,
7765 X86::GR16RegisterClass);
7766 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007767 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007768 X86::OR16ri, X86::MOV16rm,
7769 X86::LCMPXCHG16, X86::MOV16rr,
7770 X86::NOT16r, X86::AX,
7771 X86::GR16RegisterClass);
7772 case X86::ATOMXOR16:
7773 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7774 X86::XOR16ri, X86::MOV16rm,
7775 X86::LCMPXCHG16, X86::MOV16rr,
7776 X86::NOT16r, X86::AX,
7777 X86::GR16RegisterClass);
7778 case X86::ATOMNAND16:
7779 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7780 X86::AND16ri, X86::MOV16rm,
7781 X86::LCMPXCHG16, X86::MOV16rr,
7782 X86::NOT16r, X86::AX,
7783 X86::GR16RegisterClass, true);
7784 case X86::ATOMMIN16:
7785 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7786 case X86::ATOMMAX16:
7787 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7788 case X86::ATOMUMIN16:
7789 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7790 case X86::ATOMUMAX16:
7791 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7792
7793 case X86::ATOMAND8:
7794 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7795 X86::AND8ri, X86::MOV8rm,
7796 X86::LCMPXCHG8, X86::MOV8rr,
7797 X86::NOT8r, X86::AL,
7798 X86::GR8RegisterClass);
7799 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007800 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007801 X86::OR8ri, X86::MOV8rm,
7802 X86::LCMPXCHG8, X86::MOV8rr,
7803 X86::NOT8r, X86::AL,
7804 X86::GR8RegisterClass);
7805 case X86::ATOMXOR8:
7806 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7807 X86::XOR8ri, X86::MOV8rm,
7808 X86::LCMPXCHG8, X86::MOV8rr,
7809 X86::NOT8r, X86::AL,
7810 X86::GR8RegisterClass);
7811 case X86::ATOMNAND8:
7812 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7813 X86::AND8ri, X86::MOV8rm,
7814 X86::LCMPXCHG8, X86::MOV8rr,
7815 X86::NOT8r, X86::AL,
7816 X86::GR8RegisterClass, true);
7817 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007818 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007819 case X86::ATOMAND64:
7820 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007821 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007822 X86::LCMPXCHG64, X86::MOV64rr,
7823 X86::NOT64r, X86::RAX,
7824 X86::GR64RegisterClass);
7825 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007826 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7827 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007828 X86::LCMPXCHG64, X86::MOV64rr,
7829 X86::NOT64r, X86::RAX,
7830 X86::GR64RegisterClass);
7831 case X86::ATOMXOR64:
7832 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007833 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007834 X86::LCMPXCHG64, X86::MOV64rr,
7835 X86::NOT64r, X86::RAX,
7836 X86::GR64RegisterClass);
7837 case X86::ATOMNAND64:
7838 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7839 X86::AND64ri32, X86::MOV64rm,
7840 X86::LCMPXCHG64, X86::MOV64rr,
7841 X86::NOT64r, X86::RAX,
7842 X86::GR64RegisterClass, true);
7843 case X86::ATOMMIN64:
7844 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7845 case X86::ATOMMAX64:
7846 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7847 case X86::ATOMUMIN64:
7848 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7849 case X86::ATOMUMAX64:
7850 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007851
7852 // This group does 64-bit operations on a 32-bit host.
7853 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007854 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007855 X86::AND32rr, X86::AND32rr,
7856 X86::AND32ri, X86::AND32ri,
7857 false);
7858 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007859 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007860 X86::OR32rr, X86::OR32rr,
7861 X86::OR32ri, X86::OR32ri,
7862 false);
7863 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007864 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007865 X86::XOR32rr, X86::XOR32rr,
7866 X86::XOR32ri, X86::XOR32ri,
7867 false);
7868 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007869 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007870 X86::AND32rr, X86::AND32rr,
7871 X86::AND32ri, X86::AND32ri,
7872 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007873 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007874 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007875 X86::ADD32rr, X86::ADC32rr,
7876 X86::ADD32ri, X86::ADC32ri,
7877 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007878 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007879 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007880 X86::SUB32rr, X86::SBB32rr,
7881 X86::SUB32ri, X86::SBB32ri,
7882 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007883 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007884 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007885 X86::MOV32rr, X86::MOV32rr,
7886 X86::MOV32ri, X86::MOV32ri,
7887 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007888 }
7889}
7890
7891//===----------------------------------------------------------------------===//
7892// X86 Optimization Hooks
7893//===----------------------------------------------------------------------===//
7894
Dan Gohman475871a2008-07-27 21:46:04 +00007895void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007896 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007897 APInt &KnownZero,
7898 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007899 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007900 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007901 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007902 assert((Opc >= ISD::BUILTIN_OP_END ||
7903 Opc == ISD::INTRINSIC_WO_CHAIN ||
7904 Opc == ISD::INTRINSIC_W_CHAIN ||
7905 Opc == ISD::INTRINSIC_VOID) &&
7906 "Should use MaskedValueIsZero if you don't know whether Op"
7907 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007908
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007909 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007910 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007911 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007912 case X86ISD::ADD:
7913 case X86ISD::SUB:
7914 case X86ISD::SMUL:
7915 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007916 case X86ISD::INC:
7917 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007918 // These nodes' second result is a boolean.
7919 if (Op.getResNo() == 0)
7920 break;
7921 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007922 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007923 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7924 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007925 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007926 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007927}
Chris Lattner259e97c2006-01-31 19:43:35 +00007928
Evan Cheng206ee9d2006-07-07 08:33:52 +00007929/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007930/// node is a GlobalAddress + offset.
7931bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7932 GlobalValue* &GA, int64_t &Offset) const{
7933 if (N->getOpcode() == X86ISD::Wrapper) {
7934 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007935 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007936 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007937 return true;
7938 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007939 }
Evan Chengad4196b2008-05-12 19:56:52 +00007940 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007941}
7942
Evan Chengad4196b2008-05-12 19:56:52 +00007943static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7944 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007945 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007946 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007947 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007948 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007949 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007950 return false;
7951}
7952
Nate Begeman9008ca62009-04-27 18:41:29 +00007953static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007954 MVT EVT, LoadSDNode *&LDBase,
7955 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007956 SelectionDAG &DAG, MachineFrameInfo *MFI,
7957 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007958 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007959 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007960 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007961 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007962 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007963 return false;
7964 continue;
7965 }
7966
Dan Gohman475871a2008-07-27 21:46:04 +00007967 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007968 if (!Elt.getNode() ||
7969 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007970 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007971 if (!LDBase) {
7972 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007973 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007974 LDBase = cast<LoadSDNode>(Elt.getNode());
7975 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007976 continue;
7977 }
7978 if (Elt.getOpcode() == ISD::UNDEF)
7979 continue;
7980
Nate Begemanabc01992009-06-05 21:37:30 +00007981 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007982 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007983 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007984 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007985 }
7986 return true;
7987}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007988
7989/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7990/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7991/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007992/// order. In the case of v2i64, it will see if it can rewrite the
7993/// shuffle to be an appropriate build vector so it can take advantage of
7994// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007995static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007996 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007997 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007998 MVT VT = N->getValueType(0);
7999 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008000 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8001 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008002
Eli Friedman7a5e5552009-06-07 06:52:44 +00008003 if (VT.getSizeInBits() != 128)
8004 return SDValue();
8005
Mon P Wang1e955802009-04-03 02:43:30 +00008006 // Try to combine a vector_shuffle into a 128-bit load.
8007 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008008 LoadSDNode *LD = NULL;
8009 unsigned LastLoadedElt;
8010 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
8011 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008012 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008013
Eli Friedman7a5e5552009-06-07 06:52:44 +00008014 if (LastLoadedElt == NumElems - 1) {
8015 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8016 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8017 LD->getSrcValue(), LD->getSrcValueOffset(),
8018 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008019 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008020 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008021 LD->isVolatile(), LD->getAlignment());
8022 } else if (NumElems == 4 && LastLoadedElt == 1) {
8023 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008024 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8025 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008026 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8027 }
8028 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008029}
Evan Chengd880b972008-05-09 21:53:03 +00008030
Chris Lattner83e6c992006-10-04 06:57:07 +00008031/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008032static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008033 const X86Subtarget *Subtarget) {
8034 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008035 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008036 // Get the LHS/RHS of the select.
8037 SDValue LHS = N->getOperand(1);
8038 SDValue RHS = N->getOperand(2);
8039
Chris Lattner83e6c992006-10-04 06:57:07 +00008040 // If we have SSE[12] support, try to form min/max nodes.
8041 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008042 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
8043 Cond.getOpcode() == ISD::SETCC) {
8044 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008045
Chris Lattner47b4ce82009-03-11 05:48:52 +00008046 unsigned Opcode = 0;
8047 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8048 switch (CC) {
8049 default: break;
8050 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8051 case ISD::SETULE:
8052 case ISD::SETLE:
8053 if (!UnsafeFPMath) break;
8054 // FALL THROUGH.
8055 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8056 case ISD::SETLT:
8057 Opcode = X86ISD::FMIN;
8058 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008059
Chris Lattner47b4ce82009-03-11 05:48:52 +00008060 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8061 case ISD::SETUGT:
8062 case ISD::SETGT:
8063 if (!UnsafeFPMath) break;
8064 // FALL THROUGH.
8065 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8066 case ISD::SETGE:
8067 Opcode = X86ISD::FMAX;
8068 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008069 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008070 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8071 switch (CC) {
8072 default: break;
8073 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8074 case ISD::SETUGT:
8075 case ISD::SETGT:
8076 if (!UnsafeFPMath) break;
8077 // FALL THROUGH.
8078 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8079 case ISD::SETGE:
8080 Opcode = X86ISD::FMIN;
8081 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008082
Chris Lattner47b4ce82009-03-11 05:48:52 +00008083 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8084 case ISD::SETULE:
8085 case ISD::SETLE:
8086 if (!UnsafeFPMath) break;
8087 // FALL THROUGH.
8088 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8089 case ISD::SETLT:
8090 Opcode = X86ISD::FMAX;
8091 break;
8092 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008093 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008094
Chris Lattner47b4ce82009-03-11 05:48:52 +00008095 if (Opcode)
8096 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008097 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008098
Chris Lattnerd1980a52009-03-12 06:52:53 +00008099 // If this is a select between two integer constants, try to do some
8100 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008101 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8102 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008103 // Don't do this for crazy integer types.
8104 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8105 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008106 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008107 bool NeedsCondInvert = false;
8108
Chris Lattnercee56e72009-03-13 05:53:31 +00008109 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008110 // Efficiently invertible.
8111 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8112 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8113 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8114 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008115 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008116 }
8117
8118 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008119 if (FalseC->getAPIntValue() == 0 &&
8120 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008121 if (NeedsCondInvert) // Invert the condition if needed.
8122 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8123 DAG.getConstant(1, Cond.getValueType()));
8124
8125 // Zero extend the condition if needed.
8126 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8127
Chris Lattnercee56e72009-03-13 05:53:31 +00008128 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008129 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8130 DAG.getConstant(ShAmt, MVT::i8));
8131 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008132
8133 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008134 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008135 if (NeedsCondInvert) // Invert the condition if needed.
8136 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8137 DAG.getConstant(1, Cond.getValueType()));
8138
8139 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008140 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8141 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008142 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008143 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008144 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008145
8146 // Optimize cases that will turn into an LEA instruction. This requires
8147 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8148 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8149 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8150 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8151
8152 bool isFastMultiplier = false;
8153 if (Diff < 10) {
8154 switch ((unsigned char)Diff) {
8155 default: break;
8156 case 1: // result = add base, cond
8157 case 2: // result = lea base( , cond*2)
8158 case 3: // result = lea base(cond, cond*2)
8159 case 4: // result = lea base( , cond*4)
8160 case 5: // result = lea base(cond, cond*4)
8161 case 8: // result = lea base( , cond*8)
8162 case 9: // result = lea base(cond, cond*8)
8163 isFastMultiplier = true;
8164 break;
8165 }
8166 }
8167
8168 if (isFastMultiplier) {
8169 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8170 if (NeedsCondInvert) // Invert the condition if needed.
8171 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8172 DAG.getConstant(1, Cond.getValueType()));
8173
8174 // Zero extend the condition if needed.
8175 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8176 Cond);
8177 // Scale the condition by the difference.
8178 if (Diff != 1)
8179 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8180 DAG.getConstant(Diff, Cond.getValueType()));
8181
8182 // Add the base if non-zero.
8183 if (FalseC->getAPIntValue() != 0)
8184 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8185 SDValue(FalseC, 0));
8186 return Cond;
8187 }
8188 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008189 }
8190 }
8191
Dan Gohman475871a2008-07-27 21:46:04 +00008192 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008193}
8194
Chris Lattnerd1980a52009-03-12 06:52:53 +00008195/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8196static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8197 TargetLowering::DAGCombinerInfo &DCI) {
8198 DebugLoc DL = N->getDebugLoc();
8199
8200 // If the flag operand isn't dead, don't touch this CMOV.
8201 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8202 return SDValue();
8203
8204 // If this is a select between two integer constants, try to do some
8205 // optimizations. Note that the operands are ordered the opposite of SELECT
8206 // operands.
8207 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8208 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8209 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8210 // larger than FalseC (the false value).
8211 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8212
8213 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8214 CC = X86::GetOppositeBranchCondition(CC);
8215 std::swap(TrueC, FalseC);
8216 }
8217
8218 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008219 // This is efficient for any integer data type (including i8/i16) and
8220 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008221 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8222 SDValue Cond = N->getOperand(3);
8223 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8224 DAG.getConstant(CC, MVT::i8), Cond);
8225
8226 // Zero extend the condition if needed.
8227 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8228
8229 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8230 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8231 DAG.getConstant(ShAmt, MVT::i8));
8232 if (N->getNumValues() == 2) // Dead flag value?
8233 return DCI.CombineTo(N, Cond, SDValue());
8234 return Cond;
8235 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008236
8237 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8238 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008239 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8240 SDValue Cond = N->getOperand(3);
8241 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8242 DAG.getConstant(CC, MVT::i8), Cond);
8243
8244 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008245 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8246 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008247 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8248 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008249
Chris Lattner97a29a52009-03-13 05:22:11 +00008250 if (N->getNumValues() == 2) // Dead flag value?
8251 return DCI.CombineTo(N, Cond, SDValue());
8252 return Cond;
8253 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008254
8255 // Optimize cases that will turn into an LEA instruction. This requires
8256 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8257 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8258 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8259 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8260
8261 bool isFastMultiplier = false;
8262 if (Diff < 10) {
8263 switch ((unsigned char)Diff) {
8264 default: break;
8265 case 1: // result = add base, cond
8266 case 2: // result = lea base( , cond*2)
8267 case 3: // result = lea base(cond, cond*2)
8268 case 4: // result = lea base( , cond*4)
8269 case 5: // result = lea base(cond, cond*4)
8270 case 8: // result = lea base( , cond*8)
8271 case 9: // result = lea base(cond, cond*8)
8272 isFastMultiplier = true;
8273 break;
8274 }
8275 }
8276
8277 if (isFastMultiplier) {
8278 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8279 SDValue Cond = N->getOperand(3);
8280 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8281 DAG.getConstant(CC, MVT::i8), Cond);
8282 // Zero extend the condition if needed.
8283 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8284 Cond);
8285 // Scale the condition by the difference.
8286 if (Diff != 1)
8287 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8288 DAG.getConstant(Diff, Cond.getValueType()));
8289
8290 // Add the base if non-zero.
8291 if (FalseC->getAPIntValue() != 0)
8292 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8293 SDValue(FalseC, 0));
8294 if (N->getNumValues() == 2) // Dead flag value?
8295 return DCI.CombineTo(N, Cond, SDValue());
8296 return Cond;
8297 }
8298 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008299 }
8300 }
8301 return SDValue();
8302}
8303
8304
Evan Cheng0b0cd912009-03-28 05:57:29 +00008305/// PerformMulCombine - Optimize a single multiply with constant into two
8306/// in order to implement it with two cheaper instructions, e.g.
8307/// LEA + SHL, LEA + LEA.
8308static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8309 TargetLowering::DAGCombinerInfo &DCI) {
8310 if (DAG.getMachineFunction().
8311 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8312 return SDValue();
8313
8314 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8315 return SDValue();
8316
8317 MVT VT = N->getValueType(0);
8318 if (VT != MVT::i64)
8319 return SDValue();
8320
8321 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8322 if (!C)
8323 return SDValue();
8324 uint64_t MulAmt = C->getZExtValue();
8325 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8326 return SDValue();
8327
8328 uint64_t MulAmt1 = 0;
8329 uint64_t MulAmt2 = 0;
8330 if ((MulAmt % 9) == 0) {
8331 MulAmt1 = 9;
8332 MulAmt2 = MulAmt / 9;
8333 } else if ((MulAmt % 5) == 0) {
8334 MulAmt1 = 5;
8335 MulAmt2 = MulAmt / 5;
8336 } else if ((MulAmt % 3) == 0) {
8337 MulAmt1 = 3;
8338 MulAmt2 = MulAmt / 3;
8339 }
8340 if (MulAmt2 &&
8341 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8342 DebugLoc DL = N->getDebugLoc();
8343
8344 if (isPowerOf2_64(MulAmt2) &&
8345 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8346 // If second multiplifer is pow2, issue it first. We want the multiply by
8347 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8348 // is an add.
8349 std::swap(MulAmt1, MulAmt2);
8350
8351 SDValue NewMul;
8352 if (isPowerOf2_64(MulAmt1))
8353 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8354 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8355 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008356 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008357 DAG.getConstant(MulAmt1, VT));
8358
8359 if (isPowerOf2_64(MulAmt2))
8360 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8361 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8362 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008363 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008364 DAG.getConstant(MulAmt2, VT));
8365
8366 // Do not add new nodes to DAG combiner worklist.
8367 DCI.CombineTo(N, NewMul, false);
8368 }
8369 return SDValue();
8370}
8371
8372
Nate Begeman740ab032009-01-26 00:52:55 +00008373/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8374/// when possible.
8375static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8376 const X86Subtarget *Subtarget) {
8377 // On X86 with SSE2 support, we can transform this to a vector shift if
8378 // all elements are shifted by the same amount. We can't do this in legalize
8379 // because the a constant vector is typically transformed to a constant pool
8380 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008381 if (!Subtarget->hasSSE2())
8382 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008383
Nate Begeman740ab032009-01-26 00:52:55 +00008384 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008385 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8386 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008387
Mon P Wang3becd092009-01-28 08:12:05 +00008388 SDValue ShAmtOp = N->getOperand(1);
8389 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008390 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008391 SDValue BaseShAmt;
8392 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8393 unsigned NumElts = VT.getVectorNumElements();
8394 unsigned i = 0;
8395 for (; i != NumElts; ++i) {
8396 SDValue Arg = ShAmtOp.getOperand(i);
8397 if (Arg.getOpcode() == ISD::UNDEF) continue;
8398 BaseShAmt = Arg;
8399 break;
8400 }
8401 for (; i != NumElts; ++i) {
8402 SDValue Arg = ShAmtOp.getOperand(i);
8403 if (Arg.getOpcode() == ISD::UNDEF) continue;
8404 if (Arg != BaseShAmt) {
8405 return SDValue();
8406 }
8407 }
8408 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008409 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8410 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8411 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008412 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008413 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008414
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008415 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008416 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008417 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008418 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008419
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008420 // The shift amount is identical so we can do a vector shift.
8421 SDValue ValOp = N->getOperand(0);
8422 switch (N->getOpcode()) {
8423 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008424 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008425 break;
8426 case ISD::SHL:
8427 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008428 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008429 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8430 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008431 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008432 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008433 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8434 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008435 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008436 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008437 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8438 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008439 break;
8440 case ISD::SRA:
8441 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008442 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008443 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8444 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008445 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008446 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008447 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8448 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008449 break;
8450 case ISD::SRL:
8451 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008452 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008453 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8454 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008455 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008456 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008457 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8458 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008459 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008460 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008461 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8462 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008463 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008464 }
8465 return SDValue();
8466}
8467
Chris Lattner149a4e52008-02-22 02:09:43 +00008468/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008469static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008470 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008471 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8472 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008473 // A preferable solution to the general problem is to figure out the right
8474 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008475
8476 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008477 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008478 MVT VT = St->getValue().getValueType();
8479 if (VT.getSizeInBits() != 64)
8480 return SDValue();
8481
Devang Patel578efa92009-06-05 21:57:13 +00008482 const Function *F = DAG.getMachineFunction().getFunction();
8483 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8484 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8485 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008486 if ((VT.isVector() ||
8487 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008488 isa<LoadSDNode>(St->getValue()) &&
8489 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8490 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008491 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008492 LoadSDNode *Ld = 0;
8493 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008494 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008495 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008496 // Must be a store of a load. We currently handle two cases: the load
8497 // is a direct child, and it's under an intervening TokenFactor. It is
8498 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008499 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008500 Ld = cast<LoadSDNode>(St->getChain());
8501 else if (St->getValue().hasOneUse() &&
8502 ChainVal->getOpcode() == ISD::TokenFactor) {
8503 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008504 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008505 TokenFactorIndex = i;
8506 Ld = cast<LoadSDNode>(St->getValue());
8507 } else
8508 Ops.push_back(ChainVal->getOperand(i));
8509 }
8510 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008511
Evan Cheng536e6672009-03-12 05:59:15 +00008512 if (!Ld || !ISD::isNormalLoad(Ld))
8513 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008514
Evan Cheng536e6672009-03-12 05:59:15 +00008515 // If this is not the MMX case, i.e. we are just turning i64 load/store
8516 // into f64 load/store, avoid the transformation if there are multiple
8517 // uses of the loaded value.
8518 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8519 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008520
Evan Cheng536e6672009-03-12 05:59:15 +00008521 DebugLoc LdDL = Ld->getDebugLoc();
8522 DebugLoc StDL = N->getDebugLoc();
8523 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8524 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8525 // pair instead.
8526 if (Subtarget->is64Bit() || F64IsLegal) {
8527 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8528 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8529 Ld->getBasePtr(), Ld->getSrcValue(),
8530 Ld->getSrcValueOffset(), Ld->isVolatile(),
8531 Ld->getAlignment());
8532 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008533 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008534 Ops.push_back(NewChain);
8535 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008536 Ops.size());
8537 }
Evan Cheng536e6672009-03-12 05:59:15 +00008538 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008539 St->getSrcValue(), St->getSrcValueOffset(),
8540 St->isVolatile(), St->getAlignment());
8541 }
Evan Cheng536e6672009-03-12 05:59:15 +00008542
8543 // Otherwise, lower to two pairs of 32-bit loads / stores.
8544 SDValue LoAddr = Ld->getBasePtr();
8545 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8546 DAG.getConstant(4, MVT::i32));
8547
8548 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8549 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8550 Ld->isVolatile(), Ld->getAlignment());
8551 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8552 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8553 Ld->isVolatile(),
8554 MinAlign(Ld->getAlignment(), 4));
8555
8556 SDValue NewChain = LoLd.getValue(1);
8557 if (TokenFactorIndex != -1) {
8558 Ops.push_back(LoLd);
8559 Ops.push_back(HiLd);
8560 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8561 Ops.size());
8562 }
8563
8564 LoAddr = St->getBasePtr();
8565 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8566 DAG.getConstant(4, MVT::i32));
8567
8568 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8569 St->getSrcValue(), St->getSrcValueOffset(),
8570 St->isVolatile(), St->getAlignment());
8571 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8572 St->getSrcValue(),
8573 St->getSrcValueOffset() + 4,
8574 St->isVolatile(),
8575 MinAlign(St->getAlignment(), 4));
8576 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008577 }
Dan Gohman475871a2008-07-27 21:46:04 +00008578 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008579}
8580
Chris Lattner6cf73262008-01-25 06:14:17 +00008581/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8582/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008583static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008584 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8585 // F[X]OR(0.0, x) -> x
8586 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008587 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8588 if (C->getValueAPF().isPosZero())
8589 return N->getOperand(1);
8590 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8591 if (C->getValueAPF().isPosZero())
8592 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008593 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008594}
8595
8596/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008597static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008598 // FAND(0.0, x) -> 0.0
8599 // FAND(x, 0.0) -> 0.0
8600 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8601 if (C->getValueAPF().isPosZero())
8602 return N->getOperand(0);
8603 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8604 if (C->getValueAPF().isPosZero())
8605 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008606 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008607}
8608
Dan Gohmane5af2d32009-01-29 01:59:02 +00008609static SDValue PerformBTCombine(SDNode *N,
8610 SelectionDAG &DAG,
8611 TargetLowering::DAGCombinerInfo &DCI) {
8612 // BT ignores high bits in the bit index operand.
8613 SDValue Op1 = N->getOperand(1);
8614 if (Op1.hasOneUse()) {
8615 unsigned BitWidth = Op1.getValueSizeInBits();
8616 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8617 APInt KnownZero, KnownOne;
8618 TargetLowering::TargetLoweringOpt TLO(DAG);
8619 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8620 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8621 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8622 DCI.CommitTargetLoweringOpt(TLO);
8623 }
8624 return SDValue();
8625}
Chris Lattner83e6c992006-10-04 06:57:07 +00008626
Eli Friedman7a5e5552009-06-07 06:52:44 +00008627static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8628 SDValue Op = N->getOperand(0);
8629 if (Op.getOpcode() == ISD::BIT_CONVERT)
8630 Op = Op.getOperand(0);
8631 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8632 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8633 VT.getVectorElementType().getSizeInBits() ==
8634 OpVT.getVectorElementType().getSizeInBits()) {
8635 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8636 }
8637 return SDValue();
8638}
8639
Owen Anderson99177002009-06-29 18:04:45 +00008640// On X86 and X86-64, atomic operations are lowered to locked instructions.
8641// Locked instructions, in turn, have implicit fence semantics (all memory
8642// operations are flushed before issuing the locked instruction, and the
8643// are not buffered), so we can fold away the common pattern of
8644// fence-atomic-fence.
8645static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8646 SDValue atomic = N->getOperand(0);
8647 switch (atomic.getOpcode()) {
8648 case ISD::ATOMIC_CMP_SWAP:
8649 case ISD::ATOMIC_SWAP:
8650 case ISD::ATOMIC_LOAD_ADD:
8651 case ISD::ATOMIC_LOAD_SUB:
8652 case ISD::ATOMIC_LOAD_AND:
8653 case ISD::ATOMIC_LOAD_OR:
8654 case ISD::ATOMIC_LOAD_XOR:
8655 case ISD::ATOMIC_LOAD_NAND:
8656 case ISD::ATOMIC_LOAD_MIN:
8657 case ISD::ATOMIC_LOAD_MAX:
8658 case ISD::ATOMIC_LOAD_UMIN:
8659 case ISD::ATOMIC_LOAD_UMAX:
8660 break;
8661 default:
8662 return SDValue();
8663 }
8664
8665 SDValue fence = atomic.getOperand(0);
8666 if (fence.getOpcode() != ISD::MEMBARRIER)
8667 return SDValue();
8668
8669 switch (atomic.getOpcode()) {
8670 case ISD::ATOMIC_CMP_SWAP:
8671 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8672 atomic.getOperand(1), atomic.getOperand(2),
8673 atomic.getOperand(3));
8674 case ISD::ATOMIC_SWAP:
8675 case ISD::ATOMIC_LOAD_ADD:
8676 case ISD::ATOMIC_LOAD_SUB:
8677 case ISD::ATOMIC_LOAD_AND:
8678 case ISD::ATOMIC_LOAD_OR:
8679 case ISD::ATOMIC_LOAD_XOR:
8680 case ISD::ATOMIC_LOAD_NAND:
8681 case ISD::ATOMIC_LOAD_MIN:
8682 case ISD::ATOMIC_LOAD_MAX:
8683 case ISD::ATOMIC_LOAD_UMIN:
8684 case ISD::ATOMIC_LOAD_UMAX:
8685 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8686 atomic.getOperand(1), atomic.getOperand(2));
8687 default:
8688 return SDValue();
8689 }
8690}
8691
Dan Gohman475871a2008-07-27 21:46:04 +00008692SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008693 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008694 SelectionDAG &DAG = DCI.DAG;
8695 switch (N->getOpcode()) {
8696 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008697 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008698 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008699 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008700 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008701 case ISD::SHL:
8702 case ISD::SRA:
8703 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008704 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008705 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008706 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8707 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008708 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008709 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008710 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008711 }
8712
Dan Gohman475871a2008-07-27 21:46:04 +00008713 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008714}
8715
Evan Cheng60c07e12006-07-05 22:17:51 +00008716//===----------------------------------------------------------------------===//
8717// X86 Inline Assembly Support
8718//===----------------------------------------------------------------------===//
8719
Chris Lattnerb8105652009-07-20 17:51:36 +00008720static bool LowerToBSwap(CallInst *CI) {
8721 // FIXME: this should verify that we are targetting a 486 or better. If not,
8722 // we will turn this bswap into something that will be lowered to logical ops
8723 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8724 // so don't worry about this.
8725
8726 // Verify this is a simple bswap.
8727 if (CI->getNumOperands() != 2 ||
8728 CI->getType() != CI->getOperand(1)->getType() ||
8729 !CI->getType()->isInteger())
8730 return false;
8731
8732 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8733 if (!Ty || Ty->getBitWidth() % 16 != 0)
8734 return false;
8735
8736 // Okay, we can do this xform, do so now.
8737 const Type *Tys[] = { Ty };
8738 Module *M = CI->getParent()->getParent()->getParent();
8739 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
8740
8741 Value *Op = CI->getOperand(1);
8742 Op = CallInst::Create(Int, Op, CI->getName(), CI);
8743
8744 CI->replaceAllUsesWith(Op);
8745 CI->eraseFromParent();
8746 return true;
8747}
8748
8749bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8750 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8751 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8752
8753 std::string AsmStr = IA->getAsmString();
8754
8755 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8756 std::vector<std::string> AsmPieces;
8757 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8758
8759 switch (AsmPieces.size()) {
8760 default: return false;
8761 case 1:
8762 AsmStr = AsmPieces[0];
8763 AsmPieces.clear();
8764 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8765
8766 // bswap $0
8767 if (AsmPieces.size() == 2 &&
8768 (AsmPieces[0] == "bswap" ||
8769 AsmPieces[0] == "bswapq" ||
8770 AsmPieces[0] == "bswapl") &&
8771 (AsmPieces[1] == "$0" ||
8772 AsmPieces[1] == "${0:q}")) {
8773 // No need to check constraints, nothing other than the equivalent of
8774 // "=r,0" would be valid here.
8775 return LowerToBSwap(CI);
8776 }
8777 // rorw $$8, ${0:w} --> llvm.bswap.i16
8778 if (CI->getType() == Type::Int16Ty &&
8779 AsmPieces.size() == 3 &&
8780 AsmPieces[0] == "rorw" &&
8781 AsmPieces[1] == "$$8," &&
8782 AsmPieces[2] == "${0:w}" &&
8783 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
8784 return LowerToBSwap(CI);
8785 }
8786 break;
8787 case 3:
8788 if (CI->getType() == Type::Int64Ty && Constraints.size() >= 2 &&
8789 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
8790 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
8791 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
8792 std::vector<std::string> Words;
8793 SplitString(AsmPieces[0], Words, " \t");
8794 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
8795 Words.clear();
8796 SplitString(AsmPieces[1], Words, " \t");
8797 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
8798 Words.clear();
8799 SplitString(AsmPieces[2], Words, " \t,");
8800 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
8801 Words[2] == "%edx") {
8802 return LowerToBSwap(CI);
8803 }
8804 }
8805 }
8806 }
8807 break;
8808 }
8809 return false;
8810}
8811
8812
8813
Chris Lattnerf4dff842006-07-11 02:54:03 +00008814/// getConstraintType - Given a constraint letter, return the type of
8815/// constraint it is for this target.
8816X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008817X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8818 if (Constraint.size() == 1) {
8819 switch (Constraint[0]) {
8820 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008821 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008822 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008823 case 'r':
8824 case 'R':
8825 case 'l':
8826 case 'q':
8827 case 'Q':
8828 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008829 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008830 case 'Y':
8831 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008832 case 'e':
8833 case 'Z':
8834 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008835 default:
8836 break;
8837 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008838 }
Chris Lattner4234f572007-03-25 02:14:49 +00008839 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008840}
8841
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008842/// LowerXConstraint - try to replace an X constraint, which matches anything,
8843/// with another that has more specific requirements based on the type of the
8844/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008845const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008846LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008847 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8848 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008849 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008850 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008851 return "Y";
8852 if (Subtarget->hasSSE1())
8853 return "x";
8854 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008855
Chris Lattner5e764232008-04-26 23:02:14 +00008856 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008857}
8858
Chris Lattner48884cd2007-08-25 00:47:38 +00008859/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8860/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008861void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008862 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008863 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008864 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008865 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008866 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008867
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008868 switch (Constraint) {
8869 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008870 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008871 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008872 if (C->getZExtValue() <= 31) {
8873 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008874 break;
8875 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008876 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008877 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008878 case 'J':
8879 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008880 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008881 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8882 break;
8883 }
8884 }
8885 return;
8886 case 'K':
8887 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008888 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008889 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8890 break;
8891 }
8892 }
8893 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008894 case 'N':
8895 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008896 if (C->getZExtValue() <= 255) {
8897 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008898 break;
8899 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008900 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008901 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008902 case 'e': {
8903 // 32-bit signed value
8904 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8905 const ConstantInt *CI = C->getConstantIntValue();
8906 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8907 // Widen to 64 bits here to get it sign extended.
8908 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8909 break;
8910 }
8911 // FIXME gcc accepts some relocatable values here too, but only in certain
8912 // memory models; it's complicated.
8913 }
8914 return;
8915 }
8916 case 'Z': {
8917 // 32-bit unsigned value
8918 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8919 const ConstantInt *CI = C->getConstantIntValue();
8920 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8921 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8922 break;
8923 }
8924 }
8925 // FIXME gcc accepts some relocatable values here too, but only in certain
8926 // memory models; it's complicated.
8927 return;
8928 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008929 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008930 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008931 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008932 // Widen to 64 bits here to get it sign extended.
8933 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008934 break;
8935 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008936
Chris Lattnerdc43a882007-05-03 16:52:29 +00008937 // If we are in non-pic codegen mode, we allow the address of a global (with
8938 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008939 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008940 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008941
Chris Lattner49921962009-05-08 18:23:14 +00008942 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8943 while (1) {
8944 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8945 Offset += GA->getOffset();
8946 break;
8947 } else if (Op.getOpcode() == ISD::ADD) {
8948 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8949 Offset += C->getZExtValue();
8950 Op = Op.getOperand(0);
8951 continue;
8952 }
8953 } else if (Op.getOpcode() == ISD::SUB) {
8954 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8955 Offset += -C->getZExtValue();
8956 Op = Op.getOperand(0);
8957 continue;
8958 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008959 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008960
Chris Lattner49921962009-05-08 18:23:14 +00008961 // Otherwise, this isn't something we can handle, reject it.
8962 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008963 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00008964
Chris Lattner36c25012009-07-10 07:34:39 +00008965 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008966 // If we require an extra load to get this address, as in PIC mode, we
8967 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00008968 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
8969 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008970 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008971
Dale Johannesen60b3ba02009-07-21 00:12:29 +00008972 if (hasMemory)
8973 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
8974 else
8975 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00008976 Result = Op;
8977 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008978 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008979 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008980
Gabor Greifba36cb52008-08-28 21:40:38 +00008981 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008982 Ops.push_back(Result);
8983 return;
8984 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008985 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8986 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008987}
8988
Chris Lattner259e97c2006-01-31 19:43:35 +00008989std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008990getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008991 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008992 if (Constraint.size() == 1) {
8993 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008994 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008995 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00008996 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
8997 if (Subtarget->is64Bit()) {
8998 if (VT == MVT::i32)
8999 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9000 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9001 X86::R10D,X86::R11D,X86::R12D,
9002 X86::R13D,X86::R14D,X86::R15D,
9003 X86::EBP, X86::ESP, 0);
9004 else if (VT == MVT::i16)
9005 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9006 X86::SI, X86::DI, X86::R8W,X86::R9W,
9007 X86::R10W,X86::R11W,X86::R12W,
9008 X86::R13W,X86::R14W,X86::R15W,
9009 X86::BP, X86::SP, 0);
9010 else if (VT == MVT::i8)
9011 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9012 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9013 X86::R10B,X86::R11B,X86::R12B,
9014 X86::R13B,X86::R14B,X86::R15B,
9015 X86::BPL, X86::SPL, 0);
9016
9017 else if (VT == MVT::i64)
9018 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9019 X86::RSI, X86::RDI, X86::R8, X86::R9,
9020 X86::R10, X86::R11, X86::R12,
9021 X86::R13, X86::R14, X86::R15,
9022 X86::RBP, X86::RSP, 0);
9023
9024 break;
9025 }
9026 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009027 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009028 if (VT == MVT::i32)
9029 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
9030 else if (VT == MVT::i16)
9031 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
9032 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009033 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00009034 else if (VT == MVT::i64)
9035 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9036 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009037 }
9038 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009039
Chris Lattner1efa40f2006-02-22 00:56:39 +00009040 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009041}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009042
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009043std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009044X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00009045 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009046 // First, see if this is a constraint that directly corresponds to an LLVM
9047 // register class.
9048 if (Constraint.size() == 1) {
9049 // GCC Constraint Letters
9050 switch (Constraint[0]) {
9051 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009052 case 'r': // GENERAL_REGS
9053 case 'R': // LEGACY_REGS
9054 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00009055 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009056 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009057 if (VT == MVT::i16)
9058 return std::make_pair(0U, X86::GR16RegisterClass);
9059 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009060 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009061 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009062 case 'f': // FP Stack registers.
9063 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9064 // value to the correct fpstack register class.
9065 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
9066 return std::make_pair(0U, X86::RFP32RegisterClass);
9067 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
9068 return std::make_pair(0U, X86::RFP64RegisterClass);
9069 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009070 case 'y': // MMX_REGS if MMX allowed.
9071 if (!Subtarget->hasMMX()) break;
9072 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009073 case 'Y': // SSE_REGS if SSE2 allowed
9074 if (!Subtarget->hasSSE2()) break;
9075 // FALL THROUGH.
9076 case 'x': // SSE_REGS if SSE1 allowed
9077 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009078
9079 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009080 default: break;
9081 // Scalar SSE types.
9082 case MVT::f32:
9083 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009084 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009085 case MVT::f64:
9086 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009087 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009088 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00009089 case MVT::v16i8:
9090 case MVT::v8i16:
9091 case MVT::v4i32:
9092 case MVT::v2i64:
9093 case MVT::v4f32:
9094 case MVT::v2f64:
9095 return std::make_pair(0U, X86::VR128RegisterClass);
9096 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009097 break;
9098 }
9099 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009100
Chris Lattnerf76d1802006-07-31 23:26:50 +00009101 // Use the default implementation in TargetLowering to convert the register
9102 // constraint into a member of a register class.
9103 std::pair<unsigned, const TargetRegisterClass*> Res;
9104 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009105
9106 // Not found as a standard register?
9107 if (Res.second == 0) {
9108 // GCC calls "st(0)" just plain "st".
9109 if (StringsEqualNoCase("{st}", Constraint)) {
9110 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009111 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009112 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009113 // 'A' means EAX + EDX.
9114 if (Constraint == "A") {
9115 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009116 Res.second = X86::GR32_ADRegisterClass;
Dale Johannesen330169f2008-11-13 21:52:36 +00009117 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009118 return Res;
9119 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009120
Chris Lattnerf76d1802006-07-31 23:26:50 +00009121 // Otherwise, check to see if this is a register class of the wrong value
9122 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9123 // turn into {ax},{dx}.
9124 if (Res.second->hasType(VT))
9125 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009126
Chris Lattnerf76d1802006-07-31 23:26:50 +00009127 // All of the single-register GCC register classes map their values onto
9128 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9129 // really want an 8-bit or 32-bit register, map to the appropriate register
9130 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009131 if (Res.second == X86::GR16RegisterClass) {
9132 if (VT == MVT::i8) {
9133 unsigned DestReg = 0;
9134 switch (Res.first) {
9135 default: break;
9136 case X86::AX: DestReg = X86::AL; break;
9137 case X86::DX: DestReg = X86::DL; break;
9138 case X86::CX: DestReg = X86::CL; break;
9139 case X86::BX: DestReg = X86::BL; break;
9140 }
9141 if (DestReg) {
9142 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009143 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009144 }
9145 } else if (VT == MVT::i32) {
9146 unsigned DestReg = 0;
9147 switch (Res.first) {
9148 default: break;
9149 case X86::AX: DestReg = X86::EAX; break;
9150 case X86::DX: DestReg = X86::EDX; break;
9151 case X86::CX: DestReg = X86::ECX; break;
9152 case X86::BX: DestReg = X86::EBX; break;
9153 case X86::SI: DestReg = X86::ESI; break;
9154 case X86::DI: DestReg = X86::EDI; break;
9155 case X86::BP: DestReg = X86::EBP; break;
9156 case X86::SP: DestReg = X86::ESP; break;
9157 }
9158 if (DestReg) {
9159 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009160 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009161 }
9162 } else if (VT == MVT::i64) {
9163 unsigned DestReg = 0;
9164 switch (Res.first) {
9165 default: break;
9166 case X86::AX: DestReg = X86::RAX; break;
9167 case X86::DX: DestReg = X86::RDX; break;
9168 case X86::CX: DestReg = X86::RCX; break;
9169 case X86::BX: DestReg = X86::RBX; break;
9170 case X86::SI: DestReg = X86::RSI; break;
9171 case X86::DI: DestReg = X86::RDI; break;
9172 case X86::BP: DestReg = X86::RBP; break;
9173 case X86::SP: DestReg = X86::RSP; break;
9174 }
9175 if (DestReg) {
9176 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009177 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009178 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009179 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009180 } else if (Res.second == X86::FR32RegisterClass ||
9181 Res.second == X86::FR64RegisterClass ||
9182 Res.second == X86::VR128RegisterClass) {
9183 // Handle references to XMM physical registers that got mapped into the
9184 // wrong class. This can happen with constraints like {xmm0} where the
9185 // target independent register mapper will just pick the first match it can
9186 // find, ignoring the required type.
9187 if (VT == MVT::f32)
9188 Res.second = X86::FR32RegisterClass;
9189 else if (VT == MVT::f64)
9190 Res.second = X86::FR64RegisterClass;
9191 else if (X86::VR128RegisterClass->hasType(VT))
9192 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009193 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009194
Chris Lattnerf76d1802006-07-31 23:26:50 +00009195 return Res;
9196}
Mon P Wang0c397192008-10-30 08:01:45 +00009197
9198//===----------------------------------------------------------------------===//
9199// X86 Widen vector type
9200//===----------------------------------------------------------------------===//
9201
9202/// getWidenVectorType: given a vector type, returns the type to widen
9203/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9204/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009205/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009206/// scalarizing vs using the wider vector type.
9207
Dan Gohmanc13cf132009-01-15 17:34:08 +00009208MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009209 assert(VT.isVector());
9210 if (isTypeLegal(VT))
9211 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009212
Mon P Wang0c397192008-10-30 08:01:45 +00009213 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9214 // type based on element type. This would speed up our search (though
9215 // it may not be worth it since the size of the list is relatively
9216 // small).
9217 MVT EltVT = VT.getVectorElementType();
9218 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009219
Mon P Wang0c397192008-10-30 08:01:45 +00009220 // On X86, it make sense to widen any vector wider than 1
9221 if (NElts <= 1)
9222 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009223
9224 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009225 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9226 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009227
9228 if (isTypeLegal(SVT) &&
9229 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009230 SVT.getVectorNumElements() > NElts)
9231 return SVT;
9232 }
9233 return MVT::Other;
9234}