blob: 3f21616778c8e9e45b1ffddbc0a1877aea9ab71b [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Andrew Lenharth and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/SelectionDAG.h"
20#include "llvm/CodeGen/SSARegMap.h"
21#include "llvm/Constants.h"
22#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000023#include "llvm/Module.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000024#include "llvm/Support/CommandLine.h"
25#include <iostream>
26
27using namespace llvm;
28
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000029/// AddLiveIn - This helper function adds the specified physical register to the
30/// MachineFunction as a live in value. It also creates a corresponding virtual
31/// register for it.
32static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
33 TargetRegisterClass *RC) {
34 assert(RC->contains(PReg) && "Not the correct regclass!");
35 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
36 MF.addLiveIn(PReg, VReg);
37 return VReg;
38}
39
40AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
41 // Set up the TargetLowering object.
42 //I am having problems with shr n ubyte 1
43 setShiftAmountType(MVT::i64);
44 setSetCCResultType(MVT::i64);
45 setSetCCResultContents(ZeroOrOneSetCCResult);
46
47 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000048 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
49 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000050
Nate Begeman37efe672006-04-22 18:53:45 +000051 setOperationAction(ISD::BRIND, MVT::i64, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000052 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
53 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000054
55 setOperationAction(ISD::EXTLOAD, MVT::i1, Promote);
56 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
57
58 setOperationAction(ISD::ZEXTLOAD, MVT::i1, Promote);
59 setOperationAction(ISD::ZEXTLOAD, MVT::i32, Expand);
60
61 setOperationAction(ISD::SEXTLOAD, MVT::i1, Promote);
62 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
63 setOperationAction(ISD::SEXTLOAD, MVT::i16, Expand);
64
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000065 setOperationAction(ISD::TRUNCSTORE, MVT::i1, Promote);
66
Chris Lattner3e2bafd2005-09-28 22:29:17 +000067 setOperationAction(ISD::FREM, MVT::f32, Expand);
68 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000069
70 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000071 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000072 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
73 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
74
Andrew Lenharth120ab482005-09-29 22:54:56 +000075 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000076 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
77 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
78 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
79 }
Nate Begemand88fc032006-01-14 03:14:10 +000080 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000081 setOperationAction(ISD::ROTL , MVT::i64, Expand);
82 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000083
Andrew Lenharth53d89702005-12-25 01:34:27 +000084 setOperationAction(ISD::SREM , MVT::i64, Custom);
85 setOperationAction(ISD::UREM , MVT::i64, Custom);
86 setOperationAction(ISD::SDIV , MVT::i64, Custom);
87 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000088
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000089 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
90 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
91 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
92
93 // We don't support sin/cos/sqrt
94 setOperationAction(ISD::FSIN , MVT::f64, Expand);
95 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000096 setOperationAction(ISD::FSIN , MVT::f32, Expand);
97 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +000098
99 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000100 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner9601a862006-03-05 05:08:37 +0000101
102 // FIXME: Alpha supports fcopysign natively!?
103 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
104 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000105
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000106 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000107
108 // We don't have line number support yet.
109 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000110 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
111 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000112
113 // Not implemented yet.
114 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
115 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000116 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
117
Andrew Lenharth53d89702005-12-25 01:34:27 +0000118 // We want to legalize GlobalAddress and ConstantPool and
119 // ExternalSymbols nodes into the appropriate instructions to
120 // materialize the address.
121 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
122 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
123 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000124
Andrew Lenharth0e538792006-01-25 21:54:38 +0000125 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000126 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000127 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000128 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000129 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000130
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000131 setOperationAction(ISD::RET, MVT::Other, Custom);
132
Andrew Lenharth739027e2006-01-16 21:22:38 +0000133 setStackPointerRegisterToSaveRestore(Alpha::R30);
134
Chris Lattner08a90222006-01-29 06:25:22 +0000135 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
136 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000137 addLegalFPImmediate(+0.0); //F31
138 addLegalFPImmediate(-0.0); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000139
140 computeRegisterProperties();
141
142 useITOF = TM.getSubtarget<AlphaSubtarget>().hasF2I();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000143}
144
Andrew Lenharth84a06052006-01-16 19:53:25 +0000145const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
146 switch (Opcode) {
147 default: return 0;
148 case AlphaISD::ITOFT_: return "Alpha::ITOFT_";
149 case AlphaISD::FTOIT_: return "Alpha::FTOIT_";
150 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
151 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
152 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
153 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
154 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
155 case AlphaISD::RelLit: return "Alpha::RelLit";
156 case AlphaISD::GlobalBaseReg: return "Alpha::GlobalBaseReg";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000157 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000158 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000159 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000160 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000161 }
162}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000163
164//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/AA-PY8AC-TET1_html/callCH3.html#BLOCK21
165
166//For now, just use variable size stack frame format
167
168//In a standard call, the first six items are passed in registers $16
169//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
170//of argument-to-register correspondence.) The remaining items are
171//collected in a memory argument list that is a naturally aligned
172//array of quadwords. In a standard call, this list, if present, must
173//be passed at 0(SP).
174//7 ... n 0(SP) ... (n-7)*8(SP)
175
176// //#define FP $15
177// //#define RA $26
178// //#define PV $27
179// //#define GP $29
180// //#define SP $30
181
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000182static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
183 int &VarArgsBase,
184 int &VarArgsOffset,
185 unsigned int &GP,
186 unsigned int &RA) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000187 MachineFunction &MF = DAG.getMachineFunction();
188 MachineFrameInfo *MFI = MF.getFrameInfo();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000189 SSARegMap *RegMap = MF.getSSARegMap();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000190 std::vector<SDOperand> ArgValues;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000191 SDOperand Root = Op.getOperand(0);
192
193 GP = AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass);
194 RA = AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000195
Andrew Lenharthf71df332005-09-04 06:12:19 +0000196 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000197 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000198 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000199 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000200
201 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000202 SDOperand argt;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000203 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
204 SDOperand ArgVal;
205
206 if (ArgNo < 6) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000207 unsigned Vreg;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000208 switch (ObjectVT) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000209 default:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000210 std::cerr << "Unknown Type " << ObjectVT << "\n";
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000211 abort();
212 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000213 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
214 &Alpha::F8RCRegClass);
215 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000216 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000217 case MVT::f32:
218 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
219 &Alpha::F4RCRegClass);
220 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
221 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000222 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000223 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
224 &Alpha::GPRCRegClass);
225 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000226 break;
227 }
228 } else { //more args
229 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000230 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000231
232 // Create the SelectionDAG nodes corresponding to a load
233 //from this parameter
234 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000235 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, DAG.getSrcValue(NULL));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000236 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000237 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000238 }
239
240 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000241 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
242 if (isVarArg) {
243 VarArgsOffset = (Op.Val->getNumValues()-1) * 8;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000244 std::vector<SDOperand> LS;
245 for (int i = 0; i < 6; ++i) {
Chris Lattnerf2cded72005-09-13 19:03:13 +0000246 if (MRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000247 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
248 SDOperand argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000249 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
250 if (i == 0) VarArgsBase = FI;
251 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000252 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, Root, argt,
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000253 SDFI, DAG.getSrcValue(NULL)));
254
Chris Lattnerf2cded72005-09-13 19:03:13 +0000255 if (MRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000256 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
257 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000258 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
259 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000260 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, Root, argt,
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000261 SDFI, DAG.getSrcValue(NULL)));
262 }
263
264 //Set up a token factor with all the stack traffic
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000265 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, LS);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000266 }
267
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000268 ArgValues.push_back(Root);
269
270 // Return the new list of results.
271 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
272 Op.Val->value_end());
273 return DAG.getNode(ISD::MERGE_VALUES, RetVT, ArgValues);
274}
275
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000276static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, unsigned int RA) {
277 SDOperand Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
278 DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64),
279 SDOperand());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000280 switch (Op.getNumOperands()) {
281 default:
282 assert(0 && "Do not know how to return this many arguments!");
283 abort();
284 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000285 break;
286 //return SDOperand(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000287 case 3: {
288 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
289 unsigned ArgReg;
290 if (MVT::isInteger(ArgVT))
291 ArgReg = Alpha::R0;
292 else {
293 assert(MVT::isFloatingPoint(ArgVT));
294 ArgReg = Alpha::F0;
295 }
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000296 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000297 if(DAG.getMachineFunction().liveout_empty())
298 DAG.getMachineFunction().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000299 break;
300 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000301 }
302 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000303}
304
305std::pair<SDOperand, SDOperand>
306AlphaTargetLowering::LowerCallTo(SDOperand Chain,
307 const Type *RetTy, bool isVarArg,
308 unsigned CallingConv, bool isTailCall,
309 SDOperand Callee, ArgListTy &Args,
310 SelectionDAG &DAG) {
311 int NumBytes = 0;
312 if (Args.size() > 6)
313 NumBytes = (Args.size() - 6) * 8;
314
Chris Lattner94dd2922006-02-13 09:00:43 +0000315 Chain = DAG.getCALLSEQ_START(Chain,
316 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000317 std::vector<SDOperand> args_to_use;
318 for (unsigned i = 0, e = Args.size(); i != e; ++i)
319 {
320 switch (getValueType(Args[i].second)) {
321 default: assert(0 && "Unexpected ValueType for argument!");
322 case MVT::i1:
323 case MVT::i8:
324 case MVT::i16:
325 case MVT::i32:
326 // Promote the integer to 64 bits. If the input type is signed use a
327 // sign extend, otherwise use a zero extend.
328 if (Args[i].second->isSigned())
329 Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].first);
330 else
331 Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].first);
332 break;
333 case MVT::i64:
334 case MVT::f64:
335 case MVT::f32:
336 break;
337 }
338 args_to_use.push_back(Args[i].first);
339 }
340
341 std::vector<MVT::ValueType> RetVals;
342 MVT::ValueType RetTyVT = getValueType(RetTy);
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000343 MVT::ValueType ActualRetTyVT = RetTyVT;
344 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i32)
345 ActualRetTyVT = MVT::i64;
346
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000347 if (RetTyVT != MVT::isVoid)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000348 RetVals.push_back(ActualRetTyVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000349 RetVals.push_back(MVT::Other);
350
Chris Lattner2d90bd52006-01-27 23:39:00 +0000351 std::vector<SDOperand> Ops;
352 Ops.push_back(Chain);
353 Ops.push_back(Callee);
354 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
355 SDOperand TheCall = DAG.getNode(AlphaISD::CALL, RetVals, Ops);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000356 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
357 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
358 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000359 SDOperand RetVal = TheCall;
360
361 if (RetTyVT != ActualRetTyVT) {
362 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext : ISD::AssertZext,
363 MVT::i64, RetVal, DAG.getValueType(RetTyVT));
364 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
365 }
366
367 return std::make_pair(RetVal, Chain);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000368}
369
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000370void AlphaTargetLowering::restoreGP(MachineBasicBlock* BB)
371{
372 BuildMI(BB, Alpha::BIS, 2, Alpha::R29).addReg(GP).addReg(GP);
373}
374void AlphaTargetLowering::restoreRA(MachineBasicBlock* BB)
375{
376 BuildMI(BB, Alpha::BIS, 2, Alpha::R26).addReg(RA).addReg(RA);
377}
378
Andrew Lenharth167bc6e2006-01-23 20:59:50 +0000379static int getUID()
380{
381 static int id = 0;
382 return ++id;
383}
384
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000385/// LowerOperation - Provide custom lowering hooks for some operations.
386///
387SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
388 switch (Op.getOpcode()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000389 default: assert(0 && "Wasn't expecting to be able to lower this!");
390 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
391 VarArgsBase,
392 VarArgsOffset,
393 GP, RA);
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000394 case ISD::RET: return LowerRET(Op,DAG, getVRegRA());
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000395 case ISD::SINT_TO_FP: {
396 assert(MVT::i64 == Op.getOperand(0).getValueType() &&
397 "Unhandled SINT_TO_FP type in custom expander!");
398 SDOperand LD;
399 bool isDouble = MVT::f64 == Op.getValueType();
400 if (useITOF) {
401 LD = DAG.getNode(AlphaISD::ITOFT_, MVT::f64, Op.getOperand(0));
402 } else {
403 int FrameIdx =
404 DAG.getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
405 SDOperand FI = DAG.getFrameIndex(FrameIdx, MVT::i64);
406 SDOperand ST = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
407 Op.getOperand(0), FI, DAG.getSrcValue(0));
408 LD = DAG.getLoad(MVT::f64, ST, FI, DAG.getSrcValue(0));
409 }
410 SDOperand FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
411 isDouble?MVT::f64:MVT::f32, LD);
412 return FP;
413 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000414 case ISD::FP_TO_SINT: {
415 bool isDouble = MVT::f64 == Op.getOperand(0).getValueType();
416 SDOperand src = Op.getOperand(0);
417
418 if (!isDouble) //Promote
419 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
420
421 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
422
423 if (useITOF) {
424 return DAG.getNode(AlphaISD::FTOIT_, MVT::i64, src);
425 } else {
426 int FrameIdx =
427 DAG.getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
428 SDOperand FI = DAG.getFrameIndex(FrameIdx, MVT::i64);
429 SDOperand ST = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
430 src, FI, DAG.getSrcValue(0));
431 return DAG.getLoad(MVT::i64, ST, FI, DAG.getSrcValue(0));
432 }
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000433 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000434 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000435 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
436 Constant *C = CP->get();
437 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Andrew Lenharth4e629512005-12-24 05:36:33 +0000438
439 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
440 DAG.getNode(AlphaISD::GlobalBaseReg, MVT::i64));
441 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
442 return Lo;
443 }
444 case ISD::GlobalAddress: {
445 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
446 GlobalValue *GV = GSDN->getGlobal();
447 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
448
Andrew Lenharth3e2c7452006-04-06 23:18:45 +0000449 // if (!GV->hasWeakLinkage() && !GV->isExternal() && !GV->hasLinkOnceLinkage()) {
450 if (GV->hasInternalLinkage()) {
Andrew Lenharth4e629512005-12-24 05:36:33 +0000451 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
452 DAG.getNode(AlphaISD::GlobalBaseReg, MVT::i64));
453 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
454 return Lo;
455 } else
Andrew Lenharthc687b482005-12-24 08:29:32 +0000456 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA, DAG.getNode(AlphaISD::GlobalBaseReg, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000457 }
Andrew Lenharth53d89702005-12-25 01:34:27 +0000458 case ISD::ExternalSymbol: {
459 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
460 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)->getSymbol(), MVT::i64),
461 DAG.getNode(AlphaISD::GlobalBaseReg, MVT::i64));
462 }
463
Andrew Lenharth53d89702005-12-25 01:34:27 +0000464 case ISD::UREM:
465 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000466 //Expand only on constant case
467 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
468 MVT::ValueType VT = Op.Val->getValueType(0);
469 unsigned Opc = Op.Val->getOpcode() == ISD::UREM ? ISD::UDIV : ISD::SDIV;
470 SDOperand Tmp1 = Op.Val->getOpcode() == ISD::UREM ?
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +0000471 BuildUDIV(Op.Val, DAG, NULL) :
472 BuildSDIV(Op.Val, DAG, NULL);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000473 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
474 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
475 return Tmp1;
476 }
477 //fall through
478 case ISD::SDIV:
479 case ISD::UDIV:
Andrew Lenharth53d89702005-12-25 01:34:27 +0000480 if (MVT::isInteger(Op.getValueType())) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000481 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +0000482 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.Val, DAG, NULL)
483 : BuildUDIV(Op.Val, DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000484 const char* opstr = 0;
485 switch(Op.getOpcode()) {
486 case ISD::UREM: opstr = "__remqu"; break;
487 case ISD::SREM: opstr = "__remq"; break;
488 case ISD::UDIV: opstr = "__divqu"; break;
489 case ISD::SDIV: opstr = "__divq"; break;
490 }
491 SDOperand Tmp1 = Op.getOperand(0),
492 Tmp2 = Op.getOperand(1),
493 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
494 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
495 }
496 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000497
Nate Begemanacc398c2006-01-25 18:21:52 +0000498 case ISD::VAARG: {
499 SDOperand Chain = Op.getOperand(0);
500 SDOperand VAListP = Op.getOperand(1);
501 SDOperand VAListS = Op.getOperand(2);
502
503 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS);
504 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
505 DAG.getConstant(8, MVT::i64));
506 SDOperand Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
507 Tmp, DAG.getSrcValue(0), MVT::i32);
508 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
509 if (MVT::isFloatingPoint(Op.getValueType()))
510 {
511 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
512 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
513 DAG.getConstant(8*6, MVT::i64));
514 SDOperand CC = DAG.getSetCC(MVT::i64, Offset,
515 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
516 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
517 }
Andrew Lenharth66e49582006-01-23 21:51:33 +0000518
Nate Begemanacc398c2006-01-25 18:21:52 +0000519 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
520 DAG.getConstant(8, MVT::i64));
521 SDOperand Update = DAG.getNode(ISD::TRUNCSTORE, MVT::Other,
522 Offset.getValue(1), NewOffset,
523 Tmp, DAG.getSrcValue(0),
524 DAG.getValueType(MVT::i32));
525
526 SDOperand Result;
527 if (Op.getValueType() == MVT::i32)
528 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Update, DataPtr,
529 DAG.getSrcValue(0), MVT::i32);
530 else
531 Result = DAG.getLoad(Op.getValueType(), Update, DataPtr,
532 DAG.getSrcValue(0));
533 return Result;
534 }
535 case ISD::VACOPY: {
536 SDOperand Chain = Op.getOperand(0);
537 SDOperand DestP = Op.getOperand(1);
538 SDOperand SrcP = Op.getOperand(2);
539 SDOperand DestS = Op.getOperand(3);
540 SDOperand SrcS = Op.getOperand(4);
541
542 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP, SrcS);
543 SDOperand Result = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1), Val,
544 DestP, DestS);
545 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
546 DAG.getConstant(8, MVT::i64));
547 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP,
548 DAG.getSrcValue(0), MVT::i32);
549 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
550 DAG.getConstant(8, MVT::i64));
551 return DAG.getNode(ISD::TRUNCSTORE, MVT::Other, Val.getValue(1),
552 Val, NPD, DAG.getSrcValue(0),DAG.getValueType(MVT::i32));
553 }
554 case ISD::VASTART: {
555 SDOperand Chain = Op.getOperand(0);
556 SDOperand VAListP = Op.getOperand(1);
557 SDOperand VAListS = Op.getOperand(2);
558
559 // vastart stores the address of the VarArgsBase and VarArgsOffset
560 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
561 SDOperand S1 = DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, VAListP,
562 VAListS);
563 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
564 DAG.getConstant(8, MVT::i64));
565 return DAG.getNode(ISD::TRUNCSTORE, MVT::Other, S1,
566 DAG.getConstant(VarArgsOffset, MVT::i64), SA2,
567 DAG.getSrcValue(0), DAG.getValueType(MVT::i32));
568 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000569 }
570
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000571 return SDOperand();
572}
Nate Begeman0aed7842006-01-28 03:14:31 +0000573
574SDOperand AlphaTargetLowering::CustomPromoteOperation(SDOperand Op,
575 SelectionDAG &DAG) {
576 assert(Op.getValueType() == MVT::i32 &&
577 Op.getOpcode() == ISD::VAARG &&
578 "Unknown node to custom promote!");
579
580 // The code in LowerOperation already handles i32 vaarg
581 return LowerOperation(Op, DAG);
582}
Andrew Lenharth17255992006-06-21 13:37:27 +0000583
584
585//Inline Asm
586
587/// getConstraintType - Given a constraint letter, return the type of
588/// constraint it is for this target.
589AlphaTargetLowering::ConstraintType
590AlphaTargetLowering::getConstraintType(char ConstraintLetter) const {
591 switch (ConstraintLetter) {
592 default: break;
593 case 'f':
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000594 case 'r':
Andrew Lenharth17255992006-06-21 13:37:27 +0000595 return C_RegisterClass;
596 }
597 return TargetLowering::getConstraintType(ConstraintLetter);
598}
599
600std::vector<unsigned> AlphaTargetLowering::
601getRegClassForInlineAsmConstraint(const std::string &Constraint,
602 MVT::ValueType VT) const {
603 if (Constraint.size() == 1) {
604 switch (Constraint[0]) {
605 default: break; // Unknown constriant letter
606 case 'f':
607 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
608 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
609 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
610 Alpha::F9 , Alpha::F10, Alpha::F11,
611 Alpha::F12, Alpha::F13, Alpha::F14,
612 Alpha::F15, Alpha::F16, Alpha::F17,
613 Alpha::F18, Alpha::F19, Alpha::F20,
614 Alpha::F21, Alpha::F22, Alpha::F23,
615 Alpha::F24, Alpha::F25, Alpha::F26,
616 Alpha::F27, Alpha::F28, Alpha::F29,
617 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000618 case 'r':
619 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
620 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
621 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
622 Alpha::R9 , Alpha::R10, Alpha::R11,
623 Alpha::R12, Alpha::R13, Alpha::R14,
624 Alpha::R15, Alpha::R16, Alpha::R17,
625 Alpha::R18, Alpha::R19, Alpha::R20,
626 Alpha::R21, Alpha::R22, Alpha::R23,
627 Alpha::R24, Alpha::R25, Alpha::R26,
628 Alpha::R27, Alpha::R28, Alpha::R29,
629 Alpha::R30, Alpha::R31, 0);
630
Andrew Lenharth17255992006-06-21 13:37:27 +0000631 }
632 }
633
634 return std::vector<unsigned>();
635}