blob: c98d45bf43dbb6fd1041c4c7fe49f014ac38c738 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Evan Chengdfed19f2010-11-03 06:34:55 +000065def SDT_ARMPRELOAD : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
66
Dale Johannesen51e28e62010-06-03 21:09:53 +000067def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
68
Jim Grosbach469bbdb2010-07-16 23:05:05 +000069def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
70 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
71
Evan Chenga8e29892007-01-19 07:51:42 +000072// Node definitions.
73def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
75
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000079 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000082 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
83 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000085 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
86 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000088 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
89 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000092 [SDNPHasChain, SDNPOptInFlag]>;
93
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
95 [SDNPInFlag]>;
96def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
97 [SDNPInFlag]>;
98
99def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
100 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
101
102def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
103 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000104def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
105 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
Evan Cheng218977b2010-07-13 19:27:42 +0000107def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
108 [SDNPHasChain]>;
109
Evan Chenga8e29892007-01-19 07:51:42 +0000110def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
111 [SDNPOutFlag]>;
112
David Goodwinc0309b42009-06-29 15:33:01 +0000113def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000114 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000115
Evan Chenga8e29892007-01-19 07:51:42 +0000116def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
117
118def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
119def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
120def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000121
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000122def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000123def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
124 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000125def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000126 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
127def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
128 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
129
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000130
Evan Cheng11db0682010-08-11 06:22:01 +0000131def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
132 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000133def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000134 [SDNPHasChain]>;
Evan Chengdfed19f2010-11-03 06:34:55 +0000135def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPRELOAD,
136 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000137
Evan Chengf609bb82010-01-19 00:44:15 +0000138def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
139
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000140def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
142
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000143
144def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
145
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000146//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000147// ARM Instruction Predicate Definitions.
148//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000149def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
151def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000152def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
153def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
154def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000157def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000158def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
159def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
160def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
180def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
217 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
222 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000230/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
231/// e.g., 0xf000ffff
232def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000233 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000234 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000236 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000237 let PrintMethod = "printBitfieldInvMaskImmOperand";
238}
239
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241def hi16 : SDNodeXForm<imm, [{
242 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
243}]>;
244
245def lo16AllZero : PatLeaf<(i32 imm), [{
246 // Returns true if all low 16-bits are 0.
247 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000248}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249
Jim Grosbach64171712010-02-16 21:07:46 +0000250/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000251/// [0.65535].
252def imm0_65535 : PatLeaf<(i32 imm), [{
253 return (uint32_t)N->getZExtValue() < 65536;
254}]>;
255
Evan Cheng37f25d92008-08-28 23:39:26 +0000256class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
257class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000258
Jim Grosbach0a145f32010-02-16 20:17:57 +0000259/// adde and sube predicates - True based on whether the carry flag output
260/// will be needed or not.
261def adde_dead_carry :
262 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
263 [{return !N->hasAnyUseOfValue(1);}]>;
264def sube_dead_carry :
265 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
266 [{return !N->hasAnyUseOfValue(1);}]>;
267def adde_live_carry :
268 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
269 [{return N->hasAnyUseOfValue(1);}]>;
270def sube_live_carry :
271 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
272 [{return N->hasAnyUseOfValue(1);}]>;
273
Evan Chenga8e29892007-01-19 07:51:42 +0000274//===----------------------------------------------------------------------===//
275// Operand Definitions.
276//
277
278// Branch target.
279def brtarget : Operand<OtherVT>;
280
Evan Chenga8e29892007-01-19 07:51:42 +0000281// A list of registers separated by comma. Used by load/store multiple.
282def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000283 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000284 let PrintMethod = "printRegisterList";
285}
286
287// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
288def cpinst_operand : Operand<i32> {
289 let PrintMethod = "printCPInstOperand";
290}
291
292def jtblock_operand : Operand<i32> {
293 let PrintMethod = "printJTBlockOperand";
294}
Evan Cheng66ac5312009-07-25 00:33:29 +0000295def jt2block_operand : Operand<i32> {
296 let PrintMethod = "printJT2BlockOperand";
297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
299// Local PC labels.
300def pclabel : Operand<i32> {
301 let PrintMethod = "printPCLabel";
302}
303
Owen Anderson498ec202010-10-27 22:49:00 +0000304def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000305 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000306}
307
Jim Grosbachb35ad412010-10-13 19:56:10 +0000308// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
309def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
310 int32_t v = (int32_t)N->getZExtValue();
311 return v == 8 || v == 16 || v == 24; }]> {
312 string EncoderMethod = "getRotImmOpValue";
313}
314
Bob Wilson22f5dc72010-08-16 18:27:34 +0000315// shift_imm: An integer that encodes a shift amount and the type of shift
316// (currently either asr or lsl) using the same encoding used for the
317// immediates in so_reg operands.
318def shift_imm : Operand<i32> {
319 let PrintMethod = "printShiftImmOperand";
320}
321
Evan Chenga8e29892007-01-19 07:51:42 +0000322// shifter_operand operands: so_reg and so_imm.
323def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000324 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000325 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000326 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000327 let PrintMethod = "printSORegOperand";
328 let MIOperandInfo = (ops GPR, GPR, i32imm);
329}
Evan Chengf40deed2010-10-27 23:41:30 +0000330def shift_so_reg : Operand<i32>, // reg reg imm
331 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
332 [shl,srl,sra,rotr]> {
333 string EncoderMethod = "getSORegOpValue";
334 let PrintMethod = "printSORegOperand";
335 let MIOperandInfo = (ops GPR, GPR, i32imm);
336}
Evan Chenga8e29892007-01-19 07:51:42 +0000337
338// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
339// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
340// represented in the imm field in the same 12-bit form that they are encoded
341// into so_imm instructions: the 8-bit immediate is the least significant bits
342// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000343def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000344 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000345 let PrintMethod = "printSOImmOperand";
346}
347
Evan Chengc70d1842007-03-20 08:11:30 +0000348// Break so_imm's up into two pieces. This handles immediates with up to 16
349// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
350// get the first/second pieces.
351def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000352 PatLeaf<(imm), [{
353 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
354 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000355 let PrintMethod = "printSOImm2PartOperand";
356}
357
358def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000359 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000361}]>;
362
363def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000364 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000366}]>;
367
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000368def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
369 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
370 }]> {
371 let PrintMethod = "printSOImm2PartOperand";
372}
373
374def so_neg_imm2part_1 : SDNodeXForm<imm, [{
375 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
376 return CurDAG->getTargetConstant(V, MVT::i32);
377}]>;
378
379def so_neg_imm2part_2 : SDNodeXForm<imm, [{
380 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
381 return CurDAG->getTargetConstant(V, MVT::i32);
382}]>;
383
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000384/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
385def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
386 return (int32_t)N->getZExtValue() < 32;
387}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000388
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000389/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
390def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
391 return (int32_t)N->getZExtValue() < 32;
392}]> {
393 string EncoderMethod = "getImmMinusOneOpValue";
394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396// Define ARM specific addressing modes.
397
Jim Grosbach3e556122010-10-26 22:37:02 +0000398
399// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000400//
Jim Grosbach3e556122010-10-26 22:37:02 +0000401def addrmode_imm12 : Operand<i32>,
402 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000403 // 12-bit immediate operand. Note that instructions using this encode
404 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
405 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000406
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000407 string EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000408 let PrintMethod = "printAddrModeImm12Operand";
409 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000410}
Jim Grosbach3e556122010-10-26 22:37:02 +0000411// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000412//
Jim Grosbach3e556122010-10-26 22:37:02 +0000413def ldst_so_reg : Operand<i32>,
414 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
415 // FIXME: Simplify the printer
Jim Grosbachf31430f2010-10-27 19:55:59 +0000416 // FIXME: Add EncoderMethod for this addressing mode
Jim Grosbach82891622010-09-29 19:03:54 +0000417 let PrintMethod = "printAddrMode2Operand";
418 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
419}
420
Jim Grosbach3e556122010-10-26 22:37:02 +0000421// addrmode2 := reg +/- imm12
422// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000423//
424def addrmode2 : Operand<i32>,
425 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
426 let PrintMethod = "printAddrMode2Operand";
427 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
428}
429
430def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000431 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
432 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000433 let PrintMethod = "printAddrMode2OffsetOperand";
434 let MIOperandInfo = (ops GPR, i32imm);
435}
436
437// addrmode3 := reg +/- reg
438// addrmode3 := reg +/- imm8
439//
440def addrmode3 : Operand<i32>,
441 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
442 let PrintMethod = "printAddrMode3Operand";
443 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
444}
445
446def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000447 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
448 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000449 let PrintMethod = "printAddrMode3OffsetOperand";
450 let MIOperandInfo = (ops GPR, i32imm);
451}
452
Jim Grosbache6913602010-11-03 01:01:43 +0000453// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000454//
Jim Grosbache6913602010-11-03 01:01:43 +0000455def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
456 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000457}
458
Chris Lattner14b93852010-10-29 00:27:31 +0000459def ARMMemMode5AsmOperand : AsmOperandClass {
460 let Name = "MemMode5";
461 let SuperClasses = [];
462}
463
Evan Chenga8e29892007-01-19 07:51:42 +0000464// addrmode5 := reg +/- imm8*4
465//
466def addrmode5 : Operand<i32>,
467 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
468 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000469 let MIOperandInfo = (ops GPR:$base, i32imm);
Chris Lattner14b93852010-10-29 00:27:31 +0000470 let ParserMatchClass = ARMMemMode5AsmOperand;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000471 string EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000472}
473
Bob Wilson8b024a52009-07-01 23:16:05 +0000474// addrmode6 := reg with optional writeback
475//
476def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000477 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000478 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000479 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersona2b50b32010-11-02 22:28:01 +0000480 string EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000481}
482
483def am6offset : Operand<i32> {
484 let PrintMethod = "printAddrMode6OffsetOperand";
485 let MIOperandInfo = (ops GPR);
Owen Andersona2b50b32010-11-02 22:28:01 +0000486 string EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000487}
488
Evan Chenga8e29892007-01-19 07:51:42 +0000489// addrmodepc := pc + reg
490//
491def addrmodepc : Operand<i32>,
492 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
493 let PrintMethod = "printAddrModePCOperand";
494 let MIOperandInfo = (ops GPR, i32imm);
495}
496
Bob Wilson4f38b382009-08-21 21:58:55 +0000497def nohash_imm : Operand<i32> {
498 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000499}
500
Evan Chenga8e29892007-01-19 07:51:42 +0000501//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000502
Evan Cheng37f25d92008-08-28 23:39:26 +0000503include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000504
505//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000506// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000507//
508
Evan Cheng3924f782008-08-29 07:36:24 +0000509/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000510/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000511multiclass AsI1_bin_irs<bits<4> opcod, string opc,
512 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
513 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000514 // The register-immediate version is re-materializable. This is useful
515 // in particular for taking the address of a local.
516 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000517 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
518 iii, opc, "\t$Rd, $Rn, $imm",
519 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
520 bits<4> Rd;
521 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000522 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000523 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000524 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000525 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000526 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000527 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000528 }
Jim Grosbach62547262010-10-11 18:51:51 +0000529 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
530 iir, opc, "\t$Rd, $Rn, $Rm",
531 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000532 bits<4> Rd;
533 bits<4> Rn;
534 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000535 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000536 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000537 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000538 let Inst{15-12} = Rd;
539 let Inst{11-4} = 0b00000000;
540 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000541 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000542 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
543 iis, opc, "\t$Rd, $Rn, $shift",
544 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000545 bits<4> Rd;
546 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000547 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000548 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000549 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000550 let Inst{15-12} = Rd;
551 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000552 }
Evan Chenga8e29892007-01-19 07:51:42 +0000553}
554
Evan Cheng1e249e32009-06-25 20:59:23 +0000555/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000556/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000557let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000558multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
559 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
560 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000561 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
562 iii, opc, "\t$Rd, $Rn, $imm",
563 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
564 bits<4> Rd;
565 bits<4> Rn;
566 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000567 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000568 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000569 let Inst{19-16} = Rn;
570 let Inst{15-12} = Rd;
571 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000572 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000573 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
574 iir, opc, "\t$Rd, $Rn, $Rm",
575 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
576 bits<4> Rd;
577 bits<4> Rn;
578 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000579 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000580 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000581 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000582 let Inst{19-16} = Rn;
583 let Inst{15-12} = Rd;
584 let Inst{11-4} = 0b00000000;
585 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000586 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000587 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
588 iis, opc, "\t$Rd, $Rn, $shift",
589 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
590 bits<4> Rd;
591 bits<4> Rn;
592 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000593 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000594 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000595 let Inst{19-16} = Rn;
596 let Inst{15-12} = Rd;
597 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000598 }
Evan Cheng071a2792007-09-11 19:55:27 +0000599}
Evan Chengc85e8322007-07-05 07:13:32 +0000600}
601
602/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000603/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000604/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000605let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000606multiclass AI1_cmp_irs<bits<4> opcod, string opc,
607 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
608 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000609 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
610 opc, "\t$Rn, $imm",
611 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000612 bits<4> Rn;
613 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000614 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000615 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000616 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000617 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000618 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000619 }
620 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
621 opc, "\t$Rn, $Rm",
622 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000623 bits<4> Rn;
624 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000625 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000626 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000627 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000628 let Inst{19-16} = Rn;
629 let Inst{15-12} = 0b0000;
630 let Inst{11-4} = 0b00000000;
631 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000632 }
633 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
634 opc, "\t$Rn, $shift",
635 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000636 bits<4> Rn;
637 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000638 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000639 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000640 let Inst{19-16} = Rn;
641 let Inst{15-12} = 0b0000;
642 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000643 }
Evan Cheng071a2792007-09-11 19:55:27 +0000644}
Evan Chenga8e29892007-01-19 07:51:42 +0000645}
646
Evan Cheng576a3962010-09-25 00:49:35 +0000647/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000648/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000649/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000650multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000651 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
652 IIC_iEXTr, opc, "\t$Rd, $Rm",
653 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000654 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000655 bits<4> Rd;
656 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000657 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000658 let Inst{15-12} = Rd;
659 let Inst{11-10} = 0b00;
660 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000661 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000662 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
663 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
664 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000665 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000666 bits<4> Rd;
667 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000668 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000669 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000670 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000671 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000672 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000673 }
Evan Chenga8e29892007-01-19 07:51:42 +0000674}
675
Evan Cheng576a3962010-09-25 00:49:35 +0000676multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000677 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
678 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000679 [/* For disassembly only; pattern left blank */]>,
680 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000681 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000682 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000683 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000684 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
685 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000686 [/* For disassembly only; pattern left blank */]>,
687 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000688 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000689 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000690 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000691 }
692}
693
Evan Cheng576a3962010-09-25 00:49:35 +0000694/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000695/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000696multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000697 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
698 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
699 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000700 Requires<[IsARM, HasV6]> {
701 let Inst{11-10} = 0b00;
702 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000703 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
704 rot_imm:$rot),
705 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
706 [(set GPR:$Rd, (opnode GPR:$Rn,
707 (rotr GPR:$Rm, rot_imm:$rot)))]>,
708 Requires<[IsARM, HasV6]> {
709 bits<4> Rn;
710 bits<2> rot;
711 let Inst{19-16} = Rn;
712 let Inst{11-10} = rot;
713 }
Evan Chenga8e29892007-01-19 07:51:42 +0000714}
715
Johnny Chen2ec5e492010-02-22 21:50:40 +0000716// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000717multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000718 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
719 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000720 [/* For disassembly only; pattern left blank */]>,
721 Requires<[IsARM, HasV6]> {
722 let Inst{11-10} = 0b00;
723 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000724 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
725 rot_imm:$rot),
726 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000727 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000728 Requires<[IsARM, HasV6]> {
729 bits<4> Rn;
730 bits<2> rot;
731 let Inst{19-16} = Rn;
732 let Inst{11-10} = rot;
733 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000734}
735
Evan Cheng62674222009-06-25 23:34:10 +0000736/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
737let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000738multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
739 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000740 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
741 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
742 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000743 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000744 bits<4> Rd;
745 bits<4> Rn;
746 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000747 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000748 let Inst{15-12} = Rd;
749 let Inst{19-16} = Rn;
750 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000751 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000752 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
753 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
754 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000755 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000756 bits<4> Rd;
757 bits<4> Rn;
758 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000759 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000760 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000761 let isCommutable = Commutable;
762 let Inst{3-0} = Rm;
763 let Inst{15-12} = Rd;
764 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000765 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000766 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
767 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
768 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000769 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000770 bits<4> Rd;
771 bits<4> Rn;
772 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000773 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000774 let Inst{11-0} = shift;
775 let Inst{15-12} = Rd;
776 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000777 }
Jim Grosbache5165492009-11-09 00:11:35 +0000778}
779// Carry setting variants
780let Defs = [CPSR] in {
781multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
782 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000783 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
784 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
785 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000786 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000787 bits<4> Rd;
788 bits<4> Rn;
789 bits<12> imm;
790 let Inst{15-12} = Rd;
791 let Inst{19-16} = Rn;
792 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000793 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000794 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000795 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000796 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
797 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
798 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000799 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000800 bits<4> Rd;
801 bits<4> Rn;
802 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000803 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000804 let isCommutable = Commutable;
805 let Inst{3-0} = Rm;
806 let Inst{15-12} = Rd;
807 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000808 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000809 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000810 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000811 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
812 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
813 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000814 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000815 bits<4> Rd;
816 bits<4> Rn;
817 bits<12> shift;
818 let Inst{11-0} = shift;
819 let Inst{15-12} = Rd;
820 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000821 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000822 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000823 }
Evan Cheng071a2792007-09-11 19:55:27 +0000824}
Evan Chengc85e8322007-07-05 07:13:32 +0000825}
Jim Grosbache5165492009-11-09 00:11:35 +0000826}
Evan Chengc85e8322007-07-05 07:13:32 +0000827
Jim Grosbach3e556122010-10-26 22:37:02 +0000828let canFoldAsLoad = 1, isReMaterializable = 1 in {
829multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
830 InstrItinClass iir, PatFrag opnode> {
831 // Note: We use the complex addrmode_imm12 rather than just an input
832 // GPR and a constrained immediate so that we can use this to match
833 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000834 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000835 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
836 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000837 bits<4> Rt;
838 bits<17> addr;
839 let Inst{23} = addr{12}; // U (add = ('U' == 1))
840 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000841 let Inst{15-12} = Rt;
842 let Inst{11-0} = addr{11-0}; // imm12
843 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000844 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000845 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
846 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000847 bits<4> Rt;
848 bits<17> shift;
849 let Inst{23} = shift{12}; // U (add = ('U' == 1))
850 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000851 let Inst{11-0} = shift{11-0};
852 }
853}
854}
855
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000856multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
857 InstrItinClass iir, PatFrag opnode> {
858 // Note: We use the complex addrmode_imm12 rather than just an input
859 // GPR and a constrained immediate so that we can use this to match
860 // frame index references and avoid matching constant pool references.
861 def i12 : AIldst1<0b010, opc22, 0, (outs),
862 (ins GPR:$Rt, addrmode_imm12:$addr),
863 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
864 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
865 bits<4> Rt;
866 bits<17> addr;
867 let Inst{23} = addr{12}; // U (add = ('U' == 1))
868 let Inst{19-16} = addr{16-13}; // Rn
869 let Inst{15-12} = Rt;
870 let Inst{11-0} = addr{11-0}; // imm12
871 }
872 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
873 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
874 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
875 bits<4> Rt;
876 bits<17> shift;
877 let Inst{23} = shift{12}; // U (add = ('U' == 1))
878 let Inst{19-16} = shift{16-13}; // Rn
879 let Inst{11-0} = shift{11-0};
880 }
881}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000882//===----------------------------------------------------------------------===//
883// Instructions
884//===----------------------------------------------------------------------===//
885
Evan Chenga8e29892007-01-19 07:51:42 +0000886//===----------------------------------------------------------------------===//
887// Miscellaneous Instructions.
888//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000889
Evan Chenga8e29892007-01-19 07:51:42 +0000890/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
891/// the function. The first operand is the ID# for this instruction, the second
892/// is the index into the MachineConstantPool that this is, the third is the
893/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000894let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000895def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000896PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000897 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000898
Jim Grosbach4642ad32010-02-22 23:10:38 +0000899// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
900// from removing one half of the matched pairs. That breaks PEI, which assumes
901// these will always be in pairs, and asserts if it finds otherwise. Better way?
902let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000903def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000904PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000905 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000906
Jim Grosbach64171712010-02-16 21:07:46 +0000907def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000908PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000909 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000910}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000911
Johnny Chenf4d81052010-02-12 22:53:19 +0000912def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000913 [/* For disassembly only; pattern left blank */]>,
914 Requires<[IsARM, HasV6T2]> {
915 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000916 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000917 let Inst{7-0} = 0b00000000;
918}
919
Johnny Chenf4d81052010-02-12 22:53:19 +0000920def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
921 [/* For disassembly only; pattern left blank */]>,
922 Requires<[IsARM, HasV6T2]> {
923 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000924 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000925 let Inst{7-0} = 0b00000001;
926}
927
928def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
929 [/* For disassembly only; pattern left blank */]>,
930 Requires<[IsARM, HasV6T2]> {
931 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000932 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000933 let Inst{7-0} = 0b00000010;
934}
935
936def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
937 [/* For disassembly only; pattern left blank */]>,
938 Requires<[IsARM, HasV6T2]> {
939 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000940 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000941 let Inst{7-0} = 0b00000011;
942}
943
Johnny Chen2ec5e492010-02-22 21:50:40 +0000944def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
945 "\t$dst, $a, $b",
946 [/* For disassembly only; pattern left blank */]>,
947 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000948 bits<4> Rd;
949 bits<4> Rn;
950 bits<4> Rm;
951 let Inst{3-0} = Rm;
952 let Inst{15-12} = Rd;
953 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000954 let Inst{27-20} = 0b01101000;
955 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000956 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000957}
958
Johnny Chenf4d81052010-02-12 22:53:19 +0000959def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
960 [/* For disassembly only; pattern left blank */]>,
961 Requires<[IsARM, HasV6T2]> {
962 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000963 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000964 let Inst{7-0} = 0b00000100;
965}
966
Johnny Chenc6f7b272010-02-11 18:12:29 +0000967// The i32imm operand $val can be used by a debugger to store more information
968// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000969def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000970 [/* For disassembly only; pattern left blank */]>,
971 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000972 bits<16> val;
973 let Inst{3-0} = val{3-0};
974 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000975 let Inst{27-20} = 0b00010010;
976 let Inst{7-4} = 0b0111;
977}
978
Johnny Chenb98e1602010-02-12 18:55:33 +0000979// Change Processor State is a system instruction -- for disassembly only.
980// The singleton $opt operand contains the following information:
981// opt{4-0} = mode from Inst{4-0}
982// opt{5} = changemode from Inst{17}
983// opt{8-6} = AIF from Inst{8-6}
984// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000985// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000986def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000987 [/* For disassembly only; pattern left blank */]>,
988 Requires<[IsARM]> {
989 let Inst{31-28} = 0b1111;
990 let Inst{27-20} = 0b00010000;
991 let Inst{16} = 0;
992 let Inst{5} = 0;
993}
994
Johnny Chenb92a23f2010-02-21 04:42:01 +0000995// Preload signals the memory system of possible future data/instruction access.
996// These are for disassembly only.
Evan Chengbc7deb02010-11-03 05:14:24 +0000997multiclass APreLoad<bits<2> data_read, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +0000998
Evan Chengdfed19f2010-11-03 06:34:55 +0000999 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001000 !strconcat(opc, "\t$addr"),
Evan Chengdfed19f2010-11-03 06:34:55 +00001001 [(ARMPreload addrmode_imm12:$addr, (i32 data_read))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001002 bits<4> Rt;
1003 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001004 let Inst{31-26} = 0b111101;
1005 let Inst{25} = 0; // 0 for immediate form
Evan Chengbc7deb02010-11-03 05:14:24 +00001006 let Inst{24} = data_read{1};
Jim Grosbachab682a22010-10-28 18:34:10 +00001007 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Chengbc7deb02010-11-03 05:14:24 +00001008 let Inst{22} = data_read{0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001009 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001010 let Inst{19-16} = addr{16-13}; // Rn
1011 let Inst{15-12} = Rt;
1012 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001013 }
1014
Evan Chengdfed19f2010-11-03 06:34:55 +00001015 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001016 !strconcat(opc, "\t$shift"),
Evan Chengdfed19f2010-11-03 06:34:55 +00001017 [(ARMPreload ldst_so_reg:$shift, (i32 data_read))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001018 bits<4> Rt;
1019 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001020 let Inst{31-26} = 0b111101;
1021 let Inst{25} = 1; // 1 for register form
Evan Chengbc7deb02010-11-03 05:14:24 +00001022 let Inst{24} = data_read{1};
Jim Grosbachab682a22010-10-28 18:34:10 +00001023 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Chengbc7deb02010-11-03 05:14:24 +00001024 let Inst{22} = data_read{0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001025 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001026 let Inst{19-16} = shift{16-13}; // Rn
1027 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001028 }
1029}
1030
Evan Chengdfed19f2010-11-03 06:34:55 +00001031defm PLD : APreLoad<3, "pld">, Requires<[IsARM]>;
1032defm PLDW : APreLoad<2, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1033defm PLI : APreLoad<1, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001034
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001035def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1036 "setend\t$end",
1037 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001038 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001039 bits<1> end;
1040 let Inst{31-10} = 0b1111000100000001000000;
1041 let Inst{9} = end;
1042 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001043}
1044
Johnny Chenf4d81052010-02-12 22:53:19 +00001045def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001046 [/* For disassembly only; pattern left blank */]>,
1047 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001048 bits<4> opt;
1049 let Inst{27-4} = 0b001100100000111100001111;
1050 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001051}
1052
Johnny Chenba6e0332010-02-11 17:14:31 +00001053// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001054let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001055def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001056 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001057 Requires<[IsARM]> {
1058 let Inst{27-25} = 0b011;
1059 let Inst{24-20} = 0b11111;
1060 let Inst{7-5} = 0b111;
1061 let Inst{4} = 0b1;
1062}
1063
Evan Cheng12c3a532008-11-06 17:48:05 +00001064// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001065// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1066// classes (AXI1, et.al.) and so have encoding information and such,
1067// which is suboptimal. Once the rest of the code emitter (including
1068// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001069// pseudos. As is, the encoding information ends up being ignored,
1070// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001071let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001072def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001073 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001074 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001075
Evan Cheng325474e2008-01-07 23:56:57 +00001076let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001077def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001078 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001079 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001080
Evan Chengd87293c2008-11-06 08:47:38 +00001081def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001082 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001083 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1084
Evan Chengd87293c2008-11-06 08:47:38 +00001085def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001086 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001087 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1088
Evan Chengd87293c2008-11-06 08:47:38 +00001089def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001090 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001091 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1092
Evan Chengd87293c2008-11-06 08:47:38 +00001093def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001094 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001095 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1096}
Chris Lattner13c63102008-01-06 05:55:01 +00001097let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001098def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001099 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001100 [(store GPR:$src, addrmodepc:$addr)]>;
1101
Evan Chengd87293c2008-11-06 08:47:38 +00001102def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001103 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001104 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1105
Evan Chengd87293c2008-11-06 08:47:38 +00001106def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001107 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001108 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1109}
Evan Cheng12c3a532008-11-06 17:48:05 +00001110} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001111
Evan Chenge07715c2009-06-23 05:25:29 +00001112
1113// LEApcrel - Load a pc-relative address into a register without offending the
1114// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001115// FIXME: These are marked as pseudos, but they're really not(?). They're just
1116// the ADR instruction. Is this the right way to handle that? They need
1117// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001118let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001119let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001120def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001121 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001122 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001123
Jim Grosbacha967d112010-06-21 21:27:27 +00001124} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001125def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001126 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001127 Pseudo, IIC_iALUi,
1128 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001129 let Inst{25} = 1;
1130}
Evan Chenge07715c2009-06-23 05:25:29 +00001131
Evan Chenga8e29892007-01-19 07:51:42 +00001132//===----------------------------------------------------------------------===//
1133// Control Flow Instructions.
1134//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001135
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001136let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1137 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001138 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001139 "bx", "\tlr", [(ARMretflag)]>,
1140 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001141 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001142 }
1143
1144 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001145 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001146 "mov", "\tpc, lr", [(ARMretflag)]>,
1147 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001148 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001149 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001150}
Rafael Espindola27185192006-09-29 21:20:16 +00001151
Bob Wilson04ea6e52009-10-28 00:37:03 +00001152// Indirect branches
1153let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001154 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001155 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001156 [(brind GPR:$dst)]>,
1157 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001158 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001159 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001160 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001161 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001162
1163 // ARMV4 only
1164 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1165 [(brind GPR:$dst)]>,
1166 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001167 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001168 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001169 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001170 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001171}
1172
Evan Chenga8e29892007-01-19 07:51:42 +00001173// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001174// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001175let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001176 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbache6913602010-11-03 01:01:43 +00001177 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001178 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001179 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Jim Grosbache6913602010-11-03 01:01:43 +00001180 "ldm${mode}${p}\t$Rn!, $dsts",
1181 "$Rn = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001182
Bob Wilson54fc1242009-06-22 21:01:46 +00001183// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001184let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001185 Defs = [R0, R1, R2, R3, R12, LR,
1186 D0, D1, D2, D3, D4, D5, D6, D7,
1187 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001188 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001189 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001190 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001191 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001192 Requires<[IsARM, IsNotDarwin]> {
1193 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001194 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001195 }
Evan Cheng277f0742007-06-19 21:05:09 +00001196
Evan Cheng12c3a532008-11-06 17:48:05 +00001197 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001198 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001199 [(ARMcall_pred tglobaladdr:$func)]>,
1200 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001201
Evan Chenga8e29892007-01-19 07:51:42 +00001202 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001203 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001204 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001205 [(ARMcall GPR:$func)]>,
1206 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001207 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001208 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001209 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001210 }
1211
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001212 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001213 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1214 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001215 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001216 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001217 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001218 bits<4> func;
1219 let Inst{27-4} = 0b000100101111111111110001;
1220 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001221 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001222
1223 // ARMv4
1224 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1225 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1226 [(ARMcall_nolink tGPR:$func)]>,
1227 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001228 bits<4> func;
1229 let Inst{27-4} = 0b000110100000111100000000;
1230 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001231 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001232}
1233
1234// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001235let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001236 Defs = [R0, R1, R2, R3, R9, R12, LR,
1237 D0, D1, D2, D3, D4, D5, D6, D7,
1238 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001239 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001240 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001241 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001242 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1243 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001244 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001245 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001246
1247 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001248 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001249 [(ARMcall_pred tglobaladdr:$func)]>,
1250 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001251
1252 // ARMv5T and above
1253 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001254 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001255 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001256 bits<4> func;
1257 let Inst{27-4} = 0b000100101111111111110011;
1258 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001259 }
1260
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001261 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001262 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1263 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001264 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001265 [(ARMcall_nolink tGPR:$func)]>,
1266 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001267 bits<4> func;
1268 let Inst{27-4} = 0b000100101111111111110001;
1269 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001270 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001271
1272 // ARMv4
1273 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1274 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1275 [(ARMcall_nolink tGPR:$func)]>,
1276 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001277 bits<4> func;
1278 let Inst{27-4} = 0b000110100000111100000000;
1279 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001280 }
Rafael Espindola35574632006-07-18 17:00:30 +00001281}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001282
Dale Johannesen51e28e62010-06-03 21:09:53 +00001283// Tail calls.
1284
Jim Grosbach832859d2010-10-13 22:09:34 +00001285// FIXME: These should probably be xformed into the non-TC versions of the
1286// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001287let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1288 // Darwin versions.
1289 let Defs = [R0, R1, R2, R3, R9, R12,
1290 D0, D1, D2, D3, D4, D5, D6, D7,
1291 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1292 D27, D28, D29, D30, D31, PC],
1293 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001294 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1295 Pseudo, IIC_Br,
1296 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001297
Evan Cheng6523d2f2010-06-19 00:11:54 +00001298 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1299 Pseudo, IIC_Br,
1300 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001301
Evan Cheng6523d2f2010-06-19 00:11:54 +00001302 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001303 IIC_Br, "b\t$dst @ TAILCALL",
1304 []>, Requires<[IsDarwin]>;
1305
1306 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001307 IIC_Br, "b.w\t$dst @ TAILCALL",
1308 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001309
Evan Cheng6523d2f2010-06-19 00:11:54 +00001310 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1311 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1312 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001313 bits<4> dst;
1314 let Inst{31-4} = 0b1110000100101111111111110001;
1315 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001316 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001317 }
1318
1319 // Non-Darwin versions (the difference is R9).
1320 let Defs = [R0, R1, R2, R3, R12,
1321 D0, D1, D2, D3, D4, D5, D6, D7,
1322 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1323 D27, D28, D29, D30, D31, PC],
1324 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001325 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1326 Pseudo, IIC_Br,
1327 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001328
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001329 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001330 Pseudo, IIC_Br,
1331 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001332
Evan Cheng6523d2f2010-06-19 00:11:54 +00001333 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1334 IIC_Br, "b\t$dst @ TAILCALL",
1335 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001336
Evan Cheng6523d2f2010-06-19 00:11:54 +00001337 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1338 IIC_Br, "b.w\t$dst @ TAILCALL",
1339 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001340
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001341 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001342 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1343 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001344 bits<4> dst;
1345 let Inst{31-4} = 0b1110000100101111111111110001;
1346 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001347 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001348 }
1349}
1350
David Goodwin1a8f36e2009-08-12 18:31:53 +00001351let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001352 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001353 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001354 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001355 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001356 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001357
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001358 let isNotDuplicable = 1, isIndirectBranch = 1,
1359 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1360 isCodeGenOnly = 1 in {
1361 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1362 IIC_Br, "mov\tpc, $target$jt",
1363 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1364 let Inst{11-4} = 0b00000000;
1365 let Inst{15-12} = 0b1111;
1366 let Inst{20} = 0; // S Bit
1367 let Inst{24-21} = 0b1101;
1368 let Inst{27-25} = 0b000;
1369 }
1370 def BR_JTm : JTI<(outs),
1371 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1372 IIC_Br, "ldr\tpc, $target$jt",
1373 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1374 imm:$id)]> {
1375 let Inst{15-12} = 0b1111;
1376 let Inst{20} = 1; // L bit
1377 let Inst{21} = 0; // W bit
1378 let Inst{22} = 0; // B bit
1379 let Inst{24} = 1; // P bit
1380 let Inst{27-25} = 0b011;
1381 }
1382 def BR_JTadd : JTI<(outs),
1383 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1384 IIC_Br, "add\tpc, $target, $idx$jt",
1385 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1386 imm:$id)]> {
1387 let Inst{15-12} = 0b1111;
1388 let Inst{20} = 0; // S bit
1389 let Inst{24-21} = 0b0100;
1390 let Inst{27-25} = 0b000;
1391 }
1392 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001393 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001394
Evan Chengc85e8322007-07-05 07:13:32 +00001395 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001396 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001397 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001398 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001399 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001400}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001401
Johnny Chena1e76212010-02-13 02:51:09 +00001402// Branch and Exchange Jazelle -- for disassembly only
1403def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1404 [/* For disassembly only; pattern left blank */]> {
1405 let Inst{23-20} = 0b0010;
1406 //let Inst{19-8} = 0xfff;
1407 let Inst{7-4} = 0b0010;
1408}
1409
Johnny Chen0296f3e2010-02-16 21:59:54 +00001410// Secure Monitor Call is a system instruction -- for disassembly only
1411def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1412 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001413 bits<4> opt;
1414 let Inst{23-4} = 0b01100000000000000111;
1415 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001416}
1417
Johnny Chen64dfb782010-02-16 20:04:27 +00001418// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001419let isCall = 1 in {
1420def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001421 [/* For disassembly only; pattern left blank */]> {
1422 bits<24> svc;
1423 let Inst{23-0} = svc;
1424}
Johnny Chen85d5a892010-02-10 18:02:25 +00001425}
1426
Johnny Chenfb566792010-02-17 21:39:10 +00001427// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001428let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001429def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1430 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001431 [/* For disassembly only; pattern left blank */]> {
1432 let Inst{31-28} = 0b1111;
1433 let Inst{22-20} = 0b110; // W = 1
1434}
1435
Jim Grosbache6913602010-11-03 01:01:43 +00001436def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1437 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001438 [/* For disassembly only; pattern left blank */]> {
1439 let Inst{31-28} = 0b1111;
1440 let Inst{22-20} = 0b100; // W = 0
1441}
1442
Johnny Chenfb566792010-02-17 21:39:10 +00001443// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001444def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1445 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001446 [/* For disassembly only; pattern left blank */]> {
1447 let Inst{31-28} = 0b1111;
1448 let Inst{22-20} = 0b011; // W = 1
1449}
1450
Jim Grosbache6913602010-11-03 01:01:43 +00001451def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1452 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001453 [/* For disassembly only; pattern left blank */]> {
1454 let Inst{31-28} = 0b1111;
1455 let Inst{22-20} = 0b001; // W = 0
1456}
Chris Lattner39ee0362010-10-31 19:10:56 +00001457} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001458
Evan Chenga8e29892007-01-19 07:51:42 +00001459//===----------------------------------------------------------------------===//
1460// Load / store Instructions.
1461//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001462
Evan Chenga8e29892007-01-19 07:51:42 +00001463// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001464
1465
Evan Cheng7e2fe912010-10-28 06:47:08 +00001466defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001467 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001468defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001469 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001470defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001471 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001472defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001473 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001474
Evan Chengfa775d02007-03-19 07:20:03 +00001475// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001476let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1477 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001478def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001479 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1480 bits<4> Rt;
1481 bits<17> addr;
1482 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1483 let Inst{19-16} = 0b1111;
1484 let Inst{15-12} = Rt;
1485 let Inst{11-0} = addr{11-0}; // imm12
1486}
Evan Chengfa775d02007-03-19 07:20:03 +00001487
Evan Chenga8e29892007-01-19 07:51:42 +00001488// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001489def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001490 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001491 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001492
Evan Chenga8e29892007-01-19 07:51:42 +00001493// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001494def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001495 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001496 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001497
David Goodwin5d598aa2009-08-19 18:00:44 +00001498def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001499 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001500 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001501
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001502let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1503 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001504// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001505def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001506 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001507 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001508
Evan Chenga8e29892007-01-19 07:51:42 +00001509// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001510def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001511 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001512 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001513
Evan Chengd87293c2008-11-06 08:47:38 +00001514def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001515 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001516 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001517
Evan Chengd87293c2008-11-06 08:47:38 +00001518def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001519 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001520 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001521
Evan Chengd87293c2008-11-06 08:47:38 +00001522def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001523 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001524 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001525
Evan Chengd87293c2008-11-06 08:47:38 +00001526def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001527 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001528 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001529
Evan Chengd87293c2008-11-06 08:47:38 +00001530def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001531 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001532 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001533
Evan Chengd87293c2008-11-06 08:47:38 +00001534def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001535 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001536 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001537
Evan Chengd87293c2008-11-06 08:47:38 +00001538def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001539 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001540 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001541
Evan Chengd87293c2008-11-06 08:47:38 +00001542def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001543 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001544 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001545
Evan Chengd87293c2008-11-06 08:47:38 +00001546def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001547 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001548 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001549
1550// For disassembly only
1551def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001552 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001553 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1554 Requires<[IsARM, HasV5TE]>;
1555
1556// For disassembly only
1557def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001558 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001559 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1560 Requires<[IsARM, HasV5TE]>;
1561
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001562} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001563
Johnny Chenadb561d2010-02-18 03:27:42 +00001564// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001565
1566def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001567 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001568 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1569 let Inst{21} = 1; // overwrite
1570}
1571
1572def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001573 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001574 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1575 let Inst{21} = 1; // overwrite
1576}
1577
1578def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001579 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001580 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1581 let Inst{21} = 1; // overwrite
1582}
1583
1584def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001585 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001586 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1587 let Inst{21} = 1; // overwrite
1588}
1589
1590def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001591 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001592 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001593 let Inst{21} = 1; // overwrite
1594}
1595
Evan Chenga8e29892007-01-19 07:51:42 +00001596// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001597
1598// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001599def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001600 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001601 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1602
Evan Chenga8e29892007-01-19 07:51:42 +00001603// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001604let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1605 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001606def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001607 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001608 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001609
1610// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001611def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001612 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001613 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001614 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001615 [(set GPR:$base_wb,
1616 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1617
Evan Chengd87293c2008-11-06 08:47:38 +00001618def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001619 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001620 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001621 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001622 [(set GPR:$base_wb,
1623 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1624
Evan Chengd87293c2008-11-06 08:47:38 +00001625def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001626 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001627 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001628 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001629 [(set GPR:$base_wb,
1630 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1631
Evan Chengd87293c2008-11-06 08:47:38 +00001632def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001633 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001634 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001635 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001636 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1637 GPR:$base, am3offset:$offset))]>;
1638
Evan Chengd87293c2008-11-06 08:47:38 +00001639def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001640 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001641 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001642 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001643 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1644 GPR:$base, am2offset:$offset))]>;
1645
Evan Chengd87293c2008-11-06 08:47:38 +00001646def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001647 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001648 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001649 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001650 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1651 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001652
Johnny Chen39a4bb32010-02-18 22:31:18 +00001653// For disassembly only
1654def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1655 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001656 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001657 "strd", "\t$src1, $src2, [$base, $offset]!",
1658 "$base = $base_wb", []>;
1659
1660// For disassembly only
1661def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1662 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001663 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001664 "strd", "\t$src1, $src2, [$base], $offset",
1665 "$base = $base_wb", []>;
1666
Johnny Chenad4df4c2010-03-01 19:22:00 +00001667// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001668
1669def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001670 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001671 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001672 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1673 [/* For disassembly only; pattern left blank */]> {
1674 let Inst{21} = 1; // overwrite
1675}
1676
1677def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001678 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001679 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001680 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1681 [/* For disassembly only; pattern left blank */]> {
1682 let Inst{21} = 1; // overwrite
1683}
1684
Johnny Chenad4df4c2010-03-01 19:22:00 +00001685def STRHT: AI3sthpo<(outs GPR:$base_wb),
1686 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001687 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001688 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1689 [/* For disassembly only; pattern left blank */]> {
1690 let Inst{21} = 1; // overwrite
1691}
1692
Evan Chenga8e29892007-01-19 07:51:42 +00001693//===----------------------------------------------------------------------===//
1694// Load / store multiple Instructions.
1695//
1696
Chris Lattner39ee0362010-10-31 19:10:56 +00001697let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1698 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001699def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001700 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001701 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Jim Grosbache6913602010-11-03 01:01:43 +00001702 "ldm${amode}${p}\t$Rn, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001703
Jim Grosbache6913602010-11-03 01:01:43 +00001704def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001705 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001706 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001707 "ldm${amode}${p}\t$Rn!, $dsts",
1708 "$Rn = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001709} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001710
Chris Lattner39ee0362010-10-31 19:10:56 +00001711let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1712 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001713def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001714 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001715 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Jim Grosbache6913602010-11-03 01:01:43 +00001716 "stm${amode}${p}\t$Rn, $srcs", "", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001717
Jim Grosbache6913602010-11-03 01:01:43 +00001718def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001719 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001720 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001721 "stm${amode}${p}\t$Rn!, $srcs",
1722 "$Rn = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001723} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001724
1725//===----------------------------------------------------------------------===//
1726// Move Instructions.
1727//
1728
Evan Chengcd799b92009-06-12 20:46:18 +00001729let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001730def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1731 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1732 bits<4> Rd;
1733 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001734
Johnny Chen04301522009-11-07 00:54:36 +00001735 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001736 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001737 let Inst{3-0} = Rm;
1738 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001739}
1740
Dale Johannesen38d5f042010-06-15 22:24:08 +00001741// A version for the smaller set of tail call registers.
1742let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001743def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001744 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1745 bits<4> Rd;
1746 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001747
Dale Johannesen38d5f042010-06-15 22:24:08 +00001748 let Inst{11-4} = 0b00000000;
1749 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001750 let Inst{3-0} = Rm;
1751 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001752}
1753
Evan Chengf40deed2010-10-27 23:41:30 +00001754def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001755 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001756 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1757 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001758 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001759 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001760 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001761 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001762 let Inst{25} = 0;
1763}
Evan Chenga2515702007-03-19 07:09:02 +00001764
Evan Chengb3379fb2009-02-05 08:42:55 +00001765let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001766def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1767 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001768 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001769 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001770 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001771 let Inst{15-12} = Rd;
1772 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001773 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001774}
1775
1776let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001777def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001778 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001779 "movw", "\t$Rd, $imm",
1780 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001781 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001782 bits<4> Rd;
1783 bits<16> imm;
1784 let Inst{15-12} = Rd;
1785 let Inst{11-0} = imm{11-0};
1786 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001787 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001788 let Inst{25} = 1;
1789}
1790
Jim Grosbach1de588d2010-10-14 18:54:27 +00001791let Constraints = "$src = $Rd" in
1792def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001793 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001794 "movt", "\t$Rd, $imm",
1795 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001796 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001797 lo16AllZero:$imm))]>, UnaryDP,
1798 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001799 bits<4> Rd;
1800 bits<16> imm;
1801 let Inst{15-12} = Rd;
1802 let Inst{11-0} = imm{11-0};
1803 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001804 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001805 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001806}
Evan Cheng13ab0202007-07-10 18:08:01 +00001807
Evan Cheng20956592009-10-21 08:15:52 +00001808def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1809 Requires<[IsARM, HasV6T2]>;
1810
David Goodwinca01a8d2009-09-01 18:32:09 +00001811let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001812def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1813 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1814 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001815
1816// These aren't really mov instructions, but we have to define them this way
1817// due to flag operands.
1818
Evan Cheng071a2792007-09-11 19:55:27 +00001819let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001820def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1821 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1822 Requires<[IsARM]>;
1823def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1824 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1825 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001826}
Evan Chenga8e29892007-01-19 07:51:42 +00001827
Evan Chenga8e29892007-01-19 07:51:42 +00001828//===----------------------------------------------------------------------===//
1829// Extend Instructions.
1830//
1831
1832// Sign extenders
1833
Evan Cheng576a3962010-09-25 00:49:35 +00001834defm SXTB : AI_ext_rrot<0b01101010,
1835 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1836defm SXTH : AI_ext_rrot<0b01101011,
1837 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001838
Evan Cheng576a3962010-09-25 00:49:35 +00001839defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001840 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001841defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001842 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001843
Johnny Chen2ec5e492010-02-22 21:50:40 +00001844// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001845defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001846
1847// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001848defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001849
1850// Zero extenders
1851
1852let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001853defm UXTB : AI_ext_rrot<0b01101110,
1854 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1855defm UXTH : AI_ext_rrot<0b01101111,
1856 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1857defm UXTB16 : AI_ext_rrot<0b01101100,
1858 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001859
Jim Grosbach542f6422010-07-28 23:25:44 +00001860// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1861// The transformation should probably be done as a combiner action
1862// instead so we can include a check for masking back in the upper
1863// eight bits of the source into the lower eight bits of the result.
1864//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1865// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001866def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001867 (UXTB16r_rot GPR:$Src, 8)>;
1868
Evan Cheng576a3962010-09-25 00:49:35 +00001869defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001870 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001871defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001872 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001873}
1874
Evan Chenga8e29892007-01-19 07:51:42 +00001875// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001876// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001877defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001878
Evan Chenga8e29892007-01-19 07:51:42 +00001879
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001880def SBFX : I<(outs GPR:$Rd),
1881 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001882 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001883 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001884 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001885 bits<4> Rd;
1886 bits<4> Rn;
1887 bits<5> lsb;
1888 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001889 let Inst{27-21} = 0b0111101;
1890 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001891 let Inst{20-16} = width;
1892 let Inst{15-12} = Rd;
1893 let Inst{11-7} = lsb;
1894 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001895}
1896
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001897def UBFX : I<(outs GPR:$Rd),
1898 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001899 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001900 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001901 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001902 bits<4> Rd;
1903 bits<4> Rn;
1904 bits<5> lsb;
1905 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001906 let Inst{27-21} = 0b0111111;
1907 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001908 let Inst{20-16} = width;
1909 let Inst{15-12} = Rd;
1910 let Inst{11-7} = lsb;
1911 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001912}
1913
Evan Chenga8e29892007-01-19 07:51:42 +00001914//===----------------------------------------------------------------------===//
1915// Arithmetic Instructions.
1916//
1917
Jim Grosbach26421962008-10-14 20:36:24 +00001918defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001919 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001920 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001921defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001922 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001923 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001924
Evan Chengc85e8322007-07-05 07:13:32 +00001925// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001926defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001927 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001928 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1929defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001930 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001931 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001932
Evan Cheng62674222009-06-25 23:34:10 +00001933defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001934 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001935defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001936 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001937defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001938 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001939defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001940 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001941
Jim Grosbach84760882010-10-15 18:42:41 +00001942def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1943 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1944 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1945 bits<4> Rd;
1946 bits<4> Rn;
1947 bits<12> imm;
1948 let Inst{25} = 1;
1949 let Inst{15-12} = Rd;
1950 let Inst{19-16} = Rn;
1951 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001952}
Evan Cheng13ab0202007-07-10 18:08:01 +00001953
Bob Wilsoncff71782010-08-05 18:23:43 +00001954// The reg/reg form is only defined for the disassembler; for codegen it is
1955// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001956def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1957 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001958 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001959 bits<4> Rd;
1960 bits<4> Rn;
1961 bits<4> Rm;
1962 let Inst{11-4} = 0b00000000;
1963 let Inst{25} = 0;
1964 let Inst{3-0} = Rm;
1965 let Inst{15-12} = Rd;
1966 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001967}
1968
Jim Grosbach84760882010-10-15 18:42:41 +00001969def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1970 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1971 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1972 bits<4> Rd;
1973 bits<4> Rn;
1974 bits<12> shift;
1975 let Inst{25} = 0;
1976 let Inst{11-0} = shift;
1977 let Inst{15-12} = Rd;
1978 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001979}
Evan Chengc85e8322007-07-05 07:13:32 +00001980
1981// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001982let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001983def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1984 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1985 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1986 bits<4> Rd;
1987 bits<4> Rn;
1988 bits<12> imm;
1989 let Inst{25} = 1;
1990 let Inst{20} = 1;
1991 let Inst{15-12} = Rd;
1992 let Inst{19-16} = Rn;
1993 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001994}
Jim Grosbach84760882010-10-15 18:42:41 +00001995def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1996 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1997 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1998 bits<4> Rd;
1999 bits<4> Rn;
2000 bits<12> shift;
2001 let Inst{25} = 0;
2002 let Inst{20} = 1;
2003 let Inst{11-0} = shift;
2004 let Inst{15-12} = Rd;
2005 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002006}
Evan Cheng071a2792007-09-11 19:55:27 +00002007}
Evan Chengc85e8322007-07-05 07:13:32 +00002008
Evan Cheng62674222009-06-25 23:34:10 +00002009let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002010def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2011 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2012 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002013 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002014 bits<4> Rd;
2015 bits<4> Rn;
2016 bits<12> imm;
2017 let Inst{25} = 1;
2018 let Inst{15-12} = Rd;
2019 let Inst{19-16} = Rn;
2020 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002021}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002022// The reg/reg form is only defined for the disassembler; for codegen it is
2023// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002024def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2025 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002026 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002027 bits<4> Rd;
2028 bits<4> Rn;
2029 bits<4> Rm;
2030 let Inst{11-4} = 0b00000000;
2031 let Inst{25} = 0;
2032 let Inst{3-0} = Rm;
2033 let Inst{15-12} = Rd;
2034 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002035}
Jim Grosbach84760882010-10-15 18:42:41 +00002036def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2037 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2038 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002039 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002040 bits<4> Rd;
2041 bits<4> Rn;
2042 bits<12> shift;
2043 let Inst{25} = 0;
2044 let Inst{11-0} = shift;
2045 let Inst{15-12} = Rd;
2046 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002047}
Evan Cheng62674222009-06-25 23:34:10 +00002048}
2049
2050// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002051let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002052def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2053 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2054 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002055 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002056 bits<4> Rd;
2057 bits<4> Rn;
2058 bits<12> imm;
2059 let Inst{25} = 1;
2060 let Inst{20} = 1;
2061 let Inst{15-12} = Rd;
2062 let Inst{19-16} = Rn;
2063 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002064}
Jim Grosbach84760882010-10-15 18:42:41 +00002065def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2066 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2067 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002068 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002069 bits<4> Rd;
2070 bits<4> Rn;
2071 bits<12> shift;
2072 let Inst{25} = 0;
2073 let Inst{20} = 1;
2074 let Inst{11-0} = shift;
2075 let Inst{15-12} = Rd;
2076 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002077}
Evan Cheng071a2792007-09-11 19:55:27 +00002078}
Evan Cheng2c614c52007-06-06 10:17:05 +00002079
Evan Chenga8e29892007-01-19 07:51:42 +00002080// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002081// The assume-no-carry-in form uses the negation of the input since add/sub
2082// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2083// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2084// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002085def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2086 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002087def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2088 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2089// The with-carry-in form matches bitwise not instead of the negation.
2090// Effectively, the inverse interpretation of the carry flag already accounts
2091// for part of the negation.
2092def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2093 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002094
2095// Note: These are implemented in C++ code, because they have to generate
2096// ADD/SUBrs instructions, which use a complex pattern that a xform function
2097// cannot produce.
2098// (mul X, 2^n+1) -> (add (X << n), X)
2099// (mul X, 2^n-1) -> (rsb X, (X << n))
2100
Johnny Chen667d1272010-02-22 18:50:54 +00002101// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002102// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002103class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002104 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002105 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2106 opc, "\t$Rd, $Rn, $Rm", pattern> {
2107 bits<4> Rd;
2108 bits<4> Rn;
2109 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002110 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002111 let Inst{11-4} = op11_4;
2112 let Inst{19-16} = Rn;
2113 let Inst{15-12} = Rd;
2114 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002115}
2116
Johnny Chen667d1272010-02-22 18:50:54 +00002117// Saturating add/subtract -- for disassembly only
2118
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002119def QADD : AAI<0b00010000, 0b00000101, "qadd",
2120 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2121def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2122 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2123def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2124def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2125
2126def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2127def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2128def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2129def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2130def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2131def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2132def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2133def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2134def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2135def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2136def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2137def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002138
2139// Signed/Unsigned add/subtract -- for disassembly only
2140
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002141def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2142def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2143def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2144def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2145def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2146def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2147def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2148def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2149def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2150def USAX : AAI<0b01100101, 0b11110101, "usax">;
2151def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2152def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002153
2154// Signed/Unsigned halving add/subtract -- for disassembly only
2155
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002156def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2157def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2158def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2159def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2160def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2161def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2162def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2163def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2164def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2165def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2166def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2167def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002168
Johnny Chenadc77332010-02-26 22:04:29 +00002169// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002170
Jim Grosbach70987fb2010-10-18 23:35:38 +00002171def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002172 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002173 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002174 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002175 bits<4> Rd;
2176 bits<4> Rn;
2177 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002178 let Inst{27-20} = 0b01111000;
2179 let Inst{15-12} = 0b1111;
2180 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002181 let Inst{19-16} = Rd;
2182 let Inst{11-8} = Rm;
2183 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002184}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002185def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002186 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002187 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002188 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002189 bits<4> Rd;
2190 bits<4> Rn;
2191 bits<4> Rm;
2192 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002193 let Inst{27-20} = 0b01111000;
2194 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002195 let Inst{19-16} = Rd;
2196 let Inst{15-12} = Ra;
2197 let Inst{11-8} = Rm;
2198 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002199}
2200
2201// Signed/Unsigned saturate -- for disassembly only
2202
Jim Grosbach70987fb2010-10-18 23:35:38 +00002203def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2204 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002205 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002206 bits<4> Rd;
2207 bits<5> sat_imm;
2208 bits<4> Rn;
2209 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002210 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002211 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002212 let Inst{20-16} = sat_imm;
2213 let Inst{15-12} = Rd;
2214 let Inst{11-7} = sh{7-3};
2215 let Inst{6} = sh{0};
2216 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002217}
2218
Jim Grosbach70987fb2010-10-18 23:35:38 +00002219def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2220 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002221 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002222 bits<4> Rd;
2223 bits<4> sat_imm;
2224 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002225 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002226 let Inst{11-4} = 0b11110011;
2227 let Inst{15-12} = Rd;
2228 let Inst{19-16} = sat_imm;
2229 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002230}
2231
Jim Grosbach70987fb2010-10-18 23:35:38 +00002232def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2233 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002234 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002235 bits<4> Rd;
2236 bits<5> sat_imm;
2237 bits<4> Rn;
2238 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002239 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002240 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002241 let Inst{15-12} = Rd;
2242 let Inst{11-7} = sh{7-3};
2243 let Inst{6} = sh{0};
2244 let Inst{20-16} = sat_imm;
2245 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002246}
2247
Jim Grosbach70987fb2010-10-18 23:35:38 +00002248def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2249 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002250 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002251 bits<4> Rd;
2252 bits<4> sat_imm;
2253 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002254 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002255 let Inst{11-4} = 0b11110011;
2256 let Inst{15-12} = Rd;
2257 let Inst{19-16} = sat_imm;
2258 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002259}
Evan Chenga8e29892007-01-19 07:51:42 +00002260
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002261def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2262def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002263
Evan Chenga8e29892007-01-19 07:51:42 +00002264//===----------------------------------------------------------------------===//
2265// Bitwise Instructions.
2266//
2267
Jim Grosbach26421962008-10-14 20:36:24 +00002268defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002269 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002270 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002271defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002272 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002273 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002274defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002275 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002276 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002277defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002278 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002279 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002280
Jim Grosbach3fea191052010-10-21 22:03:21 +00002281def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002282 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002283 "bfc", "\t$Rd, $imm", "$src = $Rd",
2284 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002285 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002286 bits<4> Rd;
2287 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002288 let Inst{27-21} = 0b0111110;
2289 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002290 let Inst{15-12} = Rd;
2291 let Inst{11-7} = imm{4-0}; // lsb
2292 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002293}
2294
Johnny Chenb2503c02010-02-17 06:31:48 +00002295// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002296def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002297 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002298 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2299 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002300 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002301 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002302 bits<4> Rd;
2303 bits<4> Rn;
2304 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002305 let Inst{27-21} = 0b0111110;
2306 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002307 let Inst{15-12} = Rd;
2308 let Inst{11-7} = imm{4-0}; // lsb
2309 let Inst{20-16} = imm{9-5}; // width
2310 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002311}
2312
Jim Grosbach36860462010-10-21 22:19:32 +00002313def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2314 "mvn", "\t$Rd, $Rm",
2315 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2316 bits<4> Rd;
2317 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002318 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002319 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002320 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002321 let Inst{15-12} = Rd;
2322 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002323}
Jim Grosbach36860462010-10-21 22:19:32 +00002324def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2325 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2326 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2327 bits<4> Rd;
2328 bits<4> Rm;
2329 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002330 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002331 let Inst{19-16} = 0b0000;
2332 let Inst{15-12} = Rd;
2333 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002334}
Evan Chengb3379fb2009-02-05 08:42:55 +00002335let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002336def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2337 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2338 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2339 bits<4> Rd;
2340 bits<4> Rm;
2341 bits<12> imm;
2342 let Inst{25} = 1;
2343 let Inst{19-16} = 0b0000;
2344 let Inst{15-12} = Rd;
2345 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002346}
Evan Chenga8e29892007-01-19 07:51:42 +00002347
2348def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2349 (BICri GPR:$src, so_imm_not:$imm)>;
2350
2351//===----------------------------------------------------------------------===//
2352// Multiply Instructions.
2353//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002354class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2355 string opc, string asm, list<dag> pattern>
2356 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2357 bits<4> Rd;
2358 bits<4> Rm;
2359 bits<4> Rn;
2360 let Inst{19-16} = Rd;
2361 let Inst{11-8} = Rm;
2362 let Inst{3-0} = Rn;
2363}
2364class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2365 string opc, string asm, list<dag> pattern>
2366 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2367 bits<4> RdLo;
2368 bits<4> RdHi;
2369 bits<4> Rm;
2370 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002371 let Inst{19-16} = RdHi;
2372 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002373 let Inst{11-8} = Rm;
2374 let Inst{3-0} = Rn;
2375}
Evan Chenga8e29892007-01-19 07:51:42 +00002376
Evan Cheng8de898a2009-06-26 00:19:44 +00002377let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002378def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2379 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2380 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002381
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002382def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2383 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2384 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2385 bits<4> Ra;
2386 let Inst{15-12} = Ra;
2387}
Evan Chenga8e29892007-01-19 07:51:42 +00002388
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002389def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002390 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002391 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002392 Requires<[IsARM, HasV6T2]> {
2393 bits<4> Rd;
2394 bits<4> Rm;
2395 bits<4> Rn;
2396 let Inst{19-16} = Rd;
2397 let Inst{11-8} = Rm;
2398 let Inst{3-0} = Rn;
2399}
Evan Chengedcbada2009-07-06 22:05:45 +00002400
Evan Chenga8e29892007-01-19 07:51:42 +00002401// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002402
Evan Chengcd799b92009-06-12 20:46:18 +00002403let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002404let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002405def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2406 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2407 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002408
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002409def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2410 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2411 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002412}
Evan Chenga8e29892007-01-19 07:51:42 +00002413
2414// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002415def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2416 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2417 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002418
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002419def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2420 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2421 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002422
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002423def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2424 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2425 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2426 Requires<[IsARM, HasV6]> {
2427 bits<4> RdLo;
2428 bits<4> RdHi;
2429 bits<4> Rm;
2430 bits<4> Rn;
2431 let Inst{19-16} = RdLo;
2432 let Inst{15-12} = RdHi;
2433 let Inst{11-8} = Rm;
2434 let Inst{3-0} = Rn;
2435}
Evan Chengcd799b92009-06-12 20:46:18 +00002436} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002437
2438// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002439def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2440 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2441 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002442 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002443 let Inst{15-12} = 0b1111;
2444}
Evan Cheng13ab0202007-07-10 18:08:01 +00002445
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002446def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2447 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002448 [/* For disassembly only; pattern left blank */]>,
2449 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002450 let Inst{15-12} = 0b1111;
2451}
2452
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002453def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2454 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2455 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2456 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2457 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002458
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002459def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2460 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2461 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002462 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002463 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002464
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002465def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2466 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2467 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2468 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2469 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002470
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002471def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2472 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2473 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002474 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002475 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002476
Raul Herbster37fb5b12007-08-30 23:25:47 +00002477multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002478 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2479 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2480 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2481 (sext_inreg GPR:$Rm, i16)))]>,
2482 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002483
Jim Grosbach3870b752010-10-22 18:35:16 +00002484 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2485 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2486 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2487 (sra GPR:$Rm, (i32 16))))]>,
2488 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002489
Jim Grosbach3870b752010-10-22 18:35:16 +00002490 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2491 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2492 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2493 (sext_inreg GPR:$Rm, i16)))]>,
2494 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002495
Jim Grosbach3870b752010-10-22 18:35:16 +00002496 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2497 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2498 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2499 (sra GPR:$Rm, (i32 16))))]>,
2500 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002501
Jim Grosbach3870b752010-10-22 18:35:16 +00002502 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2503 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2504 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2505 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2506 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002507
Jim Grosbach3870b752010-10-22 18:35:16 +00002508 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2509 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2510 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2511 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2512 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002513}
2514
Raul Herbster37fb5b12007-08-30 23:25:47 +00002515
2516multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002517 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2518 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2519 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2520 [(set GPR:$Rd, (add GPR:$Ra,
2521 (opnode (sext_inreg GPR:$Rn, i16),
2522 (sext_inreg GPR:$Rm, i16))))]>,
2523 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002524
Jim Grosbach3870b752010-10-22 18:35:16 +00002525 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2526 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2527 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2528 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2529 (sra GPR:$Rm, (i32 16)))))]>,
2530 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002531
Jim Grosbach3870b752010-10-22 18:35:16 +00002532 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2533 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2534 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2535 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2536 (sext_inreg GPR:$Rm, i16))))]>,
2537 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002538
Jim Grosbach3870b752010-10-22 18:35:16 +00002539 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2540 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2541 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2542 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2543 (sra GPR:$Rm, (i32 16)))))]>,
2544 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002545
Jim Grosbach3870b752010-10-22 18:35:16 +00002546 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2547 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2548 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2549 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2550 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2551 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002552
Jim Grosbach3870b752010-10-22 18:35:16 +00002553 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2554 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2555 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2556 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2557 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2558 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002559}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002560
Raul Herbster37fb5b12007-08-30 23:25:47 +00002561defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2562defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002563
Johnny Chen83498e52010-02-12 21:59:23 +00002564// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002565def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2566 (ins GPR:$Rn, GPR:$Rm),
2567 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002568 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002569 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002570
Jim Grosbach3870b752010-10-22 18:35:16 +00002571def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2572 (ins GPR:$Rn, GPR:$Rm),
2573 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002574 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002575 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002576
Jim Grosbach3870b752010-10-22 18:35:16 +00002577def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2578 (ins GPR:$Rn, GPR:$Rm),
2579 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002580 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002581 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002582
Jim Grosbach3870b752010-10-22 18:35:16 +00002583def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2584 (ins GPR:$Rn, GPR:$Rm),
2585 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002586 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002587 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002588
Johnny Chen667d1272010-02-22 18:50:54 +00002589// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002590class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2591 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002592 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002593 bits<4> Rn;
2594 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002595 let Inst{4} = 1;
2596 let Inst{5} = swap;
2597 let Inst{6} = sub;
2598 let Inst{7} = 0;
2599 let Inst{21-20} = 0b00;
2600 let Inst{22} = long;
2601 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002602 let Inst{11-8} = Rm;
2603 let Inst{3-0} = Rn;
2604}
2605class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2606 InstrItinClass itin, string opc, string asm>
2607 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2608 bits<4> Rd;
2609 let Inst{15-12} = 0b1111;
2610 let Inst{19-16} = Rd;
2611}
2612class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2613 InstrItinClass itin, string opc, string asm>
2614 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2615 bits<4> Ra;
2616 let Inst{15-12} = Ra;
2617}
2618class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2619 InstrItinClass itin, string opc, string asm>
2620 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2621 bits<4> RdLo;
2622 bits<4> RdHi;
2623 let Inst{19-16} = RdHi;
2624 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002625}
2626
2627multiclass AI_smld<bit sub, string opc> {
2628
Jim Grosbach385e1362010-10-22 19:15:30 +00002629 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2630 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002631
Jim Grosbach385e1362010-10-22 19:15:30 +00002632 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2633 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002634
Jim Grosbach385e1362010-10-22 19:15:30 +00002635 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2636 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2637 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002638
Jim Grosbach385e1362010-10-22 19:15:30 +00002639 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2640 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2641 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002642
2643}
2644
2645defm SMLA : AI_smld<0, "smla">;
2646defm SMLS : AI_smld<1, "smls">;
2647
Johnny Chen2ec5e492010-02-22 21:50:40 +00002648multiclass AI_sdml<bit sub, string opc> {
2649
Jim Grosbach385e1362010-10-22 19:15:30 +00002650 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2651 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2652 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2653 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002654}
2655
2656defm SMUA : AI_sdml<0, "smua">;
2657defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002658
Evan Chenga8e29892007-01-19 07:51:42 +00002659//===----------------------------------------------------------------------===//
2660// Misc. Arithmetic Instructions.
2661//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002662
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002663def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2664 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2665 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002666
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002667def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2668 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2669 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2670 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002671
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002672def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2673 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2674 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002675
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002676def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2677 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2678 [(set GPR:$Rd,
2679 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2680 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2681 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2682 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2683 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002684
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002685def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2686 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2687 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002688 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002689 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2690 (shl GPR:$Rm, (i32 8))), i16))]>,
2691 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002692
Bob Wilsonf955f292010-08-17 17:23:19 +00002693def lsl_shift_imm : SDNodeXForm<imm, [{
2694 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2695 return CurDAG->getTargetConstant(Sh, MVT::i32);
2696}]>;
2697
2698def lsl_amt : PatLeaf<(i32 imm), [{
2699 return (N->getZExtValue() < 32);
2700}], lsl_shift_imm>;
2701
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002702def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2703 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2704 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2705 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2706 (and (shl GPR:$Rm, lsl_amt:$sh),
2707 0xFFFF0000)))]>,
2708 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002709
Evan Chenga8e29892007-01-19 07:51:42 +00002710// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002711def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2712 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2713def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2714 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002715
Bob Wilsonf955f292010-08-17 17:23:19 +00002716def asr_shift_imm : SDNodeXForm<imm, [{
2717 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2718 return CurDAG->getTargetConstant(Sh, MVT::i32);
2719}]>;
2720
2721def asr_amt : PatLeaf<(i32 imm), [{
2722 return (N->getZExtValue() <= 32);
2723}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002724
Bob Wilsondc66eda2010-08-16 22:26:55 +00002725// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2726// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002727def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2728 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2729 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2730 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2731 (and (sra GPR:$Rm, asr_amt:$sh),
2732 0xFFFF)))]>,
2733 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002734
Evan Chenga8e29892007-01-19 07:51:42 +00002735// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2736// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002737def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002738 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002739def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002740 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2741 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002742
Evan Chenga8e29892007-01-19 07:51:42 +00002743//===----------------------------------------------------------------------===//
2744// Comparison Instructions...
2745//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002746
Jim Grosbach26421962008-10-14 20:36:24 +00002747defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002748 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002749 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002750
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002751// FIXME: We have to be careful when using the CMN instruction and comparison
2752// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002753// results:
2754//
2755// rsbs r1, r1, 0
2756// cmp r0, r1
2757// mov r0, #0
2758// it ls
2759// mov r0, #1
2760//
2761// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002762//
Bill Wendling6165e872010-08-26 18:33:51 +00002763// cmn r0, r1
2764// mov r0, #0
2765// it ls
2766// mov r0, #1
2767//
2768// However, the CMN gives the *opposite* result when r1 is 0. This is because
2769// the carry flag is set in the CMP case but not in the CMN case. In short, the
2770// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2771// value of r0 and the carry bit (because the "carry bit" parameter to
2772// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2773// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2774// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2775// parameter to AddWithCarry is defined as 0).
2776//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002777// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002778//
2779// x = 0
2780// ~x = 0xFFFF FFFF
2781// ~x + 1 = 0x1 0000 0000
2782// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2783//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002784// Therefore, we should disable CMN when comparing against zero, until we can
2785// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2786// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002787//
2788// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2789//
2790// This is related to <rdar://problem/7569620>.
2791//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002792//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2793// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002794
Evan Chenga8e29892007-01-19 07:51:42 +00002795// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002796defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002797 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002798 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002799defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002800 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002801 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002802
David Goodwinc0309b42009-06-29 15:33:01 +00002803defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002804 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002805 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2806defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002807 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002808 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002809
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002810//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2811// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002812
David Goodwinc0309b42009-06-29 15:33:01 +00002813def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002814 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002815
Evan Cheng218977b2010-07-13 19:27:42 +00002816// Pseudo i64 compares for some floating point compares.
2817let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2818 Defs = [CPSR] in {
2819def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002820 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002821 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002822 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2823
2824def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002825 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002826 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2827} // usesCustomInserter
2828
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002829
Evan Chenga8e29892007-01-19 07:51:42 +00002830// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002831// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002832// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002833// FIXME: These should all be pseudo-instructions that get expanded to
2834// the normal MOV instructions. That would fix the dependency on
2835// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002836let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002837def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2838 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2839 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2840 RegConstraint<"$false = $Rd">, UnaryDP {
2841 bits<4> Rd;
2842 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002843 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002844 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002845 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002846 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002847 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002848}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002849
Jim Grosbach27e90082010-10-29 19:28:17 +00002850def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2851 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2852 "mov", "\t$Rd, $shift",
2853 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2854 RegConstraint<"$false = $Rd">, UnaryDP {
2855 bits<4> Rd;
2856 bits<4> Rn;
2857 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002858 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002859 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002860 let Inst{19-16} = Rn;
2861 let Inst{15-12} = Rd;
2862 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002863}
2864
Jim Grosbach27e90082010-10-29 19:28:17 +00002865def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2866 DPFrm, IIC_iMOVi,
2867 "movw", "\t$Rd, $imm",
2868 []>,
2869 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2870 UnaryDP {
2871 bits<4> Rd;
2872 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002873 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002874 let Inst{20} = 0;
2875 let Inst{19-16} = imm{15-12};
2876 let Inst{15-12} = Rd;
2877 let Inst{11-0} = imm{11-0};
2878}
2879
2880def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2881 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2882 "mov", "\t$Rd, $imm",
2883 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2884 RegConstraint<"$false = $Rd">, UnaryDP {
2885 bits<4> Rd;
2886 bits<12> imm;
2887 let Inst{25} = 1;
2888 let Inst{20} = 0;
2889 let Inst{19-16} = 0b0000;
2890 let Inst{15-12} = Rd;
2891 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002892}
Owen Andersonf523e472010-09-23 23:45:25 +00002893} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002894
Jim Grosbach3728e962009-12-10 00:11:09 +00002895//===----------------------------------------------------------------------===//
2896// Atomic operations intrinsics
2897//
2898
Bob Wilsonf74a4292010-10-30 00:54:37 +00002899def memb_opt : Operand<i32> {
2900 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002901}
Jim Grosbach3728e962009-12-10 00:11:09 +00002902
Bob Wilsonf74a4292010-10-30 00:54:37 +00002903// memory barriers protect the atomic sequences
2904let hasSideEffects = 1 in {
2905def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2906 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2907 Requires<[IsARM, HasDB]> {
2908 bits<4> opt;
2909 let Inst{31-4} = 0xf57ff05;
2910 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002911}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002912
Johnny Chen7def14f2010-08-11 23:35:12 +00002913def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002914 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002915 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002916 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002917 // FIXME: add encoding
2918}
Jim Grosbach3728e962009-12-10 00:11:09 +00002919}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002920
Bob Wilsonf74a4292010-10-30 00:54:37 +00002921def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2922 "dsb", "\t$opt",
2923 [/* For disassembly only; pattern left blank */]>,
2924 Requires<[IsARM, HasDB]> {
2925 bits<4> opt;
2926 let Inst{31-4} = 0xf57ff04;
2927 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002928}
2929
Johnny Chenfd6037d2010-02-18 00:19:08 +00002930// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002931def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2932 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002933 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002934 let Inst{3-0} = 0b1111;
2935}
2936
Jim Grosbach66869102009-12-11 18:52:41 +00002937let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002938 let Uses = [CPSR] in {
2939 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002940 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002941 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2942 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002943 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002944 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2945 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002946 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002947 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2948 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002949 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002950 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2951 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002952 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002953 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2954 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002955 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002956 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2957 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002958 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002959 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2960 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002961 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002962 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2963 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002964 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002965 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2966 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002967 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002968 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2969 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002970 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002971 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2972 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002973 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002974 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2975 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002976 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002977 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2978 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002979 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002980 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2981 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002982 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002983 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2984 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002985 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002986 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2987 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002988 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002989 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2990 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002991 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002992 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2993
2994 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002995 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002996 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2997 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002998 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002999 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3000 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003001 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003002 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3003
Jim Grosbache801dc42009-12-12 01:40:06 +00003004 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003005 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003006 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3007 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003008 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003009 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3010 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003011 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003012 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3013}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003014}
3015
3016let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003017def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3018 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003019 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003020def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3021 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003022 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003023def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3024 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003025 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003026def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003027 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003028 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003029 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003030}
3031
Jim Grosbach86875a22010-10-29 19:58:57 +00003032let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3033def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003034 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003035 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003036 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003037def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003038 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003039 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003040 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003041def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003042 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003043 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003044 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003045def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3046 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003047 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003048 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003049 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003050}
3051
Johnny Chenb9436272010-02-17 22:37:58 +00003052// Clear-Exclusive is for disassembly only.
3053def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3054 [/* For disassembly only; pattern left blank */]>,
3055 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003056 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003057}
3058
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003059// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3060let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003061def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3062 [/* For disassembly only; pattern left blank */]>;
3063def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3064 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003065}
3066
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003067//===----------------------------------------------------------------------===//
3068// TLS Instructions
3069//
3070
3071// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003072// FIXME: This needs to be a pseudo of some sort so that we can get the
3073// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003074let isCall = 1,
3075 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003076 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003077 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003078 [(set R0, ARMthread_pointer)]>;
3079}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003080
Evan Chenga8e29892007-01-19 07:51:42 +00003081//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003082// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003083// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003084// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003085// Since by its nature we may be coming from some other function to get
3086// here, and we're using the stack frame for the containing function to
3087// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003088// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003089// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003090// except for our own input by listing the relevant registers in Defs. By
3091// doing so, we also cause the prologue/epilogue code to actively preserve
3092// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003093// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003094//
3095// These are pseudo-instructions and are lowered to individual MC-insts, so
3096// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003097let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003098 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3099 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003100 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003101 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003102 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003103 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003104 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003105 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3106 Requires<[IsARM, HasVFP2]>;
3107}
3108
3109let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003110 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3111 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003112 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3113 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003114 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003115 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3116 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003117}
3118
Jim Grosbach5eb19512010-05-22 01:06:18 +00003119// FIXME: Non-Darwin version(s)
3120let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3121 Defs = [ R7, LR, SP ] in {
3122def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3123 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003124 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003125 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3126 Requires<[IsARM, IsDarwin]>;
3127}
3128
Jim Grosbache4ad3872010-10-19 23:27:08 +00003129// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003130// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003131// handled when the pseudo is expanded (which happens before any passes
3132// that need the instruction size).
3133let isBarrier = 1, hasSideEffects = 1 in
3134def Int_eh_sjlj_dispatchsetup :
3135 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3136 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3137 Requires<[IsDarwin]>;
3138
Jim Grosbach0e0da732009-05-12 23:59:14 +00003139//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003140// Non-Instruction Patterns
3141//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003142
Evan Chenga8e29892007-01-19 07:51:42 +00003143// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003144
Evan Chenga8e29892007-01-19 07:51:42 +00003145// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003146// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003147let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003148def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3149 IIC_iMOVix2, "",
3150 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003151 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003152
Evan Chenga8e29892007-01-19 07:51:42 +00003153def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003154 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3155 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003156def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003157 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3158 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003159def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3160 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3161 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003162def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3163 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3164 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003165
Evan Cheng5adb66a2009-09-28 09:14:39 +00003166// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003167// This is a single pseudo instruction, the benefit is that it can be remat'd
3168// as a single unit instead of having to handle reg inputs.
3169// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003170let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003171def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3172 [(set GPR:$dst, (i32 imm:$src))]>,
3173 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003175// ConstantPool, GlobalAddress, and JumpTable
3176def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3177 Requires<[IsARM, DontUseMovt]>;
3178def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3179def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3180 Requires<[IsARM, UseMovt]>;
3181def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3182 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3183
Evan Chenga8e29892007-01-19 07:51:42 +00003184// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003185
Dale Johannesen51e28e62010-06-03 21:09:53 +00003186// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003187def : ARMPat<(ARMtcret tcGPR:$dst),
3188 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003189
3190def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3191 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3192
3193def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3194 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3195
Dale Johannesen38d5f042010-06-15 22:24:08 +00003196def : ARMPat<(ARMtcret tcGPR:$dst),
3197 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003198
3199def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3200 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3201
3202def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3203 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003204
Evan Chenga8e29892007-01-19 07:51:42 +00003205// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003206def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003207 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003208def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003209 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003210
Evan Chenga8e29892007-01-19 07:51:42 +00003211// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003212def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3213def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003214
Evan Chenga8e29892007-01-19 07:51:42 +00003215// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003216def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3217def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3218def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3219def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3220
Evan Chenga8e29892007-01-19 07:51:42 +00003221def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003222
Evan Cheng83b5cf02008-11-05 23:22:34 +00003223def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3224def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3225
Evan Cheng34b12d22007-01-19 20:27:35 +00003226// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003227def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3228 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003229 (SMULBB GPR:$a, GPR:$b)>;
3230def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3231 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003232def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3233 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003234 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003235def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003236 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003237def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3238 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003239 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003240def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003241 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003242def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3243 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003244 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003245def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003246 (SMULWB GPR:$a, GPR:$b)>;
3247
3248def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003249 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3250 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003251 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3252def : ARMV5TEPat<(add GPR:$acc,
3253 (mul sext_16_node:$a, sext_16_node:$b)),
3254 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3255def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003256 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3257 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003258 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3259def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003260 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003261 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3262def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003263 (mul (sra GPR:$a, (i32 16)),
3264 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003265 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3266def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003267 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003268 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3269def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003270 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3271 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003272 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3273def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003274 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003275 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3276
Evan Chenga8e29892007-01-19 07:51:42 +00003277//===----------------------------------------------------------------------===//
3278// Thumb Support
3279//
3280
3281include "ARMInstrThumb.td"
3282
3283//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003284// Thumb2 Support
3285//
3286
3287include "ARMInstrThumb2.td"
3288
3289//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003290// Floating Point Support
3291//
3292
3293include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003294
3295//===----------------------------------------------------------------------===//
3296// Advanced SIMD (NEON) Support
3297//
3298
3299include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003300
3301//===----------------------------------------------------------------------===//
3302// Coprocessor Instructions. For disassembly only.
3303//
3304
3305def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3306 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3307 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3308 [/* For disassembly only; pattern left blank */]> {
3309 let Inst{4} = 0;
3310}
3311
3312def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3313 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3314 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3315 [/* For disassembly only; pattern left blank */]> {
3316 let Inst{31-28} = 0b1111;
3317 let Inst{4} = 0;
3318}
3319
Johnny Chen64dfb782010-02-16 20:04:27 +00003320class ACI<dag oops, dag iops, string opc, string asm>
3321 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3322 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3323 let Inst{27-25} = 0b110;
3324}
3325
3326multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3327
3328 def _OFFSET : ACI<(outs),
3329 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3330 opc, "\tp$cop, cr$CRd, $addr"> {
3331 let Inst{31-28} = op31_28;
3332 let Inst{24} = 1; // P = 1
3333 let Inst{21} = 0; // W = 0
3334 let Inst{22} = 0; // D = 0
3335 let Inst{20} = load;
3336 }
3337
3338 def _PRE : ACI<(outs),
3339 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3340 opc, "\tp$cop, cr$CRd, $addr!"> {
3341 let Inst{31-28} = op31_28;
3342 let Inst{24} = 1; // P = 1
3343 let Inst{21} = 1; // W = 1
3344 let Inst{22} = 0; // D = 0
3345 let Inst{20} = load;
3346 }
3347
3348 def _POST : ACI<(outs),
3349 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3350 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3351 let Inst{31-28} = op31_28;
3352 let Inst{24} = 0; // P = 0
3353 let Inst{21} = 1; // W = 1
3354 let Inst{22} = 0; // D = 0
3355 let Inst{20} = load;
3356 }
3357
3358 def _OPTION : ACI<(outs),
3359 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3360 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3361 let Inst{31-28} = op31_28;
3362 let Inst{24} = 0; // P = 0
3363 let Inst{23} = 1; // U = 1
3364 let Inst{21} = 0; // W = 0
3365 let Inst{22} = 0; // D = 0
3366 let Inst{20} = load;
3367 }
3368
3369 def L_OFFSET : ACI<(outs),
3370 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003371 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003372 let Inst{31-28} = op31_28;
3373 let Inst{24} = 1; // P = 1
3374 let Inst{21} = 0; // W = 0
3375 let Inst{22} = 1; // D = 1
3376 let Inst{20} = load;
3377 }
3378
3379 def L_PRE : ACI<(outs),
3380 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003381 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003382 let Inst{31-28} = op31_28;
3383 let Inst{24} = 1; // P = 1
3384 let Inst{21} = 1; // W = 1
3385 let Inst{22} = 1; // D = 1
3386 let Inst{20} = load;
3387 }
3388
3389 def L_POST : ACI<(outs),
3390 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003391 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003392 let Inst{31-28} = op31_28;
3393 let Inst{24} = 0; // P = 0
3394 let Inst{21} = 1; // W = 1
3395 let Inst{22} = 1; // D = 1
3396 let Inst{20} = load;
3397 }
3398
3399 def L_OPTION : ACI<(outs),
3400 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003401 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003402 let Inst{31-28} = op31_28;
3403 let Inst{24} = 0; // P = 0
3404 let Inst{23} = 1; // U = 1
3405 let Inst{21} = 0; // W = 0
3406 let Inst{22} = 1; // D = 1
3407 let Inst{20} = load;
3408 }
3409}
3410
3411defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3412defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3413defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3414defm STC2 : LdStCop<0b1111, 0, "stc2">;
3415
Johnny Chen906d57f2010-02-12 01:44:23 +00003416def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3417 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3418 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3419 [/* For disassembly only; pattern left blank */]> {
3420 let Inst{20} = 0;
3421 let Inst{4} = 1;
3422}
3423
3424def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3425 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3426 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3427 [/* For disassembly only; pattern left blank */]> {
3428 let Inst{31-28} = 0b1111;
3429 let Inst{20} = 0;
3430 let Inst{4} = 1;
3431}
3432
3433def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3434 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3435 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3436 [/* For disassembly only; pattern left blank */]> {
3437 let Inst{20} = 1;
3438 let Inst{4} = 1;
3439}
3440
3441def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3442 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3443 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3444 [/* For disassembly only; pattern left blank */]> {
3445 let Inst{31-28} = 0b1111;
3446 let Inst{20} = 1;
3447 let Inst{4} = 1;
3448}
3449
3450def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3451 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3452 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3453 [/* For disassembly only; pattern left blank */]> {
3454 let Inst{23-20} = 0b0100;
3455}
3456
3457def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3458 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3459 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3460 [/* For disassembly only; pattern left blank */]> {
3461 let Inst{31-28} = 0b1111;
3462 let Inst{23-20} = 0b0100;
3463}
3464
3465def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3466 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3467 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3468 [/* For disassembly only; pattern left blank */]> {
3469 let Inst{23-20} = 0b0101;
3470}
3471
3472def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3473 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3474 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3475 [/* For disassembly only; pattern left blank */]> {
3476 let Inst{31-28} = 0b1111;
3477 let Inst{23-20} = 0b0101;
3478}
3479
Johnny Chenb98e1602010-02-12 18:55:33 +00003480//===----------------------------------------------------------------------===//
3481// Move between special register and ARM core register -- for disassembly only
3482//
3483
3484def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3485 [/* For disassembly only; pattern left blank */]> {
3486 let Inst{23-20} = 0b0000;
3487 let Inst{7-4} = 0b0000;
3488}
3489
3490def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3491 [/* For disassembly only; pattern left blank */]> {
3492 let Inst{23-20} = 0b0100;
3493 let Inst{7-4} = 0b0000;
3494}
3495
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003496def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3497 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003498 [/* For disassembly only; pattern left blank */]> {
3499 let Inst{23-20} = 0b0010;
3500 let Inst{7-4} = 0b0000;
3501}
3502
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003503def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3504 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003505 [/* For disassembly only; pattern left blank */]> {
3506 let Inst{23-20} = 0b0010;
3507 let Inst{7-4} = 0b0000;
3508}
3509
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003510def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3511 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003512 [/* For disassembly only; pattern left blank */]> {
3513 let Inst{23-20} = 0b0110;
3514 let Inst{7-4} = 0b0000;
3515}
3516
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003517def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3518 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003519 [/* For disassembly only; pattern left blank */]> {
3520 let Inst{23-20} = 0b0110;
3521 let Inst{7-4} = 0b0000;
3522}