blob: 9ca36d86d287443f0f9ce6cb1370a50cfb72c732 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Chris Lattner2ac19022010-11-15 05:19:05 +0000234 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chengc4af4632010-11-17 20:13:28 +0000272// An 'and' node with a single use.
273def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
274 return N->hasOneUse();
275}]>;
276
277// An 'xor' node with a single use.
278def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
279 return N->hasOneUse();
280}]>;
281
Evan Chenga8e29892007-01-19 07:51:42 +0000282//===----------------------------------------------------------------------===//
283// Operand Definitions.
284//
285
286// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000287def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000288 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000291// Call target.
292def bltarget : Operand<i32> {
293 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000294 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000295}
296
Evan Chenga8e29892007-01-19 07:51:42 +0000297// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000298def RegListAsmOperand : AsmOperandClass {
299 let Name = "RegList";
300 let SuperClasses = [];
301}
302
Bill Wendling0f630752010-11-17 04:32:08 +0000303def DPRRegListAsmOperand : AsmOperandClass {
304 let Name = "DPRRegList";
305 let SuperClasses = [];
306}
307
308def SPRRegListAsmOperand : AsmOperandClass {
309 let Name = "SPRRegList";
310 let SuperClasses = [];
311}
312
Bill Wendling04863d02010-11-13 10:40:19 +0000313def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000315 let ParserMatchClass = RegListAsmOperand;
316 let PrintMethod = "printRegisterList";
317}
318
Bill Wendling0f630752010-11-17 04:32:08 +0000319def dpr_reglist : Operand<i32> {
320 let EncoderMethod = "getRegisterListOpValue";
321 let ParserMatchClass = DPRRegListAsmOperand;
322 let PrintMethod = "printRegisterList";
323}
324
325def spr_reglist : Operand<i32> {
326 let EncoderMethod = "getRegisterListOpValue";
327 let ParserMatchClass = SPRRegListAsmOperand;
328 let PrintMethod = "printRegisterList";
329}
330
Evan Chenga8e29892007-01-19 07:51:42 +0000331// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
332def cpinst_operand : Operand<i32> {
333 let PrintMethod = "printCPInstOperand";
334}
335
Evan Chenga8e29892007-01-19 07:51:42 +0000336// Local PC labels.
337def pclabel : Operand<i32> {
338 let PrintMethod = "printPCLabel";
339}
340
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000341// ADR instruction labels.
342def adrlabel : Operand<i32> {
343 let EncoderMethod = "getAdrLabelOpValue";
344}
345
Owen Anderson498ec202010-10-27 22:49:00 +0000346def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000347 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000348}
349
Jim Grosbachb35ad412010-10-13 19:56:10 +0000350// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
351def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 int32_t v = (int32_t)N->getZExtValue();
353 return v == 8 || v == 16 || v == 24; }]> {
354 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000355}
356
Bob Wilson22f5dc72010-08-16 18:27:34 +0000357// shift_imm: An integer that encodes a shift amount and the type of shift
358// (currently either asr or lsl) using the same encoding used for the
359// immediates in so_reg operands.
360def shift_imm : Operand<i32> {
361 let PrintMethod = "printShiftImmOperand";
362}
363
Evan Chenga8e29892007-01-19 07:51:42 +0000364// shifter_operand operands: so_reg and so_imm.
365def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000366 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000367 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000368 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000369 let PrintMethod = "printSORegOperand";
370 let MIOperandInfo = (ops GPR, GPR, i32imm);
371}
Evan Chengf40deed2010-10-27 23:41:30 +0000372def shift_so_reg : Operand<i32>, // reg reg imm
373 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
374 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000375 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000376 let PrintMethod = "printSORegOperand";
377 let MIOperandInfo = (ops GPR, GPR, i32imm);
378}
Evan Chenga8e29892007-01-19 07:51:42 +0000379
380// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
381// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
382// represented in the imm field in the same 12-bit form that they are encoded
383// into so_imm instructions: the 8-bit immediate is the least significant bits
384// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000385def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000386 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000387 let PrintMethod = "printSOImmOperand";
388}
389
Evan Chengc70d1842007-03-20 08:11:30 +0000390// Break so_imm's up into two pieces. This handles immediates with up to 16
391// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
392// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000393def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000394 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000395}]>;
396
397/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
398///
399def arm_i32imm : PatLeaf<(imm), [{
400 if (Subtarget->hasV6T2Ops())
401 return true;
402 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
403}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000404
405def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000406 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000408}]>;
409
410def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000411 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000413}]>;
414
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000415def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
416 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
417 }]> {
418 let PrintMethod = "printSOImm2PartOperand";
419}
420
421def so_neg_imm2part_1 : SDNodeXForm<imm, [{
422 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
423 return CurDAG->getTargetConstant(V, MVT::i32);
424}]>;
425
426def so_neg_imm2part_2 : SDNodeXForm<imm, [{
427 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
428 return CurDAG->getTargetConstant(V, MVT::i32);
429}]>;
430
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000431/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
432def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
433 return (int32_t)N->getZExtValue() < 32;
434}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000435
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000436/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
437def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
438 return (int32_t)N->getZExtValue() < 32;
439}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000440 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000441}
442
Jason W Kim837caa92010-11-18 23:37:15 +0000443// For movt/movw - sets the MC Encoder method.
444// The imm is split into imm{15-12}, imm{11-0}
445//
446def movt_imm : Operand<i32> {
447 let EncoderMethod = "getMovtImmOpValue";
448}
449
Evan Chenga8e29892007-01-19 07:51:42 +0000450// Define ARM specific addressing modes.
451
Jim Grosbach3e556122010-10-26 22:37:02 +0000452
453// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000454//
Jim Grosbach3e556122010-10-26 22:37:02 +0000455def addrmode_imm12 : Operand<i32>,
456 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000457 // 12-bit immediate operand. Note that instructions using this encode
458 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
459 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000460
Chris Lattner2ac19022010-11-15 05:19:05 +0000461 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000462 let PrintMethod = "printAddrModeImm12Operand";
463 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000464}
Jim Grosbach3e556122010-10-26 22:37:02 +0000465// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000466//
Jim Grosbach3e556122010-10-26 22:37:02 +0000467def ldst_so_reg : Operand<i32>,
468 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000469 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000470 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000471 let PrintMethod = "printAddrMode2Operand";
472 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
473}
474
Jim Grosbach3e556122010-10-26 22:37:02 +0000475// addrmode2 := reg +/- imm12
476// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000477//
478def addrmode2 : Operand<i32>,
479 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000480 string EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000481 let PrintMethod = "printAddrMode2Operand";
482 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
483}
484
485def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000486 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
487 [], [SDNPWantRoot]> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000488 string EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000489 let PrintMethod = "printAddrMode2OffsetOperand";
490 let MIOperandInfo = (ops GPR, i32imm);
491}
492
493// addrmode3 := reg +/- reg
494// addrmode3 := reg +/- imm8
495//
496def addrmode3 : Operand<i32>,
497 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000498 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000499 let PrintMethod = "printAddrMode3Operand";
500 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
501}
502
503def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000504 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
505 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000506 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000507 let PrintMethod = "printAddrMode3OffsetOperand";
508 let MIOperandInfo = (ops GPR, i32imm);
509}
510
Jim Grosbache6913602010-11-03 01:01:43 +0000511// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000512//
Jim Grosbache6913602010-11-03 01:01:43 +0000513def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000514 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000515 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000516}
517
Bill Wendling59914872010-11-08 00:39:58 +0000518def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000519 let Name = "MemMode5";
520 let SuperClasses = [];
521}
522
Evan Chenga8e29892007-01-19 07:51:42 +0000523// addrmode5 := reg +/- imm8*4
524//
525def addrmode5 : Operand<i32>,
526 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
527 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000528 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000529 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000530 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000531}
532
Bob Wilson8b024a52009-07-01 23:16:05 +0000533// addrmode6 := reg with optional writeback
534//
535def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000536 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000537 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000538 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000539 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000540}
541
542def am6offset : Operand<i32> {
543 let PrintMethod = "printAddrMode6OffsetOperand";
544 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000545 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000546}
547
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000548// Special version of addrmode6 to handle alignment encoding for VLD-dup
549// instructions, specifically VLD4-dup.
550def addrmode6dup : Operand<i32>,
551 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
552 let PrintMethod = "printAddrMode6Operand";
553 let MIOperandInfo = (ops GPR:$addr, i32imm);
554 let EncoderMethod = "getAddrMode6DupAddressOpValue";
555}
556
Evan Chenga8e29892007-01-19 07:51:42 +0000557// addrmodepc := pc + reg
558//
559def addrmodepc : Operand<i32>,
560 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
561 let PrintMethod = "printAddrModePCOperand";
562 let MIOperandInfo = (ops GPR, i32imm);
563}
564
Bob Wilson4f38b382009-08-21 21:58:55 +0000565def nohash_imm : Operand<i32> {
566 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000567}
568
Evan Chenga8e29892007-01-19 07:51:42 +0000569//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000570
Evan Cheng37f25d92008-08-28 23:39:26 +0000571include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000572
573//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000574// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000575//
576
Evan Cheng3924f782008-08-29 07:36:24 +0000577/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000578/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000579multiclass AsI1_bin_irs<bits<4> opcod, string opc,
580 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
581 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000582 // The register-immediate version is re-materializable. This is useful
583 // in particular for taking the address of a local.
584 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000585 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
586 iii, opc, "\t$Rd, $Rn, $imm",
587 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
588 bits<4> Rd;
589 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000590 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000591 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000592 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000593 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000594 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000595 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000596 }
Jim Grosbach62547262010-10-11 18:51:51 +0000597 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
598 iir, opc, "\t$Rd, $Rn, $Rm",
599 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000600 bits<4> Rd;
601 bits<4> Rn;
602 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000603 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000604 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000605 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000606 let Inst{15-12} = Rd;
607 let Inst{11-4} = 0b00000000;
608 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000609 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000610 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
611 iis, opc, "\t$Rd, $Rn, $shift",
612 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000613 bits<4> Rd;
614 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000615 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000616 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000617 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000618 let Inst{15-12} = Rd;
619 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000620 }
Evan Chenga8e29892007-01-19 07:51:42 +0000621}
622
Evan Cheng1e249e32009-06-25 20:59:23 +0000623/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000624/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000625let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000626multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
627 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
628 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000629 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
630 iii, opc, "\t$Rd, $Rn, $imm",
631 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
632 bits<4> Rd;
633 bits<4> Rn;
634 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000635 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000636 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000637 let Inst{19-16} = Rn;
638 let Inst{15-12} = Rd;
639 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000640 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000641 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
642 iir, opc, "\t$Rd, $Rn, $Rm",
643 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
644 bits<4> Rd;
645 bits<4> Rn;
646 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000647 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000648 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000649 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000650 let Inst{19-16} = Rn;
651 let Inst{15-12} = Rd;
652 let Inst{11-4} = 0b00000000;
653 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000654 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000655 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
656 iis, opc, "\t$Rd, $Rn, $shift",
657 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
658 bits<4> Rd;
659 bits<4> Rn;
660 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000661 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000662 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000663 let Inst{19-16} = Rn;
664 let Inst{15-12} = Rd;
665 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000666 }
Evan Cheng071a2792007-09-11 19:55:27 +0000667}
Evan Chengc85e8322007-07-05 07:13:32 +0000668}
669
670/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000671/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000672/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000673let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000674multiclass AI1_cmp_irs<bits<4> opcod, string opc,
675 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
676 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000677 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
678 opc, "\t$Rn, $imm",
679 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000680 bits<4> Rn;
681 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000682 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000683 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000684 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000685 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000686 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000687 }
688 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
689 opc, "\t$Rn, $Rm",
690 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000691 bits<4> Rn;
692 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000693 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000694 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000695 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000696 let Inst{19-16} = Rn;
697 let Inst{15-12} = 0b0000;
698 let Inst{11-4} = 0b00000000;
699 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000700 }
701 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
702 opc, "\t$Rn, $shift",
703 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000704 bits<4> Rn;
705 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000706 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000707 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000708 let Inst{19-16} = Rn;
709 let Inst{15-12} = 0b0000;
710 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000711 }
Evan Cheng071a2792007-09-11 19:55:27 +0000712}
Evan Chenga8e29892007-01-19 07:51:42 +0000713}
714
Evan Cheng576a3962010-09-25 00:49:35 +0000715/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000716/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000717/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000718multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000719 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
720 IIC_iEXTr, opc, "\t$Rd, $Rm",
721 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000722 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000723 bits<4> Rd;
724 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000725 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000726 let Inst{15-12} = Rd;
727 let Inst{11-10} = 0b00;
728 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000729 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000730 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
731 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
732 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000733 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000734 bits<4> Rd;
735 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000736 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000737 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000738 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000739 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000740 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000741 }
Evan Chenga8e29892007-01-19 07:51:42 +0000742}
743
Evan Cheng576a3962010-09-25 00:49:35 +0000744multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000745 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
746 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000747 [/* For disassembly only; pattern left blank */]>,
748 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000749 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000750 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000751 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000752 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
753 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000754 [/* For disassembly only; pattern left blank */]>,
755 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000756 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000757 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000758 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000759 }
760}
761
Evan Cheng576a3962010-09-25 00:49:35 +0000762/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000763/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000764multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000765 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
766 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
767 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000768 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000769 bits<4> Rd;
770 bits<4> Rm;
771 bits<4> Rn;
772 let Inst{19-16} = Rn;
773 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000774 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000775 let Inst{9-4} = 0b000111;
776 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000777 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000778 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
779 rot_imm:$rot),
780 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
781 [(set GPR:$Rd, (opnode GPR:$Rn,
782 (rotr GPR:$Rm, rot_imm:$rot)))]>,
783 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000784 bits<4> Rd;
785 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000786 bits<4> Rn;
787 bits<2> rot;
788 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000789 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000790 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000791 let Inst{9-4} = 0b000111;
792 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000793 }
Evan Chenga8e29892007-01-19 07:51:42 +0000794}
795
Johnny Chen2ec5e492010-02-22 21:50:40 +0000796// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000797multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000798 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
799 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000800 [/* For disassembly only; pattern left blank */]>,
801 Requires<[IsARM, HasV6]> {
802 let Inst{11-10} = 0b00;
803 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000804 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
805 rot_imm:$rot),
806 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000807 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000808 Requires<[IsARM, HasV6]> {
809 bits<4> Rn;
810 bits<2> rot;
811 let Inst{19-16} = Rn;
812 let Inst{11-10} = rot;
813 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000814}
815
Evan Cheng62674222009-06-25 23:34:10 +0000816/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
817let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000818multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
819 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000820 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
821 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
822 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000823 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000824 bits<4> Rd;
825 bits<4> Rn;
826 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000827 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000828 let Inst{15-12} = Rd;
829 let Inst{19-16} = Rn;
830 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000831 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000832 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
833 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
834 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000835 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000836 bits<4> Rd;
837 bits<4> Rn;
838 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000839 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000840 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000841 let isCommutable = Commutable;
842 let Inst{3-0} = Rm;
843 let Inst{15-12} = Rd;
844 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000845 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000846 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
847 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
848 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000849 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000850 bits<4> Rd;
851 bits<4> Rn;
852 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000853 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000854 let Inst{11-0} = shift;
855 let Inst{15-12} = Rd;
856 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000857 }
Jim Grosbache5165492009-11-09 00:11:35 +0000858}
859// Carry setting variants
860let Defs = [CPSR] in {
861multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
862 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000863 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
864 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
865 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000866 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000867 bits<4> Rd;
868 bits<4> Rn;
869 bits<12> imm;
870 let Inst{15-12} = Rd;
871 let Inst{19-16} = Rn;
872 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000873 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000874 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000875 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000876 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
877 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
878 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000879 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000880 bits<4> Rd;
881 bits<4> Rn;
882 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000883 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000884 let isCommutable = Commutable;
885 let Inst{3-0} = Rm;
886 let Inst{15-12} = Rd;
887 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000888 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000889 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000890 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000891 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
892 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
893 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000894 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000895 bits<4> Rd;
896 bits<4> Rn;
897 bits<12> shift;
898 let Inst{11-0} = shift;
899 let Inst{15-12} = Rd;
900 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000901 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000902 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000903 }
Evan Cheng071a2792007-09-11 19:55:27 +0000904}
Evan Chengc85e8322007-07-05 07:13:32 +0000905}
Jim Grosbache5165492009-11-09 00:11:35 +0000906}
Evan Chengc85e8322007-07-05 07:13:32 +0000907
Jim Grosbach3e556122010-10-26 22:37:02 +0000908let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000909multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000910 InstrItinClass iir, PatFrag opnode> {
911 // Note: We use the complex addrmode_imm12 rather than just an input
912 // GPR and a constrained immediate so that we can use this to match
913 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000914 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000915 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
916 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000917 bits<4> Rt;
918 bits<17> addr;
919 let Inst{23} = addr{12}; // U (add = ('U' == 1))
920 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000921 let Inst{15-12} = Rt;
922 let Inst{11-0} = addr{11-0}; // imm12
923 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000924 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000925 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
926 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000927 bits<4> Rt;
928 bits<17> shift;
929 let Inst{23} = shift{12}; // U (add = ('U' == 1))
930 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000931 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000932 let Inst{11-0} = shift{11-0};
933 }
934}
935}
936
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000937multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000938 InstrItinClass iir, PatFrag opnode> {
939 // Note: We use the complex addrmode_imm12 rather than just an input
940 // GPR and a constrained immediate so that we can use this to match
941 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000942 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000943 (ins GPR:$Rt, addrmode_imm12:$addr),
944 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
945 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
946 bits<4> Rt;
947 bits<17> addr;
948 let Inst{23} = addr{12}; // U (add = ('U' == 1))
949 let Inst{19-16} = addr{16-13}; // Rn
950 let Inst{15-12} = Rt;
951 let Inst{11-0} = addr{11-0}; // imm12
952 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000953 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000954 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
955 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
956 bits<4> Rt;
957 bits<17> shift;
958 let Inst{23} = shift{12}; // U (add = ('U' == 1))
959 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000960 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000961 let Inst{11-0} = shift{11-0};
962 }
963}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000964//===----------------------------------------------------------------------===//
965// Instructions
966//===----------------------------------------------------------------------===//
967
Evan Chenga8e29892007-01-19 07:51:42 +0000968//===----------------------------------------------------------------------===//
969// Miscellaneous Instructions.
970//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000971
Evan Chenga8e29892007-01-19 07:51:42 +0000972/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
973/// the function. The first operand is the ID# for this instruction, the second
974/// is the index into the MachineConstantPool that this is, the third is the
975/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000976let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000977def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000978PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000979 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000980
Jim Grosbach4642ad32010-02-22 23:10:38 +0000981// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
982// from removing one half of the matched pairs. That breaks PEI, which assumes
983// these will always be in pairs, and asserts if it finds otherwise. Better way?
984let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000985def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000986PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000987 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000988
Jim Grosbach64171712010-02-16 21:07:46 +0000989def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000990PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000991 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000992}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000993
Johnny Chenf4d81052010-02-12 22:53:19 +0000994def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000995 [/* For disassembly only; pattern left blank */]>,
996 Requires<[IsARM, HasV6T2]> {
997 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000998 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000999 let Inst{7-0} = 0b00000000;
1000}
1001
Johnny Chenf4d81052010-02-12 22:53:19 +00001002def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1003 [/* For disassembly only; pattern left blank */]>,
1004 Requires<[IsARM, HasV6T2]> {
1005 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001006 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001007 let Inst{7-0} = 0b00000001;
1008}
1009
1010def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1011 [/* For disassembly only; pattern left blank */]>,
1012 Requires<[IsARM, HasV6T2]> {
1013 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001014 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001015 let Inst{7-0} = 0b00000010;
1016}
1017
1018def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1019 [/* For disassembly only; pattern left blank */]>,
1020 Requires<[IsARM, HasV6T2]> {
1021 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001022 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001023 let Inst{7-0} = 0b00000011;
1024}
1025
Johnny Chen2ec5e492010-02-22 21:50:40 +00001026def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1027 "\t$dst, $a, $b",
1028 [/* For disassembly only; pattern left blank */]>,
1029 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001030 bits<4> Rd;
1031 bits<4> Rn;
1032 bits<4> Rm;
1033 let Inst{3-0} = Rm;
1034 let Inst{15-12} = Rd;
1035 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001036 let Inst{27-20} = 0b01101000;
1037 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001038 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001039}
1040
Johnny Chenf4d81052010-02-12 22:53:19 +00001041def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1042 [/* For disassembly only; pattern left blank */]>,
1043 Requires<[IsARM, HasV6T2]> {
1044 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001045 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001046 let Inst{7-0} = 0b00000100;
1047}
1048
Johnny Chenc6f7b272010-02-11 18:12:29 +00001049// The i32imm operand $val can be used by a debugger to store more information
1050// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001051def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001052 [/* For disassembly only; pattern left blank */]>,
1053 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001054 bits<16> val;
1055 let Inst{3-0} = val{3-0};
1056 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001057 let Inst{27-20} = 0b00010010;
1058 let Inst{7-4} = 0b0111;
1059}
1060
Johnny Chenb98e1602010-02-12 18:55:33 +00001061// Change Processor State is a system instruction -- for disassembly only.
1062// The singleton $opt operand contains the following information:
1063// opt{4-0} = mode from Inst{4-0}
1064// opt{5} = changemode from Inst{17}
1065// opt{8-6} = AIF from Inst{8-6}
1066// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001067// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001068def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001069 [/* For disassembly only; pattern left blank */]>,
1070 Requires<[IsARM]> {
1071 let Inst{31-28} = 0b1111;
1072 let Inst{27-20} = 0b00010000;
1073 let Inst{16} = 0;
1074 let Inst{5} = 0;
1075}
1076
Johnny Chenb92a23f2010-02-21 04:42:01 +00001077// Preload signals the memory system of possible future data/instruction access.
1078// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001079multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001080
Evan Chengdfed19f2010-11-03 06:34:55 +00001081 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001082 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001083 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001084 bits<4> Rt;
1085 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001086 let Inst{31-26} = 0b111101;
1087 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001088 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001089 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001090 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001091 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001092 let Inst{19-16} = addr{16-13}; // Rn
1093 let Inst{15-12} = Rt;
1094 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001095 }
1096
Evan Chengdfed19f2010-11-03 06:34:55 +00001097 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001098 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001099 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001100 bits<4> Rt;
1101 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001102 let Inst{31-26} = 0b111101;
1103 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001104 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001105 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001106 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001107 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001108 let Inst{19-16} = shift{16-13}; // Rn
1109 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001110 }
1111}
1112
Evan Cheng416941d2010-11-04 05:19:35 +00001113defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1114defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1115defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001116
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001117def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1118 "setend\t$end",
1119 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001120 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001121 bits<1> end;
1122 let Inst{31-10} = 0b1111000100000001000000;
1123 let Inst{9} = end;
1124 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001125}
1126
Johnny Chenf4d81052010-02-12 22:53:19 +00001127def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001128 [/* For disassembly only; pattern left blank */]>,
1129 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001130 bits<4> opt;
1131 let Inst{27-4} = 0b001100100000111100001111;
1132 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001133}
1134
Johnny Chenba6e0332010-02-11 17:14:31 +00001135// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001136let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001137def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001138 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001139 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001140 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001141}
1142
Evan Cheng12c3a532008-11-06 17:48:05 +00001143// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001144let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001145def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1146 Size4Bytes, IIC_iALUr,
1147 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001148
Evan Cheng325474e2008-01-07 23:56:57 +00001149let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001150def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001151 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001152 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001153
Jim Grosbach53694262010-11-18 01:15:56 +00001154def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001155 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001156 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001157
Jim Grosbach53694262010-11-18 01:15:56 +00001158def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001159 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001160 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001161
Jim Grosbach53694262010-11-18 01:15:56 +00001162def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001163 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001164 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001165
Jim Grosbach53694262010-11-18 01:15:56 +00001166def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001167 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001168 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001169}
Chris Lattner13c63102008-01-06 05:55:01 +00001170let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001171def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001172 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001173
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001174def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001175 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001176
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001177def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001178 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001179}
Evan Cheng12c3a532008-11-06 17:48:05 +00001180} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001181
Evan Chenge07715c2009-06-23 05:25:29 +00001182
1183// LEApcrel - Load a pc-relative address into a register without offending the
1184// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001185let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001186// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001187// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1188// know until then which form of the instruction will be used.
1189def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001190 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001191 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001192 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001193 let Inst{27-25} = 0b001;
1194 let Inst{20} = 0;
1195 let Inst{19-16} = 0b1111;
1196 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001197 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001198}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001199def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1200 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001201
1202def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1203 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1204 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001205
Evan Chenga8e29892007-01-19 07:51:42 +00001206//===----------------------------------------------------------------------===//
1207// Control Flow Instructions.
1208//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001209
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001210let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1211 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001212 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001213 "bx", "\tlr", [(ARMretflag)]>,
1214 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001215 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001216 }
1217
1218 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001219 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001220 "mov", "\tpc, lr", [(ARMretflag)]>,
1221 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001222 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001223 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001224}
Rafael Espindola27185192006-09-29 21:20:16 +00001225
Bob Wilson04ea6e52009-10-28 00:37:03 +00001226// Indirect branches
1227let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001228 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001229 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001230 [(brind GPR:$dst)]>,
1231 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001232 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001233 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001234 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001235 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001236
1237 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001238 // FIXME: We would really like to define this as a vanilla ARMPat like:
1239 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1240 // With that, however, we can't set isBranch, isTerminator, etc..
1241 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1242 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1243 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001244}
1245
Evan Cheng1e0eab12010-11-29 22:43:27 +00001246// All calls clobber the non-callee saved registers. SP is marked as
1247// a use to prevent stack-pointer assignments that appear immediately
1248// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001249let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001250 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001251 Defs = [R0, R1, R2, R3, R12, LR,
1252 D0, D1, D2, D3, D4, D5, D6, D7,
1253 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001254 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1255 Uses = [SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001256 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001257 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001258 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001259 Requires<[IsARM, IsNotDarwin]> {
1260 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001261 bits<24> func;
1262 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001263 }
Evan Cheng277f0742007-06-19 21:05:09 +00001264
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001265 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001266 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001267 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001268 Requires<[IsARM, IsNotDarwin]> {
1269 bits<24> func;
1270 let Inst{23-0} = func;
1271 }
Evan Cheng277f0742007-06-19 21:05:09 +00001272
Evan Chenga8e29892007-01-19 07:51:42 +00001273 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001274 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001275 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001276 [(ARMcall GPR:$func)]>,
1277 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001278 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001279 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001280 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001281 }
1282
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001283 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001284 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001285 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1286 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1287 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001288
1289 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001290 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1291 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1292 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001293}
1294
David Goodwin1a8f36e2009-08-12 18:31:53 +00001295let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001296 // On Darwin R9 is call-clobbered.
1297 // R7 is marked as a use to prevent frame-pointer assignments from being
1298 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001299 Defs = [R0, R1, R2, R3, R9, R12, LR,
1300 D0, D1, D2, D3, D4, D5, D6, D7,
1301 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001302 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1303 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001304 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001305 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001306 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1307 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001308 bits<24> func;
1309 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001310 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001311
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001312 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001313 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001314 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001315 Requires<[IsARM, IsDarwin]> {
1316 bits<24> func;
1317 let Inst{23-0} = func;
1318 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001319
1320 // ARMv5T and above
1321 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001322 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001323 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001324 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001325 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001326 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001327 }
1328
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001329 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001330 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001331 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1332 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1333 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001334
1335 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001336 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1337 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1338 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001339}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001340
Dale Johannesen51e28e62010-06-03 21:09:53 +00001341// Tail calls.
1342
Jim Grosbach832859d2010-10-13 22:09:34 +00001343// FIXME: These should probably be xformed into the non-TC versions of the
1344// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001345// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1346// Thumb should have its own version since the instruction is actually
1347// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001348let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1349 // Darwin versions.
1350 let Defs = [R0, R1, R2, R3, R9, R12,
1351 D0, D1, D2, D3, D4, D5, D6, D7,
1352 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1353 D27, D28, D29, D30, D31, PC],
1354 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001355 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1356 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001357
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001358 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1359 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001360
Evan Cheng6523d2f2010-06-19 00:11:54 +00001361 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001362 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001363 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001364
1365 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001366 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001367 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001368
Evan Cheng6523d2f2010-06-19 00:11:54 +00001369 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1370 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1371 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001372 bits<4> dst;
1373 let Inst{31-4} = 0b1110000100101111111111110001;
1374 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001375 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001376 }
1377
1378 // Non-Darwin versions (the difference is R9).
1379 let Defs = [R0, R1, R2, R3, R12,
1380 D0, D1, D2, D3, D4, D5, D6, D7,
1381 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1382 D27, D28, D29, D30, D31, PC],
1383 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001384 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1385 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001386
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001387 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1388 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001389
Evan Cheng6523d2f2010-06-19 00:11:54 +00001390 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1391 IIC_Br, "b\t$dst @ TAILCALL",
1392 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001393
Evan Cheng6523d2f2010-06-19 00:11:54 +00001394 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1395 IIC_Br, "b.w\t$dst @ TAILCALL",
1396 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001397
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001398 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001399 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1400 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001401 bits<4> dst;
1402 let Inst{31-4} = 0b1110000100101111111111110001;
1403 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001404 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001405 }
1406}
1407
David Goodwin1a8f36e2009-08-12 18:31:53 +00001408let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001409 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001410 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001411 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001412 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001413 "b\t$target", [(br bb:$target)]> {
1414 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001415 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001416 let Inst{23-0} = target;
1417 }
Evan Cheng44bec522007-05-15 01:29:07 +00001418
Jim Grosbach2dc77682010-11-29 18:37:44 +00001419 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1420 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001421 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001422 SizeSpecial, IIC_Br,
1423 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001424 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1425 // into i12 and rs suffixed versions.
1426 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001427 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001428 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001429 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001430 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001431 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001432 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001433 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001434 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001435 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001436 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001437 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001438
Evan Chengc85e8322007-07-05 07:13:32 +00001439 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001440 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001441 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001442 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001443 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1444 bits<24> target;
1445 let Inst{23-0} = target;
1446 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001447}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001448
Johnny Chena1e76212010-02-13 02:51:09 +00001449// Branch and Exchange Jazelle -- for disassembly only
1450def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1451 [/* For disassembly only; pattern left blank */]> {
1452 let Inst{23-20} = 0b0010;
1453 //let Inst{19-8} = 0xfff;
1454 let Inst{7-4} = 0b0010;
1455}
1456
Johnny Chen0296f3e2010-02-16 21:59:54 +00001457// Secure Monitor Call is a system instruction -- for disassembly only
1458def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1459 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001460 bits<4> opt;
1461 let Inst{23-4} = 0b01100000000000000111;
1462 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001463}
1464
Johnny Chen64dfb782010-02-16 20:04:27 +00001465// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001466let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001467def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001468 [/* For disassembly only; pattern left blank */]> {
1469 bits<24> svc;
1470 let Inst{23-0} = svc;
1471}
Johnny Chen85d5a892010-02-10 18:02:25 +00001472}
1473
Johnny Chenfb566792010-02-17 21:39:10 +00001474// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001475let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001476def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1477 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001478 [/* For disassembly only; pattern left blank */]> {
1479 let Inst{31-28} = 0b1111;
1480 let Inst{22-20} = 0b110; // W = 1
1481}
1482
Jim Grosbache6913602010-11-03 01:01:43 +00001483def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1484 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001485 [/* For disassembly only; pattern left blank */]> {
1486 let Inst{31-28} = 0b1111;
1487 let Inst{22-20} = 0b100; // W = 0
1488}
1489
Johnny Chenfb566792010-02-17 21:39:10 +00001490// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001491def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1492 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001493 [/* For disassembly only; pattern left blank */]> {
1494 let Inst{31-28} = 0b1111;
1495 let Inst{22-20} = 0b011; // W = 1
1496}
1497
Jim Grosbache6913602010-11-03 01:01:43 +00001498def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1499 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001500 [/* For disassembly only; pattern left blank */]> {
1501 let Inst{31-28} = 0b1111;
1502 let Inst{22-20} = 0b001; // W = 0
1503}
Chris Lattner39ee0362010-10-31 19:10:56 +00001504} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001505
Evan Chenga8e29892007-01-19 07:51:42 +00001506//===----------------------------------------------------------------------===//
1507// Load / store Instructions.
1508//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001509
Evan Chenga8e29892007-01-19 07:51:42 +00001510// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001511
1512
Evan Cheng7e2fe912010-10-28 06:47:08 +00001513defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001514 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001515defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001516 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001517defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001518 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001519defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001520 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001521
Evan Chengfa775d02007-03-19 07:20:03 +00001522// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001523let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1524 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001525def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001526 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1527 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001528 bits<4> Rt;
1529 bits<17> addr;
1530 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1531 let Inst{19-16} = 0b1111;
1532 let Inst{15-12} = Rt;
1533 let Inst{11-0} = addr{11-0}; // imm12
1534}
Evan Chengfa775d02007-03-19 07:20:03 +00001535
Evan Chenga8e29892007-01-19 07:51:42 +00001536// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001537def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001538 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1539 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001540
Evan Chenga8e29892007-01-19 07:51:42 +00001541// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001542def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001543 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1544 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001545
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001546def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001547 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1548 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001549
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001550let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1551 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001552// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1553// how to represent that such that tblgen is happy and we don't
1554// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001555// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001556def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1557 (ins addrmode3:$addr), LdMiscFrm,
1558 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001559 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001560}
Rafael Espindolac391d162006-10-23 20:34:27 +00001561
Evan Chenga8e29892007-01-19 07:51:42 +00001562// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001563multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001564 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1565 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001566 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1567 // {17-14} Rn
1568 // {13} 1 == Rm, 0 == imm12
1569 // {12} isAdd
1570 // {11-0} imm12/Rm
1571 bits<18> addr;
1572 let Inst{25} = addr{13};
1573 let Inst{23} = addr{12};
1574 let Inst{19-16} = addr{17-14};
1575 let Inst{11-0} = addr{11-0};
1576 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001577 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1578 (ins GPR:$Rn, am2offset:$offset),
1579 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001580 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1581 // {13} 1 == Rm, 0 == imm12
1582 // {12} isAdd
1583 // {11-0} imm12/Rm
1584 bits<14> offset;
1585 bits<4> Rn;
1586 let Inst{25} = offset{13};
1587 let Inst{23} = offset{12};
1588 let Inst{19-16} = Rn;
1589 let Inst{11-0} = offset{11-0};
1590 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001591}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001592
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001593let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001594defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1595defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001596}
Rafael Espindola450856d2006-12-12 00:37:38 +00001597
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001598multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1599 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1600 (ins addrmode3:$addr), IndexModePre,
1601 LdMiscFrm, itin,
1602 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1603 bits<14> addr;
1604 let Inst{23} = addr{8}; // U bit
1605 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1606 let Inst{19-16} = addr{12-9}; // Rn
1607 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1608 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1609 }
1610 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1611 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1612 LdMiscFrm, itin,
1613 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001614 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001615 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001616 let Inst{23} = offset{8}; // U bit
1617 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001618 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001619 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1620 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001621 }
1622}
Rafael Espindola4e307642006-09-08 16:59:47 +00001623
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001624let mayLoad = 1, neverHasSideEffects = 1 in {
1625defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1626defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1627defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1628let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1629defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1630} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001631
Johnny Chenadb561d2010-02-18 03:27:42 +00001632// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001633let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001634def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1635 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1636 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001637 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1638 let Inst{21} = 1; // overwrite
1639}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001640def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001641 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001642 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001643 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1644 let Inst{21} = 1; // overwrite
1645}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001646def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1647 (ins GPR:$base, am3offset:$offset), IndexModePost,
1648 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001649 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1650 let Inst{21} = 1; // overwrite
1651}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001652def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1653 (ins GPR:$base, am3offset:$offset), IndexModePost,
1654 LdMiscFrm, IIC_iLoad_bh_ru,
1655 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001656 let Inst{21} = 1; // overwrite
1657}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001658def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1659 (ins GPR:$base, am3offset:$offset), IndexModePost,
1660 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001661 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001662 let Inst{21} = 1; // overwrite
1663}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001664}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001665
Evan Chenga8e29892007-01-19 07:51:42 +00001666// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001667
1668// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001669def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001670 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1671 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001672
Evan Chenga8e29892007-01-19 07:51:42 +00001673// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001674let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1675 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001676def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001677 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001678 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001679
1680// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001681def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001682 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001683 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001684 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1685 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001686 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001687
Jim Grosbach953557f42010-11-19 21:35:06 +00001688def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001689 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001690 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001691 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1692 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001693 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001694
Jim Grosbacha1b41752010-11-19 22:06:57 +00001695def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1696 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1697 IndexModePre, StFrm, IIC_iStore_bh_ru,
1698 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1699 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1700 GPR:$Rn, am2offset:$offset))]>;
1701def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1702 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1703 IndexModePost, StFrm, IIC_iStore_bh_ru,
1704 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1705 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1706 GPR:$Rn, am2offset:$offset))]>;
1707
Jim Grosbach2dc77682010-11-29 18:37:44 +00001708def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1709 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1710 IndexModePre, StMiscFrm, IIC_iStore_ru,
1711 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1712 [(set GPR:$Rn_wb,
1713 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001714
Jim Grosbach2dc77682010-11-29 18:37:44 +00001715def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1716 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1717 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1718 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1719 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1720 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001721
Johnny Chen39a4bb32010-02-18 22:31:18 +00001722// For disassembly only
1723def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1724 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001725 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001726 "strd", "\t$src1, $src2, [$base, $offset]!",
1727 "$base = $base_wb", []>;
1728
1729// For disassembly only
1730def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1731 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001732 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001733 "strd", "\t$src1, $src2, [$base], $offset",
1734 "$base = $base_wb", []>;
1735
Johnny Chenad4df4c2010-03-01 19:22:00 +00001736// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001737
Jim Grosbach953557f42010-11-19 21:35:06 +00001738def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1739 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001740 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001741 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001742 [/* For disassembly only; pattern left blank */]> {
1743 let Inst{21} = 1; // overwrite
1744}
1745
Jim Grosbach953557f42010-11-19 21:35:06 +00001746def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1747 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001748 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001749 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001750 [/* For disassembly only; pattern left blank */]> {
1751 let Inst{21} = 1; // overwrite
1752}
1753
Johnny Chenad4df4c2010-03-01 19:22:00 +00001754def STRHT: AI3sthpo<(outs GPR:$base_wb),
1755 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001756 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001757 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1758 [/* For disassembly only; pattern left blank */]> {
1759 let Inst{21} = 1; // overwrite
1760}
1761
Evan Chenga8e29892007-01-19 07:51:42 +00001762//===----------------------------------------------------------------------===//
1763// Load / store multiple Instructions.
1764//
1765
Bill Wendling6c470b82010-11-13 09:09:38 +00001766multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1767 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001768 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001769 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1770 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001771 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001772 let Inst{24-23} = 0b01; // Increment After
1773 let Inst{21} = 0; // No writeback
1774 let Inst{20} = L_bit;
1775 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001776 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001777 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1778 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001779 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001780 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001781 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001782 let Inst{20} = L_bit;
1783 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001784 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001785 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1786 IndexModeNone, f, itin,
1787 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1788 let Inst{24-23} = 0b00; // Decrement After
1789 let Inst{21} = 0; // No writeback
1790 let Inst{20} = L_bit;
1791 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001792 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001793 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1794 IndexModeUpd, f, itin_upd,
1795 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1796 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001797 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001798 let Inst{20} = L_bit;
1799 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001800 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001801 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1802 IndexModeNone, f, itin,
1803 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1804 let Inst{24-23} = 0b10; // Decrement Before
1805 let Inst{21} = 0; // No writeback
1806 let Inst{20} = L_bit;
1807 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001808 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001809 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1810 IndexModeUpd, f, itin_upd,
1811 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1812 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001813 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001814 let Inst{20} = L_bit;
1815 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001816 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001817 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1818 IndexModeNone, f, itin,
1819 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1820 let Inst{24-23} = 0b11; // Increment Before
1821 let Inst{21} = 0; // No writeback
1822 let Inst{20} = L_bit;
1823 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001824 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001825 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1826 IndexModeUpd, f, itin_upd,
1827 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1828 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001829 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001830 let Inst{20} = L_bit;
1831 }
1832}
1833
Bill Wendlingc93989a2010-11-13 11:20:05 +00001834let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001835
1836let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1837defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1838
1839let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1840defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1841
1842} // neverHasSideEffects
1843
Bill Wendling73fe34a2010-11-16 01:16:36 +00001844// Load / Store Multiple Mnemnoic Aliases
1845def : MnemonicAlias<"ldm", "ldmia">;
1846def : MnemonicAlias<"stm", "stmia">;
1847
1848// FIXME: remove when we have a way to marking a MI with these properties.
1849// FIXME: Should pc be an implicit operand like PICADD, etc?
1850let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1851 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001852// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001853def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001854 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001855 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001856 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001857 "$Rn = $wb", []> {
1858 let Inst{24-23} = 0b01; // Increment After
1859 let Inst{21} = 1; // Writeback
1860 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001861}
Evan Chenga8e29892007-01-19 07:51:42 +00001862
Evan Chenga8e29892007-01-19 07:51:42 +00001863//===----------------------------------------------------------------------===//
1864// Move Instructions.
1865//
1866
Evan Chengcd799b92009-06-12 20:46:18 +00001867let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001868def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1869 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1870 bits<4> Rd;
1871 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001872
Johnny Chen04301522009-11-07 00:54:36 +00001873 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001874 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001875 let Inst{3-0} = Rm;
1876 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001877}
1878
Dale Johannesen38d5f042010-06-15 22:24:08 +00001879// A version for the smaller set of tail call registers.
1880let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001881def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001882 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1883 bits<4> Rd;
1884 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001885
Dale Johannesen38d5f042010-06-15 22:24:08 +00001886 let Inst{11-4} = 0b00000000;
1887 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001888 let Inst{3-0} = Rm;
1889 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001890}
1891
Evan Chengf40deed2010-10-27 23:41:30 +00001892def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001893 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001894 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1895 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001896 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001897 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001898 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001899 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001900 let Inst{25} = 0;
1901}
Evan Chenga2515702007-03-19 07:09:02 +00001902
Evan Chengc4af4632010-11-17 20:13:28 +00001903let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001904def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1905 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001906 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001907 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001908 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001909 let Inst{15-12} = Rd;
1910 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001911 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001912}
1913
Evan Chengc4af4632010-11-17 20:13:28 +00001914let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00001915def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001916 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001917 "movw", "\t$Rd, $imm",
1918 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001919 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001920 bits<4> Rd;
1921 bits<16> imm;
1922 let Inst{15-12} = Rd;
1923 let Inst{11-0} = imm{11-0};
1924 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001925 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001926 let Inst{25} = 1;
1927}
1928
Jim Grosbach1de588d2010-10-14 18:54:27 +00001929let Constraints = "$src = $Rd" in
Jason W Kim837caa92010-11-18 23:37:15 +00001930def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001931 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001932 "movt", "\t$Rd, $imm",
1933 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001934 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001935 lo16AllZero:$imm))]>, UnaryDP,
1936 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001937 bits<4> Rd;
1938 bits<16> imm;
1939 let Inst{15-12} = Rd;
1940 let Inst{11-0} = imm{11-0};
1941 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001942 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001943 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001944}
Evan Cheng13ab0202007-07-10 18:08:01 +00001945
Evan Cheng20956592009-10-21 08:15:52 +00001946def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1947 Requires<[IsARM, HasV6T2]>;
1948
David Goodwinca01a8d2009-09-01 18:32:09 +00001949let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001950def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001951 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1952 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001953
1954// These aren't really mov instructions, but we have to define them this way
1955// due to flag operands.
1956
Evan Cheng071a2792007-09-11 19:55:27 +00001957let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00001958def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001959 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1960 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00001961def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001962 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1963 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001964}
Evan Chenga8e29892007-01-19 07:51:42 +00001965
Evan Chenga8e29892007-01-19 07:51:42 +00001966//===----------------------------------------------------------------------===//
1967// Extend Instructions.
1968//
1969
1970// Sign extenders
1971
Evan Cheng576a3962010-09-25 00:49:35 +00001972defm SXTB : AI_ext_rrot<0b01101010,
1973 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1974defm SXTH : AI_ext_rrot<0b01101011,
1975 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001976
Evan Cheng576a3962010-09-25 00:49:35 +00001977defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001978 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001979defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001980 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001981
Johnny Chen2ec5e492010-02-22 21:50:40 +00001982// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001983defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001984
1985// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001986defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001987
1988// Zero extenders
1989
1990let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001991defm UXTB : AI_ext_rrot<0b01101110,
1992 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1993defm UXTH : AI_ext_rrot<0b01101111,
1994 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1995defm UXTB16 : AI_ext_rrot<0b01101100,
1996 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001997
Jim Grosbach542f6422010-07-28 23:25:44 +00001998// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1999// The transformation should probably be done as a combiner action
2000// instead so we can include a check for masking back in the upper
2001// eight bits of the source into the lower eight bits of the result.
2002//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2003// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002004def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002005 (UXTB16r_rot GPR:$Src, 8)>;
2006
Evan Cheng576a3962010-09-25 00:49:35 +00002007defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002008 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002009defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002010 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002011}
2012
Evan Chenga8e29892007-01-19 07:51:42 +00002013// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002014// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002015defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002016
Evan Chenga8e29892007-01-19 07:51:42 +00002017
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002018def SBFX : I<(outs GPR:$Rd),
2019 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002020 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002021 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002022 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002023 bits<4> Rd;
2024 bits<4> Rn;
2025 bits<5> lsb;
2026 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002027 let Inst{27-21} = 0b0111101;
2028 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002029 let Inst{20-16} = width;
2030 let Inst{15-12} = Rd;
2031 let Inst{11-7} = lsb;
2032 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002033}
2034
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002035def UBFX : I<(outs GPR:$Rd),
2036 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002037 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002038 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002039 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002040 bits<4> Rd;
2041 bits<4> Rn;
2042 bits<5> lsb;
2043 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002044 let Inst{27-21} = 0b0111111;
2045 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002046 let Inst{20-16} = width;
2047 let Inst{15-12} = Rd;
2048 let Inst{11-7} = lsb;
2049 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002050}
2051
Evan Chenga8e29892007-01-19 07:51:42 +00002052//===----------------------------------------------------------------------===//
2053// Arithmetic Instructions.
2054//
2055
Jim Grosbach26421962008-10-14 20:36:24 +00002056defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002057 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002058 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002059defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002060 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002061 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002062
Evan Chengc85e8322007-07-05 07:13:32 +00002063// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002064defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002065 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002066 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2067defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002068 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002069 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002070
Evan Cheng62674222009-06-25 23:34:10 +00002071defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002072 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002073defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002074 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002075defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002076 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002077defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002078 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002079
Jim Grosbach84760882010-10-15 18:42:41 +00002080def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2081 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2082 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2083 bits<4> Rd;
2084 bits<4> Rn;
2085 bits<12> imm;
2086 let Inst{25} = 1;
2087 let Inst{15-12} = Rd;
2088 let Inst{19-16} = Rn;
2089 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002090}
Evan Cheng13ab0202007-07-10 18:08:01 +00002091
Bob Wilsoncff71782010-08-05 18:23:43 +00002092// The reg/reg form is only defined for the disassembler; for codegen it is
2093// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002094def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2095 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002096 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002097 bits<4> Rd;
2098 bits<4> Rn;
2099 bits<4> Rm;
2100 let Inst{11-4} = 0b00000000;
2101 let Inst{25} = 0;
2102 let Inst{3-0} = Rm;
2103 let Inst{15-12} = Rd;
2104 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002105}
2106
Jim Grosbach84760882010-10-15 18:42:41 +00002107def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2108 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2109 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2110 bits<4> Rd;
2111 bits<4> Rn;
2112 bits<12> shift;
2113 let Inst{25} = 0;
2114 let Inst{11-0} = shift;
2115 let Inst{15-12} = Rd;
2116 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002117}
Evan Chengc85e8322007-07-05 07:13:32 +00002118
2119// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002120let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002121def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2122 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2123 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2124 bits<4> Rd;
2125 bits<4> Rn;
2126 bits<12> imm;
2127 let Inst{25} = 1;
2128 let Inst{20} = 1;
2129 let Inst{15-12} = Rd;
2130 let Inst{19-16} = Rn;
2131 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002132}
Jim Grosbach84760882010-10-15 18:42:41 +00002133def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2134 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2135 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2136 bits<4> Rd;
2137 bits<4> Rn;
2138 bits<12> shift;
2139 let Inst{25} = 0;
2140 let Inst{20} = 1;
2141 let Inst{11-0} = shift;
2142 let Inst{15-12} = Rd;
2143 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002144}
Evan Cheng071a2792007-09-11 19:55:27 +00002145}
Evan Chengc85e8322007-07-05 07:13:32 +00002146
Evan Cheng62674222009-06-25 23:34:10 +00002147let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002148def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2149 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2150 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002151 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002152 bits<4> Rd;
2153 bits<4> Rn;
2154 bits<12> imm;
2155 let Inst{25} = 1;
2156 let Inst{15-12} = Rd;
2157 let Inst{19-16} = Rn;
2158 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002159}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002160// The reg/reg form is only defined for the disassembler; for codegen it is
2161// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002162def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2163 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002164 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002165 bits<4> Rd;
2166 bits<4> Rn;
2167 bits<4> Rm;
2168 let Inst{11-4} = 0b00000000;
2169 let Inst{25} = 0;
2170 let Inst{3-0} = Rm;
2171 let Inst{15-12} = Rd;
2172 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002173}
Jim Grosbach84760882010-10-15 18:42:41 +00002174def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2175 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2176 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002177 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002178 bits<4> Rd;
2179 bits<4> Rn;
2180 bits<12> shift;
2181 let Inst{25} = 0;
2182 let Inst{11-0} = shift;
2183 let Inst{15-12} = Rd;
2184 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002185}
Evan Cheng62674222009-06-25 23:34:10 +00002186}
2187
2188// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002189let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002190def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2191 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2192 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002193 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002194 bits<4> Rd;
2195 bits<4> Rn;
2196 bits<12> imm;
2197 let Inst{25} = 1;
2198 let Inst{20} = 1;
2199 let Inst{15-12} = Rd;
2200 let Inst{19-16} = Rn;
2201 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002202}
Jim Grosbach84760882010-10-15 18:42:41 +00002203def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2204 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2205 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002206 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002207 bits<4> Rd;
2208 bits<4> Rn;
2209 bits<12> shift;
2210 let Inst{25} = 0;
2211 let Inst{20} = 1;
2212 let Inst{11-0} = shift;
2213 let Inst{15-12} = Rd;
2214 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002215}
Evan Cheng071a2792007-09-11 19:55:27 +00002216}
Evan Cheng2c614c52007-06-06 10:17:05 +00002217
Evan Chenga8e29892007-01-19 07:51:42 +00002218// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002219// The assume-no-carry-in form uses the negation of the input since add/sub
2220// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2221// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2222// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002223def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2224 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002225def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2226 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2227// The with-carry-in form matches bitwise not instead of the negation.
2228// Effectively, the inverse interpretation of the carry flag already accounts
2229// for part of the negation.
2230def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2231 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002232
2233// Note: These are implemented in C++ code, because they have to generate
2234// ADD/SUBrs instructions, which use a complex pattern that a xform function
2235// cannot produce.
2236// (mul X, 2^n+1) -> (add (X << n), X)
2237// (mul X, 2^n-1) -> (rsb X, (X << n))
2238
Johnny Chen667d1272010-02-22 18:50:54 +00002239// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002240// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002241class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002242 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002243 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2244 opc, "\t$Rd, $Rn, $Rm", pattern> {
2245 bits<4> Rd;
2246 bits<4> Rn;
2247 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002248 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002249 let Inst{11-4} = op11_4;
2250 let Inst{19-16} = Rn;
2251 let Inst{15-12} = Rd;
2252 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002253}
2254
Johnny Chen667d1272010-02-22 18:50:54 +00002255// Saturating add/subtract -- for disassembly only
2256
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002257def QADD : AAI<0b00010000, 0b00000101, "qadd",
2258 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2259def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2260 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2261def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2262def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2263
2264def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2265def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2266def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2267def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2268def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2269def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2270def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2271def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2272def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2273def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2274def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2275def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002276
2277// Signed/Unsigned add/subtract -- for disassembly only
2278
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002279def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2280def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2281def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2282def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2283def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2284def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2285def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2286def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2287def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2288def USAX : AAI<0b01100101, 0b11110101, "usax">;
2289def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2290def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002291
2292// Signed/Unsigned halving add/subtract -- for disassembly only
2293
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002294def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2295def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2296def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2297def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2298def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2299def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2300def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2301def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2302def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2303def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2304def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2305def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002306
Johnny Chenadc77332010-02-26 22:04:29 +00002307// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002308
Jim Grosbach70987fb2010-10-18 23:35:38 +00002309def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002310 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002311 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002312 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002313 bits<4> Rd;
2314 bits<4> Rn;
2315 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002316 let Inst{27-20} = 0b01111000;
2317 let Inst{15-12} = 0b1111;
2318 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002319 let Inst{19-16} = Rd;
2320 let Inst{11-8} = Rm;
2321 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002322}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002323def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002324 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002325 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002326 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002327 bits<4> Rd;
2328 bits<4> Rn;
2329 bits<4> Rm;
2330 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002331 let Inst{27-20} = 0b01111000;
2332 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002333 let Inst{19-16} = Rd;
2334 let Inst{15-12} = Ra;
2335 let Inst{11-8} = Rm;
2336 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002337}
2338
2339// Signed/Unsigned saturate -- for disassembly only
2340
Jim Grosbach70987fb2010-10-18 23:35:38 +00002341def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2342 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002343 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002344 bits<4> Rd;
2345 bits<5> sat_imm;
2346 bits<4> Rn;
2347 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002348 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002349 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002350 let Inst{20-16} = sat_imm;
2351 let Inst{15-12} = Rd;
2352 let Inst{11-7} = sh{7-3};
2353 let Inst{6} = sh{0};
2354 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002355}
2356
Jim Grosbach70987fb2010-10-18 23:35:38 +00002357def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2358 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002359 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002360 bits<4> Rd;
2361 bits<4> sat_imm;
2362 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002363 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002364 let Inst{11-4} = 0b11110011;
2365 let Inst{15-12} = Rd;
2366 let Inst{19-16} = sat_imm;
2367 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002368}
2369
Jim Grosbach70987fb2010-10-18 23:35:38 +00002370def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2371 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002372 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002373 bits<4> Rd;
2374 bits<5> sat_imm;
2375 bits<4> Rn;
2376 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002377 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002378 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002379 let Inst{15-12} = Rd;
2380 let Inst{11-7} = sh{7-3};
2381 let Inst{6} = sh{0};
2382 let Inst{20-16} = sat_imm;
2383 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002384}
2385
Jim Grosbach70987fb2010-10-18 23:35:38 +00002386def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2387 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002388 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002389 bits<4> Rd;
2390 bits<4> sat_imm;
2391 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002392 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002393 let Inst{11-4} = 0b11110011;
2394 let Inst{15-12} = Rd;
2395 let Inst{19-16} = sat_imm;
2396 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002397}
Evan Chenga8e29892007-01-19 07:51:42 +00002398
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002399def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2400def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002401
Evan Chenga8e29892007-01-19 07:51:42 +00002402//===----------------------------------------------------------------------===//
2403// Bitwise Instructions.
2404//
2405
Jim Grosbach26421962008-10-14 20:36:24 +00002406defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002407 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002408 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002409defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002410 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002411 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002412defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002413 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002414 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002415defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002416 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002417 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002418
Jim Grosbach3fea191052010-10-21 22:03:21 +00002419def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002420 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002421 "bfc", "\t$Rd, $imm", "$src = $Rd",
2422 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002423 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002424 bits<4> Rd;
2425 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002426 let Inst{27-21} = 0b0111110;
2427 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002428 let Inst{15-12} = Rd;
2429 let Inst{11-7} = imm{4-0}; // lsb
2430 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002431}
2432
Johnny Chenb2503c02010-02-17 06:31:48 +00002433// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002434def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002435 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002436 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2437 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002438 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002439 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002440 bits<4> Rd;
2441 bits<4> Rn;
2442 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002443 let Inst{27-21} = 0b0111110;
2444 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002445 let Inst{15-12} = Rd;
2446 let Inst{11-7} = imm{4-0}; // lsb
2447 let Inst{20-16} = imm{9-5}; // width
2448 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002449}
2450
Jim Grosbach36860462010-10-21 22:19:32 +00002451def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2452 "mvn", "\t$Rd, $Rm",
2453 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2454 bits<4> Rd;
2455 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002456 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002457 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002458 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002459 let Inst{15-12} = Rd;
2460 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002461}
Jim Grosbach36860462010-10-21 22:19:32 +00002462def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2463 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2464 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2465 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002466 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002467 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002468 let Inst{19-16} = 0b0000;
2469 let Inst{15-12} = Rd;
2470 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002471}
Evan Chengc4af4632010-11-17 20:13:28 +00002472let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002473def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2474 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2475 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2476 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002477 bits<12> imm;
2478 let Inst{25} = 1;
2479 let Inst{19-16} = 0b0000;
2480 let Inst{15-12} = Rd;
2481 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002482}
Evan Chenga8e29892007-01-19 07:51:42 +00002483
2484def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2485 (BICri GPR:$src, so_imm_not:$imm)>;
2486
2487//===----------------------------------------------------------------------===//
2488// Multiply Instructions.
2489//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002490class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2491 string opc, string asm, list<dag> pattern>
2492 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2493 bits<4> Rd;
2494 bits<4> Rm;
2495 bits<4> Rn;
2496 let Inst{19-16} = Rd;
2497 let Inst{11-8} = Rm;
2498 let Inst{3-0} = Rn;
2499}
2500class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2501 string opc, string asm, list<dag> pattern>
2502 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2503 bits<4> RdLo;
2504 bits<4> RdHi;
2505 bits<4> Rm;
2506 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002507 let Inst{19-16} = RdHi;
2508 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002509 let Inst{11-8} = Rm;
2510 let Inst{3-0} = Rn;
2511}
Evan Chenga8e29892007-01-19 07:51:42 +00002512
Evan Cheng8de898a2009-06-26 00:19:44 +00002513let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002514def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2515 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2516 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002517
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002518def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2519 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2520 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2521 bits<4> Ra;
2522 let Inst{15-12} = Ra;
2523}
Evan Chenga8e29892007-01-19 07:51:42 +00002524
Jim Grosbach65711012010-11-19 22:22:37 +00002525def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2526 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2527 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002528 Requires<[IsARM, HasV6T2]> {
2529 bits<4> Rd;
2530 bits<4> Rm;
2531 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002532 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002533 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002534 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002535 let Inst{11-8} = Rm;
2536 let Inst{3-0} = Rn;
2537}
Evan Chengedcbada2009-07-06 22:05:45 +00002538
Evan Chenga8e29892007-01-19 07:51:42 +00002539// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002540
Evan Chengcd799b92009-06-12 20:46:18 +00002541let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002542let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002543def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2544 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2545 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002546
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002547def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2548 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2549 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002550}
Evan Chenga8e29892007-01-19 07:51:42 +00002551
2552// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002553def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2554 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2555 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002556
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002557def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2558 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2559 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002560
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002561def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2562 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2563 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2564 Requires<[IsARM, HasV6]> {
2565 bits<4> RdLo;
2566 bits<4> RdHi;
2567 bits<4> Rm;
2568 bits<4> Rn;
2569 let Inst{19-16} = RdLo;
2570 let Inst{15-12} = RdHi;
2571 let Inst{11-8} = Rm;
2572 let Inst{3-0} = Rn;
2573}
Evan Chengcd799b92009-06-12 20:46:18 +00002574} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002575
2576// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002577def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2578 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2579 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002580 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002581 let Inst{15-12} = 0b1111;
2582}
Evan Cheng13ab0202007-07-10 18:08:01 +00002583
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002584def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2585 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002586 [/* For disassembly only; pattern left blank */]>,
2587 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002588 let Inst{15-12} = 0b1111;
2589}
2590
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002591def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2592 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2593 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2594 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2595 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002596
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002597def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2598 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2599 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002600 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002601 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002602
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002603def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2604 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2605 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2606 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2607 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002608
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002609def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2610 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2611 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002612 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002613 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002614
Raul Herbster37fb5b12007-08-30 23:25:47 +00002615multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002616 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2617 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2618 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2619 (sext_inreg GPR:$Rm, i16)))]>,
2620 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002621
Jim Grosbach3870b752010-10-22 18:35:16 +00002622 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2623 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2624 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2625 (sra GPR:$Rm, (i32 16))))]>,
2626 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002627
Jim Grosbach3870b752010-10-22 18:35:16 +00002628 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2629 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2630 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2631 (sext_inreg GPR:$Rm, i16)))]>,
2632 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002633
Jim Grosbach3870b752010-10-22 18:35:16 +00002634 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2635 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2636 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2637 (sra GPR:$Rm, (i32 16))))]>,
2638 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002639
Jim Grosbach3870b752010-10-22 18:35:16 +00002640 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2641 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2642 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2643 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2644 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002645
Jim Grosbach3870b752010-10-22 18:35:16 +00002646 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2647 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2648 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2649 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2650 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002651}
2652
Raul Herbster37fb5b12007-08-30 23:25:47 +00002653
2654multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002655 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002656 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2657 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2658 [(set GPR:$Rd, (add GPR:$Ra,
2659 (opnode (sext_inreg GPR:$Rn, i16),
2660 (sext_inreg GPR:$Rm, i16))))]>,
2661 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002662
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002663 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002664 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2665 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2666 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2667 (sra GPR:$Rm, (i32 16)))))]>,
2668 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002669
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002670 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002671 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2672 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2673 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2674 (sext_inreg GPR:$Rm, i16))))]>,
2675 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002676
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002677 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002678 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2679 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2680 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2681 (sra GPR:$Rm, (i32 16)))))]>,
2682 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002683
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002684 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002685 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2686 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2687 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2688 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2689 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002690
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002691 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002692 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2693 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2694 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2695 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2696 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002697}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002698
Raul Herbster37fb5b12007-08-30 23:25:47 +00002699defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2700defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002701
Johnny Chen83498e52010-02-12 21:59:23 +00002702// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002703def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2704 (ins GPR:$Rn, GPR:$Rm),
2705 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002706 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002707 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002708
Jim Grosbach3870b752010-10-22 18:35:16 +00002709def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2710 (ins GPR:$Rn, GPR:$Rm),
2711 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002712 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002713 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002714
Jim Grosbach3870b752010-10-22 18:35:16 +00002715def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2716 (ins GPR:$Rn, GPR:$Rm),
2717 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002718 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002719 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002720
Jim Grosbach3870b752010-10-22 18:35:16 +00002721def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2722 (ins GPR:$Rn, GPR:$Rm),
2723 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002724 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002725 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002726
Johnny Chen667d1272010-02-22 18:50:54 +00002727// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002728class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2729 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002730 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002731 bits<4> Rn;
2732 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002733 let Inst{4} = 1;
2734 let Inst{5} = swap;
2735 let Inst{6} = sub;
2736 let Inst{7} = 0;
2737 let Inst{21-20} = 0b00;
2738 let Inst{22} = long;
2739 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002740 let Inst{11-8} = Rm;
2741 let Inst{3-0} = Rn;
2742}
2743class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2744 InstrItinClass itin, string opc, string asm>
2745 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2746 bits<4> Rd;
2747 let Inst{15-12} = 0b1111;
2748 let Inst{19-16} = Rd;
2749}
2750class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2751 InstrItinClass itin, string opc, string asm>
2752 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2753 bits<4> Ra;
2754 let Inst{15-12} = Ra;
2755}
2756class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2757 InstrItinClass itin, string opc, string asm>
2758 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2759 bits<4> RdLo;
2760 bits<4> RdHi;
2761 let Inst{19-16} = RdHi;
2762 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002763}
2764
2765multiclass AI_smld<bit sub, string opc> {
2766
Jim Grosbach385e1362010-10-22 19:15:30 +00002767 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2768 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002769
Jim Grosbach385e1362010-10-22 19:15:30 +00002770 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2771 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002772
Jim Grosbach385e1362010-10-22 19:15:30 +00002773 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2774 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2775 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002776
Jim Grosbach385e1362010-10-22 19:15:30 +00002777 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2778 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2779 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002780
2781}
2782
2783defm SMLA : AI_smld<0, "smla">;
2784defm SMLS : AI_smld<1, "smls">;
2785
Johnny Chen2ec5e492010-02-22 21:50:40 +00002786multiclass AI_sdml<bit sub, string opc> {
2787
Jim Grosbach385e1362010-10-22 19:15:30 +00002788 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2789 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2790 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2791 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002792}
2793
2794defm SMUA : AI_sdml<0, "smua">;
2795defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002796
Evan Chenga8e29892007-01-19 07:51:42 +00002797//===----------------------------------------------------------------------===//
2798// Misc. Arithmetic Instructions.
2799//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002800
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002801def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2802 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2803 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002804
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002805def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2806 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2807 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2808 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002809
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002810def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2811 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2812 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002813
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002814def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2815 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2816 [(set GPR:$Rd,
2817 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2818 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2819 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2820 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2821 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002822
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002823def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2824 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2825 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002826 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002827 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2828 (shl GPR:$Rm, (i32 8))), i16))]>,
2829 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002830
Bob Wilsonf955f292010-08-17 17:23:19 +00002831def lsl_shift_imm : SDNodeXForm<imm, [{
2832 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2833 return CurDAG->getTargetConstant(Sh, MVT::i32);
2834}]>;
2835
2836def lsl_amt : PatLeaf<(i32 imm), [{
2837 return (N->getZExtValue() < 32);
2838}], lsl_shift_imm>;
2839
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002840def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2841 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2842 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2843 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2844 (and (shl GPR:$Rm, lsl_amt:$sh),
2845 0xFFFF0000)))]>,
2846 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002847
Evan Chenga8e29892007-01-19 07:51:42 +00002848// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002849def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2850 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2851def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2852 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002853
Bob Wilsonf955f292010-08-17 17:23:19 +00002854def asr_shift_imm : SDNodeXForm<imm, [{
2855 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2856 return CurDAG->getTargetConstant(Sh, MVT::i32);
2857}]>;
2858
2859def asr_amt : PatLeaf<(i32 imm), [{
2860 return (N->getZExtValue() <= 32);
2861}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002862
Bob Wilsondc66eda2010-08-16 22:26:55 +00002863// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2864// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002865def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2866 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2867 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2868 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2869 (and (sra GPR:$Rm, asr_amt:$sh),
2870 0xFFFF)))]>,
2871 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002872
Evan Chenga8e29892007-01-19 07:51:42 +00002873// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2874// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002875def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002876 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002877def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002878 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2879 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002880
Evan Chenga8e29892007-01-19 07:51:42 +00002881//===----------------------------------------------------------------------===//
2882// Comparison Instructions...
2883//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002884
Jim Grosbach26421962008-10-14 20:36:24 +00002885defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002886 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002887 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002888
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002889// FIXME: We have to be careful when using the CMN instruction and comparison
2890// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002891// results:
2892//
2893// rsbs r1, r1, 0
2894// cmp r0, r1
2895// mov r0, #0
2896// it ls
2897// mov r0, #1
2898//
2899// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002900//
Bill Wendling6165e872010-08-26 18:33:51 +00002901// cmn r0, r1
2902// mov r0, #0
2903// it ls
2904// mov r0, #1
2905//
2906// However, the CMN gives the *opposite* result when r1 is 0. This is because
2907// the carry flag is set in the CMP case but not in the CMN case. In short, the
2908// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2909// value of r0 and the carry bit (because the "carry bit" parameter to
2910// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2911// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2912// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2913// parameter to AddWithCarry is defined as 0).
2914//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002915// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002916//
2917// x = 0
2918// ~x = 0xFFFF FFFF
2919// ~x + 1 = 0x1 0000 0000
2920// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2921//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002922// Therefore, we should disable CMN when comparing against zero, until we can
2923// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2924// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002925//
2926// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2927//
2928// This is related to <rdar://problem/7569620>.
2929//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002930//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2931// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002932
Evan Chenga8e29892007-01-19 07:51:42 +00002933// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002934defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002935 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002936 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002937defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002938 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002939 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002940
David Goodwinc0309b42009-06-29 15:33:01 +00002941defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002942 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002943 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2944defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002945 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002946 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002947
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002948//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2949// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002950
David Goodwinc0309b42009-06-29 15:33:01 +00002951def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002952 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002953
Evan Cheng218977b2010-07-13 19:27:42 +00002954// Pseudo i64 compares for some floating point compares.
2955let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2956 Defs = [CPSR] in {
2957def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002958 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002959 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002960 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2961
2962def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002963 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002964 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2965} // usesCustomInserter
2966
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002967
Evan Chenga8e29892007-01-19 07:51:42 +00002968// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002969// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002970// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002971// FIXME: These should all be pseudo-instructions that get expanded to
2972// the normal MOV instructions. That would fix the dependency on
2973// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002974let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002975def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2976 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2977 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2978 RegConstraint<"$false = $Rd">, UnaryDP {
2979 bits<4> Rd;
2980 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002981 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002982 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002983 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002984 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002985 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002986}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002987
Jim Grosbach27e90082010-10-29 19:28:17 +00002988def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2989 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2990 "mov", "\t$Rd, $shift",
2991 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2992 RegConstraint<"$false = $Rd">, UnaryDP {
2993 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00002994 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002995 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002996 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00002997 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002998 let Inst{15-12} = Rd;
2999 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003000}
3001
Evan Chengc4af4632010-11-17 20:13:28 +00003002let isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00003003def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, movt_imm:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003004 DPFrm, IIC_iMOVi,
3005 "movw", "\t$Rd, $imm",
3006 []>,
3007 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3008 UnaryDP {
3009 bits<4> Rd;
3010 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003011 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003012 let Inst{20} = 0;
3013 let Inst{19-16} = imm{15-12};
3014 let Inst{15-12} = Rd;
3015 let Inst{11-0} = imm{11-0};
3016}
3017
Evan Chengc4af4632010-11-17 20:13:28 +00003018let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003019def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3020 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3021 "mov", "\t$Rd, $imm",
3022 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3023 RegConstraint<"$false = $Rd">, UnaryDP {
3024 bits<4> Rd;
3025 bits<12> imm;
3026 let Inst{25} = 1;
3027 let Inst{20} = 0;
3028 let Inst{19-16} = 0b0000;
3029 let Inst{15-12} = Rd;
3030 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003031}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003032
Evan Cheng63f35442010-11-13 02:25:14 +00003033// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003034let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003035def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3036 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003037 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003038
Evan Chengc4af4632010-11-17 20:13:28 +00003039let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003040def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3041 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3042 "mvn", "\t$Rd, $imm",
3043 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3044 RegConstraint<"$false = $Rd">, UnaryDP {
3045 bits<4> Rd;
3046 bits<12> imm;
3047 let Inst{25} = 1;
3048 let Inst{20} = 0;
3049 let Inst{19-16} = 0b0000;
3050 let Inst{15-12} = Rd;
3051 let Inst{11-0} = imm;
3052}
Owen Andersonf523e472010-09-23 23:45:25 +00003053} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003054
Jim Grosbach3728e962009-12-10 00:11:09 +00003055//===----------------------------------------------------------------------===//
3056// Atomic operations intrinsics
3057//
3058
Bob Wilsonf74a4292010-10-30 00:54:37 +00003059def memb_opt : Operand<i32> {
3060 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003061}
Jim Grosbach3728e962009-12-10 00:11:09 +00003062
Bob Wilsonf74a4292010-10-30 00:54:37 +00003063// memory barriers protect the atomic sequences
3064let hasSideEffects = 1 in {
3065def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3066 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3067 Requires<[IsARM, HasDB]> {
3068 bits<4> opt;
3069 let Inst{31-4} = 0xf57ff05;
3070 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003071}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003072
Johnny Chen7def14f2010-08-11 23:35:12 +00003073def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003074 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003075 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003076 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003077 // FIXME: add encoding
3078}
Jim Grosbach3728e962009-12-10 00:11:09 +00003079}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003080
Bob Wilsonf74a4292010-10-30 00:54:37 +00003081def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3082 "dsb", "\t$opt",
3083 [/* For disassembly only; pattern left blank */]>,
3084 Requires<[IsARM, HasDB]> {
3085 bits<4> opt;
3086 let Inst{31-4} = 0xf57ff04;
3087 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003088}
3089
Johnny Chenfd6037d2010-02-18 00:19:08 +00003090// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003091def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3092 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003093 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003094 let Inst{3-0} = 0b1111;
3095}
3096
Jim Grosbach66869102009-12-11 18:52:41 +00003097let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003098 let Uses = [CPSR] in {
3099 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003100 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003101 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3102 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003103 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003104 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3105 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003106 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003107 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3108 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003109 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003110 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3111 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003112 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003113 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3114 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003115 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003116 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3117 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003118 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003119 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3120 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003121 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003122 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3123 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003124 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003125 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3126 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003127 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003128 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3129 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003130 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003131 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3132 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003134 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3135 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003136 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003137 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3138 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003139 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003140 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3141 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003142 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003143 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3144 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003146 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3147 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003149 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3150 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003152 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3153
3154 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003156 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3157 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003159 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3160 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003162 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3163
Jim Grosbache801dc42009-12-12 01:40:06 +00003164 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003165 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003166 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3167 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003168 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003169 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3170 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003171 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003172 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3173}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003174}
3175
3176let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003177def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3178 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003179 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003180def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3181 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003182 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003183def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3184 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003185 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003186def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003187 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003188 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003189 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003190}
3191
Jim Grosbach86875a22010-10-29 19:58:57 +00003192let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3193def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003194 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003195 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003196 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003197def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003198 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003199 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003200 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003201def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003202 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003203 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003204 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003205def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3206 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003207 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003208 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003209 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003210}
3211
Johnny Chenb9436272010-02-17 22:37:58 +00003212// Clear-Exclusive is for disassembly only.
3213def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3214 [/* For disassembly only; pattern left blank */]>,
3215 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003216 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003217}
3218
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003219// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3220let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003221def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3222 [/* For disassembly only; pattern left blank */]>;
3223def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3224 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003225}
3226
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003227//===----------------------------------------------------------------------===//
3228// TLS Instructions
3229//
3230
3231// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003232// FIXME: This needs to be a pseudo of some sort so that we can get the
3233// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003234let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003235 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003236 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003237 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003238 [(set R0, ARMthread_pointer)]>;
3239}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003240
Evan Chenga8e29892007-01-19 07:51:42 +00003241//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003242// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003243// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003244// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003245// Since by its nature we may be coming from some other function to get
3246// here, and we're using the stack frame for the containing function to
3247// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003248// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003249// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003250// except for our own input by listing the relevant registers in Defs. By
3251// doing so, we also cause the prologue/epilogue code to actively preserve
3252// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003253// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003254//
3255// These are pseudo-instructions and are lowered to individual MC-insts, so
3256// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003257let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003258 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3259 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003260 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003261 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003262 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3263 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003264 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3265 Requires<[IsARM, HasVFP2]>;
3266}
3267
3268let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003269 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3270 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003271 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3272 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003273 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3274 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003275}
3276
Jim Grosbach5eb19512010-05-22 01:06:18 +00003277// FIXME: Non-Darwin version(s)
3278let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3279 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003280def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3281 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003282 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3283 Requires<[IsARM, IsDarwin]>;
3284}
3285
Jim Grosbache4ad3872010-10-19 23:27:08 +00003286// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003287// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003288// handled when the pseudo is expanded (which happens before any passes
3289// that need the instruction size).
3290let isBarrier = 1, hasSideEffects = 1 in
3291def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003293 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3294 Requires<[IsDarwin]>;
3295
Jim Grosbach0e0da732009-05-12 23:59:14 +00003296//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003297// Non-Instruction Patterns
3298//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003299
Evan Chenga8e29892007-01-19 07:51:42 +00003300// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003301
Evan Cheng893d7fe2010-11-12 23:03:38 +00003302// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003303// This is a single pseudo instruction, the benefit is that it can be remat'd
3304// as a single unit instead of having to handle reg inputs.
3305// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003306let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003307def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003308 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003309 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003310
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003311// ConstantPool, GlobalAddress, and JumpTable
3312def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3313 Requires<[IsARM, DontUseMovt]>;
3314def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3315def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3316 Requires<[IsARM, UseMovt]>;
3317def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3318 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3319
Evan Chenga8e29892007-01-19 07:51:42 +00003320// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003321
Dale Johannesen51e28e62010-06-03 21:09:53 +00003322// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003323def : ARMPat<(ARMtcret tcGPR:$dst),
3324 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003325
3326def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3327 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3328
3329def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3330 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3331
Dale Johannesen38d5f042010-06-15 22:24:08 +00003332def : ARMPat<(ARMtcret tcGPR:$dst),
3333 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003334
3335def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3336 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3337
3338def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3339 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003340
Evan Chenga8e29892007-01-19 07:51:42 +00003341// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003342def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003343 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003344def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003345 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003346
Evan Chenga8e29892007-01-19 07:51:42 +00003347// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003348def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3349def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003350
Evan Chenga8e29892007-01-19 07:51:42 +00003351// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003352def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3353def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3354def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3355def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3356
Evan Chenga8e29892007-01-19 07:51:42 +00003357def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003358
Evan Cheng83b5cf02008-11-05 23:22:34 +00003359def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3360def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3361
Evan Cheng34b12d22007-01-19 20:27:35 +00003362// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003363def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3364 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003365 (SMULBB GPR:$a, GPR:$b)>;
3366def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3367 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003368def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3369 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003370 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003371def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003372 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003373def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3374 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003375 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003376def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003377 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003378def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3379 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003380 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003381def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003382 (SMULWB GPR:$a, GPR:$b)>;
3383
3384def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003385 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3386 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003387 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3388def : ARMV5TEPat<(add GPR:$acc,
3389 (mul sext_16_node:$a, sext_16_node:$b)),
3390 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3391def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003392 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3393 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003394 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3395def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003396 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003397 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3398def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003399 (mul (sra GPR:$a, (i32 16)),
3400 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003401 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3402def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003403 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003404 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3405def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003406 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3407 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003408 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3409def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003410 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003411 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3412
Evan Chenga8e29892007-01-19 07:51:42 +00003413//===----------------------------------------------------------------------===//
3414// Thumb Support
3415//
3416
3417include "ARMInstrThumb.td"
3418
3419//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003420// Thumb2 Support
3421//
3422
3423include "ARMInstrThumb2.td"
3424
3425//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003426// Floating Point Support
3427//
3428
3429include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003430
3431//===----------------------------------------------------------------------===//
3432// Advanced SIMD (NEON) Support
3433//
3434
3435include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003436
3437//===----------------------------------------------------------------------===//
3438// Coprocessor Instructions. For disassembly only.
3439//
3440
3441def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3442 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3443 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3444 [/* For disassembly only; pattern left blank */]> {
3445 let Inst{4} = 0;
3446}
3447
3448def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3449 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3450 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3451 [/* For disassembly only; pattern left blank */]> {
3452 let Inst{31-28} = 0b1111;
3453 let Inst{4} = 0;
3454}
3455
Johnny Chen64dfb782010-02-16 20:04:27 +00003456class ACI<dag oops, dag iops, string opc, string asm>
3457 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3458 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3459 let Inst{27-25} = 0b110;
3460}
3461
3462multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3463
3464 def _OFFSET : ACI<(outs),
3465 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3466 opc, "\tp$cop, cr$CRd, $addr"> {
3467 let Inst{31-28} = op31_28;
3468 let Inst{24} = 1; // P = 1
3469 let Inst{21} = 0; // W = 0
3470 let Inst{22} = 0; // D = 0
3471 let Inst{20} = load;
3472 }
3473
3474 def _PRE : ACI<(outs),
3475 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3476 opc, "\tp$cop, cr$CRd, $addr!"> {
3477 let Inst{31-28} = op31_28;
3478 let Inst{24} = 1; // P = 1
3479 let Inst{21} = 1; // W = 1
3480 let Inst{22} = 0; // D = 0
3481 let Inst{20} = load;
3482 }
3483
3484 def _POST : ACI<(outs),
3485 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3486 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3487 let Inst{31-28} = op31_28;
3488 let Inst{24} = 0; // P = 0
3489 let Inst{21} = 1; // W = 1
3490 let Inst{22} = 0; // D = 0
3491 let Inst{20} = load;
3492 }
3493
3494 def _OPTION : ACI<(outs),
3495 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3496 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3497 let Inst{31-28} = op31_28;
3498 let Inst{24} = 0; // P = 0
3499 let Inst{23} = 1; // U = 1
3500 let Inst{21} = 0; // W = 0
3501 let Inst{22} = 0; // D = 0
3502 let Inst{20} = load;
3503 }
3504
3505 def L_OFFSET : ACI<(outs),
3506 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003507 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003508 let Inst{31-28} = op31_28;
3509 let Inst{24} = 1; // P = 1
3510 let Inst{21} = 0; // W = 0
3511 let Inst{22} = 1; // D = 1
3512 let Inst{20} = load;
3513 }
3514
3515 def L_PRE : ACI<(outs),
3516 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003517 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003518 let Inst{31-28} = op31_28;
3519 let Inst{24} = 1; // P = 1
3520 let Inst{21} = 1; // W = 1
3521 let Inst{22} = 1; // D = 1
3522 let Inst{20} = load;
3523 }
3524
3525 def L_POST : ACI<(outs),
3526 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003527 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003528 let Inst{31-28} = op31_28;
3529 let Inst{24} = 0; // P = 0
3530 let Inst{21} = 1; // W = 1
3531 let Inst{22} = 1; // D = 1
3532 let Inst{20} = load;
3533 }
3534
3535 def L_OPTION : ACI<(outs),
3536 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003537 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003538 let Inst{31-28} = op31_28;
3539 let Inst{24} = 0; // P = 0
3540 let Inst{23} = 1; // U = 1
3541 let Inst{21} = 0; // W = 0
3542 let Inst{22} = 1; // D = 1
3543 let Inst{20} = load;
3544 }
3545}
3546
3547defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3548defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3549defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3550defm STC2 : LdStCop<0b1111, 0, "stc2">;
3551
Johnny Chen906d57f2010-02-12 01:44:23 +00003552def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3553 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3554 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3555 [/* For disassembly only; pattern left blank */]> {
3556 let Inst{20} = 0;
3557 let Inst{4} = 1;
3558}
3559
3560def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3561 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3562 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3563 [/* For disassembly only; pattern left blank */]> {
3564 let Inst{31-28} = 0b1111;
3565 let Inst{20} = 0;
3566 let Inst{4} = 1;
3567}
3568
3569def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3570 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3571 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3572 [/* For disassembly only; pattern left blank */]> {
3573 let Inst{20} = 1;
3574 let Inst{4} = 1;
3575}
3576
3577def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3578 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3579 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3580 [/* For disassembly only; pattern left blank */]> {
3581 let Inst{31-28} = 0b1111;
3582 let Inst{20} = 1;
3583 let Inst{4} = 1;
3584}
3585
3586def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3587 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3588 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3589 [/* For disassembly only; pattern left blank */]> {
3590 let Inst{23-20} = 0b0100;
3591}
3592
3593def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3594 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3595 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3596 [/* For disassembly only; pattern left blank */]> {
3597 let Inst{31-28} = 0b1111;
3598 let Inst{23-20} = 0b0100;
3599}
3600
3601def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3602 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3603 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3604 [/* For disassembly only; pattern left blank */]> {
3605 let Inst{23-20} = 0b0101;
3606}
3607
3608def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3609 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3610 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3611 [/* For disassembly only; pattern left blank */]> {
3612 let Inst{31-28} = 0b1111;
3613 let Inst{23-20} = 0b0101;
3614}
3615
Johnny Chenb98e1602010-02-12 18:55:33 +00003616//===----------------------------------------------------------------------===//
3617// Move between special register and ARM core register -- for disassembly only
3618//
3619
3620def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3621 [/* For disassembly only; pattern left blank */]> {
3622 let Inst{23-20} = 0b0000;
3623 let Inst{7-4} = 0b0000;
3624}
3625
3626def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3627 [/* For disassembly only; pattern left blank */]> {
3628 let Inst{23-20} = 0b0100;
3629 let Inst{7-4} = 0b0000;
3630}
3631
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003632def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3633 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003634 [/* For disassembly only; pattern left blank */]> {
3635 let Inst{23-20} = 0b0010;
3636 let Inst{7-4} = 0b0000;
3637}
3638
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003639def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3640 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003641 [/* For disassembly only; pattern left blank */]> {
3642 let Inst{23-20} = 0b0010;
3643 let Inst{7-4} = 0b0000;
3644}
3645
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003646def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3647 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003648 [/* For disassembly only; pattern left blank */]> {
3649 let Inst{23-20} = 0b0110;
3650 let Inst{7-4} = 0b0000;
3651}
3652
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003653def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3654 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003655 [/* For disassembly only; pattern left blank */]> {
3656 let Inst{23-20} = 0b0110;
3657 let Inst{7-4} = 0b0000;
3658}