blob: cc216c391ddab6b56ec8012471ef0fe6b4532fa5 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakac742e4f2011-11-11 04:06:38 +000036def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
37 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000038def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000039
Akira Hatanaka40eda462011-09-22 23:31:54 +000040def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
42def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
43 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000044 SDTCisSameAs<0, 4>]>;
45
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000046def SDTMipsLoadLR : SDTypeProfile<1, 2,
47 [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisSameAs<0, 2>]>;
49
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000050// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000051def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000052 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000053 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000054
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000055// Tail call
56def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink,
57 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
58
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000059// Hi and Lo nodes are used to handle global addresses. Used on
60// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000061// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000062def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
63def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
64def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000065
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000066// TlsGd node is used to handle General Dynamic TLS
67def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
68
69// TprelHi and TprelLo nodes are used to handle Local Exec TLS
70def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
71def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
72
73// Thread pointer
74def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
75
Eric Christopher3c999a22007-10-26 04:00:13 +000076// Return
Akira Hatanaka182ef6f2012-07-10 00:19:06 +000077def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000078
79// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000080def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000081 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000082def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000083 [SDNPHasChain, SDNPSideEffect,
84 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000085
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000086// MAdd*/MSub* nodes
87def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
94 [SDNPOptInGlue, SDNPOutGlue]>;
95
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000096// DivRem(u) nodes
97def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
100 [SDNPOutGlue]>;
101
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000102// Target constant nodes that are not part of any isel patterns and remain
103// unchanged can cause instructions with illegal operands to be emitted.
104// Wrapper node patterns give the instruction selector a chance to replace
105// target constant nodes that would otherwise remain unchanged with ADDiu
106// nodes. Without these wrapper node patterns, the following conditional move
107// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000108// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000109// movn %got(d)($gp), %got(c)($gp), $4
110// This instruction is illegal since movn can take only register operands.
111
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000112def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000113
Akira Hatanaka21afc632011-06-21 00:40:49 +0000114// Pointer to dynamically allocated stack area.
115def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
116 [SDNPHasChain, SDNPInGlue]>;
117
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000118def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000119
Akira Hatanakabb15e112011-08-17 02:05:42 +0000120def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
121def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
122
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000123def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
124 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
125def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
126 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
127def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
128 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
129def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
130 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
131def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
132 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
133def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
134 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
135def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
136 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
137def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
138 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
139
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000140//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000141// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000142//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000143def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
144 AssemblerPredicate<"FeatureSEInReg">;
145def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
146 AssemblerPredicate<"FeatureBitCount">;
147def HasSwap : Predicate<"Subtarget.hasSwap()">,
148 AssemblerPredicate<"FeatureSwap">;
149def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
150 AssemblerPredicate<"FeatureCondMov">;
151def HasMips32 : Predicate<"Subtarget.hasMips32()">,
152 AssemblerPredicate<"FeatureMips32">;
153def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
154 AssemblerPredicate<"FeatureMips32r2">;
155def HasMips64 : Predicate<"Subtarget.hasMips64()">,
156 AssemblerPredicate<"FeatureMips64">;
157def HasMips32r2Or64 : Predicate<"Subtarget.hasMips32r2Or64()">,
158 AssemblerPredicate<"FeatureMips32r2,FeatureMips64">;
159def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
160 AssemblerPredicate<"!FeatureMips64">;
161def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
162 AssemblerPredicate<"FeatureMips64r2">;
163def IsN64 : Predicate<"Subtarget.isABI_N64()">,
164 AssemblerPredicate<"FeatureN64">;
165def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
166 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000167def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
168 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000169def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
170 AssemblerPredicate<"FeatureMips32">;
171def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
172 AssemblerPredicate<"FeatureMips32">;
173def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
174 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka3ad21be2012-05-25 22:15:15 +0000175def HasStandardEncoding : Predicate<"Subtarget.hasStandardEncoding()">,
176 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000177
Akira Hatanaka14180452012-06-14 21:03:23 +0000178class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
179 let Predicates = [HasStandardEncoding];
180}
181
Akira Hatanaka1f027132012-10-19 21:11:03 +0000182class IsBranch {
183 bit isBranch = 1;
184}
185
186class IsReturn {
187 bit isReturn = 1;
188}
189
190class IsCall {
191 bit isCall = 1;
192}
193
Akira Hatanaka01a75c42012-10-19 21:14:34 +0000194class IsTailCall {
195 bit isCall = 1;
196 bit isTerminator = 1;
197 bit isReturn = 1;
198 bit isBarrier = 1;
199 bit hasExtraSrcRegAllocReq = 1;
200 bit isCodeGenOnly = 1;
201}
202
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000203//===----------------------------------------------------------------------===//
204// Instruction format superclass
205//===----------------------------------------------------------------------===//
206
207include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000208
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000209//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000210// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000211//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000212
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000213// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000214def jmptarget : Operand<OtherVT> {
215 let EncoderMethod = "getJumpTargetOpValue";
216}
217def brtarget : Operand<OtherVT> {
218 let EncoderMethod = "getBranchTargetOpValue";
219 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000220 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000221}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000222def calltarget : Operand<iPTR> {
223 let EncoderMethod = "getJumpTargetOpValue";
224}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000225def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000226def simm16 : Operand<i32> {
227 let DecoderMethod= "DecodeSimm16";
228}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000229def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000230def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000231
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000232// Unsigned Operand
233def uimm16 : Operand<i32> {
234 let PrintMethod = "printUnsignedImm";
235}
236
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000237def MipsMemAsmOperand : AsmOperandClass {
238 let Name = "Mem";
239 let ParserMethod = "parseMemOperand";
240}
241
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000242// Address operand
243def mem : Operand<i32> {
244 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000245 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000246 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000247 let ParserMatchClass = MipsMemAsmOperand;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000248}
249
Akira Hatanakad55bb382011-10-11 00:11:12 +0000250def mem64 : Operand<i64> {
251 let PrintMethod = "printMemOperand";
252 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000253 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000254 let ParserMatchClass = MipsMemAsmOperand;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000255}
256
Akira Hatanaka03236be2011-07-07 20:54:20 +0000257def mem_ea : Operand<i32> {
258 let PrintMethod = "printMemOperandEA";
259 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000260 let EncoderMethod = "getMemEncoding";
261}
262
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000263def mem_ea_64 : Operand<i64> {
264 let PrintMethod = "printMemOperandEA";
265 let MIOperandInfo = (ops CPU64Regs, simm16_64);
266 let EncoderMethod = "getMemEncoding";
267}
268
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000269// size operand of ext instruction
270def size_ext : Operand<i32> {
271 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000272 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000273}
274
275// size operand of ins instruction
276def size_ins : Operand<i32> {
277 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000278 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000279}
280
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000281// Transformation Function - get the lower 16 bits.
282def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000283 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000284}]>;
285
286// Transformation Function - get the higher 16 bits.
287def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000288 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000289}]>;
290
291// Node immediate fits as 16-bit sign extended on target immediate.
292// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000293def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000294
295// Node immediate fits as 16-bit zero extended on target immediate.
296// The LO16 param means that only the lower 16 bits of the node
297// immediate are caught.
298// e.g. addiu, sltiu
299def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000301 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000302 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000303 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000304}], LO16>;
305
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000306// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000307def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000308 int64_t Val = N->getSExtValue();
309 return isInt<32>(Val) && !(Val & 0xffff);
310}]>;
311
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000312// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000313def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000314
Eric Christopher3c999a22007-10-26 04:00:13 +0000315// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000316// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000317def addr :
318 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000319
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000320//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000321// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000322//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000323
Jack Carterde332272012-10-06 01:17:37 +0000324/// Move Control Registers From/To CPU Registers
325def MFC0_3OP : MFC3OP<0x10, 0, (outs CPURegs:$rt),
326 (ins CPURegs:$rd, uimm16:$sel),"mfc0\t$rt, $rd, $sel">;
327def : InstAlias<"mfc0 $rt, $rd", (MFC0_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
328
329def MTC0_3OP : MFC3OP<0x10, 4, (outs CPURegs:$rd, uimm16:$sel),
330 (ins CPURegs:$rt),"mtc0\t$rt, $rd, $sel">;
331def : InstAlias<"mtc0 $rt, $rd", (MTC0_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
332
333def MFC2_3OP : MFC3OP<0x12, 0, (outs CPURegs:$rt),
334 (ins CPURegs:$rd, uimm16:$sel),"mfc2\t$rt, $rd, $sel">;
335def : InstAlias<"mfc2 $rt, $rd", (MFC2_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
336
337def MTC2_3OP : MFC3OP<0x12, 4, (outs CPURegs:$rd, uimm16:$sel),
338 (ins CPURegs:$rt),"mtc2\t$rt, $rd, $sel">;
339def : InstAlias<"mtc2 $rt, $rd", (MTC2_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
340
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000341// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000342class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
343 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
344 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
345 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
346 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
347 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000348 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000349 let isReMaterializable = 1;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000350}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000351
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000352class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000353 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
354 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
355 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
356 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000357 let isCommutable = isComm;
358}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000359
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000360// Arithmetic and logical instructions with 2 register operands.
361class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
362 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000363 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
364 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
Akira Hatanakaa6953492012-04-18 18:52:10 +0000365 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu> {
366 let isReMaterializable = 1;
367}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000368
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000369class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000370 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000371 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
372 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000373
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000374// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000375let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000376class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000377 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000378 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000379 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000380 let rd = 0;
381 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000382 let isCommutable = isComm;
383}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000384
385// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000386class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
387 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000388 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000389 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000390 let shamt = 0;
391 let isCommutable = 1;
392}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000393
394// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000395class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
396 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
397 RegisterClass RC>:
398 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000399 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000400 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
401 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000402}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000403
Akira Hatanaka36393462011-10-17 18:06:56 +0000404// 32-bit shift instructions.
405class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
406 SDNode OpNode>:
407 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
408
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000409class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
410 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000411 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000412 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000413 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000414 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000415}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000416
417// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000418class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
419 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000420 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000421 let rs = 0;
Akira Hatanaka02365942012-04-03 02:51:09 +0000422 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000423 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000424}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000425
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000426class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
427 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
428 bits<21> addr;
429 let Inst{25-21} = addr{20-16};
430 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000431 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000432}
433
Eric Christopher3c999a22007-10-26 04:00:13 +0000434// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000435let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000436class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
437 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000438 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000439 !strconcat(instr_asm, "\t$rt, $addr"),
440 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000441 let isPseudo = Pseudo;
442}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000443
Akira Hatanakad55bb382011-10-11 00:11:12 +0000444class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
445 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000446 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000447 !strconcat(instr_asm, "\t$rt, $addr"),
448 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000449 let isPseudo = Pseudo;
450}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000451
Akira Hatanakad55bb382011-10-11 00:11:12 +0000452// 32-bit load.
453multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
454 bit Pseudo = 0> {
455 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000456 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000457 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000458 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000459 let DecoderNamespace = "Mips64";
460 let isCodeGenOnly = 1;
461 }
Jia Liubb481f82012-02-28 07:46:26 +0000462}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000463
464// 64-bit load.
465multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
466 bit Pseudo = 0> {
467 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000468 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000469 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000470 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000471 let DecoderNamespace = "Mips64";
472 let isCodeGenOnly = 1;
473 }
Jia Liubb481f82012-02-28 07:46:26 +0000474}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000475
476// 32-bit store.
477multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
478 bit Pseudo = 0> {
479 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000480 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000481 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000482 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000483 let DecoderNamespace = "Mips64";
484 let isCodeGenOnly = 1;
485 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000486}
487
488// 64-bit store.
489multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
490 bit Pseudo = 0> {
491 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000492 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000493 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000494 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000495 let DecoderNamespace = "Mips64";
496 let isCodeGenOnly = 1;
497 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000498}
499
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000500// Load/Store Left/Right
501let canFoldAsLoad = 1 in
502class LoadLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
503 RegisterClass RC, Operand MemOpnd> :
504 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
505 !strconcat(instr_asm, "\t$rt, $addr"),
506 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], IILoad> {
507 string Constraints = "$src = $rt";
508}
509
510class StoreLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
511 RegisterClass RC, Operand MemOpnd>:
512 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
513 !strconcat(instr_asm, "\t$rt, $addr"), [(OpNode RC:$rt, addr:$addr)],
514 IIStore>;
515
516// 32-bit load left/right.
517multiclass LoadLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
518 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000519 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000520 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
521 Requires<[IsN64, HasStandardEncoding]> {
522 let DecoderNamespace = "Mips64";
523 let isCodeGenOnly = 1;
524 }
525}
526
527// 64-bit load left/right.
528multiclass LoadLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
529 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
530 Requires<[NotN64, HasStandardEncoding]>;
531 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
532 Requires<[IsN64, HasStandardEncoding]> {
533 let DecoderNamespace = "Mips64";
534 let isCodeGenOnly = 1;
535 }
536}
537
538// 32-bit store left/right.
539multiclass StoreLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
540 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
541 Requires<[NotN64, HasStandardEncoding]>;
542 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
543 Requires<[IsN64, HasStandardEncoding]> {
544 let DecoderNamespace = "Mips64";
545 let isCodeGenOnly = 1;
546 }
547}
548
549// 64-bit store left/right.
550multiclass StoreLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
551 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
552 Requires<[NotN64, HasStandardEncoding]>;
553 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000554 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000555 let DecoderNamespace = "Mips64";
556 let isCodeGenOnly = 1;
557 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000558}
559
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000560// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000561class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000562 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
563 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
564 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000565 let isBranch = 1;
566 let isTerminator = 1;
567 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000568 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000569}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000570
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000571class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
572 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000573 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
574 !strconcat(instr_asm, "\t$rs, $imm16"),
575 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000576 let rt = _rt;
577 let isBranch = 1;
578 let isTerminator = 1;
579 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000580 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000581}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000582
Eric Christopher3c999a22007-10-26 04:00:13 +0000583// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000584class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
585 RegisterClass RC>:
586 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
587 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
588 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000589 IIAlu> {
590 let shamt = 0;
591}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000592
Akira Hatanaka8191f342011-10-11 18:53:46 +0000593class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
594 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000595 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
596 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
597 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000598 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000599
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000600// Jump
Akira Hatanakae0509022012-10-19 21:30:15 +0000601class JumpFJ<bits<6> op, DAGOperand opnd, string instr_asm,
602 SDPatternOperator operator, SDPatternOperator targetoperator>:
603 FJ<op, (outs), (ins opnd:$target), !strconcat(instr_asm, "\t$target"),
604 [(operator targetoperator:$target)], IIBranch> {
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000605 let isTerminator=1;
606 let isBarrier=1;
607 let hasDelaySlot = 1;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000608 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000609 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000610}
611
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000612// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000613class UncondBranch<bits<6> op, string instr_asm>:
614 BranchBase<op, (outs), (ins brtarget:$imm16),
615 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
616 let rs = 0;
617 let rt = 0;
618 let isBranch = 1;
619 let isTerminator = 1;
620 let isBarrier = 1;
621 let hasDelaySlot = 1;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000622 let Predicates = [RelocPIC, HasStandardEncoding];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000623 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000624}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000625
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000626// Base class for indirect branch and return instruction classes.
627let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Akira Hatanaka1f027132012-10-19 21:11:03 +0000628class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>:
629 FR<0, 0x8, (outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000630 let rt = 0;
631 let rd = 0;
632 let shamt = 0;
633}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000634
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000635// Indirect branch
Akira Hatanaka1f027132012-10-19 21:11:03 +0000636class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000637 let isBranch = 1;
638 let isIndirectBranch = 1;
639}
640
641// Return instruction
Akira Hatanaka1f027132012-10-19 21:11:03 +0000642class RetBase<RegisterClass RC>: JumpFR<RC> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000643 let isReturn = 1;
644 let isCodeGenOnly = 1;
645 let hasCtrlDep = 1;
646 let hasExtraSrcRegAllocReq = 1;
647}
648
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000649// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000650let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000651 class JumpLink<bits<6> op, string instr_asm>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000652 FJ<op, (outs), (ins calltarget:$target),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000653 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000654 IIBranch> {
655 let DecoderMethod = "DecodeJumpTarget";
656 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000657
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000658 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
659 RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000660 FR<op, func, (outs), (ins RC:$rs),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000661 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000662 let rt = 0;
663 let rd = 31;
664 let shamt = 0;
665 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000666
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000667 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000668 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000669 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
670 let rt = _rt;
671 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000672}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000673
Eric Christopher3c999a22007-10-26 04:00:13 +0000674// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000675class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
676 RegisterClass RC, list<Register> DefRegs>:
677 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000678 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
679 let rd = 0;
680 let shamt = 0;
681 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000682 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000683 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000684}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000685
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000686class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
687 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
688
689class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
690 RegisterClass RC, list<Register> DefRegs>:
691 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
692 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
693 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000694 let rd = 0;
695 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000696 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000697}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000698
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000699class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
700 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
701
Eric Christopher3c999a22007-10-26 04:00:13 +0000702// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000703class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
704 list<Register> UseRegs>:
705 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000706 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
707 let rs = 0;
708 let rt = 0;
709 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000710 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000711 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000712}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000713
Akira Hatanaka89d30662011-10-17 18:24:15 +0000714class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
715 list<Register> DefRegs>:
716 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000717 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
718 let rt = 0;
719 let rd = 0;
720 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000721 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000722 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000723}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000724
Jack Carter61de70d2012-08-06 23:29:06 +0000725class EffectiveAddress<bits<6> opc, string instr_asm, RegisterClass RC, Operand Mem> :
726 FMem<opc, (outs RC:$rt), (ins Mem:$addr),
727 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu> {
728 let isCodeGenOnly = 1;
729}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000730
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000731// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000732class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
733 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
734 !strconcat(instr_asm, "\t$rd, $rs"),
735 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000736 Requires<[HasBitCount, HasStandardEncoding]> {
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000737 let shamt = 0;
738 let rt = rd;
739}
740
741class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
742 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
743 !strconcat(instr_asm, "\t$rd, $rs"),
744 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000745 Requires<[HasBitCount, HasStandardEncoding]> {
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000746 let shamt = 0;
747 let rt = rd;
748}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000749
750// Sign Extend in Register.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000751class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt,
752 RegisterClass RC>:
753 FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000754 !strconcat(instr_asm, "\t$rd, $rt"),
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000755 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000756 let rs = 0;
757 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000758 let Predicates = [HasSEInReg, HasStandardEncoding];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000759}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000760
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000761// Subword Swap
762class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
763 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
764 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000765 let rs = 0;
766 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000767 let Predicates = [HasSwap, HasStandardEncoding];
Akira Hatanaka02365942012-04-03 02:51:09 +0000768 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000769}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000770
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000771// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000772class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
773 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
774 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000775 let rs = 0;
776 let shamt = 0;
777}
778
Akira Hatanaka667645f2011-08-17 22:59:46 +0000779// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000780class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000781 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000782 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
783 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000784 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000785 bits<5> sz;
786 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000787 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000788 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000789}
790
791class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
792 FR<0x1f, _funct, (outs RC:$rt),
793 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
794 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
795 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
796 NoItinerary> {
797 bits<5> pos;
798 bits<5> sz;
799 let rd = sz;
800 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000801 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000802 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000803}
804
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000805// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000806class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
807 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000808 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
809 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
810 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000811
812multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000813 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>,
814 Requires<[NotN64, HasStandardEncoding]>;
815 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>,
816 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000817 let DecoderNamespace = "Mips64";
818 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000819}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000820
821// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000822class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
823 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000824 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
825 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
826 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000827
828multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000829 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>,
830 Requires<[NotN64, HasStandardEncoding]>;
831 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>,
832 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000833 let DecoderNamespace = "Mips64";
834 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000835}
836
837class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
838 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
839 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
840 let mayLoad = 1;
841}
842
843class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
844 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
845 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
846 let mayStore = 1;
847 let Constraints = "$rt = $dst";
848}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000849
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000850//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000851// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000852//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000853
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000854// Return RA.
855let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000856def RetRA : PseudoSE<(outs), (ins), "", [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000857
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000858let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
859def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000860 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000861 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000862def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000863 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000864 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000865}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000866
Eric Christopher3c999a22007-10-26 04:00:13 +0000867// When handling PIC code the assembler needs .cpload and .cprestore
868// directives. If the real instructions corresponding these directives
869// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000870// from the assembler.
Akira Hatanaka02365942012-04-03 02:51:09 +0000871let neverHasSideEffects = 1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000872def CPRESTORE : PseudoSE<(outs), (ins i32imm:$loc, CPURegs:$gp),
873 ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000874
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000875let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000876 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
877 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
878 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
879 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
880 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
881 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
882 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
883 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
884 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
885 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
886 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
887 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
888 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
889 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
890 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
891 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
892 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
893 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000894
Akira Hatanaka59068062011-11-11 04:14:30 +0000895 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
896 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
897 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000898
Akira Hatanaka59068062011-11-11 04:14:30 +0000899 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
900 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
901 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902}
903
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000904//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000905// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000906//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000907
Jack Carter9d577c82012-10-04 04:03:53 +0000908class LoadImm32< string instr_asm, Operand Od, RegisterClass RC> :
909 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
Jack Carter2f68b312012-10-09 23:29:45 +0000910 !strconcat(instr_asm, "\t$rt, $imm32")> ;
911def LoadImm32Reg : LoadImm32<"li", shamt,CPURegs>;
912
913class LoadAddress<string instr_asm, Operand MemOpnd, RegisterClass RC> :
914 MipsAsmPseudoInst<(outs RC:$rt), (ins MemOpnd:$addr),
915 !strconcat(instr_asm, "\t$rt, $addr")> ;
916def LoadAddr32Reg : LoadAddress<"la", mem, CPURegs>;
917
918class LoadAddressImm<string instr_asm, Operand Od, RegisterClass RC> :
919 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
920 !strconcat(instr_asm, "\t$rt, $imm32")> ;
921def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegs>;
922
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000923//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000924// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000925//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000926
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000927/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000928def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
929def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000930def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
931def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000932def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
933def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
934def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000935def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000936
937/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000938def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
939def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000940def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
941def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000942def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
943def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000944def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
945def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
946def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000947def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000948
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000949/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000950def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
951def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
952def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000953def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
954def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
955def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000956
957// Rotate Instructions
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000958let Predicates = [HasMips32r2, HasStandardEncoding] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000959 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000960 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000961}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000962
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000963/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000964/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000965defm LB : LoadM32<0x20, "lb", sextloadi8>;
966defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000967defm LH : LoadM32<0x21, "lh", sextloadi16>;
968defm LHu : LoadM32<0x25, "lhu", zextloadi16>;
969defm LW : LoadM32<0x23, "lw", load>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000970defm SB : StoreM32<0x28, "sb", truncstorei8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000971defm SH : StoreM32<0x29, "sh", truncstorei16>;
972defm SW : StoreM32<0x2b, "sw", store>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000973
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000974/// load/store left/right
975defm LWL : LoadLeftRightM32<0x22, "lwl", MipsLWL>;
976defm LWR : LoadLeftRightM32<0x26, "lwr", MipsLWR>;
977defm SWL : StoreLeftRightM32<0x2a, "swl", MipsSWL>;
978defm SWR : StoreLeftRightM32<0x2e, "swr", MipsSWR>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000979
Akira Hatanakadb548262011-07-19 23:30:50 +0000980let hasSideEffects = 1 in
Akira Hatanakac4388d42012-07-31 18:55:01 +0000981def SYNC : InstSE<(outs), (ins i32imm:$stype), "sync $stype",
982 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000983{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000984 bits<5> stype;
985 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000986 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000987 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000988 let Inst{5-0} = 15;
989}
990
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000991/// Load-linked, Store-conditional
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000992def LL : LLBase<0x30, "ll", CPURegs, mem>,
993 Requires<[NotN64, HasStandardEncoding]>;
994def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>,
995 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000996 let DecoderNamespace = "Mips64";
997}
998
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000999def SC : SCBase<0x38, "sc", CPURegs, mem>,
1000 Requires<[NotN64, HasStandardEncoding]>;
1001def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>,
1002 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +00001003 let DecoderNamespace = "Mips64";
1004}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001005
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001006/// Jump and Branch Instructions
Akira Hatanakae0509022012-10-19 21:30:15 +00001007def J : JumpFJ<0x02, jmptarget, "j", br, bb>,
Akira Hatanaka1f027132012-10-19 21:11:03 +00001008 Requires<[RelocStatic, HasStandardEncoding]>, IsBranch;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00001009def JR : IndirectBranch<CPURegs>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +00001010def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +00001011def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
1012def BNE : CBranch<0x05, "bne", setne, CPURegs>;
1013def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
1014def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +00001015def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +00001016def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001017
Akira Hatanaka60287962012-07-21 03:30:44 +00001018let rt = 0, rs = 0, isBranch = 1, isTerminator = 1, isBarrier = 1,
1019 hasDelaySlot = 1, Defs = [RA] in
1020def BAL_BR: FI<0x1, (outs), (ins brtarget:$imm16), "bal\t$imm16", [], IIBranch>;
1021
Akira Hatanakab2930b92012-03-01 22:27:29 +00001022def JAL : JumpLink<0x03, "jal">;
1023def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
1024def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
1025def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Akira Hatanakae0509022012-10-19 21:30:15 +00001026def TAILCALL : JumpFJ<0x02, calltarget, "j", MipsTailCall, imm>, IsTailCall;
Akira Hatanaka01a75c42012-10-19 21:14:34 +00001027def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, IsTailCall;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001028
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00001029def RET : RetBase<CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001030
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001031/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +00001032def MULT : Mult32<0x18, "mult", IIImul>;
1033def MULTu : Mult32<0x19, "multu", IIImul>;
1034def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
1035def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +00001036
Akira Hatanaka89d30662011-10-17 18:24:15 +00001037def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
1038def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
1039def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
1040def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001041
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001042/// Sign Ext In Register Instructions.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +00001043def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>;
1044def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001045
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +00001046/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +00001047def CLZ : CountLeading0<0x20, "clz", CPURegs>;
1048def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001049
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001050/// Word Swap Bytes Within Halfwords
1051def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001052
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001053/// No operation
1054let addr=0 in
1055 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
1056
Eric Christopher3c999a22007-10-26 04:00:13 +00001057// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001058// instructions. The same not happens for stack address copies, so an
1059// add op with mem ComplexPattern is used and the stack address copy
1060// can be matched. It's similar to Sparc LEA_ADDRi
Jack Carter61de70d2012-08-06 23:29:06 +00001061def LEA_ADDiu : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001062
Akira Hatanaka21afc632011-06-21 00:40:49 +00001063// DynAlloc node points to dynamically allocated stack space.
1064// $sp is added to the list of implicitly used registers to prevent dead code
1065// elimination from removing instructions that modify $sp.
1066let Uses = [SP] in
Jack Carter61de70d2012-08-06 23:29:06 +00001067def DynAlloc : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001068
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001069// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +00001070def MADD : MArithR<0, "madd", MipsMAdd, 1>;
1071def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001072def MSUB : MArithR<4, "msub", MipsMSub>;
1073def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001074
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001075// MUL is a assembly macro in the current used ISAs. In recent ISA's
1076// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +00001077def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001078 Requires<[HasMips32, HasStandardEncoding]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001079
Akira Hatanaka08a7d922011-12-07 23:31:26 +00001080def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001081
Akira Hatanakacee46ab2011-12-05 21:14:28 +00001082def EXT : ExtBase<0, "ext", CPURegs>;
1083def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +00001084
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001085//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +00001086// Instruction aliases
1087//===----------------------------------------------------------------------===//
1088def : InstAlias<"move $dst,$src", (ADD CPURegs:$dst,CPURegs:$src,ZERO)>;
1089def : InstAlias<"bal $offset", (BGEZAL RA,brtarget:$offset)>;
1090def : InstAlias<"addu $rs,$rt,$imm",
1091 (ADDiu CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1092def : InstAlias<"add $rs,$rt,$imm",
1093 (ADDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1094def : InstAlias<"and $rs,$rt,$imm",
1095 (ANDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1096def : InstAlias<"j $rs", (JR CPURegs:$rs)>;
1097def : InstAlias<"not $rt,$rs", (NOR CPURegs:$rt,CPURegs:$rs,ZERO)>;
1098def : InstAlias<"neg $rt,$rs", (SUB CPURegs:$rt,ZERO,CPURegs:$rs)>;
1099def : InstAlias<"negu $rt,$rs", (SUBu CPURegs:$rt,ZERO,CPURegs:$rs)>;
1100def : InstAlias<"slt $rs,$rt,$imm",
1101 (SLTi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1102def : InstAlias<"xor $rs,$rt,$imm",
1103 (XORi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1104
1105//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001106// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001107//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001108
1109// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001110def : MipsPat<(i32 immSExt16:$in),
1111 (ADDiu ZERO, imm:$in)>;
1112def : MipsPat<(i32 immZExt16:$in),
1113 (ORi ZERO, imm:$in)>;
1114def : MipsPat<(i32 immLow16Zero:$in),
1115 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001116
1117// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001118def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001119 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1120
Akira Hatanaka14180452012-06-14 21:03:23 +00001121// Carry MipsPatterns
1122def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
1123 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1124def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1125 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1126def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1127 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001128
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001129// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001130def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1131 (JAL tglobaladdr:$dst)>;
1132def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1133 (JAL texternalsym:$dst)>;
1134//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1135// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001136
Akira Hatanakae0509022012-10-19 21:30:15 +00001137// Tail call
1138def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)),
1139 (TAILCALL tglobaladdr:$dst)>;
1140def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)),
1141 (TAILCALL texternalsym:$dst)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001142// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001143def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1144def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1145def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1146def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1147def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001148
Akira Hatanaka14180452012-06-14 21:03:23 +00001149def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1150def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1151def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1152def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1153def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001154
Akira Hatanaka14180452012-06-14 21:03:23 +00001155def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1156 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1157def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1158 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1159def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1160 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1161def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1162 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1163def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1164 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001165
1166// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001167def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1168 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1169def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1170 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001171
Akira Hatanaka342837d2011-05-28 01:07:07 +00001172// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001173class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001174 MipsPat<(MipsWrapper RC:$gp, node:$in),
1175 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001176
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001177def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1178def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1179def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1180def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1181def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1182def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001183
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001184// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001185def : MipsPat<(not CPURegs:$in),
1186 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001187
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001188// extended loads
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001189let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001190 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1191 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001192 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001193}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001194let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001195 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1196 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001197 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001198}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001199
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001200// peepholes
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001201let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001202 def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001203}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001204let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001205 def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001206}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001207
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001208// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001209multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1210 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1211 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001212def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1213 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1214def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1215 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001216
Akira Hatanaka14180452012-06-14 21:03:23 +00001217def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1218 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1219def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1220 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1221def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1222 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1223def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1224 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001225
Akira Hatanaka14180452012-06-14 21:03:23 +00001226def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1227 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1228def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1229 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001230
Akira Hatanaka14180452012-06-14 21:03:23 +00001231def : MipsPat<(brcond RC:$cond, bb:$dst),
1232 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001233}
1234
1235defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001236
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001237// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001238multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1239 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001240 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1241 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1242 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1243 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001244}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001245
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001246multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001247 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1248 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1249 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1250 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001251}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001252
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001253multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001254 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1255 (SLTOp RC:$rhs, RC:$lhs)>;
1256 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1257 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001258}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001259
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001260multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001261 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1262 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1263 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1264 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001265}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001266
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001267multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1268 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001269 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1270 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1271 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1272 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001273}
1274
1275defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1276defm : SetlePats<CPURegs, SLT, SLTu>;
1277defm : SetgtPats<CPURegs, SLT, SLTu>;
1278defm : SetgePats<CPURegs, SLT, SLTu>;
1279defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001280
Akira Hatanaka21afc632011-06-21 00:40:49 +00001281// select MipsDynAlloc
Akira Hatanaka14180452012-06-14 21:03:23 +00001282def : MipsPat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001283
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001284// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001285def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001286
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001287//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001288// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001289//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001290
1291include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001292include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001293include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001294
Akira Hatanakae10d9722012-05-08 19:08:58 +00001295//
1296// Mips16
1297
1298include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001299include "Mips16InstrInfo.td"
Akira Hatanaka7509ec12012-09-27 01:50:59 +00001300
1301// DSP
1302include "MipsDSPInstrFormats.td"
1303include "MipsDSPInstrInfo.td"
1304