blob: 44e67e9fc524407ba7bd3cf95f143ebde3d79808 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000043def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000044
Evan Chenga8e29892007-01-19 07:51:42 +000045// Node definitions.
46def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000047def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
48
Bill Wendlingc69107c2007-11-13 09:19:02 +000049def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000050 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000051def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000052 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000053
54def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
55 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000056def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
57 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000058def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60
Chris Lattner48be23c2008-01-15 22:02:54 +000061def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000062 [SDNPHasChain, SDNPOptInFlag]>;
63
64def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
65 [SDNPInFlag]>;
66def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
67 [SDNPInFlag]>;
68
69def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
70 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
71
72def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
73 [SDNPHasChain]>;
74
75def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000078def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
79 [SDNPOutFlag]>;
80
Evan Chenga8e29892007-01-19 07:51:42 +000081def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
82
83def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000086
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000087def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000088def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000089
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000091// ARM Instruction Predicate Definitions.
92//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000093def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
94def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
95def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +000096def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
97def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
98def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
99def HasNEON : Predicate<"Subtarget->hasNEON()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000100def IsThumb : Predicate<"Subtarget->isThumb()">;
101def HasThumb2 : Predicate<"Subtarget->hasThumb2()">;
102def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000103def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
104def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000106//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000107// ARM Flag Definitions.
108
109class RegConstraint<string C> {
110 string Constraints = C;
111}
112
113//===----------------------------------------------------------------------===//
114// ARM specific transformation functions and pattern fragments.
115//
116
117// so_imm_XFORM - Return a so_imm value packed into the format described for
118// so_imm def below.
119def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000120 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000121 MVT::i32);
122}]>;
123
124// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
125// so_imm_neg def below.
126def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000127 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000128 MVT::i32);
129}]>;
130
131// so_imm_not_XFORM - Return a so_imm value packed into the format described for
132// so_imm_not def below.
133def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000134 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000135 MVT::i32);
136}]>;
137
138// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
139def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000140 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000141 return v == 8 || v == 16 || v == 24;
142}]>;
143
144/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
145def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000146 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000147}]>;
148
149/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
150def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000151 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000152}]>;
153
154def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000155 PatLeaf<(imm), [{
156 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
157 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000158
Evan Chenga2515702007-03-19 07:09:02 +0000159def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000160 PatLeaf<(imm), [{
161 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
162 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000163
164// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
165def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000166 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000167}]>;
168
Evan Cheng37f25d92008-08-28 23:39:26 +0000169class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
170class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000171
172//===----------------------------------------------------------------------===//
173// Operand Definitions.
174//
175
176// Branch target.
177def brtarget : Operand<OtherVT>;
178
Evan Chenga8e29892007-01-19 07:51:42 +0000179// A list of registers separated by comma. Used by load/store multiple.
180def reglist : Operand<i32> {
181 let PrintMethod = "printRegisterList";
182}
183
184// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
185def cpinst_operand : Operand<i32> {
186 let PrintMethod = "printCPInstOperand";
187}
188
189def jtblock_operand : Operand<i32> {
190 let PrintMethod = "printJTBlockOperand";
191}
192
193// Local PC labels.
194def pclabel : Operand<i32> {
195 let PrintMethod = "printPCLabel";
196}
197
198// shifter_operand operands: so_reg and so_imm.
199def so_reg : Operand<i32>, // reg reg imm
200 ComplexPattern<i32, 3, "SelectShifterOperandReg",
201 [shl,srl,sra,rotr]> {
202 let PrintMethod = "printSORegOperand";
203 let MIOperandInfo = (ops GPR, GPR, i32imm);
204}
205
206// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
207// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
208// represented in the imm field in the same 12-bit form that they are encoded
209// into so_imm instructions: the 8-bit immediate is the least significant bits
210// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
211def so_imm : Operand<i32>,
212 PatLeaf<(imm),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Evan Chenga8e29892007-01-19 07:51:42 +0000214 so_imm_XFORM> {
215 let PrintMethod = "printSOImmOperand";
216}
217
Evan Chengc70d1842007-03-20 08:11:30 +0000218// Break so_imm's up into two pieces. This handles immediates with up to 16
219// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
220// get the first/second pieces.
221def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000222 PatLeaf<(imm), [{
223 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
224 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000225 let PrintMethod = "printSOImm2PartOperand";
226}
227
228def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000229 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000230 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
231}]>;
232
233def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000235 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
236}]>;
237
Evan Chenga8e29892007-01-19 07:51:42 +0000238
239// Define ARM specific addressing modes.
240
241// addrmode2 := reg +/- reg shop imm
242// addrmode2 := reg +/- imm12
243//
244def addrmode2 : Operand<i32>,
245 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
246 let PrintMethod = "printAddrMode2Operand";
247 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
248}
249
250def am2offset : Operand<i32>,
251 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
252 let PrintMethod = "printAddrMode2OffsetOperand";
253 let MIOperandInfo = (ops GPR, i32imm);
254}
255
256// addrmode3 := reg +/- reg
257// addrmode3 := reg +/- imm8
258//
259def addrmode3 : Operand<i32>,
260 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
261 let PrintMethod = "printAddrMode3Operand";
262 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
263}
264
265def am3offset : Operand<i32>,
266 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
267 let PrintMethod = "printAddrMode3OffsetOperand";
268 let MIOperandInfo = (ops GPR, i32imm);
269}
270
271// addrmode4 := reg, <mode|W>
272//
273def addrmode4 : Operand<i32>,
274 ComplexPattern<i32, 2, "", []> {
275 let PrintMethod = "printAddrMode4Operand";
276 let MIOperandInfo = (ops GPR, i32imm);
277}
278
279// addrmode5 := reg +/- imm8*4
280//
281def addrmode5 : Operand<i32>,
282 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
283 let PrintMethod = "printAddrMode5Operand";
284 let MIOperandInfo = (ops GPR, i32imm);
285}
286
287// addrmodepc := pc + reg
288//
289def addrmodepc : Operand<i32>,
290 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
291 let PrintMethod = "printAddrModePCOperand";
292 let MIOperandInfo = (ops GPR, i32imm);
293}
294
Evan Chengc85e8322007-07-05 07:13:32 +0000295// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
296// register whose default is 0 (no register).
297def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
298 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000299 let PrintMethod = "printPredicateOperand";
300}
301
Evan Cheng04c813d2007-07-06 01:00:49 +0000302// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengc85e8322007-07-05 07:13:32 +0000303//
Evan Cheng04c813d2007-07-06 01:00:49 +0000304def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
305 let PrintMethod = "printSBitModifierOperand";
Evan Cheng42d712b2007-05-08 21:08:43 +0000306}
307
Evan Chenga8e29892007-01-19 07:51:42 +0000308//===----------------------------------------------------------------------===//
309// ARM Instruction flags. These need to match ARMInstrInfo.h.
310//
311
312// Addressing mode.
313class AddrMode<bits<4> val> {
314 bits<4> Value = val;
315}
316def AddrModeNone : AddrMode<0>;
317def AddrMode1 : AddrMode<1>;
318def AddrMode2 : AddrMode<2>;
319def AddrMode3 : AddrMode<3>;
320def AddrMode4 : AddrMode<4>;
321def AddrMode5 : AddrMode<5>;
Evan Chengedda31c2008-11-05 18:35:52 +0000322def AddrModeT1 : AddrMode<6>;
323def AddrModeT2 : AddrMode<7>;
324def AddrModeT4 : AddrMode<8>;
325def AddrModeTs : AddrMode<9>;
Evan Chenga8e29892007-01-19 07:51:42 +0000326
327// Instruction size.
328class SizeFlagVal<bits<3> val> {
329 bits<3> Value = val;
330}
331def SizeInvalid : SizeFlagVal<0>; // Unset.
332def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
333def Size8Bytes : SizeFlagVal<2>;
334def Size4Bytes : SizeFlagVal<3>;
335def Size2Bytes : SizeFlagVal<4>;
336
337// Load / store index mode.
338class IndexMode<bits<2> val> {
339 bits<2> Value = val;
340}
341def IndexModeNone : IndexMode<0>;
342def IndexModePre : IndexMode<1>;
343def IndexModePost : IndexMode<2>;
344
345//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000346
Evan Cheng37f25d92008-08-28 23:39:26 +0000347include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000348
349//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000350// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000351//
352
Evan Cheng3924f782008-08-29 07:36:24 +0000353/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000354/// binop that produces a value.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000355multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000356 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000357 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000358 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000359 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000360 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000361 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000362 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000363 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000364 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
365}
366
Evan Cheng13ab0202007-07-10 18:08:01 +0000367/// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000368/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000369let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000370multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000371 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000372 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000373 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000374 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000375 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000376 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000377 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000378 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000379 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
380}
Evan Chengc85e8322007-07-05 07:13:32 +0000381}
382
383/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000384/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000385/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000386let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000387multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000388 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000389 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000390 [(opnode GPR:$a, so_imm:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000391 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000392 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000393 [(opnode GPR:$a, GPR:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000394 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000395 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000396 [(opnode GPR:$a, so_reg:$b)]>;
397}
Evan Chenga8e29892007-01-19 07:51:42 +0000398}
399
Evan Chenga8e29892007-01-19 07:51:42 +0000400/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
401/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000402/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
403multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
404 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000405 opc, " $dst, $Src",
Evan Cheng97f48c32008-11-06 22:15:19 +0000406 [(set GPR:$dst, (opnode GPR:$Src))]>,
407 Requires<[IsARM, HasV6]> {
408 let Inst{19-16} = 0b1111;
409 }
410 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000411 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000412 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000413 Requires<[IsARM, HasV6]> {
414 let Inst{19-16} = 0b1111;
415 }
Evan Chenga8e29892007-01-19 07:51:42 +0000416}
417
418/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
419/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000420multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
421 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
422 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000423 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
424 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000425 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
426 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000427 [(set GPR:$dst, (opnode GPR:$LHS,
428 (rotr GPR:$RHS, rot_imm:$rot)))]>,
429 Requires<[IsARM, HasV6]>;
430}
431
Evan Cheng13ab0202007-07-10 18:08:01 +0000432/// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and
433/// setting carry bit. But it can optionally set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000434let Uses = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000435multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> {
436 def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000437 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000438 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000439 def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000440 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000441 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000442 def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000443 DPSoRegFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000444 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
445}
Evan Chengc85e8322007-07-05 07:13:32 +0000446}
447
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000448//===----------------------------------------------------------------------===//
449// Instructions
450//===----------------------------------------------------------------------===//
451
Evan Chenga8e29892007-01-19 07:51:42 +0000452//===----------------------------------------------------------------------===//
453// Miscellaneous Instructions.
454//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000455
Evan Chenga8e29892007-01-19 07:51:42 +0000456/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
457/// the function. The first operand is the ID# for this instruction, the second
458/// is the index into the MachineConstantPool that this is, the third is the
459/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000460let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000461def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000462PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Cheng12c3a532008-11-06 17:48:05 +0000463 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000464 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000465
Evan Cheng071a2792007-09-11 19:55:27 +0000466let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000467def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000468PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
469 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000470 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000471
Evan Chenga8e29892007-01-19 07:51:42 +0000472def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000473PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000474 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000475 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000476}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000477
Evan Chenga8e29892007-01-19 07:51:42 +0000478def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000479PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000480 ".loc $file, $line, $col",
481 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000482
Evan Cheng12c3a532008-11-06 17:48:05 +0000483
484// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000485let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000486def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000487 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000488 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000489
Evan Cheng325474e2008-01-07 23:56:57 +0000490let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000491let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000492def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000493 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000494 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000495
Evan Chengd87293c2008-11-06 08:47:38 +0000496def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000497 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000498 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
499
Evan Chengd87293c2008-11-06 08:47:38 +0000500def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000501 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000502 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
503
Evan Chengd87293c2008-11-06 08:47:38 +0000504def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000505 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000506 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
507
Evan Chengd87293c2008-11-06 08:47:38 +0000508def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000509 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000510 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
511}
Chris Lattner13c63102008-01-06 05:55:01 +0000512let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000513def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000514 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000515 [(store GPR:$src, addrmodepc:$addr)]>;
516
Evan Chengd87293c2008-11-06 08:47:38 +0000517def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000518 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000519 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
520
Evan Chengd87293c2008-11-06 08:47:38 +0000521def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000522 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000523 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
524}
Evan Cheng12c3a532008-11-06 17:48:05 +0000525} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000526
Evan Chenge07715c2009-06-23 05:25:29 +0000527
528// LEApcrel - Load a pc-relative address into a register without offending the
529// assembler.
530def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
531 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
532 "${:private}PCRELL${:uid}+8))\n"),
533 !strconcat("${:private}PCRELL${:uid}:\n\t",
534 "add$p $dst, pc, #PCRELV${:uid}")),
535 []>;
536
537def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p),
538 Pseudo,
539 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
540 "${:private}PCRELL${:uid}+8))\n"),
541 !strconcat("${:private}PCRELL${:uid}:\n\t",
542 "add$p $dst, pc, #PCRELV${:uid}")),
543 []>;
544
Evan Chenga8e29892007-01-19 07:51:42 +0000545//===----------------------------------------------------------------------===//
546// Control Flow Instructions.
547//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000548
Evan Chenga8e29892007-01-19 07:51:42 +0000549let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000550 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000551 let Inst{7-4} = 0b0001;
552 let Inst{19-8} = 0b111111111111;
553 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000554}
Rafael Espindola27185192006-09-29 21:20:16 +0000555
Evan Chenga8e29892007-01-19 07:51:42 +0000556// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000557// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
558// operand list.
Evan Cheng12c3a532008-11-06 17:48:05 +0000559// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng325474e2008-01-07 23:56:57 +0000560let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000561 def LDM_RET : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000562 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000563 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000564 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000565
Bob Wilson54fc1242009-06-22 21:01:46 +0000566// On non-Darwin platforms R9 is callee-saved.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000567let isCall = 1, Itinerary = IIC_Br,
Evan Chenga8e29892007-01-19 07:51:42 +0000568 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengc85e8322007-07-05 07:13:32 +0000569 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000570 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Chengdcc50a42007-05-18 01:53:54 +0000571 "bl ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000572 [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000573
Evan Cheng12c3a532008-11-06 17:48:05 +0000574 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng3aac7882008-09-01 08:25:56 +0000575 "bl", " ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000576 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000577
Evan Chenga8e29892007-01-19 07:51:42 +0000578 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000579 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng64d80e32007-07-19 01:14:50 +0000580 "blx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000581 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000582 let Inst{7-4} = 0b0011;
583 let Inst{19-8} = 0b111111111111;
584 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000585 }
586
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000587 let Uses = [LR] in {
588 // ARMv4T
Evan Cheng12c3a532008-11-06 17:48:05 +0000589 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
590 "mov lr, pc\n\tbx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000591 [(ARMcall_nolink GPR:$func)]>, Requires<[IsNotDarwin]>;
592 }
593}
594
595// On Darwin R9 is call-clobbered.
596let isCall = 1, Itinerary = IIC_Br,
597 Defs = [R0, R1, R2, R3, R9, R12, LR,
598 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
599 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
600 "bl ${func:call}",
601 [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>;
602
603 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
604 "bl", " ${func:call}",
605 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsDarwin]>;
606
607 // ARMv5T and above
608 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
609 "blx $func",
610 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
611 let Inst{7-4} = 0b0011;
612 let Inst{19-8} = 0b111111111111;
613 let Inst{27-20} = 0b00010010;
614 }
615
616 let Uses = [LR] in {
617 // ARMv4T
618 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
619 "mov lr, pc\n\tbx $func",
620 [(ARMcall_nolink GPR:$func)]>, Requires<[IsDarwin]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000621 }
Rafael Espindola35574632006-07-18 17:00:30 +0000622}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000623
Evan Cheng8557c2b2009-06-19 01:51:50 +0000624let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000625 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000626 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000627 let isPredicable = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000628 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000629 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000630
Owen Anderson20ab2902007-11-12 07:39:39 +0000631 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000632 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000633 "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000634 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
635 let Inst{20} = 0; // S Bit
636 let Inst{24-21} = 0b1101;
637 let Inst{27-26} = {0,0};
Evan Chengaeafca02007-05-16 07:45:54 +0000638 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000639 def BR_JTm : JTI<(outs),
640 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
641 "ldr pc, $target \n$jt",
642 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
643 imm:$id)]> {
644 let Inst{20} = 1; // L bit
645 let Inst{21} = 0; // W bit
646 let Inst{22} = 0; // B bit
647 let Inst{24} = 1; // P bit
648 let Inst{27-26} = {0,1};
Evan Chengeaa91b02007-06-19 01:26:51 +0000649 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000650 def BR_JTadd : JTI<(outs),
651 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
652 "add pc, $target, $idx \n$jt",
653 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
654 imm:$id)]> {
655 let Inst{20} = 0; // S bit
656 let Inst{24-21} = 0b0100;
657 let Inst{27-26} = {0,0};
658 }
659 } // isNotDuplicable = 1, isIndirectBranch = 1
660 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000661
Evan Chengc85e8322007-07-05 07:13:32 +0000662 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
663 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000664 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000665 "b", " $target",
666 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000667}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000668
Evan Chenga8e29892007-01-19 07:51:42 +0000669//===----------------------------------------------------------------------===//
670// Load / store Instructions.
671//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000672
Evan Chenga8e29892007-01-19 07:51:42 +0000673// Load
Dan Gohman15511cf2008-12-03 18:15:48 +0000674let canFoldAsLoad = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000675def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000676 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000677 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000678
Evan Chengfa775d02007-03-19 07:20:03 +0000679// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000680let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000681def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000682 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000683
Evan Chenga8e29892007-01-19 07:51:42 +0000684// Loads with zero extension
Evan Cheng148cad82008-11-13 07:34:59 +0000685def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000686 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000687 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000688
Evan Cheng148cad82008-11-13 07:34:59 +0000689def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000690 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000691 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000692
Evan Chenga8e29892007-01-19 07:51:42 +0000693// Loads with sign extension
Evan Cheng148cad82008-11-13 07:34:59 +0000694def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000695 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000696 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000697
Evan Cheng148cad82008-11-13 07:34:59 +0000698def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000699 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000700 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000701
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000702let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000703// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000704def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
705 "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000706
Evan Chenga8e29892007-01-19 07:51:42 +0000707// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000708def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000709 (ins addrmode2:$addr), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000710 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000711
Evan Chengd87293c2008-11-06 08:47:38 +0000712def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000713 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000714 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000715
Evan Chengd87293c2008-11-06 08:47:38 +0000716def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000717 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000718 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000719
Evan Chengd87293c2008-11-06 08:47:38 +0000720def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000721 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000722 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000723
Evan Chengd87293c2008-11-06 08:47:38 +0000724def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000725 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000726 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000727
Evan Chengd87293c2008-11-06 08:47:38 +0000728def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000729 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000730 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000731
Evan Chengd87293c2008-11-06 08:47:38 +0000732def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000733 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000734 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000735
Evan Chengd87293c2008-11-06 08:47:38 +0000736def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000737 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
738 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000739
Evan Chengd87293c2008-11-06 08:47:38 +0000740def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000741 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000742 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000743
Evan Chengd87293c2008-11-06 08:47:38 +0000744def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000745 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000746 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000747}
Evan Chenga8e29892007-01-19 07:51:42 +0000748
749// Store
Evan Cheng148cad82008-11-13 07:34:59 +0000750def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000751 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000752 [(store GPR:$src, addrmode2:$addr)]>;
753
754// Stores with truncate
Evan Cheng148cad82008-11-13 07:34:59 +0000755def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000756 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000757 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
758
Evan Cheng148cad82008-11-13 07:34:59 +0000759def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000760 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000761 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
762
763// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000764let mayStore = 1 in
Evan Cheng358dec52009-06-15 08:28:29 +0000765def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm,
766 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000767
768// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000769def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000770 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000771 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000772 [(set GPR:$base_wb,
773 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
774
Evan Chengd87293c2008-11-06 08:47:38 +0000775def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000776 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000777 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000778 [(set GPR:$base_wb,
779 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
780
Evan Chengd87293c2008-11-06 08:47:38 +0000781def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000782 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000783 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000784 [(set GPR:$base_wb,
785 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
786
Evan Chengd87293c2008-11-06 08:47:38 +0000787def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000788 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000789 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000790 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
791 GPR:$base, am3offset:$offset))]>;
792
Evan Chengd87293c2008-11-06 08:47:38 +0000793def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000794 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000795 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000796 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
797 GPR:$base, am2offset:$offset))]>;
798
Evan Chengd87293c2008-11-06 08:47:38 +0000799def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000800 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000801 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000802 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
803 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000804
805//===----------------------------------------------------------------------===//
806// Load / store multiple Instructions.
807//
808
Evan Cheng64d80e32007-07-19 01:14:50 +0000809// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000810let mayLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000811def LDM : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000812 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000813 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000814 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000815
Chris Lattner2e48a702008-01-06 08:36:04 +0000816let mayStore = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000817def STM : AXI4st<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000818 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000819 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000820 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000821
822//===----------------------------------------------------------------------===//
823// Move Instructions.
824//
825
Evan Chengcd799b92009-06-12 20:46:18 +0000826let neverHasSideEffects = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000827def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
828 "mov", " $dst, $src", []>, UnaryDP;
829def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
830 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000831
Evan Chengb3379fb2009-02-05 08:42:55 +0000832let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000833def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
834 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Evan Cheng13ab0202007-07-10 18:08:01 +0000835
Evan Chenga9562552008-11-14 20:09:11 +0000836def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000837 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000838 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000839
840// These aren't really mov instructions, but we have to define them this way
841// due to flag operands.
842
Evan Cheng071a2792007-09-11 19:55:27 +0000843let Defs = [CPSR] in {
Evan Chenga9562552008-11-14 20:09:11 +0000844def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000845 "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000846 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000847def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000848 "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000849 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000850}
Evan Chenga8e29892007-01-19 07:51:42 +0000851
Evan Chenga8e29892007-01-19 07:51:42 +0000852//===----------------------------------------------------------------------===//
853// Extend Instructions.
854//
855
856// Sign extenders
857
Evan Cheng97f48c32008-11-06 22:15:19 +0000858defm SXTB : AI_unary_rrot<0b01101010,
859 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
860defm SXTH : AI_unary_rrot<0b01101011,
861 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000862
Evan Cheng97f48c32008-11-06 22:15:19 +0000863defm SXTAB : AI_bin_rrot<0b01101010,
864 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
865defm SXTAH : AI_bin_rrot<0b01101011,
866 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000867
868// TODO: SXT(A){B|H}16
869
870// Zero extenders
871
872let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000873defm UXTB : AI_unary_rrot<0b01101110,
874 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
875defm UXTH : AI_unary_rrot<0b01101111,
876 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
877defm UXTB16 : AI_unary_rrot<0b01101100,
878 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000879
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000880def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000881 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000882def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000883 (UXTB16r_rot GPR:$Src, 8)>;
884
Evan Cheng97f48c32008-11-06 22:15:19 +0000885defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000886 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000887defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000888 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000889}
890
Evan Chenga8e29892007-01-19 07:51:42 +0000891// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
892//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000893
Evan Chenga8e29892007-01-19 07:51:42 +0000894// TODO: UXT(A){B|H}16
895
896//===----------------------------------------------------------------------===//
897// Arithmetic Instructions.
898//
899
Jim Grosbach26421962008-10-14 20:36:24 +0000900defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000901 BinOpFrag<(add node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000902defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000903 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000904
Evan Chengc85e8322007-07-05 07:13:32 +0000905// ADD and SUB with 's' bit set.
Jim Grosbach26421962008-10-14 20:36:24 +0000906defm ADDS : ASI1_bin_s_irs<0b0100, "add",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000907 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000908defm SUBS : ASI1_bin_s_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000909 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000910
Evan Chengc85e8322007-07-05 07:13:32 +0000911// FIXME: Do not allow ADC / SBC to be predicated for now.
Jim Grosbach26421962008-10-14 20:36:24 +0000912defm ADC : AsXI1_bin_c_irs<0b0101, "adc",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000913 BinOpFrag<(adde node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000914defm SBC : AsXI1_bin_c_irs<0b0110, "sbc",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000915 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000916
Evan Chengc85e8322007-07-05 07:13:32 +0000917// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +0000918def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000919 "rsb", " $dst, $a, $b",
920 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
921
Evan Chengedda31c2008-11-05 18:35:52 +0000922def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000923 "rsb", " $dst, $a, $b",
924 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000925
926// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000927let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +0000928def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000929 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000930 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000931def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000932 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000933 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
934}
Evan Chengc85e8322007-07-05 07:13:32 +0000935
Evan Cheng13ab0202007-07-10 18:08:01 +0000936// FIXME: Do not allow RSC to be predicated for now. But they can set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000937let Uses = [CPSR] in {
Jim Grosbach26421962008-10-14 20:36:24 +0000938def RSCri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000939 DPFrm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000940 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>;
Jim Grosbach26421962008-10-14 20:36:24 +0000941def RSCrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000942 DPSoRegFrm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000943 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>;
944}
Evan Cheng2c614c52007-06-06 10:17:05 +0000945
Evan Chenga8e29892007-01-19 07:51:42 +0000946// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
947def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
948 (SUBri GPR:$src, so_imm_neg:$imm)>;
949
950//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
951// (SUBSri GPR:$src, so_imm_neg:$imm)>;
952//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
953// (SBCri GPR:$src, so_imm_neg:$imm)>;
954
955// Note: These are implemented in C++ code, because they have to generate
956// ADD/SUBrs instructions, which use a complex pattern that a xform function
957// cannot produce.
958// (mul X, 2^n+1) -> (add (X << n), X)
959// (mul X, 2^n-1) -> (rsb X, (X << n))
960
961
962//===----------------------------------------------------------------------===//
963// Bitwise Instructions.
964//
965
Jim Grosbach26421962008-10-14 20:36:24 +0000966defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000967 BinOpFrag<(and node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000968defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000969 BinOpFrag<(or node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000970defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000971 BinOpFrag<(xor node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000972defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000973 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000974
Evan Chengedda31c2008-11-05 18:35:52 +0000975def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
976 "mvn", " $dst, $src",
977 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
978def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
979 "mvn", " $dst, $src",
980 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +0000981let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000982def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
983 "mvn", " $dst, $imm",
984 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000985
986def : ARMPat<(and GPR:$src, so_imm_not:$imm),
987 (BICri GPR:$src, so_imm_not:$imm)>;
988
989//===----------------------------------------------------------------------===//
990// Multiply Instructions.
991//
992
Evan Chengfbc9d412008-11-06 01:21:28 +0000993def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng12c3a532008-11-06 17:48:05 +0000994 "mul", " $dst, $a, $b",
995 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000996
Evan Chengfbc9d412008-11-06 01:21:28 +0000997def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng12c3a532008-11-06 17:48:05 +0000998 "mla", " $dst, $a, $b, $c",
999 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001000
1001// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001002let neverHasSideEffects = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001003def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
1004 (ins GPR:$a, GPR:$b),
1005 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001006
Evan Chengfbc9d412008-11-06 01:21:28 +00001007def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
1008 (ins GPR:$a, GPR:$b),
1009 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001010
1011// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001012def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
1013 (ins GPR:$a, GPR:$b),
1014 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001015
Evan Chengfbc9d412008-11-06 01:21:28 +00001016def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
1017 (ins GPR:$a, GPR:$b),
1018 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001019
Evan Chengfbc9d412008-11-06 01:21:28 +00001020def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
1021 (ins GPR:$a, GPR:$b),
1022 "umaal", " $ldst, $hdst, $a, $b", []>,
1023 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001024} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001025
1026// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001027def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng13ab0202007-07-10 18:08:01 +00001028 "smmul", " $dst, $a, $b",
1029 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001030 Requires<[IsARM, HasV6]> {
1031 let Inst{7-4} = 0b0001;
1032 let Inst{15-12} = 0b1111;
1033}
Evan Cheng13ab0202007-07-10 18:08:01 +00001034
Evan Chengfbc9d412008-11-06 01:21:28 +00001035def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng13ab0202007-07-10 18:08:01 +00001036 "smmla", " $dst, $a, $b, $c",
1037 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001038 Requires<[IsARM, HasV6]> {
1039 let Inst{7-4} = 0b0001;
1040}
Evan Chenga8e29892007-01-19 07:51:42 +00001041
1042
Evan Chengfbc9d412008-11-06 01:21:28 +00001043def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +00001044 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001045 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001046 Requires<[IsARM, HasV6]> {
1047 let Inst{7-4} = 0b1101;
1048}
Evan Chenga8e29892007-01-19 07:51:42 +00001049
Raul Herbster37fb5b12007-08-30 23:25:47 +00001050multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001051 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001052 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001053 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1054 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001055 Requires<[IsARM, HasV5TE]> {
1056 let Inst{5} = 0;
1057 let Inst{6} = 0;
1058 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001059
Evan Chengeb4f52e2008-11-06 03:35:07 +00001060 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001061 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001062 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001063 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001064 Requires<[IsARM, HasV5TE]> {
1065 let Inst{5} = 0;
1066 let Inst{6} = 1;
1067 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001068
Evan Chengeb4f52e2008-11-06 03:35:07 +00001069 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001070 !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001071 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001072 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001073 Requires<[IsARM, HasV5TE]> {
1074 let Inst{5} = 1;
1075 let Inst{6} = 0;
1076 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001077
Evan Chengeb4f52e2008-11-06 03:35:07 +00001078 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001079 !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001080 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1081 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001082 Requires<[IsARM, HasV5TE]> {
1083 let Inst{5} = 1;
1084 let Inst{6} = 1;
1085 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001086
Evan Chengeb4f52e2008-11-06 03:35:07 +00001087 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001088 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001089 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001090 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001091 Requires<[IsARM, HasV5TE]> {
1092 let Inst{5} = 1;
1093 let Inst{6} = 0;
1094 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001095
Evan Chengeb4f52e2008-11-06 03:35:07 +00001096 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001097 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001098 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001099 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001100 Requires<[IsARM, HasV5TE]> {
1101 let Inst{5} = 1;
1102 let Inst{6} = 1;
1103 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001104}
1105
Raul Herbster37fb5b12007-08-30 23:25:47 +00001106
1107multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001108 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001109 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001110 [(set GPR:$dst, (add GPR:$acc,
1111 (opnode (sext_inreg GPR:$a, i16),
1112 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001113 Requires<[IsARM, HasV5TE]> {
1114 let Inst{5} = 0;
1115 let Inst{6} = 0;
1116 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001117
Evan Chengeb4f52e2008-11-06 03:35:07 +00001118 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001119 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001120 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001121 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001122 Requires<[IsARM, HasV5TE]> {
1123 let Inst{5} = 0;
1124 let Inst{6} = 1;
1125 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001126
Evan Chengeb4f52e2008-11-06 03:35:07 +00001127 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001128 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001129 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001130 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001131 Requires<[IsARM, HasV5TE]> {
1132 let Inst{5} = 1;
1133 let Inst{6} = 0;
1134 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001135
Evan Chengeb4f52e2008-11-06 03:35:07 +00001136 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001137 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001138 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1139 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001140 Requires<[IsARM, HasV5TE]> {
1141 let Inst{5} = 1;
1142 let Inst{6} = 1;
1143 }
Evan Chenga8e29892007-01-19 07:51:42 +00001144
Evan Chengeb4f52e2008-11-06 03:35:07 +00001145 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001146 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001147 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001148 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001149 Requires<[IsARM, HasV5TE]> {
1150 let Inst{5} = 0;
1151 let Inst{6} = 0;
1152 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001153
Evan Chengeb4f52e2008-11-06 03:35:07 +00001154 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001155 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001156 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001157 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001158 Requires<[IsARM, HasV5TE]> {
1159 let Inst{5} = 0;
1160 let Inst{6} = 1;
1161 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001162}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001163
Raul Herbster37fb5b12007-08-30 23:25:47 +00001164defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1165defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001166
Evan Chenga8e29892007-01-19 07:51:42 +00001167// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1168// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001169
Evan Chenga8e29892007-01-19 07:51:42 +00001170//===----------------------------------------------------------------------===//
1171// Misc. Arithmetic Instructions.
1172//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001173
Evan Cheng8b59db32008-11-07 01:41:35 +00001174def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001175 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001176 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1177 let Inst{7-4} = 0b0001;
1178 let Inst{11-8} = 0b1111;
1179 let Inst{19-16} = 0b1111;
1180}
Rafael Espindola199dd672006-10-17 13:13:23 +00001181
Evan Cheng8b59db32008-11-07 01:41:35 +00001182def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001183 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001184 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1185 let Inst{7-4} = 0b0011;
1186 let Inst{11-8} = 0b1111;
1187 let Inst{19-16} = 0b1111;
1188}
Rafael Espindola199dd672006-10-17 13:13:23 +00001189
Evan Cheng8b59db32008-11-07 01:41:35 +00001190def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001191 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001192 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001193 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1194 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1195 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1196 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001197 Requires<[IsARM, HasV6]> {
1198 let Inst{7-4} = 0b1011;
1199 let Inst{11-8} = 0b1111;
1200 let Inst{19-16} = 0b1111;
1201}
Rafael Espindola27185192006-09-29 21:20:16 +00001202
Evan Cheng8b59db32008-11-07 01:41:35 +00001203def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001204 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001205 [(set GPR:$dst,
1206 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001207 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1208 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001209 Requires<[IsARM, HasV6]> {
1210 let Inst{7-4} = 0b1011;
1211 let Inst{11-8} = 0b1111;
1212 let Inst{19-16} = 0b1111;
1213}
Rafael Espindola27185192006-09-29 21:20:16 +00001214
Evan Cheng8b59db32008-11-07 01:41:35 +00001215def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1216 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1217 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001218 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1219 (and (shl GPR:$src2, (i32 imm:$shamt)),
1220 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001221 Requires<[IsARM, HasV6]> {
1222 let Inst{6-4} = 0b001;
1223}
Rafael Espindola27185192006-09-29 21:20:16 +00001224
Evan Chenga8e29892007-01-19 07:51:42 +00001225// Alternate cases for PKHBT where identities eliminate some nodes.
1226def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1227 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1228def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1229 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001230
Rafael Espindolaa2845842006-10-05 16:48:49 +00001231
Evan Cheng8b59db32008-11-07 01:41:35 +00001232def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1233 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1234 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001235 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1236 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001237 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1238 let Inst{6-4} = 0b101;
1239}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001240
Evan Chenga8e29892007-01-19 07:51:42 +00001241// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1242// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001243def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001244 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1245def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1246 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1247 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001248
Evan Chenga8e29892007-01-19 07:51:42 +00001249//===----------------------------------------------------------------------===//
1250// Comparison Instructions...
1251//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001252
Jim Grosbach26421962008-10-14 20:36:24 +00001253defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001254 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001255defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001256 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001257
Evan Chenga8e29892007-01-19 07:51:42 +00001258// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001259defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001260 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
Evan Chengd87293c2008-11-06 08:47:38 +00001261defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001262 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001263
Jim Grosbach26421962008-10-14 20:36:24 +00001264defm CMPnz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001265 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001266defm CMNnz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001267 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001268
1269def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1270 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001271
1272def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1273 (CMNri GPR:$src, so_imm_neg:$imm)>;
1274
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001275
Evan Chenga8e29892007-01-19 07:51:42 +00001276// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001277// FIXME: should be able to write a pattern for ARMcmov, but can't use
1278// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001279def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001280 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001281 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001282 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001283
Evan Chengd87293c2008-11-06 08:47:38 +00001284def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1285 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001286 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001287 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001288 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001289
Evan Chengd87293c2008-11-06 08:47:38 +00001290def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1291 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001292 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001293 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001294 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001295
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001296
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001297//===----------------------------------------------------------------------===//
1298// TLS Instructions
1299//
1300
1301// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001302let isCall = 1,
1303 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001304 def TPsoft : ABXI<0b1011, (outs), (ins),
Evan Chengdcc50a42007-05-18 01:53:54 +00001305 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001306 [(set R0, ARMthread_pointer)]>;
1307}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001308
Evan Chenga8e29892007-01-19 07:51:42 +00001309//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001310// SJLJ Exception handling intrinsics
Jim Grosbachf9570122009-05-14 00:46:35 +00001311// eh_sjlj_setjmp() is a three instruction sequence to store the return
1312// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001313// Since by its nature we may be coming from some other function to get
1314// here, and we're using the stack frame for the containing function to
1315// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001316// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001317// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001318// except for our own input by listing the relevant registers in Defs. By
1319// doing so, we also cause the prologue/epilogue code to actively preserve
1320// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001321let Defs =
1322 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1323 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001324 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbach0e0da732009-05-12 23:59:14 +00001325 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1326 "add r0, pc, #4\n\t"
1327 "str r0, [$src, #+4]\n\t"
Jim Grosbachf9570122009-05-14 00:46:35 +00001328 "mov r0, #0 @ eh_setjmp", "",
1329 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001330}
1331
1332//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001333// Non-Instruction Patterns
1334//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001335
Evan Chenga8e29892007-01-19 07:51:42 +00001336// ConstantPool, GlobalAddress, and JumpTable
1337def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1338def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1339def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001340 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001341
Evan Chenga8e29892007-01-19 07:51:42 +00001342// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001343
Evan Chenga8e29892007-01-19 07:51:42 +00001344// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001345let isReMaterializable = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001346def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +00001347 "mov", " $dst, $src",
Evan Cheng90922132008-11-06 02:25:39 +00001348 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001349
Evan Chenga8e29892007-01-19 07:51:42 +00001350def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1351 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1352 (so_imm2part_2 imm:$RHS))>;
1353def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1354 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1355 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001356
Evan Chenga8e29892007-01-19 07:51:42 +00001357// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001358
Rafael Espindola24357862006-10-19 17:05:03 +00001359
Evan Chenga8e29892007-01-19 07:51:42 +00001360// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001361def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
1362 Requires<[IsNotDarwin]>;
1363def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
1364 Requires<[IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001365
Evan Chenga8e29892007-01-19 07:51:42 +00001366// zextload i1 -> zextload i8
1367def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001368
Evan Chenga8e29892007-01-19 07:51:42 +00001369// extload -> zextload
1370def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1371def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1372def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001373
Evan Cheng83b5cf02008-11-05 23:22:34 +00001374def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1375def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1376
Evan Cheng34b12d22007-01-19 20:27:35 +00001377// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001378def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1379 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001380 (SMULBB GPR:$a, GPR:$b)>;
1381def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1382 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001383def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1384 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001385 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001386def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001387 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001388def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1389 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001390 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001391def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001392 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001393def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1394 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001395 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001396def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001397 (SMULWB GPR:$a, GPR:$b)>;
1398
1399def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001400 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1401 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001402 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1403def : ARMV5TEPat<(add GPR:$acc,
1404 (mul sext_16_node:$a, sext_16_node:$b)),
1405 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1406def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001407 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1408 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001409 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1410def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001411 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001412 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1413def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001414 (mul (sra GPR:$a, (i32 16)),
1415 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001416 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1417def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001418 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001419 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1420def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001421 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1422 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001423 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1424def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001425 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001426 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1427
Evan Chenga8e29892007-01-19 07:51:42 +00001428//===----------------------------------------------------------------------===//
1429// Thumb Support
1430//
1431
1432include "ARMInstrThumb.td"
1433
1434//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001435// Thumb2 Support
1436//
1437
1438include "ARMInstrThumb2.td"
1439
1440//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001441// Floating Point Support
1442//
1443
1444include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001445
1446//===----------------------------------------------------------------------===//
1447// Advanced SIMD (NEON) Support
1448//
1449
1450include "ARMInstrNEON.td"