blob: fd5f671ac4e990b11fb9cf1a2d97796a80d42f19 [file] [log] [blame]
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001//===-- PPC32ISelSimple.cpp - A simple instruction selector PowerPC32 -----===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Misha Brukman98649d12004-06-24 21:54:47 +000010#define DEBUG_TYPE "isel"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000011#include "PowerPC.h"
12#include "PowerPCInstrBuilder.h"
13#include "PowerPCInstrInfo.h"
Misha Brukman3d9a6c22004-08-11 00:09:42 +000014#include "PPC32TargetMachine.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000015#include "llvm/Constants.h"
16#include "llvm/DerivedTypes.h"
17#include "llvm/Function.h"
18#include "llvm/Instructions.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000019#include "llvm/Pass.h"
Misha Brukman8c9f5202004-06-21 18:30:31 +000020#include "llvm/CodeGen/IntrinsicLowering.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000021#include "llvm/CodeGen/MachineConstantPool.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/SSARegMap.h"
25#include "llvm/Target/MRegisterInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/GetElementPtrTypeIterator.h"
28#include "llvm/Support/InstVisitor.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000029#include "llvm/Support/Debug.h"
30#include "llvm/ADT/Statistic.h"
Misha Brukman98649d12004-06-24 21:54:47 +000031#include <vector>
Misha Brukman5dfe3a92004-06-21 16:55:25 +000032using namespace llvm;
33
34namespace {
Nate Begemane0c83a82004-10-15 00:50:19 +000035 Statistic<> NumHiAndLo("ppc-codegen", "Number of 32b imms not loaded");
Nate Begemanb816f022004-10-07 22:30:03 +000036
Misha Brukman422791f2004-06-21 17:41:12 +000037 /// TypeClass - Used by the PowerPC backend to group LLVM types by their basic
38 /// PPC Representation.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000039 ///
40 enum TypeClass {
Misha Brukman7e898c32004-07-20 00:41:46 +000041 cByte, cShort, cInt, cFP32, cFP64, cLong
Misha Brukman5dfe3a92004-06-21 16:55:25 +000042 };
43}
44
45/// getClass - Turn a primitive type into a "class" number which is based on the
46/// size of the type, and whether or not it is floating point.
47///
48static inline TypeClass getClass(const Type *Ty) {
Misha Brukman358829f2004-06-21 17:25:55 +000049 switch (Ty->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +000050 case Type::SByteTyID:
51 case Type::UByteTyID: return cByte; // Byte operands are class #0
52 case Type::ShortTyID:
53 case Type::UShortTyID: return cShort; // Short operands are class #1
54 case Type::IntTyID:
55 case Type::UIntTyID:
Misha Brukman2834a4d2004-07-07 20:07:22 +000056 case Type::PointerTyID: return cInt; // Ints and pointers are class #2
Misha Brukman5dfe3a92004-06-21 16:55:25 +000057
Misha Brukman7e898c32004-07-20 00:41:46 +000058 case Type::FloatTyID: return cFP32; // Single float is #3
59 case Type::DoubleTyID: return cFP64; // Double Point is #4
Misha Brukman5dfe3a92004-06-21 16:55:25 +000060
61 case Type::LongTyID:
Misha Brukman7e898c32004-07-20 00:41:46 +000062 case Type::ULongTyID: return cLong; // Longs are class #5
Misha Brukman5dfe3a92004-06-21 16:55:25 +000063 default:
64 assert(0 && "Invalid type to getClass!");
65 return cByte; // not reached
66 }
67}
68
69// getClassB - Just like getClass, but treat boolean values as ints.
70static inline TypeClass getClassB(const Type *Ty) {
Nate Begemanb73a7112004-08-13 09:32:01 +000071 if (Ty == Type::BoolTy) return cByte;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000072 return getClass(Ty);
73}
74
75namespace {
Misha Brukmana1dca552004-09-21 18:22:19 +000076 struct PPC32ISel : public FunctionPass, InstVisitor<PPC32ISel> {
Misha Brukman3d9a6c22004-08-11 00:09:42 +000077 PPC32TargetMachine &TM;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000078 MachineFunction *F; // The function we are compiling into
79 MachineBasicBlock *BB; // The current MBB we are compiling
80 int VarArgsFrameIndex; // FrameIndex for start of varargs area
Misha Brukmanb097f212004-07-26 18:13:24 +000081
Nate Begeman645495d2004-09-23 05:31:33 +000082 /// CollapsedGepOp - This struct is for recording the intermediate results
83 /// used to calculate the base, index, and offset of a GEP instruction.
84 struct CollapsedGepOp {
85 ConstantSInt *offset; // the current offset into the struct/array
86 Value *index; // the index of the array element
87 ConstantUInt *size; // the size of each array element
88 CollapsedGepOp(ConstantSInt *o, Value *i, ConstantUInt *s) :
89 offset(o), index(i), size(s) {}
90 };
91
92 /// FoldedGEP - This struct is for recording the necessary information to
93 /// emit the GEP in a load or store instruction, used by emitGEPOperation.
94 struct FoldedGEP {
95 unsigned base;
96 unsigned index;
97 ConstantSInt *offset;
98 FoldedGEP() : base(0), index(0), offset(0) {}
99 FoldedGEP(unsigned b, unsigned i, ConstantSInt *o) :
100 base(b), index(i), offset(o) {}
101 };
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000102
Misha Brukman2834a4d2004-07-07 20:07:22 +0000103 // External functions used in the Module
Nate Begemanb64af912004-08-10 20:42:36 +0000104 Function *fmodfFn, *fmodFn, *__cmpdi2Fn, *__moddi3Fn, *__divdi3Fn,
105 *__umoddi3Fn, *__udivdi3Fn, *__fixsfdiFn, *__fixdfdiFn, *__fixunssfdiFn,
106 *__fixunsdfdiFn, *__floatdisfFn, *__floatdidfFn, *mallocFn, *freeFn;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000107
Nate Begeman645495d2004-09-23 05:31:33 +0000108 // Mapping between Values and SSA Regs
109 std::map<Value*, unsigned> RegMap;
110
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000111 // MBBMap - Mapping between LLVM BB -> Machine BB
112 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
113
114 // AllocaMap - Mapping from fixed sized alloca instructions to the
115 // FrameIndex for the alloca.
116 std::map<AllocaInst*, unsigned> AllocaMap;
117
Nate Begeman645495d2004-09-23 05:31:33 +0000118 // GEPMap - Mapping between basic blocks and GEP definitions
119 std::map<GetElementPtrInst*, FoldedGEP> GEPMap;
120
Misha Brukmanb097f212004-07-26 18:13:24 +0000121 // A Reg to hold the base address used for global loads and stores, and a
122 // flag to set whether or not we need to emit it for this function.
123 unsigned GlobalBaseReg;
124 bool GlobalBaseInitialized;
125
Misha Brukmana1dca552004-09-21 18:22:19 +0000126 PPC32ISel(TargetMachine &tm):TM(reinterpret_cast<PPC32TargetMachine&>(tm)),
Misha Brukmane2eceb52004-07-23 16:08:20 +0000127 F(0), BB(0) {}
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000128
Misha Brukman2834a4d2004-07-07 20:07:22 +0000129 bool doInitialization(Module &M) {
Misha Brukmanb0932592004-07-07 15:36:18 +0000130 // Add external functions that we may call
Nate Begemanb64af912004-08-10 20:42:36 +0000131 Type *i = Type::IntTy;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000132 Type *d = Type::DoubleTy;
Misha Brukmanf3f63822004-07-08 19:41:16 +0000133 Type *f = Type::FloatTy;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000134 Type *l = Type::LongTy;
135 Type *ul = Type::ULongTy;
Misha Brukman313efcb2004-07-09 15:45:07 +0000136 Type *voidPtr = PointerType::get(Type::SByteTy);
Misha Brukman7e898c32004-07-20 00:41:46 +0000137 // float fmodf(float, float);
138 fmodfFn = M.getOrInsertFunction("fmodf", f, f, f, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000139 // double fmod(double, double);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000140 fmodFn = M.getOrInsertFunction("fmod", d, d, d, 0);
Nate Begemanb64af912004-08-10 20:42:36 +0000141 // int __cmpdi2(long, long);
142 __cmpdi2Fn = M.getOrInsertFunction("__cmpdi2", i, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000143 // long __moddi3(long, long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000144 __moddi3Fn = M.getOrInsertFunction("__moddi3", l, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000145 // long __divdi3(long, long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000146 __divdi3Fn = M.getOrInsertFunction("__divdi3", l, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000147 // unsigned long __umoddi3(unsigned long, unsigned long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000148 __umoddi3Fn = M.getOrInsertFunction("__umoddi3", ul, ul, ul, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000149 // unsigned long __udivdi3(unsigned long, unsigned long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000150 __udivdi3Fn = M.getOrInsertFunction("__udivdi3", ul, ul, ul, 0);
Misha Brukman7e898c32004-07-20 00:41:46 +0000151 // long __fixsfdi(float)
Nate Begemanb64af912004-08-10 20:42:36 +0000152 __fixsfdiFn = M.getOrInsertFunction("__fixsfdi", l, f, 0);
Misha Brukmanf3f63822004-07-08 19:41:16 +0000153 // long __fixdfdi(double)
154 __fixdfdiFn = M.getOrInsertFunction("__fixdfdi", l, d, 0);
Nate Begemanb64af912004-08-10 20:42:36 +0000155 // unsigned long __fixunssfdi(float)
156 __fixunssfdiFn = M.getOrInsertFunction("__fixunssfdi", ul, f, 0);
157 // unsigned long __fixunsdfdi(double)
158 __fixunsdfdiFn = M.getOrInsertFunction("__fixunsdfdi", ul, d, 0);
Misha Brukmanf3f63822004-07-08 19:41:16 +0000159 // float __floatdisf(long)
160 __floatdisfFn = M.getOrInsertFunction("__floatdisf", f, l, 0);
161 // double __floatdidf(long)
162 __floatdidfFn = M.getOrInsertFunction("__floatdidf", d, l, 0);
Misha Brukman313efcb2004-07-09 15:45:07 +0000163 // void* malloc(size_t)
164 mallocFn = M.getOrInsertFunction("malloc", voidPtr, Type::UIntTy, 0);
165 // void free(void*)
166 freeFn = M.getOrInsertFunction("free", Type::VoidTy, voidPtr, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000167 return false;
168 }
Misha Brukmand18a31d2004-07-06 22:51:53 +0000169
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000170 /// runOnFunction - Top level implementation of instruction selection for
171 /// the entire function.
172 ///
173 bool runOnFunction(Function &Fn) {
174 // First pass over the function, lower any unknown intrinsic functions
175 // with the IntrinsicLowering class.
176 LowerUnknownIntrinsicFunctionCalls(Fn);
177
178 F = &MachineFunction::construct(&Fn, TM);
179
180 // Create all of the machine basic blocks for the function...
181 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
182 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
183
184 BB = &F->front();
185
Misha Brukmanb097f212004-07-26 18:13:24 +0000186 // Make sure we re-emit a set of the global base reg if necessary
187 GlobalBaseInitialized = false;
188
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000189 // Copy incoming arguments off of the stack...
190 LoadArgumentsToVirtualRegs(Fn);
191
192 // Instruction select everything except PHI nodes
193 visit(Fn);
194
195 // Select the PHI nodes
196 SelectPHINodes();
197
Nate Begeman645495d2004-09-23 05:31:33 +0000198 GEPMap.clear();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000199 RegMap.clear();
200 MBBMap.clear();
201 AllocaMap.clear();
202 F = 0;
203 // We always build a machine code representation for the function
204 return true;
205 }
206
207 virtual const char *getPassName() const {
208 return "PowerPC Simple Instruction Selection";
209 }
210
211 /// visitBasicBlock - This method is called when we are visiting a new basic
212 /// block. This simply creates a new MachineBasicBlock to emit code into
213 /// and adds it to the current MachineFunction. Subsequent visit* for
214 /// instructions will be invoked for all instructions in the basic block.
215 ///
216 void visitBasicBlock(BasicBlock &LLVM_BB) {
217 BB = MBBMap[&LLVM_BB];
218 }
219
220 /// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
221 /// function, lowering any calls to unknown intrinsic functions into the
222 /// equivalent LLVM code.
223 ///
224 void LowerUnknownIntrinsicFunctionCalls(Function &F);
225
226 /// LoadArgumentsToVirtualRegs - Load all of the arguments to this function
227 /// from the stack into virtual registers.
228 ///
229 void LoadArgumentsToVirtualRegs(Function &F);
230
231 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
232 /// because we have to generate our sources into the source basic blocks,
233 /// not the current one.
234 ///
235 void SelectPHINodes();
236
237 // Visitation methods for various instructions. These methods simply emit
238 // fixed PowerPC code for each instruction.
239
240 // Control flow operators
241 void visitReturnInst(ReturnInst &RI);
242 void visitBranchInst(BranchInst &BI);
243
244 struct ValueRecord {
245 Value *Val;
246 unsigned Reg;
247 const Type *Ty;
248 ValueRecord(unsigned R, const Type *T) : Val(0), Reg(R), Ty(T) {}
249 ValueRecord(Value *V) : Val(V), Reg(0), Ty(V->getType()) {}
250 };
Misha Brukmanb097f212004-07-26 18:13:24 +0000251
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000252 void doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmand18a31d2004-07-06 22:51:53 +0000253 const std::vector<ValueRecord> &Args, bool isVarArg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000254 void visitCallInst(CallInst &I);
255 void visitIntrinsicCall(Intrinsic::ID ID, CallInst &I);
256
257 // Arithmetic operators
258 void visitSimpleBinary(BinaryOperator &B, unsigned OpcodeClass);
259 void visitAdd(BinaryOperator &B) { visitSimpleBinary(B, 0); }
260 void visitSub(BinaryOperator &B) { visitSimpleBinary(B, 1); }
261 void visitMul(BinaryOperator &B);
262
263 void visitDiv(BinaryOperator &B) { visitDivRem(B); }
264 void visitRem(BinaryOperator &B) { visitDivRem(B); }
265 void visitDivRem(BinaryOperator &B);
266
267 // Bitwise operators
268 void visitAnd(BinaryOperator &B) { visitSimpleBinary(B, 2); }
269 void visitOr (BinaryOperator &B) { visitSimpleBinary(B, 3); }
270 void visitXor(BinaryOperator &B) { visitSimpleBinary(B, 4); }
271
272 // Comparison operators...
273 void visitSetCondInst(SetCondInst &I);
274 unsigned EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
275 MachineBasicBlock *MBB,
276 MachineBasicBlock::iterator MBBI);
277 void visitSelectInst(SelectInst &SI);
278
279
280 // Memory Instructions
281 void visitLoadInst(LoadInst &I);
282 void visitStoreInst(StoreInst &I);
283 void visitGetElementPtrInst(GetElementPtrInst &I);
284 void visitAllocaInst(AllocaInst &I);
285 void visitMallocInst(MallocInst &I);
286 void visitFreeInst(FreeInst &I);
287
288 // Other operators
289 void visitShiftInst(ShiftInst &I);
290 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
291 void visitCastInst(CastInst &I);
292 void visitVANextInst(VANextInst &I);
293 void visitVAArgInst(VAArgInst &I);
294
295 void visitInstruction(Instruction &I) {
296 std::cerr << "Cannot instruction select: " << I;
297 abort();
298 }
299
Nate Begemanb47321b2004-08-20 09:56:22 +0000300 unsigned ExtendOrClear(MachineBasicBlock *MBB,
301 MachineBasicBlock::iterator IP,
Nate Begemana2de1022004-09-22 04:40:25 +0000302 Value *Op0);
Nate Begemanb47321b2004-08-20 09:56:22 +0000303
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000304 /// promote32 - Make a value 32-bits wide, and put it somewhere.
305 ///
306 void promote32(unsigned targetReg, const ValueRecord &VR);
307
308 /// emitGEPOperation - Common code shared between visitGetElementPtrInst and
309 /// constant expression GEP support.
310 ///
311 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
Nate Begeman645495d2004-09-23 05:31:33 +0000312 GetElementPtrInst *GEPI, bool foldGEP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000313
314 /// emitCastOperation - Common code shared between visitCastInst and
315 /// constant expression cast support.
316 ///
317 void emitCastOperation(MachineBasicBlock *BB,MachineBasicBlock::iterator IP,
318 Value *Src, const Type *DestTy, unsigned TargetReg);
319
Nate Begemanb816f022004-10-07 22:30:03 +0000320
321 /// emitBinaryConstOperation - Used by several functions to emit simple
322 /// arithmetic and logical operations with constants on a register rather
323 /// than a Value.
324 ///
325 void emitBinaryConstOperation(MachineBasicBlock *MBB,
326 MachineBasicBlock::iterator IP,
327 unsigned Op0Reg, ConstantInt *Op1,
328 unsigned Opcode, unsigned DestReg);
329
330 /// emitSimpleBinaryOperation - Implement simple binary operators for
331 /// integral types. OperatorClass is one of: 0 for Add, 1 for Sub,
332 /// 2 for And, 3 for Or, 4 for Xor.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000333 ///
334 void emitSimpleBinaryOperation(MachineBasicBlock *BB,
335 MachineBasicBlock::iterator IP,
336 Value *Op0, Value *Op1,
337 unsigned OperatorClass, unsigned TargetReg);
338
339 /// emitBinaryFPOperation - This method handles emission of floating point
340 /// Add (0), Sub (1), Mul (2), and Div (3) operations.
341 void emitBinaryFPOperation(MachineBasicBlock *BB,
342 MachineBasicBlock::iterator IP,
343 Value *Op0, Value *Op1,
344 unsigned OperatorClass, unsigned TargetReg);
345
346 void emitMultiply(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
347 Value *Op0, Value *Op1, unsigned TargetReg);
348
Misha Brukman1013ef52004-07-21 20:09:08 +0000349 void doMultiply(MachineBasicBlock *MBB,
350 MachineBasicBlock::iterator IP,
351 unsigned DestReg, Value *Op0, Value *Op1);
352
353 /// doMultiplyConst - This method will multiply the value in Op0Reg by the
354 /// value of the ContantInt *CI
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000355 void doMultiplyConst(MachineBasicBlock *MBB,
Misha Brukman1013ef52004-07-21 20:09:08 +0000356 MachineBasicBlock::iterator IP,
357 unsigned DestReg, Value *Op0, ConstantInt *CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000358
359 void emitDivRemOperation(MachineBasicBlock *BB,
360 MachineBasicBlock::iterator IP,
361 Value *Op0, Value *Op1, bool isDiv,
362 unsigned TargetReg);
363
364 /// emitSetCCOperation - Common code shared between visitSetCondInst and
365 /// constant expression support.
366 ///
367 void emitSetCCOperation(MachineBasicBlock *BB,
368 MachineBasicBlock::iterator IP,
369 Value *Op0, Value *Op1, unsigned Opcode,
370 unsigned TargetReg);
371
372 /// emitShiftOperation - Common code shared between visitShiftInst and
373 /// constant expression support.
374 ///
375 void emitShiftOperation(MachineBasicBlock *MBB,
376 MachineBasicBlock::iterator IP,
377 Value *Op, Value *ShiftAmount, bool isLeftShift,
378 const Type *ResultTy, unsigned DestReg);
379
380 /// emitSelectOperation - Common code shared between visitSelectInst and the
381 /// constant expression support.
Misha Brukmanb097f212004-07-26 18:13:24 +0000382 ///
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000383 void emitSelectOperation(MachineBasicBlock *MBB,
384 MachineBasicBlock::iterator IP,
385 Value *Cond, Value *TrueVal, Value *FalseVal,
386 unsigned DestReg);
387
Misha Brukmanb097f212004-07-26 18:13:24 +0000388 /// copyGlobalBaseToRegister - Output the instructions required to put the
389 /// base address to use for accessing globals into a register.
390 ///
Misha Brukmana1dca552004-09-21 18:22:19 +0000391 void copyGlobalBaseToRegister(MachineBasicBlock *MBB,
392 MachineBasicBlock::iterator IP,
393 unsigned R);
Misha Brukmanb097f212004-07-26 18:13:24 +0000394
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000395 /// copyConstantToRegister - Output the instructions required to put the
396 /// specified constant into the specified register.
397 ///
398 void copyConstantToRegister(MachineBasicBlock *MBB,
399 MachineBasicBlock::iterator MBBI,
400 Constant *C, unsigned Reg);
401
402 void emitUCOM(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
403 unsigned LHS, unsigned RHS);
404
405 /// makeAnotherReg - This method returns the next register number we haven't
406 /// yet used.
407 ///
408 /// Long values are handled somewhat specially. They are always allocated
409 /// as pairs of 32 bit integer values. The register number returned is the
Misha Brukman1013ef52004-07-21 20:09:08 +0000410 /// high 32 bits of the long value, and the regNum+1 is the low 32 bits.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000411 ///
412 unsigned makeAnotherReg(const Type *Ty) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000413 assert(dynamic_cast<const PPC32RegisterInfo*>(TM.getRegisterInfo()) &&
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000414 "Current target doesn't have PPC reg info??");
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000415 const PPC32RegisterInfo *PPCRI =
416 static_cast<const PPC32RegisterInfo*>(TM.getRegisterInfo());
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000417 if (Ty == Type::LongTy || Ty == Type::ULongTy) {
Nate Begemanb64af912004-08-10 20:42:36 +0000418 const TargetRegisterClass *RC = PPCRI->getRegClassForType(Type::IntTy);
419 // Create the upper part
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000420 F->getSSARegMap()->createVirtualRegister(RC);
Nate Begemanb64af912004-08-10 20:42:36 +0000421 // Create the lower part.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000422 return F->getSSARegMap()->createVirtualRegister(RC)-1;
423 }
424
425 // Add the mapping of regnumber => reg class to MachineFunction
Nate Begemanb64af912004-08-10 20:42:36 +0000426 const TargetRegisterClass *RC = PPCRI->getRegClassForType(Ty);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000427 return F->getSSARegMap()->createVirtualRegister(RC);
428 }
429
430 /// getReg - This method turns an LLVM value into a register number.
431 ///
432 unsigned getReg(Value &V) { return getReg(&V); } // Allow references
433 unsigned getReg(Value *V) {
434 // Just append to the end of the current bb.
435 MachineBasicBlock::iterator It = BB->end();
436 return getReg(V, BB, It);
437 }
438 unsigned getReg(Value *V, MachineBasicBlock *MBB,
439 MachineBasicBlock::iterator IPt);
Misha Brukman1013ef52004-07-21 20:09:08 +0000440
441 /// canUseAsImmediateForOpcode - This method returns whether a ConstantInt
442 /// is okay to use as an immediate argument to a certain binary operation
Nate Begemanb816f022004-10-07 22:30:03 +0000443 bool canUseAsImmediateForOpcode(ConstantInt *CI, unsigned Opcode,
444 bool Shifted);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000445
446 /// getFixedSizedAllocaFI - Return the frame index for a fixed sized alloca
447 /// that is to be statically allocated with the initial stack frame
448 /// adjustment.
449 unsigned getFixedSizedAllocaFI(AllocaInst *AI);
450 };
451}
452
453/// dyn_castFixedAlloca - If the specified value is a fixed size alloca
454/// instruction in the entry block, return it. Otherwise, return a null
455/// pointer.
456static AllocaInst *dyn_castFixedAlloca(Value *V) {
457 if (AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
458 BasicBlock *BB = AI->getParent();
459 if (isa<ConstantUInt>(AI->getArraySize()) && BB ==&BB->getParent()->front())
460 return AI;
461 }
462 return 0;
463}
464
465/// getReg - This method turns an LLVM value into a register number.
466///
Misha Brukmana1dca552004-09-21 18:22:19 +0000467unsigned PPC32ISel::getReg(Value *V, MachineBasicBlock *MBB,
468 MachineBasicBlock::iterator IPt) {
Misha Brukmanba1c1da2004-07-20 00:59:38 +0000469 if (Constant *C = dyn_cast<Constant>(V)) {
Chris Lattnera51e4f62004-07-18 18:45:01 +0000470 unsigned Reg = makeAnotherReg(V->getType());
471 copyConstantToRegister(MBB, IPt, C, Reg);
472 return Reg;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000473 } else if (AllocaInst *AI = dyn_castFixedAlloca(V)) {
474 unsigned Reg = makeAnotherReg(V->getType());
475 unsigned FI = getFixedSizedAllocaFI(AI);
Misha Brukman5b570812004-08-10 22:47:03 +0000476 addFrameReference(BuildMI(*MBB, IPt, PPC::ADDI, 2, Reg), FI, 0, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000477 return Reg;
478 }
479
480 unsigned &Reg = RegMap[V];
481 if (Reg == 0) {
482 Reg = makeAnotherReg(V->getType());
483 RegMap[V] = Reg;
484 }
485
486 return Reg;
487}
488
Misha Brukman1013ef52004-07-21 20:09:08 +0000489/// canUseAsImmediateForOpcode - This method returns whether a ConstantInt
490/// is okay to use as an immediate argument to a certain binary operator.
Nate Begemanb816f022004-10-07 22:30:03 +0000491/// The shifted argument determines if the immediate is suitable to be used with
492/// the PowerPC instructions such as addis which concatenate 16 bits of the
493/// immediate with 16 bits of zeroes.
Misha Brukman1013ef52004-07-21 20:09:08 +0000494///
Nate Begemanb816f022004-10-07 22:30:03 +0000495bool PPC32ISel::canUseAsImmediateForOpcode(ConstantInt *CI, unsigned Opcode,
496 bool Shifted) {
Misha Brukman1013ef52004-07-21 20:09:08 +0000497 ConstantSInt *Op1Cs;
498 ConstantUInt *Op1Cu;
Nate Begemanb816f022004-10-07 22:30:03 +0000499
500 // For shifted immediates, any value with the low halfword cleared may be used
501 if (Shifted) {
Nate Begemanbdf69842004-10-08 02:49:24 +0000502 if (((int32_t)CI->getRawValue() & 0x0000FFFF) == 0)
Nate Begemanb816f022004-10-07 22:30:03 +0000503 return true;
Nate Begemanbdf69842004-10-08 02:49:24 +0000504 else
505 return false;
Nate Begemanb816f022004-10-07 22:30:03 +0000506 }
Misha Brukman1013ef52004-07-21 20:09:08 +0000507
508 // ADDI, Compare, and non-indexed Load take SIMM
Nate Begemanb816f022004-10-07 22:30:03 +0000509 bool cond1 = (Opcode < 2)
Nate Begemana41fc772004-09-29 02:35:05 +0000510 && ((int32_t)CI->getRawValue() <= 32767)
511 && ((int32_t)CI->getRawValue() >= -32768);
Misha Brukman1013ef52004-07-21 20:09:08 +0000512
Misha Brukman1013ef52004-07-21 20:09:08 +0000513 // ANDIo, ORI, and XORI take unsigned values
Nate Begemanb816f022004-10-07 22:30:03 +0000514 bool cond2 = (Opcode >= 2)
Misha Brukman2ed17ca2004-07-22 15:58:04 +0000515 && (Op1Cs = dyn_cast<ConstantSInt>(CI))
516 && (Op1Cs->getValue() >= 0)
Nate Begemana41fc772004-09-29 02:35:05 +0000517 && (Op1Cs->getValue() <= 65535);
Misha Brukman1013ef52004-07-21 20:09:08 +0000518
519 // ANDIo, ORI, and XORI take UIMMs, so they can be larger
Nate Begemanb816f022004-10-07 22:30:03 +0000520 bool cond3 = (Opcode >= 2)
Misha Brukman17a90002004-07-21 20:22:06 +0000521 && (Op1Cu = dyn_cast<ConstantUInt>(CI))
522 && (Op1Cu->getValue() <= 65535);
Misha Brukman1013ef52004-07-21 20:09:08 +0000523
Nate Begemanb816f022004-10-07 22:30:03 +0000524 if (cond1 || cond2 || cond3)
Misha Brukman1013ef52004-07-21 20:09:08 +0000525 return true;
526
527 return false;
528}
529
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000530/// getFixedSizedAllocaFI - Return the frame index for a fixed sized alloca
531/// that is to be statically allocated with the initial stack frame
532/// adjustment.
Misha Brukmana1dca552004-09-21 18:22:19 +0000533unsigned PPC32ISel::getFixedSizedAllocaFI(AllocaInst *AI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000534 // Already computed this?
535 std::map<AllocaInst*, unsigned>::iterator I = AllocaMap.lower_bound(AI);
536 if (I != AllocaMap.end() && I->first == AI) return I->second;
537
538 const Type *Ty = AI->getAllocatedType();
539 ConstantUInt *CUI = cast<ConstantUInt>(AI->getArraySize());
540 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
541 TySize *= CUI->getValue(); // Get total allocated size...
542 unsigned Alignment = TM.getTargetData().getTypeAlignment(Ty);
543
544 // Create a new stack object using the frame manager...
545 int FrameIdx = F->getFrameInfo()->CreateStackObject(TySize, Alignment);
546 AllocaMap.insert(I, std::make_pair(AI, FrameIdx));
547 return FrameIdx;
548}
549
550
Misha Brukmanb097f212004-07-26 18:13:24 +0000551/// copyGlobalBaseToRegister - Output the instructions required to put the
552/// base address to use for accessing globals into a register.
553///
Misha Brukmana1dca552004-09-21 18:22:19 +0000554void PPC32ISel::copyGlobalBaseToRegister(MachineBasicBlock *MBB,
555 MachineBasicBlock::iterator IP,
556 unsigned R) {
Misha Brukmanb097f212004-07-26 18:13:24 +0000557 if (!GlobalBaseInitialized) {
558 // Insert the set of GlobalBaseReg into the first MBB of the function
559 MachineBasicBlock &FirstMBB = F->front();
560 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
561 GlobalBaseReg = makeAnotherReg(Type::IntTy);
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000562 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
Nate Begemanda721e72004-09-27 05:08:17 +0000563 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg).addReg(PPC::LR);
Misha Brukmanb097f212004-07-26 18:13:24 +0000564 GlobalBaseInitialized = true;
565 }
566 // Emit our copy of GlobalBaseReg to the destination register in the
567 // current MBB
Misha Brukman5b570812004-08-10 22:47:03 +0000568 BuildMI(*MBB, IP, PPC::OR, 2, R).addReg(GlobalBaseReg)
Misha Brukmanb097f212004-07-26 18:13:24 +0000569 .addReg(GlobalBaseReg);
570}
571
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000572/// copyConstantToRegister - Output the instructions required to put the
573/// specified constant into the specified register.
574///
Misha Brukmana1dca552004-09-21 18:22:19 +0000575void PPC32ISel::copyConstantToRegister(MachineBasicBlock *MBB,
576 MachineBasicBlock::iterator IP,
577 Constant *C, unsigned R) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000578 if (C->getType()->isIntegral()) {
579 unsigned Class = getClassB(C->getType());
580
581 if (Class == cLong) {
Misha Brukmana0af38c2004-07-28 19:13:49 +0000582 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(C)) {
583 uint64_t uval = CUI->getValue();
584 unsigned hiUVal = uval >> 32;
585 unsigned loUVal = uval;
586 ConstantUInt *CUHi = ConstantUInt::get(Type::UIntTy, hiUVal);
587 ConstantUInt *CULo = ConstantUInt::get(Type::UIntTy, loUVal);
588 copyConstantToRegister(MBB, IP, CUHi, R);
589 copyConstantToRegister(MBB, IP, CULo, R+1);
590 return;
591 } else if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(C)) {
592 int64_t sval = CSI->getValue();
593 int hiSVal = sval >> 32;
594 int loSVal = sval;
595 ConstantSInt *CSHi = ConstantSInt::get(Type::IntTy, hiSVal);
596 ConstantSInt *CSLo = ConstantSInt::get(Type::IntTy, loSVal);
597 copyConstantToRegister(MBB, IP, CSHi, R);
598 copyConstantToRegister(MBB, IP, CSLo, R+1);
599 return;
Misha Brukman7e898c32004-07-20 00:41:46 +0000600 } else {
Misha Brukmana0af38c2004-07-28 19:13:49 +0000601 std::cerr << "Unhandled long constant type!\n";
602 abort();
603 }
604 }
605
606 assert(Class <= cInt && "Type not handled yet!");
607
608 // Handle bool
609 if (C->getType() == Type::BoolTy) {
Misha Brukman5b570812004-08-10 22:47:03 +0000610 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(C == ConstantBool::True);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000611 return;
612 }
613
614 // Handle int
615 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(C)) {
616 unsigned uval = CUI->getValue();
617 if (uval < 32768) {
Misha Brukman5b570812004-08-10 22:47:03 +0000618 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(uval);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000619 } else {
620 unsigned Temp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +0000621 BuildMI(*MBB, IP, PPC::LIS, 1, Temp).addSImm(uval >> 16);
Nate Begemanb816f022004-10-07 22:30:03 +0000622 BuildMI(*MBB, IP, PPC::ORI, 2, R).addReg(Temp).addImm(uval & 0xFFFF);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000623 }
624 return;
625 } else if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(C)) {
626 int sval = CSI->getValue();
627 if (sval < 32768 && sval >= -32768) {
Misha Brukman5b570812004-08-10 22:47:03 +0000628 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(sval);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000629 } else {
630 unsigned Temp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +0000631 BuildMI(*MBB, IP, PPC::LIS, 1, Temp).addSImm(sval >> 16);
Nate Begemanb816f022004-10-07 22:30:03 +0000632 BuildMI(*MBB, IP, PPC::ORI, 2, R).addReg(Temp).addImm(sval & 0xFFFF);
Misha Brukman7e898c32004-07-20 00:41:46 +0000633 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000634 return;
635 }
Misha Brukmana0af38c2004-07-28 19:13:49 +0000636 std::cerr << "Unhandled integer constant!\n";
637 abort();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000638 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Misha Brukmand18a31d2004-07-06 22:51:53 +0000639 // We need to spill the constant to memory...
640 MachineConstantPool *CP = F->getConstantPool();
641 unsigned CPI = CP->getConstantPoolIndex(CFP);
642 const Type *Ty = CFP->getType();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000643
Misha Brukmand18a31d2004-07-06 22:51:53 +0000644 assert(Ty == Type::FloatTy || Ty == Type::DoubleTy && "Unknown FP type!");
Misha Brukmanfc879c32004-07-08 18:02:38 +0000645
Misha Brukmanb097f212004-07-26 18:13:24 +0000646 // Load addr of constant to reg; constant is located at base + distance
647 unsigned GlobalBase = makeAnotherReg(Type::IntTy);
Misha Brukmanfc879c32004-07-08 18:02:38 +0000648 unsigned Reg1 = makeAnotherReg(Type::IntTy);
Nate Begeman07a73752004-08-17 07:17:44 +0000649 unsigned Opcode = (Ty == Type::FloatTy) ? PPC::LFS : PPC::LFD;
Misha Brukmanb097f212004-07-26 18:13:24 +0000650 // Move value at base + distance into return reg
651 copyGlobalBaseToRegister(MBB, IP, GlobalBase);
Misha Brukman5b570812004-08-10 22:47:03 +0000652 BuildMI(*MBB, IP, PPC::LOADHiAddr, 2, Reg1).addReg(GlobalBase)
Misha Brukmanfc879c32004-07-08 18:02:38 +0000653 .addConstantPoolIndex(CPI);
Nate Begemaned428532004-09-04 05:00:00 +0000654 BuildMI(*MBB, IP, Opcode, 2, R).addConstantPoolIndex(CPI).addReg(Reg1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000655 } else if (isa<ConstantPointerNull>(C)) {
656 // Copy zero (null pointer) to the register.
Misha Brukman5b570812004-08-10 22:47:03 +0000657 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(0);
Chris Lattner67910e12004-07-18 07:29:35 +0000658 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
Misha Brukmanb097f212004-07-26 18:13:24 +0000659 // GV is located at base + distance
Nate Begemaned428532004-09-04 05:00:00 +0000660
Misha Brukmanb097f212004-07-26 18:13:24 +0000661 unsigned GlobalBase = makeAnotherReg(Type::IntTy);
Misha Brukmanba1c1da2004-07-20 00:59:38 +0000662 unsigned TmpReg = makeAnotherReg(GV->getType());
Nate Begeman81d265d2004-08-19 05:20:54 +0000663 unsigned Opcode = (GV->hasWeakLinkage()
664 || GV->isExternal()
665 || dyn_cast<Function>(GV)) ? PPC::LWZ : PPC::LA;
Misha Brukmanb097f212004-07-26 18:13:24 +0000666
667 // Move value at base + distance into return reg
668 copyGlobalBaseToRegister(MBB, IP, GlobalBase);
Misha Brukman5b570812004-08-10 22:47:03 +0000669 BuildMI(*MBB, IP, PPC::LOADHiAddr, 2, TmpReg).addReg(GlobalBase)
Misha Brukmanba1c1da2004-07-20 00:59:38 +0000670 .addGlobalAddress(GV);
Nate Begemaned428532004-09-04 05:00:00 +0000671 BuildMI(*MBB, IP, Opcode, 2, R).addGlobalAddress(GV).addReg(TmpReg);
Misha Brukmane2eceb52004-07-23 16:08:20 +0000672
673 // Add the GV to the list of things whose addresses have been taken.
674 TM.AddressTaken.insert(GV);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000675 } else {
Chris Lattner76e2df22004-07-15 02:14:30 +0000676 std::cerr << "Offending constant: " << *C << "\n";
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000677 assert(0 && "Type not handled yet!");
678 }
679}
680
681/// LoadArgumentsToVirtualRegs - Load all of the arguments to this function from
682/// the stack into virtual registers.
Misha Brukmana1dca552004-09-21 18:22:19 +0000683void PPC32ISel::LoadArgumentsToVirtualRegs(Function &Fn) {
Chris Lattner3ea93462004-08-06 06:58:50 +0000684 unsigned ArgOffset = 24;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000685 unsigned GPR_remaining = 8;
686 unsigned FPR_remaining = 13;
Misha Brukmand18a31d2004-07-06 22:51:53 +0000687 unsigned GPR_idx = 0, FPR_idx = 0;
688 static const unsigned GPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +0000689 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
690 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
Misha Brukmand18a31d2004-07-06 22:51:53 +0000691 };
692 static const unsigned FPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +0000693 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
694 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Misha Brukmand18a31d2004-07-06 22:51:53 +0000695 };
Misha Brukman422791f2004-06-21 17:41:12 +0000696
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000697 MachineFrameInfo *MFI = F->getFrameInfo();
Misha Brukmand18a31d2004-07-06 22:51:53 +0000698
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000699 for (Function::aiterator I = Fn.abegin(), E = Fn.aend(); I != E; ++I) {
700 bool ArgLive = !I->use_empty();
701 unsigned Reg = ArgLive ? getReg(*I) : 0;
702 int FI; // Frame object index
703
704 switch (getClassB(I->getType())) {
705 case cByte:
706 if (ArgLive) {
Misha Brukmanec6319a2004-07-20 15:51:37 +0000707 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000708 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000709 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
710 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000711 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000712 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000713 addFrameReference(BuildMI(BB, PPC::LBZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000714 }
715 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000716 break;
717 case cShort:
718 if (ArgLive) {
Misha Brukmanec6319a2004-07-20 15:51:37 +0000719 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000720 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000721 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
722 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000723 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000724 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000725 addFrameReference(BuildMI(BB, PPC::LHZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000726 }
727 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000728 break;
729 case cInt:
730 if (ArgLive) {
731 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000732 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000733 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
734 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000735 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000736 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000737 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000738 }
739 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000740 break;
741 case cLong:
742 if (ArgLive) {
743 FI = MFI->CreateFixedObject(8, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000744 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +0000745 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
746 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx+1]);
747 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukman313efcb2004-07-09 15:45:07 +0000748 .addReg(GPR[GPR_idx]);
Misha Brukman5b570812004-08-10 22:47:03 +0000749 BuildMI(BB, PPC::OR, 2, Reg+1).addReg(GPR[GPR_idx+1])
Misha Brukman313efcb2004-07-09 15:45:07 +0000750 .addReg(GPR[GPR_idx+1]);
Misha Brukman422791f2004-06-21 17:41:12 +0000751 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000752 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg), FI);
753 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg+1), FI, 4);
Misha Brukman422791f2004-06-21 17:41:12 +0000754 }
755 }
Misha Brukman1013ef52004-07-21 20:09:08 +0000756 // longs require 4 additional bytes and use 2 GPRs
757 ArgOffset += 4;
Misha Brukman422791f2004-06-21 17:41:12 +0000758 if (GPR_remaining > 1) {
Misha Brukman1013ef52004-07-21 20:09:08 +0000759 GPR_remaining--;
Misha Brukman422791f2004-06-21 17:41:12 +0000760 GPR_idx++;
761 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000762 break;
Misha Brukman7e898c32004-07-20 00:41:46 +0000763 case cFP32:
764 if (ArgLive) {
765 FI = MFI->CreateFixedObject(4, ArgOffset);
766
Misha Brukman422791f2004-06-21 17:41:12 +0000767 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000768 BuildMI(BB, PPC::IMPLICIT_DEF, 0, FPR[FPR_idx]);
769 BuildMI(BB, PPC::FMR, 1, Reg).addReg(FPR[FPR_idx]);
Misha Brukmand18a31d2004-07-06 22:51:53 +0000770 FPR_remaining--;
771 FPR_idx++;
Misha Brukman422791f2004-06-21 17:41:12 +0000772 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000773 addFrameReference(BuildMI(BB, PPC::LFS, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000774 }
775 }
Misha Brukman7e898c32004-07-20 00:41:46 +0000776 break;
777 case cFP64:
778 if (ArgLive) {
779 FI = MFI->CreateFixedObject(8, ArgOffset);
780
781 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000782 BuildMI(BB, PPC::IMPLICIT_DEF, 0, FPR[FPR_idx]);
783 BuildMI(BB, PPC::FMR, 1, Reg).addReg(FPR[FPR_idx]);
Misha Brukman7e898c32004-07-20 00:41:46 +0000784 FPR_remaining--;
785 FPR_idx++;
786 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000787 addFrameReference(BuildMI(BB, PPC::LFD, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000788 }
789 }
Misha Brukman7e898c32004-07-20 00:41:46 +0000790
791 // doubles require 4 additional bytes and use 2 GPRs of param space
792 ArgOffset += 4;
793 if (GPR_remaining > 0) {
794 GPR_remaining--;
795 GPR_idx++;
796 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000797 break;
798 default:
799 assert(0 && "Unhandled argument type!");
800 }
801 ArgOffset += 4; // Each argument takes at least 4 bytes on the stack...
Misha Brukman422791f2004-06-21 17:41:12 +0000802 if (GPR_remaining > 0) {
Misha Brukmand18a31d2004-07-06 22:51:53 +0000803 GPR_remaining--; // uses up 2 GPRs
804 GPR_idx++;
Misha Brukman422791f2004-06-21 17:41:12 +0000805 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000806 }
807
808 // If the function takes variable number of arguments, add a frame offset for
809 // the start of the first vararg value... this is used to expand
810 // llvm.va_start.
811 if (Fn.getFunctionType()->isVarArg())
Misha Brukmanb097f212004-07-26 18:13:24 +0000812 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000813}
814
815
816/// SelectPHINodes - Insert machine code to generate phis. This is tricky
817/// because we have to generate our sources into the source basic blocks, not
818/// the current one.
819///
Misha Brukmana1dca552004-09-21 18:22:19 +0000820void PPC32ISel::SelectPHINodes() {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000821 const TargetInstrInfo &TII = *TM.getInstrInfo();
822 const Function &LF = *F->getFunction(); // The LLVM function...
823 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
824 const BasicBlock *BB = I;
825 MachineBasicBlock &MBB = *MBBMap[I];
826
827 // Loop over all of the PHI nodes in the LLVM basic block...
828 MachineBasicBlock::iterator PHIInsertPoint = MBB.begin();
829 for (BasicBlock::const_iterator I = BB->begin();
830 PHINode *PN = const_cast<PHINode*>(dyn_cast<PHINode>(I)); ++I) {
831
832 // Create a new machine instr PHI node, and insert it.
833 unsigned PHIReg = getReg(*PN);
834 MachineInstr *PhiMI = BuildMI(MBB, PHIInsertPoint,
Misha Brukman5b570812004-08-10 22:47:03 +0000835 PPC::PHI, PN->getNumOperands(), PHIReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000836
837 MachineInstr *LongPhiMI = 0;
838 if (PN->getType() == Type::LongTy || PN->getType() == Type::ULongTy)
839 LongPhiMI = BuildMI(MBB, PHIInsertPoint,
Misha Brukman5b570812004-08-10 22:47:03 +0000840 PPC::PHI, PN->getNumOperands(), PHIReg+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000841
842 // PHIValues - Map of blocks to incoming virtual registers. We use this
843 // so that we only initialize one incoming value for a particular block,
844 // even if the block has multiple entries in the PHI node.
845 //
846 std::map<MachineBasicBlock*, unsigned> PHIValues;
847
848 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
Misha Brukman313efcb2004-07-09 15:45:07 +0000849 MachineBasicBlock *PredMBB = 0;
850 for (MachineBasicBlock::pred_iterator PI = MBB.pred_begin (),
851 PE = MBB.pred_end (); PI != PE; ++PI)
852 if (PN->getIncomingBlock(i) == (*PI)->getBasicBlock()) {
853 PredMBB = *PI;
854 break;
855 }
856 assert (PredMBB && "Couldn't find incoming machine-cfg edge for phi");
857
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000858 unsigned ValReg;
859 std::map<MachineBasicBlock*, unsigned>::iterator EntryIt =
860 PHIValues.lower_bound(PredMBB);
861
862 if (EntryIt != PHIValues.end() && EntryIt->first == PredMBB) {
863 // We already inserted an initialization of the register for this
864 // predecessor. Recycle it.
865 ValReg = EntryIt->second;
Misha Brukman47225442004-07-23 22:35:49 +0000866 } else {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000867 // Get the incoming value into a virtual register.
868 //
869 Value *Val = PN->getIncomingValue(i);
870
871 // If this is a constant or GlobalValue, we may have to insert code
872 // into the basic block to compute it into a virtual register.
873 if ((isa<Constant>(Val) && !isa<ConstantExpr>(Val)) ||
874 isa<GlobalValue>(Val)) {
875 // Simple constants get emitted at the end of the basic block,
876 // before any terminator instructions. We "know" that the code to
877 // move a constant into a register will never clobber any flags.
878 ValReg = getReg(Val, PredMBB, PredMBB->getFirstTerminator());
879 } else {
880 // Because we don't want to clobber any values which might be in
881 // physical registers with the computation of this constant (which
882 // might be arbitrarily complex if it is a constant expression),
883 // just insert the computation at the top of the basic block.
884 MachineBasicBlock::iterator PI = PredMBB->begin();
Misha Brukman47225442004-07-23 22:35:49 +0000885
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000886 // Skip over any PHI nodes though!
Misha Brukman5b570812004-08-10 22:47:03 +0000887 while (PI != PredMBB->end() && PI->getOpcode() == PPC::PHI)
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000888 ++PI;
Misha Brukman47225442004-07-23 22:35:49 +0000889
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000890 ValReg = getReg(Val, PredMBB, PI);
891 }
892
893 // Remember that we inserted a value for this PHI for this predecessor
894 PHIValues.insert(EntryIt, std::make_pair(PredMBB, ValReg));
895 }
896
897 PhiMI->addRegOperand(ValReg);
898 PhiMI->addMachineBasicBlockOperand(PredMBB);
899 if (LongPhiMI) {
900 LongPhiMI->addRegOperand(ValReg+1);
901 LongPhiMI->addMachineBasicBlockOperand(PredMBB);
902 }
903 }
904
905 // Now that we emitted all of the incoming values for the PHI node, make
906 // sure to reposition the InsertPoint after the PHI that we just added.
907 // This is needed because we might have inserted a constant into this
908 // block, right after the PHI's which is before the old insert point!
909 PHIInsertPoint = LongPhiMI ? LongPhiMI : PhiMI;
910 ++PHIInsertPoint;
911 }
912 }
913}
914
915
916// canFoldSetCCIntoBranchOrSelect - Return the setcc instruction if we can fold
917// it into the conditional branch or select instruction which is the only user
918// of the cc instruction. This is the case if the conditional branch is the
919// only user of the setcc, and if the setcc is in the same basic block as the
Misha Brukman1013ef52004-07-21 20:09:08 +0000920// conditional branch.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000921//
922static SetCondInst *canFoldSetCCIntoBranchOrSelect(Value *V) {
923 if (SetCondInst *SCI = dyn_cast<SetCondInst>(V))
924 if (SCI->hasOneUse()) {
925 Instruction *User = cast<Instruction>(SCI->use_back());
926 if ((isa<BranchInst>(User) || isa<SelectInst>(User)) &&
Misha Brukmanbebde752004-07-16 21:06:24 +0000927 SCI->getParent() == User->getParent())
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000928 return SCI;
929 }
930 return 0;
931}
932
Misha Brukmanb097f212004-07-26 18:13:24 +0000933// canFoldGEPIntoLoadOrStore - Return the GEP instruction if we can fold it into
934// the load or store instruction that is the only user of the GEP.
935//
936static GetElementPtrInst *canFoldGEPIntoLoadOrStore(Value *V) {
Nate Begeman645495d2004-09-23 05:31:33 +0000937 if (GetElementPtrInst *GEPI = dyn_cast<GetElementPtrInst>(V)) {
938 bool AllUsesAreMem = true;
939 for (Value::use_iterator I = GEPI->use_begin(), E = GEPI->use_end();
940 I != E; ++I) {
941 Instruction *User = cast<Instruction>(*I);
942
943 // If the GEP is the target of a store, but not the source, then we are ok
944 // to fold it.
Misha Brukmanb097f212004-07-26 18:13:24 +0000945 if (isa<StoreInst>(User) &&
946 GEPI->getParent() == User->getParent() &&
947 User->getOperand(0) != GEPI &&
Nate Begeman645495d2004-09-23 05:31:33 +0000948 User->getOperand(1) == GEPI)
949 continue;
950
951 // If the GEP is the source of a load, then we're always ok to fold it
Misha Brukmanb097f212004-07-26 18:13:24 +0000952 if (isa<LoadInst>(User) &&
953 GEPI->getParent() == User->getParent() &&
Nate Begeman645495d2004-09-23 05:31:33 +0000954 User->getOperand(0) == GEPI)
955 continue;
956
957 // if we got to this point, than the instruction was not a load or store
958 // that we are capable of folding the GEP into.
959 AllUsesAreMem = false;
960 break;
Misha Brukmanb097f212004-07-26 18:13:24 +0000961 }
Nate Begeman645495d2004-09-23 05:31:33 +0000962 if (AllUsesAreMem)
963 return GEPI;
964 }
Misha Brukmanb097f212004-07-26 18:13:24 +0000965 return 0;
966}
967
968
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000969// Return a fixed numbering for setcc instructions which does not depend on the
970// order of the opcodes.
971//
972static unsigned getSetCCNumber(unsigned Opcode) {
Misha Brukmane9c65512004-07-06 15:32:44 +0000973 switch (Opcode) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000974 default: assert(0 && "Unknown setcc instruction!");
975 case Instruction::SetEQ: return 0;
976 case Instruction::SetNE: return 1;
977 case Instruction::SetLT: return 2;
978 case Instruction::SetGE: return 3;
979 case Instruction::SetGT: return 4;
980 case Instruction::SetLE: return 5;
981 }
982}
983
Misha Brukmane9c65512004-07-06 15:32:44 +0000984static unsigned getPPCOpcodeForSetCCNumber(unsigned Opcode) {
985 switch (Opcode) {
986 default: assert(0 && "Unknown setcc instruction!");
Misha Brukman5b570812004-08-10 22:47:03 +0000987 case Instruction::SetEQ: return PPC::BEQ;
988 case Instruction::SetNE: return PPC::BNE;
989 case Instruction::SetLT: return PPC::BLT;
990 case Instruction::SetGE: return PPC::BGE;
991 case Instruction::SetGT: return PPC::BGT;
992 case Instruction::SetLE: return PPC::BLE;
Misha Brukmane9c65512004-07-06 15:32:44 +0000993 }
994}
995
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000996/// emitUCOM - emits an unordered FP compare.
Misha Brukmana1dca552004-09-21 18:22:19 +0000997void PPC32ISel::emitUCOM(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
998 unsigned LHS, unsigned RHS) {
Misha Brukman5b570812004-08-10 22:47:03 +0000999 BuildMI(*MBB, IP, PPC::FCMPU, 2, PPC::CR0).addReg(LHS).addReg(RHS);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001000}
1001
Misha Brukmana1dca552004-09-21 18:22:19 +00001002unsigned PPC32ISel::ExtendOrClear(MachineBasicBlock *MBB,
1003 MachineBasicBlock::iterator IP,
Nate Begemana2de1022004-09-22 04:40:25 +00001004 Value *Op0) {
Nate Begeman0e5e5f52004-08-22 08:10:15 +00001005 const Type *CompTy = Op0->getType();
1006 unsigned Reg = getReg(Op0, MBB, IP);
Nate Begemanb47321b2004-08-20 09:56:22 +00001007 unsigned Class = getClassB(CompTy);
1008
Nate Begeman1b99fd32004-09-29 03:45:33 +00001009 // Since we know that boolean values will be either zero or one, we don't
1010 // have to extend or clear them.
1011 if (CompTy == Type::BoolTy)
1012 return Reg;
1013
Nate Begemanb47321b2004-08-20 09:56:22 +00001014 // Before we do a comparison or SetCC, we have to make sure that we truncate
1015 // the source registers appropriately.
1016 if (Class == cByte) {
1017 unsigned TmpReg = makeAnotherReg(CompTy);
1018 if (CompTy->isSigned())
1019 BuildMI(*MBB, IP, PPC::EXTSB, 1, TmpReg).addReg(Reg);
1020 else
1021 BuildMI(*MBB, IP, PPC::RLWINM, 4, TmpReg).addReg(Reg).addImm(0)
1022 .addImm(24).addImm(31);
1023 Reg = TmpReg;
1024 } else if (Class == cShort) {
1025 unsigned TmpReg = makeAnotherReg(CompTy);
1026 if (CompTy->isSigned())
1027 BuildMI(*MBB, IP, PPC::EXTSH, 1, TmpReg).addReg(Reg);
1028 else
1029 BuildMI(*MBB, IP, PPC::RLWINM, 4, TmpReg).addReg(Reg).addImm(0)
1030 .addImm(16).addImm(31);
1031 Reg = TmpReg;
1032 }
1033 return Reg;
1034}
1035
Misha Brukmanbebde752004-07-16 21:06:24 +00001036/// EmitComparison - emits a comparison of the two operands, returning the
1037/// extended setcc code to use. The result is in CR0.
1038///
Misha Brukmana1dca552004-09-21 18:22:19 +00001039unsigned PPC32ISel::EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
1040 MachineBasicBlock *MBB,
1041 MachineBasicBlock::iterator IP) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001042 // The arguments are already supposed to be of the same type.
1043 const Type *CompTy = Op0->getType();
1044 unsigned Class = getClassB(CompTy);
Nate Begemana2de1022004-09-22 04:40:25 +00001045 unsigned Op0r = ExtendOrClear(MBB, IP, Op0);
Misha Brukmanb097f212004-07-26 18:13:24 +00001046
Misha Brukman1013ef52004-07-21 20:09:08 +00001047 // Use crand for lt, gt and crandc for le, ge
Misha Brukman5b570812004-08-10 22:47:03 +00001048 unsigned CROpcode = (OpNum == 2 || OpNum == 4) ? PPC::CRAND : PPC::CRANDC;
Misha Brukman1013ef52004-07-21 20:09:08 +00001049 // ? cr1[lt] : cr1[gt]
1050 unsigned CR1field = (OpNum == 2 || OpNum == 3) ? 4 : 5;
1051 // ? cr0[lt] : cr0[gt]
1052 unsigned CR0field = (OpNum == 2 || OpNum == 5) ? 0 : 1;
Misha Brukman5b570812004-08-10 22:47:03 +00001053 unsigned Opcode = CompTy->isSigned() ? PPC::CMPW : PPC::CMPLW;
1054 unsigned OpcodeImm = CompTy->isSigned() ? PPC::CMPWI : PPC::CMPLWI;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001055
1056 // Special case handling of: cmp R, i
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001057 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001058 if (Class == cByte || Class == cShort || Class == cInt) {
Misha Brukman1013ef52004-07-21 20:09:08 +00001059 unsigned Op1v = CI->getRawValue() & 0xFFFF;
Nate Begeman43d64ea2004-08-15 06:42:28 +00001060 unsigned OpClass = (CompTy->isSigned()) ? 0 : 2;
1061
Misha Brukman1013ef52004-07-21 20:09:08 +00001062 // Treat compare like ADDI for the purposes of immediate suitability
Nate Begemanb816f022004-10-07 22:30:03 +00001063 if (canUseAsImmediateForOpcode(CI, OpClass, false)) {
Misha Brukman5b570812004-08-10 22:47:03 +00001064 BuildMI(*MBB, IP, OpcodeImm, 2, PPC::CR0).addReg(Op0r).addSImm(Op1v);
Misha Brukman422791f2004-06-21 17:41:12 +00001065 } else {
1066 unsigned Op1r = getReg(Op1, MBB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00001067 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
Misha Brukman422791f2004-06-21 17:41:12 +00001068 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001069 return OpNum;
1070 } else {
1071 assert(Class == cLong && "Unknown integer class!");
1072 unsigned LowCst = CI->getRawValue();
1073 unsigned HiCst = CI->getRawValue() >> 32;
1074 if (OpNum < 2) { // seteq, setne
Misha Brukman1013ef52004-07-21 20:09:08 +00001075 unsigned LoLow = makeAnotherReg(Type::IntTy);
1076 unsigned LoTmp = makeAnotherReg(Type::IntTy);
1077 unsigned HiLow = makeAnotherReg(Type::IntTy);
1078 unsigned HiTmp = makeAnotherReg(Type::IntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001079 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Misha Brukman47225442004-07-23 22:35:49 +00001080
Misha Brukman5b570812004-08-10 22:47:03 +00001081 BuildMI(*MBB, IP, PPC::XORI, 2, LoLow).addReg(Op0r+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001082 .addImm(LowCst & 0xFFFF);
Misha Brukman5b570812004-08-10 22:47:03 +00001083 BuildMI(*MBB, IP, PPC::XORIS, 2, LoTmp).addReg(LoLow)
Misha Brukman1013ef52004-07-21 20:09:08 +00001084 .addImm(LowCst >> 16);
Misha Brukman5b570812004-08-10 22:47:03 +00001085 BuildMI(*MBB, IP, PPC::XORI, 2, HiLow).addReg(Op0r)
Misha Brukman1013ef52004-07-21 20:09:08 +00001086 .addImm(HiCst & 0xFFFF);
Misha Brukman5b570812004-08-10 22:47:03 +00001087 BuildMI(*MBB, IP, PPC::XORIS, 2, HiTmp).addReg(HiLow)
Misha Brukman1013ef52004-07-21 20:09:08 +00001088 .addImm(HiCst >> 16);
Misha Brukman5b570812004-08-10 22:47:03 +00001089 BuildMI(*MBB, IP, PPC::ORo, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001090 return OpNum;
1091 } else {
Misha Brukmanbebde752004-07-16 21:06:24 +00001092 unsigned ConstReg = makeAnotherReg(CompTy);
Misha Brukmanbebde752004-07-16 21:06:24 +00001093 copyConstantToRegister(MBB, IP, CI, ConstReg);
Misha Brukman47225442004-07-23 22:35:49 +00001094
Misha Brukman1013ef52004-07-21 20:09:08 +00001095 // cr0 = r3 ccOpcode r5 or (r3 == r5 AND r4 ccOpcode r6)
Misha Brukman5b570812004-08-10 22:47:03 +00001096 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r)
Misha Brukmanbebde752004-07-16 21:06:24 +00001097 .addReg(ConstReg);
Misha Brukman5b570812004-08-10 22:47:03 +00001098 BuildMI(*MBB, IP, Opcode, 2, PPC::CR1).addReg(Op0r+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001099 .addReg(ConstReg+1);
Misha Brukman5b570812004-08-10 22:47:03 +00001100 BuildMI(*MBB, IP, PPC::CRAND, 3).addImm(2).addImm(2).addImm(CR1field);
1101 BuildMI(*MBB, IP, PPC::CROR, 3).addImm(CR0field).addImm(CR0field)
Misha Brukman1013ef52004-07-21 20:09:08 +00001102 .addImm(2);
Misha Brukman422791f2004-06-21 17:41:12 +00001103 return OpNum;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001104 }
1105 }
1106 }
1107
1108 unsigned Op1r = getReg(Op1, MBB, IP);
Misha Brukman1013ef52004-07-21 20:09:08 +00001109
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001110 switch (Class) {
1111 default: assert(0 && "Unknown type class!");
1112 case cByte:
1113 case cShort:
1114 case cInt:
Misha Brukman5b570812004-08-10 22:47:03 +00001115 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001116 break;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001117
Misha Brukman7e898c32004-07-20 00:41:46 +00001118 case cFP32:
1119 case cFP64:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001120 emitUCOM(MBB, IP, Op0r, Op1r);
1121 break;
1122
1123 case cLong:
1124 if (OpNum < 2) { // seteq, setne
1125 unsigned LoTmp = makeAnotherReg(Type::IntTy);
1126 unsigned HiTmp = makeAnotherReg(Type::IntTy);
1127 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00001128 BuildMI(*MBB, IP, PPC::XOR, 2, HiTmp).addReg(Op0r).addReg(Op1r);
1129 BuildMI(*MBB, IP, PPC::XOR, 2, LoTmp).addReg(Op0r+1).addReg(Op1r+1);
1130 BuildMI(*MBB, IP, PPC::ORo, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001131 break; // Allow the sete or setne to be generated from flags set by OR
1132 } else {
Misha Brukmanbebde752004-07-16 21:06:24 +00001133 unsigned TmpReg1 = makeAnotherReg(Type::IntTy);
1134 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman1013ef52004-07-21 20:09:08 +00001135
1136 // cr0 = r3 ccOpcode r5 or (r3 == r5 AND r4 ccOpcode r6)
Misha Brukman5b570812004-08-10 22:47:03 +00001137 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
1138 BuildMI(*MBB, IP, Opcode, 2, PPC::CR1).addReg(Op0r+1).addReg(Op1r+1);
1139 BuildMI(*MBB, IP, PPC::CRAND, 3).addImm(2).addImm(2).addImm(CR1field);
1140 BuildMI(*MBB, IP, PPC::CROR, 3).addImm(CR0field).addImm(CR0field)
Misha Brukman1013ef52004-07-21 20:09:08 +00001141 .addImm(2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001142 return OpNum;
1143 }
1144 }
1145 return OpNum;
1146}
1147
Misha Brukmand18a31d2004-07-06 22:51:53 +00001148/// visitSetCondInst - emit code to calculate the condition via
1149/// EmitComparison(), and possibly store a 0 or 1 to a register as a result
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001150///
Misha Brukmana1dca552004-09-21 18:22:19 +00001151void PPC32ISel::visitSetCondInst(SetCondInst &I) {
Misha Brukmand18a31d2004-07-06 22:51:53 +00001152 if (canFoldSetCCIntoBranchOrSelect(&I))
Misha Brukmane9c65512004-07-06 15:32:44 +00001153 return;
Misha Brukmanbebde752004-07-16 21:06:24 +00001154
Nate Begemana2de1022004-09-22 04:40:25 +00001155 MachineBasicBlock::iterator MI = BB->end();
1156 Value *Op0 = I.getOperand(0), *Op1 = I.getOperand(1);
1157 const Type *Ty = Op0->getType();
1158 unsigned Class = getClassB(Ty);
Nate Begemana96c4af2004-08-21 20:42:14 +00001159 unsigned Opcode = I.getOpcode();
Nate Begemana2de1022004-09-22 04:40:25 +00001160 unsigned OpNum = getSetCCNumber(Opcode);
1161 unsigned DestReg = getReg(I);
1162
1163 // If the comparison type is byte, short, or int, then we can emit a
1164 // branchless version of the SetCC that puts 0 (false) or 1 (true) in the
1165 // destination register.
1166 if (Class <= cInt) {
1167 ConstantInt *CI = dyn_cast<ConstantInt>(Op1);
1168
1169 if (CI && CI->getRawValue() == 0) {
Nate Begemana2de1022004-09-22 04:40:25 +00001170 unsigned Op0Reg = ExtendOrClear(BB, MI, Op0);
1171
1172 // comparisons against constant zero and negative one often have shorter
1173 // and/or faster sequences than the set-and-branch general case, handled
1174 // below.
1175 switch(OpNum) {
1176 case 0: { // eq0
1177 unsigned TempReg = makeAnotherReg(Type::IntTy);
1178 BuildMI(*BB, MI, PPC::CNTLZW, 1, TempReg).addReg(Op0Reg);
1179 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(TempReg).addImm(27)
1180 .addImm(5).addImm(31);
1181 break;
1182 }
1183 case 1: { // ne0
1184 unsigned TempReg = makeAnotherReg(Type::IntTy);
1185 BuildMI(*BB, MI, PPC::ADDIC, 2, TempReg).addReg(Op0Reg).addSImm(-1);
1186 BuildMI(*BB, MI, PPC::SUBFE, 2, DestReg).addReg(TempReg).addReg(Op0Reg);
1187 break;
1188 }
1189 case 2: { // lt0, always false if unsigned
1190 if (Ty->isSigned())
1191 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Op0Reg).addImm(1)
1192 .addImm(31).addImm(31);
1193 else
1194 BuildMI(*BB, MI, PPC::LI, 1, DestReg).addSImm(0);
1195 break;
1196 }
1197 case 3: { // ge0, always true if unsigned
1198 if (Ty->isSigned()) {
1199 unsigned TempReg = makeAnotherReg(Type::IntTy);
1200 BuildMI(*BB, MI, PPC::RLWINM, 4, TempReg).addReg(Op0Reg).addImm(1)
1201 .addImm(31).addImm(31);
1202 BuildMI(*BB, MI, PPC::XORI, 2, DestReg).addReg(TempReg).addImm(1);
1203 } else {
1204 BuildMI(*BB, MI, PPC::LI, 1, DestReg).addSImm(1);
1205 }
1206 break;
1207 }
1208 case 4: { // gt0, equivalent to ne0 if unsigned
1209 unsigned Temp1 = makeAnotherReg(Type::IntTy);
1210 unsigned Temp2 = makeAnotherReg(Type::IntTy);
1211 if (Ty->isSigned()) {
1212 BuildMI(*BB, MI, PPC::NEG, 2, Temp1).addReg(Op0Reg);
1213 BuildMI(*BB, MI, PPC::ANDC, 2, Temp2).addReg(Temp1).addReg(Op0Reg);
1214 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp2).addImm(1)
1215 .addImm(31).addImm(31);
1216 } else {
1217 BuildMI(*BB, MI, PPC::ADDIC, 2, Temp1).addReg(Op0Reg).addSImm(-1);
1218 BuildMI(*BB, MI, PPC::SUBFE, 2, DestReg).addReg(Temp1).addReg(Op0Reg);
1219 }
1220 break;
1221 }
1222 case 5: { // le0, equivalent to eq0 if unsigned
1223 unsigned Temp1 = makeAnotherReg(Type::IntTy);
1224 unsigned Temp2 = makeAnotherReg(Type::IntTy);
1225 if (Ty->isSigned()) {
1226 BuildMI(*BB, MI, PPC::NEG, 2, Temp1).addReg(Op0Reg);
1227 BuildMI(*BB, MI, PPC::ORC, 2, Temp2).addReg(Op0Reg).addReg(Temp1);
1228 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp2).addImm(1)
1229 .addImm(31).addImm(31);
1230 } else {
1231 BuildMI(*BB, MI, PPC::CNTLZW, 1, Temp1).addReg(Op0Reg);
1232 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp1).addImm(27)
1233 .addImm(5).addImm(31);
1234 }
1235 break;
1236 }
1237 } // switch
1238 return;
1239 }
1240 }
Nate Begemanb47321b2004-08-20 09:56:22 +00001241 unsigned PPCOpcode = getPPCOpcodeForSetCCNumber(Opcode);
Nate Begemana96c4af2004-08-21 20:42:14 +00001242
1243 // Create an iterator with which to insert the MBB for copying the false value
1244 // and the MBB to hold the PHI instruction for this SetCC.
Misha Brukman425ff242004-07-01 21:34:10 +00001245 MachineBasicBlock *thisMBB = BB;
1246 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Misha Brukman7e898c32004-07-20 00:41:46 +00001247 ilist<MachineBasicBlock>::iterator It = BB;
1248 ++It;
1249
Misha Brukman425ff242004-07-01 21:34:10 +00001250 // thisMBB:
1251 // ...
1252 // cmpTY cr0, r1, r2
Misha Brukman425ff242004-07-01 21:34:10 +00001253 // %TrueValue = li 1
Nate Begemana96c4af2004-08-21 20:42:14 +00001254 // bCC sinkMBB
Nate Begemana2de1022004-09-22 04:40:25 +00001255 EmitComparison(Opcode, Op0, Op1, BB, BB->end());
Misha Brukmane2eceb52004-07-23 16:08:20 +00001256 unsigned TrueValue = makeAnotherReg(I.getType());
Misha Brukman5b570812004-08-10 22:47:03 +00001257 BuildMI(BB, PPC::LI, 1, TrueValue).addSImm(1);
Nate Begemana96c4af2004-08-21 20:42:14 +00001258 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1259 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1260 BuildMI(BB, PPCOpcode, 2).addReg(PPC::CR0).addMBB(sinkMBB);
1261 F->getBasicBlockList().insert(It, copy0MBB);
1262 F->getBasicBlockList().insert(It, sinkMBB);
Misha Brukman425ff242004-07-01 21:34:10 +00001263 // Update machine-CFG edges
Nate Begemana96c4af2004-08-21 20:42:14 +00001264 BB->addSuccessor(copy0MBB);
Misha Brukman425ff242004-07-01 21:34:10 +00001265 BB->addSuccessor(sinkMBB);
1266
Misha Brukman1013ef52004-07-21 20:09:08 +00001267 // copy0MBB:
1268 // %FalseValue = li 0
1269 // fallthrough
1270 BB = copy0MBB;
1271 unsigned FalseValue = makeAnotherReg(I.getType());
Misha Brukman5b570812004-08-10 22:47:03 +00001272 BuildMI(BB, PPC::LI, 1, FalseValue).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00001273 // Update machine-CFG edges
1274 BB->addSuccessor(sinkMBB);
1275
Misha Brukman425ff242004-07-01 21:34:10 +00001276 // sinkMBB:
Nate Begemana96c4af2004-08-21 20:42:14 +00001277 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
Misha Brukman425ff242004-07-01 21:34:10 +00001278 // ...
1279 BB = sinkMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00001280 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(FalseValue)
Nate Begemana96c4af2004-08-21 20:42:14 +00001281 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001282}
1283
Misha Brukmana1dca552004-09-21 18:22:19 +00001284void PPC32ISel::visitSelectInst(SelectInst &SI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001285 unsigned DestReg = getReg(SI);
1286 MachineBasicBlock::iterator MII = BB->end();
Misha Brukman2fec9902004-06-21 20:22:03 +00001287 emitSelectOperation(BB, MII, SI.getCondition(), SI.getTrueValue(),
1288 SI.getFalseValue(), DestReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001289}
1290
1291/// emitSelect - Common code shared between visitSelectInst and the constant
1292/// expression support.
Misha Brukmana1dca552004-09-21 18:22:19 +00001293void PPC32ISel::emitSelectOperation(MachineBasicBlock *MBB,
1294 MachineBasicBlock::iterator IP,
1295 Value *Cond, Value *TrueVal,
1296 Value *FalseVal, unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001297 unsigned SelectClass = getClassB(TrueVal->getType());
Misha Brukman7e898c32004-07-20 00:41:46 +00001298 unsigned Opcode;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001299
Misha Brukmanbebde752004-07-16 21:06:24 +00001300 // See if we can fold the setcc into the select instruction, or if we have
1301 // to get the register of the Cond value
Misha Brukmanbebde752004-07-16 21:06:24 +00001302 if (SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(Cond)) {
1303 // We successfully folded the setcc into the select instruction.
Misha Brukmanbebde752004-07-16 21:06:24 +00001304 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Nate Begeman087d5d92004-10-06 09:53:04 +00001305 if (OpNum >= 2 && OpNum <= 5) {
1306 unsigned SetCondClass = getClassB(SCI->getOperand(0)->getType());
1307 if ((SetCondClass == cFP32 || SetCondClass == cFP64) &&
1308 (SelectClass == cFP32 || SelectClass == cFP64)) {
1309 unsigned CondReg = getReg(SCI->getOperand(0), MBB, IP);
1310 unsigned TrueReg = getReg(TrueVal, MBB, IP);
1311 unsigned FalseReg = getReg(FalseVal, MBB, IP);
1312 // if the comparison of the floating point value used to for the select
1313 // is against 0, then we can emit an fsel without subtraction.
1314 ConstantFP *Op1C = dyn_cast<ConstantFP>(SCI->getOperand(1));
1315 if (Op1C && (Op1C->isExactlyValue(-0.0) || Op1C->isExactlyValue(0.0))) {
1316 switch(OpNum) {
1317 case 2: // LT
1318 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(CondReg)
1319 .addReg(FalseReg).addReg(TrueReg);
1320 break;
1321 case 3: // GE == !LT
1322 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(CondReg)
1323 .addReg(TrueReg).addReg(FalseReg);
1324 break;
1325 case 4: { // GT
1326 unsigned NegatedReg = makeAnotherReg(SCI->getOperand(0)->getType());
1327 BuildMI(*MBB, IP, PPC::FNEG, 1, NegatedReg).addReg(CondReg);
1328 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(NegatedReg)
1329 .addReg(FalseReg).addReg(TrueReg);
1330 }
1331 break;
1332 case 5: { // LE == !GT
1333 unsigned NegatedReg = makeAnotherReg(SCI->getOperand(0)->getType());
1334 BuildMI(*MBB, IP, PPC::FNEG, 1, NegatedReg).addReg(CondReg);
1335 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(NegatedReg)
1336 .addReg(TrueReg).addReg(FalseReg);
1337 }
1338 break;
1339 default:
1340 assert(0 && "Invalid SetCC opcode to fsel");
1341 abort();
1342 break;
1343 }
1344 } else {
1345 unsigned OtherCondReg = getReg(SCI->getOperand(1), MBB, IP);
1346 unsigned SelectReg = makeAnotherReg(SCI->getOperand(0)->getType());
1347 switch(OpNum) {
1348 case 2: // LT
1349 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(CondReg)
1350 .addReg(OtherCondReg);
1351 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1352 .addReg(FalseReg).addReg(TrueReg);
1353 break;
1354 case 3: // GE == !LT
1355 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(CondReg)
1356 .addReg(OtherCondReg);
1357 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1358 .addReg(TrueReg).addReg(FalseReg);
1359 break;
1360 case 4: // GT
1361 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(OtherCondReg)
1362 .addReg(CondReg);
1363 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1364 .addReg(FalseReg).addReg(TrueReg);
1365 break;
1366 case 5: // LE == !GT
1367 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(OtherCondReg)
1368 .addReg(CondReg);
1369 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1370 .addReg(TrueReg).addReg(FalseReg);
1371 break;
1372 default:
1373 assert(0 && "Invalid SetCC opcode to fsel");
1374 abort();
1375 break;
1376 }
1377 }
Nate Begeman087d5d92004-10-06 09:53:04 +00001378 return;
1379 }
1380 }
Misha Brukman47225442004-07-23 22:35:49 +00001381 OpNum = EmitComparison(OpNum, SCI->getOperand(0),SCI->getOperand(1),MBB,IP);
Misha Brukmanbebde752004-07-16 21:06:24 +00001382 Opcode = getPPCOpcodeForSetCCNumber(SCI->getOpcode());
1383 } else {
1384 unsigned CondReg = getReg(Cond, MBB, IP);
Nate Begemaned428532004-09-04 05:00:00 +00001385 BuildMI(*MBB, IP, PPC::CMPWI, 2, PPC::CR0).addReg(CondReg).addSImm(0);
Misha Brukmanbebde752004-07-16 21:06:24 +00001386 Opcode = getPPCOpcodeForSetCCNumber(Instruction::SetNE);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001387 }
Misha Brukmanbebde752004-07-16 21:06:24 +00001388
1389 MachineBasicBlock *thisMBB = BB;
1390 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Misha Brukman7e898c32004-07-20 00:41:46 +00001391 ilist<MachineBasicBlock>::iterator It = BB;
1392 ++It;
Misha Brukmanbebde752004-07-16 21:06:24 +00001393
Nate Begemana96c4af2004-08-21 20:42:14 +00001394 // thisMBB:
1395 // ...
1396 // cmpTY cr0, r1, r2
Nate Begeman1f49e862004-09-29 05:00:31 +00001397 // bCC copy1MBB
1398 // fallthrough --> copy0MBB
Misha Brukmanbebde752004-07-16 21:06:24 +00001399 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
Nate Begeman1f49e862004-09-29 05:00:31 +00001400 MachineBasicBlock *copy1MBB = new MachineBasicBlock(LLVM_BB);
Misha Brukman1013ef52004-07-21 20:09:08 +00001401 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Nate Begeman1f49e862004-09-29 05:00:31 +00001402 BuildMI(BB, Opcode, 2).addReg(PPC::CR0).addMBB(copy1MBB);
Nate Begemana96c4af2004-08-21 20:42:14 +00001403 F->getBasicBlockList().insert(It, copy0MBB);
Nate Begeman1f49e862004-09-29 05:00:31 +00001404 F->getBasicBlockList().insert(It, copy1MBB);
Misha Brukman1013ef52004-07-21 20:09:08 +00001405 F->getBasicBlockList().insert(It, sinkMBB);
Misha Brukmanbebde752004-07-16 21:06:24 +00001406 // Update machine-CFG edges
Misha Brukmanbebde752004-07-16 21:06:24 +00001407 BB->addSuccessor(copy0MBB);
Nate Begeman1f49e862004-09-29 05:00:31 +00001408 BB->addSuccessor(copy1MBB);
Misha Brukmanbebde752004-07-16 21:06:24 +00001409
Misha Brukman1013ef52004-07-21 20:09:08 +00001410 // copy0MBB:
1411 // %FalseValue = ...
Nate Begeman1f49e862004-09-29 05:00:31 +00001412 // b sinkMBB
Misha Brukman1013ef52004-07-21 20:09:08 +00001413 BB = copy0MBB;
1414 unsigned FalseValue = getReg(FalseVal, BB, BB->begin());
Nate Begeman1f49e862004-09-29 05:00:31 +00001415 BuildMI(BB, PPC::B, 1).addMBB(sinkMBB);
1416 // Update machine-CFG edges
1417 BB->addSuccessor(sinkMBB);
1418
1419 // copy1MBB:
1420 // %TrueValue = ...
1421 // fallthrough
1422 BB = copy1MBB;
1423 unsigned TrueValue = getReg(TrueVal, BB, BB->begin());
Misha Brukman1013ef52004-07-21 20:09:08 +00001424 // Update machine-CFG edges
1425 BB->addSuccessor(sinkMBB);
1426
Misha Brukmanbebde752004-07-16 21:06:24 +00001427 // sinkMBB:
Nate Begemana96c4af2004-08-21 20:42:14 +00001428 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
Misha Brukmanbebde752004-07-16 21:06:24 +00001429 // ...
1430 BB = sinkMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00001431 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(FalseValue)
Nate Begeman1f49e862004-09-29 05:00:31 +00001432 .addMBB(copy0MBB).addReg(TrueValue).addMBB(copy1MBB);
Nate Begemana96c4af2004-08-21 20:42:14 +00001433
Misha Brukmana31f1f72004-07-21 20:30:18 +00001434 // For a register pair representing a long value, define the second reg
Nate Begemana96c4af2004-08-21 20:42:14 +00001435 // FIXME: Can this really be correct for selecting longs?
Nate Begeman8d963e62004-08-11 03:30:55 +00001436 if (getClassB(TrueVal->getType()) == cLong)
Misha Brukman5b570812004-08-10 22:47:03 +00001437 BuildMI(BB, PPC::LI, 1, DestReg+1).addImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001438 return;
1439}
1440
1441
1442
1443/// promote32 - Emit instructions to turn a narrow operand into a 32-bit-wide
1444/// operand, in the specified target register.
1445///
Misha Brukmana1dca552004-09-21 18:22:19 +00001446void PPC32ISel::promote32(unsigned targetReg, const ValueRecord &VR) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001447 bool isUnsigned = VR.Ty->isUnsigned() || VR.Ty == Type::BoolTy;
1448
1449 Value *Val = VR.Val;
1450 const Type *Ty = VR.Ty;
1451 if (Val) {
1452 if (Constant *C = dyn_cast<Constant>(Val)) {
1453 Val = ConstantExpr::getCast(C, Type::IntTy);
Chris Lattner74a806c2004-08-11 07:34:50 +00001454 if (isa<ConstantExpr>(Val)) // Could not fold
1455 Val = C;
1456 else
1457 Ty = Type::IntTy; // Folded!
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001458 }
1459
Misha Brukman2fec9902004-06-21 20:22:03 +00001460 // If this is a simple constant, just emit a load directly to avoid the copy
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001461 if (ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
1462 int TheVal = CI->getRawValue() & 0xFFFFFFFF;
1463
1464 if (TheVal < 32768 && TheVal >= -32768) {
Misha Brukman5b570812004-08-10 22:47:03 +00001465 BuildMI(BB, PPC::LI, 1, targetReg).addSImm(TheVal);
Misha Brukman422791f2004-06-21 17:41:12 +00001466 } else {
1467 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00001468 BuildMI(BB, PPC::LIS, 1, TmpReg).addSImm(TheVal >> 16);
1469 BuildMI(BB, PPC::ORI, 2, targetReg).addReg(TmpReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00001470 .addImm(TheVal & 0xFFFF);
Misha Brukman422791f2004-06-21 17:41:12 +00001471 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001472 return;
1473 }
1474 }
1475
1476 // Make sure we have the register number for this value...
1477 unsigned Reg = Val ? getReg(Val) : VR.Reg;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001478 switch (getClassB(Ty)) {
1479 case cByte:
1480 // Extend value into target register (8->32)
Nate Begeman1b99fd32004-09-29 03:45:33 +00001481 if (Ty == Type::BoolTy)
1482 BuildMI(BB, PPC::OR, 2, targetReg).addReg(Reg).addReg(Reg);
1483 else if (isUnsigned)
Misha Brukman5b570812004-08-10 22:47:03 +00001484 BuildMI(BB, PPC::RLWINM, 4, targetReg).addReg(Reg).addZImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00001485 .addZImm(24).addZImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001486 else
Misha Brukman5b570812004-08-10 22:47:03 +00001487 BuildMI(BB, PPC::EXTSB, 1, targetReg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001488 break;
1489 case cShort:
1490 // Extend value into target register (16->32)
1491 if (isUnsigned)
Misha Brukman5b570812004-08-10 22:47:03 +00001492 BuildMI(BB, PPC::RLWINM, 4, targetReg).addReg(Reg).addZImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00001493 .addZImm(16).addZImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001494 else
Misha Brukman5b570812004-08-10 22:47:03 +00001495 BuildMI(BB, PPC::EXTSH, 1, targetReg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001496 break;
1497 case cInt:
1498 // Move value into target register (32->32)
Misha Brukman5b570812004-08-10 22:47:03 +00001499 BuildMI(BB, PPC::OR, 2, targetReg).addReg(Reg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001500 break;
1501 default:
1502 assert(0 && "Unpromotable operand class in promote32");
1503 }
1504}
1505
Misha Brukman2fec9902004-06-21 20:22:03 +00001506/// visitReturnInst - implemented with BLR
1507///
Misha Brukmana1dca552004-09-21 18:22:19 +00001508void PPC32ISel::visitReturnInst(ReturnInst &I) {
Misha Brukmand47bbf72004-06-25 19:04:27 +00001509 // Only do the processing if this is a non-void return
1510 if (I.getNumOperands() > 0) {
1511 Value *RetVal = I.getOperand(0);
1512 switch (getClassB(RetVal->getType())) {
1513 case cByte: // integral return values: extend or move into r3 and return
1514 case cShort:
1515 case cInt:
Misha Brukman5b570812004-08-10 22:47:03 +00001516 promote32(PPC::R3, ValueRecord(RetVal));
Misha Brukmand47bbf72004-06-25 19:04:27 +00001517 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001518 case cFP32:
1519 case cFP64: { // Floats & Doubles: Return in f1
Misha Brukmand47bbf72004-06-25 19:04:27 +00001520 unsigned RetReg = getReg(RetVal);
Misha Brukman5b570812004-08-10 22:47:03 +00001521 BuildMI(BB, PPC::FMR, 1, PPC::F1).addReg(RetReg);
Misha Brukmand47bbf72004-06-25 19:04:27 +00001522 break;
1523 }
1524 case cLong: {
1525 unsigned RetReg = getReg(RetVal);
Misha Brukman5b570812004-08-10 22:47:03 +00001526 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(RetReg).addReg(RetReg);
1527 BuildMI(BB, PPC::OR, 2, PPC::R4).addReg(RetReg+1).addReg(RetReg+1);
Misha Brukmand47bbf72004-06-25 19:04:27 +00001528 break;
1529 }
1530 default:
1531 visitInstruction(I);
1532 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001533 }
Misha Brukman5b570812004-08-10 22:47:03 +00001534 BuildMI(BB, PPC::BLR, 1).addImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001535}
1536
1537// getBlockAfter - Return the basic block which occurs lexically after the
1538// specified one.
1539static inline BasicBlock *getBlockAfter(BasicBlock *BB) {
1540 Function::iterator I = BB; ++I; // Get iterator to next block
1541 return I != BB->getParent()->end() ? &*I : 0;
1542}
1543
1544/// visitBranchInst - Handle conditional and unconditional branches here. Note
1545/// that since code layout is frozen at this point, that if we are trying to
1546/// jump to a block that is the immediate successor of the current block, we can
1547/// just make a fall-through (but we don't currently).
1548///
Misha Brukmana1dca552004-09-21 18:22:19 +00001549void PPC32ISel::visitBranchInst(BranchInst &BI) {
Misha Brukman2fec9902004-06-21 20:22:03 +00001550 // Update machine-CFG edges
Misha Brukmane2eceb52004-07-23 16:08:20 +00001551 BB->addSuccessor(MBBMap[BI.getSuccessor(0)]);
Misha Brukman2fec9902004-06-21 20:22:03 +00001552 if (BI.isConditional())
Misha Brukmane2eceb52004-07-23 16:08:20 +00001553 BB->addSuccessor(MBBMap[BI.getSuccessor(1)]);
Misha Brukman2fec9902004-06-21 20:22:03 +00001554
1555 BasicBlock *NextBB = getBlockAfter(BI.getParent()); // BB after current one
Misha Brukmane9c65512004-07-06 15:32:44 +00001556
Misha Brukman2fec9902004-06-21 20:22:03 +00001557 if (!BI.isConditional()) { // Unconditional branch?
Misha Brukmane9c65512004-07-06 15:32:44 +00001558 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001559 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001560 return;
Misha Brukman2fec9902004-06-21 20:22:03 +00001561 }
1562
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001563 // See if we can fold the setcc into the branch itself...
1564 SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(BI.getCondition());
1565 if (SCI == 0) {
1566 // Nope, cannot fold setcc into this branch. Emit a branch on a condition
1567 // computed some other way...
1568 unsigned condReg = getReg(BI.getCondition());
Misha Brukman5b570812004-08-10 22:47:03 +00001569 BuildMI(BB, PPC::CMPLI, 3, PPC::CR0).addImm(0).addReg(condReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00001570 .addImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001571 if (BI.getSuccessor(1) == NextBB) {
1572 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001573 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(PPC::BNE)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001574 .addMBB(MBBMap[BI.getSuccessor(0)])
1575 .addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001576 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001577 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(PPC::BEQ)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001578 .addMBB(MBBMap[BI.getSuccessor(1)])
1579 .addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001580 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001581 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001582 }
1583 return;
1584 }
1585
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001586 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Misha Brukmane9c65512004-07-06 15:32:44 +00001587 unsigned Opcode = getPPCOpcodeForSetCCNumber(SCI->getOpcode());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001588 MachineBasicBlock::iterator MII = BB->end();
1589 OpNum = EmitComparison(OpNum, SCI->getOperand(0), SCI->getOperand(1), BB,MII);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001590
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001591 if (BI.getSuccessor(0) != NextBB) {
Misha Brukman5b570812004-08-10 22:47:03 +00001592 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(Opcode)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001593 .addMBB(MBBMap[BI.getSuccessor(0)])
1594 .addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001595 if (BI.getSuccessor(1) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001596 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001597 } else {
1598 // Change to the inverse condition...
1599 if (BI.getSuccessor(1) != NextBB) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001600 Opcode = PPC32InstrInfo::invertPPCBranchOpcode(Opcode);
Misha Brukman5b570812004-08-10 22:47:03 +00001601 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(Opcode)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001602 .addMBB(MBBMap[BI.getSuccessor(1)])
1603 .addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001604 }
1605 }
1606}
1607
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001608/// doCall - This emits an abstract call instruction, setting up the arguments
1609/// and the return value as appropriate. For the actual function call itself,
1610/// it inserts the specified CallMI instruction into the stream.
1611///
1612/// FIXME: See Documentation at the following URL for "correct" behavior
1613/// <http://developer.apple.com/documentation/DeveloperTools/Conceptual/MachORuntime/2rt_powerpc_abi/chapter_9_section_5.html>
Misha Brukmana1dca552004-09-21 18:22:19 +00001614void PPC32ISel::doCall(const ValueRecord &Ret, MachineInstr *CallMI,
1615 const std::vector<ValueRecord> &Args, bool isVarArg) {
Chris Lattner3ea93462004-08-06 06:58:50 +00001616 // Count how many bytes are to be pushed on the stack, including the linkage
1617 // area, and parameter passing area.
1618 unsigned NumBytes = 24;
1619 unsigned ArgOffset = 24;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001620
1621 if (!Args.empty()) {
1622 for (unsigned i = 0, e = Args.size(); i != e; ++i)
1623 switch (getClassB(Args[i].Ty)) {
1624 case cByte: case cShort: case cInt:
1625 NumBytes += 4; break;
1626 case cLong:
1627 NumBytes += 8; break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001628 case cFP32:
1629 NumBytes += 4; break;
1630 case cFP64:
1631 NumBytes += 8; break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001632 break;
1633 default: assert(0 && "Unknown class!");
1634 }
1635
Nate Begeman865075e2004-08-16 01:50:22 +00001636 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
1637 // plus 32 bytes of argument space in case any called code gets funky on us.
1638 if (NumBytes < 56) NumBytes = 56;
Chris Lattner3ea93462004-08-06 06:58:50 +00001639
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001640 // Adjust the stack pointer for the new arguments...
Chris Lattner3ea93462004-08-06 06:58:50 +00001641 // These functions are automatically eliminated by the prolog/epilog pass
Misha Brukman5b570812004-08-10 22:47:03 +00001642 BuildMI(BB, PPC::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001643
1644 // Arguments go on the stack in reverse order, as specified by the ABI.
Misha Brukman7e898c32004-07-20 00:41:46 +00001645 // Offset to the paramater area on the stack is 24.
Misha Brukmand18a31d2004-07-06 22:51:53 +00001646 int GPR_remaining = 8, FPR_remaining = 13;
Misha Brukmanfc879c32004-07-08 18:02:38 +00001647 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001648 static const unsigned GPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00001649 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1650 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001651 };
Misha Brukmand18a31d2004-07-06 22:51:53 +00001652 static const unsigned FPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00001653 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6,
1654 PPC::F7, PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12,
1655 PPC::F13
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001656 };
Misha Brukman422791f2004-06-21 17:41:12 +00001657
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001658 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
1659 unsigned ArgReg;
1660 switch (getClassB(Args[i].Ty)) {
1661 case cByte:
1662 case cShort:
1663 // Promote arg to 32 bits wide into a temporary register...
1664 ArgReg = makeAnotherReg(Type::UIntTy);
1665 promote32(ArgReg, Args[i]);
Misha Brukman422791f2004-06-21 17:41:12 +00001666
1667 // Reg or stack?
1668 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001669 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001670 .addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001671 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001672 }
1673 if (GPR_remaining <= 0 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001674 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1675 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001676 }
1677 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001678 case cInt:
1679 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1680
Misha Brukman422791f2004-06-21 17:41:12 +00001681 // Reg or stack?
1682 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001683 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001684 .addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001685 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001686 }
1687 if (GPR_remaining <= 0 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001688 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1689 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001690 }
1691 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001692 case cLong:
Misha Brukman422791f2004-06-21 17:41:12 +00001693 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001694
Misha Brukmanec6319a2004-07-20 15:51:37 +00001695 // Reg or stack? Note that PPC calling conventions state that long args
1696 // are passed rN = hi, rN+1 = lo, opposite of LLVM.
Misha Brukman422791f2004-06-21 17:41:12 +00001697 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +00001698 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanec6319a2004-07-20 15:51:37 +00001699 .addReg(ArgReg);
Misha Brukman5b570812004-08-10 22:47:03 +00001700 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx+1]).addReg(ArgReg+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001701 .addReg(ArgReg+1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001702 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1703 CallMI->addRegOperand(GPR[GPR_idx+1], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001704 }
1705 if (GPR_remaining <= 1 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001706 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1707 .addReg(PPC::R1);
1708 BuildMI(BB, PPC::STW, 3).addReg(ArgReg+1).addSImm(ArgOffset+4)
1709 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001710 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001711
1712 ArgOffset += 4; // 8 byte entry, not 4.
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001713 GPR_remaining -= 1; // uses up 2 GPRs
1714 GPR_idx += 1;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001715 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001716 case cFP32:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001717 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukman7e898c32004-07-20 00:41:46 +00001718 // Reg or stack?
1719 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001720 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001721 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
1722 FPR_remaining--;
1723 FPR_idx++;
1724
1725 // If this is a vararg function, and there are GPRs left, also
1726 // pass the float in an int. Otherwise, put it on the stack.
1727 if (isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001728 BuildMI(BB, PPC::STFS, 3).addReg(ArgReg).addSImm(ArgOffset)
1729 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001730 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001731 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx])
Nate Begeman293d88c2004-08-13 04:45:14 +00001732 .addSImm(ArgOffset).addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001733 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1734 }
Misha Brukman1916bf92004-06-24 21:56:15 +00001735 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001736 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001737 BuildMI(BB, PPC::STFS, 3).addReg(ArgReg).addSImm(ArgOffset)
1738 .addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001739 }
1740 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001741 case cFP64:
1742 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1743 // Reg or stack?
1744 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001745 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001746 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
1747 FPR_remaining--;
1748 FPR_idx++;
1749 // For vararg functions, must pass doubles via int regs as well
1750 if (isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001751 BuildMI(BB, PPC::STFD, 3).addReg(ArgReg).addSImm(ArgOffset)
1752 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001753
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001754 // Doubles can be split across reg + stack for varargs
1755 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001756 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx]).addSImm(ArgOffset)
1757 .addReg(PPC::R1);
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001758 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1759 }
1760 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +00001761 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx+1])
1762 .addSImm(ArgOffset+4).addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001763 CallMI->addRegOperand(GPR[GPR_idx+1], MachineOperand::Use);
1764 }
1765 }
1766 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001767 BuildMI(BB, PPC::STFD, 3).addReg(ArgReg).addSImm(ArgOffset)
1768 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001769 }
1770 // Doubles use 8 bytes, and 2 GPRs worth of param space
1771 ArgOffset += 4;
1772 GPR_remaining--;
1773 GPR_idx++;
1774 break;
1775
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001776 default: assert(0 && "Unknown class!");
1777 }
1778 ArgOffset += 4;
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001779 GPR_remaining--;
1780 GPR_idx++;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001781 }
1782 } else {
Nate Begeman865075e2004-08-16 01:50:22 +00001783 BuildMI(BB, PPC::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001784 }
Nate Begeman43d64ea2004-08-15 06:42:28 +00001785
Misha Brukman5b570812004-08-10 22:47:03 +00001786 BuildMI(BB, PPC::IMPLICIT_DEF, 0, PPC::LR);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001787 BB->push_back(CallMI);
Chris Lattner3ea93462004-08-06 06:58:50 +00001788
1789 // These functions are automatically eliminated by the prolog/epilog pass
Misha Brukman5b570812004-08-10 22:47:03 +00001790 BuildMI(BB, PPC::ADJCALLSTACKUP, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001791
1792 // If there is a return value, scavenge the result from the location the call
1793 // leaves it in...
1794 //
1795 if (Ret.Ty != Type::VoidTy) {
1796 unsigned DestClass = getClassB(Ret.Ty);
1797 switch (DestClass) {
1798 case cByte:
1799 case cShort:
1800 case cInt:
1801 // Integral results are in r3
Misha Brukman5b570812004-08-10 22:47:03 +00001802 BuildMI(BB, PPC::OR, 2, Ret.Reg).addReg(PPC::R3).addReg(PPC::R3);
Misha Brukmane327e492004-06-24 23:53:24 +00001803 break;
Chris Lattner3ea93462004-08-06 06:58:50 +00001804 case cFP32: // Floating-point return values live in f1
Misha Brukman7e898c32004-07-20 00:41:46 +00001805 case cFP64:
Misha Brukman5b570812004-08-10 22:47:03 +00001806 BuildMI(BB, PPC::FMR, 1, Ret.Reg).addReg(PPC::F1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001807 break;
Chris Lattner3ea93462004-08-06 06:58:50 +00001808 case cLong: // Long values are in r3:r4
Misha Brukman5b570812004-08-10 22:47:03 +00001809 BuildMI(BB, PPC::OR, 2, Ret.Reg).addReg(PPC::R3).addReg(PPC::R3);
1810 BuildMI(BB, PPC::OR, 2, Ret.Reg+1).addReg(PPC::R4).addReg(PPC::R4);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001811 break;
1812 default: assert(0 && "Unknown class!");
1813 }
1814 }
1815}
1816
1817
1818/// visitCallInst - Push args on stack and do a procedure call instruction.
Misha Brukmana1dca552004-09-21 18:22:19 +00001819void PPC32ISel::visitCallInst(CallInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001820 MachineInstr *TheCall;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001821 Function *F = CI.getCalledFunction();
1822 if (F) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001823 // Is it an intrinsic function call?
1824 if (Intrinsic::ID ID = (Intrinsic::ID)F->getIntrinsicID()) {
1825 visitIntrinsicCall(ID, CI); // Special intrinsics are not handled here
1826 return;
1827 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001828 // Emit a CALL instruction with PC-relative displacement.
Misha Brukman5b570812004-08-10 22:47:03 +00001829 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(F, true);
Misha Brukmane2eceb52004-07-23 16:08:20 +00001830 // Add it to the set of functions called to be used by the Printer
1831 TM.CalledFunctions.insert(F);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001832 } else { // Emit an indirect call through the CTR
1833 unsigned Reg = getReg(CI.getCalledValue());
Nate Begeman43d64ea2004-08-15 06:42:28 +00001834 BuildMI(BB, PPC::OR, 2, PPC::R12).addReg(Reg).addReg(Reg);
1835 BuildMI(BB, PPC::MTCTR, 1).addReg(PPC::R12);
1836 TheCall = BuildMI(PPC::CALLindirect, 2).addZImm(20).addZImm(0)
1837 .addReg(PPC::R12);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001838 }
1839
1840 std::vector<ValueRecord> Args;
1841 for (unsigned i = 1, e = CI.getNumOperands(); i != e; ++i)
1842 Args.push_back(ValueRecord(CI.getOperand(i)));
1843
1844 unsigned DestReg = CI.getType() != Type::VoidTy ? getReg(CI) : 0;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001845 bool isVarArg = F ? F->getFunctionType()->isVarArg() : true;
1846 doCall(ValueRecord(DestReg, CI.getType()), TheCall, Args, isVarArg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001847}
1848
1849
1850/// dyncastIsNan - Return the operand of an isnan operation if this is an isnan.
1851///
1852static Value *dyncastIsNan(Value *V) {
1853 if (CallInst *CI = dyn_cast<CallInst>(V))
1854 if (Function *F = CI->getCalledFunction())
Misha Brukmana2916ce2004-06-21 17:58:36 +00001855 if (F->getIntrinsicID() == Intrinsic::isunordered)
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001856 return CI->getOperand(1);
1857 return 0;
1858}
1859
1860/// isOnlyUsedByUnorderedComparisons - Return true if this value is only used by
1861/// or's whos operands are all calls to the isnan predicate.
1862static bool isOnlyUsedByUnorderedComparisons(Value *V) {
1863 assert(dyncastIsNan(V) && "The value isn't an isnan call!");
1864
1865 // Check all uses, which will be or's of isnans if this predicate is true.
1866 for (Value::use_iterator UI = V->use_begin(), E = V->use_end(); UI != E;++UI){
1867 Instruction *I = cast<Instruction>(*UI);
1868 if (I->getOpcode() != Instruction::Or) return false;
1869 if (I->getOperand(0) != V && !dyncastIsNan(I->getOperand(0))) return false;
1870 if (I->getOperand(1) != V && !dyncastIsNan(I->getOperand(1))) return false;
1871 }
1872
1873 return true;
1874}
1875
1876/// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
1877/// function, lowering any calls to unknown intrinsic functions into the
1878/// equivalent LLVM code.
1879///
Misha Brukmana1dca552004-09-21 18:22:19 +00001880void PPC32ISel::LowerUnknownIntrinsicFunctionCalls(Function &F) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001881 for (Function::iterator BB = F.begin(), E = F.end(); BB != E; ++BB)
1882 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; )
1883 if (CallInst *CI = dyn_cast<CallInst>(I++))
1884 if (Function *F = CI->getCalledFunction())
1885 switch (F->getIntrinsicID()) {
1886 case Intrinsic::not_intrinsic:
1887 case Intrinsic::vastart:
1888 case Intrinsic::vacopy:
1889 case Intrinsic::vaend:
1890 case Intrinsic::returnaddress:
1891 case Intrinsic::frameaddress:
Misha Brukmanb097f212004-07-26 18:13:24 +00001892 // FIXME: should lower these ourselves
Misha Brukmana2916ce2004-06-21 17:58:36 +00001893 // case Intrinsic::isunordered:
Misha Brukmanb097f212004-07-26 18:13:24 +00001894 // case Intrinsic::memcpy: -> doCall(). system memcpy almost
1895 // guaranteed to be faster than anything we generate ourselves
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001896 // We directly implement these intrinsics
1897 break;
1898 case Intrinsic::readio: {
1899 // On PPC, memory operations are in-order. Lower this intrinsic
1900 // into a volatile load.
1901 Instruction *Before = CI->getPrev();
1902 LoadInst * LI = new LoadInst(CI->getOperand(1), "", true, CI);
1903 CI->replaceAllUsesWith(LI);
1904 BB->getInstList().erase(CI);
1905 break;
1906 }
1907 case Intrinsic::writeio: {
1908 // On PPC, memory operations are in-order. Lower this intrinsic
1909 // into a volatile store.
1910 Instruction *Before = CI->getPrev();
Misha Brukman8d442c22004-07-14 15:29:51 +00001911 StoreInst *SI = new StoreInst(CI->getOperand(1),
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001912 CI->getOperand(2), true, CI);
Misha Brukman8d442c22004-07-14 15:29:51 +00001913 CI->replaceAllUsesWith(SI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001914 BB->getInstList().erase(CI);
1915 break;
1916 }
1917 default:
1918 // All other intrinsic calls we must lower.
1919 Instruction *Before = CI->getPrev();
1920 TM.getIntrinsicLowering().LowerIntrinsicCall(CI);
1921 if (Before) { // Move iterator to instruction after call
1922 I = Before; ++I;
1923 } else {
1924 I = BB->begin();
1925 }
1926 }
1927}
1928
Misha Brukmana1dca552004-09-21 18:22:19 +00001929void PPC32ISel::visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001930 unsigned TmpReg1, TmpReg2, TmpReg3;
1931 switch (ID) {
1932 case Intrinsic::vastart:
1933 // Get the address of the first vararg value...
1934 TmpReg1 = getReg(CI);
Misha Brukman5b570812004-08-10 22:47:03 +00001935 addFrameReference(BuildMI(BB, PPC::ADDI, 2, TmpReg1), VarArgsFrameIndex,
Misha Brukmanec6319a2004-07-20 15:51:37 +00001936 0, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001937 return;
1938
1939 case Intrinsic::vacopy:
1940 TmpReg1 = getReg(CI);
1941 TmpReg2 = getReg(CI.getOperand(1));
Misha Brukman5b570812004-08-10 22:47:03 +00001942 BuildMI(BB, PPC::OR, 2, TmpReg1).addReg(TmpReg2).addReg(TmpReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001943 return;
1944 case Intrinsic::vaend: return;
1945
1946 case Intrinsic::returnaddress:
Misha Brukmanec6319a2004-07-20 15:51:37 +00001947 TmpReg1 = getReg(CI);
1948 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
1949 MachineFrameInfo *MFI = F->getFrameInfo();
1950 unsigned NumBytes = MFI->getStackSize();
1951
Misha Brukman5b570812004-08-10 22:47:03 +00001952 BuildMI(BB, PPC::LWZ, 2, TmpReg1).addSImm(NumBytes+8)
1953 .addReg(PPC::R1);
Misha Brukmanec6319a2004-07-20 15:51:37 +00001954 } else {
1955 // Values other than zero are not implemented yet.
Misha Brukman5b570812004-08-10 22:47:03 +00001956 BuildMI(BB, PPC::LI, 1, TmpReg1).addSImm(0);
Misha Brukmanec6319a2004-07-20 15:51:37 +00001957 }
1958 return;
1959
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001960 case Intrinsic::frameaddress:
1961 TmpReg1 = getReg(CI);
1962 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
Misha Brukman5b570812004-08-10 22:47:03 +00001963 BuildMI(BB, PPC::OR, 2, TmpReg1).addReg(PPC::R1).addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001964 } else {
1965 // Values other than zero are not implemented yet.
Misha Brukman5b570812004-08-10 22:47:03 +00001966 BuildMI(BB, PPC::LI, 1, TmpReg1).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001967 }
1968 return;
Misha Brukmanb097f212004-07-26 18:13:24 +00001969
Misha Brukmana2916ce2004-06-21 17:58:36 +00001970#if 0
1971 // This may be useful for supporting isunordered
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001972 case Intrinsic::isnan:
1973 // If this is only used by 'isunordered' style comparisons, don't emit it.
1974 if (isOnlyUsedByUnorderedComparisons(&CI)) return;
1975 TmpReg1 = getReg(CI.getOperand(1));
1976 emitUCOM(BB, BB->end(), TmpReg1, TmpReg1);
Misha Brukman422791f2004-06-21 17:41:12 +00001977 TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00001978 BuildMI(BB, PPC::MFCR, TmpReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001979 TmpReg3 = getReg(CI);
Misha Brukman5b570812004-08-10 22:47:03 +00001980 BuildMI(BB, PPC::RLWINM, 4, TmpReg3).addReg(TmpReg2).addImm(4).addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001981 return;
Misha Brukmana2916ce2004-06-21 17:58:36 +00001982#endif
1983
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001984 default: assert(0 && "Error: unknown intrinsics should have been lowered!");
1985 }
1986}
1987
1988/// visitSimpleBinary - Implement simple binary operators for integral types...
1989/// OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for Or, 4 for
1990/// Xor.
1991///
Misha Brukmana1dca552004-09-21 18:22:19 +00001992void PPC32ISel::visitSimpleBinary(BinaryOperator &B, unsigned OperatorClass) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001993 unsigned DestReg = getReg(B);
1994 MachineBasicBlock::iterator MI = BB->end();
1995 Value *Op0 = B.getOperand(0), *Op1 = B.getOperand(1);
1996 unsigned Class = getClassB(B.getType());
1997
1998 emitSimpleBinaryOperation(BB, MI, Op0, Op1, OperatorClass, DestReg);
1999}
2000
2001/// emitBinaryFPOperation - This method handles emission of floating point
2002/// Add (0), Sub (1), Mul (2), and Div (3) operations.
Misha Brukmana1dca552004-09-21 18:22:19 +00002003void PPC32ISel::emitBinaryFPOperation(MachineBasicBlock *BB,
2004 MachineBasicBlock::iterator IP,
2005 Value *Op0, Value *Op1,
2006 unsigned OperatorClass, unsigned DestReg){
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002007
Nate Begeman6d1e2df2004-08-14 22:11:38 +00002008 static const unsigned OpcodeTab[][4] = {
2009 { PPC::FADDS, PPC::FSUBS, PPC::FMULS, PPC::FDIVS }, // Float
2010 { PPC::FADD, PPC::FSUB, PPC::FMUL, PPC::FDIV }, // Double
2011 };
2012
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002013 // Special case: R1 = op <const fp>, R2
Misha Brukmana596f8c2004-07-13 15:35:45 +00002014 if (ConstantFP *Op0C = dyn_cast<ConstantFP>(Op0))
2015 if (Op0C->isExactlyValue(-0.0) && OperatorClass == 1) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002016 // -0.0 - X === -X
2017 unsigned op1Reg = getReg(Op1, BB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00002018 BuildMI(*BB, IP, PPC::FNEG, 1, DestReg).addReg(op1Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002019 return;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002020 }
2021
Nate Begeman81d265d2004-08-19 05:20:54 +00002022 unsigned Opcode = OpcodeTab[Op0->getType() == Type::DoubleTy][OperatorClass];
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002023 unsigned Op0r = getReg(Op0, BB, IP);
2024 unsigned Op1r = getReg(Op1, BB, IP);
2025 BuildMI(*BB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
2026}
2027
Nate Begemanb816f022004-10-07 22:30:03 +00002028// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
2029// returns zero when the input is not exactly a power of two.
2030static unsigned ExactLog2(unsigned Val) {
2031 if (Val == 0 || (Val & (Val-1))) return 0;
2032 unsigned Count = 0;
2033 while (Val != 1) {
2034 Val >>= 1;
2035 ++Count;
2036 }
2037 return Count;
2038}
2039
Nate Begemanbdf69842004-10-08 02:49:24 +00002040// isRunOfOnes - returns true if Val consists of one contiguous run of 1's with
2041// any number of 0's on either side. the 1's are allowed to wrap from LSB to
2042// MSB. so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
2043// not, since all 1's are not contiguous.
2044static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
2045 bool isRun = true;
2046 MB = 0;
2047 ME = 0;
2048
2049 // look for first set bit
2050 int i = 0;
2051 for (; i < 32; i++) {
2052 if ((Val & (1 << (31 - i))) != 0) {
2053 MB = i;
2054 ME = i;
2055 break;
2056 }
2057 }
2058
2059 // look for last set bit
2060 for (; i < 32; i++) {
2061 if ((Val & (1 << (31 - i))) == 0)
2062 break;
2063 ME = i;
2064 }
2065
2066 // look for next set bit
2067 for (; i < 32; i++) {
2068 if ((Val & (1 << (31 - i))) != 0)
2069 break;
2070 }
2071
2072 // if we exhausted all the bits, we found a match at this point for 0*1*0*
2073 if (i == 32)
2074 return true;
2075
2076 // since we just encountered more 1's, if it doesn't wrap around to the
2077 // most significant bit of the word, then we did not find a match to 1*0*1* so
2078 // exit.
2079 if (MB != 0)
2080 return false;
2081
2082 // look for last set bit
2083 for (MB = i; i < 32; i++) {
2084 if ((Val & (1 << (31 - i))) == 0)
2085 break;
2086 }
2087
2088 // if we exhausted all the bits, then we found a match for 1*0*1*, otherwise,
2089 // the value is not a run of ones.
2090 if (i == 32)
2091 return true;
2092 return false;
2093}
2094
Nate Begemanb816f022004-10-07 22:30:03 +00002095/// emitBinaryConstOperation - Implement simple binary operators for integral
2096/// types with a constant operand. Opcode is one of: 0 for Add, 1 for Sub,
2097/// 2 for And, 3 for Or, 4 for Xor, and 5 for Subtract-From.
2098///
2099void PPC32ISel::emitBinaryConstOperation(MachineBasicBlock *MBB,
2100 MachineBasicBlock::iterator IP,
2101 unsigned Op0Reg, ConstantInt *Op1,
2102 unsigned Opcode, unsigned DestReg) {
2103 static const unsigned OpTab[] = {
2104 PPC::ADD, PPC::SUB, PPC::AND, PPC::OR, PPC::XOR, PPC::SUBF
2105 };
2106 static const unsigned ImmOpTab[2][6] = {
2107 { PPC::ADDI, PPC::ADDI, PPC::ANDIo, PPC::ORI, PPC::XORI, PPC::SUBFIC },
2108 { PPC::ADDIS, PPC::ADDIS, PPC::ANDISo, PPC::ORIS, PPC::XORIS, PPC::SUBFIC }
2109 };
2110
2111 // Handle subtract now by inverting the constant value
2112 ConstantInt *CI = Op1;
2113 if (Opcode == 1) {
2114 ConstantSInt *CSI = dyn_cast<ConstantSInt>(Op1);
2115 CI = ConstantSInt::get(Op1->getType(), -CSI->getValue());
2116 }
2117
2118 // xor X, -1 -> not X
2119 if (Opcode == 4) {
2120 ConstantSInt *CSI = dyn_cast<ConstantSInt>(Op1);
2121 ConstantUInt *CUI = dyn_cast<ConstantUInt>(Op1);
2122 if ((CSI && CSI->isAllOnesValue()) || (CUI && CUI->isAllOnesValue())) {
2123 BuildMI(*MBB, IP, PPC::NOR, 2, DestReg).addReg(Op0Reg).addReg(Op0Reg);
2124 return;
2125 }
2126 }
Nate Begemanbdf69842004-10-08 02:49:24 +00002127
2128 if (Opcode == 2) {
2129 unsigned MB, ME, mask = CI->getRawValue();
2130 if (isRunOfOnes(mask, MB, ME)) {
Nate Begemanbdf69842004-10-08 02:49:24 +00002131 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(Op0Reg).addImm(0)
2132 .addImm(MB).addImm(ME);
2133 return;
2134 }
2135 }
Nate Begemanb816f022004-10-07 22:30:03 +00002136
Nate Begemane0c83a82004-10-15 00:50:19 +00002137 // PowerPC 16 bit signed immediates are sign extended before use by the
2138 // instruction. Therefore, we can only split up an add of a reg with a 32 bit
2139 // immediate into addis and addi if the sign bit of the low 16 bits is cleared
2140 // so that for register A, const imm X, we don't end up with
2141 // A + XXXX0000 + FFFFXXXX.
2142 bool WontSignExtend = (0 == (Op1->getRawValue() & 0x8000));
2143
Nate Begemanb816f022004-10-07 22:30:03 +00002144 // For Add, Sub, and SubF the instruction takes a signed immediate. For And,
2145 // Or, and Xor, the instruction takes an unsigned immediate. There is no
2146 // shifted immediate form of SubF so disallow its opcode for those constants.
2147 if (canUseAsImmediateForOpcode(CI, Opcode, false)) {
2148 if (Opcode < 2 || Opcode == 5)
2149 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(Op0Reg)
2150 .addSImm(Op1->getRawValue());
2151 else
2152 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(Op0Reg)
2153 .addZImm(Op1->getRawValue());
2154 } else if (canUseAsImmediateForOpcode(CI, Opcode, true) && (Opcode < 5)) {
2155 if (Opcode < 2)
2156 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, DestReg).addReg(Op0Reg)
2157 .addSImm(Op1->getRawValue() >> 16);
2158 else
2159 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, DestReg).addReg(Op0Reg)
2160 .addZImm(Op1->getRawValue() >> 16);
Nate Begemane0c83a82004-10-15 00:50:19 +00002161 } else if ((Opcode < 2 && WontSignExtend) || Opcode == 3 || Opcode == 4) {
2162 unsigned TmpReg = makeAnotherReg(Op1->getType());
2163 ++NumHiAndLo;
2164 if (Opcode < 2) {
2165 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, TmpReg).addReg(Op0Reg)
2166 .addSImm(Op1->getRawValue() >> 16);
2167 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(TmpReg)
2168 .addSImm(Op1->getRawValue());
2169 } else {
2170 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, TmpReg).addReg(Op0Reg)
2171 .addZImm(Op1->getRawValue() >> 16);
2172 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(TmpReg)
2173 .addZImm(Op1->getRawValue());
2174 }
Nate Begemanb816f022004-10-07 22:30:03 +00002175 } else {
2176 unsigned Op1Reg = getReg(Op1, MBB, IP);
2177 BuildMI(*MBB, IP, OpTab[Opcode], 2, DestReg).addReg(Op0Reg).addReg(Op1Reg);
2178 }
2179}
2180
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002181/// emitSimpleBinaryOperation - Implement simple binary operators for integral
2182/// types... OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for
2183/// Or, 4 for Xor.
2184///
Misha Brukmana1dca552004-09-21 18:22:19 +00002185void PPC32ISel::emitSimpleBinaryOperation(MachineBasicBlock *MBB,
2186 MachineBasicBlock::iterator IP,
2187 Value *Op0, Value *Op1,
2188 unsigned OperatorClass,
2189 unsigned DestReg) {
Misha Brukman422791f2004-06-21 17:41:12 +00002190 // Arithmetic and Bitwise operators
Misha Brukman911afde2004-06-25 14:50:41 +00002191 static const unsigned OpcodeTab[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002192 PPC::ADD, PPC::SUB, PPC::AND, PPC::OR, PPC::XOR
Misha Brukman422791f2004-06-21 17:41:12 +00002193 };
Nate Begemanb816f022004-10-07 22:30:03 +00002194 static const unsigned LongOpTab[2][5] = {
2195 { PPC::ADDC, PPC::SUBC, PPC::AND, PPC::OR, PPC::XOR },
2196 { PPC::ADDE, PPC::SUBFE, PPC::AND, PPC::OR, PPC::XOR }
Misha Brukman422791f2004-06-21 17:41:12 +00002197 };
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002198
Nate Begemanb816f022004-10-07 22:30:03 +00002199 unsigned Class = getClassB(Op0->getType());
2200
Misha Brukman7e898c32004-07-20 00:41:46 +00002201 if (Class == cFP32 || Class == cFP64) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002202 assert(OperatorClass < 2 && "No logical ops for FP!");
2203 emitBinaryFPOperation(MBB, IP, Op0, Op1, OperatorClass, DestReg);
2204 return;
2205 }
2206
2207 if (Op0->getType() == Type::BoolTy) {
2208 if (OperatorClass == 3)
2209 // If this is an or of two isnan's, emit an FP comparison directly instead
2210 // of or'ing two isnan's together.
2211 if (Value *LHS = dyncastIsNan(Op0))
2212 if (Value *RHS = dyncastIsNan(Op1)) {
2213 unsigned Op0Reg = getReg(RHS, MBB, IP), Op1Reg = getReg(LHS, MBB, IP);
Misha Brukman422791f2004-06-21 17:41:12 +00002214 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002215 emitUCOM(MBB, IP, Op0Reg, Op1Reg);
Misha Brukman5b570812004-08-10 22:47:03 +00002216 BuildMI(*MBB, IP, PPC::MFCR, TmpReg);
2217 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(TmpReg).addImm(4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002218 .addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002219 return;
2220 }
2221 }
2222
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002223 // Special case: op <const int>, Reg
Nate Begemanb816f022004-10-07 22:30:03 +00002224 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op0))
Misha Brukman1013ef52004-07-21 20:09:08 +00002225 if (Class != cLong) {
Nate Begemanb816f022004-10-07 22:30:03 +00002226 unsigned Opcode = (OperatorClass == 1) ? 5 : OperatorClass;
2227 unsigned Op1r = getReg(Op1, MBB, IP);
2228 emitBinaryConstOperation(MBB, IP, Op1r, CI, Opcode, DestReg);
2229 return;
2230 }
2231 // Special case: op Reg, <const int>
2232 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1))
2233 if (Class != cLong) {
2234 unsigned Op0r = getReg(Op0, MBB, IP);
2235 emitBinaryConstOperation(MBB, IP, Op0r, CI, OperatorClass, DestReg);
Misha Brukman1013ef52004-07-21 20:09:08 +00002236 return;
2237 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002238
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002239 // We couldn't generate an immediate variant of the op, load both halves into
2240 // registers and emit the appropriate opcode.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002241 unsigned Op0r = getReg(Op0, MBB, IP);
2242 unsigned Op1r = getReg(Op1, MBB, IP);
2243
2244 if (Class != cLong) {
Misha Brukman422791f2004-06-21 17:41:12 +00002245 unsigned Opcode = OpcodeTab[OperatorClass];
2246 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002247 } else {
Nate Begemanb816f022004-10-07 22:30:03 +00002248 BuildMI(*MBB, IP, LongOpTab[0][OperatorClass], 2, DestReg+1).addReg(Op0r+1)
Misha Brukman7e898c32004-07-20 00:41:46 +00002249 .addReg(Op1r+1);
Nate Begemanb816f022004-10-07 22:30:03 +00002250 BuildMI(*MBB, IP, LongOpTab[1][OperatorClass], 2, DestReg).addReg(Op0r)
Misha Brukman1013ef52004-07-21 20:09:08 +00002251 .addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002252 }
2253 return;
2254}
2255
Misha Brukman1013ef52004-07-21 20:09:08 +00002256/// doMultiply - Emit appropriate instructions to multiply together the
2257/// Values Op0 and Op1, and put the result in DestReg.
Misha Brukman2fec9902004-06-21 20:22:03 +00002258///
Misha Brukmana1dca552004-09-21 18:22:19 +00002259void PPC32ISel::doMultiply(MachineBasicBlock *MBB,
2260 MachineBasicBlock::iterator IP,
2261 unsigned DestReg, Value *Op0, Value *Op1) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002262 unsigned Class0 = getClass(Op0->getType());
2263 unsigned Class1 = getClass(Op1->getType());
2264
2265 unsigned Op0r = getReg(Op0, MBB, IP);
2266 unsigned Op1r = getReg(Op1, MBB, IP);
2267
2268 // 64 x 64 -> 64
2269 if (Class0 == cLong && Class1 == cLong) {
2270 unsigned Tmp1 = makeAnotherReg(Type::IntTy);
2271 unsigned Tmp2 = makeAnotherReg(Type::IntTy);
2272 unsigned Tmp3 = makeAnotherReg(Type::IntTy);
2273 unsigned Tmp4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002274 BuildMI(*MBB, IP, PPC::MULHWU, 2, Tmp1).addReg(Op0r+1).addReg(Op1r+1);
2275 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg+1).addReg(Op0r+1).addReg(Op1r+1);
2276 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp2).addReg(Op0r+1).addReg(Op1r);
2277 BuildMI(*MBB, IP, PPC::ADD, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2278 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp4).addReg(Op0r).addReg(Op1r+1);
2279 BuildMI(*MBB, IP, PPC::ADD, 2, DestReg).addReg(Tmp3).addReg(Tmp4);
Misha Brukman1013ef52004-07-21 20:09:08 +00002280 return;
2281 }
2282
2283 // 64 x 32 or less, promote 32 to 64 and do a 64 x 64
2284 if (Class0 == cLong && Class1 <= cInt) {
2285 unsigned Tmp0 = makeAnotherReg(Type::IntTy);
2286 unsigned Tmp1 = makeAnotherReg(Type::IntTy);
2287 unsigned Tmp2 = makeAnotherReg(Type::IntTy);
2288 unsigned Tmp3 = makeAnotherReg(Type::IntTy);
2289 unsigned Tmp4 = makeAnotherReg(Type::IntTy);
2290 if (Op1->getType()->isSigned())
Misha Brukman5b570812004-08-10 22:47:03 +00002291 BuildMI(*MBB, IP, PPC::SRAWI, 2, Tmp0).addReg(Op1r).addImm(31);
Misha Brukman1013ef52004-07-21 20:09:08 +00002292 else
Misha Brukman5b570812004-08-10 22:47:03 +00002293 BuildMI(*MBB, IP, PPC::LI, 2, Tmp0).addSImm(0);
2294 BuildMI(*MBB, IP, PPC::MULHWU, 2, Tmp1).addReg(Op0r+1).addReg(Op1r);
2295 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg+1).addReg(Op0r+1).addReg(Op1r);
2296 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp2).addReg(Op0r+1).addReg(Tmp0);
2297 BuildMI(*MBB, IP, PPC::ADD, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2298 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp4).addReg(Op0r).addReg(Op1r);
2299 BuildMI(*MBB, IP, PPC::ADD, 2, DestReg).addReg(Tmp3).addReg(Tmp4);
Misha Brukman1013ef52004-07-21 20:09:08 +00002300 return;
2301 }
2302
2303 // 32 x 32 -> 32
2304 if (Class0 <= cInt && Class1 <= cInt) {
Misha Brukman5b570812004-08-10 22:47:03 +00002305 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg).addReg(Op0r).addReg(Op1r);
Misha Brukman1013ef52004-07-21 20:09:08 +00002306 return;
2307 }
2308
2309 assert(0 && "doMultiply cannot operate on unknown type!");
2310}
2311
2312/// doMultiplyConst - This method will multiply the value in Op0 by the
2313/// value of the ContantInt *CI
Misha Brukmana1dca552004-09-21 18:22:19 +00002314void PPC32ISel::doMultiplyConst(MachineBasicBlock *MBB,
2315 MachineBasicBlock::iterator IP,
2316 unsigned DestReg, Value *Op0, ConstantInt *CI) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002317 unsigned Class = getClass(Op0->getType());
2318
2319 // Mul op0, 0 ==> 0
2320 if (CI->isNullValue()) {
Misha Brukman5b570812004-08-10 22:47:03 +00002321 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00002322 if (Class == cLong)
Misha Brukman5b570812004-08-10 22:47:03 +00002323 BuildMI(*MBB, IP, PPC::LI, 1, DestReg+1).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002324 return;
Misha Brukman1013ef52004-07-21 20:09:08 +00002325 }
2326
2327 // Mul op0, 1 ==> op0
2328 if (CI->equalsInt(1)) {
2329 unsigned Op0r = getReg(Op0, MBB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00002330 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(Op0r).addReg(Op0r);
Misha Brukman1013ef52004-07-21 20:09:08 +00002331 if (Class == cLong)
Misha Brukman5b570812004-08-10 22:47:03 +00002332 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(Op0r+1).addReg(Op0r+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002333 return;
2334 }
2335
2336 // If the element size is exactly a power of 2, use a shift to get it.
Misha Brukman1013ef52004-07-21 20:09:08 +00002337 if (unsigned Shift = ExactLog2(CI->getRawValue())) {
2338 ConstantUInt *ShiftCI = ConstantUInt::get(Type::UByteTy, Shift);
2339 emitShiftOperation(MBB, IP, Op0, ShiftCI, true, Op0->getType(), DestReg);
2340 return;
2341 }
2342
2343 // If 32 bits or less and immediate is in right range, emit mul by immediate
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002344 if (Class == cByte || Class == cShort || Class == cInt) {
Nate Begemanb816f022004-10-07 22:30:03 +00002345 if (canUseAsImmediateForOpcode(CI, 0, false)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002346 unsigned Op0r = getReg(Op0, MBB, IP);
2347 unsigned imm = CI->getRawValue() & 0xFFFF;
Misha Brukman5b570812004-08-10 22:47:03 +00002348 BuildMI(*MBB, IP, PPC::MULLI, 2, DestReg).addReg(Op0r).addSImm(imm);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002349 return;
2350 }
2351 }
2352
Misha Brukman1013ef52004-07-21 20:09:08 +00002353 doMultiply(MBB, IP, DestReg, Op0, CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002354}
2355
Misha Brukmana1dca552004-09-21 18:22:19 +00002356void PPC32ISel::visitMul(BinaryOperator &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002357 unsigned ResultReg = getReg(I);
2358
2359 Value *Op0 = I.getOperand(0);
2360 Value *Op1 = I.getOperand(1);
2361
2362 MachineBasicBlock::iterator IP = BB->end();
2363 emitMultiply(BB, IP, Op0, Op1, ResultReg);
2364}
2365
Misha Brukmana1dca552004-09-21 18:22:19 +00002366void PPC32ISel::emitMultiply(MachineBasicBlock *MBB,
2367 MachineBasicBlock::iterator IP,
2368 Value *Op0, Value *Op1, unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002369 TypeClass Class = getClass(Op0->getType());
2370
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002371 switch (Class) {
2372 case cByte:
2373 case cShort:
2374 case cInt:
Misha Brukman1013ef52004-07-21 20:09:08 +00002375 case cLong:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002376 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002377 doMultiplyConst(MBB, IP, DestReg, Op0, CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002378 } else {
Misha Brukman1013ef52004-07-21 20:09:08 +00002379 doMultiply(MBB, IP, DestReg, Op0, Op1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002380 }
2381 return;
Misha Brukman7e898c32004-07-20 00:41:46 +00002382 case cFP32:
2383 case cFP64:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002384 emitBinaryFPOperation(MBB, IP, Op0, Op1, 2, DestReg);
2385 return;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002386 break;
2387 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002388}
2389
2390
2391/// visitDivRem - Handle division and remainder instructions... these
2392/// instruction both require the same instructions to be generated, they just
2393/// select the result from a different register. Note that both of these
2394/// instructions work differently for signed and unsigned operands.
2395///
Misha Brukmana1dca552004-09-21 18:22:19 +00002396void PPC32ISel::visitDivRem(BinaryOperator &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002397 unsigned ResultReg = getReg(I);
2398 Value *Op0 = I.getOperand(0), *Op1 = I.getOperand(1);
2399
2400 MachineBasicBlock::iterator IP = BB->end();
Misha Brukman2fec9902004-06-21 20:22:03 +00002401 emitDivRemOperation(BB, IP, Op0, Op1, I.getOpcode() == Instruction::Div,
2402 ResultReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002403}
2404
Nate Begeman087d5d92004-10-06 09:53:04 +00002405void PPC32ISel::emitDivRemOperation(MachineBasicBlock *MBB,
Misha Brukmana1dca552004-09-21 18:22:19 +00002406 MachineBasicBlock::iterator IP,
2407 Value *Op0, Value *Op1, bool isDiv,
2408 unsigned ResultReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002409 const Type *Ty = Op0->getType();
2410 unsigned Class = getClass(Ty);
2411 switch (Class) {
Misha Brukman7e898c32004-07-20 00:41:46 +00002412 case cFP32:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002413 if (isDiv) {
Misha Brukman7e898c32004-07-20 00:41:46 +00002414 // Floating point divide...
Nate Begeman087d5d92004-10-06 09:53:04 +00002415 emitBinaryFPOperation(MBB, IP, Op0, Op1, 3, ResultReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002416 return;
Misha Brukman7e898c32004-07-20 00:41:46 +00002417 } else {
2418 // Floating point remainder via fmodf(float x, float y);
Nate Begeman087d5d92004-10-06 09:53:04 +00002419 unsigned Op0Reg = getReg(Op0, MBB, IP);
2420 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman7e898c32004-07-20 00:41:46 +00002421 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002422 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(fmodfFn, true);
Misha Brukman7e898c32004-07-20 00:41:46 +00002423 std::vector<ValueRecord> Args;
2424 Args.push_back(ValueRecord(Op0Reg, Type::FloatTy));
2425 Args.push_back(ValueRecord(Op1Reg, Type::FloatTy));
2426 doCall(ValueRecord(ResultReg, Type::FloatTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00002427 TM.CalledFunctions.insert(fmodfFn);
Misha Brukman7e898c32004-07-20 00:41:46 +00002428 }
2429 return;
2430 case cFP64:
2431 if (isDiv) {
2432 // Floating point divide...
Nate Begeman087d5d92004-10-06 09:53:04 +00002433 emitBinaryFPOperation(MBB, IP, Op0, Op1, 3, ResultReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00002434 return;
2435 } else {
2436 // Floating point remainder via fmod(double x, double y);
Nate Begeman087d5d92004-10-06 09:53:04 +00002437 unsigned Op0Reg = getReg(Op0, MBB, IP);
2438 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002439 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002440 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(fmodFn, true);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002441 std::vector<ValueRecord> Args;
2442 Args.push_back(ValueRecord(Op0Reg, Type::DoubleTy));
2443 Args.push_back(ValueRecord(Op1Reg, Type::DoubleTy));
Misha Brukmand18a31d2004-07-06 22:51:53 +00002444 doCall(ValueRecord(ResultReg, Type::DoubleTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00002445 TM.CalledFunctions.insert(fmodFn);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002446 }
2447 return;
2448 case cLong: {
Misha Brukman7e898c32004-07-20 00:41:46 +00002449 static Function* const Funcs[] =
Misha Brukman0aa97c62004-07-08 18:27:59 +00002450 { __moddi3Fn, __divdi3Fn, __umoddi3Fn, __udivdi3Fn };
Nate Begeman087d5d92004-10-06 09:53:04 +00002451 unsigned Op0Reg = getReg(Op0, MBB, IP);
2452 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002453 unsigned NameIdx = Ty->isUnsigned()*2 + isDiv;
2454 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002455 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(Funcs[NameIdx], true);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002456
2457 std::vector<ValueRecord> Args;
2458 Args.push_back(ValueRecord(Op0Reg, Type::LongTy));
2459 Args.push_back(ValueRecord(Op1Reg, Type::LongTy));
Misha Brukmand18a31d2004-07-06 22:51:53 +00002460 doCall(ValueRecord(ResultReg, Type::LongTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00002461 TM.CalledFunctions.insert(Funcs[NameIdx]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002462 return;
2463 }
2464 case cByte: case cShort: case cInt:
2465 break; // Small integrals, handled below...
2466 default: assert(0 && "Unknown class!");
2467 }
2468
2469 // Special case signed division by power of 2.
2470 if (isDiv)
2471 if (ConstantSInt *CI = dyn_cast<ConstantSInt>(Op1)) {
2472 assert(Class != cLong && "This doesn't handle 64-bit divides!");
2473 int V = CI->getValue();
2474
2475 if (V == 1) { // X /s 1 => X
Nate Begeman087d5d92004-10-06 09:53:04 +00002476 unsigned Op0Reg = getReg(Op0, MBB, IP);
2477 BuildMI(*MBB, IP, PPC::OR, 2, ResultReg).addReg(Op0Reg).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002478 return;
2479 }
2480
2481 if (V == -1) { // X /s -1 => -X
Nate Begeman087d5d92004-10-06 09:53:04 +00002482 unsigned Op0Reg = getReg(Op0, MBB, IP);
2483 BuildMI(*MBB, IP, PPC::NEG, 1, ResultReg).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002484 return;
2485 }
2486
Misha Brukmanec6319a2004-07-20 15:51:37 +00002487 unsigned log2V = ExactLog2(V);
2488 if (log2V != 0 && Ty->isSigned()) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002489 unsigned Op0Reg = getReg(Op0, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002490 unsigned TmpReg = makeAnotherReg(Op0->getType());
Misha Brukmanec6319a2004-07-20 15:51:37 +00002491
Nate Begeman087d5d92004-10-06 09:53:04 +00002492 BuildMI(*MBB, IP, PPC::SRAWI, 2, TmpReg).addReg(Op0Reg).addImm(log2V);
2493 BuildMI(*MBB, IP, PPC::ADDZE, 1, ResultReg).addReg(TmpReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002494 return;
2495 }
2496 }
2497
Nate Begeman087d5d92004-10-06 09:53:04 +00002498 unsigned Op0Reg = getReg(Op0, MBB, IP);
2499
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002500 if (isDiv) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002501 unsigned Op1Reg = getReg(Op1, MBB, IP);
2502 unsigned Opcode = Ty->isSigned() ? PPC::DIVW : PPC::DIVWU;
2503 BuildMI(*MBB, IP, Opcode, 2, ResultReg).addReg(Op0Reg).addReg(Op1Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002504 } else { // Remainder
Nate Begeman087d5d92004-10-06 09:53:04 +00002505 // FIXME: don't load the CI part of a CI divide twice
2506 ConstantInt *CI = dyn_cast<ConstantInt>(Op1);
Misha Brukman422791f2004-06-21 17:41:12 +00002507 unsigned TmpReg1 = makeAnotherReg(Op0->getType());
2508 unsigned TmpReg2 = makeAnotherReg(Op0->getType());
Nate Begeman087d5d92004-10-06 09:53:04 +00002509 emitDivRemOperation(MBB, IP, Op0, Op1, true, TmpReg1);
Nate Begemanb816f022004-10-07 22:30:03 +00002510 if (CI && canUseAsImmediateForOpcode(CI, 0, false)) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002511 BuildMI(*MBB, IP, PPC::MULLI, 2, TmpReg2).addReg(TmpReg1)
2512 .addSImm(CI->getRawValue());
2513 } else {
2514 unsigned Op1Reg = getReg(Op1, MBB, IP);
2515 BuildMI(*MBB, IP, PPC::MULLW, 2, TmpReg2).addReg(TmpReg1).addReg(Op1Reg);
2516 }
2517 BuildMI(*MBB, IP, PPC::SUBF, 2, ResultReg).addReg(TmpReg2).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002518 }
2519}
2520
2521
2522/// Shift instructions: 'shl', 'sar', 'shr' - Some special cases here
2523/// for constant immediate shift values, and for constant immediate
2524/// shift values equal to 1. Even the general case is sort of special,
2525/// because the shift amount has to be in CL, not just any old register.
2526///
Misha Brukmana1dca552004-09-21 18:22:19 +00002527void PPC32ISel::visitShiftInst(ShiftInst &I) {
Misha Brukmane2eceb52004-07-23 16:08:20 +00002528 MachineBasicBlock::iterator IP = BB->end();
2529 emitShiftOperation(BB, IP, I.getOperand(0), I.getOperand(1),
2530 I.getOpcode() == Instruction::Shl, I.getType(),
2531 getReg(I));
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002532}
2533
2534/// emitShiftOperation - Common code shared between visitShiftInst and
2535/// constant expression support.
Misha Brukman2fec9902004-06-21 20:22:03 +00002536///
Misha Brukmana1dca552004-09-21 18:22:19 +00002537void PPC32ISel::emitShiftOperation(MachineBasicBlock *MBB,
2538 MachineBasicBlock::iterator IP,
2539 Value *Op, Value *ShiftAmount,
2540 bool isLeftShift, const Type *ResultTy,
2541 unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002542 unsigned SrcReg = getReg (Op, MBB, IP);
2543 bool isSigned = ResultTy->isSigned ();
2544 unsigned Class = getClass (ResultTy);
2545
2546 // Longs, as usual, are handled specially...
2547 if (Class == cLong) {
2548 // If we have a constant shift, we can generate much more efficient code
2549 // than otherwise...
2550 //
2551 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
2552 unsigned Amount = CUI->getValue();
2553 if (Amount < 32) {
2554 if (isLeftShift) {
Misha Brukman422791f2004-06-21 17:41:12 +00002555 // FIXME: RLWIMI is a use-and-def of DestReg+1, but that violates SSA
Misha Brukman5b570812004-08-10 22:47:03 +00002556 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002557 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman5b570812004-08-10 22:47:03 +00002558 BuildMI(*MBB, IP, PPC::RLWIMI, 5).addReg(DestReg).addReg(SrcReg+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00002559 .addImm(Amount).addImm(32-Amount).addImm(31);
Misha Brukman5b570812004-08-10 22:47:03 +00002560 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg+1).addReg(SrcReg+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00002561 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002562 } else {
Misha Brukman422791f2004-06-21 17:41:12 +00002563 // FIXME: RLWIMI is a use-and-def of DestReg, but that violates SSA
Misha Brukman5b570812004-08-10 22:47:03 +00002564 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg+1).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002565 .addImm(32-Amount).addImm(Amount).addImm(31);
Misha Brukman5b570812004-08-10 22:47:03 +00002566 BuildMI(*MBB, IP, PPC::RLWIMI, 5).addReg(DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002567 .addImm(32-Amount).addImm(0).addImm(Amount-1);
Misha Brukman5b570812004-08-10 22:47:03 +00002568 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002569 .addImm(32-Amount).addImm(Amount).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002570 }
2571 } else { // Shifting more than 32 bits
2572 Amount -= 32;
2573 if (isLeftShift) {
2574 if (Amount != 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00002575 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002576 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002577 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002578 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002579 .addReg(SrcReg+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002580 }
Misha Brukman5b570812004-08-10 22:47:03 +00002581 BuildMI(*MBB, IP, PPC::LI, 1, DestReg+1).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00002582 } else {
2583 if (Amount != 0) {
2584 if (isSigned)
Misha Brukman5b570812004-08-10 22:47:03 +00002585 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002586 .addImm(Amount);
2587 else
Misha Brukman5b570812004-08-10 22:47:03 +00002588 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002589 .addImm(32-Amount).addImm(Amount).addImm(31);
2590 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002591 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002592 .addReg(SrcReg);
2593 }
Misha Brukman5b570812004-08-10 22:47:03 +00002594 BuildMI(*MBB, IP,PPC::LI, 1, DestReg).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002595 }
2596 }
2597 } else {
2598 unsigned TmpReg1 = makeAnotherReg(Type::IntTy);
2599 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman422791f2004-06-21 17:41:12 +00002600 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
2601 unsigned TmpReg4 = makeAnotherReg(Type::IntTy);
2602 unsigned TmpReg5 = makeAnotherReg(Type::IntTy);
2603 unsigned TmpReg6 = makeAnotherReg(Type::IntTy);
2604 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
2605
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002606 if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002607 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002608 .addSImm(32);
Misha Brukman5b570812004-08-10 22:47:03 +00002609 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg2).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002610 .addReg(ShiftAmountReg);
Misha Brukman5b570812004-08-10 22:47:03 +00002611 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg3).addReg(SrcReg+1)
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002612 .addReg(TmpReg1);
Misha Brukman5b570812004-08-10 22:47:03 +00002613 BuildMI(*MBB, IP, PPC::OR, 2,TmpReg4).addReg(TmpReg2).addReg(TmpReg3);
2614 BuildMI(*MBB, IP, PPC::ADDI, 2, TmpReg5).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002615 .addSImm(-32);
Misha Brukman5b570812004-08-10 22:47:03 +00002616 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg6).addReg(SrcReg+1)
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002617 .addReg(TmpReg5);
Misha Brukman5b570812004-08-10 22:47:03 +00002618 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(TmpReg4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002619 .addReg(TmpReg6);
Misha Brukman5b570812004-08-10 22:47:03 +00002620 BuildMI(*MBB, IP, PPC::SLW, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002621 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002622 } else {
Nate Begemanf2f07812004-08-29 08:19:32 +00002623 if (isSigned) { // shift right algebraic
2624 MachineBasicBlock *TmpMBB =new MachineBasicBlock(BB->getBasicBlock());
2625 MachineBasicBlock *PhiMBB =new MachineBasicBlock(BB->getBasicBlock());
2626 MachineBasicBlock *OldMBB = BB;
2627 ilist<MachineBasicBlock>::iterator It = BB; ++It;
2628 F->getBasicBlockList().insert(It, TmpMBB);
2629 F->getBasicBlockList().insert(It, PhiMBB);
2630 BB->addSuccessor(TmpMBB);
2631 BB->addSuccessor(PhiMBB);
2632
2633 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
2634 .addSImm(32);
2635 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg2).addReg(SrcReg+1)
2636 .addReg(ShiftAmountReg);
2637 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg3).addReg(SrcReg)
2638 .addReg(TmpReg1);
2639 BuildMI(*MBB, IP, PPC::OR, 2, TmpReg4).addReg(TmpReg2)
2640 .addReg(TmpReg3);
2641 BuildMI(*MBB, IP, PPC::ADDICo, 2, TmpReg5).addReg(ShiftAmountReg)
2642 .addSImm(-32);
2643 BuildMI(*MBB, IP, PPC::SRAW, 2, TmpReg6).addReg(SrcReg)
2644 .addReg(TmpReg5);
2645 BuildMI(*MBB, IP, PPC::SRAW, 2, DestReg).addReg(SrcReg)
2646 .addReg(ShiftAmountReg);
2647 BuildMI(*MBB, IP, PPC::BLE, 2).addReg(PPC::CR0).addMBB(PhiMBB);
2648
2649 // OrMBB:
2650 // Select correct least significant half if the shift amount > 32
2651 BB = TmpMBB;
2652 unsigned OrReg = makeAnotherReg(Type::IntTy);
2653 BuildMI(BB, PPC::OR, 2, OrReg).addReg(TmpReg6).addImm(TmpReg6);
2654 TmpMBB->addSuccessor(PhiMBB);
2655
2656 BB = PhiMBB;
2657 BuildMI(BB, PPC::PHI, 4, DestReg+1).addReg(TmpReg4).addMBB(OldMBB)
2658 .addReg(OrReg).addMBB(TmpMBB);
2659 } else { // shift right logical
Misha Brukman5b570812004-08-10 22:47:03 +00002660 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002661 .addSImm(32);
Misha Brukman5b570812004-08-10 22:47:03 +00002662 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg2).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002663 .addReg(ShiftAmountReg);
Misha Brukman5b570812004-08-10 22:47:03 +00002664 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg3).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002665 .addReg(TmpReg1);
Misha Brukman5b570812004-08-10 22:47:03 +00002666 BuildMI(*MBB, IP, PPC::OR, 2, TmpReg4).addReg(TmpReg2)
Misha Brukman2fec9902004-06-21 20:22:03 +00002667 .addReg(TmpReg3);
Misha Brukman5b570812004-08-10 22:47:03 +00002668 BuildMI(*MBB, IP, PPC::ADDI, 2, TmpReg5).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002669 .addSImm(-32);
Misha Brukman5b570812004-08-10 22:47:03 +00002670 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg6).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002671 .addReg(TmpReg5);
Misha Brukman5b570812004-08-10 22:47:03 +00002672 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(TmpReg4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002673 .addReg(TmpReg6);
Misha Brukman5b570812004-08-10 22:47:03 +00002674 BuildMI(*MBB, IP, PPC::SRW, 2, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002675 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002676 }
2677 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002678 }
2679 return;
2680 }
2681
2682 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
2683 // The shift amount is constant, guaranteed to be a ubyte. Get its value.
2684 assert(CUI->getType() == Type::UByteTy && "Shift amount not a ubyte?");
2685 unsigned Amount = CUI->getValue();
2686
Misha Brukman422791f2004-06-21 17:41:12 +00002687 if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002688 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002689 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman422791f2004-06-21 17:41:12 +00002690 } else {
Misha Brukman2fec9902004-06-21 20:22:03 +00002691 if (isSigned) {
Misha Brukman5b570812004-08-10 22:47:03 +00002692 BuildMI(*MBB, IP, PPC::SRAWI,2,DestReg).addReg(SrcReg).addImm(Amount);
Misha Brukman2fec9902004-06-21 20:22:03 +00002693 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002694 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002695 .addImm(32-Amount).addImm(Amount).addImm(31);
2696 }
Misha Brukman422791f2004-06-21 17:41:12 +00002697 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002698 } else { // The shift amount is non-constant.
2699 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
2700
Misha Brukman422791f2004-06-21 17:41:12 +00002701 if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002702 BuildMI(*MBB, IP, PPC::SLW, 2, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002703 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002704 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002705 BuildMI(*MBB, IP, isSigned ? PPC::SRAW : PPC::SRW, 2, DestReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002706 .addReg(SrcReg).addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002707 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002708 }
2709}
2710
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002711/// LoadNeedsSignExtend - On PowerPC, there is no load byte with sign extend.
2712/// Therefore, if this is a byte load and the destination type is signed, we
Nate Begeman35b020d2004-10-06 11:03:30 +00002713/// would normally need to also emit a sign extend instruction after the load.
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002714/// However, store instructions don't care whether a signed type was sign
2715/// extended across a whole register. Also, a SetCC instruction will emit its
2716/// own sign extension to force the value into the appropriate range, so we
2717/// need not emit it here. Ideally, this kind of thing wouldn't be necessary
2718/// once LLVM's type system is improved.
2719static bool LoadNeedsSignExtend(LoadInst &LI) {
2720 if (cByte == getClassB(LI.getType()) && LI.getType()->isSigned()) {
2721 bool AllUsesAreStoresOrSetCC = true;
Nate Begeman35b020d2004-10-06 11:03:30 +00002722 for (Value::use_iterator I = LI.use_begin(), E = LI.use_end(); I != E; ++I){
Chris Lattner7c348e12004-10-06 16:28:24 +00002723 if (isa<SetCondInst>(*I))
Nate Begeman35b020d2004-10-06 11:03:30 +00002724 continue;
Chris Lattner7c348e12004-10-06 16:28:24 +00002725 if (StoreInst *SI = dyn_cast<StoreInst>(*I))
Nate Begemanb816f022004-10-07 22:30:03 +00002726 if (cByte == getClassB(SI->getOperand(0)->getType()))
Nate Begeman35b020d2004-10-06 11:03:30 +00002727 continue;
2728 AllUsesAreStoresOrSetCC = false;
2729 break;
2730 }
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002731 if (!AllUsesAreStoresOrSetCC)
2732 return true;
2733 }
2734 return false;
2735}
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002736
Misha Brukmanb097f212004-07-26 18:13:24 +00002737/// visitLoadInst - Implement LLVM load instructions. Pretty straightforward
2738/// mapping of LLVM classes to PPC load instructions, with the exception of
2739/// signed byte loads, which need a sign extension following them.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002740///
Misha Brukmana1dca552004-09-21 18:22:19 +00002741void PPC32ISel::visitLoadInst(LoadInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002742 // Immediate opcodes, for reg+imm addressing
2743 static const unsigned ImmOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002744 PPC::LBZ, PPC::LHZ, PPC::LWZ,
2745 PPC::LFS, PPC::LFD, PPC::LWZ
Misha Brukmanb097f212004-07-26 18:13:24 +00002746 };
2747 // Indexed opcodes, for reg+reg addressing
2748 static const unsigned IdxOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002749 PPC::LBZX, PPC::LHZX, PPC::LWZX,
2750 PPC::LFSX, PPC::LFDX, PPC::LWZX
Misha Brukman2fec9902004-06-21 20:22:03 +00002751 };
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002752
Misha Brukmanb097f212004-07-26 18:13:24 +00002753 unsigned Class = getClassB(I.getType());
2754 unsigned ImmOpcode = ImmOpcodes[Class];
2755 unsigned IdxOpcode = IdxOpcodes[Class];
2756 unsigned DestReg = getReg(I);
2757 Value *SourceAddr = I.getOperand(0);
2758
Misha Brukman5b570812004-08-10 22:47:03 +00002759 if (Class == cShort && I.getType()->isSigned()) ImmOpcode = PPC::LHA;
2760 if (Class == cShort && I.getType()->isSigned()) IdxOpcode = PPC::LHAX;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002761
Misha Brukmanb097f212004-07-26 18:13:24 +00002762 if (AllocaInst *AI = dyn_castFixedAlloca(SourceAddr)) {
Misha Brukman422791f2004-06-21 17:41:12 +00002763 unsigned FI = getFixedSizedAllocaFI(AI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002764 if (Class == cLong) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002765 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg), FI);
2766 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg+1), FI, 4);
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002767 } else if (LoadNeedsSignExtend(I)) {
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002768 unsigned TmpReg = makeAnotherReg(I.getType());
Misha Brukmanb097f212004-07-26 18:13:24 +00002769 addFrameReference(BuildMI(BB, ImmOpcode, 2, TmpReg), FI);
Misha Brukman5b570812004-08-10 22:47:03 +00002770 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002771 } else {
Misha Brukmanb097f212004-07-26 18:13:24 +00002772 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +00002773 }
Misha Brukmanb097f212004-07-26 18:13:24 +00002774 return;
2775 }
2776
Nate Begeman645495d2004-09-23 05:31:33 +00002777 // If the offset fits in 16 bits, we can emit a reg+imm load, otherwise, we
2778 // use the index from the FoldedGEP struct and use reg+reg addressing.
Misha Brukmanb097f212004-07-26 18:13:24 +00002779 if (GetElementPtrInst *GEPI = canFoldGEPIntoLoadOrStore(SourceAddr)) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002780
Nate Begeman645495d2004-09-23 05:31:33 +00002781 // Generate the code for the GEP and get the components of the folded GEP
2782 emitGEPOperation(BB, BB->end(), GEPI, true);
2783 unsigned baseReg = GEPMap[GEPI].base;
2784 unsigned indexReg = GEPMap[GEPI].index;
2785 ConstantSInt *offset = GEPMap[GEPI].offset;
2786
2787 if (Class != cLong) {
2788 unsigned TmpReg = makeAnotherReg(I.getType());
2789 if (indexReg == 0)
Misha Brukmanb097f212004-07-26 18:13:24 +00002790 BuildMI(BB, ImmOpcode, 2, TmpReg).addSImm(offset->getValue())
2791 .addReg(baseReg);
Nate Begeman645495d2004-09-23 05:31:33 +00002792 else
2793 BuildMI(BB, IdxOpcode, 2, TmpReg).addReg(indexReg).addReg(baseReg);
2794 if (LoadNeedsSignExtend(I))
Misha Brukman5b570812004-08-10 22:47:03 +00002795 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Nate Begeman645495d2004-09-23 05:31:33 +00002796 else
2797 BuildMI(BB, PPC::OR, 2, DestReg).addReg(TmpReg).addReg(TmpReg);
2798 } else {
2799 indexReg = (indexReg != 0) ? indexReg : getReg(offset);
Misha Brukmanb097f212004-07-26 18:13:24 +00002800 unsigned indexPlus4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002801 BuildMI(BB, PPC::ADDI, 2, indexPlus4).addReg(indexReg).addSImm(4);
Misha Brukmanb097f212004-07-26 18:13:24 +00002802 BuildMI(BB, IdxOpcode, 2, DestReg).addReg(indexReg).addReg(baseReg);
2803 BuildMI(BB, IdxOpcode, 2, DestReg+1).addReg(indexPlus4).addReg(baseReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002804 }
Misha Brukmanb097f212004-07-26 18:13:24 +00002805 return;
2806 }
2807
2808 // The fallback case, where the load was from a source that could not be
2809 // folded into the load instruction.
2810 unsigned SrcAddrReg = getReg(SourceAddr);
2811
2812 if (Class == cLong) {
2813 BuildMI(BB, ImmOpcode, 2, DestReg).addSImm(0).addReg(SrcAddrReg);
2814 BuildMI(BB, ImmOpcode, 2, DestReg+1).addSImm(4).addReg(SrcAddrReg);
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002815 } else if (LoadNeedsSignExtend(I)) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002816 unsigned TmpReg = makeAnotherReg(I.getType());
2817 BuildMI(BB, ImmOpcode, 2, TmpReg).addSImm(0).addReg(SrcAddrReg);
Misha Brukman5b570812004-08-10 22:47:03 +00002818 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00002819 } else {
2820 BuildMI(BB, ImmOpcode, 2, DestReg).addSImm(0).addReg(SrcAddrReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002821 }
2822}
2823
2824/// visitStoreInst - Implement LLVM store instructions
2825///
Misha Brukmana1dca552004-09-21 18:22:19 +00002826void PPC32ISel::visitStoreInst(StoreInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002827 // Immediate opcodes, for reg+imm addressing
2828 static const unsigned ImmOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002829 PPC::STB, PPC::STH, PPC::STW,
2830 PPC::STFS, PPC::STFD, PPC::STW
Misha Brukmanb097f212004-07-26 18:13:24 +00002831 };
2832 // Indexed opcodes, for reg+reg addressing
2833 static const unsigned IdxOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002834 PPC::STBX, PPC::STHX, PPC::STWX,
2835 PPC::STFSX, PPC::STFDX, PPC::STWX
Misha Brukmanb097f212004-07-26 18:13:24 +00002836 };
2837
2838 Value *SourceAddr = I.getOperand(1);
2839 const Type *ValTy = I.getOperand(0)->getType();
2840 unsigned Class = getClassB(ValTy);
2841 unsigned ImmOpcode = ImmOpcodes[Class];
2842 unsigned IdxOpcode = IdxOpcodes[Class];
2843 unsigned ValReg = getReg(I.getOperand(0));
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002844
Nate Begeman645495d2004-09-23 05:31:33 +00002845 // If the offset fits in 16 bits, we can emit a reg+imm store, otherwise, we
2846 // use the index from the FoldedGEP struct and use reg+reg addressing.
Misha Brukmanb097f212004-07-26 18:13:24 +00002847 if (GetElementPtrInst *GEPI = canFoldGEPIntoLoadOrStore(SourceAddr)) {
Nate Begeman645495d2004-09-23 05:31:33 +00002848 // Generate the code for the GEP and get the components of the folded GEP
2849 emitGEPOperation(BB, BB->end(), GEPI, true);
2850 unsigned baseReg = GEPMap[GEPI].base;
2851 unsigned indexReg = GEPMap[GEPI].index;
2852 ConstantSInt *offset = GEPMap[GEPI].offset;
Misha Brukmanb097f212004-07-26 18:13:24 +00002853
Nate Begeman645495d2004-09-23 05:31:33 +00002854 if (Class != cLong) {
2855 if (indexReg == 0)
2856 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(offset->getValue())
2857 .addReg(baseReg);
2858 else
2859 BuildMI(BB, IdxOpcode, 3).addReg(ValReg).addReg(indexReg)
2860 .addReg(baseReg);
2861 } else {
2862 indexReg = (indexReg != 0) ? indexReg : getReg(offset);
Misha Brukmanb097f212004-07-26 18:13:24 +00002863 unsigned indexPlus4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002864 BuildMI(BB, PPC::ADDI, 2, indexPlus4).addReg(indexReg).addSImm(4);
Misha Brukmanb097f212004-07-26 18:13:24 +00002865 BuildMI(BB, IdxOpcode, 3).addReg(ValReg).addReg(indexReg).addReg(baseReg);
2866 BuildMI(BB, IdxOpcode, 3).addReg(ValReg+1).addReg(indexPlus4)
2867 .addReg(baseReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00002868 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002869 return;
2870 }
Misha Brukmanb097f212004-07-26 18:13:24 +00002871
2872 // If the store address wasn't the only use of a GEP, we fall back to the
2873 // standard path: store the ValReg at the value in AddressReg.
2874 unsigned AddressReg = getReg(I.getOperand(1));
2875 if (Class == cLong) {
2876 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(0).addReg(AddressReg);
2877 BuildMI(BB, ImmOpcode, 3).addReg(ValReg+1).addSImm(4).addReg(AddressReg);
2878 return;
2879 }
2880 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(0).addReg(AddressReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002881}
2882
2883
2884/// visitCastInst - Here we have various kinds of copying with or without sign
2885/// extension going on.
2886///
Misha Brukmana1dca552004-09-21 18:22:19 +00002887void PPC32ISel::visitCastInst(CastInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002888 Value *Op = CI.getOperand(0);
2889
2890 unsigned SrcClass = getClassB(Op->getType());
2891 unsigned DestClass = getClassB(CI.getType());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002892
2893 // If this is a cast from a 32-bit integer to a Long type, and the only uses
Nate Begeman1e67d4d2004-08-19 08:07:50 +00002894 // of the cast are GEP instructions, then the cast does not need to be
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002895 // generated explicitly, it will be folded into the GEP.
2896 if (DestClass == cLong && SrcClass == cInt) {
2897 bool AllUsesAreGEPs = true;
2898 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
2899 if (!isa<GetElementPtrInst>(*I)) {
2900 AllUsesAreGEPs = false;
2901 break;
2902 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002903 if (AllUsesAreGEPs) return;
2904 }
Nate Begeman1e67d4d2004-08-19 08:07:50 +00002905
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002906 unsigned DestReg = getReg(CI);
2907 MachineBasicBlock::iterator MI = BB->end();
Nate Begeman1e67d4d2004-08-19 08:07:50 +00002908
2909 // If this is a cast from an byte, short, or int to an integer type of equal
2910 // or lesser width, and all uses of the cast are store instructions then dont
2911 // emit them, as the store instruction will implicitly not store the zero or
2912 // sign extended bytes.
2913 if (SrcClass <= cInt && SrcClass >= DestClass) {
2914 bool AllUsesAreStoresOrSetCC = true;
2915 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
2916 if (!isa<StoreInst>(*I) && !isa<SetCondInst>(*I)) {
2917 AllUsesAreStoresOrSetCC = false;
2918 break;
2919 }
2920 // Turn this cast directly into a move instruction, which the register
2921 // allocator will deal with.
2922 if (AllUsesAreStoresOrSetCC) {
2923 unsigned SrcReg = getReg(Op, BB, MI);
2924 BuildMI(*BB, MI, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
2925 return;
2926 }
2927 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002928 emitCastOperation(BB, MI, Op, CI.getType(), DestReg);
2929}
2930
2931/// emitCastOperation - Common code shared between visitCastInst and constant
2932/// expression cast support.
2933///
Misha Brukmana1dca552004-09-21 18:22:19 +00002934void PPC32ISel::emitCastOperation(MachineBasicBlock *MBB,
2935 MachineBasicBlock::iterator IP,
2936 Value *Src, const Type *DestTy,
2937 unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002938 const Type *SrcTy = Src->getType();
2939 unsigned SrcClass = getClassB(SrcTy);
2940 unsigned DestClass = getClassB(DestTy);
Misha Brukman7e898c32004-07-20 00:41:46 +00002941 unsigned SrcReg = getReg(Src, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002942
2943 // Implement casts to bool by using compare on the operand followed by set if
2944 // not zero on the result.
2945 if (DestTy == Type::BoolTy) {
2946 switch (SrcClass) {
2947 case cByte:
Misha Brukman422791f2004-06-21 17:41:12 +00002948 case cShort:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002949 case cInt: {
2950 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002951 BuildMI(*MBB, IP, PPC::ADDIC, 2, TmpReg).addReg(SrcReg).addSImm(-1);
2952 BuildMI(*MBB, IP, PPC::SUBFE, 2, DestReg).addReg(TmpReg).addReg(SrcReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002953 break;
2954 }
2955 case cLong: {
2956 unsigned TmpReg = makeAnotherReg(Type::IntTy);
2957 unsigned SrcReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002958 BuildMI(*MBB, IP, PPC::OR, 2, SrcReg2).addReg(SrcReg).addReg(SrcReg+1);
2959 BuildMI(*MBB, IP, PPC::ADDIC, 2, TmpReg).addReg(SrcReg2).addSImm(-1);
2960 BuildMI(*MBB, IP, PPC::SUBFE, 2, DestReg).addReg(TmpReg)
Misha Brukmanbf417a62004-07-20 20:43:05 +00002961 .addReg(SrcReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002962 break;
2963 }
Misha Brukman7e898c32004-07-20 00:41:46 +00002964 case cFP32:
2965 case cFP64:
Nate Begemanf2f07812004-08-29 08:19:32 +00002966 unsigned TmpReg = makeAnotherReg(Type::IntTy);
2967 unsigned ConstZero = getReg(ConstantFP::get(Type::DoubleTy, 0.0), BB, IP);
2968 BuildMI(*MBB, IP, PPC::FCMPU, PPC::CR7).addReg(SrcReg).addReg(ConstZero);
2969 BuildMI(*MBB, IP, PPC::MFCR, TmpReg);
2970 BuildMI(*MBB, IP, PPC::RLWINM, DestReg).addReg(TmpReg).addImm(31)
2971 .addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002972 }
2973 return;
2974 }
2975
Misha Brukman7e898c32004-07-20 00:41:46 +00002976 // Handle cast of Float -> Double
2977 if (SrcClass == cFP32 && DestClass == cFP64) {
Misha Brukman5b570812004-08-10 22:47:03 +00002978 BuildMI(*MBB, IP, PPC::FMR, 1, DestReg).addReg(SrcReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00002979 return;
2980 }
2981
2982 // Handle cast of Double -> Float
2983 if (SrcClass == cFP64 && DestClass == cFP32) {
Misha Brukman5b570812004-08-10 22:47:03 +00002984 BuildMI(*MBB, IP, PPC::FRSP, 1, DestReg).addReg(SrcReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00002985 return;
2986 }
2987
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002988 // Handle casts from integer to floating point now...
Misha Brukman7e898c32004-07-20 00:41:46 +00002989 if (DestClass == cFP32 || DestClass == cFP64) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002990
Misha Brukman422791f2004-06-21 17:41:12 +00002991 // Emit a library call for long to float conversion
2992 if (SrcClass == cLong) {
Misha Brukman7e898c32004-07-20 00:41:46 +00002993 Function *floatFn = (DestClass == cFP32) ? __floatdisfFn : __floatdidfFn;
Nate Begemanf2f07812004-08-29 08:19:32 +00002994 if (SrcTy->isSigned()) {
2995 std::vector<ValueRecord> Args;
2996 Args.push_back(ValueRecord(SrcReg, SrcTy));
2997 MachineInstr *TheCall =
2998 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
2999 doCall(ValueRecord(DestReg, DestTy), TheCall, Args, false);
3000 TM.CalledFunctions.insert(floatFn);
3001 } else {
3002 std::vector<ValueRecord> CmpArgs, ClrArgs, SetArgs;
3003 unsigned ZeroLong = getReg(ConstantUInt::get(SrcTy, 0));
3004 unsigned CondReg = makeAnotherReg(Type::IntTy);
3005
3006 // Update machine-CFG edges
3007 MachineBasicBlock *ClrMBB = new MachineBasicBlock(BB->getBasicBlock());
3008 MachineBasicBlock *SetMBB = new MachineBasicBlock(BB->getBasicBlock());
3009 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
3010 MachineBasicBlock *OldMBB = BB;
3011 ilist<MachineBasicBlock>::iterator It = BB; ++It;
3012 F->getBasicBlockList().insert(It, ClrMBB);
3013 F->getBasicBlockList().insert(It, SetMBB);
3014 F->getBasicBlockList().insert(It, PhiMBB);
3015 BB->addSuccessor(ClrMBB);
3016 BB->addSuccessor(SetMBB);
3017
3018 CmpArgs.push_back(ValueRecord(SrcReg, SrcTy));
3019 CmpArgs.push_back(ValueRecord(ZeroLong, SrcTy));
3020 MachineInstr *TheCall =
3021 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(__cmpdi2Fn, true);
3022 doCall(ValueRecord(CondReg, Type::IntTy), TheCall, CmpArgs, false);
3023 TM.CalledFunctions.insert(__cmpdi2Fn);
3024 BuildMI(*MBB, IP, PPC::CMPWI, 2, PPC::CR0).addReg(CondReg).addSImm(0);
3025 BuildMI(*MBB, IP, PPC::BLE, 2).addReg(PPC::CR0).addMBB(SetMBB);
3026
3027 // ClrMBB
3028 BB = ClrMBB;
3029 unsigned ClrReg = makeAnotherReg(DestTy);
3030 ClrArgs.push_back(ValueRecord(SrcReg, SrcTy));
3031 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
3032 doCall(ValueRecord(ClrReg, DestTy), TheCall, ClrArgs, false);
3033 TM.CalledFunctions.insert(floatFn);
3034 BuildMI(BB, PPC::B, 1).addMBB(PhiMBB);
3035 BB->addSuccessor(PhiMBB);
3036
3037 // SetMBB
3038 BB = SetMBB;
3039 unsigned SetReg = makeAnotherReg(DestTy);
3040 unsigned CallReg = makeAnotherReg(DestTy);
3041 unsigned ShiftedReg = makeAnotherReg(SrcTy);
3042 ConstantSInt *Const1 = ConstantSInt::get(Type::IntTy, 1);
3043 emitShiftOperation(BB, BB->end(), Src, Const1, false, SrcTy, ShiftedReg);
3044 SetArgs.push_back(ValueRecord(ShiftedReg, SrcTy));
3045 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
3046 doCall(ValueRecord(CallReg, DestTy), TheCall, SetArgs, false);
3047 TM.CalledFunctions.insert(floatFn);
3048 unsigned SetOpcode = (DestClass == cFP32) ? PPC::FADDS : PPC::FADD;
3049 BuildMI(BB, SetOpcode, 2, SetReg).addReg(CallReg).addReg(CallReg);
3050 BB->addSuccessor(PhiMBB);
3051
3052 // PhiMBB
3053 BB = PhiMBB;
3054 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(ClrReg).addMBB(ClrMBB)
3055 .addReg(SetReg).addMBB(SetMBB);
3056 }
Misha Brukman422791f2004-06-21 17:41:12 +00003057 return;
3058 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003059
Misha Brukman7e898c32004-07-20 00:41:46 +00003060 // Make sure we're dealing with a full 32 bits
3061 unsigned TmpReg = makeAnotherReg(Type::IntTy);
3062 promote32(TmpReg, ValueRecord(SrcReg, SrcTy));
3063
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003064 SrcReg = TmpReg;
Misha Brukman422791f2004-06-21 17:41:12 +00003065
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003066 // Spill the integer to memory and reload it from there.
Misha Brukman422791f2004-06-21 17:41:12 +00003067 // Also spill room for a special conversion constant
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003068 int ValueFrameIdx =
3069 F->getFrameInfo()->CreateStackObject(Type::DoubleTy, TM.getTargetData());
3070
Nate Begeman81d265d2004-08-19 05:20:54 +00003071 MachineConstantPool *CP = F->getConstantPool();
Misha Brukman422791f2004-06-21 17:41:12 +00003072 unsigned constantHi = makeAnotherReg(Type::IntTy);
Misha Brukman422791f2004-06-21 17:41:12 +00003073 unsigned TempF = makeAnotherReg(Type::DoubleTy);
3074
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003075 if (!SrcTy->isSigned()) {
Nate Begeman81d265d2004-08-19 05:20:54 +00003076 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, 0x1.000000p52);
3077 unsigned ConstF = getReg(CFP, BB, IP);
Nate Begemanf2f07812004-08-29 08:19:32 +00003078 BuildMI(*MBB, IP, PPC::LIS, 1, constantHi).addSImm(0x4330);
3079 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(constantHi),
Misha Brukman2fec9902004-06-21 20:22:03 +00003080 ValueFrameIdx);
Nate Begemanf2f07812004-08-29 08:19:32 +00003081 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(SrcReg),
Misha Brukman2fec9902004-06-21 20:22:03 +00003082 ValueFrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003083 addFrameReference(BuildMI(*MBB, IP, PPC::LFD, 2, TempF), ValueFrameIdx);
3084 BuildMI(*MBB, IP, PPC::FSUB, 2, DestReg).addReg(TempF).addReg(ConstF);
Misha Brukman422791f2004-06-21 17:41:12 +00003085 } else {
Nate Begeman81d265d2004-08-19 05:20:54 +00003086 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, 0x1.000008p52);
3087 unsigned ConstF = getReg(CFP, BB, IP);
Misha Brukman422791f2004-06-21 17:41:12 +00003088 unsigned TempLo = makeAnotherReg(Type::IntTy);
Nate Begemanf2f07812004-08-29 08:19:32 +00003089 BuildMI(*MBB, IP, PPC::LIS, 1, constantHi).addSImm(0x4330);
3090 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(constantHi),
Misha Brukman2fec9902004-06-21 20:22:03 +00003091 ValueFrameIdx);
Nate Begemanf2f07812004-08-29 08:19:32 +00003092 BuildMI(*MBB, IP, PPC::XORIS, 2, TempLo).addReg(SrcReg).addImm(0x8000);
3093 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(TempLo),
Misha Brukman2fec9902004-06-21 20:22:03 +00003094 ValueFrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003095 addFrameReference(BuildMI(*MBB, IP, PPC::LFD, 2, TempF), ValueFrameIdx);
3096 BuildMI(*MBB, IP, PPC::FSUB, 2, DestReg).addReg(TempF).addReg(ConstF);
Misha Brukman422791f2004-06-21 17:41:12 +00003097 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003098 return;
3099 }
3100
3101 // Handle casts from floating point to integer now...
Misha Brukman7e898c32004-07-20 00:41:46 +00003102 if (SrcClass == cFP32 || SrcClass == cFP64) {
Nate Begemanb64af912004-08-10 20:42:36 +00003103 static Function* const Funcs[] =
3104 { __fixsfdiFn, __fixdfdiFn, __fixunssfdiFn, __fixunsdfdiFn };
Misha Brukman422791f2004-06-21 17:41:12 +00003105 // emit library call
3106 if (DestClass == cLong) {
Nate Begemanb64af912004-08-10 20:42:36 +00003107 bool isDouble = SrcClass == cFP64;
3108 unsigned nameIndex = 2 * DestTy->isSigned() + isDouble;
Misha Brukman422791f2004-06-21 17:41:12 +00003109 std::vector<ValueRecord> Args;
3110 Args.push_back(ValueRecord(SrcReg, SrcTy));
Nate Begemanb64af912004-08-10 20:42:36 +00003111 Function *floatFn = Funcs[nameIndex];
Misha Brukman2fec9902004-06-21 20:22:03 +00003112 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003113 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003114 doCall(ValueRecord(DestReg, DestTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00003115 TM.CalledFunctions.insert(floatFn);
Misha Brukman422791f2004-06-21 17:41:12 +00003116 return;
3117 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003118
3119 int ValueFrameIdx =
Nate Begeman43d64ea2004-08-15 06:42:28 +00003120 F->getFrameInfo()->CreateStackObject(Type::DoubleTy, TM.getTargetData());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003121
Misha Brukman7e898c32004-07-20 00:41:46 +00003122 if (DestTy->isSigned()) {
Misha Brukman4c14f332004-07-23 01:11:19 +00003123 unsigned TempReg = makeAnotherReg(Type::DoubleTy);
3124
3125 // Convert to integer in the FP reg and store it to a stack slot
Nate Begemanf2f07812004-08-29 08:19:32 +00003126 BuildMI(*MBB, IP, PPC::FCTIWZ, 1, TempReg).addReg(SrcReg);
3127 addFrameReference(BuildMI(*MBB, IP, PPC::STFD, 3)
Misha Brukman4c14f332004-07-23 01:11:19 +00003128 .addReg(TempReg), ValueFrameIdx);
Misha Brukmanb097f212004-07-26 18:13:24 +00003129
3130 // There is no load signed byte opcode, so we must emit a sign extend for
3131 // that particular size. Make sure to source the new integer from the
3132 // correct offset.
Misha Brukman4c14f332004-07-23 01:11:19 +00003133 if (DestClass == cByte) {
3134 unsigned TempReg2 = makeAnotherReg(DestTy);
Nate Begemanf2f07812004-08-29 08:19:32 +00003135 addFrameReference(BuildMI(*MBB, IP, PPC::LBZ, 2, TempReg2),
Misha Brukmanb097f212004-07-26 18:13:24 +00003136 ValueFrameIdx, 7);
Nate Begemanf2f07812004-08-29 08:19:32 +00003137 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(TempReg2);
Misha Brukman4c14f332004-07-23 01:11:19 +00003138 } else {
Misha Brukmanb097f212004-07-26 18:13:24 +00003139 int offset = (DestClass == cShort) ? 6 : 4;
Misha Brukman5b570812004-08-10 22:47:03 +00003140 unsigned LoadOp = (DestClass == cShort) ? PPC::LHA : PPC::LWZ;
Nate Begemanf2f07812004-08-29 08:19:32 +00003141 addFrameReference(BuildMI(*MBB, IP, LoadOp, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003142 ValueFrameIdx, offset);
Misha Brukman4c14f332004-07-23 01:11:19 +00003143 }
Misha Brukman7e898c32004-07-20 00:41:46 +00003144 } else {
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003145 unsigned Zero = getReg(ConstantFP::get(Type::DoubleTy, 0.0f));
3146 double maxInt = (1LL << 32) - 1;
3147 unsigned MaxInt = getReg(ConstantFP::get(Type::DoubleTy, maxInt));
3148 double border = 1LL << 31;
3149 unsigned Border = getReg(ConstantFP::get(Type::DoubleTy, border));
3150 unsigned UseZero = makeAnotherReg(Type::DoubleTy);
3151 unsigned UseMaxInt = makeAnotherReg(Type::DoubleTy);
3152 unsigned UseChoice = makeAnotherReg(Type::DoubleTy);
3153 unsigned TmpReg = makeAnotherReg(Type::DoubleTy);
3154 unsigned TmpReg2 = makeAnotherReg(Type::DoubleTy);
3155 unsigned ConvReg = makeAnotherReg(Type::DoubleTy);
3156 unsigned IntTmp = makeAnotherReg(Type::IntTy);
3157 unsigned XorReg = makeAnotherReg(Type::IntTy);
3158 int FrameIdx =
3159 F->getFrameInfo()->CreateStackObject(SrcTy, TM.getTargetData());
3160 // Update machine-CFG edges
3161 MachineBasicBlock *XorMBB = new MachineBasicBlock(BB->getBasicBlock());
3162 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
3163 MachineBasicBlock *OldMBB = BB;
3164 ilist<MachineBasicBlock>::iterator It = BB; ++It;
3165 F->getBasicBlockList().insert(It, XorMBB);
3166 F->getBasicBlockList().insert(It, PhiMBB);
3167 BB->addSuccessor(XorMBB);
3168 BB->addSuccessor(PhiMBB);
3169
3170 // Convert from floating point to unsigned 32-bit value
3171 // Use 0 if incoming value is < 0.0
Nate Begemanf2f07812004-08-29 08:19:32 +00003172 BuildMI(*MBB, IP, PPC::FSEL, 3, UseZero).addReg(SrcReg).addReg(SrcReg)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003173 .addReg(Zero);
3174 // Use 2**32 - 1 if incoming value is >= 2**32
Nate Begemanf2f07812004-08-29 08:19:32 +00003175 BuildMI(*MBB, IP, PPC::FSUB, 2, UseMaxInt).addReg(MaxInt).addReg(SrcReg);
3176 BuildMI(*MBB, IP, PPC::FSEL, 3, UseChoice).addReg(UseMaxInt)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003177 .addReg(UseZero).addReg(MaxInt);
3178 // Subtract 2**31
Nate Begemanf2f07812004-08-29 08:19:32 +00003179 BuildMI(*MBB, IP, PPC::FSUB, 2, TmpReg).addReg(UseChoice).addReg(Border);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003180 // Use difference if >= 2**31
Nate Begemanf2f07812004-08-29 08:19:32 +00003181 BuildMI(*MBB, IP, PPC::FCMPU, 2, PPC::CR0).addReg(UseChoice)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003182 .addReg(Border);
Nate Begemanf2f07812004-08-29 08:19:32 +00003183 BuildMI(*MBB, IP, PPC::FSEL, 3, TmpReg2).addReg(TmpReg).addReg(TmpReg)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003184 .addReg(UseChoice);
3185 // Convert to integer
Nate Begemanf2f07812004-08-29 08:19:32 +00003186 BuildMI(*MBB, IP, PPC::FCTIWZ, 1, ConvReg).addReg(TmpReg2);
3187 addFrameReference(BuildMI(*MBB, IP, PPC::STFD, 3).addReg(ConvReg),
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003188 FrameIdx);
Misha Brukmanb097f212004-07-26 18:13:24 +00003189 if (DestClass == cByte) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003190 addFrameReference(BuildMI(*MBB, IP, PPC::LBZ, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003191 FrameIdx, 7);
3192 } else if (DestClass == cShort) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003193 addFrameReference(BuildMI(*MBB, IP, PPC::LHZ, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003194 FrameIdx, 6);
3195 } if (DestClass == cInt) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003196 addFrameReference(BuildMI(*MBB, IP, PPC::LWZ, 2, IntTmp),
Misha Brukmanb097f212004-07-26 18:13:24 +00003197 FrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003198 BuildMI(*MBB, IP, PPC::BLT, 2).addReg(PPC::CR0).addMBB(PhiMBB);
3199 BuildMI(*MBB, IP, PPC::B, 1).addMBB(XorMBB);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003200
Misha Brukmanb097f212004-07-26 18:13:24 +00003201 // XorMBB:
3202 // add 2**31 if input was >= 2**31
3203 BB = XorMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00003204 BuildMI(BB, PPC::XORIS, 2, XorReg).addReg(IntTmp).addImm(0x8000);
Misha Brukmanb097f212004-07-26 18:13:24 +00003205 XorMBB->addSuccessor(PhiMBB);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003206
Misha Brukmanb097f212004-07-26 18:13:24 +00003207 // PhiMBB:
3208 // DestReg = phi [ IntTmp, OldMBB ], [ XorReg, XorMBB ]
3209 BB = PhiMBB;
Misha Brukmand2cbb872004-08-19 21:00:12 +00003210 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(IntTmp).addMBB(OldMBB)
Misha Brukmanb097f212004-07-26 18:13:24 +00003211 .addReg(XorReg).addMBB(XorMBB);
3212 }
3213 }
3214 return;
3215 }
3216
3217 // Check our invariants
3218 assert((SrcClass <= cInt || SrcClass == cLong) &&
3219 "Unhandled source class for cast operation!");
3220 assert((DestClass <= cInt || DestClass == cLong) &&
3221 "Unhandled destination class for cast operation!");
3222
3223 bool sourceUnsigned = SrcTy->isUnsigned() || SrcTy == Type::BoolTy;
3224 bool destUnsigned = DestTy->isUnsigned();
3225
3226 // Unsigned -> Unsigned, clear if larger,
3227 if (sourceUnsigned && destUnsigned) {
3228 // handle long dest class now to keep switch clean
3229 if (DestClass == cLong) {
3230 if (SrcClass == cLong) {
Misha Brukman5b570812004-08-10 22:47:03 +00003231 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3232 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukmanb097f212004-07-26 18:13:24 +00003233 .addReg(SrcReg+1);
3234 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00003235 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
3236 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003237 .addReg(SrcReg);
3238 }
3239 return;
3240 }
3241
3242 // handle u{ byte, short, int } x u{ byte, short, int }
3243 unsigned clearBits = (SrcClass == cByte || DestClass == cByte) ? 24 : 16;
3244 switch (SrcClass) {
3245 case cByte:
3246 case cShort:
3247 if (SrcClass == DestClass)
Misha Brukman5b570812004-08-10 22:47:03 +00003248 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003249 else
Misha Brukman5b570812004-08-10 22:47:03 +00003250 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003251 .addImm(0).addImm(clearBits).addImm(31);
3252 break;
3253 case cLong:
3254 ++SrcReg;
3255 // Fall through
3256 case cInt:
3257 if (DestClass == cInt)
Misha Brukman5b570812004-08-10 22:47:03 +00003258 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003259 else
Misha Brukman5b570812004-08-10 22:47:03 +00003260 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003261 .addImm(0).addImm(clearBits).addImm(31);
3262 break;
3263 }
3264 return;
3265 }
3266
3267 // Signed -> Signed
3268 if (!sourceUnsigned && !destUnsigned) {
3269 // handle long dest class now to keep switch clean
3270 if (DestClass == cLong) {
3271 if (SrcClass == cLong) {
Misha Brukman5b570812004-08-10 22:47:03 +00003272 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3273 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukmanb097f212004-07-26 18:13:24 +00003274 .addReg(SrcReg+1);
3275 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00003276 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg).addReg(SrcReg).addImm(31);
3277 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003278 .addReg(SrcReg);
3279 }
3280 return;
3281 }
3282
3283 // handle { byte, short, int } x { byte, short, int }
3284 switch (SrcClass) {
3285 case cByte:
3286 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003287 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003288 else
Misha Brukman5b570812004-08-10 22:47:03 +00003289 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003290 break;
3291 case cShort:
3292 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003293 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003294 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003295 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003296 else
Misha Brukman5b570812004-08-10 22:47:03 +00003297 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003298 break;
3299 case cLong:
3300 ++SrcReg;
3301 // Fall through
3302 case cInt:
3303 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003304 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003305 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003306 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003307 else
Misha Brukman5b570812004-08-10 22:47:03 +00003308 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003309 break;
3310 }
3311 return;
3312 }
3313
3314 // Unsigned -> Signed
3315 if (sourceUnsigned && !destUnsigned) {
3316 // handle long dest class now to keep switch clean
3317 if (DestClass == cLong) {
3318 if (SrcClass == cLong) {
Misha Brukman5b570812004-08-10 22:47:03 +00003319 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3320 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg+1).
Misha Brukmanb097f212004-07-26 18:13:24 +00003321 addReg(SrcReg+1);
3322 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00003323 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
3324 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003325 .addReg(SrcReg);
3326 }
3327 return;
3328 }
3329
3330 // handle u{ byte, short, int } -> { byte, short, int }
3331 switch (SrcClass) {
3332 case cByte:
3333 if (DestClass == cByte)
3334 // uByte 255 -> signed byte == -1
Misha Brukman5b570812004-08-10 22:47:03 +00003335 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003336 else
3337 // uByte 255 -> signed short/int == 255
Misha Brukman5b570812004-08-10 22:47:03 +00003338 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg).addImm(0)
Misha Brukmanb097f212004-07-26 18:13:24 +00003339 .addImm(24).addImm(31);
3340 break;
3341 case cShort:
3342 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003343 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003344 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003345 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003346 else
Misha Brukman5b570812004-08-10 22:47:03 +00003347 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg).addImm(0)
Misha Brukmanb097f212004-07-26 18:13:24 +00003348 .addImm(16).addImm(31);
3349 break;
3350 case cLong:
3351 ++SrcReg;
3352 // Fall through
3353 case cInt:
3354 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003355 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003356 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003357 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003358 else
Misha Brukman5b570812004-08-10 22:47:03 +00003359 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003360 break;
3361 }
3362 return;
3363 }
3364
3365 // Signed -> Unsigned
3366 if (!sourceUnsigned && destUnsigned) {
3367 // handle long dest class now to keep switch clean
3368 if (DestClass == cLong) {
3369 if (SrcClass == cLong) {
Misha Brukman5b570812004-08-10 22:47:03 +00003370 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3371 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukmanb097f212004-07-26 18:13:24 +00003372 .addReg(SrcReg+1);
3373 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00003374 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg).addReg(SrcReg).addImm(31);
3375 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003376 .addReg(SrcReg);
3377 }
3378 return;
3379 }
3380
3381 // handle { byte, short, int } -> u{ byte, short, int }
3382 unsigned clearBits = (DestClass == cByte) ? 24 : 16;
3383 switch (SrcClass) {
3384 case cByte:
3385 case cShort:
3386 if (DestClass == cByte || DestClass == cShort)
3387 // sbyte -1 -> ubyte 0x000000FF
Misha Brukman5b570812004-08-10 22:47:03 +00003388 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003389 .addImm(0).addImm(clearBits).addImm(31);
3390 else
3391 // sbyte -1 -> ubyte 0xFFFFFFFF
Misha Brukman5b570812004-08-10 22:47:03 +00003392 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003393 break;
3394 case cLong:
3395 ++SrcReg;
3396 // Fall through
3397 case cInt:
3398 if (DestClass == cInt)
Misha Brukman5b570812004-08-10 22:47:03 +00003399 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003400 else
Misha Brukman5b570812004-08-10 22:47:03 +00003401 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003402 .addImm(0).addImm(clearBits).addImm(31);
3403 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00003404 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003405 return;
3406 }
3407
3408 // Anything we haven't handled already, we can't (yet) handle at all.
Misha Brukmanb097f212004-07-26 18:13:24 +00003409 std::cerr << "Unhandled cast from " << SrcTy->getDescription()
3410 << "to " << DestTy->getDescription() << '\n';
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003411 abort();
3412}
3413
3414/// visitVANextInst - Implement the va_next instruction...
3415///
Misha Brukmana1dca552004-09-21 18:22:19 +00003416void PPC32ISel::visitVANextInst(VANextInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003417 unsigned VAList = getReg(I.getOperand(0));
3418 unsigned DestReg = getReg(I);
3419
3420 unsigned Size;
Misha Brukman358829f2004-06-21 17:25:55 +00003421 switch (I.getArgType()->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003422 default:
3423 std::cerr << I;
3424 assert(0 && "Error: bad type for va_next instruction!");
3425 return;
3426 case Type::PointerTyID:
3427 case Type::UIntTyID:
3428 case Type::IntTyID:
3429 Size = 4;
3430 break;
3431 case Type::ULongTyID:
3432 case Type::LongTyID:
3433 case Type::DoubleTyID:
3434 Size = 8;
3435 break;
3436 }
3437
3438 // Increment the VAList pointer...
Misha Brukman5b570812004-08-10 22:47:03 +00003439 BuildMI(BB, PPC::ADDI, 2, DestReg).addReg(VAList).addSImm(Size);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003440}
3441
Misha Brukmana1dca552004-09-21 18:22:19 +00003442void PPC32ISel::visitVAArgInst(VAArgInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003443 unsigned VAList = getReg(I.getOperand(0));
3444 unsigned DestReg = getReg(I);
3445
Misha Brukman358829f2004-06-21 17:25:55 +00003446 switch (I.getType()->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003447 default:
3448 std::cerr << I;
3449 assert(0 && "Error: bad type for va_next instruction!");
3450 return;
3451 case Type::PointerTyID:
3452 case Type::UIntTyID:
3453 case Type::IntTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003454 BuildMI(BB, PPC::LWZ, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003455 break;
3456 case Type::ULongTyID:
3457 case Type::LongTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003458 BuildMI(BB, PPC::LWZ, 2, DestReg).addSImm(0).addReg(VAList);
3459 BuildMI(BB, PPC::LWZ, 2, DestReg+1).addSImm(4).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003460 break;
Misha Brukmanb097f212004-07-26 18:13:24 +00003461 case Type::FloatTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003462 BuildMI(BB, PPC::LFS, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukmanb097f212004-07-26 18:13:24 +00003463 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003464 case Type::DoubleTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003465 BuildMI(BB, PPC::LFD, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003466 break;
3467 }
3468}
3469
3470/// visitGetElementPtrInst - instruction-select GEP instructions
3471///
Misha Brukmana1dca552004-09-21 18:22:19 +00003472void PPC32ISel::visitGetElementPtrInst(GetElementPtrInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003473 if (canFoldGEPIntoLoadOrStore(&I))
3474 return;
3475
Nate Begeman645495d2004-09-23 05:31:33 +00003476 emitGEPOperation(BB, BB->end(), &I, false);
3477}
3478
Misha Brukman1013ef52004-07-21 20:09:08 +00003479/// emitGEPOperation - Common code shared between visitGetElementPtrInst and
3480/// constant expression GEP support.
3481///
Misha Brukmana1dca552004-09-21 18:22:19 +00003482void PPC32ISel::emitGEPOperation(MachineBasicBlock *MBB,
3483 MachineBasicBlock::iterator IP,
Nate Begeman645495d2004-09-23 05:31:33 +00003484 GetElementPtrInst *GEPI, bool GEPIsFolded) {
3485 // If we've already emitted this particular GEP, just return to avoid
3486 // multiple definitions of the base register.
Nate Begemana41fc772004-09-29 02:35:05 +00003487 if (GEPIsFolded && (GEPMap[GEPI].base != 0))
Nate Begeman645495d2004-09-23 05:31:33 +00003488 return;
Nate Begeman645495d2004-09-23 05:31:33 +00003489
3490 Value *Src = GEPI->getOperand(0);
3491 User::op_iterator IdxBegin = GEPI->op_begin()+1;
3492 User::op_iterator IdxEnd = GEPI->op_end();
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003493 const TargetData &TD = TM.getTargetData();
3494 const Type *Ty = Src->getType();
Misha Brukmane2eceb52004-07-23 16:08:20 +00003495 int64_t constValue = 0;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003496
3497 // Record the operations to emit the GEP in a vector so that we can emit them
3498 // after having analyzed the entire instruction.
Misha Brukmanb097f212004-07-26 18:13:24 +00003499 std::vector<CollapsedGepOp> ops;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003500
Misha Brukman1013ef52004-07-21 20:09:08 +00003501 // GEPs have zero or more indices; we must perform a struct access
3502 // or array access for each one.
3503 for (GetElementPtrInst::op_iterator oi = IdxBegin, oe = IdxEnd; oi != oe;
3504 ++oi) {
3505 Value *idx = *oi;
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003506 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00003507 // It's a struct access. idx is the index into the structure,
3508 // which names the field. Use the TargetData structure to
3509 // pick out what the layout of the structure is in memory.
3510 // Use the (constant) structure index's value to find the
3511 // right byte offset from the StructLayout class's list of
3512 // structure member offsets.
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003513 unsigned fieldIndex = cast<ConstantUInt>(idx)->getValue();
Misha Brukmane2eceb52004-07-23 16:08:20 +00003514
3515 // StructType member offsets are always constant values. Add it to the
3516 // running total.
Nate Begeman645495d2004-09-23 05:31:33 +00003517 constValue += TD.getStructLayout(StTy)->MemberOffsets[fieldIndex];
Misha Brukmane2eceb52004-07-23 16:08:20 +00003518
Nate Begeman645495d2004-09-23 05:31:33 +00003519 // The next type is the member of the structure selected by the index.
Misha Brukmane2eceb52004-07-23 16:08:20 +00003520 Ty = StTy->getElementType (fieldIndex);
Nate Begeman645495d2004-09-23 05:31:33 +00003521 } else if (const SequentialType *SqTy = dyn_cast<SequentialType>(Ty)) {
Misha Brukman313efcb2004-07-09 15:45:07 +00003522 // Many GEP instructions use a [cast (int/uint) to LongTy] as their
3523 // operand. Handle this case directly now...
3524 if (CastInst *CI = dyn_cast<CastInst>(idx))
3525 if (CI->getOperand(0)->getType() == Type::IntTy ||
3526 CI->getOperand(0)->getType() == Type::UIntTy)
3527 idx = CI->getOperand(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00003528
Misha Brukmane2eceb52004-07-23 16:08:20 +00003529 // It's an array or pointer access: [ArraySize x ElementType].
3530 // We want to add basePtrReg to (idxReg * sizeof ElementType). First, we
3531 // must find the size of the pointed-to type (Not coincidentally, the next
3532 // type is the type of the elements in the array).
Misha Brukman1013ef52004-07-21 20:09:08 +00003533 Ty = SqTy->getElementType();
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003534 unsigned elementSize = TD.getTypeSize(Ty);
Misha Brukman1013ef52004-07-21 20:09:08 +00003535
Misha Brukmane2eceb52004-07-23 16:08:20 +00003536 if (ConstantInt *C = dyn_cast<ConstantInt>(idx)) {
Misha Brukmane2eceb52004-07-23 16:08:20 +00003537 if (ConstantSInt *CS = dyn_cast<ConstantSInt>(C))
3538 constValue += CS->getValue() * elementSize;
3539 else if (ConstantUInt *CU = dyn_cast<ConstantUInt>(C))
3540 constValue += CU->getValue() * elementSize;
3541 else
3542 assert(0 && "Invalid ConstantInt GEP index type!");
3543 } else {
Nate Begeman645495d2004-09-23 05:31:33 +00003544 // Push current gep state to this point as an add and multiply
3545 ops.push_back(CollapsedGepOp(
3546 ConstantSInt::get(Type::IntTy, constValue),
3547 idx, ConstantUInt::get(Type::UIntTy, elementSize)));
3548
Misha Brukmane2eceb52004-07-23 16:08:20 +00003549 constValue = 0;
Misha Brukman313efcb2004-07-09 15:45:07 +00003550 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003551 }
Misha Brukmane2eceb52004-07-23 16:08:20 +00003552 }
Misha Brukmane2eceb52004-07-23 16:08:20 +00003553 // Emit instructions for all the collapsed ops
Nate Begeman645495d2004-09-23 05:31:33 +00003554 unsigned indexReg = 0;
Misha Brukmanb097f212004-07-26 18:13:24 +00003555 for(std::vector<CollapsedGepOp>::iterator cgo_i = ops.begin(),
Misha Brukmane2eceb52004-07-23 16:08:20 +00003556 cgo_e = ops.end(); cgo_i != cgo_e; ++cgo_i) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003557 CollapsedGepOp& cgo = *cgo_i;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003558
Nate Begeman645495d2004-09-23 05:31:33 +00003559 unsigned TmpReg1 = makeAnotherReg(Type::IntTy);
3560 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
3561 doMultiplyConst(MBB, IP, TmpReg1, cgo.index, cgo.size);
Nate Begemanb816f022004-10-07 22:30:03 +00003562 emitBinaryConstOperation(MBB, IP, TmpReg1, cgo.offset, 0, TmpReg2);
Nate Begeman645495d2004-09-23 05:31:33 +00003563
3564 if (indexReg == 0)
3565 indexReg = TmpReg2;
3566 else {
3567 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
3568 BuildMI(*MBB, IP, PPC::ADD, 2, TmpReg3).addReg(indexReg).addReg(TmpReg2);
3569 indexReg = TmpReg3;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003570 }
Misha Brukman2fec9902004-06-21 20:22:03 +00003571 }
Nate Begeman645495d2004-09-23 05:31:33 +00003572
3573 // We now have a base register, an index register, and possibly a constant
3574 // remainder. If the GEP is going to be folded, we try to generate the
3575 // optimal addressing mode.
3576 unsigned TargetReg = getReg(GEPI, MBB, IP);
3577 unsigned basePtrReg = getReg(Src, MBB, IP);
Misha Brukmane2eceb52004-07-23 16:08:20 +00003578 ConstantSInt *remainder = ConstantSInt::get(Type::IntTy, constValue);
3579
Misha Brukmanb097f212004-07-26 18:13:24 +00003580 // If we are emitting this during a fold, copy the current base register to
3581 // the target, and save the current constant offset so the folding load or
3582 // store can try and use it as an immediate.
3583 if (GEPIsFolded) {
Nate Begeman645495d2004-09-23 05:31:33 +00003584 if (indexReg == 0) {
Nate Begemanb816f022004-10-07 22:30:03 +00003585 if (!canUseAsImmediateForOpcode(remainder, 0, false)) {
Nate Begeman645495d2004-09-23 05:31:33 +00003586 indexReg = getReg(remainder, MBB, IP);
3587 remainder = 0;
Nate Begemanb64af912004-08-10 20:42:36 +00003588 }
Nate Begeman645495d2004-09-23 05:31:33 +00003589 } else {
3590 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Nate Begemanb816f022004-10-07 22:30:03 +00003591 emitBinaryConstOperation(MBB, IP, indexReg, remainder, 0, TmpReg);
Nate Begeman645495d2004-09-23 05:31:33 +00003592 indexReg = TmpReg;
3593 remainder = 0;
Nate Begemanb64af912004-08-10 20:42:36 +00003594 }
Misha Brukman5b570812004-08-10 22:47:03 +00003595 BuildMI (*MBB, IP, PPC::OR, 2, TargetReg).addReg(basePtrReg)
Nate Begemanb64af912004-08-10 20:42:36 +00003596 .addReg(basePtrReg);
Nate Begeman645495d2004-09-23 05:31:33 +00003597 GEPMap[GEPI] = FoldedGEP(TargetReg, indexReg, remainder);
Misha Brukmanb097f212004-07-26 18:13:24 +00003598 return;
3599 }
Nate Begemanb64af912004-08-10 20:42:36 +00003600
Nate Begeman645495d2004-09-23 05:31:33 +00003601 // We're not folding, so collapse the base, index, and any remainder into the
3602 // destination register.
3603 if (indexReg != 0) {
Nate Begemanb64af912004-08-10 20:42:36 +00003604 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Nate Begeman645495d2004-09-23 05:31:33 +00003605 BuildMI(*MBB, IP, PPC::ADD, 2, TmpReg).addReg(indexReg).addReg(basePtrReg);
Nate Begemanb64af912004-08-10 20:42:36 +00003606 basePtrReg = TmpReg;
3607 }
Nate Begemanb816f022004-10-07 22:30:03 +00003608 emitBinaryConstOperation(MBB, IP, basePtrReg, remainder, 0, TargetReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003609}
3610
3611/// visitAllocaInst - If this is a fixed size alloca, allocate space from the
3612/// frame manager, otherwise do it the hard way.
3613///
Misha Brukmana1dca552004-09-21 18:22:19 +00003614void PPC32ISel::visitAllocaInst(AllocaInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003615 // If this is a fixed size alloca in the entry block for the function, we
3616 // statically stack allocate the space, so we don't need to do anything here.
3617 //
3618 if (dyn_castFixedAlloca(&I)) return;
3619
3620 // Find the data size of the alloca inst's getAllocatedType.
3621 const Type *Ty = I.getAllocatedType();
3622 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
3623
3624 // Create a register to hold the temporary result of multiplying the type size
3625 // constant by the variable amount.
3626 unsigned TotalSizeReg = makeAnotherReg(Type::UIntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003627
3628 // TotalSizeReg = mul <numelements>, <TypeSize>
3629 MachineBasicBlock::iterator MBBI = BB->end();
Misha Brukman1013ef52004-07-21 20:09:08 +00003630 ConstantUInt *CUI = ConstantUInt::get(Type::UIntTy, TySize);
3631 doMultiplyConst(BB, MBBI, TotalSizeReg, I.getArraySize(), CUI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003632
3633 // AddedSize = add <TotalSizeReg>, 15
3634 unsigned AddedSizeReg = makeAnotherReg(Type::UIntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003635 BuildMI(BB, PPC::ADDI, 2, AddedSizeReg).addReg(TotalSizeReg).addSImm(15);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003636
3637 // AlignedSize = and <AddedSize>, ~15
3638 unsigned AlignedSize = makeAnotherReg(Type::UIntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003639 BuildMI(BB, PPC::RLWINM, 4, AlignedSize).addReg(AddedSizeReg).addImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00003640 .addImm(0).addImm(27);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003641
3642 // Subtract size from stack pointer, thereby allocating some space.
Misha Brukman5b570812004-08-10 22:47:03 +00003643 BuildMI(BB, PPC::SUB, 2, PPC::R1).addReg(PPC::R1).addReg(AlignedSize);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003644
3645 // Put a pointer to the space into the result register, by copying
3646 // the stack pointer.
Misha Brukman5b570812004-08-10 22:47:03 +00003647 BuildMI(BB, PPC::OR, 2, getReg(I)).addReg(PPC::R1).addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003648
3649 // Inform the Frame Information that we have just allocated a variable-sized
3650 // object.
3651 F->getFrameInfo()->CreateVariableSizedObject();
3652}
3653
3654/// visitMallocInst - Malloc instructions are code generated into direct calls
3655/// to the library malloc.
3656///
Misha Brukmana1dca552004-09-21 18:22:19 +00003657void PPC32ISel::visitMallocInst(MallocInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003658 unsigned AllocSize = TM.getTargetData().getTypeSize(I.getAllocatedType());
3659 unsigned Arg;
3660
3661 if (ConstantUInt *C = dyn_cast<ConstantUInt>(I.getOperand(0))) {
3662 Arg = getReg(ConstantUInt::get(Type::UIntTy, C->getValue() * AllocSize));
3663 } else {
3664 Arg = makeAnotherReg(Type::UIntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003665 MachineBasicBlock::iterator MBBI = BB->end();
Misha Brukman1013ef52004-07-21 20:09:08 +00003666 ConstantUInt *CUI = ConstantUInt::get(Type::UIntTy, AllocSize);
3667 doMultiplyConst(BB, MBBI, Arg, I.getOperand(0), CUI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003668 }
3669
3670 std::vector<ValueRecord> Args;
3671 Args.push_back(ValueRecord(Arg, Type::UIntTy));
Misha Brukman2fec9902004-06-21 20:22:03 +00003672 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003673 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(mallocFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003674 doCall(ValueRecord(getReg(I), I.getType()), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00003675 TM.CalledFunctions.insert(mallocFn);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003676}
3677
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003678/// visitFreeInst - Free instructions are code gen'd to call the free libc
3679/// function.
3680///
Misha Brukmana1dca552004-09-21 18:22:19 +00003681void PPC32ISel::visitFreeInst(FreeInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003682 std::vector<ValueRecord> Args;
3683 Args.push_back(ValueRecord(I.getOperand(0)));
Misha Brukman2fec9902004-06-21 20:22:03 +00003684 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003685 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(freeFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003686 doCall(ValueRecord(0, Type::VoidTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00003687 TM.CalledFunctions.insert(freeFn);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003688}
3689
Misha Brukman3d9a6c22004-08-11 00:09:42 +00003690/// createPPC32ISelSimple - This pass converts an LLVM function into a machine
3691/// code representation is a very simple peep-hole fashion.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003692///
Misha Brukman3d9a6c22004-08-11 00:09:42 +00003693FunctionPass *llvm::createPPC32ISelSimple(TargetMachine &TM) {
Misha Brukmana1dca552004-09-21 18:22:19 +00003694 return new PPC32ISel(TM);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003695}