blob: 64a3dc73ceef88709b911e5b045828e19782f9fa [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
215 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000234 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
277def brtarget : Operand<OtherVT>;
278
Evan Chenga8e29892007-01-19 07:51:42 +0000279// A list of registers separated by comma. Used by load/store multiple.
280def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000281 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000282 let PrintMethod = "printRegisterList";
283}
284
Bill Wendling59914872010-11-08 00:39:58 +0000285def RegListAsmOperand : AsmOperandClass {
286 let Name = "RegList";
287 let SuperClasses = [];
288}
289
Evan Chenga8e29892007-01-19 07:51:42 +0000290// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
291def cpinst_operand : Operand<i32> {
292 let PrintMethod = "printCPInstOperand";
293}
294
295def jtblock_operand : Operand<i32> {
296 let PrintMethod = "printJTBlockOperand";
297}
Evan Cheng66ac5312009-07-25 00:33:29 +0000298def jt2block_operand : Operand<i32> {
299 let PrintMethod = "printJT2BlockOperand";
300}
Evan Chenga8e29892007-01-19 07:51:42 +0000301
302// Local PC labels.
303def pclabel : Operand<i32> {
304 let PrintMethod = "printPCLabel";
305}
306
Owen Anderson498ec202010-10-27 22:49:00 +0000307def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000308 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000309}
310
Jim Grosbachb35ad412010-10-13 19:56:10 +0000311// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
312def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
313 int32_t v = (int32_t)N->getZExtValue();
314 return v == 8 || v == 16 || v == 24; }]> {
315 string EncoderMethod = "getRotImmOpValue";
316}
317
Bob Wilson22f5dc72010-08-16 18:27:34 +0000318// shift_imm: An integer that encodes a shift amount and the type of shift
319// (currently either asr or lsl) using the same encoding used for the
320// immediates in so_reg operands.
321def shift_imm : Operand<i32> {
322 let PrintMethod = "printShiftImmOperand";
323}
324
Evan Chenga8e29892007-01-19 07:51:42 +0000325// shifter_operand operands: so_reg and so_imm.
326def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000327 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000328 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000329 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000330 let PrintMethod = "printSORegOperand";
331 let MIOperandInfo = (ops GPR, GPR, i32imm);
332}
Evan Chengf40deed2010-10-27 23:41:30 +0000333def shift_so_reg : Operand<i32>, // reg reg imm
334 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
335 [shl,srl,sra,rotr]> {
336 string EncoderMethod = "getSORegOpValue";
337 let PrintMethod = "printSORegOperand";
338 let MIOperandInfo = (ops GPR, GPR, i32imm);
339}
Evan Chenga8e29892007-01-19 07:51:42 +0000340
341// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
342// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
343// represented in the imm field in the same 12-bit form that they are encoded
344// into so_imm instructions: the 8-bit immediate is the least significant bits
345// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000346def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000347 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000348 let PrintMethod = "printSOImmOperand";
349}
350
Evan Chengc70d1842007-03-20 08:11:30 +0000351// Break so_imm's up into two pieces. This handles immediates with up to 16
352// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
353// get the first/second pieces.
354def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000355 PatLeaf<(imm), [{
356 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
357 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000358 let PrintMethod = "printSOImm2PartOperand";
359}
360
361def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000362 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000364}]>;
365
366def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000367 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000369}]>;
370
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000371def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
372 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
373 }]> {
374 let PrintMethod = "printSOImm2PartOperand";
375}
376
377def so_neg_imm2part_1 : SDNodeXForm<imm, [{
378 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
379 return CurDAG->getTargetConstant(V, MVT::i32);
380}]>;
381
382def so_neg_imm2part_2 : SDNodeXForm<imm, [{
383 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
384 return CurDAG->getTargetConstant(V, MVT::i32);
385}]>;
386
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000387/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
388def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
389 return (int32_t)N->getZExtValue() < 32;
390}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000391
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000392/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
393def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
394 return (int32_t)N->getZExtValue() < 32;
395}]> {
396 string EncoderMethod = "getImmMinusOneOpValue";
397}
398
Evan Chenga8e29892007-01-19 07:51:42 +0000399// Define ARM specific addressing modes.
400
Jim Grosbach3e556122010-10-26 22:37:02 +0000401
402// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000403//
Jim Grosbach3e556122010-10-26 22:37:02 +0000404def addrmode_imm12 : Operand<i32>,
405 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000406 // 12-bit immediate operand. Note that instructions using this encode
407 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
408 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000409
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000410 string EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000411 let PrintMethod = "printAddrModeImm12Operand";
412 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000413}
Jim Grosbach3e556122010-10-26 22:37:02 +0000414// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000415//
Jim Grosbach3e556122010-10-26 22:37:02 +0000416def ldst_so_reg : Operand<i32>,
417 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Jim Grosbach54fea632010-11-09 17:20:53 +0000418 string EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000419 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000420 let PrintMethod = "printAddrMode2Operand";
421 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
422}
423
Jim Grosbach3e556122010-10-26 22:37:02 +0000424// addrmode2 := reg +/- imm12
425// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000426//
427def addrmode2 : Operand<i32>,
428 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
429 let PrintMethod = "printAddrMode2Operand";
430 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
431}
432
433def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000434 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
435 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000436 let PrintMethod = "printAddrMode2OffsetOperand";
437 let MIOperandInfo = (ops GPR, i32imm);
438}
439
440// addrmode3 := reg +/- reg
441// addrmode3 := reg +/- imm8
442//
443def addrmode3 : Operand<i32>,
444 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
445 let PrintMethod = "printAddrMode3Operand";
446 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
447}
448
449def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000450 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
451 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000452 let PrintMethod = "printAddrMode3OffsetOperand";
453 let MIOperandInfo = (ops GPR, i32imm);
454}
455
Jim Grosbache6913602010-11-03 01:01:43 +0000456// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000457//
Jim Grosbache6913602010-11-03 01:01:43 +0000458def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
459 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000460}
461
Bill Wendling59914872010-11-08 00:39:58 +0000462def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000463 let Name = "MemMode5";
464 let SuperClasses = [];
465}
466
Evan Chenga8e29892007-01-19 07:51:42 +0000467// addrmode5 := reg +/- imm8*4
468//
469def addrmode5 : Operand<i32>,
470 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
471 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000472 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000473 let ParserMatchClass = MemMode5AsmOperand;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000474 string EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Bob Wilson8b024a52009-07-01 23:16:05 +0000477// addrmode6 := reg with optional writeback
478//
479def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000480 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000481 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000482 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersona2b50b32010-11-02 22:28:01 +0000483 string EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000484}
485
486def am6offset : Operand<i32> {
487 let PrintMethod = "printAddrMode6OffsetOperand";
488 let MIOperandInfo = (ops GPR);
Owen Andersona2b50b32010-11-02 22:28:01 +0000489 string EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000490}
491
Evan Chenga8e29892007-01-19 07:51:42 +0000492// addrmodepc := pc + reg
493//
494def addrmodepc : Operand<i32>,
495 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
496 let PrintMethod = "printAddrModePCOperand";
497 let MIOperandInfo = (ops GPR, i32imm);
498}
499
Bob Wilson4f38b382009-08-21 21:58:55 +0000500def nohash_imm : Operand<i32> {
501 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000502}
503
Evan Chenga8e29892007-01-19 07:51:42 +0000504//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000505
Evan Cheng37f25d92008-08-28 23:39:26 +0000506include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000507
508//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000509// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000510//
511
Evan Cheng3924f782008-08-29 07:36:24 +0000512/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000513/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000514multiclass AsI1_bin_irs<bits<4> opcod, string opc,
515 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
516 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000517 // The register-immediate version is re-materializable. This is useful
518 // in particular for taking the address of a local.
519 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000520 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
521 iii, opc, "\t$Rd, $Rn, $imm",
522 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
523 bits<4> Rd;
524 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000525 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000526 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000527 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000528 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000529 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000530 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000531 }
Jim Grosbach62547262010-10-11 18:51:51 +0000532 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
533 iir, opc, "\t$Rd, $Rn, $Rm",
534 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000535 bits<4> Rd;
536 bits<4> Rn;
537 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000538 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000539 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000540 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000541 let Inst{15-12} = Rd;
542 let Inst{11-4} = 0b00000000;
543 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000544 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000545 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
546 iis, opc, "\t$Rd, $Rn, $shift",
547 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000548 bits<4> Rd;
549 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000550 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000551 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000552 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000553 let Inst{15-12} = Rd;
554 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000555 }
Evan Chenga8e29892007-01-19 07:51:42 +0000556}
557
Evan Cheng1e249e32009-06-25 20:59:23 +0000558/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000559/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000560let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000561multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
562 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
563 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000564 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
565 iii, opc, "\t$Rd, $Rn, $imm",
566 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
567 bits<4> Rd;
568 bits<4> Rn;
569 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000570 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000571 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000572 let Inst{19-16} = Rn;
573 let Inst{15-12} = Rd;
574 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000576 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
577 iir, opc, "\t$Rd, $Rn, $Rm",
578 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
579 bits<4> Rd;
580 bits<4> Rn;
581 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000582 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000583 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000584 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000585 let Inst{19-16} = Rn;
586 let Inst{15-12} = Rd;
587 let Inst{11-4} = 0b00000000;
588 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000589 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000590 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
591 iis, opc, "\t$Rd, $Rn, $shift",
592 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
593 bits<4> Rd;
594 bits<4> Rn;
595 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000596 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000597 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000598 let Inst{19-16} = Rn;
599 let Inst{15-12} = Rd;
600 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000601 }
Evan Cheng071a2792007-09-11 19:55:27 +0000602}
Evan Chengc85e8322007-07-05 07:13:32 +0000603}
604
605/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000606/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000607/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000608let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000609multiclass AI1_cmp_irs<bits<4> opcod, string opc,
610 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
611 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000612 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
613 opc, "\t$Rn, $imm",
614 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000615 bits<4> Rn;
616 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000617 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000618 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000619 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000620 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000621 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 }
623 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
624 opc, "\t$Rn, $Rm",
625 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000626 bits<4> Rn;
627 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000628 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000629 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000630 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000631 let Inst{19-16} = Rn;
632 let Inst{15-12} = 0b0000;
633 let Inst{11-4} = 0b00000000;
634 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000635 }
636 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
637 opc, "\t$Rn, $shift",
638 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000639 bits<4> Rn;
640 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000641 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000642 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000643 let Inst{19-16} = Rn;
644 let Inst{15-12} = 0b0000;
645 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000646 }
Evan Cheng071a2792007-09-11 19:55:27 +0000647}
Evan Chenga8e29892007-01-19 07:51:42 +0000648}
649
Evan Cheng576a3962010-09-25 00:49:35 +0000650/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000651/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000652/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000653multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000654 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
655 IIC_iEXTr, opc, "\t$Rd, $Rm",
656 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000657 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000658 bits<4> Rd;
659 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000660 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000661 let Inst{15-12} = Rd;
662 let Inst{11-10} = 0b00;
663 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000664 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000665 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
666 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
667 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000668 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000669 bits<4> Rd;
670 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000671 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000672 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000673 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000674 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000675 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000676 }
Evan Chenga8e29892007-01-19 07:51:42 +0000677}
678
Evan Cheng576a3962010-09-25 00:49:35 +0000679multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000680 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
681 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000682 [/* For disassembly only; pattern left blank */]>,
683 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000684 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000685 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000686 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000687 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
688 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000689 [/* For disassembly only; pattern left blank */]>,
690 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000691 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000692 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000693 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000694 }
695}
696
Evan Cheng576a3962010-09-25 00:49:35 +0000697/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000698/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000699multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000700 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
701 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
702 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000703 Requires<[IsARM, HasV6]> {
704 let Inst{11-10} = 0b00;
705 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000706 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
707 rot_imm:$rot),
708 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
709 [(set GPR:$Rd, (opnode GPR:$Rn,
710 (rotr GPR:$Rm, rot_imm:$rot)))]>,
711 Requires<[IsARM, HasV6]> {
712 bits<4> Rn;
713 bits<2> rot;
714 let Inst{19-16} = Rn;
715 let Inst{11-10} = rot;
716 }
Evan Chenga8e29892007-01-19 07:51:42 +0000717}
718
Johnny Chen2ec5e492010-02-22 21:50:40 +0000719// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000720multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000721 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
722 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000723 [/* For disassembly only; pattern left blank */]>,
724 Requires<[IsARM, HasV6]> {
725 let Inst{11-10} = 0b00;
726 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000727 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
728 rot_imm:$rot),
729 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000730 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000731 Requires<[IsARM, HasV6]> {
732 bits<4> Rn;
733 bits<2> rot;
734 let Inst{19-16} = Rn;
735 let Inst{11-10} = rot;
736 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000737}
738
Evan Cheng62674222009-06-25 23:34:10 +0000739/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
740let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000741multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
742 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000743 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
744 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
745 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000746 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000747 bits<4> Rd;
748 bits<4> Rn;
749 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000750 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000751 let Inst{15-12} = Rd;
752 let Inst{19-16} = Rn;
753 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000754 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000755 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
756 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
757 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000758 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000759 bits<4> Rd;
760 bits<4> Rn;
761 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000762 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000763 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000764 let isCommutable = Commutable;
765 let Inst{3-0} = Rm;
766 let Inst{15-12} = Rd;
767 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000768 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000769 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
770 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
771 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000772 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000773 bits<4> Rd;
774 bits<4> Rn;
775 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000777 let Inst{11-0} = shift;
778 let Inst{15-12} = Rd;
779 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000780 }
Jim Grosbache5165492009-11-09 00:11:35 +0000781}
782// Carry setting variants
783let Defs = [CPSR] in {
784multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
785 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000786 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
787 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
788 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000789 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000790 bits<4> Rd;
791 bits<4> Rn;
792 bits<12> imm;
793 let Inst{15-12} = Rd;
794 let Inst{19-16} = Rn;
795 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000796 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000797 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000798 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000799 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
800 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
801 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000802 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000803 bits<4> Rd;
804 bits<4> Rn;
805 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000806 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000807 let isCommutable = Commutable;
808 let Inst{3-0} = Rm;
809 let Inst{15-12} = Rd;
810 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000811 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000812 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000813 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000814 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
815 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
816 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000817 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000818 bits<4> Rd;
819 bits<4> Rn;
820 bits<12> shift;
821 let Inst{11-0} = shift;
822 let Inst{15-12} = Rd;
823 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000824 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000825 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000826 }
Evan Cheng071a2792007-09-11 19:55:27 +0000827}
Evan Chengc85e8322007-07-05 07:13:32 +0000828}
Jim Grosbache5165492009-11-09 00:11:35 +0000829}
Evan Chengc85e8322007-07-05 07:13:32 +0000830
Jim Grosbach3e556122010-10-26 22:37:02 +0000831let canFoldAsLoad = 1, isReMaterializable = 1 in {
832multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
833 InstrItinClass iir, PatFrag opnode> {
834 // Note: We use the complex addrmode_imm12 rather than just an input
835 // GPR and a constrained immediate so that we can use this to match
836 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000837 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000838 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
839 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000840 bits<4> Rt;
841 bits<17> addr;
842 let Inst{23} = addr{12}; // U (add = ('U' == 1))
843 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000844 let Inst{15-12} = Rt;
845 let Inst{11-0} = addr{11-0}; // imm12
846 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000847 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000848 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
849 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000850 bits<4> Rt;
851 bits<17> shift;
852 let Inst{23} = shift{12}; // U (add = ('U' == 1))
853 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000854 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000855 let Inst{11-0} = shift{11-0};
856 }
857}
858}
859
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000860multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
861 InstrItinClass iir, PatFrag opnode> {
862 // Note: We use the complex addrmode_imm12 rather than just an input
863 // GPR and a constrained immediate so that we can use this to match
864 // frame index references and avoid matching constant pool references.
865 def i12 : AIldst1<0b010, opc22, 0, (outs),
866 (ins GPR:$Rt, addrmode_imm12:$addr),
867 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
868 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
869 bits<4> Rt;
870 bits<17> addr;
871 let Inst{23} = addr{12}; // U (add = ('U' == 1))
872 let Inst{19-16} = addr{16-13}; // Rn
873 let Inst{15-12} = Rt;
874 let Inst{11-0} = addr{11-0}; // imm12
875 }
876 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
877 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
878 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
879 bits<4> Rt;
880 bits<17> shift;
881 let Inst{23} = shift{12}; // U (add = ('U' == 1))
882 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000883 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000884 let Inst{11-0} = shift{11-0};
885 }
886}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000887//===----------------------------------------------------------------------===//
888// Instructions
889//===----------------------------------------------------------------------===//
890
Evan Chenga8e29892007-01-19 07:51:42 +0000891//===----------------------------------------------------------------------===//
892// Miscellaneous Instructions.
893//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000894
Evan Chenga8e29892007-01-19 07:51:42 +0000895/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
896/// the function. The first operand is the ID# for this instruction, the second
897/// is the index into the MachineConstantPool that this is, the third is the
898/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000899let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000900def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000901PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000902 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000903
Jim Grosbach4642ad32010-02-22 23:10:38 +0000904// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
905// from removing one half of the matched pairs. That breaks PEI, which assumes
906// these will always be in pairs, and asserts if it finds otherwise. Better way?
907let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000908def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000909PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000910 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000911
Jim Grosbach64171712010-02-16 21:07:46 +0000912def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000913PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000914 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000915}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000916
Johnny Chenf4d81052010-02-12 22:53:19 +0000917def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000918 [/* For disassembly only; pattern left blank */]>,
919 Requires<[IsARM, HasV6T2]> {
920 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000921 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000922 let Inst{7-0} = 0b00000000;
923}
924
Johnny Chenf4d81052010-02-12 22:53:19 +0000925def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
926 [/* For disassembly only; pattern left blank */]>,
927 Requires<[IsARM, HasV6T2]> {
928 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000929 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000930 let Inst{7-0} = 0b00000001;
931}
932
933def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
934 [/* For disassembly only; pattern left blank */]>,
935 Requires<[IsARM, HasV6T2]> {
936 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000937 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000938 let Inst{7-0} = 0b00000010;
939}
940
941def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
942 [/* For disassembly only; pattern left blank */]>,
943 Requires<[IsARM, HasV6T2]> {
944 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000945 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000946 let Inst{7-0} = 0b00000011;
947}
948
Johnny Chen2ec5e492010-02-22 21:50:40 +0000949def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
950 "\t$dst, $a, $b",
951 [/* For disassembly only; pattern left blank */]>,
952 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000953 bits<4> Rd;
954 bits<4> Rn;
955 bits<4> Rm;
956 let Inst{3-0} = Rm;
957 let Inst{15-12} = Rd;
958 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000959 let Inst{27-20} = 0b01101000;
960 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000961 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000962}
963
Johnny Chenf4d81052010-02-12 22:53:19 +0000964def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
965 [/* For disassembly only; pattern left blank */]>,
966 Requires<[IsARM, HasV6T2]> {
967 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000968 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000969 let Inst{7-0} = 0b00000100;
970}
971
Johnny Chenc6f7b272010-02-11 18:12:29 +0000972// The i32imm operand $val can be used by a debugger to store more information
973// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000974def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000975 [/* For disassembly only; pattern left blank */]>,
976 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000977 bits<16> val;
978 let Inst{3-0} = val{3-0};
979 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000980 let Inst{27-20} = 0b00010010;
981 let Inst{7-4} = 0b0111;
982}
983
Johnny Chenb98e1602010-02-12 18:55:33 +0000984// Change Processor State is a system instruction -- for disassembly only.
985// The singleton $opt operand contains the following information:
986// opt{4-0} = mode from Inst{4-0}
987// opt{5} = changemode from Inst{17}
988// opt{8-6} = AIF from Inst{8-6}
989// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000990// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000991def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000992 [/* For disassembly only; pattern left blank */]>,
993 Requires<[IsARM]> {
994 let Inst{31-28} = 0b1111;
995 let Inst{27-20} = 0b00010000;
996 let Inst{16} = 0;
997 let Inst{5} = 0;
998}
999
Johnny Chenb92a23f2010-02-21 04:42:01 +00001000// Preload signals the memory system of possible future data/instruction access.
1001// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001002multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001003
Evan Chengdfed19f2010-11-03 06:34:55 +00001004 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001005 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001006 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001007 bits<4> Rt;
1008 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001009 let Inst{31-26} = 0b111101;
1010 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001011 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001012 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001013 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001014 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001015 let Inst{19-16} = addr{16-13}; // Rn
1016 let Inst{15-12} = Rt;
1017 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001018 }
1019
Evan Chengdfed19f2010-11-03 06:34:55 +00001020 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001021 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001022 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001023 bits<4> Rt;
1024 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001025 let Inst{31-26} = 0b111101;
1026 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001027 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001028 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001029 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001030 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001031 let Inst{19-16} = shift{16-13}; // Rn
1032 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001033 }
1034}
1035
Evan Cheng416941d2010-11-04 05:19:35 +00001036defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1037defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1038defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001039
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001040def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1041 "setend\t$end",
1042 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001043 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001044 bits<1> end;
1045 let Inst{31-10} = 0b1111000100000001000000;
1046 let Inst{9} = end;
1047 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001048}
1049
Johnny Chenf4d81052010-02-12 22:53:19 +00001050def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001051 [/* For disassembly only; pattern left blank */]>,
1052 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001053 bits<4> opt;
1054 let Inst{27-4} = 0b001100100000111100001111;
1055 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001056}
1057
Johnny Chenba6e0332010-02-11 17:14:31 +00001058// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001059let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001060def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001061 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001062 Requires<[IsARM]> {
1063 let Inst{27-25} = 0b011;
1064 let Inst{24-20} = 0b11111;
1065 let Inst{7-5} = 0b111;
1066 let Inst{4} = 0b1;
1067}
1068
Evan Cheng12c3a532008-11-06 17:48:05 +00001069// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001070// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1071// classes (AXI1, et.al.) and so have encoding information and such,
1072// which is suboptimal. Once the rest of the code emitter (including
1073// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001074// pseudos. As is, the encoding information ends up being ignored,
1075// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001076let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001077def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001078 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001079 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001080
Evan Cheng325474e2008-01-07 23:56:57 +00001081let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001082def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001083 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001084 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001085
Evan Chengd87293c2008-11-06 08:47:38 +00001086def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001087 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001088 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1089
Evan Chengd87293c2008-11-06 08:47:38 +00001090def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001091 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001092 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1093
Evan Chengd87293c2008-11-06 08:47:38 +00001094def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001095 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001096 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1097
Evan Chengd87293c2008-11-06 08:47:38 +00001098def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001099 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001100 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1101}
Chris Lattner13c63102008-01-06 05:55:01 +00001102let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001103def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001104 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001105 [(store GPR:$src, addrmodepc:$addr)]>;
1106
Evan Chengd87293c2008-11-06 08:47:38 +00001107def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001108 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001109 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1110
Evan Chengd87293c2008-11-06 08:47:38 +00001111def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001112 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001113 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1114}
Evan Cheng12c3a532008-11-06 17:48:05 +00001115} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001116
Evan Chenge07715c2009-06-23 05:25:29 +00001117
1118// LEApcrel - Load a pc-relative address into a register without offending the
1119// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001120// FIXME: These are marked as pseudos, but they're really not(?). They're just
1121// the ADR instruction. Is this the right way to handle that? They need
1122// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001123let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001124let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001125def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001126 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001127 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001128
Jim Grosbacha967d112010-06-21 21:27:27 +00001129} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001130def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001131 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001132 Pseudo, IIC_iALUi,
1133 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001134 let Inst{25} = 1;
1135}
Evan Chenge07715c2009-06-23 05:25:29 +00001136
Evan Chenga8e29892007-01-19 07:51:42 +00001137//===----------------------------------------------------------------------===//
1138// Control Flow Instructions.
1139//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001140
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001141let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1142 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001143 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001144 "bx", "\tlr", [(ARMretflag)]>,
1145 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001146 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001147 }
1148
1149 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001150 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001151 "mov", "\tpc, lr", [(ARMretflag)]>,
1152 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001153 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001154 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001155}
Rafael Espindola27185192006-09-29 21:20:16 +00001156
Bob Wilson04ea6e52009-10-28 00:37:03 +00001157// Indirect branches
1158let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001159 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001160 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001161 [(brind GPR:$dst)]>,
1162 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001163 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001164 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001165 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001166 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001167
1168 // ARMV4 only
1169 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1170 [(brind GPR:$dst)]>,
1171 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001172 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001173 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001174 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001175 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001176}
1177
Evan Chenga8e29892007-01-19 07:51:42 +00001178// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001179// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001180let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001181 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbache6913602010-11-03 01:01:43 +00001182 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001183 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001184 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Jim Grosbache6913602010-11-03 01:01:43 +00001185 "ldm${mode}${p}\t$Rn!, $dsts",
1186 "$Rn = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001187
Bob Wilson54fc1242009-06-22 21:01:46 +00001188// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001189let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001190 Defs = [R0, R1, R2, R3, R12, LR,
1191 D0, D1, D2, D3, D4, D5, D6, D7,
1192 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001193 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001194 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001195 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001196 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001197 Requires<[IsARM, IsNotDarwin]> {
1198 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001199 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001200 }
Evan Cheng277f0742007-06-19 21:05:09 +00001201
Evan Cheng12c3a532008-11-06 17:48:05 +00001202 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001203 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001204 [(ARMcall_pred tglobaladdr:$func)]>,
1205 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001206
Evan Chenga8e29892007-01-19 07:51:42 +00001207 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001208 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001209 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001210 [(ARMcall GPR:$func)]>,
1211 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001212 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001213 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001214 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001215 }
1216
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001217 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001218 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1219 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001220 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001221 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001222 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001223 bits<4> func;
1224 let Inst{27-4} = 0b000100101111111111110001;
1225 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001226 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001227
1228 // ARMv4
1229 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1230 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1231 [(ARMcall_nolink tGPR:$func)]>,
1232 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001233 bits<4> func;
1234 let Inst{27-4} = 0b000110100000111100000000;
1235 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001236 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001237}
1238
1239// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001240let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001241 Defs = [R0, R1, R2, R3, R9, R12, LR,
1242 D0, D1, D2, D3, D4, D5, D6, D7,
1243 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001244 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001245 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001246 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001247 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1248 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001249 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001250 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001251
1252 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001253 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001254 [(ARMcall_pred tglobaladdr:$func)]>,
1255 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001256
1257 // ARMv5T and above
1258 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001259 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001260 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001261 bits<4> func;
1262 let Inst{27-4} = 0b000100101111111111110011;
1263 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001264 }
1265
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001266 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001267 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1268 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001269 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001270 [(ARMcall_nolink tGPR:$func)]>,
1271 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001272 bits<4> func;
1273 let Inst{27-4} = 0b000100101111111111110001;
1274 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001275 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001276
1277 // ARMv4
1278 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1279 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1280 [(ARMcall_nolink tGPR:$func)]>,
1281 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001282 bits<4> func;
1283 let Inst{27-4} = 0b000110100000111100000000;
1284 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001285 }
Rafael Espindola35574632006-07-18 17:00:30 +00001286}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001287
Dale Johannesen51e28e62010-06-03 21:09:53 +00001288// Tail calls.
1289
Jim Grosbach832859d2010-10-13 22:09:34 +00001290// FIXME: These should probably be xformed into the non-TC versions of the
1291// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001292let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1293 // Darwin versions.
1294 let Defs = [R0, R1, R2, R3, R9, R12,
1295 D0, D1, D2, D3, D4, D5, D6, D7,
1296 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1297 D27, D28, D29, D30, D31, PC],
1298 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001299 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1300 Pseudo, IIC_Br,
1301 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001302
Evan Cheng6523d2f2010-06-19 00:11:54 +00001303 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1304 Pseudo, IIC_Br,
1305 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001306
Evan Cheng6523d2f2010-06-19 00:11:54 +00001307 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001308 IIC_Br, "b\t$dst @ TAILCALL",
1309 []>, Requires<[IsDarwin]>;
1310
1311 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001312 IIC_Br, "b.w\t$dst @ TAILCALL",
1313 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001314
Evan Cheng6523d2f2010-06-19 00:11:54 +00001315 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1316 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1317 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001318 bits<4> dst;
1319 let Inst{31-4} = 0b1110000100101111111111110001;
1320 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001321 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001322 }
1323
1324 // Non-Darwin versions (the difference is R9).
1325 let Defs = [R0, R1, R2, R3, R12,
1326 D0, D1, D2, D3, D4, D5, D6, D7,
1327 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1328 D27, D28, D29, D30, D31, PC],
1329 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001330 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1331 Pseudo, IIC_Br,
1332 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001333
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001334 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001335 Pseudo, IIC_Br,
1336 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001337
Evan Cheng6523d2f2010-06-19 00:11:54 +00001338 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1339 IIC_Br, "b\t$dst @ TAILCALL",
1340 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001341
Evan Cheng6523d2f2010-06-19 00:11:54 +00001342 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1343 IIC_Br, "b.w\t$dst @ TAILCALL",
1344 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001345
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001346 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001347 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1348 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001349 bits<4> dst;
1350 let Inst{31-4} = 0b1110000100101111111111110001;
1351 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001352 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001353 }
1354}
1355
David Goodwin1a8f36e2009-08-12 18:31:53 +00001356let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001357 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001358 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001359 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001360 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001361 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001362
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001363 let isNotDuplicable = 1, isIndirectBranch = 1,
1364 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1365 isCodeGenOnly = 1 in {
1366 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1367 IIC_Br, "mov\tpc, $target$jt",
1368 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1369 let Inst{11-4} = 0b00000000;
1370 let Inst{15-12} = 0b1111;
1371 let Inst{20} = 0; // S Bit
1372 let Inst{24-21} = 0b1101;
1373 let Inst{27-25} = 0b000;
1374 }
1375 def BR_JTm : JTI<(outs),
1376 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1377 IIC_Br, "ldr\tpc, $target$jt",
1378 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1379 imm:$id)]> {
1380 let Inst{15-12} = 0b1111;
1381 let Inst{20} = 1; // L bit
1382 let Inst{21} = 0; // W bit
1383 let Inst{22} = 0; // B bit
1384 let Inst{24} = 1; // P bit
1385 let Inst{27-25} = 0b011;
1386 }
1387 def BR_JTadd : JTI<(outs),
1388 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1389 IIC_Br, "add\tpc, $target, $idx$jt",
1390 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1391 imm:$id)]> {
1392 let Inst{15-12} = 0b1111;
1393 let Inst{20} = 0; // S bit
1394 let Inst{24-21} = 0b0100;
1395 let Inst{27-25} = 0b000;
1396 }
1397 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001398 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001399
Evan Chengc85e8322007-07-05 07:13:32 +00001400 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001401 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001402 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001403 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001404 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001405}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001406
Johnny Chena1e76212010-02-13 02:51:09 +00001407// Branch and Exchange Jazelle -- for disassembly only
1408def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1409 [/* For disassembly only; pattern left blank */]> {
1410 let Inst{23-20} = 0b0010;
1411 //let Inst{19-8} = 0xfff;
1412 let Inst{7-4} = 0b0010;
1413}
1414
Johnny Chen0296f3e2010-02-16 21:59:54 +00001415// Secure Monitor Call is a system instruction -- for disassembly only
1416def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1417 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001418 bits<4> opt;
1419 let Inst{23-4} = 0b01100000000000000111;
1420 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001421}
1422
Johnny Chen64dfb782010-02-16 20:04:27 +00001423// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001424let isCall = 1 in {
1425def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001426 [/* For disassembly only; pattern left blank */]> {
1427 bits<24> svc;
1428 let Inst{23-0} = svc;
1429}
Johnny Chen85d5a892010-02-10 18:02:25 +00001430}
1431
Johnny Chenfb566792010-02-17 21:39:10 +00001432// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001433let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001434def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1435 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001436 [/* For disassembly only; pattern left blank */]> {
1437 let Inst{31-28} = 0b1111;
1438 let Inst{22-20} = 0b110; // W = 1
1439}
1440
Jim Grosbache6913602010-11-03 01:01:43 +00001441def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1442 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001443 [/* For disassembly only; pattern left blank */]> {
1444 let Inst{31-28} = 0b1111;
1445 let Inst{22-20} = 0b100; // W = 0
1446}
1447
Johnny Chenfb566792010-02-17 21:39:10 +00001448// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001449def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1450 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001451 [/* For disassembly only; pattern left blank */]> {
1452 let Inst{31-28} = 0b1111;
1453 let Inst{22-20} = 0b011; // W = 1
1454}
1455
Jim Grosbache6913602010-11-03 01:01:43 +00001456def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1457 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001458 [/* For disassembly only; pattern left blank */]> {
1459 let Inst{31-28} = 0b1111;
1460 let Inst{22-20} = 0b001; // W = 0
1461}
Chris Lattner39ee0362010-10-31 19:10:56 +00001462} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001463
Evan Chenga8e29892007-01-19 07:51:42 +00001464//===----------------------------------------------------------------------===//
1465// Load / store Instructions.
1466//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001467
Evan Chenga8e29892007-01-19 07:51:42 +00001468// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001469
1470
Evan Cheng7e2fe912010-10-28 06:47:08 +00001471defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001472 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001473defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001474 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001475defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001476 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001477defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001478 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001479
Evan Chengfa775d02007-03-19 07:20:03 +00001480// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001481let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1482 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001483def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001484 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1485 bits<4> Rt;
1486 bits<17> addr;
1487 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1488 let Inst{19-16} = 0b1111;
1489 let Inst{15-12} = Rt;
1490 let Inst{11-0} = addr{11-0}; // imm12
1491}
Evan Chengfa775d02007-03-19 07:20:03 +00001492
Evan Chenga8e29892007-01-19 07:51:42 +00001493// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001494def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001495 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001496 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001497
Evan Chenga8e29892007-01-19 07:51:42 +00001498// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001499def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001500 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001501 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001502
David Goodwin5d598aa2009-08-19 18:00:44 +00001503def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001504 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001505 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001506
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001507let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1508 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001509// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001510def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001511 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001512 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001513
Evan Chenga8e29892007-01-19 07:51:42 +00001514// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001515def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001516 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001517 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001518
Evan Chengd87293c2008-11-06 08:47:38 +00001519def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001520 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001521 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001522
Evan Chengd87293c2008-11-06 08:47:38 +00001523def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001524 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001525 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001526
Evan Chengd87293c2008-11-06 08:47:38 +00001527def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001528 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001529 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001530
Evan Chengd87293c2008-11-06 08:47:38 +00001531def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001532 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001533 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001534
Evan Chengd87293c2008-11-06 08:47:38 +00001535def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001536 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001537 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001538
Evan Chengd87293c2008-11-06 08:47:38 +00001539def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001540 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001541 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001542
Evan Chengd87293c2008-11-06 08:47:38 +00001543def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001544 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001545 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001546
Evan Chengd87293c2008-11-06 08:47:38 +00001547def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001548 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001549 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001550
Evan Chengd87293c2008-11-06 08:47:38 +00001551def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001552 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001553 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001554
1555// For disassembly only
1556def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001557 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001558 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1559 Requires<[IsARM, HasV5TE]>;
1560
1561// For disassembly only
1562def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001563 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001564 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1565 Requires<[IsARM, HasV5TE]>;
1566
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001567} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001568
Johnny Chenadb561d2010-02-18 03:27:42 +00001569// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001570
1571def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001572 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001573 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1574 let Inst{21} = 1; // overwrite
1575}
1576
1577def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001578 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001579 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1580 let Inst{21} = 1; // overwrite
1581}
1582
1583def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001584 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001585 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1586 let Inst{21} = 1; // overwrite
1587}
1588
1589def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001590 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001591 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1592 let Inst{21} = 1; // overwrite
1593}
1594
1595def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001596 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001597 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001598 let Inst{21} = 1; // overwrite
1599}
1600
Evan Chenga8e29892007-01-19 07:51:42 +00001601// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001602
1603// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001604def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001605 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001606 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1607
Evan Chenga8e29892007-01-19 07:51:42 +00001608// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001609let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1610 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001611def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001612 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001613 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001614
1615// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001616def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001617 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001618 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001619 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001620 [(set GPR:$base_wb,
1621 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1622
Evan Chengd87293c2008-11-06 08:47:38 +00001623def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001624 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001625 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001626 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001627 [(set GPR:$base_wb,
1628 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1629
Evan Chengd87293c2008-11-06 08:47:38 +00001630def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001631 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001632 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001633 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001634 [(set GPR:$base_wb,
1635 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1636
Evan Chengd87293c2008-11-06 08:47:38 +00001637def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001638 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001639 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001640 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001641 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1642 GPR:$base, am3offset:$offset))]>;
1643
Evan Chengd87293c2008-11-06 08:47:38 +00001644def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001645 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001646 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001647 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001648 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1649 GPR:$base, am2offset:$offset))]>;
1650
Evan Chengd87293c2008-11-06 08:47:38 +00001651def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001652 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001653 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001654 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001655 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1656 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001657
Johnny Chen39a4bb32010-02-18 22:31:18 +00001658// For disassembly only
1659def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1660 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001661 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001662 "strd", "\t$src1, $src2, [$base, $offset]!",
1663 "$base = $base_wb", []>;
1664
1665// For disassembly only
1666def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1667 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001668 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001669 "strd", "\t$src1, $src2, [$base], $offset",
1670 "$base = $base_wb", []>;
1671
Johnny Chenad4df4c2010-03-01 19:22:00 +00001672// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001673
1674def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001675 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001676 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001677 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1678 [/* For disassembly only; pattern left blank */]> {
1679 let Inst{21} = 1; // overwrite
1680}
1681
1682def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001683 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001684 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001685 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1686 [/* For disassembly only; pattern left blank */]> {
1687 let Inst{21} = 1; // overwrite
1688}
1689
Johnny Chenad4df4c2010-03-01 19:22:00 +00001690def STRHT: AI3sthpo<(outs GPR:$base_wb),
1691 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001692 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001693 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1694 [/* For disassembly only; pattern left blank */]> {
1695 let Inst{21} = 1; // overwrite
1696}
1697
Evan Chenga8e29892007-01-19 07:51:42 +00001698//===----------------------------------------------------------------------===//
1699// Load / store multiple Instructions.
1700//
1701
Chris Lattner39ee0362010-10-31 19:10:56 +00001702let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1703 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001704def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001705 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001706 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Jim Grosbache6913602010-11-03 01:01:43 +00001707 "ldm${amode}${p}\t$Rn, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001708
Jim Grosbache6913602010-11-03 01:01:43 +00001709def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001710 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001711 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001712 "ldm${amode}${p}\t$Rn!, $dsts",
1713 "$Rn = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001714} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001715
Chris Lattner39ee0362010-10-31 19:10:56 +00001716let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1717 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001718def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001719 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001720 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Jim Grosbache6913602010-11-03 01:01:43 +00001721 "stm${amode}${p}\t$Rn, $srcs", "", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001722
Jim Grosbache6913602010-11-03 01:01:43 +00001723def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001724 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001725 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001726 "stm${amode}${p}\t$Rn!, $srcs",
1727 "$Rn = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001728} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001729
1730//===----------------------------------------------------------------------===//
1731// Move Instructions.
1732//
1733
Evan Chengcd799b92009-06-12 20:46:18 +00001734let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001735def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1736 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1737 bits<4> Rd;
1738 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001739
Johnny Chen04301522009-11-07 00:54:36 +00001740 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001741 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001742 let Inst{3-0} = Rm;
1743 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001744}
1745
Dale Johannesen38d5f042010-06-15 22:24:08 +00001746// A version for the smaller set of tail call registers.
1747let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001748def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001749 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1750 bits<4> Rd;
1751 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001752
Dale Johannesen38d5f042010-06-15 22:24:08 +00001753 let Inst{11-4} = 0b00000000;
1754 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001755 let Inst{3-0} = Rm;
1756 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001757}
1758
Evan Chengf40deed2010-10-27 23:41:30 +00001759def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001760 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001761 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1762 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001763 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001764 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001765 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001766 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001767 let Inst{25} = 0;
1768}
Evan Chenga2515702007-03-19 07:09:02 +00001769
Evan Chengb3379fb2009-02-05 08:42:55 +00001770let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001771def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1772 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001773 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001774 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001775 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001776 let Inst{15-12} = Rd;
1777 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001778 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001779}
1780
1781let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001782def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001783 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001784 "movw", "\t$Rd, $imm",
1785 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001786 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001787 bits<4> Rd;
1788 bits<16> imm;
1789 let Inst{15-12} = Rd;
1790 let Inst{11-0} = imm{11-0};
1791 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001792 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001793 let Inst{25} = 1;
1794}
1795
Jim Grosbach1de588d2010-10-14 18:54:27 +00001796let Constraints = "$src = $Rd" in
1797def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001798 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001799 "movt", "\t$Rd, $imm",
1800 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001801 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001802 lo16AllZero:$imm))]>, UnaryDP,
1803 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001804 bits<4> Rd;
1805 bits<16> imm;
1806 let Inst{15-12} = Rd;
1807 let Inst{11-0} = imm{11-0};
1808 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001809 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001810 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001811}
Evan Cheng13ab0202007-07-10 18:08:01 +00001812
Evan Cheng20956592009-10-21 08:15:52 +00001813def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1814 Requires<[IsARM, HasV6T2]>;
1815
David Goodwinca01a8d2009-09-01 18:32:09 +00001816let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001817def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1818 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1819 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001820
1821// These aren't really mov instructions, but we have to define them this way
1822// due to flag operands.
1823
Evan Cheng071a2792007-09-11 19:55:27 +00001824let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001825def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1826 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1827 Requires<[IsARM]>;
1828def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1829 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1830 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001831}
Evan Chenga8e29892007-01-19 07:51:42 +00001832
Evan Chenga8e29892007-01-19 07:51:42 +00001833//===----------------------------------------------------------------------===//
1834// Extend Instructions.
1835//
1836
1837// Sign extenders
1838
Evan Cheng576a3962010-09-25 00:49:35 +00001839defm SXTB : AI_ext_rrot<0b01101010,
1840 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1841defm SXTH : AI_ext_rrot<0b01101011,
1842 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001843
Evan Cheng576a3962010-09-25 00:49:35 +00001844defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001845 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001846defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001847 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001848
Johnny Chen2ec5e492010-02-22 21:50:40 +00001849// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001850defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001851
1852// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001853defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001854
1855// Zero extenders
1856
1857let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001858defm UXTB : AI_ext_rrot<0b01101110,
1859 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1860defm UXTH : AI_ext_rrot<0b01101111,
1861 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1862defm UXTB16 : AI_ext_rrot<0b01101100,
1863 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001864
Jim Grosbach542f6422010-07-28 23:25:44 +00001865// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1866// The transformation should probably be done as a combiner action
1867// instead so we can include a check for masking back in the upper
1868// eight bits of the source into the lower eight bits of the result.
1869//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1870// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001871def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001872 (UXTB16r_rot GPR:$Src, 8)>;
1873
Evan Cheng576a3962010-09-25 00:49:35 +00001874defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001875 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001876defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001877 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001878}
1879
Evan Chenga8e29892007-01-19 07:51:42 +00001880// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001881// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001882defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001883
Evan Chenga8e29892007-01-19 07:51:42 +00001884
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001885def SBFX : I<(outs GPR:$Rd),
1886 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001887 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001888 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001889 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001890 bits<4> Rd;
1891 bits<4> Rn;
1892 bits<5> lsb;
1893 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001894 let Inst{27-21} = 0b0111101;
1895 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001896 let Inst{20-16} = width;
1897 let Inst{15-12} = Rd;
1898 let Inst{11-7} = lsb;
1899 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001900}
1901
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001902def UBFX : I<(outs GPR:$Rd),
1903 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001904 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001905 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001906 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001907 bits<4> Rd;
1908 bits<4> Rn;
1909 bits<5> lsb;
1910 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001911 let Inst{27-21} = 0b0111111;
1912 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001913 let Inst{20-16} = width;
1914 let Inst{15-12} = Rd;
1915 let Inst{11-7} = lsb;
1916 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001917}
1918
Evan Chenga8e29892007-01-19 07:51:42 +00001919//===----------------------------------------------------------------------===//
1920// Arithmetic Instructions.
1921//
1922
Jim Grosbach26421962008-10-14 20:36:24 +00001923defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001924 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001925 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001926defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001927 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001928 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001929
Evan Chengc85e8322007-07-05 07:13:32 +00001930// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001931defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001932 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001933 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1934defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001935 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001936 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001937
Evan Cheng62674222009-06-25 23:34:10 +00001938defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001939 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001940defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001941 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001942defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001943 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001944defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001945 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001946
Jim Grosbach84760882010-10-15 18:42:41 +00001947def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1948 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1949 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1950 bits<4> Rd;
1951 bits<4> Rn;
1952 bits<12> imm;
1953 let Inst{25} = 1;
1954 let Inst{15-12} = Rd;
1955 let Inst{19-16} = Rn;
1956 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001957}
Evan Cheng13ab0202007-07-10 18:08:01 +00001958
Bob Wilsoncff71782010-08-05 18:23:43 +00001959// The reg/reg form is only defined for the disassembler; for codegen it is
1960// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001961def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1962 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001963 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001964 bits<4> Rd;
1965 bits<4> Rn;
1966 bits<4> Rm;
1967 let Inst{11-4} = 0b00000000;
1968 let Inst{25} = 0;
1969 let Inst{3-0} = Rm;
1970 let Inst{15-12} = Rd;
1971 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001972}
1973
Jim Grosbach84760882010-10-15 18:42:41 +00001974def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1975 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1976 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1977 bits<4> Rd;
1978 bits<4> Rn;
1979 bits<12> shift;
1980 let Inst{25} = 0;
1981 let Inst{11-0} = shift;
1982 let Inst{15-12} = Rd;
1983 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001984}
Evan Chengc85e8322007-07-05 07:13:32 +00001985
1986// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001987let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001988def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1989 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1990 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1991 bits<4> Rd;
1992 bits<4> Rn;
1993 bits<12> imm;
1994 let Inst{25} = 1;
1995 let Inst{20} = 1;
1996 let Inst{15-12} = Rd;
1997 let Inst{19-16} = Rn;
1998 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001999}
Jim Grosbach84760882010-10-15 18:42:41 +00002000def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2001 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2002 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2003 bits<4> Rd;
2004 bits<4> Rn;
2005 bits<12> shift;
2006 let Inst{25} = 0;
2007 let Inst{20} = 1;
2008 let Inst{11-0} = shift;
2009 let Inst{15-12} = Rd;
2010 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002011}
Evan Cheng071a2792007-09-11 19:55:27 +00002012}
Evan Chengc85e8322007-07-05 07:13:32 +00002013
Evan Cheng62674222009-06-25 23:34:10 +00002014let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002015def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2016 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2017 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002018 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002019 bits<4> Rd;
2020 bits<4> Rn;
2021 bits<12> imm;
2022 let Inst{25} = 1;
2023 let Inst{15-12} = Rd;
2024 let Inst{19-16} = Rn;
2025 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002026}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002027// The reg/reg form is only defined for the disassembler; for codegen it is
2028// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002029def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2030 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002031 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002032 bits<4> Rd;
2033 bits<4> Rn;
2034 bits<4> Rm;
2035 let Inst{11-4} = 0b00000000;
2036 let Inst{25} = 0;
2037 let Inst{3-0} = Rm;
2038 let Inst{15-12} = Rd;
2039 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002040}
Jim Grosbach84760882010-10-15 18:42:41 +00002041def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2042 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2043 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002044 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002045 bits<4> Rd;
2046 bits<4> Rn;
2047 bits<12> shift;
2048 let Inst{25} = 0;
2049 let Inst{11-0} = shift;
2050 let Inst{15-12} = Rd;
2051 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002052}
Evan Cheng62674222009-06-25 23:34:10 +00002053}
2054
2055// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002056let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002057def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2058 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2059 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002060 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002061 bits<4> Rd;
2062 bits<4> Rn;
2063 bits<12> imm;
2064 let Inst{25} = 1;
2065 let Inst{20} = 1;
2066 let Inst{15-12} = Rd;
2067 let Inst{19-16} = Rn;
2068 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002069}
Jim Grosbach84760882010-10-15 18:42:41 +00002070def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2071 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2072 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002073 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002074 bits<4> Rd;
2075 bits<4> Rn;
2076 bits<12> shift;
2077 let Inst{25} = 0;
2078 let Inst{20} = 1;
2079 let Inst{11-0} = shift;
2080 let Inst{15-12} = Rd;
2081 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002082}
Evan Cheng071a2792007-09-11 19:55:27 +00002083}
Evan Cheng2c614c52007-06-06 10:17:05 +00002084
Evan Chenga8e29892007-01-19 07:51:42 +00002085// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002086// The assume-no-carry-in form uses the negation of the input since add/sub
2087// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2088// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2089// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002090def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2091 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002092def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2093 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2094// The with-carry-in form matches bitwise not instead of the negation.
2095// Effectively, the inverse interpretation of the carry flag already accounts
2096// for part of the negation.
2097def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2098 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002099
2100// Note: These are implemented in C++ code, because they have to generate
2101// ADD/SUBrs instructions, which use a complex pattern that a xform function
2102// cannot produce.
2103// (mul X, 2^n+1) -> (add (X << n), X)
2104// (mul X, 2^n-1) -> (rsb X, (X << n))
2105
Johnny Chen667d1272010-02-22 18:50:54 +00002106// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002107// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002108class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002109 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002110 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2111 opc, "\t$Rd, $Rn, $Rm", pattern> {
2112 bits<4> Rd;
2113 bits<4> Rn;
2114 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002115 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002116 let Inst{11-4} = op11_4;
2117 let Inst{19-16} = Rn;
2118 let Inst{15-12} = Rd;
2119 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002120}
2121
Johnny Chen667d1272010-02-22 18:50:54 +00002122// Saturating add/subtract -- for disassembly only
2123
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002124def QADD : AAI<0b00010000, 0b00000101, "qadd",
2125 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2126def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2127 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2128def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2129def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2130
2131def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2132def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2133def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2134def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2135def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2136def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2137def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2138def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2139def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2140def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2141def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2142def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002143
2144// Signed/Unsigned add/subtract -- for disassembly only
2145
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002146def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2147def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2148def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2149def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2150def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2151def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2152def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2153def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2154def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2155def USAX : AAI<0b01100101, 0b11110101, "usax">;
2156def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2157def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002158
2159// Signed/Unsigned halving add/subtract -- for disassembly only
2160
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002161def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2162def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2163def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2164def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2165def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2166def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2167def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2168def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2169def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2170def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2171def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2172def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002173
Johnny Chenadc77332010-02-26 22:04:29 +00002174// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002175
Jim Grosbach70987fb2010-10-18 23:35:38 +00002176def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002177 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002178 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002179 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002180 bits<4> Rd;
2181 bits<4> Rn;
2182 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002183 let Inst{27-20} = 0b01111000;
2184 let Inst{15-12} = 0b1111;
2185 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002186 let Inst{19-16} = Rd;
2187 let Inst{11-8} = Rm;
2188 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002189}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002190def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002191 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002192 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002193 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002194 bits<4> Rd;
2195 bits<4> Rn;
2196 bits<4> Rm;
2197 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002198 let Inst{27-20} = 0b01111000;
2199 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002200 let Inst{19-16} = Rd;
2201 let Inst{15-12} = Ra;
2202 let Inst{11-8} = Rm;
2203 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002204}
2205
2206// Signed/Unsigned saturate -- for disassembly only
2207
Jim Grosbach70987fb2010-10-18 23:35:38 +00002208def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2209 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002210 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002211 bits<4> Rd;
2212 bits<5> sat_imm;
2213 bits<4> Rn;
2214 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002215 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002216 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002217 let Inst{20-16} = sat_imm;
2218 let Inst{15-12} = Rd;
2219 let Inst{11-7} = sh{7-3};
2220 let Inst{6} = sh{0};
2221 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002222}
2223
Jim Grosbach70987fb2010-10-18 23:35:38 +00002224def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2225 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002226 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002227 bits<4> Rd;
2228 bits<4> sat_imm;
2229 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002230 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002231 let Inst{11-4} = 0b11110011;
2232 let Inst{15-12} = Rd;
2233 let Inst{19-16} = sat_imm;
2234 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002235}
2236
Jim Grosbach70987fb2010-10-18 23:35:38 +00002237def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2238 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002239 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002240 bits<4> Rd;
2241 bits<5> sat_imm;
2242 bits<4> Rn;
2243 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002244 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002245 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002246 let Inst{15-12} = Rd;
2247 let Inst{11-7} = sh{7-3};
2248 let Inst{6} = sh{0};
2249 let Inst{20-16} = sat_imm;
2250 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002251}
2252
Jim Grosbach70987fb2010-10-18 23:35:38 +00002253def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2254 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002255 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002256 bits<4> Rd;
2257 bits<4> sat_imm;
2258 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002259 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002260 let Inst{11-4} = 0b11110011;
2261 let Inst{15-12} = Rd;
2262 let Inst{19-16} = sat_imm;
2263 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002264}
Evan Chenga8e29892007-01-19 07:51:42 +00002265
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002266def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2267def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002268
Evan Chenga8e29892007-01-19 07:51:42 +00002269//===----------------------------------------------------------------------===//
2270// Bitwise Instructions.
2271//
2272
Jim Grosbach26421962008-10-14 20:36:24 +00002273defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002274 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002275 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002276defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002277 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002278 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002279defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002280 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002281 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002282defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002283 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002284 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002285
Jim Grosbach3fea191052010-10-21 22:03:21 +00002286def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002287 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002288 "bfc", "\t$Rd, $imm", "$src = $Rd",
2289 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002290 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002291 bits<4> Rd;
2292 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002293 let Inst{27-21} = 0b0111110;
2294 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002295 let Inst{15-12} = Rd;
2296 let Inst{11-7} = imm{4-0}; // lsb
2297 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002298}
2299
Johnny Chenb2503c02010-02-17 06:31:48 +00002300// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002301def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002302 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002303 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2304 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002305 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002306 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002307 bits<4> Rd;
2308 bits<4> Rn;
2309 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002310 let Inst{27-21} = 0b0111110;
2311 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002312 let Inst{15-12} = Rd;
2313 let Inst{11-7} = imm{4-0}; // lsb
2314 let Inst{20-16} = imm{9-5}; // width
2315 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002316}
2317
Jim Grosbach36860462010-10-21 22:19:32 +00002318def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2319 "mvn", "\t$Rd, $Rm",
2320 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2321 bits<4> Rd;
2322 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002323 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002324 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002325 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002326 let Inst{15-12} = Rd;
2327 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002328}
Jim Grosbach36860462010-10-21 22:19:32 +00002329def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2330 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2331 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2332 bits<4> Rd;
2333 bits<4> Rm;
2334 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002335 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002336 let Inst{19-16} = 0b0000;
2337 let Inst{15-12} = Rd;
2338 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002339}
Evan Chengb3379fb2009-02-05 08:42:55 +00002340let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002341def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2342 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2343 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2344 bits<4> Rd;
2345 bits<4> Rm;
2346 bits<12> imm;
2347 let Inst{25} = 1;
2348 let Inst{19-16} = 0b0000;
2349 let Inst{15-12} = Rd;
2350 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002351}
Evan Chenga8e29892007-01-19 07:51:42 +00002352
2353def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2354 (BICri GPR:$src, so_imm_not:$imm)>;
2355
2356//===----------------------------------------------------------------------===//
2357// Multiply Instructions.
2358//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002359class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2360 string opc, string asm, list<dag> pattern>
2361 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2362 bits<4> Rd;
2363 bits<4> Rm;
2364 bits<4> Rn;
2365 let Inst{19-16} = Rd;
2366 let Inst{11-8} = Rm;
2367 let Inst{3-0} = Rn;
2368}
2369class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2370 string opc, string asm, list<dag> pattern>
2371 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2372 bits<4> RdLo;
2373 bits<4> RdHi;
2374 bits<4> Rm;
2375 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002376 let Inst{19-16} = RdHi;
2377 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002378 let Inst{11-8} = Rm;
2379 let Inst{3-0} = Rn;
2380}
Evan Chenga8e29892007-01-19 07:51:42 +00002381
Evan Cheng8de898a2009-06-26 00:19:44 +00002382let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002383def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2384 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2385 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002386
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002387def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2388 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2389 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2390 bits<4> Ra;
2391 let Inst{15-12} = Ra;
2392}
Evan Chenga8e29892007-01-19 07:51:42 +00002393
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002394def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002395 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002396 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002397 Requires<[IsARM, HasV6T2]> {
2398 bits<4> Rd;
2399 bits<4> Rm;
2400 bits<4> Rn;
2401 let Inst{19-16} = Rd;
2402 let Inst{11-8} = Rm;
2403 let Inst{3-0} = Rn;
2404}
Evan Chengedcbada2009-07-06 22:05:45 +00002405
Evan Chenga8e29892007-01-19 07:51:42 +00002406// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002407
Evan Chengcd799b92009-06-12 20:46:18 +00002408let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002409let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002410def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2411 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2412 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002413
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002414def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2415 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2416 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002417}
Evan Chenga8e29892007-01-19 07:51:42 +00002418
2419// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002420def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2421 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2422 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002423
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002424def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2425 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2426 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002427
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002428def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2429 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2430 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2431 Requires<[IsARM, HasV6]> {
2432 bits<4> RdLo;
2433 bits<4> RdHi;
2434 bits<4> Rm;
2435 bits<4> Rn;
2436 let Inst{19-16} = RdLo;
2437 let Inst{15-12} = RdHi;
2438 let Inst{11-8} = Rm;
2439 let Inst{3-0} = Rn;
2440}
Evan Chengcd799b92009-06-12 20:46:18 +00002441} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002442
2443// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002444def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2445 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2446 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002447 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002448 let Inst{15-12} = 0b1111;
2449}
Evan Cheng13ab0202007-07-10 18:08:01 +00002450
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002451def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2452 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002453 [/* For disassembly only; pattern left blank */]>,
2454 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002455 let Inst{15-12} = 0b1111;
2456}
2457
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002458def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2459 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2460 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2461 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2462 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002463
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002464def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2465 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2466 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002467 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002468 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002469
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002470def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2471 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2472 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2473 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2474 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002475
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002476def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2477 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2478 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002479 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002480 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002481
Raul Herbster37fb5b12007-08-30 23:25:47 +00002482multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002483 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2484 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2485 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2486 (sext_inreg GPR:$Rm, i16)))]>,
2487 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002488
Jim Grosbach3870b752010-10-22 18:35:16 +00002489 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2490 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2491 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2492 (sra GPR:$Rm, (i32 16))))]>,
2493 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002494
Jim Grosbach3870b752010-10-22 18:35:16 +00002495 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2496 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2497 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2498 (sext_inreg GPR:$Rm, i16)))]>,
2499 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002500
Jim Grosbach3870b752010-10-22 18:35:16 +00002501 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2502 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2503 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2504 (sra GPR:$Rm, (i32 16))))]>,
2505 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002506
Jim Grosbach3870b752010-10-22 18:35:16 +00002507 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2508 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2509 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2510 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2511 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002512
Jim Grosbach3870b752010-10-22 18:35:16 +00002513 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2514 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2515 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2516 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2517 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002518}
2519
Raul Herbster37fb5b12007-08-30 23:25:47 +00002520
2521multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002522 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2523 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2524 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2525 [(set GPR:$Rd, (add GPR:$Ra,
2526 (opnode (sext_inreg GPR:$Rn, i16),
2527 (sext_inreg GPR:$Rm, i16))))]>,
2528 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002529
Jim Grosbach3870b752010-10-22 18:35:16 +00002530 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2531 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2532 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2533 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2534 (sra GPR:$Rm, (i32 16)))))]>,
2535 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002536
Jim Grosbach3870b752010-10-22 18:35:16 +00002537 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2538 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2539 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2540 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2541 (sext_inreg GPR:$Rm, i16))))]>,
2542 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002543
Jim Grosbach3870b752010-10-22 18:35:16 +00002544 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2545 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2546 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2547 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2548 (sra GPR:$Rm, (i32 16)))))]>,
2549 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002550
Jim Grosbach3870b752010-10-22 18:35:16 +00002551 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2552 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2553 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2554 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2555 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2556 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002557
Jim Grosbach3870b752010-10-22 18:35:16 +00002558 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2559 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2560 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2561 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2562 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2563 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002564}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002565
Raul Herbster37fb5b12007-08-30 23:25:47 +00002566defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2567defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002568
Johnny Chen83498e52010-02-12 21:59:23 +00002569// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002570def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2571 (ins GPR:$Rn, GPR:$Rm),
2572 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002573 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002574 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002575
Jim Grosbach3870b752010-10-22 18:35:16 +00002576def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2577 (ins GPR:$Rn, GPR:$Rm),
2578 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002579 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002580 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002581
Jim Grosbach3870b752010-10-22 18:35:16 +00002582def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2583 (ins GPR:$Rn, GPR:$Rm),
2584 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002585 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002586 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002587
Jim Grosbach3870b752010-10-22 18:35:16 +00002588def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2589 (ins GPR:$Rn, GPR:$Rm),
2590 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002591 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002592 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002593
Johnny Chen667d1272010-02-22 18:50:54 +00002594// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002595class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2596 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002597 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002598 bits<4> Rn;
2599 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002600 let Inst{4} = 1;
2601 let Inst{5} = swap;
2602 let Inst{6} = sub;
2603 let Inst{7} = 0;
2604 let Inst{21-20} = 0b00;
2605 let Inst{22} = long;
2606 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002607 let Inst{11-8} = Rm;
2608 let Inst{3-0} = Rn;
2609}
2610class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2611 InstrItinClass itin, string opc, string asm>
2612 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2613 bits<4> Rd;
2614 let Inst{15-12} = 0b1111;
2615 let Inst{19-16} = Rd;
2616}
2617class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2618 InstrItinClass itin, string opc, string asm>
2619 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2620 bits<4> Ra;
2621 let Inst{15-12} = Ra;
2622}
2623class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2624 InstrItinClass itin, string opc, string asm>
2625 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2626 bits<4> RdLo;
2627 bits<4> RdHi;
2628 let Inst{19-16} = RdHi;
2629 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002630}
2631
2632multiclass AI_smld<bit sub, string opc> {
2633
Jim Grosbach385e1362010-10-22 19:15:30 +00002634 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2635 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002636
Jim Grosbach385e1362010-10-22 19:15:30 +00002637 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2638 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002639
Jim Grosbach385e1362010-10-22 19:15:30 +00002640 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2641 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2642 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002643
Jim Grosbach385e1362010-10-22 19:15:30 +00002644 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2645 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2646 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002647
2648}
2649
2650defm SMLA : AI_smld<0, "smla">;
2651defm SMLS : AI_smld<1, "smls">;
2652
Johnny Chen2ec5e492010-02-22 21:50:40 +00002653multiclass AI_sdml<bit sub, string opc> {
2654
Jim Grosbach385e1362010-10-22 19:15:30 +00002655 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2656 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2657 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2658 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002659}
2660
2661defm SMUA : AI_sdml<0, "smua">;
2662defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002663
Evan Chenga8e29892007-01-19 07:51:42 +00002664//===----------------------------------------------------------------------===//
2665// Misc. Arithmetic Instructions.
2666//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002667
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002668def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2669 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2670 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002671
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002672def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2673 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2674 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2675 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002676
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002677def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2678 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2679 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002680
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002681def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2682 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2683 [(set GPR:$Rd,
2684 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2685 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2686 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2687 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2688 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002689
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002690def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2691 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2692 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002693 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002694 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2695 (shl GPR:$Rm, (i32 8))), i16))]>,
2696 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002697
Bob Wilsonf955f292010-08-17 17:23:19 +00002698def lsl_shift_imm : SDNodeXForm<imm, [{
2699 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2700 return CurDAG->getTargetConstant(Sh, MVT::i32);
2701}]>;
2702
2703def lsl_amt : PatLeaf<(i32 imm), [{
2704 return (N->getZExtValue() < 32);
2705}], lsl_shift_imm>;
2706
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002707def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2708 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2709 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2710 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2711 (and (shl GPR:$Rm, lsl_amt:$sh),
2712 0xFFFF0000)))]>,
2713 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002714
Evan Chenga8e29892007-01-19 07:51:42 +00002715// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002716def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2717 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2718def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2719 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002720
Bob Wilsonf955f292010-08-17 17:23:19 +00002721def asr_shift_imm : SDNodeXForm<imm, [{
2722 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2723 return CurDAG->getTargetConstant(Sh, MVT::i32);
2724}]>;
2725
2726def asr_amt : PatLeaf<(i32 imm), [{
2727 return (N->getZExtValue() <= 32);
2728}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002729
Bob Wilsondc66eda2010-08-16 22:26:55 +00002730// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2731// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002732def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2733 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2734 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2735 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2736 (and (sra GPR:$Rm, asr_amt:$sh),
2737 0xFFFF)))]>,
2738 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002739
Evan Chenga8e29892007-01-19 07:51:42 +00002740// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2741// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002742def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002743 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002744def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002745 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2746 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002747
Evan Chenga8e29892007-01-19 07:51:42 +00002748//===----------------------------------------------------------------------===//
2749// Comparison Instructions...
2750//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002751
Jim Grosbach26421962008-10-14 20:36:24 +00002752defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002753 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002754 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002755
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002756// FIXME: We have to be careful when using the CMN instruction and comparison
2757// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002758// results:
2759//
2760// rsbs r1, r1, 0
2761// cmp r0, r1
2762// mov r0, #0
2763// it ls
2764// mov r0, #1
2765//
2766// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002767//
Bill Wendling6165e872010-08-26 18:33:51 +00002768// cmn r0, r1
2769// mov r0, #0
2770// it ls
2771// mov r0, #1
2772//
2773// However, the CMN gives the *opposite* result when r1 is 0. This is because
2774// the carry flag is set in the CMP case but not in the CMN case. In short, the
2775// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2776// value of r0 and the carry bit (because the "carry bit" parameter to
2777// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2778// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2779// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2780// parameter to AddWithCarry is defined as 0).
2781//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002782// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002783//
2784// x = 0
2785// ~x = 0xFFFF FFFF
2786// ~x + 1 = 0x1 0000 0000
2787// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2788//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002789// Therefore, we should disable CMN when comparing against zero, until we can
2790// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2791// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002792//
2793// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2794//
2795// This is related to <rdar://problem/7569620>.
2796//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002797//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2798// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002799
Evan Chenga8e29892007-01-19 07:51:42 +00002800// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002801defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002802 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002803 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002804defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002805 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002806 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002807
David Goodwinc0309b42009-06-29 15:33:01 +00002808defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002809 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002810 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2811defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002812 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002813 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002814
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002815//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2816// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002817
David Goodwinc0309b42009-06-29 15:33:01 +00002818def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002819 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002820
Evan Cheng218977b2010-07-13 19:27:42 +00002821// Pseudo i64 compares for some floating point compares.
2822let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2823 Defs = [CPSR] in {
2824def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002825 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002826 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002827 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2828
2829def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002830 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002831 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2832} // usesCustomInserter
2833
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002834
Evan Chenga8e29892007-01-19 07:51:42 +00002835// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002836// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002837// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002838// FIXME: These should all be pseudo-instructions that get expanded to
2839// the normal MOV instructions. That would fix the dependency on
2840// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002841let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002842def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2843 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2844 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2845 RegConstraint<"$false = $Rd">, UnaryDP {
2846 bits<4> Rd;
2847 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002848 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002849 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002850 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002851 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002852 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002853}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002854
Jim Grosbach27e90082010-10-29 19:28:17 +00002855def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2856 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2857 "mov", "\t$Rd, $shift",
2858 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2859 RegConstraint<"$false = $Rd">, UnaryDP {
2860 bits<4> Rd;
2861 bits<4> Rn;
2862 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002863 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002864 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002865 let Inst{19-16} = Rn;
2866 let Inst{15-12} = Rd;
2867 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002868}
2869
Jim Grosbach27e90082010-10-29 19:28:17 +00002870def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2871 DPFrm, IIC_iMOVi,
2872 "movw", "\t$Rd, $imm",
2873 []>,
2874 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2875 UnaryDP {
2876 bits<4> Rd;
2877 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002878 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002879 let Inst{20} = 0;
2880 let Inst{19-16} = imm{15-12};
2881 let Inst{15-12} = Rd;
2882 let Inst{11-0} = imm{11-0};
2883}
2884
2885def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2886 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2887 "mov", "\t$Rd, $imm",
2888 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2889 RegConstraint<"$false = $Rd">, UnaryDP {
2890 bits<4> Rd;
2891 bits<12> imm;
2892 let Inst{25} = 1;
2893 let Inst{20} = 0;
2894 let Inst{19-16} = 0b0000;
2895 let Inst{15-12} = Rd;
2896 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002897}
Owen Andersonf523e472010-09-23 23:45:25 +00002898} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002899
Jim Grosbach3728e962009-12-10 00:11:09 +00002900//===----------------------------------------------------------------------===//
2901// Atomic operations intrinsics
2902//
2903
Bob Wilsonf74a4292010-10-30 00:54:37 +00002904def memb_opt : Operand<i32> {
2905 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002906}
Jim Grosbach3728e962009-12-10 00:11:09 +00002907
Bob Wilsonf74a4292010-10-30 00:54:37 +00002908// memory barriers protect the atomic sequences
2909let hasSideEffects = 1 in {
2910def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2911 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2912 Requires<[IsARM, HasDB]> {
2913 bits<4> opt;
2914 let Inst{31-4} = 0xf57ff05;
2915 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002916}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002917
Johnny Chen7def14f2010-08-11 23:35:12 +00002918def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002919 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002920 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002921 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002922 // FIXME: add encoding
2923}
Jim Grosbach3728e962009-12-10 00:11:09 +00002924}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002925
Bob Wilsonf74a4292010-10-30 00:54:37 +00002926def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2927 "dsb", "\t$opt",
2928 [/* For disassembly only; pattern left blank */]>,
2929 Requires<[IsARM, HasDB]> {
2930 bits<4> opt;
2931 let Inst{31-4} = 0xf57ff04;
2932 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002933}
2934
Johnny Chenfd6037d2010-02-18 00:19:08 +00002935// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002936def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2937 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002938 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002939 let Inst{3-0} = 0b1111;
2940}
2941
Jim Grosbach66869102009-12-11 18:52:41 +00002942let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002943 let Uses = [CPSR] in {
2944 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002945 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002946 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2947 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002948 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002949 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2950 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002951 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002952 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2953 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002954 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002955 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2956 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002957 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002958 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2959 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002960 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002961 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2962 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002963 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002964 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2965 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002966 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002967 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2968 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002969 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002970 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2971 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002972 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002973 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2974 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002975 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002976 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2977 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002978 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002979 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2980 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002981 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002982 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2983 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002984 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002985 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2986 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002987 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002988 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2989 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002990 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002991 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2992 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002993 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002994 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2995 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002996 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002997 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2998
2999 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003000 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003001 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3002 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003003 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003004 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3005 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003006 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003007 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3008
Jim Grosbache801dc42009-12-12 01:40:06 +00003009 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003010 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003011 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3012 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003013 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003014 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3015 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003016 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003017 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3018}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003019}
3020
3021let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003022def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3023 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003024 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003025def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3026 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003027 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003028def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3029 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003030 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003031def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003032 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003033 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003034 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003035}
3036
Jim Grosbach86875a22010-10-29 19:58:57 +00003037let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3038def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003039 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003040 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003041 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003042def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003043 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003044 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003045 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003046def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003047 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003048 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003049 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003050def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3051 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003052 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003053 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003054 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003055}
3056
Johnny Chenb9436272010-02-17 22:37:58 +00003057// Clear-Exclusive is for disassembly only.
3058def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3059 [/* For disassembly only; pattern left blank */]>,
3060 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003061 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003062}
3063
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003064// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3065let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003066def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3067 [/* For disassembly only; pattern left blank */]>;
3068def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3069 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003070}
3071
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003072//===----------------------------------------------------------------------===//
3073// TLS Instructions
3074//
3075
3076// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003077// FIXME: This needs to be a pseudo of some sort so that we can get the
3078// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003079let isCall = 1,
3080 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003081 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003082 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003083 [(set R0, ARMthread_pointer)]>;
3084}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003085
Evan Chenga8e29892007-01-19 07:51:42 +00003086//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003087// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003088// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003089// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003090// Since by its nature we may be coming from some other function to get
3091// here, and we're using the stack frame for the containing function to
3092// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003093// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003094// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003095// except for our own input by listing the relevant registers in Defs. By
3096// doing so, we also cause the prologue/epilogue code to actively preserve
3097// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003098// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003099//
3100// These are pseudo-instructions and are lowered to individual MC-insts, so
3101// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003102let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003103 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3104 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003105 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003106 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003107 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003108 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003109 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003110 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3111 Requires<[IsARM, HasVFP2]>;
3112}
3113
3114let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003115 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3116 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003117 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3118 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003119 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003120 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3121 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003122}
3123
Jim Grosbach5eb19512010-05-22 01:06:18 +00003124// FIXME: Non-Darwin version(s)
3125let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3126 Defs = [ R7, LR, SP ] in {
3127def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3128 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003129 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003130 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3131 Requires<[IsARM, IsDarwin]>;
3132}
3133
Jim Grosbache4ad3872010-10-19 23:27:08 +00003134// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003135// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003136// handled when the pseudo is expanded (which happens before any passes
3137// that need the instruction size).
3138let isBarrier = 1, hasSideEffects = 1 in
3139def Int_eh_sjlj_dispatchsetup :
3140 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3141 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3142 Requires<[IsDarwin]>;
3143
Jim Grosbach0e0da732009-05-12 23:59:14 +00003144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003145// Non-Instruction Patterns
3146//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003147
Evan Chenga8e29892007-01-19 07:51:42 +00003148// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003149
Evan Chenga8e29892007-01-19 07:51:42 +00003150// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003151// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003152let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003153def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3154 IIC_iMOVix2, "",
3155 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003156 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003157
Evan Chenga8e29892007-01-19 07:51:42 +00003158def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003159 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3160 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003161def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003162 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3163 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003164def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3165 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3166 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003167def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3168 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3169 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003170
Evan Cheng5adb66a2009-09-28 09:14:39 +00003171// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003172// This is a single pseudo instruction, the benefit is that it can be remat'd
3173// as a single unit instead of having to handle reg inputs.
3174// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003175let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003176def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3177 [(set GPR:$dst, (i32 imm:$src))]>,
3178 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003179
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003180// ConstantPool, GlobalAddress, and JumpTable
3181def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3182 Requires<[IsARM, DontUseMovt]>;
3183def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3184def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3185 Requires<[IsARM, UseMovt]>;
3186def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3187 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3188
Evan Chenga8e29892007-01-19 07:51:42 +00003189// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003190
Dale Johannesen51e28e62010-06-03 21:09:53 +00003191// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003192def : ARMPat<(ARMtcret tcGPR:$dst),
3193 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003194
3195def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3196 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3197
3198def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3199 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3200
Dale Johannesen38d5f042010-06-15 22:24:08 +00003201def : ARMPat<(ARMtcret tcGPR:$dst),
3202 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003203
3204def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3205 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3206
3207def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3208 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003209
Evan Chenga8e29892007-01-19 07:51:42 +00003210// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003211def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003212 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003213def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003214 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003215
Evan Chenga8e29892007-01-19 07:51:42 +00003216// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003217def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3218def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003219
Evan Chenga8e29892007-01-19 07:51:42 +00003220// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003221def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3222def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3223def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3224def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3225
Evan Chenga8e29892007-01-19 07:51:42 +00003226def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003227
Evan Cheng83b5cf02008-11-05 23:22:34 +00003228def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3229def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3230
Evan Cheng34b12d22007-01-19 20:27:35 +00003231// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003232def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3233 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003234 (SMULBB GPR:$a, GPR:$b)>;
3235def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3236 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003237def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3238 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003239 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003240def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003241 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003242def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3243 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003244 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003245def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003246 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003247def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3248 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003249 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003250def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003251 (SMULWB GPR:$a, GPR:$b)>;
3252
3253def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003254 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3255 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003256 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3257def : ARMV5TEPat<(add GPR:$acc,
3258 (mul sext_16_node:$a, sext_16_node:$b)),
3259 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3260def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003261 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3262 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003263 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3264def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003265 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003266 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3267def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003268 (mul (sra GPR:$a, (i32 16)),
3269 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003270 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3271def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003272 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003273 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3274def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003275 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3276 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003277 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3278def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003279 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003280 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3281
Evan Chenga8e29892007-01-19 07:51:42 +00003282//===----------------------------------------------------------------------===//
3283// Thumb Support
3284//
3285
3286include "ARMInstrThumb.td"
3287
3288//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003289// Thumb2 Support
3290//
3291
3292include "ARMInstrThumb2.td"
3293
3294//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003295// Floating Point Support
3296//
3297
3298include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003299
3300//===----------------------------------------------------------------------===//
3301// Advanced SIMD (NEON) Support
3302//
3303
3304include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003305
3306//===----------------------------------------------------------------------===//
3307// Coprocessor Instructions. For disassembly only.
3308//
3309
3310def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3311 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3312 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3313 [/* For disassembly only; pattern left blank */]> {
3314 let Inst{4} = 0;
3315}
3316
3317def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3318 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3319 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3320 [/* For disassembly only; pattern left blank */]> {
3321 let Inst{31-28} = 0b1111;
3322 let Inst{4} = 0;
3323}
3324
Johnny Chen64dfb782010-02-16 20:04:27 +00003325class ACI<dag oops, dag iops, string opc, string asm>
3326 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3327 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3328 let Inst{27-25} = 0b110;
3329}
3330
3331multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3332
3333 def _OFFSET : ACI<(outs),
3334 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3335 opc, "\tp$cop, cr$CRd, $addr"> {
3336 let Inst{31-28} = op31_28;
3337 let Inst{24} = 1; // P = 1
3338 let Inst{21} = 0; // W = 0
3339 let Inst{22} = 0; // D = 0
3340 let Inst{20} = load;
3341 }
3342
3343 def _PRE : ACI<(outs),
3344 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3345 opc, "\tp$cop, cr$CRd, $addr!"> {
3346 let Inst{31-28} = op31_28;
3347 let Inst{24} = 1; // P = 1
3348 let Inst{21} = 1; // W = 1
3349 let Inst{22} = 0; // D = 0
3350 let Inst{20} = load;
3351 }
3352
3353 def _POST : ACI<(outs),
3354 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3355 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3356 let Inst{31-28} = op31_28;
3357 let Inst{24} = 0; // P = 0
3358 let Inst{21} = 1; // W = 1
3359 let Inst{22} = 0; // D = 0
3360 let Inst{20} = load;
3361 }
3362
3363 def _OPTION : ACI<(outs),
3364 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3365 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3366 let Inst{31-28} = op31_28;
3367 let Inst{24} = 0; // P = 0
3368 let Inst{23} = 1; // U = 1
3369 let Inst{21} = 0; // W = 0
3370 let Inst{22} = 0; // D = 0
3371 let Inst{20} = load;
3372 }
3373
3374 def L_OFFSET : ACI<(outs),
3375 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003376 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003377 let Inst{31-28} = op31_28;
3378 let Inst{24} = 1; // P = 1
3379 let Inst{21} = 0; // W = 0
3380 let Inst{22} = 1; // D = 1
3381 let Inst{20} = load;
3382 }
3383
3384 def L_PRE : ACI<(outs),
3385 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003386 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003387 let Inst{31-28} = op31_28;
3388 let Inst{24} = 1; // P = 1
3389 let Inst{21} = 1; // W = 1
3390 let Inst{22} = 1; // D = 1
3391 let Inst{20} = load;
3392 }
3393
3394 def L_POST : ACI<(outs),
3395 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003396 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003397 let Inst{31-28} = op31_28;
3398 let Inst{24} = 0; // P = 0
3399 let Inst{21} = 1; // W = 1
3400 let Inst{22} = 1; // D = 1
3401 let Inst{20} = load;
3402 }
3403
3404 def L_OPTION : ACI<(outs),
3405 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003406 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003407 let Inst{31-28} = op31_28;
3408 let Inst{24} = 0; // P = 0
3409 let Inst{23} = 1; // U = 1
3410 let Inst{21} = 0; // W = 0
3411 let Inst{22} = 1; // D = 1
3412 let Inst{20} = load;
3413 }
3414}
3415
3416defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3417defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3418defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3419defm STC2 : LdStCop<0b1111, 0, "stc2">;
3420
Johnny Chen906d57f2010-02-12 01:44:23 +00003421def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3422 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3423 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3424 [/* For disassembly only; pattern left blank */]> {
3425 let Inst{20} = 0;
3426 let Inst{4} = 1;
3427}
3428
3429def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3430 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3431 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3432 [/* For disassembly only; pattern left blank */]> {
3433 let Inst{31-28} = 0b1111;
3434 let Inst{20} = 0;
3435 let Inst{4} = 1;
3436}
3437
3438def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3439 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3440 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3441 [/* For disassembly only; pattern left blank */]> {
3442 let Inst{20} = 1;
3443 let Inst{4} = 1;
3444}
3445
3446def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3447 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3448 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3449 [/* For disassembly only; pattern left blank */]> {
3450 let Inst{31-28} = 0b1111;
3451 let Inst{20} = 1;
3452 let Inst{4} = 1;
3453}
3454
3455def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3456 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3457 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3458 [/* For disassembly only; pattern left blank */]> {
3459 let Inst{23-20} = 0b0100;
3460}
3461
3462def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3463 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3464 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3465 [/* For disassembly only; pattern left blank */]> {
3466 let Inst{31-28} = 0b1111;
3467 let Inst{23-20} = 0b0100;
3468}
3469
3470def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3471 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3472 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3473 [/* For disassembly only; pattern left blank */]> {
3474 let Inst{23-20} = 0b0101;
3475}
3476
3477def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3478 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3479 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3480 [/* For disassembly only; pattern left blank */]> {
3481 let Inst{31-28} = 0b1111;
3482 let Inst{23-20} = 0b0101;
3483}
3484
Johnny Chenb98e1602010-02-12 18:55:33 +00003485//===----------------------------------------------------------------------===//
3486// Move between special register and ARM core register -- for disassembly only
3487//
3488
3489def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3490 [/* For disassembly only; pattern left blank */]> {
3491 let Inst{23-20} = 0b0000;
3492 let Inst{7-4} = 0b0000;
3493}
3494
3495def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3496 [/* For disassembly only; pattern left blank */]> {
3497 let Inst{23-20} = 0b0100;
3498 let Inst{7-4} = 0b0000;
3499}
3500
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003501def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3502 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003503 [/* For disassembly only; pattern left blank */]> {
3504 let Inst{23-20} = 0b0010;
3505 let Inst{7-4} = 0b0000;
3506}
3507
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003508def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3509 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003510 [/* For disassembly only; pattern left blank */]> {
3511 let Inst{23-20} = 0b0010;
3512 let Inst{7-4} = 0b0000;
3513}
3514
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003515def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3516 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003517 [/* For disassembly only; pattern left blank */]> {
3518 let Inst{23-20} = 0b0110;
3519 let Inst{7-4} = 0b0000;
3520}
3521
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003522def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3523 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003524 [/* For disassembly only; pattern left blank */]> {
3525 let Inst{23-20} = 0b0110;
3526 let Inst{7-4} = 0b0000;
3527}