blob: d385a212c7ef7e842f43731d33863f456f05de31 [file] [log] [blame]
David Goodwin34877712009-10-26 19:32:42 +00001//=- llvm/CodeGen/AggressiveAntiDepBreaker.h - Anti-Dep Support -*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AggressiveAntiDepBreaker class, which
11// implements register anti-dependence breaking during post-RA
12// scheduling. It attempts to break all anti-dependencies within a
13// block.
14//
15//===----------------------------------------------------------------------===//
16
17#ifndef LLVM_CODEGEN_AGGRESSIVEANTIDEPBREAKER_H
18#define LLVM_CODEGEN_AGGRESSIVEANTIDEPBREAKER_H
19
David Goodwin82c72482009-10-28 18:29:54 +000020#include "AntiDepBreaker.h"
David Goodwin34877712009-10-26 19:32:42 +000021#include "llvm/CodeGen/MachineBasicBlock.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/ScheduleDAG.h"
David Goodwin0855dee2009-11-10 00:15:47 +000026#include "llvm/Target/TargetSubtarget.h"
David Goodwin34877712009-10-26 19:32:42 +000027#include "llvm/Target/TargetRegisterInfo.h"
28#include "llvm/ADT/BitVector.h"
29#include "llvm/ADT/SmallSet.h"
David Goodwin557bbe62009-11-20 19:32:48 +000030#include <map>
David Goodwin34877712009-10-26 19:32:42 +000031
32namespace llvm {
David Goodwine10deca2009-10-26 22:31:16 +000033 /// Class AggressiveAntiDepState
David Goodwin557bbe62009-11-20 19:32:48 +000034 /// Contains all the state necessary for anti-dep breaking.
David Goodwine10deca2009-10-26 22:31:16 +000035 class AggressiveAntiDepState {
36 public:
David Goodwin34877712009-10-26 19:32:42 +000037 /// RegisterReference - Information about a register reference
38 /// within a liverange
39 typedef struct {
40 /// Operand - The registers operand
41 MachineOperand *Operand;
42 /// RC - The register class
43 const TargetRegisterClass *RC;
44 } RegisterReference;
45
David Goodwine10deca2009-10-26 22:31:16 +000046 private:
David Goodwin990d2852009-12-09 17:18:22 +000047 /// NumTargetRegs - Number of non-virtual target registers
48 /// (i.e. TRI->getNumRegs()).
49 const unsigned NumTargetRegs;
50
David Goodwin34877712009-10-26 19:32:42 +000051 /// GroupNodes - Implements a disjoint-union data structure to
52 /// form register groups. A node is represented by an index into
53 /// the vector. A node can "point to" itself to indicate that it
54 /// is the parent of a group, or point to another node to indicate
55 /// that it is a member of the same group as that node.
56 std::vector<unsigned> GroupNodes;
David Goodwine10deca2009-10-26 22:31:16 +000057
David Goodwin34877712009-10-26 19:32:42 +000058 /// GroupNodeIndices - For each register, the index of the GroupNode
59 /// currently representing the group that the register belongs to.
60 /// Register 0 is always represented by the 0 group, a group
61 /// composed of registers that are not eligible for anti-aliasing.
62 unsigned GroupNodeIndices[TargetRegisterInfo::FirstVirtualRegister];
David Goodwine10deca2009-10-26 22:31:16 +000063
64 /// RegRefs - Map registers to all their references within a live range.
David Goodwin34877712009-10-26 19:32:42 +000065 std::multimap<unsigned, RegisterReference> RegRefs;
David Goodwine10deca2009-10-26 22:31:16 +000066
David Goodwin34877712009-10-26 19:32:42 +000067 /// KillIndices - The index of the most recent kill (proceding bottom-up),
68 /// or ~0u if the register is not live.
69 unsigned KillIndices[TargetRegisterInfo::FirstVirtualRegister];
David Goodwine10deca2009-10-26 22:31:16 +000070
David Goodwin34877712009-10-26 19:32:42 +000071 /// DefIndices - The index of the most recent complete def (proceding bottom
72 /// up), or ~0u if the register is live.
73 unsigned DefIndices[TargetRegisterInfo::FirstVirtualRegister];
74
75 public:
David Goodwin990d2852009-12-09 17:18:22 +000076 AggressiveAntiDepState(const unsigned TargetRegs, MachineBasicBlock *BB);
David Goodwin34877712009-10-26 19:32:42 +000077
David Goodwine10deca2009-10-26 22:31:16 +000078 /// GetKillIndices - Return the kill indices.
79 unsigned *GetKillIndices() { return KillIndices; }
David Goodwin34877712009-10-26 19:32:42 +000080
David Goodwine10deca2009-10-26 22:31:16 +000081 /// GetDefIndices - Return the define indices.
82 unsigned *GetDefIndices() { return DefIndices; }
David Goodwin34877712009-10-26 19:32:42 +000083
David Goodwine10deca2009-10-26 22:31:16 +000084 /// GetRegRefs - Return the RegRefs map.
85 std::multimap<unsigned, RegisterReference>& GetRegRefs() { return RegRefs; }
David Goodwin34877712009-10-26 19:32:42 +000086
David Goodwin34877712009-10-26 19:32:42 +000087 // GetGroup - Get the group for a register. The returned value is
88 // the index of the GroupNode representing the group.
89 unsigned GetGroup(unsigned Reg);
90
91 // GetGroupRegs - Return a vector of the registers belonging to a
David Goodwin87d21b92009-11-13 19:52:48 +000092 // group. If RegRefs is non-NULL then only included referenced registers.
93 void GetGroupRegs(
94 unsigned Group,
95 std::vector<unsigned> &Regs,
96 std::multimap<unsigned, AggressiveAntiDepState::RegisterReference> *RegRefs);
David Goodwin34877712009-10-26 19:32:42 +000097
98 // UnionGroups - Union Reg1's and Reg2's groups to form a new
99 // group. Return the index of the GroupNode representing the
100 // group.
101 unsigned UnionGroups(unsigned Reg1, unsigned Reg2);
102
103 // LeaveGroup - Remove a register from its current group and place
104 // it alone in its own group. Return the index of the GroupNode
105 // representing the registers new group.
106 unsigned LeaveGroup(unsigned Reg);
107
108 /// IsLive - Return true if Reg is live
109 bool IsLive(unsigned Reg);
David Goodwine10deca2009-10-26 22:31:16 +0000110 };
111
112
113 /// Class AggressiveAntiDepBreaker
114 class AggressiveAntiDepBreaker : public AntiDepBreaker {
115 MachineFunction& MF;
116 MachineRegisterInfo &MRI;
117 const TargetRegisterInfo *TRI;
118
119 /// AllocatableSet - The set of allocatable registers.
120 /// We'll be ignoring anti-dependencies on non-allocatable registers,
121 /// because they may not be safe to break.
David Goodwin87d21b92009-11-13 19:52:48 +0000122 const BitVector AllocatableSet;
123
124 /// CriticalPathSet - The set of registers that should only be
125 /// renamed if they are on the critical path.
126 BitVector CriticalPathSet;
David Goodwine10deca2009-10-26 22:31:16 +0000127
128 /// State - The state used to identify and rename anti-dependence
129 /// registers.
130 AggressiveAntiDepState *State;
131
David Goodwine10deca2009-10-26 22:31:16 +0000132 public:
David Goodwin0855dee2009-11-10 00:15:47 +0000133 AggressiveAntiDepBreaker(MachineFunction& MFi,
David Goodwin87d21b92009-11-13 19:52:48 +0000134 TargetSubtarget::RegClassVector& CriticalPathRCs);
David Goodwine10deca2009-10-26 22:31:16 +0000135 ~AggressiveAntiDepBreaker();
David Goodwin34877712009-10-26 19:32:42 +0000136
David Goodwine10deca2009-10-26 22:31:16 +0000137 /// Start - Initialize anti-dep breaking for a new basic block.
138 void StartBlock(MachineBasicBlock *BB);
139
140 /// BreakAntiDependencies - Identifiy anti-dependencies along the critical path
141 /// of the ScheduleDAG and break them by renaming registers.
142 ///
143 unsigned BreakAntiDependencies(std::vector<SUnit>& SUnits,
144 MachineBasicBlock::iterator& Begin,
145 MachineBasicBlock::iterator& End,
146 unsigned InsertPosIndex);
147
148 /// Observe - Update liveness information to account for the current
149 /// instruction, which will not be scheduled.
150 ///
151 void Observe(MachineInstr *MI, unsigned Count, unsigned InsertPosIndex);
152
153 /// Finish - Finish anti-dep breaking for a basic block.
154 void FinishBlock();
155
156 private:
David Goodwin54097832009-11-05 01:19:35 +0000157 typedef std::map<const TargetRegisterClass *,
158 TargetRegisterClass::const_iterator> RenameOrderType;
159
David Goodwin34877712009-10-26 19:32:42 +0000160 /// IsImplicitDefUse - Return true if MO represents a register
161 /// that is both implicitly used and defined in MI
162 bool IsImplicitDefUse(MachineInstr *MI, MachineOperand& MO);
163
164 /// GetPassthruRegs - If MI implicitly def/uses a register, then
165 /// return that register and all subregisters.
166 void GetPassthruRegs(MachineInstr *MI, std::set<unsigned>& PassthruRegs);
167
David Goodwin3e72d302009-11-19 23:12:37 +0000168 void HandleLastUse(unsigned Reg, unsigned KillIdx, const char *tag,
169 const char *header =NULL, const char *footer =NULL);
170
David Goodwin34877712009-10-26 19:32:42 +0000171 void PrescanInstruction(MachineInstr *MI, unsigned Count,
172 std::set<unsigned>& PassthruRegs);
173 void ScanInstruction(MachineInstr *MI, unsigned Count);
174 BitVector GetRenameRegisters(unsigned Reg);
175 bool FindSuitableFreeRegisters(unsigned AntiDepGroupIndex,
David Goodwin54097832009-11-05 01:19:35 +0000176 RenameOrderType& RenameOrder,
David Goodwin34877712009-10-26 19:32:42 +0000177 std::map<unsigned, unsigned> &RenameMap);
178 };
179}
180
181#endif