blob: b78a4fcac7ec03104c19f2f466d4f7f9928c8cd0 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000020#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/Constants.h"
22#include "llvm/CallingConv.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/InlineAsm.h"
27#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
29#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000030#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000031#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000032#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000033#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000034#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Chris Lattner3ac18842010-08-24 23:20:40 +000073static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
74 const SDValue *Parts, unsigned NumParts,
75 EVT PartVT, EVT ValueVT);
76
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000077/// getCopyFromParts - Create a value that contains the specified legal parts
78/// combined into the value they represent. If the parts combine to a type
79/// larger then ValueVT then AssertOp can be used to specify whether the extra
80/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
81/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000082static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000083 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000084 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000085 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +000086 if (ValueVT.isVector())
87 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
88
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000090 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091 SDValue Val = Parts[0];
92
93 if (NumParts > 1) {
94 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +000095 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096 unsigned PartBits = PartVT.getSizeInBits();
97 unsigned ValueBits = ValueVT.getSizeInBits();
98
99 // Assemble the power of 2 part.
100 unsigned RoundParts = NumParts & (NumParts - 1) ?
101 1 << Log2_32(NumParts) : NumParts;
102 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000104 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 SDValue Lo, Hi;
106
Owen Anderson23b9b192009-08-12 00:36:31 +0000107 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000109 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000112 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000113 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000114 } else {
Chris Lattner3ac18842010-08-24 23:20:40 +0000115 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[0]);
116 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000117 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000118
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000119 if (TLI.isBigEndian())
120 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000121
Chris Lattner3ac18842010-08-24 23:20:40 +0000122 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 if (RoundParts < NumParts) {
125 // Assemble the trailing non-power-of-2 part.
126 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000127 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130
131 // Combine the round and odd parts.
132 Lo = Val;
133 if (TLI.isBigEndian())
134 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000135 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000136 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
137 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000139 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000140 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
141 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000143 } else if (PartVT.isFloatingPoint()) {
144 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000146 "Unexpected split");
147 SDValue Lo, Hi;
Chris Lattner3ac18842010-08-24 23:20:40 +0000148 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[0]);
149 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000150 if (TLI.isBigEndian())
151 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000153 } else {
154 // FP split into integer parts (soft fp)
155 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
156 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000157 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000158 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000159 }
160 }
161
162 // There is now one part, held in Val. Correct it to match ValueVT.
163 PartVT = Val.getValueType();
164
165 if (PartVT == ValueVT)
166 return Val;
167
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000169 if (ValueVT.bitsLT(PartVT)) {
170 // For a truncate, see if we have any information to
171 // indicate whether the truncated bits will always be
172 // zero or sign-extension.
173 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000176 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000178 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000179 }
180
181 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000182 // FP_ROUND's are always exact here.
183 if (ValueVT.bitsLT(Val.getValueType()))
184 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000185 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 }
189
Bill Wendling4533cac2010-01-28 21:51:40 +0000190 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192
Torok Edwinc23197a2009-07-14 16:55:14 +0000193 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 return SDValue();
195}
196
Chris Lattner3ac18842010-08-24 23:20:40 +0000197/// getCopyFromParts - Create a value that contains the specified legal parts
198/// combined into the value they represent. If the parts combine to a type
199/// larger then ValueVT then AssertOp can be used to specify whether the extra
200/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
201/// (ISD::AssertSext).
202static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
203 const SDValue *Parts, unsigned NumParts,
204 EVT PartVT, EVT ValueVT) {
205 assert(ValueVT.isVector() && "Not a vector value");
206 assert(NumParts > 0 && "No parts to assemble!");
207 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
208 SDValue Val = Parts[0];
209
210 // Handle a multi-element vector.
211 if (NumParts > 1) {
212 EVT IntermediateVT, RegisterVT;
213 unsigned NumIntermediates;
214 unsigned NumRegs =
215 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
216 NumIntermediates, RegisterVT);
217 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
218 NumParts = NumRegs; // Silence a compiler warning.
219 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
220 assert(RegisterVT == Parts[0].getValueType() &&
221 "Part type doesn't match part!");
222
223 // Assemble the parts into intermediate operands.
224 SmallVector<SDValue, 8> Ops(NumIntermediates);
225 if (NumIntermediates == NumParts) {
226 // If the register was not expanded, truncate or copy the value,
227 // as appropriate.
228 for (unsigned i = 0; i != NumParts; ++i)
229 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
230 PartVT, IntermediateVT);
231 } else if (NumParts > 0) {
232 // If the intermediate type was expanded, build the intermediate
233 // operands from the parts.
234 assert(NumParts % NumIntermediates == 0 &&
235 "Must expand into a divisible number of parts!");
236 unsigned Factor = NumParts / NumIntermediates;
237 for (unsigned i = 0; i != NumIntermediates; ++i)
238 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
239 PartVT, IntermediateVT);
240 }
241
242 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
243 // intermediate operands.
244 Val = DAG.getNode(IntermediateVT.isVector() ?
245 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
246 ValueVT, &Ops[0], NumIntermediates);
247 }
248
249 // There is now one part, held in Val. Correct it to match ValueVT.
250 PartVT = Val.getValueType();
251
252 if (PartVT == ValueVT)
253 return Val;
254
Chris Lattnere6f7c262010-08-25 22:49:25 +0000255 if (PartVT.isVector()) {
256 // If the element type of the source/dest vectors are the same, but the
257 // parts vector has more elements than the value vector, then we have a
258 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
259 // elements we want.
260 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
261 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
262 "Cannot narrow, it would be a lossy transformation");
263 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
264 DAG.getIntPtrConstant(0));
265 }
266
267 // Vector/Vector bitcast.
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000269 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000270
271 assert(ValueVT.getVectorElementType() == PartVT &&
272 ValueVT.getVectorNumElements() == 1 &&
273 "Only trivial scalar-to-vector conversions should get here!");
274 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
275}
276
277
278
Chris Lattnera13b8602010-08-24 23:10:06 +0000279
280static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
281 SDValue Val, SDValue *Parts, unsigned NumParts,
282 EVT PartVT);
283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000284/// getCopyToParts - Create a series of nodes that contain the specified value
285/// split into legal parts. If the parts contain more bits than Val, then, for
286/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000287static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000288 SDValue Val, SDValue *Parts, unsigned NumParts,
289 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000291 EVT ValueVT = Val.getValueType();
Chris Lattnera13b8602010-08-24 23:10:06 +0000292
293 // Handle the vector case separately.
294 if (ValueVT.isVector())
295 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
296
297 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000298 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000299 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000300 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
301
Chris Lattnera13b8602010-08-24 23:10:06 +0000302 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000303 return;
304
Chris Lattnera13b8602010-08-24 23:10:06 +0000305 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
306 if (PartVT == ValueVT) {
307 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 Parts[0] = Val;
309 return;
310 }
311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
313 // If the parts cover more bits than the value has, promote the value.
314 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
315 assert(NumParts == 1 && "Do not know what to promote to!");
316 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
317 } else {
318 assert(PartVT.isInteger() && ValueVT.isInteger() &&
319 "Unknown mismatch!");
320 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
321 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
322 }
323 } else if (PartBits == ValueVT.getSizeInBits()) {
324 // Different types of the same size.
325 assert(NumParts == 1 && PartVT != ValueVT);
326 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
327 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
328 // If the parts cover less bits than value has, truncate the value.
329 assert(PartVT.isInteger() && ValueVT.isInteger() &&
330 "Unknown mismatch!");
331 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
332 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
333 }
334
335 // The value may have changed - recompute ValueVT.
336 ValueVT = Val.getValueType();
337 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
338 "Failed to tile the value with PartVT!");
339
340 if (NumParts == 1) {
341 assert(PartVT == ValueVT && "Type conversion failed!");
342 Parts[0] = Val;
343 return;
344 }
345
346 // Expand the value into multiple parts.
347 if (NumParts & (NumParts - 1)) {
348 // The number of parts is not a power of 2. Split off and copy the tail.
349 assert(PartVT.isInteger() && ValueVT.isInteger() &&
350 "Do not know what to expand to!");
351 unsigned RoundParts = 1 << Log2_32(NumParts);
352 unsigned RoundBits = RoundParts * PartBits;
353 unsigned OddParts = NumParts - RoundParts;
354 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
355 DAG.getIntPtrConstant(RoundBits));
356 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
357
358 if (TLI.isBigEndian())
359 // The odd parts were reversed by getCopyToParts - unreverse them.
360 std::reverse(Parts + RoundParts, Parts + NumParts);
361
362 NumParts = RoundParts;
363 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
364 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
365 }
366
367 // The number of parts is a power of 2. Repeatedly bisect the value using
368 // EXTRACT_ELEMENT.
369 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, DL,
370 EVT::getIntegerVT(*DAG.getContext(),
371 ValueVT.getSizeInBits()),
372 Val);
373
374 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
375 for (unsigned i = 0; i < NumParts; i += StepSize) {
376 unsigned ThisBits = StepSize * PartBits / 2;
377 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
378 SDValue &Part0 = Parts[i];
379 SDValue &Part1 = Parts[i+StepSize/2];
380
381 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
382 ThisVT, Part0, DAG.getIntPtrConstant(1));
383 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
384 ThisVT, Part0, DAG.getIntPtrConstant(0));
385
386 if (ThisBits == PartBits && ThisVT != PartVT) {
387 Part0 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part0);
388 Part1 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part1);
389 }
390 }
391 }
392
393 if (TLI.isBigEndian())
394 std::reverse(Parts, Parts + OrigNumParts);
395}
396
397
398/// getCopyToPartsVector - Create a series of nodes that contain the specified
399/// value split into legal parts.
400static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
401 SDValue Val, SDValue *Parts, unsigned NumParts,
402 EVT PartVT) {
403 EVT ValueVT = Val.getValueType();
404 assert(ValueVT.isVector() && "Not a vector");
405 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
406
407 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000408 if (PartVT == ValueVT) {
409 // Nothing to do.
410 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
411 // Bitconvert vector->vector case.
412 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
413 } else if (PartVT.isVector() &&
414 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
415 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
416 EVT ElementVT = PartVT.getVectorElementType();
417 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
418 // undef elements.
419 SmallVector<SDValue, 16> Ops;
420 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
421 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
422 ElementVT, Val, DAG.getIntPtrConstant(i)));
423
424 for (unsigned i = ValueVT.getVectorNumElements(),
425 e = PartVT.getVectorNumElements(); i != e; ++i)
426 Ops.push_back(DAG.getUNDEF(ElementVT));
427
428 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
429
430 // FIXME: Use CONCAT for 2x -> 4x.
431
432 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
433 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
434 } else {
435 // Vector -> scalar conversion.
436 assert(ValueVT.getVectorElementType() == PartVT &&
437 ValueVT.getVectorNumElements() == 1 &&
438 "Only trivial vector-to-scalar conversions should get here!");
439 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
440 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000441 }
442
443 Parts[0] = Val;
444 return;
445 }
446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000447 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000448 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000449 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000450 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000451 IntermediateVT,
452 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000453 unsigned NumElements = ValueVT.getVectorNumElements();
Chris Lattnera13b8602010-08-24 23:10:06 +0000454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000455 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
456 NumParts = NumRegs; // Silence a compiler warning.
457 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000458
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000459 // Split the vector into intermediate operands.
460 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000461 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000462 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000463 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000464 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000465 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000466 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000467 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000468 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000469 }
Chris Lattnera13b8602010-08-24 23:10:06 +0000470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000471 // Split the intermediate operands into legal parts.
472 if (NumParts == NumIntermediates) {
473 // If the register was not expanded, promote or copy the value,
474 // as appropriate.
475 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000476 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000477 } else if (NumParts > 0) {
478 // If the intermediate type was expanded, split each the value into
479 // legal parts.
480 assert(NumParts % NumIntermediates == 0 &&
481 "Must expand into a divisible number of parts!");
482 unsigned Factor = NumParts / NumIntermediates;
483 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000484 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000485 }
486}
487
Chris Lattnera13b8602010-08-24 23:10:06 +0000488
489
490
Dan Gohman462f6b52010-05-29 17:53:24 +0000491namespace {
492 /// RegsForValue - This struct represents the registers (physical or virtual)
493 /// that a particular set of values is assigned, and the type information
494 /// about the value. The most common situation is to represent one value at a
495 /// time, but struct or array values are handled element-wise as multiple
496 /// values. The splitting of aggregates is performed recursively, so that we
497 /// never have aggregate-typed registers. The values at this point do not
498 /// necessarily have legal types, so each value may require one or more
499 /// registers of some legal type.
500 ///
501 struct RegsForValue {
502 /// ValueVTs - The value types of the values, which may not be legal, and
503 /// may need be promoted or synthesized from one or more registers.
504 ///
505 SmallVector<EVT, 4> ValueVTs;
506
507 /// RegVTs - The value types of the registers. This is the same size as
508 /// ValueVTs and it records, for each value, what the type of the assigned
509 /// register or registers are. (Individual values are never synthesized
510 /// from more than one type of register.)
511 ///
512 /// With virtual registers, the contents of RegVTs is redundant with TLI's
513 /// getRegisterType member function, however when with physical registers
514 /// it is necessary to have a separate record of the types.
515 ///
516 SmallVector<EVT, 4> RegVTs;
517
518 /// Regs - This list holds the registers assigned to the values.
519 /// Each legal or promoted value requires one register, and each
520 /// expanded value requires multiple registers.
521 ///
522 SmallVector<unsigned, 4> Regs;
523
524 RegsForValue() {}
525
526 RegsForValue(const SmallVector<unsigned, 4> &regs,
527 EVT regvt, EVT valuevt)
528 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
529
Dan Gohman462f6b52010-05-29 17:53:24 +0000530 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
531 unsigned Reg, const Type *Ty) {
532 ComputeValueVTs(tli, Ty, ValueVTs);
533
534 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
535 EVT ValueVT = ValueVTs[Value];
536 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
537 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
538 for (unsigned i = 0; i != NumRegs; ++i)
539 Regs.push_back(Reg + i);
540 RegVTs.push_back(RegisterVT);
541 Reg += NumRegs;
542 }
543 }
544
545 /// areValueTypesLegal - Return true if types of all the values are legal.
546 bool areValueTypesLegal(const TargetLowering &TLI) {
547 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
548 EVT RegisterVT = RegVTs[Value];
549 if (!TLI.isTypeLegal(RegisterVT))
550 return false;
551 }
552 return true;
553 }
554
555 /// append - Add the specified values to this one.
556 void append(const RegsForValue &RHS) {
557 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
558 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
559 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
560 }
561
562 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
563 /// this value and returns the result as a ValueVTs value. This uses
564 /// Chain/Flag as the input and updates them for the output Chain/Flag.
565 /// If the Flag pointer is NULL, no flag is used.
566 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
567 DebugLoc dl,
568 SDValue &Chain, SDValue *Flag) const;
569
570 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
571 /// specified value into the registers specified by this object. This uses
572 /// Chain/Flag as the input and updates them for the output Chain/Flag.
573 /// If the Flag pointer is NULL, no flag is used.
574 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
575 SDValue &Chain, SDValue *Flag) const;
576
577 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
578 /// operand list. This adds the code marker, matching input operand index
579 /// (if applicable), and includes the number of values added into it.
580 void AddInlineAsmOperands(unsigned Kind,
581 bool HasMatching, unsigned MatchingIdx,
582 SelectionDAG &DAG,
583 std::vector<SDValue> &Ops) const;
584 };
585}
586
587/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
588/// this value and returns the result as a ValueVT value. This uses
589/// Chain/Flag as the input and updates them for the output Chain/Flag.
590/// If the Flag pointer is NULL, no flag is used.
591SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
592 FunctionLoweringInfo &FuncInfo,
593 DebugLoc dl,
594 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000595 // A Value with type {} or [0 x %t] needs no registers.
596 if (ValueVTs.empty())
597 return SDValue();
598
Dan Gohman462f6b52010-05-29 17:53:24 +0000599 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
600
601 // Assemble the legal parts into the final values.
602 SmallVector<SDValue, 4> Values(ValueVTs.size());
603 SmallVector<SDValue, 8> Parts;
604 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
605 // Copy the legal parts from the registers.
606 EVT ValueVT = ValueVTs[Value];
607 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
608 EVT RegisterVT = RegVTs[Value];
609
610 Parts.resize(NumRegs);
611 for (unsigned i = 0; i != NumRegs; ++i) {
612 SDValue P;
613 if (Flag == 0) {
614 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
615 } else {
616 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
617 *Flag = P.getValue(2);
618 }
619
620 Chain = P.getValue(1);
621
622 // If the source register was virtual and if we know something about it,
623 // add an assert node.
624 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
625 RegisterVT.isInteger() && !RegisterVT.isVector()) {
626 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
627 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
628 const FunctionLoweringInfo::LiveOutInfo &LOI =
629 FuncInfo.LiveOutRegInfo[SlotNo];
630
631 unsigned RegSize = RegisterVT.getSizeInBits();
632 unsigned NumSignBits = LOI.NumSignBits;
633 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
634
635 // FIXME: We capture more information than the dag can represent. For
636 // now, just use the tightest assertzext/assertsext possible.
637 bool isSExt = true;
638 EVT FromVT(MVT::Other);
639 if (NumSignBits == RegSize)
640 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
641 else if (NumZeroBits >= RegSize-1)
642 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
643 else if (NumSignBits > RegSize-8)
644 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
645 else if (NumZeroBits >= RegSize-8)
646 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
647 else if (NumSignBits > RegSize-16)
648 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
649 else if (NumZeroBits >= RegSize-16)
650 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
651 else if (NumSignBits > RegSize-32)
652 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
653 else if (NumZeroBits >= RegSize-32)
654 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
655
656 if (FromVT != MVT::Other)
657 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
658 RegisterVT, P, DAG.getValueType(FromVT));
659 }
660 }
661
662 Parts[i] = P;
663 }
664
665 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
666 NumRegs, RegisterVT, ValueVT);
667 Part += NumRegs;
668 Parts.clear();
669 }
670
671 return DAG.getNode(ISD::MERGE_VALUES, dl,
672 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
673 &Values[0], ValueVTs.size());
674}
675
676/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
677/// specified value into the registers specified by this object. This uses
678/// Chain/Flag as the input and updates them for the output Chain/Flag.
679/// If the Flag pointer is NULL, no flag is used.
680void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
681 SDValue &Chain, SDValue *Flag) const {
682 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
683
684 // Get the list of the values's legal parts.
685 unsigned NumRegs = Regs.size();
686 SmallVector<SDValue, 8> Parts(NumRegs);
687 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
688 EVT ValueVT = ValueVTs[Value];
689 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
690 EVT RegisterVT = RegVTs[Value];
691
Chris Lattner3ac18842010-08-24 23:20:40 +0000692 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000693 &Parts[Part], NumParts, RegisterVT);
694 Part += NumParts;
695 }
696
697 // Copy the parts into the registers.
698 SmallVector<SDValue, 8> Chains(NumRegs);
699 for (unsigned i = 0; i != NumRegs; ++i) {
700 SDValue Part;
701 if (Flag == 0) {
702 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
703 } else {
704 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
705 *Flag = Part.getValue(1);
706 }
707
708 Chains[i] = Part.getValue(0);
709 }
710
711 if (NumRegs == 1 || Flag)
712 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
713 // flagged to it. That is the CopyToReg nodes and the user are considered
714 // a single scheduling unit. If we create a TokenFactor and return it as
715 // chain, then the TokenFactor is both a predecessor (operand) of the
716 // user as well as a successor (the TF operands are flagged to the user).
717 // c1, f1 = CopyToReg
718 // c2, f2 = CopyToReg
719 // c3 = TokenFactor c1, c2
720 // ...
721 // = op c3, ..., f2
722 Chain = Chains[NumRegs-1];
723 else
724 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
725}
726
727/// AddInlineAsmOperands - Add this value to the specified inlineasm node
728/// operand list. This adds the code marker and includes the number of
729/// values added into it.
730void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
731 unsigned MatchingIdx,
732 SelectionDAG &DAG,
733 std::vector<SDValue> &Ops) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
737 if (HasMatching)
738 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
739 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
740 Ops.push_back(Res);
741
742 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
743 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
744 EVT RegisterVT = RegVTs[Value];
745 for (unsigned i = 0; i != NumRegs; ++i) {
746 assert(Reg < Regs.size() && "Mismatch in # registers expected");
747 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
748 }
749 }
750}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000751
Dan Gohman2048b852009-11-23 18:04:58 +0000752void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000753 AA = &aa;
754 GFI = gfi;
755 TD = DAG.getTarget().getTargetData();
756}
757
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000758/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000759/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000760/// for a new block. This doesn't clear out information about
761/// additional blocks that are needed to complete switch lowering
762/// or PHI node updating; that information is cleared out as it is
763/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000764void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000765 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000766 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000767 PendingLoads.clear();
768 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000769 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000770 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000771 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000772}
773
774/// getRoot - Return the current virtual root of the Selection DAG,
775/// flushing any PendingLoad items. This must be done before emitting
776/// a store or any other node that may need to be ordered after any
777/// prior load instructions.
778///
Dan Gohman2048b852009-11-23 18:04:58 +0000779SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000780 if (PendingLoads.empty())
781 return DAG.getRoot();
782
783 if (PendingLoads.size() == 1) {
784 SDValue Root = PendingLoads[0];
785 DAG.setRoot(Root);
786 PendingLoads.clear();
787 return Root;
788 }
789
790 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000792 &PendingLoads[0], PendingLoads.size());
793 PendingLoads.clear();
794 DAG.setRoot(Root);
795 return Root;
796}
797
798/// getControlRoot - Similar to getRoot, but instead of flushing all the
799/// PendingLoad items, flush all the PendingExports items. It is necessary
800/// to do this before emitting a terminator instruction.
801///
Dan Gohman2048b852009-11-23 18:04:58 +0000802SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000803 SDValue Root = DAG.getRoot();
804
805 if (PendingExports.empty())
806 return Root;
807
808 // Turn all of the CopyToReg chains into one factored node.
809 if (Root.getOpcode() != ISD::EntryToken) {
810 unsigned i = 0, e = PendingExports.size();
811 for (; i != e; ++i) {
812 assert(PendingExports[i].getNode()->getNumOperands() > 1);
813 if (PendingExports[i].getNode()->getOperand(0) == Root)
814 break; // Don't add the root if we already indirectly depend on it.
815 }
816
817 if (i == e)
818 PendingExports.push_back(Root);
819 }
820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000822 &PendingExports[0],
823 PendingExports.size());
824 PendingExports.clear();
825 DAG.setRoot(Root);
826 return Root;
827}
828
Bill Wendling4533cac2010-01-28 21:51:40 +0000829void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
830 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
831 DAG.AssignOrdering(Node, SDNodeOrder);
832
833 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
834 AssignOrderingToNode(Node->getOperand(I).getNode());
835}
836
Dan Gohman46510a72010-04-15 01:51:59 +0000837void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000838 // Set up outgoing PHI node register values before emitting the terminator.
839 if (isa<TerminatorInst>(&I))
840 HandlePHINodesInSuccessorBlocks(I.getParent());
841
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000842 CurDebugLoc = I.getDebugLoc();
843
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000844 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000845
Dan Gohman92884f72010-04-20 15:03:56 +0000846 if (!isa<TerminatorInst>(&I) && !HasTailCall)
847 CopyToExportRegsIfNeeded(&I);
848
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000849 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000850}
851
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000852void SelectionDAGBuilder::visitPHI(const PHINode &) {
853 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
854}
855
Dan Gohman46510a72010-04-15 01:51:59 +0000856void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000857 // Note: this doesn't use InstVisitor, because it has to work with
858 // ConstantExpr's in addition to instructions.
859 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000860 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000861 // Build the switch statement using the Instruction.def file.
862#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000863 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000864#include "llvm/Instruction.def"
865 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000866
867 // Assign the ordering to the freshly created DAG nodes.
868 if (NodeMap.count(&I)) {
869 ++SDNodeOrder;
870 AssignOrderingToNode(getValue(&I).getNode());
871 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000872}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000873
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000874// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
875// generate the debug data structures now that we've seen its definition.
876void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
877 SDValue Val) {
878 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelf2ec7ae2010-08-26 20:06:46 +0000879 MDNode *Variable = NULL;
880 uint64_t Offset = 0;
881
882 if (const DbgValueInst *DI = dyn_cast_or_null<DbgValueInst>(DDI.getDI())) {
883 Variable = DI->getVariable();
884 Offset = DI->getOffset();
885 } else if (const DbgDeclareInst *DI =
886 dyn_cast_or_null<DbgDeclareInst>(DDI.getDI()))
887 Variable = DI->getVariable();
888 else {
889 assert (DDI.getDI() == NULL && "Invalid debug info intrinsic!");
890 return;
891 }
892
893 if (Variable) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000894 DebugLoc dl = DDI.getdl();
895 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000896 SDDbgValue *SDV;
897 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000898 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000899 SDV = DAG.getDbgValue(Variable, Val.getNode(),
900 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
901 DAG.AddDbgValue(SDV, Val.getNode(), false);
902 }
903 } else {
904 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
905 Offset, dl, SDNodeOrder);
906 DAG.AddDbgValue(SDV, 0, false);
907 }
908 DanglingDebugInfoMap[V] = DanglingDebugInfo();
909 }
910}
911
Dan Gohman28a17352010-07-01 01:59:43 +0000912// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000913SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000914 // If we already have an SDValue for this value, use it. It's important
915 // to do this first, so that we don't create a CopyFromReg if we already
916 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000917 SDValue &N = NodeMap[V];
918 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000919
Dan Gohman28a17352010-07-01 01:59:43 +0000920 // If there's a virtual register allocated and initialized for this
921 // value, use it.
922 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
923 if (It != FuncInfo.ValueMap.end()) {
924 unsigned InReg = It->second;
925 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
926 SDValue Chain = DAG.getEntryNode();
Devang Patele130d782010-08-26 20:33:42 +0000927 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000928 }
929
930 // Otherwise create a new SDValue and remember it.
931 SDValue Val = getValueImpl(V);
932 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000933 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000934 return Val;
935}
936
937/// getNonRegisterValue - Return an SDValue for the given Value, but
938/// don't look in FuncInfo.ValueMap for a virtual register.
939SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
940 // If we already have an SDValue for this value, use it.
941 SDValue &N = NodeMap[V];
942 if (N.getNode()) return N;
943
944 // Otherwise create a new SDValue and remember it.
945 SDValue Val = getValueImpl(V);
946 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000947 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000948 return Val;
949}
950
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000951/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000952/// Create an SDValue for the given value.
953SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000954 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000955 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000956
Dan Gohman383b5f62010-04-17 15:32:28 +0000957 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000958 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000959
Dan Gohman383b5f62010-04-17 15:32:28 +0000960 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000961 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000963 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000964 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000965
Dan Gohman383b5f62010-04-17 15:32:28 +0000966 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000967 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000968
Nate Begeman9008ca62009-04-27 18:41:29 +0000969 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000970 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000971
Dan Gohman383b5f62010-04-17 15:32:28 +0000972 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000973 visit(CE->getOpcode(), *CE);
974 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000975 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000976 return N1;
977 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000979 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
980 SmallVector<SDValue, 4> Constants;
981 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
982 OI != OE; ++OI) {
983 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000984 // If the operand is an empty aggregate, there are no values.
985 if (!Val) continue;
986 // Add each leaf value from the operand to the Constants list
987 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000988 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
989 Constants.push_back(SDValue(Val, i));
990 }
Bill Wendling87710f02009-12-21 23:47:40 +0000991
Bill Wendling4533cac2010-01-28 21:51:40 +0000992 return DAG.getMergeValues(&Constants[0], Constants.size(),
993 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000994 }
995
Duncan Sands1df98592010-02-16 11:11:14 +0000996 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000997 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
998 "Unknown struct or array constant!");
999
Owen Andersone50ed302009-08-10 22:56:29 +00001000 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001001 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1002 unsigned NumElts = ValueVTs.size();
1003 if (NumElts == 0)
1004 return SDValue(); // empty struct
1005 SmallVector<SDValue, 4> Constants(NumElts);
1006 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001007 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001009 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001010 else if (EltVT.isFloatingPoint())
1011 Constants[i] = DAG.getConstantFP(0, EltVT);
1012 else
1013 Constants[i] = DAG.getConstant(0, EltVT);
1014 }
Bill Wendling87710f02009-12-21 23:47:40 +00001015
Bill Wendling4533cac2010-01-28 21:51:40 +00001016 return DAG.getMergeValues(&Constants[0], NumElts,
1017 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001018 }
1019
Dan Gohman383b5f62010-04-17 15:32:28 +00001020 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001021 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001022
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001023 const VectorType *VecTy = cast<VectorType>(V->getType());
1024 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001025
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001026 // Now that we know the number and type of the elements, get that number of
1027 // elements into the Ops array based on what kind of constant it is.
1028 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001029 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001030 for (unsigned i = 0; i != NumElements; ++i)
1031 Ops.push_back(getValue(CP->getOperand(i)));
1032 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001033 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001034 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001035
1036 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001037 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001038 Op = DAG.getConstantFP(0, EltVT);
1039 else
1040 Op = DAG.getConstant(0, EltVT);
1041 Ops.assign(NumElements, Op);
1042 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001044 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001045 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1046 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001047 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049 // If this is a static alloca, generate it as the frameindex instead of
1050 // computation.
1051 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1052 DenseMap<const AllocaInst*, int>::iterator SI =
1053 FuncInfo.StaticAllocaMap.find(AI);
1054 if (SI != FuncInfo.StaticAllocaMap.end())
1055 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1056 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001057
Dan Gohman28a17352010-07-01 01:59:43 +00001058 // If this is an instruction which fast-isel has deferred, select it now.
1059 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001060 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1061 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1062 SDValue Chain = DAG.getEntryNode();
1063 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001064 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001065
Dan Gohman28a17352010-07-01 01:59:43 +00001066 llvm_unreachable("Can't get register for value!");
1067 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001068}
1069
Dan Gohman46510a72010-04-15 01:51:59 +00001070void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071 SDValue Chain = getControlRoot();
1072 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001073 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001074
Dan Gohman7451d3e2010-05-29 17:03:36 +00001075 if (!FuncInfo.CanLowerReturn) {
1076 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001077 const Function *F = I.getParent()->getParent();
1078
1079 // Emit a store of the return value through the virtual register.
1080 // Leave Outs empty so that LowerReturn won't try to load return
1081 // registers the usual way.
1082 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001083 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001084 PtrValueVTs);
1085
1086 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1087 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001088
Owen Andersone50ed302009-08-10 22:56:29 +00001089 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001090 SmallVector<uint64_t, 4> Offsets;
1091 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001092 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001093
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001094 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001095 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001096 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1097 RetPtr.getValueType(), RetPtr,
1098 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001099 Chains[i] =
1100 DAG.getStore(Chain, getCurDebugLoc(),
1101 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00001102 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001103 }
1104
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001105 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1106 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001107 } else if (I.getNumOperands() != 0) {
1108 SmallVector<EVT, 4> ValueVTs;
1109 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1110 unsigned NumValues = ValueVTs.size();
1111 if (NumValues) {
1112 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001113 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1114 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001115
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001116 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001117
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001118 const Function *F = I.getParent()->getParent();
1119 if (F->paramHasAttr(0, Attribute::SExt))
1120 ExtendKind = ISD::SIGN_EXTEND;
1121 else if (F->paramHasAttr(0, Attribute::ZExt))
1122 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001123
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001124 // FIXME: C calling convention requires the return type to be promoted
1125 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001126 // conventions. The frontend should mark functions whose return values
1127 // require promoting with signext or zeroext attributes.
1128 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1129 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1130 if (VT.bitsLT(MinVT))
1131 VT = MinVT;
1132 }
1133
1134 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1135 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1136 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001137 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001138 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1139 &Parts[0], NumParts, PartVT, ExtendKind);
1140
1141 // 'inreg' on function refers to return value
1142 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1143 if (F->paramHasAttr(0, Attribute::InReg))
1144 Flags.setInReg();
1145
1146 // Propagate extension type if any
1147 if (F->paramHasAttr(0, Attribute::SExt))
1148 Flags.setSExt();
1149 else if (F->paramHasAttr(0, Attribute::ZExt))
1150 Flags.setZExt();
1151
Dan Gohmanc9403652010-07-07 15:54:55 +00001152 for (unsigned i = 0; i < NumParts; ++i) {
1153 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1154 /*isfixed=*/true));
1155 OutVals.push_back(Parts[i]);
1156 }
Evan Cheng3927f432009-03-25 20:20:11 +00001157 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001158 }
1159 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001160
1161 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001162 CallingConv::ID CallConv =
1163 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001164 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001165 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001166
1167 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001168 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001169 "LowerReturn didn't return a valid chain!");
1170
1171 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173}
1174
Dan Gohmanad62f532009-04-23 23:13:24 +00001175/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1176/// created for it, emit nodes to copy the value into the virtual
1177/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001178void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001179 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1180 if (VMI != FuncInfo.ValueMap.end()) {
1181 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1182 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001183 }
1184}
1185
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001186/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1187/// the current basic block, add it to ValueMap now so that we'll get a
1188/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001189void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001190 // No need to export constants.
1191 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001193 // Already exported?
1194 if (FuncInfo.isExportedInst(V)) return;
1195
1196 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1197 CopyValueToVirtualRegister(V, Reg);
1198}
1199
Dan Gohman46510a72010-04-15 01:51:59 +00001200bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001201 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202 // The operands of the setcc have to be in this block. We don't know
1203 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001204 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001205 // Can export from current BB.
1206 if (VI->getParent() == FromBB)
1207 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001209 // Is already exported, noop.
1210 return FuncInfo.isExportedInst(V);
1211 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001213 // If this is an argument, we can export it if the BB is the entry block or
1214 // if it is already exported.
1215 if (isa<Argument>(V)) {
1216 if (FromBB == &FromBB->getParent()->getEntryBlock())
1217 return true;
1218
1219 // Otherwise, can only export this if it is already exported.
1220 return FuncInfo.isExportedInst(V);
1221 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001222
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001223 // Otherwise, constants can always be exported.
1224 return true;
1225}
1226
1227static bool InBlock(const Value *V, const BasicBlock *BB) {
1228 if (const Instruction *I = dyn_cast<Instruction>(V))
1229 return I->getParent() == BB;
1230 return true;
1231}
1232
Dan Gohmanc2277342008-10-17 21:16:08 +00001233/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1234/// This function emits a branch and is used at the leaves of an OR or an
1235/// AND operator tree.
1236///
1237void
Dan Gohman46510a72010-04-15 01:51:59 +00001238SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001239 MachineBasicBlock *TBB,
1240 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001241 MachineBasicBlock *CurBB,
1242 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001243 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001244
Dan Gohmanc2277342008-10-17 21:16:08 +00001245 // If the leaf of the tree is a comparison, merge the condition into
1246 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001247 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001248 // The operands of the cmp have to be in this block. We don't know
1249 // how to export them from some other block. If this is the first block
1250 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001251 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001252 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1253 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001254 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001255 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001256 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001257 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001258 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001259 } else {
1260 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001261 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001262 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001263
1264 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001265 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1266 SwitchCases.push_back(CB);
1267 return;
1268 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001269 }
1270
1271 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001272 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001273 NULL, TBB, FBB, CurBB);
1274 SwitchCases.push_back(CB);
1275}
1276
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001277/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001278void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001279 MachineBasicBlock *TBB,
1280 MachineBasicBlock *FBB,
1281 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001282 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001283 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001284 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001285 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001286 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001287 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1288 BOp->getParent() != CurBB->getBasicBlock() ||
1289 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1290 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001291 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292 return;
1293 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001294
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001295 // Create TmpBB after CurBB.
1296 MachineFunction::iterator BBI = CurBB;
1297 MachineFunction &MF = DAG.getMachineFunction();
1298 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1299 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 if (Opc == Instruction::Or) {
1302 // Codegen X | Y as:
1303 // jmp_if_X TBB
1304 // jmp TmpBB
1305 // TmpBB:
1306 // jmp_if_Y TBB
1307 // jmp FBB
1308 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001311 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001312
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001313 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001314 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001315 } else {
1316 assert(Opc == Instruction::And && "Unknown merge op!");
1317 // Codegen X & Y as:
1318 // jmp_if_X TmpBB
1319 // jmp FBB
1320 // TmpBB:
1321 // jmp_if_Y TBB
1322 // jmp FBB
1323 //
1324 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001325
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001327 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001328
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001329 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001330 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331 }
1332}
1333
1334/// If the set of cases should be emitted as a series of branches, return true.
1335/// If we should emit this as a bunch of and/or'd together conditions, return
1336/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001337bool
Dan Gohman2048b852009-11-23 18:04:58 +00001338SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001339 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001340
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001341 // If this is two comparisons of the same values or'd or and'd together, they
1342 // will get folded into a single comparison, so don't emit two blocks.
1343 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1344 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1345 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1346 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1347 return false;
1348 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001349
Chris Lattner133ce872010-01-02 00:00:03 +00001350 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1351 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1352 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1353 Cases[0].CC == Cases[1].CC &&
1354 isa<Constant>(Cases[0].CmpRHS) &&
1355 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1356 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1357 return false;
1358 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1359 return false;
1360 }
1361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001362 return true;
1363}
1364
Dan Gohman46510a72010-04-15 01:51:59 +00001365void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001366 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 // Update machine-CFG edges.
1369 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1370
1371 // Figure out which block is immediately after the current one.
1372 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001373 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001374 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001375 NextBlock = BBI;
1376
1377 if (I.isUnconditional()) {
1378 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001379 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001380
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001381 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001382 if (Succ0MBB != NextBlock)
1383 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001384 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001385 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001386
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001387 return;
1388 }
1389
1390 // If this condition is one of the special cases we handle, do special stuff
1391 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001392 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1394
1395 // If this is a series of conditions that are or'd or and'd together, emit
1396 // this as a sequence of branches instead of setcc's with and/or operations.
1397 // For example, instead of something like:
1398 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001399 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001400 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001401 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 // or C, F
1403 // jnz foo
1404 // Emit:
1405 // cmp A, B
1406 // je foo
1407 // cmp D, E
1408 // jle foo
1409 //
Dan Gohman46510a72010-04-15 01:51:59 +00001410 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001411 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001412 (BOp->getOpcode() == Instruction::And ||
1413 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001414 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1415 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001416 // If the compares in later blocks need to use values not currently
1417 // exported from this block, export them now. This block should always
1418 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001419 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001420
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 // Allow some cases to be rejected.
1422 if (ShouldEmitAsBranches(SwitchCases)) {
1423 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1424 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1425 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1426 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001427
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001428 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001429 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 SwitchCases.erase(SwitchCases.begin());
1431 return;
1432 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 // Okay, we decided not to do this, remove any inserted MBB's and clear
1435 // SwitchCases.
1436 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001437 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001439 SwitchCases.clear();
1440 }
1441 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001442
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001443 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001444 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001445 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 // Use visitSwitchCase to actually insert the fast branch sequence for this
1448 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001449 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450}
1451
1452/// visitSwitchCase - Emits the necessary code to represent a single node in
1453/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001454void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1455 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456 SDValue Cond;
1457 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001458 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001459
1460 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461 if (CB.CmpMHS == NULL) {
1462 // Fold "(X == true)" to X and "(X == false)" to !X to
1463 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001464 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001465 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001466 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001467 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001468 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001469 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001470 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001471 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001472 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473 } else {
1474 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1475
Anton Korobeynikov23218582008-12-23 22:25:27 +00001476 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1477 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478
1479 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001480 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481
1482 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001484 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001486 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001487 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001488 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001489 DAG.getConstant(High-Low, VT), ISD::SETULE);
1490 }
1491 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001492
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001494 SwitchBB->addSuccessor(CB.TrueBB);
1495 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 // Set NextBlock to be the MBB immediately after the current one, if any.
1498 // This is used to avoid emitting unnecessary branches to the next block.
1499 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001500 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001501 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001502 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504 // If the lhs block is the next block, invert the condition so that we can
1505 // fall through to the lhs instead of the rhs block.
1506 if (CB.TrueBB == NextBlock) {
1507 std::swap(CB.TrueBB, CB.FalseBB);
1508 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001509 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001511
Dale Johannesenf5d97892009-02-04 01:48:28 +00001512 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001513 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001514 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001515
Dan Gohmandeca0522010-06-24 17:08:31 +00001516 // Insert the false branch.
1517 if (CB.FalseBB != NextBlock)
1518 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1519 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001520
1521 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001522}
1523
1524/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001525void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001526 // Emit the code for the jump table
1527 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001528 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001529 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1530 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001531 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001532 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1533 MVT::Other, Index.getValue(1),
1534 Table, Index);
1535 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536}
1537
1538/// visitJumpTableHeader - This function emits necessary code to produce index
1539/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001540void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001541 JumpTableHeader &JTH,
1542 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001543 // Subtract the lowest switch case value from the value being switched on and
1544 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001545 // difference between smallest and largest cases.
1546 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001547 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001548 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001549 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001550
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001551 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001552 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001553 // can be used as an index into the jump table in a subsequent basic block.
1554 // This value may be smaller or larger than the target's pointer type, and
1555 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001556 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001557
Dan Gohman89496d02010-07-02 00:10:16 +00001558 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001559 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1560 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001561 JT.Reg = JumpTableReg;
1562
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001563 // Emit the range check for the jump table, and branch to the default block
1564 // for the switch statement if the value being switched on exceeds the largest
1565 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001566 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001567 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001568 DAG.getConstant(JTH.Last-JTH.First,VT),
1569 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001570
1571 // Set NextBlock to be the MBB immediately after the current one, if any.
1572 // This is used to avoid emitting unnecessary branches to the next block.
1573 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001574 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001575
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001576 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577 NextBlock = BBI;
1578
Dale Johannesen66978ee2009-01-31 02:22:37 +00001579 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001581 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582
Bill Wendling4533cac2010-01-28 21:51:40 +00001583 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001584 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1585 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001586
Bill Wendling87710f02009-12-21 23:47:40 +00001587 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588}
1589
1590/// visitBitTestHeader - This function emits necessary code to produce value
1591/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001592void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1593 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594 // Subtract the minimum value
1595 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001596 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001597 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001598 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001599
1600 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001601 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001602 TLI.getSetCCResultType(Sub.getValueType()),
1603 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001604 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001605
Bill Wendling87710f02009-12-21 23:47:40 +00001606 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1607 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608
Dan Gohman89496d02010-07-02 00:10:16 +00001609 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001610 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1611 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001612
1613 // Set NextBlock to be the MBB immediately after the current one, if any.
1614 // This is used to avoid emitting unnecessary branches to the next block.
1615 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001616 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001617 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618 NextBlock = BBI;
1619
1620 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1621
Dan Gohman99be8ae2010-04-19 22:41:47 +00001622 SwitchBB->addSuccessor(B.Default);
1623 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001624
Dale Johannesen66978ee2009-01-31 02:22:37 +00001625 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001626 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001627 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001628
Bill Wendling4533cac2010-01-28 21:51:40 +00001629 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001630 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1631 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001632
Bill Wendling87710f02009-12-21 23:47:40 +00001633 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001634}
1635
1636/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001637void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1638 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001639 BitTestCase &B,
1640 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001641 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001642 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001643 SDValue Cmp;
1644 if (CountPopulation_64(B.Mask) == 1) {
1645 // Testing for a single bit; just compare the shift count with what it
1646 // would need to be to shift a 1 bit in that position.
1647 Cmp = DAG.getSetCC(getCurDebugLoc(),
1648 TLI.getSetCCResultType(ShiftOp.getValueType()),
1649 ShiftOp,
1650 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1651 TLI.getPointerTy()),
1652 ISD::SETEQ);
1653 } else {
1654 // Make desired shift
1655 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1656 TLI.getPointerTy(),
1657 DAG.getConstant(1, TLI.getPointerTy()),
1658 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001659
Dan Gohman8e0163a2010-06-24 02:06:24 +00001660 // Emit bit tests and jumps
1661 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1662 TLI.getPointerTy(), SwitchVal,
1663 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1664 Cmp = DAG.getSetCC(getCurDebugLoc(),
1665 TLI.getSetCCResultType(AndOp.getValueType()),
1666 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1667 ISD::SETNE);
1668 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001669
Dan Gohman99be8ae2010-04-19 22:41:47 +00001670 SwitchBB->addSuccessor(B.TargetBB);
1671 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001672
Dale Johannesen66978ee2009-01-31 02:22:37 +00001673 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001675 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001676
1677 // Set NextBlock to be the MBB immediately after the current one, if any.
1678 // This is used to avoid emitting unnecessary branches to the next block.
1679 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001680 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001681 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001682 NextBlock = BBI;
1683
Bill Wendling4533cac2010-01-28 21:51:40 +00001684 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001685 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1686 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001687
Bill Wendling87710f02009-12-21 23:47:40 +00001688 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001689}
1690
Dan Gohman46510a72010-04-15 01:51:59 +00001691void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001692 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001693
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001694 // Retrieve successors.
1695 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1696 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1697
Gabor Greifb67e6b32009-01-15 11:10:44 +00001698 const Value *Callee(I.getCalledValue());
1699 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001700 visitInlineAsm(&I);
1701 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001702 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001703
1704 // If the value of the invoke is used outside of its defining block, make it
1705 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001706 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707
1708 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001709 InvokeMBB->addSuccessor(Return);
1710 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001711
1712 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001713 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1714 MVT::Other, getControlRoot(),
1715 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001716}
1717
Dan Gohman46510a72010-04-15 01:51:59 +00001718void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001719}
1720
1721/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1722/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001723bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1724 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001725 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001726 MachineBasicBlock *Default,
1727 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001728 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001729
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001730 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001731 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001732 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001733 return false;
1734
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001735 // Get the MachineFunction which holds the current MBB. This is used when
1736 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001737 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001738
1739 // Figure out which block is immediately after the current one.
1740 MachineBasicBlock *NextBlock = 0;
1741 MachineFunction::iterator BBI = CR.CaseBB;
1742
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001743 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744 NextBlock = BBI;
1745
1746 // TODO: If any two of the cases has the same destination, and if one value
1747 // is the same as the other, but has one bit unset that the other has set,
1748 // use bit manipulation to do two compares at once. For example:
1749 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001750
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001751 // Rearrange the case blocks so that the last one falls through if possible.
1752 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1753 // The last case block won't fall through into 'NextBlock' if we emit the
1754 // branches in this order. See if rearranging a case value would help.
1755 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1756 if (I->BB == NextBlock) {
1757 std::swap(*I, BackCase);
1758 break;
1759 }
1760 }
1761 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001762
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001763 // Create a CaseBlock record representing a conditional branch to
1764 // the Case's target mbb if the value being switched on SV is equal
1765 // to C.
1766 MachineBasicBlock *CurBlock = CR.CaseBB;
1767 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1768 MachineBasicBlock *FallThrough;
1769 if (I != E-1) {
1770 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1771 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001772
1773 // Put SV in a virtual register to make it available from the new blocks.
1774 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001775 } else {
1776 // If the last case doesn't match, go to the default block.
1777 FallThrough = Default;
1778 }
1779
Dan Gohman46510a72010-04-15 01:51:59 +00001780 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001781 ISD::CondCode CC;
1782 if (I->High == I->Low) {
1783 // This is just small small case range :) containing exactly 1 case
1784 CC = ISD::SETEQ;
1785 LHS = SV; RHS = I->High; MHS = NULL;
1786 } else {
1787 CC = ISD::SETLE;
1788 LHS = I->Low; MHS = SV; RHS = I->High;
1789 }
1790 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001791
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001792 // If emitting the first comparison, just call visitSwitchCase to emit the
1793 // code into the current block. Otherwise, push the CaseBlock onto the
1794 // vector to be later processed by SDISel, and insert the node's MBB
1795 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001796 if (CurBlock == SwitchBB)
1797 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001798 else
1799 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001800
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001801 CurBlock = FallThrough;
1802 }
1803
1804 return true;
1805}
1806
1807static inline bool areJTsAllowed(const TargetLowering &TLI) {
1808 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1810 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001812
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001813static APInt ComputeRange(const APInt &First, const APInt &Last) {
1814 APInt LastExt(Last), FirstExt(First);
1815 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1816 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1817 return (LastExt - FirstExt + 1ULL);
1818}
1819
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001821bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1822 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001823 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001824 MachineBasicBlock* Default,
1825 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001826 Case& FrontCase = *CR.Range.first;
1827 Case& BackCase = *(CR.Range.second-1);
1828
Chris Lattnere880efe2009-11-07 07:50:34 +00001829 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1830 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001831
Chris Lattnere880efe2009-11-07 07:50:34 +00001832 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1834 I!=E; ++I)
1835 TSize += I->size();
1836
Dan Gohmane0567812010-04-08 23:03:40 +00001837 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001838 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001839
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001840 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001841 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001842 if (Density < 0.4)
1843 return false;
1844
David Greene4b69d992010-01-05 01:24:57 +00001845 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001846 << "First entry: " << First << ". Last entry: " << Last << '\n'
1847 << "Range: " << Range
1848 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001849
1850 // Get the MachineFunction which holds the current MBB. This is used when
1851 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001852 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001853
1854 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001855 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001856 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001857
1858 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1859
1860 // Create a new basic block to hold the code for loading the address
1861 // of the jump table, and jumping to it. Update successor information;
1862 // we will either branch to the default case for the switch, or the jump
1863 // table.
1864 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1865 CurMF->insert(BBI, JumpTableBB);
1866 CR.CaseBB->addSuccessor(Default);
1867 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001868
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001869 // Build a vector of destination BBs, corresponding to each target
1870 // of the jump table. If the value of the jump table slot corresponds to
1871 // a case statement, push the case's BB onto the vector, otherwise, push
1872 // the default BB.
1873 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001874 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001875 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001876 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1877 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001878
1879 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880 DestBBs.push_back(I->BB);
1881 if (TEI==High)
1882 ++I;
1883 } else {
1884 DestBBs.push_back(Default);
1885 }
1886 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001887
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001888 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001889 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1890 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891 E = DestBBs.end(); I != E; ++I) {
1892 if (!SuccsHandled[(*I)->getNumber()]) {
1893 SuccsHandled[(*I)->getNumber()] = true;
1894 JumpTableBB->addSuccessor(*I);
1895 }
1896 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001897
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001898 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001899 unsigned JTEncoding = TLI.getJumpTableEncoding();
1900 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001901 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001902
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001903 // Set the jump table information so that we can codegen it as a second
1904 // MachineBasicBlock
1905 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001906 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1907 if (CR.CaseBB == SwitchBB)
1908 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001909
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001910 JTCases.push_back(JumpTableBlock(JTH, JT));
1911
1912 return true;
1913}
1914
1915/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1916/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001917bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1918 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001919 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001920 MachineBasicBlock *Default,
1921 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001922 // Get the MachineFunction which holds the current MBB. This is used when
1923 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001924 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001925
1926 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001928 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001929
1930 Case& FrontCase = *CR.Range.first;
1931 Case& BackCase = *(CR.Range.second-1);
1932 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1933
1934 // Size is the number of Cases represented by this range.
1935 unsigned Size = CR.Range.second - CR.Range.first;
1936
Chris Lattnere880efe2009-11-07 07:50:34 +00001937 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1938 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001939 double FMetric = 0;
1940 CaseItr Pivot = CR.Range.first + Size/2;
1941
1942 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1943 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001944 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001945 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1946 I!=E; ++I)
1947 TSize += I->size();
1948
Chris Lattnere880efe2009-11-07 07:50:34 +00001949 APInt LSize = FrontCase.size();
1950 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001951 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001952 << "First: " << First << ", Last: " << Last <<'\n'
1953 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001954 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1955 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001956 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1957 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001958 APInt Range = ComputeRange(LEnd, RBegin);
1959 assert((Range - 2ULL).isNonNegative() &&
1960 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001961 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001962 (LEnd - First + 1ULL).roundToDouble();
1963 double RDensity = (double)RSize.roundToDouble() /
1964 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001965 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001966 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001967 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001968 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1969 << "LDensity: " << LDensity
1970 << ", RDensity: " << RDensity << '\n'
1971 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001972 if (FMetric < Metric) {
1973 Pivot = J;
1974 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001975 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001976 }
1977
1978 LSize += J->size();
1979 RSize -= J->size();
1980 }
1981 if (areJTsAllowed(TLI)) {
1982 // If our case is dense we *really* should handle it earlier!
1983 assert((FMetric > 0) && "Should handle dense range earlier!");
1984 } else {
1985 Pivot = CR.Range.first + Size/2;
1986 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001987
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001988 CaseRange LHSR(CR.Range.first, Pivot);
1989 CaseRange RHSR(Pivot, CR.Range.second);
1990 Constant *C = Pivot->Low;
1991 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001993 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001994 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001996 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001997 // Pivot's Value, then we can branch directly to the LHS's Target,
1998 // rather than creating a leaf node for it.
1999 if ((LHSR.second - LHSR.first) == 1 &&
2000 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002001 cast<ConstantInt>(C)->getValue() ==
2002 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003 TrueBB = LHSR.first->BB;
2004 } else {
2005 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2006 CurMF->insert(BBI, TrueBB);
2007 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002008
2009 // Put SV in a virtual register to make it available from the new blocks.
2010 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002011 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002012
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002013 // Similar to the optimization above, if the Value being switched on is
2014 // known to be less than the Constant CR.LT, and the current Case Value
2015 // is CR.LT - 1, then we can branch directly to the target block for
2016 // the current Case Value, rather than emitting a RHS leaf node for it.
2017 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002018 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2019 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002020 FalseBB = RHSR.first->BB;
2021 } else {
2022 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2023 CurMF->insert(BBI, FalseBB);
2024 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002025
2026 // Put SV in a virtual register to make it available from the new blocks.
2027 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028 }
2029
2030 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002031 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002032 // Otherwise, branch to LHS.
2033 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2034
Dan Gohman99be8ae2010-04-19 22:41:47 +00002035 if (CR.CaseBB == SwitchBB)
2036 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002037 else
2038 SwitchCases.push_back(CB);
2039
2040 return true;
2041}
2042
2043/// handleBitTestsSwitchCase - if current case range has few destination and
2044/// range span less, than machine word bitwidth, encode case range into series
2045/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002046bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2047 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002048 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002049 MachineBasicBlock* Default,
2050 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002051 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002052 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002053
2054 Case& FrontCase = *CR.Range.first;
2055 Case& BackCase = *(CR.Range.second-1);
2056
2057 // Get the MachineFunction which holds the current MBB. This is used when
2058 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002059 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002061 // If target does not have legal shift left, do not emit bit tests at all.
2062 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2063 return false;
2064
Anton Korobeynikov23218582008-12-23 22:25:27 +00002065 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2067 I!=E; ++I) {
2068 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002069 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002070 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002071
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002072 // Count unique destinations
2073 SmallSet<MachineBasicBlock*, 4> Dests;
2074 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2075 Dests.insert(I->BB);
2076 if (Dests.size() > 3)
2077 // Don't bother the code below, if there are too much unique destinations
2078 return false;
2079 }
David Greene4b69d992010-01-05 01:24:57 +00002080 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002081 << Dests.size() << '\n'
2082 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002083
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002085 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2086 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002087 APInt cmpRange = maxValue - minValue;
2088
David Greene4b69d992010-01-05 01:24:57 +00002089 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002090 << "Low bound: " << minValue << '\n'
2091 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002092
Dan Gohmane0567812010-04-08 23:03:40 +00002093 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 (!(Dests.size() == 1 && numCmps >= 3) &&
2095 !(Dests.size() == 2 && numCmps >= 5) &&
2096 !(Dests.size() >= 3 && numCmps >= 6)))
2097 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002098
David Greene4b69d992010-01-05 01:24:57 +00002099 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002100 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002102 // Optimize the case where all the case values fit in a
2103 // word without having to subtract minValue. In this case,
2104 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002105 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002106 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002107 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002108 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002109 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002110
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111 CaseBitsVector CasesBits;
2112 unsigned i, count = 0;
2113
2114 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2115 MachineBasicBlock* Dest = I->BB;
2116 for (i = 0; i < count; ++i)
2117 if (Dest == CasesBits[i].BB)
2118 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002120 if (i == count) {
2121 assert((count < 3) && "Too much destinations to test!");
2122 CasesBits.push_back(CaseBits(0, Dest, 0));
2123 count++;
2124 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002125
2126 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2127 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2128
2129 uint64_t lo = (lowValue - lowBound).getZExtValue();
2130 uint64_t hi = (highValue - lowBound).getZExtValue();
2131
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002132 for (uint64_t j = lo; j <= hi; j++) {
2133 CasesBits[i].Mask |= 1ULL << j;
2134 CasesBits[i].Bits++;
2135 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002136
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137 }
2138 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002139
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 BitTestInfo BTC;
2141
2142 // Figure out which block is immediately after the current one.
2143 MachineFunction::iterator BBI = CR.CaseBB;
2144 ++BBI;
2145
2146 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2147
David Greene4b69d992010-01-05 01:24:57 +00002148 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002150 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002151 << ", Bits: " << CasesBits[i].Bits
2152 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002153
2154 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2155 CurMF->insert(BBI, CaseBB);
2156 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2157 CaseBB,
2158 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002159
2160 // Put SV in a virtual register to make it available from the new blocks.
2161 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002162 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002163
2164 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002165 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166 CR.CaseBB, Default, BTC);
2167
Dan Gohman99be8ae2010-04-19 22:41:47 +00002168 if (CR.CaseBB == SwitchBB)
2169 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002170
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002171 BitTestCases.push_back(BTB);
2172
2173 return true;
2174}
2175
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002176/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002177size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2178 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002179 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002180
2181 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002182 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002183 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2184 Cases.push_back(Case(SI.getSuccessorValue(i),
2185 SI.getSuccessorValue(i),
2186 SMBB));
2187 }
2188 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2189
2190 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002191 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002192 // Must recompute end() each iteration because it may be
2193 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002194 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2195 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2196 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 MachineBasicBlock* nextBB = J->BB;
2198 MachineBasicBlock* currentBB = I->BB;
2199
2200 // If the two neighboring cases go to the same destination, merge them
2201 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002202 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002203 I->High = J->High;
2204 J = Cases.erase(J);
2205 } else {
2206 I = J++;
2207 }
2208 }
2209
2210 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2211 if (I->Low != I->High)
2212 // A range counts double, since it requires two compares.
2213 ++numCmps;
2214 }
2215
2216 return numCmps;
2217}
2218
Dan Gohman46510a72010-04-15 01:51:59 +00002219void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002220 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 // Figure out which block is immediately after the current one.
2223 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2225
2226 // If there is only the default destination, branch to it if it is not the
2227 // next basic block. Otherwise, just fall through.
2228 if (SI.getNumOperands() == 2) {
2229 // Update machine-CFG edges.
2230
2231 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002232 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002233 if (Default != NextBlock)
2234 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2235 MVT::Other, getControlRoot(),
2236 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002237
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002238 return;
2239 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002241 // If there are any non-default case statements, create a vector of Cases
2242 // representing each one, and sort the vector so that we can efficiently
2243 // create a binary search tree from them.
2244 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002245 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002246 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002247 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002248 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249
2250 // Get the Value to be switched on and default basic blocks, which will be
2251 // inserted into CaseBlock records, representing basic blocks in the binary
2252 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002253 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002254
2255 // Push the initial CaseRec onto the worklist
2256 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002257 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2258 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259
2260 while (!WorkList.empty()) {
2261 // Grab a record representing a case range to process off the worklist
2262 CaseRec CR = WorkList.back();
2263 WorkList.pop_back();
2264
Dan Gohman99be8ae2010-04-19 22:41:47 +00002265 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002266 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268 // If the range has few cases (two or less) emit a series of specific
2269 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002270 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002272
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002273 // If the switch has more than 5 blocks, and at least 40% dense, and the
2274 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002276 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002277 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002278
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002279 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2280 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002281 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002282 }
2283}
2284
Dan Gohman46510a72010-04-15 01:51:59 +00002285void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002286 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002287
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002288 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002289 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002290 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002291 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002292 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002293 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002294 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2295 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002296 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002297
Bill Wendling4533cac2010-01-28 21:51:40 +00002298 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2299 MVT::Other, getControlRoot(),
2300 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002301}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002302
Dan Gohman46510a72010-04-15 01:51:59 +00002303void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002304 // -0.0 - X --> fneg
2305 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002306 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2308 const VectorType *DestTy = cast<VectorType>(I.getType());
2309 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002310 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002311 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002312 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002313 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002314 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002315 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2316 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002317 return;
2318 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002319 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002320 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002321
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002322 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002323 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002324 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002325 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2326 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002327 return;
2328 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002329
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002330 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002331}
2332
Dan Gohman46510a72010-04-15 01:51:59 +00002333void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002334 SDValue Op1 = getValue(I.getOperand(0));
2335 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002336 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2337 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338}
2339
Dan Gohman46510a72010-04-15 01:51:59 +00002340void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002341 SDValue Op1 = getValue(I.getOperand(0));
2342 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002343 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002344 Op2.getValueType() != TLI.getShiftAmountTy()) {
2345 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002346 EVT PTy = TLI.getPointerTy();
2347 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002348 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002349 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2350 TLI.getShiftAmountTy(), Op2);
2351 // If the operand is larger than the shift count type but the shift
2352 // count type has enough bits to represent any shift value, truncate
2353 // it now. This is a common case and it exposes the truncate to
2354 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002355 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002356 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2357 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2358 TLI.getShiftAmountTy(), Op2);
2359 // Otherwise we'll need to temporarily settle for some other
2360 // convenient type; type legalization will make adjustments as
2361 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002362 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002363 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002364 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002365 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002366 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002367 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002368 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002369
Bill Wendling4533cac2010-01-28 21:51:40 +00002370 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2371 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372}
2373
Dan Gohman46510a72010-04-15 01:51:59 +00002374void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002376 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002377 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002378 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379 predicate = ICmpInst::Predicate(IC->getPredicate());
2380 SDValue Op1 = getValue(I.getOperand(0));
2381 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002382 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002383
Owen Andersone50ed302009-08-10 22:56:29 +00002384 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002385 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386}
2387
Dan Gohman46510a72010-04-15 01:51:59 +00002388void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002390 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002392 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002393 predicate = FCmpInst::Predicate(FC->getPredicate());
2394 SDValue Op1 = getValue(I.getOperand(0));
2395 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002396 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002397 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002398 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399}
2400
Dan Gohman46510a72010-04-15 01:51:59 +00002401void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002402 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002403 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2404 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002405 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002406
Bill Wendling49fcff82009-12-21 22:30:11 +00002407 SmallVector<SDValue, 4> Values(NumValues);
2408 SDValue Cond = getValue(I.getOperand(0));
2409 SDValue TrueVal = getValue(I.getOperand(1));
2410 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002411
Bill Wendling4533cac2010-01-28 21:51:40 +00002412 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002413 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002414 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2415 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002416 SDValue(TrueVal.getNode(),
2417 TrueVal.getResNo() + i),
2418 SDValue(FalseVal.getNode(),
2419 FalseVal.getResNo() + i));
2420
Bill Wendling4533cac2010-01-28 21:51:40 +00002421 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2422 DAG.getVTList(&ValueVTs[0], NumValues),
2423 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002424}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002425
Dan Gohman46510a72010-04-15 01:51:59 +00002426void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002427 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2428 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002429 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002430 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002431}
2432
Dan Gohman46510a72010-04-15 01:51:59 +00002433void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002434 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2435 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2436 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002437 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002438 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002439}
2440
Dan Gohman46510a72010-04-15 01:51:59 +00002441void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002442 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2443 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2444 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002445 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002446 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447}
2448
Dan Gohman46510a72010-04-15 01:51:59 +00002449void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002450 // FPTrunc is never a no-op cast, no need to check
2451 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002452 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002453 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2454 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002455}
2456
Dan Gohman46510a72010-04-15 01:51:59 +00002457void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458 // FPTrunc is never a no-op cast, no need to check
2459 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002460 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002461 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002462}
2463
Dan Gohman46510a72010-04-15 01:51:59 +00002464void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002465 // FPToUI is never a no-op cast, no need to check
2466 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002467 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002468 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002469}
2470
Dan Gohman46510a72010-04-15 01:51:59 +00002471void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002472 // FPToSI is never a no-op cast, no need to check
2473 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002474 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002475 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002476}
2477
Dan Gohman46510a72010-04-15 01:51:59 +00002478void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002479 // UIToFP is never a no-op cast, no need to check
2480 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002481 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002482 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002483}
2484
Dan Gohman46510a72010-04-15 01:51:59 +00002485void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002486 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002487 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002488 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002489 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002490}
2491
Dan Gohman46510a72010-04-15 01:51:59 +00002492void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002493 // What to do depends on the size of the integer and the size of the pointer.
2494 // We can either truncate, zero extend, or no-op, accordingly.
2495 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002496 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002497 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498}
2499
Dan Gohman46510a72010-04-15 01:51:59 +00002500void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002501 // What to do depends on the size of the integer and the size of the pointer.
2502 // We can either truncate, zero extend, or no-op, accordingly.
2503 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002504 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002505 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002506}
2507
Dan Gohman46510a72010-04-15 01:51:59 +00002508void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002509 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002510 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511
Bill Wendling49fcff82009-12-21 22:30:11 +00002512 // BitCast assures us that source and destination are the same size so this is
2513 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002514 if (DestVT != N.getValueType())
2515 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2516 DestVT, N)); // convert types.
2517 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002518 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002519}
2520
Dan Gohman46510a72010-04-15 01:51:59 +00002521void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002522 SDValue InVec = getValue(I.getOperand(0));
2523 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002524 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002525 TLI.getPointerTy(),
2526 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002527 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2528 TLI.getValueType(I.getType()),
2529 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002530}
2531
Dan Gohman46510a72010-04-15 01:51:59 +00002532void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002533 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002534 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002535 TLI.getPointerTy(),
2536 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002537 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2538 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539}
2540
Mon P Wangaeb06d22008-11-10 04:46:22 +00002541// Utility for visitShuffleVector - Returns true if the mask is mask starting
2542// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002543static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2544 unsigned MaskNumElts = Mask.size();
2545 for (unsigned i = 0; i != MaskNumElts; ++i)
2546 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002547 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002548 return true;
2549}
2550
Dan Gohman46510a72010-04-15 01:51:59 +00002551void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002553 SDValue Src1 = getValue(I.getOperand(0));
2554 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002555
Nate Begeman9008ca62009-04-27 18:41:29 +00002556 // Convert the ConstantVector mask operand into an array of ints, with -1
2557 // representing undef values.
2558 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002559 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002560 unsigned MaskNumElts = MaskElts.size();
2561 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002562 if (isa<UndefValue>(MaskElts[i]))
2563 Mask.push_back(-1);
2564 else
2565 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2566 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002567
Owen Andersone50ed302009-08-10 22:56:29 +00002568 EVT VT = TLI.getValueType(I.getType());
2569 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002570 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002571
Mon P Wangc7849c22008-11-16 05:06:27 +00002572 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002573 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2574 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002575 return;
2576 }
2577
2578 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002579 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2580 // Mask is longer than the source vectors and is a multiple of the source
2581 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002582 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002583 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2584 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002585 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2586 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002587 return;
2588 }
2589
Mon P Wangc7849c22008-11-16 05:06:27 +00002590 // Pad both vectors with undefs to make them the same length as the mask.
2591 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002592 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2593 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002594 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002595
Nate Begeman9008ca62009-04-27 18:41:29 +00002596 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2597 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002598 MOps1[0] = Src1;
2599 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002600
2601 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2602 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002603 &MOps1[0], NumConcat);
2604 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002605 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002606 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002607
Mon P Wangaeb06d22008-11-10 04:46:22 +00002608 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002610 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002611 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002612 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002613 MappedOps.push_back(Idx);
2614 else
2615 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002616 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002617
Bill Wendling4533cac2010-01-28 21:51:40 +00002618 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2619 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002620 return;
2621 }
2622
Mon P Wangc7849c22008-11-16 05:06:27 +00002623 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002624 // Analyze the access pattern of the vector to see if we can extract
2625 // two subvectors and do the shuffle. The analysis is done by calculating
2626 // the range of elements the mask access on both vectors.
2627 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2628 int MaxRange[2] = {-1, -1};
2629
Nate Begeman5a5ca152009-04-29 05:20:52 +00002630 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 int Idx = Mask[i];
2632 int Input = 0;
2633 if (Idx < 0)
2634 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002635
Nate Begeman5a5ca152009-04-29 05:20:52 +00002636 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002637 Input = 1;
2638 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002639 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002640 if (Idx > MaxRange[Input])
2641 MaxRange[Input] = Idx;
2642 if (Idx < MinRange[Input])
2643 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002644 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002645
Mon P Wangc7849c22008-11-16 05:06:27 +00002646 // Check if the access is smaller than the vector size and can we find
2647 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002648 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2649 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002650 int StartIdx[2]; // StartIdx to extract from
2651 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002652 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002653 RangeUse[Input] = 0; // Unused
2654 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002655 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002656 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002657 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002658 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002659 RangeUse[Input] = 1; // Extract from beginning of the vector
2660 StartIdx[Input] = 0;
2661 } else {
2662 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002663 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002664 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002665 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002666 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002667 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002668 }
2669
Bill Wendling636e2582009-08-21 18:16:06 +00002670 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002671 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002672 return;
2673 }
2674 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2675 // Extract appropriate subvector and generate a vector shuffle
2676 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002677 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002678 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002679 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002680 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002681 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002682 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002683 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002684
Mon P Wangc7849c22008-11-16 05:06:27 +00002685 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002686 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002687 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002688 int Idx = Mask[i];
2689 if (Idx < 0)
2690 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002691 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002692 MappedOps.push_back(Idx - StartIdx[0]);
2693 else
2694 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002695 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002696
Bill Wendling4533cac2010-01-28 21:51:40 +00002697 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2698 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002699 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002700 }
2701 }
2702
Mon P Wangc7849c22008-11-16 05:06:27 +00002703 // We can't use either concat vectors or extract subvectors so fall back to
2704 // replacing the shuffle with extract and build vector.
2705 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002706 EVT EltVT = VT.getVectorElementType();
2707 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002708 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002709 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002710 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002711 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002712 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002713 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002714 SDValue Res;
2715
Nate Begeman5a5ca152009-04-29 05:20:52 +00002716 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002717 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2718 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002719 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002720 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2721 EltVT, Src2,
2722 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2723
2724 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002725 }
2726 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002727
Bill Wendling4533cac2010-01-28 21:51:40 +00002728 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2729 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730}
2731
Dan Gohman46510a72010-04-15 01:51:59 +00002732void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002733 const Value *Op0 = I.getOperand(0);
2734 const Value *Op1 = I.getOperand(1);
2735 const Type *AggTy = I.getType();
2736 const Type *ValTy = Op1->getType();
2737 bool IntoUndef = isa<UndefValue>(Op0);
2738 bool FromUndef = isa<UndefValue>(Op1);
2739
2740 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2741 I.idx_begin(), I.idx_end());
2742
Owen Andersone50ed302009-08-10 22:56:29 +00002743 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002744 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002745 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002746 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2747
2748 unsigned NumAggValues = AggValueVTs.size();
2749 unsigned NumValValues = ValValueVTs.size();
2750 SmallVector<SDValue, 4> Values(NumAggValues);
2751
2752 SDValue Agg = getValue(Op0);
2753 SDValue Val = getValue(Op1);
2754 unsigned i = 0;
2755 // Copy the beginning value(s) from the original aggregate.
2756 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002757 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002758 SDValue(Agg.getNode(), Agg.getResNo() + i);
2759 // Copy values from the inserted value(s).
2760 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002761 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2763 // Copy remaining value(s) from the original aggregate.
2764 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002765 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766 SDValue(Agg.getNode(), Agg.getResNo() + i);
2767
Bill Wendling4533cac2010-01-28 21:51:40 +00002768 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2769 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2770 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002771}
2772
Dan Gohman46510a72010-04-15 01:51:59 +00002773void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002774 const Value *Op0 = I.getOperand(0);
2775 const Type *AggTy = Op0->getType();
2776 const Type *ValTy = I.getType();
2777 bool OutOfUndef = isa<UndefValue>(Op0);
2778
2779 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2780 I.idx_begin(), I.idx_end());
2781
Owen Andersone50ed302009-08-10 22:56:29 +00002782 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002783 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2784
2785 unsigned NumValValues = ValValueVTs.size();
2786 SmallVector<SDValue, 4> Values(NumValValues);
2787
2788 SDValue Agg = getValue(Op0);
2789 // Copy out the selected value(s).
2790 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2791 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002792 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002793 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002794 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795
Bill Wendling4533cac2010-01-28 21:51:40 +00002796 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2797 DAG.getVTList(&ValValueVTs[0], NumValValues),
2798 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002799}
2800
Dan Gohman46510a72010-04-15 01:51:59 +00002801void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002802 SDValue N = getValue(I.getOperand(0));
2803 const Type *Ty = I.getOperand(0)->getType();
2804
Dan Gohman46510a72010-04-15 01:51:59 +00002805 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002806 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002807 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002808 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2809 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2810 if (Field) {
2811 // N = N + Offset
2812 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002813 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002814 DAG.getIntPtrConstant(Offset));
2815 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002816
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002817 Ty = StTy->getElementType(Field);
Chris Lattner93b122d2010-03-16 21:25:55 +00002818 } else if (const UnionType *UnTy = dyn_cast<UnionType>(Ty)) {
2819 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2820
2821 // Offset canonically 0 for unions, but type changes
2822 Ty = UnTy->getElementType(Field);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002823 } else {
2824 Ty = cast<SequentialType>(Ty)->getElementType();
2825
2826 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002827 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002828 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002829 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002830 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002831 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002832 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002833 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002834 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002835 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2836 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002837 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002838 else
Evan Chengb1032a82009-02-09 20:54:38 +00002839 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002840
Dale Johannesen66978ee2009-01-31 02:22:37 +00002841 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002842 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002843 continue;
2844 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002845
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002846 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002847 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2848 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002849 SDValue IdxN = getValue(Idx);
2850
2851 // If the index is smaller or larger than intptr_t, truncate or extend
2852 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002853 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002854
2855 // If this is a multiply by a power of two, turn it into a shl
2856 // immediately. This is a very common case.
2857 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002858 if (ElementSize.isPowerOf2()) {
2859 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002860 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002861 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002862 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002863 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002864 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002865 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002866 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002867 }
2868 }
2869
Scott Michelfdc40a02009-02-17 22:15:04 +00002870 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002871 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002872 }
2873 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002874
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002875 setValue(&I, N);
2876}
2877
Dan Gohman46510a72010-04-15 01:51:59 +00002878void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002879 // If this is a fixed sized alloca in the entry block of the function,
2880 // allocate it statically on the stack.
2881 if (FuncInfo.StaticAllocaMap.count(&I))
2882 return; // getValue will auto-populate this.
2883
2884 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002885 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002886 unsigned Align =
2887 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2888 I.getAlignment());
2889
2890 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002891
Owen Andersone50ed302009-08-10 22:56:29 +00002892 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002893 if (AllocSize.getValueType() != IntPtr)
2894 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2895
2896 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2897 AllocSize,
2898 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002899
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002900 // Handle alignment. If the requested alignment is less than or equal to
2901 // the stack alignment, ignore it. If the size is greater than or equal to
2902 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002903 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002904 if (Align <= StackAlign)
2905 Align = 0;
2906
2907 // Round the size of the allocation up to the stack alignment size
2908 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002909 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002910 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002911 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002913 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002914 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002915 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002916 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2917
2918 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002919 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002920 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002921 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002922 setValue(&I, DSA);
2923 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002924
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002925 // Inform the Frame Information that we have just allocated a variable-sized
2926 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002927 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002928}
2929
Dan Gohman46510a72010-04-15 01:51:59 +00002930void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002931 const Value *SV = I.getOperand(0);
2932 SDValue Ptr = getValue(SV);
2933
2934 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002935
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002936 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002937 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002938 unsigned Alignment = I.getAlignment();
2939
Owen Andersone50ed302009-08-10 22:56:29 +00002940 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002941 SmallVector<uint64_t, 4> Offsets;
2942 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2943 unsigned NumValues = ValueVTs.size();
2944 if (NumValues == 0)
2945 return;
2946
2947 SDValue Root;
2948 bool ConstantMemory = false;
2949 if (I.isVolatile())
2950 // Serialize volatile loads with other side effects.
2951 Root = getRoot();
2952 else if (AA->pointsToConstantMemory(SV)) {
2953 // Do not serialize (non-volatile) loads of constant memory with anything.
2954 Root = DAG.getEntryNode();
2955 ConstantMemory = true;
2956 } else {
2957 // Do not serialize non-volatile loads against each other.
2958 Root = DAG.getRoot();
2959 }
2960
2961 SmallVector<SDValue, 4> Values(NumValues);
2962 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002963 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002965 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2966 PtrVT, Ptr,
2967 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002968 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002969 A, SV, Offsets[i], isVolatile,
2970 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002971
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002972 Values[i] = L;
2973 Chains[i] = L.getValue(1);
2974 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002975
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002977 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002978 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002979 if (isVolatile)
2980 DAG.setRoot(Chain);
2981 else
2982 PendingLoads.push_back(Chain);
2983 }
2984
Bill Wendling4533cac2010-01-28 21:51:40 +00002985 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2986 DAG.getVTList(&ValueVTs[0], NumValues),
2987 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002988}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002989
Dan Gohman46510a72010-04-15 01:51:59 +00002990void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2991 const Value *SrcV = I.getOperand(0);
2992 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002993
Owen Andersone50ed302009-08-10 22:56:29 +00002994 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002995 SmallVector<uint64_t, 4> Offsets;
2996 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2997 unsigned NumValues = ValueVTs.size();
2998 if (NumValues == 0)
2999 return;
3000
3001 // Get the lowered operands. Note that we do this after
3002 // checking if NumResults is zero, because with zero results
3003 // the operands won't have values in the map.
3004 SDValue Src = getValue(SrcV);
3005 SDValue Ptr = getValue(PtrV);
3006
3007 SDValue Root = getRoot();
3008 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00003009 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003011 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003012 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00003013
3014 for (unsigned i = 0; i != NumValues; ++i) {
3015 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3016 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003017 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003018 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00003019 Add, PtrV, Offsets[i], isVolatile,
3020 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00003021 }
3022
Bill Wendling4533cac2010-01-28 21:51:40 +00003023 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3024 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003025}
3026
3027/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3028/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003029void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003030 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003031 bool HasChain = !I.doesNotAccessMemory();
3032 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3033
3034 // Build the operand list.
3035 SmallVector<SDValue, 8> Ops;
3036 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3037 if (OnlyLoad) {
3038 // We don't need to serialize loads against other loads.
3039 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003040 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003041 Ops.push_back(getRoot());
3042 }
3043 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003044
3045 // Info is set by getTgtMemInstrinsic
3046 TargetLowering::IntrinsicInfo Info;
3047 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3048
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003049 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003050 if (!IsTgtIntrinsic)
3051 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003052
3053 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003054 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3055 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003056 assert(TLI.isTypeLegal(Op.getValueType()) &&
3057 "Intrinsic uses a non-legal type?");
3058 Ops.push_back(Op);
3059 }
3060
Owen Andersone50ed302009-08-10 22:56:29 +00003061 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003062 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3063#ifndef NDEBUG
3064 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3065 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3066 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067 }
Bob Wilson8d919552009-07-31 22:41:21 +00003068#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003069
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003071 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003072
Bob Wilson8d919552009-07-31 22:41:21 +00003073 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003074
3075 // Create the node.
3076 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003077 if (IsTgtIntrinsic) {
3078 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003079 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003080 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003081 Info.memVT, Info.ptrVal, Info.offset,
3082 Info.align, Info.vol,
3083 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003084 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003085 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003086 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003087 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003088 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003089 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003090 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003091 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003092 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003093 }
3094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003095 if (HasChain) {
3096 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3097 if (OnlyLoad)
3098 PendingLoads.push_back(Chain);
3099 else
3100 DAG.setRoot(Chain);
3101 }
Bill Wendling856ff412009-12-22 00:12:37 +00003102
Benjamin Kramerf0127052010-01-05 13:12:22 +00003103 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003104 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003105 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003106 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003107 }
Bill Wendling856ff412009-12-22 00:12:37 +00003108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003109 setValue(&I, Result);
3110 }
3111}
3112
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003113/// GetSignificand - Get the significand and build it into a floating-point
3114/// number with exponent of 1:
3115///
3116/// Op = (Op & 0x007fffff) | 0x3f800000;
3117///
3118/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003119static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003120GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003121 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3122 DAG.getConstant(0x007fffff, MVT::i32));
3123 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3124 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003125 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003126}
3127
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003128/// GetExponent - Get the exponent:
3129///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003130/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003131///
3132/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003133static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003134GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003135 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3137 DAG.getConstant(0x7f800000, MVT::i32));
3138 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003139 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003140 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3141 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003142 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003143}
3144
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003145/// getF32Constant - Get 32-bit floating point constant.
3146static SDValue
3147getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003149}
3150
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003151/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003152/// visitIntrinsicCall: I is a call instruction
3153/// Op is the associated NodeType for I
3154const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003155SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3156 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003157 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003158 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003159 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003160 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003161 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003162 getValue(I.getArgOperand(0)),
3163 getValue(I.getArgOperand(1)),
3164 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003165 setValue(&I, L);
3166 DAG.setRoot(L.getValue(1));
3167 return 0;
3168}
3169
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003170// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003171const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003172SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003173 SDValue Op1 = getValue(I.getArgOperand(0));
3174 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003175
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003177 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003178 return 0;
3179}
Bill Wendling74c37652008-12-09 22:08:41 +00003180
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003181/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3182/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003183void
Dan Gohman46510a72010-04-15 01:51:59 +00003184SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003185 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003186 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003187
Gabor Greif0635f352010-06-25 09:38:13 +00003188 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003189 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003190 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003191
3192 // Put the exponent in the right bit position for later addition to the
3193 // final result:
3194 //
3195 // #define LOG2OFe 1.4426950f
3196 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003198 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003199 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003200
3201 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003202 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3203 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003204
3205 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003206 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003207 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003208
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003209 if (LimitFloatPrecision <= 6) {
3210 // For floating-point precision of 6:
3211 //
3212 // TwoToFractionalPartOfX =
3213 // 0.997535578f +
3214 // (0.735607626f + 0.252464424f * x) * x;
3215 //
3216 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003218 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003219 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003220 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003221 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3222 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003223 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003224 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003225
3226 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003227 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003228 TwoToFracPartOfX, IntegerPartOfX);
3229
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003231 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3232 // For floating-point precision of 12:
3233 //
3234 // TwoToFractionalPartOfX =
3235 // 0.999892986f +
3236 // (0.696457318f +
3237 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3238 //
3239 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003241 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003242 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003243 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003244 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3245 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003246 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3248 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003249 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003251
3252 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003254 TwoToFracPartOfX, IntegerPartOfX);
3255
Owen Anderson825b72b2009-08-11 20:47:22 +00003256 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003257 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3258 // For floating-point precision of 18:
3259 //
3260 // TwoToFractionalPartOfX =
3261 // 0.999999982f +
3262 // (0.693148872f +
3263 // (0.240227044f +
3264 // (0.554906021e-1f +
3265 // (0.961591928e-2f +
3266 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3267 //
3268 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003270 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003272 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3274 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003275 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3277 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003278 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3280 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003281 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3283 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003284 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3286 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003287 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003288 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003290
3291 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003293 TwoToFracPartOfX, IntegerPartOfX);
3294
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003296 }
3297 } else {
3298 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003299 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003300 getValue(I.getArgOperand(0)).getValueType(),
3301 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003302 }
3303
Dale Johannesen59e577f2008-09-05 18:38:42 +00003304 setValue(&I, result);
3305}
3306
Bill Wendling39150252008-09-09 20:39:27 +00003307/// visitLog - Lower a log intrinsic. Handles the special sequences for
3308/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003309void
Dan Gohman46510a72010-04-15 01:51:59 +00003310SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003311 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003312 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003313
Gabor Greif0635f352010-06-25 09:38:13 +00003314 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003315 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003316 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003317 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003318
3319 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003320 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003322 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003323
3324 // Get the significand and build it into a floating-point number with
3325 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003326 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003327
3328 if (LimitFloatPrecision <= 6) {
3329 // For floating-point precision of 6:
3330 //
3331 // LogofMantissa =
3332 // -1.1609546f +
3333 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003334 //
Bill Wendling39150252008-09-09 20:39:27 +00003335 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003337 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003339 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3341 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003342 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003343
Scott Michelfdc40a02009-02-17 22:15:04 +00003344 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003345 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003346 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3347 // For floating-point precision of 12:
3348 //
3349 // LogOfMantissa =
3350 // -1.7417939f +
3351 // (2.8212026f +
3352 // (-1.4699568f +
3353 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3354 //
3355 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003356 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003357 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003358 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003359 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3361 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003362 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3364 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003365 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3367 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003368 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003369
Scott Michelfdc40a02009-02-17 22:15:04 +00003370 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003371 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003372 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3373 // For floating-point precision of 18:
3374 //
3375 // LogOfMantissa =
3376 // -2.1072184f +
3377 // (4.2372794f +
3378 // (-3.7029485f +
3379 // (2.2781945f +
3380 // (-0.87823314f +
3381 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3382 //
3383 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003385 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003386 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003387 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003388 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3389 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003390 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003391 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3392 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003393 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3395 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003396 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003397 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3398 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003399 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003400 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3401 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003402 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003403
Scott Michelfdc40a02009-02-17 22:15:04 +00003404 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003405 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003406 }
3407 } else {
3408 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003409 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003410 getValue(I.getArgOperand(0)).getValueType(),
3411 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003412 }
3413
Dale Johannesen59e577f2008-09-05 18:38:42 +00003414 setValue(&I, result);
3415}
3416
Bill Wendling3eb59402008-09-09 00:28:24 +00003417/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3418/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003419void
Dan Gohman46510a72010-04-15 01:51:59 +00003420SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003421 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003422 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003423
Gabor Greif0635f352010-06-25 09:38:13 +00003424 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003425 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003426 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003428
Bill Wendling39150252008-09-09 20:39:27 +00003429 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003430 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003431
Bill Wendling3eb59402008-09-09 00:28:24 +00003432 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003433 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003434 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003435
Bill Wendling3eb59402008-09-09 00:28:24 +00003436 // Different possible minimax approximations of significand in
3437 // floating-point for various degrees of accuracy over [1,2].
3438 if (LimitFloatPrecision <= 6) {
3439 // For floating-point precision of 6:
3440 //
3441 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3442 //
3443 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003445 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003446 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003447 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3449 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003450 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003451
Scott Michelfdc40a02009-02-17 22:15:04 +00003452 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003454 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3455 // For floating-point precision of 12:
3456 //
3457 // Log2ofMantissa =
3458 // -2.51285454f +
3459 // (4.07009056f +
3460 // (-2.12067489f +
3461 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003462 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003463 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003465 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003467 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3469 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003470 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003471 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3472 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003473 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3475 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003476 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003477
Scott Michelfdc40a02009-02-17 22:15:04 +00003478 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003480 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3481 // For floating-point precision of 18:
3482 //
3483 // Log2ofMantissa =
3484 // -3.0400495f +
3485 // (6.1129976f +
3486 // (-5.3420409f +
3487 // (3.2865683f +
3488 // (-1.2669343f +
3489 // (0.27515199f -
3490 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3491 //
3492 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003494 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003496 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3498 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003499 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3501 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003502 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003503 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3504 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003505 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3507 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003508 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003509 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3510 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003511 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003512
Scott Michelfdc40a02009-02-17 22:15:04 +00003513 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003515 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003516 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003517 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003518 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003519 getValue(I.getArgOperand(0)).getValueType(),
3520 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003521 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003522
Dale Johannesen59e577f2008-09-05 18:38:42 +00003523 setValue(&I, result);
3524}
3525
Bill Wendling3eb59402008-09-09 00:28:24 +00003526/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3527/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003528void
Dan Gohman46510a72010-04-15 01:51:59 +00003529SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003530 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003531 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003532
Gabor Greif0635f352010-06-25 09:38:13 +00003533 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003534 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003535 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003537
Bill Wendling39150252008-09-09 20:39:27 +00003538 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003539 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003541 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003542
3543 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003544 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003545 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003546
3547 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003548 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003549 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003550 // Log10ofMantissa =
3551 // -0.50419619f +
3552 // (0.60948995f - 0.10380950f * x) * x;
3553 //
3554 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003556 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003558 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3560 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003561 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003562
Scott Michelfdc40a02009-02-17 22:15:04 +00003563 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003565 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3566 // For floating-point precision of 12:
3567 //
3568 // Log10ofMantissa =
3569 // -0.64831180f +
3570 // (0.91751397f +
3571 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3572 //
3573 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003575 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003576 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003577 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3579 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003580 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3582 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003583 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003584
Scott Michelfdc40a02009-02-17 22:15:04 +00003585 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003587 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003588 // For floating-point precision of 18:
3589 //
3590 // Log10ofMantissa =
3591 // -0.84299375f +
3592 // (1.5327582f +
3593 // (-1.0688956f +
3594 // (0.49102474f +
3595 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3596 //
3597 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003599 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003601 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3603 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003604 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3606 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003607 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3609 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003610 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3612 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003613 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003614
Scott Michelfdc40a02009-02-17 22:15:04 +00003615 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003616 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003617 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003618 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003619 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003620 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003621 getValue(I.getArgOperand(0)).getValueType(),
3622 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003623 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003624
Dale Johannesen59e577f2008-09-05 18:38:42 +00003625 setValue(&I, result);
3626}
3627
Bill Wendlinge10c8142008-09-09 22:39:21 +00003628/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3629/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003630void
Dan Gohman46510a72010-04-15 01:51:59 +00003631SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003632 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003633 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003634
Gabor Greif0635f352010-06-25 09:38:13 +00003635 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003636 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003637 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003638
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003640
3641 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3643 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003644
3645 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003647 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003648
3649 if (LimitFloatPrecision <= 6) {
3650 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003651 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003652 // TwoToFractionalPartOfX =
3653 // 0.997535578f +
3654 // (0.735607626f + 0.252464424f * x) * x;
3655 //
3656 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003658 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003660 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3662 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003663 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003665 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003667
Scott Michelfdc40a02009-02-17 22:15:04 +00003668 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003670 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3671 // For floating-point precision of 12:
3672 //
3673 // TwoToFractionalPartOfX =
3674 // 0.999892986f +
3675 // (0.696457318f +
3676 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3677 //
3678 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003682 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3684 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003685 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3687 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003688 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003690 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003692
Scott Michelfdc40a02009-02-17 22:15:04 +00003693 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003695 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3696 // For floating-point precision of 18:
3697 //
3698 // TwoToFractionalPartOfX =
3699 // 0.999999982f +
3700 // (0.693148872f +
3701 // (0.240227044f +
3702 // (0.554906021e-1f +
3703 // (0.961591928e-2f +
3704 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3705 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003707 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3711 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003712 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3714 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003715 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3717 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003718 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3720 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003721 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3723 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003724 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003725 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003726 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003728
Scott Michelfdc40a02009-02-17 22:15:04 +00003729 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003731 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003732 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003733 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003734 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003735 getValue(I.getArgOperand(0)).getValueType(),
3736 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003737 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003738
Dale Johannesen601d3c02008-09-05 01:48:15 +00003739 setValue(&I, result);
3740}
3741
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003742/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3743/// limited-precision mode with x == 10.0f.
3744void
Dan Gohman46510a72010-04-15 01:51:59 +00003745SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003746 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003747 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003748 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003749 bool IsExp10 = false;
3750
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003752 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003753 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3754 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3755 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3756 APFloat Ten(10.0f);
3757 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3758 }
3759 }
3760 }
3761
3762 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003763 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003764
3765 // Put the exponent in the right bit position for later addition to the
3766 // final result:
3767 //
3768 // #define LOG2OF10 3.3219281f
3769 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003771 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003773
3774 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3776 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003777
3778 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003780 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003781
3782 if (LimitFloatPrecision <= 6) {
3783 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003784 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003785 // twoToFractionalPartOfX =
3786 // 0.997535578f +
3787 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003788 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003789 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003791 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003793 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003794 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3795 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003796 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003798 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003800
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003801 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003803 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3804 // For floating-point precision of 12:
3805 //
3806 // TwoToFractionalPartOfX =
3807 // 0.999892986f +
3808 // (0.696457318f +
3809 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3810 //
3811 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003813 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003815 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3817 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003818 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3820 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003821 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003823 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003825
Scott Michelfdc40a02009-02-17 22:15:04 +00003826 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003828 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3829 // For floating-point precision of 18:
3830 //
3831 // TwoToFractionalPartOfX =
3832 // 0.999999982f +
3833 // (0.693148872f +
3834 // (0.240227044f +
3835 // (0.554906021e-1f +
3836 // (0.961591928e-2f +
3837 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3838 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003840 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003841 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003842 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003843 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3844 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003845 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3847 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003848 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3850 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003851 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3853 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003854 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3856 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003857 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003859 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003861
Scott Michelfdc40a02009-02-17 22:15:04 +00003862 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003864 }
3865 } else {
3866 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003867 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003868 getValue(I.getArgOperand(0)).getValueType(),
3869 getValue(I.getArgOperand(0)),
3870 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003871 }
3872
3873 setValue(&I, result);
3874}
3875
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003876
3877/// ExpandPowI - Expand a llvm.powi intrinsic.
3878static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3879 SelectionDAG &DAG) {
3880 // If RHS is a constant, we can expand this out to a multiplication tree,
3881 // otherwise we end up lowering to a call to __powidf2 (for example). When
3882 // optimizing for size, we only want to do this if the expansion would produce
3883 // a small number of multiplies, otherwise we do the full expansion.
3884 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3885 // Get the exponent as a positive value.
3886 unsigned Val = RHSC->getSExtValue();
3887 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003888
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003889 // powi(x, 0) -> 1.0
3890 if (Val == 0)
3891 return DAG.getConstantFP(1.0, LHS.getValueType());
3892
Dan Gohmanae541aa2010-04-15 04:33:49 +00003893 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003894 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3895 // If optimizing for size, don't insert too many multiplies. This
3896 // inserts up to 5 multiplies.
3897 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3898 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003899 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003900 // powi(x,15) generates one more multiply than it should), but this has
3901 // the benefit of being both really simple and much better than a libcall.
3902 SDValue Res; // Logically starts equal to 1.0
3903 SDValue CurSquare = LHS;
3904 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003905 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003906 if (Res.getNode())
3907 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3908 else
3909 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003910 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003911
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003912 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3913 CurSquare, CurSquare);
3914 Val >>= 1;
3915 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003916
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003917 // If the original was negative, invert the result, producing 1/(x*x*x).
3918 if (RHSC->getSExtValue() < 0)
3919 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3920 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3921 return Res;
3922 }
3923 }
3924
3925 // Otherwise, expand to a libcall.
3926 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3927}
3928
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003929/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3930/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3931/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003932bool
Devang Patel78a06e52010-08-25 20:39:26 +00003933SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003934 uint64_t Offset,
3935 const SDValue &N) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003936 if (!isa<Argument>(V))
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003937 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003938
Devang Patel719f6a92010-04-29 20:40:36 +00003939 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003940 // Ignore inlined function arguments here.
3941 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003942 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003943 return false;
3944
Dan Gohman84023e02010-07-10 09:00:22 +00003945 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003946 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003947 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003948
3949 unsigned Reg = 0;
3950 if (N.getOpcode() == ISD::CopyFromReg) {
3951 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003952 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003953 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3954 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3955 if (PR)
3956 Reg = PR;
3957 }
3958 }
3959
Evan Chenga36acad2010-04-29 06:33:38 +00003960 if (!Reg) {
3961 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3962 if (VMI == FuncInfo.ValueMap.end())
3963 return false;
3964 Reg = VMI->second;
3965 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003966
3967 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3968 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3969 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003970 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003971 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003972 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003973}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003974
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003975// VisualStudio defines setjmp as _setjmp
3976#if defined(_MSC_VER) && defined(setjmp)
3977#define setjmp_undefined_for_visual_studio
3978#undef setjmp
3979#endif
3980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003981/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3982/// we want to emit this as a call to a named external function, return the name
3983/// otherwise lower it and return null.
3984const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003985SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003986 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003987 SDValue Res;
3988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003989 switch (Intrinsic) {
3990 default:
3991 // By default, turn this into a target intrinsic node.
3992 visitTargetIntrinsic(I, Intrinsic);
3993 return 0;
3994 case Intrinsic::vastart: visitVAStart(I); return 0;
3995 case Intrinsic::vaend: visitVAEnd(I); return 0;
3996 case Intrinsic::vacopy: visitVACopy(I); return 0;
3997 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003998 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003999 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004000 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004001 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004002 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004003 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004004 return 0;
4005 case Intrinsic::setjmp:
4006 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004007 case Intrinsic::longjmp:
4008 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004009 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004010 // Assert for address < 256 since we support only user defined address
4011 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004012 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004013 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004014 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004015 < 256 &&
4016 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004017 SDValue Op1 = getValue(I.getArgOperand(0));
4018 SDValue Op2 = getValue(I.getArgOperand(1));
4019 SDValue Op3 = getValue(I.getArgOperand(2));
4020 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4021 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004022 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Gabor Greif0635f352010-06-25 09:38:13 +00004023 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004024 return 0;
4025 }
Chris Lattner824b9582008-11-21 16:42:48 +00004026 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004027 // Assert for address < 256 since we support only user defined address
4028 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004029 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004030 < 256 &&
4031 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004032 SDValue Op1 = getValue(I.getArgOperand(0));
4033 SDValue Op2 = getValue(I.getArgOperand(1));
4034 SDValue Op3 = getValue(I.getArgOperand(2));
4035 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4036 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004037 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00004038 I.getArgOperand(0), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004039 return 0;
4040 }
Chris Lattner824b9582008-11-21 16:42:48 +00004041 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004042 // Assert for address < 256 since we support only user defined address
4043 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004044 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004045 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004046 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004047 < 256 &&
4048 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004049 SDValue Op1 = getValue(I.getArgOperand(0));
4050 SDValue Op2 = getValue(I.getArgOperand(1));
4051 SDValue Op3 = getValue(I.getArgOperand(2));
4052 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4053 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004054
4055 // If the source and destination are known to not be aliases, we can
4056 // lower memmove as memcpy.
4057 uint64_t Size = -1ULL;
4058 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004059 Size = C->getZExtValue();
Gabor Greif0635f352010-06-25 09:38:13 +00004060 if (AA->alias(I.getArgOperand(0), Size, I.getArgOperand(1), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004061 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004062 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher723a05a2010-07-14 23:41:32 +00004063 false, I.getArgOperand(0), 0,
4064 I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004065 return 0;
4066 }
4067
Mon P Wang20adc9d2010-04-04 03:10:48 +00004068 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00004069 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004070 return 0;
4071 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004072 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004073 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004074 if (!DIVariable(DI.getVariable()).Verify())
Devang Patel7e1e31f2009-07-02 22:43:26 +00004075 return 0;
4076
Devang Patelac1ceb32009-10-09 22:42:28 +00004077 MDNode *Variable = DI.getVariable();
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004078 // Parameters are handled specially.
Devang Patelf38c6c82010-04-28 23:24:13 +00004079 bool isParameter =
4080 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
Dan Gohman46510a72010-04-15 01:51:59 +00004081 const Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004082 if (!Address)
4083 return 0;
Dan Gohman46510a72010-04-15 01:51:59 +00004084 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
Devang Patel24f20e02009-08-22 17:12:53 +00004085 Address = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004086 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004087
4088 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4089 // but do not always have a corresponding SDNode built. The SDNodeOrder
4090 // absolute, but not relative, values are different depending on whether
4091 // debug info exists.
4092 ++SDNodeOrder;
4093 SDValue &N = NodeMap[Address];
4094 SDDbgValue *SDV;
4095 if (N.getNode()) {
4096 if (isParameter && !AI) {
4097 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4098 if (FINode)
4099 // Byval parameter. We have a frame index at this point.
4100 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4101 0, dl, SDNodeOrder);
4102 else
4103 // Can't do anything with other non-AI cases yet. This might be a
4104 // parameter of a callee function that got inlined, for example.
4105 return 0;
4106 } else if (AI)
4107 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4108 0, dl, SDNodeOrder);
4109 else
4110 // Can't do anything with other non-AI cases yet.
4111 return 0;
4112 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4113 } else {
4114 // This isn't useful, but it shows what we're missing.
4115 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4116 0, dl, SDNodeOrder);
4117 DAG.AddDbgValue(SDV, 0, isParameter);
4118 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004119 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004120 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004121 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004122 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004123 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004124 return 0;
4125
4126 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004127 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004128 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004129 if (!V)
4130 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004131
4132 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4133 // but do not always have a corresponding SDNode built. The SDNodeOrder
4134 // absolute, but not relative, values are different depending on whether
4135 // debug info exists.
4136 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004137 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004138 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004139 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4140 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004141 } else {
Devang Pateld47f3c82010-05-05 22:29:00 +00004142 bool createUndef = false;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004143 // Do not use getValue() in here; we don't want to generate code at
4144 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004145 SDValue N = NodeMap[V];
4146 if (!N.getNode() && isa<Argument>(V))
4147 // Check unused arguments map.
4148 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004149 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004150 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004151 SDV = DAG.getDbgValue(Variable, N.getNode(),
4152 N.getResNo(), Offset, dl, SDNodeOrder);
4153 DAG.AddDbgValue(SDV, N.getNode(), false);
4154 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004155 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4156 // Do not call getValue(V) yet, as we don't want to generate code.
4157 // Remember it for later.
4158 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4159 DanglingDebugInfoMap[V] = DDI;
Devang Pateld47f3c82010-05-05 22:29:00 +00004160 } else
4161 createUndef = true;
4162 if (createUndef) {
Devang Patel00190342010-03-15 19:15:44 +00004163 // We may expand this to cover more cases. One case where we have no
4164 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004165 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4166 Offset, dl, SDNodeOrder);
4167 DAG.AddDbgValue(SDV, 0, false);
4168 }
Devang Patel00190342010-03-15 19:15:44 +00004169 }
4170
4171 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004172 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004173 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004174 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004175 // Don't handle byval struct arguments or VLAs, for example.
4176 if (!AI)
4177 return 0;
4178 DenseMap<const AllocaInst*, int>::iterator SI =
4179 FuncInfo.StaticAllocaMap.find(AI);
4180 if (SI == FuncInfo.StaticAllocaMap.end())
4181 return 0; // VLAs.
4182 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004183
Chris Lattner512063d2010-04-05 06:19:28 +00004184 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4185 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4186 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004187 return 0;
4188 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004189 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004190 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004191 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004192 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004194 SDValue Ops[1];
4195 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004196 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004197 setValue(&I, Op);
4198 DAG.setRoot(Op.getValue(1));
4199 return 0;
4200 }
4201
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004202 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004203 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004204 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004205 if (CallMBB->isLandingPad())
4206 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004207 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004208#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004209 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004210#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004211 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4212 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004213 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004214 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004215
Chris Lattner3a5815f2009-09-17 23:54:54 +00004216 // Insert the EHSELECTION instruction.
4217 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4218 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004219 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004220 Ops[1] = getRoot();
4221 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004222 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004223 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004224 return 0;
4225 }
4226
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004227 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004228 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004229 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004230 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4231 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004232 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004233 return 0;
4234 }
4235
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004236 case Intrinsic::eh_return_i32:
4237 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004238 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4239 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4240 MVT::Other,
4241 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004242 getValue(I.getArgOperand(0)),
4243 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004244 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004245 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004246 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004247 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004248 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004249 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004250 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004251 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004252 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004253 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004254 TLI.getPointerTy()),
4255 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004256 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004257 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004258 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004259 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4260 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004261 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004262 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004263 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004264 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004265 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004266 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004267 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004268
Chris Lattner512063d2010-04-05 06:19:28 +00004269 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004270 return 0;
4271 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004272 case Intrinsic::eh_sjlj_setjmp: {
4273 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004274 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004275 return 0;
4276 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004277 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004278 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4279 getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004280 getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004281 return 0;
4282 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004283
Mon P Wang77cdf302008-11-10 20:54:11 +00004284 case Intrinsic::convertff:
4285 case Intrinsic::convertfsi:
4286 case Intrinsic::convertfui:
4287 case Intrinsic::convertsif:
4288 case Intrinsic::convertuif:
4289 case Intrinsic::convertss:
4290 case Intrinsic::convertsu:
4291 case Intrinsic::convertus:
4292 case Intrinsic::convertuu: {
4293 ISD::CvtCode Code = ISD::CVT_INVALID;
4294 switch (Intrinsic) {
4295 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4296 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4297 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4298 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4299 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4300 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4301 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4302 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4303 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4304 }
Owen Andersone50ed302009-08-10 22:56:29 +00004305 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004306 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004307 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4308 DAG.getValueType(DestVT),
4309 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004310 getValue(I.getArgOperand(1)),
4311 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004312 Code);
4313 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004314 return 0;
4315 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004316 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004317 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004318 getValue(I.getArgOperand(0)).getValueType(),
4319 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004320 return 0;
4321 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004322 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4323 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004324 return 0;
4325 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004326 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004327 getValue(I.getArgOperand(0)).getValueType(),
4328 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004329 return 0;
4330 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004331 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004332 getValue(I.getArgOperand(0)).getValueType(),
4333 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004334 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004335 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004336 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004337 return 0;
4338 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004339 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004340 return 0;
4341 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004342 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004343 return 0;
4344 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004345 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004346 return 0;
4347 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004348 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004349 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004350 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004351 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004352 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004353 case Intrinsic::convert_to_fp16:
4354 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004355 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004356 return 0;
4357 case Intrinsic::convert_from_fp16:
4358 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004359 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004360 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004361 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004362 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004363 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004364 return 0;
4365 }
4366 case Intrinsic::readcyclecounter: {
4367 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004368 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4369 DAG.getVTList(MVT::i64, MVT::Other),
4370 &Op, 1);
4371 setValue(&I, Res);
4372 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004373 return 0;
4374 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004375 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004376 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004377 getValue(I.getArgOperand(0)).getValueType(),
4378 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004379 return 0;
4380 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004381 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004382 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004383 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004384 return 0;
4385 }
4386 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004387 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004388 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004389 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004390 return 0;
4391 }
4392 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004393 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004394 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004395 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004396 return 0;
4397 }
4398 case Intrinsic::stacksave: {
4399 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004400 Res = DAG.getNode(ISD::STACKSAVE, dl,
4401 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4402 setValue(&I, Res);
4403 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004404 return 0;
4405 }
4406 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004407 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004408 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004409 return 0;
4410 }
Bill Wendling57344502008-11-18 11:01:33 +00004411 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004412 // Emit code into the DAG to store the stack guard onto the stack.
4413 MachineFunction &MF = DAG.getMachineFunction();
4414 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004415 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004416
Gabor Greif0635f352010-06-25 09:38:13 +00004417 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4418 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004419
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004420 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004421 MFI->setStackProtectorIndex(FI);
4422
4423 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4424
4425 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004426 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4427 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004428 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004429 setValue(&I, Res);
4430 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004431 return 0;
4432 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004433 case Intrinsic::objectsize: {
4434 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004435 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004436
4437 assert(CI && "Non-constant type in __builtin_object_size?");
4438
Gabor Greif0635f352010-06-25 09:38:13 +00004439 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004440 EVT Ty = Arg.getValueType();
4441
Dan Gohmane368b462010-06-18 14:22:04 +00004442 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004443 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004444 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004445 Res = DAG.getConstant(0, Ty);
4446
4447 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004448 return 0;
4449 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004450 case Intrinsic::var_annotation:
4451 // Discard annotate attributes
4452 return 0;
4453
4454 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004455 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004456
4457 SDValue Ops[6];
4458 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004459 Ops[1] = getValue(I.getArgOperand(0));
4460 Ops[2] = getValue(I.getArgOperand(1));
4461 Ops[3] = getValue(I.getArgOperand(2));
4462 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004463 Ops[5] = DAG.getSrcValue(F);
4464
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004465 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4466 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4467 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004468
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004469 setValue(&I, Res);
4470 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004471 return 0;
4472 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004473 case Intrinsic::gcroot:
4474 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004475 const Value *Alloca = I.getArgOperand(0);
4476 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004477
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004478 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4479 GFI->addStackRoot(FI->getIndex(), TypeMap);
4480 }
4481 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004482 case Intrinsic::gcread:
4483 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004484 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004485 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004486 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004487 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004488 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004489 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004490 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004491 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004492 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004493 return implVisitAluOverflow(I, ISD::UADDO);
4494 case Intrinsic::sadd_with_overflow:
4495 return implVisitAluOverflow(I, ISD::SADDO);
4496 case Intrinsic::usub_with_overflow:
4497 return implVisitAluOverflow(I, ISD::USUBO);
4498 case Intrinsic::ssub_with_overflow:
4499 return implVisitAluOverflow(I, ISD::SSUBO);
4500 case Intrinsic::umul_with_overflow:
4501 return implVisitAluOverflow(I, ISD::UMULO);
4502 case Intrinsic::smul_with_overflow:
4503 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004505 case Intrinsic::prefetch: {
4506 SDValue Ops[4];
4507 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004508 Ops[1] = getValue(I.getArgOperand(0));
4509 Ops[2] = getValue(I.getArgOperand(1));
4510 Ops[3] = getValue(I.getArgOperand(2));
Bill Wendling4533cac2010-01-28 21:51:40 +00004511 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004512 return 0;
4513 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004515 case Intrinsic::memory_barrier: {
4516 SDValue Ops[6];
4517 Ops[0] = getRoot();
4518 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004519 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004520
Bill Wendling4533cac2010-01-28 21:51:40 +00004521 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004522 return 0;
4523 }
4524 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004525 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004526 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004527 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004528 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004529 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004530 getValue(I.getArgOperand(0)),
4531 getValue(I.getArgOperand(1)),
4532 getValue(I.getArgOperand(2)),
4533 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004534 setValue(&I, L);
4535 DAG.setRoot(L.getValue(1));
4536 return 0;
4537 }
4538 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004539 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004540 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004541 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004542 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004543 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004544 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004545 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004546 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004547 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004548 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004549 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004550 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004551 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004552 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004553 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004554 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004555 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004556 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004557 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004558 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004559 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004560
4561 case Intrinsic::invariant_start:
4562 case Intrinsic::lifetime_start:
4563 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004564 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004565 return 0;
4566 case Intrinsic::invariant_end:
4567 case Intrinsic::lifetime_end:
4568 // Discard region information.
4569 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004570 }
4571}
4572
Dan Gohman46510a72010-04-15 01:51:59 +00004573void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004574 bool isTailCall,
4575 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004576 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4577 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004578 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004579 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004580 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004581
4582 TargetLowering::ArgListTy Args;
4583 TargetLowering::ArgListEntry Entry;
4584 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004585
4586 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004587 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004588 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004589 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4590 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004591
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004592 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004593 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004594
4595 SDValue DemoteStackSlot;
4596
4597 if (!CanLowerReturn) {
4598 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4599 FTy->getReturnType());
4600 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4601 FTy->getReturnType());
4602 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004603 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004604 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4605
4606 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4607 Entry.Node = DemoteStackSlot;
4608 Entry.Ty = StackSlotPtrType;
4609 Entry.isSExt = false;
4610 Entry.isZExt = false;
4611 Entry.isInReg = false;
4612 Entry.isSRet = true;
4613 Entry.isNest = false;
4614 Entry.isByVal = false;
4615 Entry.Alignment = Align;
4616 Args.push_back(Entry);
4617 RetTy = Type::getVoidTy(FTy->getContext());
4618 }
4619
Dan Gohman46510a72010-04-15 01:51:59 +00004620 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004621 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004622 SDValue ArgNode = getValue(*i);
4623 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4624
4625 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004626 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4627 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4628 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4629 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4630 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4631 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004632 Entry.Alignment = CS.getParamAlignment(attrInd);
4633 Args.push_back(Entry);
4634 }
4635
Chris Lattner512063d2010-04-05 06:19:28 +00004636 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004637 // Insert a label before the invoke call to mark the try range. This can be
4638 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004639 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004640
Jim Grosbachca752c92010-01-28 01:45:32 +00004641 // For SjLj, keep track of which landing pads go with which invokes
4642 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004643 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004644 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004645 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004646 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004647 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004648 }
4649
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004650 // Both PendingLoads and PendingExports must be flushed here;
4651 // this call might not return.
4652 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004653 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004654 }
4655
Dan Gohman98ca4f22009-08-05 01:29:28 +00004656 // Check if target-independent constraints permit a tail call here.
4657 // Target-dependent constraints are checked within TLI.LowerCallTo.
4658 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004659 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004660 isTailCall = false;
4661
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004662 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004663 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004664 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004665 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004666 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004667 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004668 isTailCall,
4669 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004670 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004671 assert((isTailCall || Result.second.getNode()) &&
4672 "Non-null chain expected with non-tail call!");
4673 assert((Result.second.getNode() || !Result.first.getNode()) &&
4674 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004675 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004676 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004677 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004678 // The instruction result is the result of loading from the
4679 // hidden sret parameter.
4680 SmallVector<EVT, 1> PVTs;
4681 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4682
4683 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4684 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4685 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004686 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004687 SmallVector<SDValue, 4> Values(NumValues);
4688 SmallVector<SDValue, 4> Chains(NumValues);
4689
4690 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004691 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4692 DemoteStackSlot,
4693 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004694 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004695 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004696 Values[i] = L;
4697 Chains[i] = L.getValue(1);
4698 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004699
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004700 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4701 MVT::Other, &Chains[0], NumValues);
4702 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004703
4704 // Collect the legal value parts into potentially illegal values
4705 // that correspond to the original function's return values.
4706 SmallVector<EVT, 4> RetTys;
4707 RetTy = FTy->getReturnType();
4708 ComputeValueVTs(TLI, RetTy, RetTys);
4709 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4710 SmallVector<SDValue, 4> ReturnValues;
4711 unsigned CurReg = 0;
4712 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4713 EVT VT = RetTys[I];
4714 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4715 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4716
4717 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004718 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004719 RegisterVT, VT, AssertOp);
4720 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004721 CurReg += NumRegs;
4722 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004723
Bill Wendling4533cac2010-01-28 21:51:40 +00004724 setValue(CS.getInstruction(),
4725 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4726 DAG.getVTList(&RetTys[0], RetTys.size()),
4727 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004728
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004729 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004730
4731 // As a special case, a null chain means that a tail call has been emitted and
4732 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004733 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004734 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004735 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004736 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004737
Chris Lattner512063d2010-04-05 06:19:28 +00004738 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004739 // Insert a label at the end of the invoke call to mark the try range. This
4740 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004741 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004742 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004743
4744 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004745 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004746 }
4747}
4748
Chris Lattner8047d9a2009-12-24 00:37:38 +00004749/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4750/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004751static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4752 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004753 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004754 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004755 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004756 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004757 if (C->isNullValue())
4758 continue;
4759 // Unknown instruction.
4760 return false;
4761 }
4762 return true;
4763}
4764
Dan Gohman46510a72010-04-15 01:51:59 +00004765static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4766 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004767 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004768
Chris Lattner8047d9a2009-12-24 00:37:38 +00004769 // Check to see if this load can be trivially constant folded, e.g. if the
4770 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004771 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004772 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004773 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004774 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004775
Dan Gohman46510a72010-04-15 01:51:59 +00004776 if (const Constant *LoadCst =
4777 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4778 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004779 return Builder.getValue(LoadCst);
4780 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004781
Chris Lattner8047d9a2009-12-24 00:37:38 +00004782 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4783 // still constant memory, the input chain can be the entry node.
4784 SDValue Root;
4785 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004786
Chris Lattner8047d9a2009-12-24 00:37:38 +00004787 // Do not serialize (non-volatile) loads of constant memory with anything.
4788 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4789 Root = Builder.DAG.getEntryNode();
4790 ConstantMemory = true;
4791 } else {
4792 // Do not serialize non-volatile loads against each other.
4793 Root = Builder.DAG.getRoot();
4794 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004795
Chris Lattner8047d9a2009-12-24 00:37:38 +00004796 SDValue Ptr = Builder.getValue(PtrVal);
4797 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4798 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004799 false /*volatile*/,
4800 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004801
Chris Lattner8047d9a2009-12-24 00:37:38 +00004802 if (!ConstantMemory)
4803 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4804 return LoadVal;
4805}
4806
4807
4808/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4809/// If so, return true and lower it, otherwise return false and it will be
4810/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004811bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004812 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004813 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004814 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004815
Gabor Greif0635f352010-06-25 09:38:13 +00004816 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004817 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004818 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004819 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004820 return false;
4821
Gabor Greif0635f352010-06-25 09:38:13 +00004822 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004823
Chris Lattner8047d9a2009-12-24 00:37:38 +00004824 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4825 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004826 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4827 bool ActuallyDoIt = true;
4828 MVT LoadVT;
4829 const Type *LoadTy;
4830 switch (Size->getZExtValue()) {
4831 default:
4832 LoadVT = MVT::Other;
4833 LoadTy = 0;
4834 ActuallyDoIt = false;
4835 break;
4836 case 2:
4837 LoadVT = MVT::i16;
4838 LoadTy = Type::getInt16Ty(Size->getContext());
4839 break;
4840 case 4:
4841 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004842 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004843 break;
4844 case 8:
4845 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004846 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004847 break;
4848 /*
4849 case 16:
4850 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004851 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004852 LoadTy = VectorType::get(LoadTy, 4);
4853 break;
4854 */
4855 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004856
Chris Lattner04b091a2009-12-24 01:07:17 +00004857 // This turns into unaligned loads. We only do this if the target natively
4858 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4859 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004860
Chris Lattner04b091a2009-12-24 01:07:17 +00004861 // Require that we can find a legal MVT, and only do this if the target
4862 // supports unaligned loads of that type. Expanding into byte loads would
4863 // bloat the code.
4864 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4865 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4866 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4867 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4868 ActuallyDoIt = false;
4869 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004870
Chris Lattner04b091a2009-12-24 01:07:17 +00004871 if (ActuallyDoIt) {
4872 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4873 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004874
Chris Lattner04b091a2009-12-24 01:07:17 +00004875 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4876 ISD::SETNE);
4877 EVT CallVT = TLI.getValueType(I.getType(), true);
4878 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4879 return true;
4880 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004881 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004882
4883
Chris Lattner8047d9a2009-12-24 00:37:38 +00004884 return false;
4885}
4886
4887
Dan Gohman46510a72010-04-15 01:51:59 +00004888void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00004889 // Handle inline assembly differently.
4890 if (isa<InlineAsm>(I.getCalledValue())) {
4891 visitInlineAsm(&I);
4892 return;
4893 }
4894
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004895 const char *RenameFn = 0;
4896 if (Function *F = I.getCalledFunction()) {
4897 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00004898 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004899 if (unsigned IID = II->getIntrinsicID(F)) {
4900 RenameFn = visitIntrinsicCall(I, IID);
4901 if (!RenameFn)
4902 return;
4903 }
4904 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004905 if (unsigned IID = F->getIntrinsicID()) {
4906 RenameFn = visitIntrinsicCall(I, IID);
4907 if (!RenameFn)
4908 return;
4909 }
4910 }
4911
4912 // Check for well-known libc/libm calls. If the function is internal, it
4913 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004914 if (!F->hasLocalLinkage() && F->hasName()) {
4915 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004916 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004917 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004918 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4919 I.getType() == I.getArgOperand(0)->getType() &&
4920 I.getType() == I.getArgOperand(1)->getType()) {
4921 SDValue LHS = getValue(I.getArgOperand(0));
4922 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004923 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4924 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004925 return;
4926 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004927 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004928 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004929 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4930 I.getType() == I.getArgOperand(0)->getType()) {
4931 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004932 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4933 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004934 return;
4935 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004936 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004937 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004938 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4939 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004940 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004941 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004942 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4943 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004944 return;
4945 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004946 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004947 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004948 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4949 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004950 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004951 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004952 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4953 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004954 return;
4955 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004956 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004957 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004958 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4959 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004960 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004961 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004962 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4963 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004964 return;
4965 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004966 } else if (Name == "memcmp") {
4967 if (visitMemCmpCall(I))
4968 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004969 }
4970 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004971 }
Chris Lattner598751e2010-07-05 05:36:21 +00004972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004973 SDValue Callee;
4974 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00004975 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004976 else
Bill Wendling056292f2008-09-16 21:48:12 +00004977 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004978
Bill Wendling0d580132009-12-23 01:28:19 +00004979 // Check if we can potentially perform a tail call. More detailed checking is
4980 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004981 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004982}
4983
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004984namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00004985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004986/// AsmOperandInfo - This contains information for each constraint that we are
4987/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00004988class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004989 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004990public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004991 /// CallOperand - If this is the result output operand or a clobber
4992 /// this is null, otherwise it is the incoming operand to the CallInst.
4993 /// This gets modified as the asm is processed.
4994 SDValue CallOperand;
4995
4996 /// AssignedRegs - If this is a register or register class operand, this
4997 /// contains the set of register corresponding to the operand.
4998 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004999
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005000 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
5001 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5002 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005003
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005004 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5005 /// busy in OutputRegs/InputRegs.
5006 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005007 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005008 std::set<unsigned> &InputRegs,
5009 const TargetRegisterInfo &TRI) const {
5010 if (isOutReg) {
5011 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5012 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5013 }
5014 if (isInReg) {
5015 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5016 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5017 }
5018 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005019
Owen Andersone50ed302009-08-10 22:56:29 +00005020 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005021 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005022 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005023 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005024 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005025 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005026 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005027
Chris Lattner81249c92008-10-17 17:05:25 +00005028 if (isa<BasicBlock>(CallOperandVal))
5029 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005030
Chris Lattner81249c92008-10-17 17:05:25 +00005031 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005032
Chris Lattner81249c92008-10-17 17:05:25 +00005033 // If this is an indirect operand, the operand is a pointer to the
5034 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005035 if (isIndirect) {
5036 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5037 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005038 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005039 OpTy = PtrTy->getElementType();
5040 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005041
Chris Lattner81249c92008-10-17 17:05:25 +00005042 // If OpTy is not a single value, it may be a struct/union that we
5043 // can tile with integers.
5044 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5045 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5046 switch (BitSize) {
5047 default: break;
5048 case 1:
5049 case 8:
5050 case 16:
5051 case 32:
5052 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005053 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005054 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005055 break;
5056 }
5057 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005058
Chris Lattner81249c92008-10-17 17:05:25 +00005059 return TLI.getValueType(OpTy, true);
5060 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005061
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005062private:
5063 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5064 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005065 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005066 const TargetRegisterInfo &TRI) {
5067 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5068 Regs.insert(Reg);
5069 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5070 for (; *Aliases; ++Aliases)
5071 Regs.insert(*Aliases);
5072 }
5073};
Dan Gohman462f6b52010-05-29 17:53:24 +00005074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005075} // end llvm namespace.
5076
Dan Gohman462f6b52010-05-29 17:53:24 +00005077/// isAllocatableRegister - If the specified register is safe to allocate,
5078/// i.e. it isn't a stack pointer or some other special register, return the
5079/// register class for the register. Otherwise, return null.
5080static const TargetRegisterClass *
5081isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5082 const TargetLowering &TLI,
5083 const TargetRegisterInfo *TRI) {
5084 EVT FoundVT = MVT::Other;
5085 const TargetRegisterClass *FoundRC = 0;
5086 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5087 E = TRI->regclass_end(); RCI != E; ++RCI) {
5088 EVT ThisVT = MVT::Other;
5089
5090 const TargetRegisterClass *RC = *RCI;
5091 // If none of the value types for this register class are valid, we
5092 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5093 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5094 I != E; ++I) {
5095 if (TLI.isTypeLegal(*I)) {
5096 // If we have already found this register in a different register class,
5097 // choose the one with the largest VT specified. For example, on
5098 // PowerPC, we favor f64 register classes over f32.
5099 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5100 ThisVT = *I;
5101 break;
5102 }
5103 }
5104 }
5105
5106 if (ThisVT == MVT::Other) continue;
5107
5108 // NOTE: This isn't ideal. In particular, this might allocate the
5109 // frame pointer in functions that need it (due to them not being taken
5110 // out of allocation, because a variable sized allocation hasn't been seen
5111 // yet). This is a slight code pessimization, but should still work.
5112 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5113 E = RC->allocation_order_end(MF); I != E; ++I)
5114 if (*I == Reg) {
5115 // We found a matching register class. Keep looking at others in case
5116 // we find one with larger registers that this physreg is also in.
5117 FoundRC = RC;
5118 FoundVT = ThisVT;
5119 break;
5120 }
5121 }
5122 return FoundRC;
5123}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005124
5125/// GetRegistersForValue - Assign registers (virtual or physical) for the
5126/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005127/// register allocator to handle the assignment process. However, if the asm
5128/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005129/// allocation. This produces generally horrible, but correct, code.
5130///
5131/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005132/// Input and OutputRegs are the set of already allocated physical registers.
5133///
Dan Gohman2048b852009-11-23 18:04:58 +00005134void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005135GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005136 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005137 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005138 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005139
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005140 // Compute whether this value requires an input register, an output register,
5141 // or both.
5142 bool isOutReg = false;
5143 bool isInReg = false;
5144 switch (OpInfo.Type) {
5145 case InlineAsm::isOutput:
5146 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005147
5148 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005149 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005150 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005151 break;
5152 case InlineAsm::isInput:
5153 isInReg = true;
5154 isOutReg = false;
5155 break;
5156 case InlineAsm::isClobber:
5157 isOutReg = true;
5158 isInReg = true;
5159 break;
5160 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005161
5162
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005163 MachineFunction &MF = DAG.getMachineFunction();
5164 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005166 // If this is a constraint for a single physreg, or a constraint for a
5167 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005168 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005169 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5170 OpInfo.ConstraintVT);
5171
5172 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005173 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005174 // If this is a FP input in an integer register (or visa versa) insert a bit
5175 // cast of the input value. More generally, handle any case where the input
5176 // value disagrees with the register class we plan to stick this in.
5177 if (OpInfo.Type == InlineAsm::isInput &&
5178 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005179 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005180 // types are identical size, use a bitcast to convert (e.g. two differing
5181 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005182 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005183 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005184 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005185 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005186 OpInfo.ConstraintVT = RegVT;
5187 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5188 // If the input is a FP value and we want it in FP registers, do a
5189 // bitcast to the corresponding integer type. This turns an f64 value
5190 // into i64, which can be passed with two i32 values on a 32-bit
5191 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005192 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005193 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005194 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005195 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005196 OpInfo.ConstraintVT = RegVT;
5197 }
5198 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005199
Owen Anderson23b9b192009-08-12 00:36:31 +00005200 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005201 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005202
Owen Andersone50ed302009-08-10 22:56:29 +00005203 EVT RegVT;
5204 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005205
5206 // If this is a constraint for a specific physical register, like {r17},
5207 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005208 if (unsigned AssignedReg = PhysReg.first) {
5209 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005210 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005211 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005213 // Get the actual register value type. This is important, because the user
5214 // may have asked for (e.g.) the AX register in i32 type. We need to
5215 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005216 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005218 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005219 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005220
5221 // If this is an expanded reference, add the rest of the regs to Regs.
5222 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005223 TargetRegisterClass::iterator I = RC->begin();
5224 for (; *I != AssignedReg; ++I)
5225 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005226
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005227 // Already added the first reg.
5228 --NumRegs; ++I;
5229 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005230 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005231 Regs.push_back(*I);
5232 }
5233 }
Bill Wendling651ad132009-12-22 01:25:10 +00005234
Dan Gohman7451d3e2010-05-29 17:03:36 +00005235 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005236 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5237 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5238 return;
5239 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005241 // Otherwise, if this was a reference to an LLVM register class, create vregs
5242 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005243 if (const TargetRegisterClass *RC = PhysReg.second) {
5244 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005245 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005246 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005247
Evan Chengfb112882009-03-23 08:01:15 +00005248 // Create the appropriate number of virtual registers.
5249 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5250 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005251 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005252
Dan Gohman7451d3e2010-05-29 17:03:36 +00005253 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005254 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005255 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005256
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005257 // This is a reference to a register class that doesn't directly correspond
5258 // to an LLVM register class. Allocate NumRegs consecutive, available,
5259 // registers from the class.
5260 std::vector<unsigned> RegClassRegs
5261 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5262 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005263
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005264 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5265 unsigned NumAllocated = 0;
5266 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5267 unsigned Reg = RegClassRegs[i];
5268 // See if this register is available.
5269 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5270 (isInReg && InputRegs.count(Reg))) { // Already used.
5271 // Make sure we find consecutive registers.
5272 NumAllocated = 0;
5273 continue;
5274 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005275
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005276 // Check to see if this register is allocatable (i.e. don't give out the
5277 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005278 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5279 if (!RC) { // Couldn't allocate this register.
5280 // Reset NumAllocated to make sure we return consecutive registers.
5281 NumAllocated = 0;
5282 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005283 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005284
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005285 // Okay, this register is good, we can use it.
5286 ++NumAllocated;
5287
5288 // If we allocated enough consecutive registers, succeed.
5289 if (NumAllocated == NumRegs) {
5290 unsigned RegStart = (i-NumAllocated)+1;
5291 unsigned RegEnd = i+1;
5292 // Mark all of the allocated registers used.
5293 for (unsigned i = RegStart; i != RegEnd; ++i)
5294 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005295
Dan Gohman7451d3e2010-05-29 17:03:36 +00005296 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005297 OpInfo.ConstraintVT);
5298 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5299 return;
5300 }
5301 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005303 // Otherwise, we couldn't allocate enough registers for this.
5304}
5305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005306/// visitInlineAsm - Handle a call to an InlineAsm object.
5307///
Dan Gohman46510a72010-04-15 01:51:59 +00005308void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5309 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005310
5311 /// ConstraintOperands - Information about all of the constraints.
5312 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005313
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005314 std::set<unsigned> OutputRegs, InputRegs;
5315
5316 // Do a prepass over the constraints, canonicalizing them, and building up the
5317 // ConstraintOperands list.
5318 std::vector<InlineAsm::ConstraintInfo>
5319 ConstraintInfos = IA->ParseConstraints();
5320
Evan Chengda43bcf2008-09-24 00:05:32 +00005321 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005322
Chris Lattner6c147292009-04-30 00:48:50 +00005323 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005324
Chris Lattner6c147292009-04-30 00:48:50 +00005325 // We won't need to flush pending loads if this asm doesn't touch
5326 // memory and is nonvolatile.
5327 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005328 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005329 else
5330 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005332 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5333 unsigned ResNo = 0; // ResNo - The result number of the next output.
5334 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5335 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5336 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005337
Owen Anderson825b72b2009-08-11 20:47:22 +00005338 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005339
5340 // Compute the value type for each operand.
5341 switch (OpInfo.Type) {
5342 case InlineAsm::isOutput:
5343 // Indirect outputs just consume an argument.
5344 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005345 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005346 break;
5347 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005348
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005349 // The return value of the call is this value. As such, there is no
5350 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005351 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005352 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005353 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5354 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5355 } else {
5356 assert(ResNo == 0 && "Asm only has one result!");
5357 OpVT = TLI.getValueType(CS.getType());
5358 }
5359 ++ResNo;
5360 break;
5361 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005362 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005363 break;
5364 case InlineAsm::isClobber:
5365 // Nothing to do.
5366 break;
5367 }
5368
5369 // If this is an input or an indirect output, process the call argument.
5370 // BasicBlocks are labels, currently appearing only in asm's.
5371 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005372 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005373 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5374
Dan Gohman46510a72010-04-15 01:51:59 +00005375 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005376 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005377 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005378 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005379 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005380
Owen Anderson1d0be152009-08-13 21:58:54 +00005381 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005382 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005383
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005384 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005385 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005386
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005387 // Second pass over the constraints: compute which constraint option to use
5388 // and assign registers to constraints that want a specific physreg.
5389 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5390 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005391
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005392 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005393 // matching input. If their types mismatch, e.g. one is an integer, the
5394 // other is floating point, or their sizes are different, flag it as an
5395 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005396 if (OpInfo.hasMatchingInput()) {
5397 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Chris Lattner87d677c2010-04-07 23:50:38 +00005398
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005399 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005400 if ((OpInfo.ConstraintVT.isInteger() !=
5401 Input.ConstraintVT.isInteger()) ||
5402 (OpInfo.ConstraintVT.getSizeInBits() !=
5403 Input.ConstraintVT.getSizeInBits())) {
Chris Lattner75361b62010-04-07 22:58:41 +00005404 report_fatal_error("Unsupported asm: input constraint"
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005405 " with a matching output constraint of"
5406 " incompatible type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005407 }
5408 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005409 }
5410 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005411
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005412 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005413 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005414
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005415 // If this is a memory input, and if the operand is not indirect, do what we
5416 // need to to provide an address for the memory input.
5417 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5418 !OpInfo.isIndirect) {
5419 assert(OpInfo.Type == InlineAsm::isInput &&
5420 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005421
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005422 // Memory operands really want the address of the value. If we don't have
5423 // an indirect input, put it in the constpool if we can, otherwise spill
5424 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005425
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005426 // If the operand is a float, integer, or vector constant, spill to a
5427 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005428 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005429 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5430 isa<ConstantVector>(OpVal)) {
5431 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5432 TLI.getPointerTy());
5433 } else {
5434 // Otherwise, create a stack slot and emit a store to it before the
5435 // asm.
5436 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005437 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005438 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5439 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005440 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005441 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005442 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005443 OpInfo.CallOperand, StackSlot, NULL, 0,
5444 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005445 OpInfo.CallOperand = StackSlot;
5446 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005448 // There is no longer a Value* corresponding to this operand.
5449 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005450
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005451 // It is now an indirect operand.
5452 OpInfo.isIndirect = true;
5453 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005455 // If this constraint is for a specific register, allocate it before
5456 // anything else.
5457 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005458 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005459 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005460
Bill Wendling651ad132009-12-22 01:25:10 +00005461 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005463 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005464 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005465 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5466 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005468 // C_Register operands have already been allocated, Other/Memory don't need
5469 // to be.
5470 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005471 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005472 }
5473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005474 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5475 std::vector<SDValue> AsmNodeOperands;
5476 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5477 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005478 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5479 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005480
Chris Lattnerdecc2672010-04-07 05:20:54 +00005481 // If we have a !srcloc metadata node associated with it, we want to attach
5482 // this to the ultimately generated inline asm machineinstr. To do this, we
5483 // pass in the third operand as this (potentially null) inline asm MDNode.
5484 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5485 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005486
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005487 // Remember the AlignStack bit as operand 3.
5488 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5489 MVT::i1));
5490
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005491 // Loop over all of the inputs, copying the operand values into the
5492 // appropriate registers and processing the output regs.
5493 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005495 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5496 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005497
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005498 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5499 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5500
5501 switch (OpInfo.Type) {
5502 case InlineAsm::isOutput: {
5503 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5504 OpInfo.ConstraintType != TargetLowering::C_Register) {
5505 // Memory output, or 'other' output (e.g. 'X' constraint).
5506 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5507
5508 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005509 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5510 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005511 TLI.getPointerTy()));
5512 AsmNodeOperands.push_back(OpInfo.CallOperand);
5513 break;
5514 }
5515
5516 // Otherwise, this is a register or register class output.
5517
5518 // Copy the output from the appropriate register. Find a register that
5519 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005520 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005521 report_fatal_error("Couldn't allocate output reg for constraint '" +
5522 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005523
5524 // If this is an indirect operand, store through the pointer after the
5525 // asm.
5526 if (OpInfo.isIndirect) {
5527 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5528 OpInfo.CallOperandVal));
5529 } else {
5530 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005531 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005532 // Concatenate this output onto the outputs list.
5533 RetValRegs.append(OpInfo.AssignedRegs);
5534 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005535
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005536 // Add information to the INLINEASM node to know that this register is
5537 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005538 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005539 InlineAsm::Kind_RegDefEarlyClobber :
5540 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005541 false,
5542 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005543 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005544 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005545 break;
5546 }
5547 case InlineAsm::isInput: {
5548 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005549
Chris Lattner6bdcda32008-10-17 16:47:46 +00005550 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005551 // If this is required to match an output register we have already set,
5552 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005553 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005555 // Scan until we find the definition we already emitted of this operand.
5556 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005557 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558 for (; OperandNo; --OperandNo) {
5559 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005560 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005561 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005562 assert((InlineAsm::isRegDefKind(OpFlag) ||
5563 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5564 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005565 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005566 }
5567
Evan Cheng697cbbf2009-03-20 18:03:34 +00005568 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005569 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005570 if (InlineAsm::isRegDefKind(OpFlag) ||
5571 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005572 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005573 if (OpInfo.isIndirect) {
5574 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005575 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005576 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5577 " don't know how to handle tied "
5578 "indirect register inputs");
5579 }
5580
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005581 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005583 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005584 MatchedRegs.RegVTs.push_back(RegVT);
5585 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005586 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005587 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005588 MatchedRegs.Regs.push_back
5589 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005590
5591 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005592 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005593 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005594 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005595 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005596 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005597 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005598 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005599
5600 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5601 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5602 "Unexpected number of operands");
5603 // Add information to the INLINEASM node to know about this input.
5604 // See InlineAsm.h isUseOperandTiedToDef.
5605 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5606 OpInfo.getMatchedOperand());
5607 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5608 TLI.getPointerTy()));
5609 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5610 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005612
Dale Johannesenb5611a62010-07-13 20:17:05 +00005613 // Treat indirect 'X' constraint as memory.
5614 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5615 OpInfo.isIndirect)
5616 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005617
Dale Johannesenb5611a62010-07-13 20:17:05 +00005618 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005619 std::vector<SDValue> Ops;
5620 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005621 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005622 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005623 report_fatal_error("Invalid operand for inline asm constraint '" +
5624 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005625
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005626 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005627 unsigned ResOpType =
5628 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005629 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005630 TLI.getPointerTy()));
5631 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5632 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005633 }
5634
5635 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005636 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5637 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5638 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005639
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005640 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005641 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005642 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005643 TLI.getPointerTy()));
5644 AsmNodeOperands.push_back(InOperandVal);
5645 break;
5646 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005647
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005648 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5649 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5650 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005651 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005652 "Don't know how to handle indirect register inputs yet!");
5653
5654 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005655 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005656 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005657 report_fatal_error("Couldn't allocate input reg for constraint '" +
5658 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005659
Dale Johannesen66978ee2009-01-31 02:22:37 +00005660 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005661 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005662
Chris Lattnerdecc2672010-04-07 05:20:54 +00005663 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005664 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665 break;
5666 }
5667 case InlineAsm::isClobber: {
5668 // Add the clobbered value to the operand list, so that the register
5669 // allocator is aware that the physreg got clobbered.
5670 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005671 OpInfo.AssignedRegs.AddInlineAsmOperands(
5672 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005673 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005674 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675 break;
5676 }
5677 }
5678 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005679
Chris Lattnerdecc2672010-04-07 05:20:54 +00005680 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005681 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005682 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005683
Dale Johannesen66978ee2009-01-31 02:22:37 +00005684 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005685 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005686 &AsmNodeOperands[0], AsmNodeOperands.size());
5687 Flag = Chain.getValue(1);
5688
5689 // If this asm returns a register value, copy the result from that register
5690 // and set it as the value of the call.
5691 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005692 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005693 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005694
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005695 // FIXME: Why don't we do this for inline asms with MRVs?
5696 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005697 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005698
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005699 // If any of the results of the inline asm is a vector, it may have the
5700 // wrong width/num elts. This can happen for register classes that can
5701 // contain multiple different value types. The preg or vreg allocated may
5702 // not have the same VT as was expected. Convert it to the right type
5703 // with bit_convert.
5704 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005705 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005706 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005707
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005708 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005709 ResultType.isInteger() && Val.getValueType().isInteger()) {
5710 // If a result value was tied to an input value, the computed result may
5711 // have a wider width than the expected result. Extract the relevant
5712 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005713 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005714 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005715
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005716 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005717 }
Dan Gohman95915732008-10-18 01:03:45 +00005718
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005720 // Don't need to use this as a chain in this case.
5721 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5722 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005724
Dan Gohman46510a72010-04-15 01:51:59 +00005725 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005726
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005727 // Process indirect outputs, first output all of the flagged copies out of
5728 // physregs.
5729 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5730 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005731 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005732 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005733 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005734 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5735 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005736
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005737 // Emit the non-flagged stores from the physregs.
5738 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005739 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5740 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5741 StoresToEmit[i].first,
5742 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005743 StoresToEmit[i].second, 0,
5744 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005745 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005746 }
5747
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005748 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005749 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005750 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005751
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005752 DAG.setRoot(Chain);
5753}
5754
Dan Gohman46510a72010-04-15 01:51:59 +00005755void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005756 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5757 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005758 getValue(I.getArgOperand(0)),
5759 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005760}
5761
Dan Gohman46510a72010-04-15 01:51:59 +00005762void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00005763 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00005764 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5765 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00005766 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00005767 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005768 setValue(&I, V);
5769 DAG.setRoot(V.getValue(1));
5770}
5771
Dan Gohman46510a72010-04-15 01:51:59 +00005772void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005773 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5774 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005775 getValue(I.getArgOperand(0)),
5776 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005777}
5778
Dan Gohman46510a72010-04-15 01:51:59 +00005779void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005780 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5781 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005782 getValue(I.getArgOperand(0)),
5783 getValue(I.getArgOperand(1)),
5784 DAG.getSrcValue(I.getArgOperand(0)),
5785 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005786}
5787
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005789/// implementation, which just calls LowerCall.
5790/// FIXME: When all targets are
5791/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005792std::pair<SDValue, SDValue>
5793TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5794 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005795 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005796 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005797 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005798 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005799 ArgListTy &Args, SelectionDAG &DAG,
5800 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005802 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00005803 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005804 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005805 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005806 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5807 for (unsigned Value = 0, NumValues = ValueVTs.size();
5808 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005809 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005810 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005811 SDValue Op = SDValue(Args[i].Node.getNode(),
5812 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005813 ISD::ArgFlagsTy Flags;
5814 unsigned OriginalAlignment =
5815 getTargetData()->getABITypeAlignment(ArgTy);
5816
5817 if (Args[i].isZExt)
5818 Flags.setZExt();
5819 if (Args[i].isSExt)
5820 Flags.setSExt();
5821 if (Args[i].isInReg)
5822 Flags.setInReg();
5823 if (Args[i].isSRet)
5824 Flags.setSRet();
5825 if (Args[i].isByVal) {
5826 Flags.setByVal();
5827 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5828 const Type *ElementTy = Ty->getElementType();
5829 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005830 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005831 // For ByVal, alignment should come from FE. BE will guess if this
5832 // info is not there but there are cases it cannot get right.
5833 if (Args[i].Alignment)
5834 FrameAlign = Args[i].Alignment;
5835 Flags.setByValAlign(FrameAlign);
5836 Flags.setByValSize(FrameSize);
5837 }
5838 if (Args[i].isNest)
5839 Flags.setNest();
5840 Flags.setOrigAlign(OriginalAlignment);
5841
Owen Anderson23b9b192009-08-12 00:36:31 +00005842 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5843 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005844 SmallVector<SDValue, 4> Parts(NumParts);
5845 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5846
5847 if (Args[i].isSExt)
5848 ExtendKind = ISD::SIGN_EXTEND;
5849 else if (Args[i].isZExt)
5850 ExtendKind = ISD::ZERO_EXTEND;
5851
Bill Wendling46ada192010-03-02 01:55:18 +00005852 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005853 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005854
Dan Gohman98ca4f22009-08-05 01:29:28 +00005855 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00005857 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
5858 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005859 if (NumParts > 1 && j == 0)
5860 MyFlags.Flags.setSplit();
5861 else if (j != 0)
5862 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005863
Dan Gohman98ca4f22009-08-05 01:29:28 +00005864 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00005865 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005866 }
5867 }
5868 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005869
Dan Gohman98ca4f22009-08-05 01:29:28 +00005870 // Handle the incoming return values from the call.
5871 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005872 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005873 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005874 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005875 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005876 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5877 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005878 for (unsigned i = 0; i != NumRegs; ++i) {
5879 ISD::InputArg MyFlags;
5880 MyFlags.VT = RegisterVT;
5881 MyFlags.Used = isReturnValueUsed;
5882 if (RetSExt)
5883 MyFlags.Flags.setSExt();
5884 if (RetZExt)
5885 MyFlags.Flags.setZExt();
5886 if (isInreg)
5887 MyFlags.Flags.setInReg();
5888 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005889 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005890 }
5891
Dan Gohman98ca4f22009-08-05 01:29:28 +00005892 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005893 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00005894 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005895
5896 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005897 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005898 "LowerCall didn't return a valid chain!");
5899 assert((!isTailCall || InVals.empty()) &&
5900 "LowerCall emitted a return value for a tail call!");
5901 assert((isTailCall || InVals.size() == Ins.size()) &&
5902 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005903
5904 // For a tail call, the return value is merely live-out and there aren't
5905 // any nodes in the DAG representing it. Return a special value to
5906 // indicate that a tail call has been emitted and no more Instructions
5907 // should be processed in the current block.
5908 if (isTailCall) {
5909 DAG.setRoot(Chain);
5910 return std::make_pair(SDValue(), SDValue());
5911 }
5912
Evan Chengaf1871f2010-03-11 19:38:18 +00005913 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5914 assert(InVals[i].getNode() &&
5915 "LowerCall emitted a null value!");
5916 assert(Ins[i].VT == InVals[i].getValueType() &&
5917 "LowerCall emitted a value with the wrong type!");
5918 });
5919
Dan Gohman98ca4f22009-08-05 01:29:28 +00005920 // Collect the legal value parts into potentially illegal values
5921 // that correspond to the original function's return values.
5922 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5923 if (RetSExt)
5924 AssertOp = ISD::AssertSext;
5925 else if (RetZExt)
5926 AssertOp = ISD::AssertZext;
5927 SmallVector<SDValue, 4> ReturnValues;
5928 unsigned CurReg = 0;
5929 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005930 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005931 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5932 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005933
Bill Wendling46ada192010-03-02 01:55:18 +00005934 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005935 NumRegs, RegisterVT, VT,
5936 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005937 CurReg += NumRegs;
5938 }
5939
5940 // For a function returning void, there is no return value. We can't create
5941 // such a node, so we just return a null return value in that case. In
5942 // that case, nothing will actualy look at the value.
5943 if (ReturnValues.empty())
5944 return std::make_pair(SDValue(), Chain);
5945
5946 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5947 DAG.getVTList(&RetTys[0], RetTys.size()),
5948 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005949 return std::make_pair(Res, Chain);
5950}
5951
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005952void TargetLowering::LowerOperationWrapper(SDNode *N,
5953 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005954 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005955 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005956 if (Res.getNode())
5957 Results.push_back(Res);
5958}
5959
Dan Gohmand858e902010-04-17 15:26:15 +00005960SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00005961 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005962 return SDValue();
5963}
5964
Dan Gohman46510a72010-04-15 01:51:59 +00005965void
5966SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00005967 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005968 assert((Op.getOpcode() != ISD::CopyFromReg ||
5969 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5970 "Copy from a reg to the same reg!");
5971 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5972
Owen Anderson23b9b192009-08-12 00:36:31 +00005973 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005975 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005976 PendingExports.push_back(Chain);
5977}
5978
5979#include "llvm/CodeGen/SelectionDAGISel.h"
5980
Dan Gohman46510a72010-04-15 01:51:59 +00005981void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005982 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00005983 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005984 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00005985 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005986 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005987 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005988
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005989 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005990 SmallVector<ISD::OutputArg, 4> Outs;
5991 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
5992 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005993
Dan Gohman7451d3e2010-05-29 17:03:36 +00005994 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005995 // Put in an sret pointer parameter before all the other parameters.
5996 SmallVector<EVT, 1> ValueVTs;
5997 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5998
5999 // NOTE: Assuming that a pointer will never break down to more than one VT
6000 // or one register.
6001 ISD::ArgFlagsTy Flags;
6002 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006003 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006004 ISD::InputArg RetArg(Flags, RegisterVT, true);
6005 Ins.push_back(RetArg);
6006 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006007
Dan Gohman98ca4f22009-08-05 01:29:28 +00006008 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006009 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006010 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006011 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006012 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006013 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6014 bool isArgValueUsed = !I->use_empty();
6015 for (unsigned Value = 0, NumValues = ValueVTs.size();
6016 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006017 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006018 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006019 ISD::ArgFlagsTy Flags;
6020 unsigned OriginalAlignment =
6021 TD->getABITypeAlignment(ArgTy);
6022
6023 if (F.paramHasAttr(Idx, Attribute::ZExt))
6024 Flags.setZExt();
6025 if (F.paramHasAttr(Idx, Attribute::SExt))
6026 Flags.setSExt();
6027 if (F.paramHasAttr(Idx, Attribute::InReg))
6028 Flags.setInReg();
6029 if (F.paramHasAttr(Idx, Attribute::StructRet))
6030 Flags.setSRet();
6031 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6032 Flags.setByVal();
6033 const PointerType *Ty = cast<PointerType>(I->getType());
6034 const Type *ElementTy = Ty->getElementType();
6035 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6036 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6037 // For ByVal, alignment should be passed from FE. BE will guess if
6038 // this info is not there but there are cases it cannot get right.
6039 if (F.getParamAlignment(Idx))
6040 FrameAlign = F.getParamAlignment(Idx);
6041 Flags.setByValAlign(FrameAlign);
6042 Flags.setByValSize(FrameSize);
6043 }
6044 if (F.paramHasAttr(Idx, Attribute::Nest))
6045 Flags.setNest();
6046 Flags.setOrigAlign(OriginalAlignment);
6047
Owen Anderson23b9b192009-08-12 00:36:31 +00006048 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6049 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006050 for (unsigned i = 0; i != NumRegs; ++i) {
6051 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6052 if (NumRegs > 1 && i == 0)
6053 MyFlags.Flags.setSplit();
6054 // if it isn't first piece, alignment must be 1
6055 else if (i > 0)
6056 MyFlags.Flags.setOrigAlign(1);
6057 Ins.push_back(MyFlags);
6058 }
6059 }
6060 }
6061
6062 // Call the target to set up the argument values.
6063 SmallVector<SDValue, 8> InVals;
6064 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6065 F.isVarArg(), Ins,
6066 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006067
6068 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006069 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006070 "LowerFormalArguments didn't return a valid chain!");
6071 assert(InVals.size() == Ins.size() &&
6072 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006073 DEBUG({
6074 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6075 assert(InVals[i].getNode() &&
6076 "LowerFormalArguments emitted a null value!");
6077 assert(Ins[i].VT == InVals[i].getValueType() &&
6078 "LowerFormalArguments emitted a value with the wrong type!");
6079 }
6080 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006081
Dan Gohman5e866062009-08-06 15:37:27 +00006082 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006083 DAG.setRoot(NewRoot);
6084
6085 // Set up the argument values.
6086 unsigned i = 0;
6087 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006088 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006089 // Create a virtual register for the sret pointer, and put in a copy
6090 // from the sret argument into it.
6091 SmallVector<EVT, 1> ValueVTs;
6092 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6093 EVT VT = ValueVTs[0];
6094 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6095 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006096 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006097 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006098
Dan Gohman2048b852009-11-23 18:04:58 +00006099 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006100 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6101 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006102 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006103 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6104 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006105 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006106
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006107 // i indexes lowered arguments. Bump it past the hidden sret argument.
6108 // Idx indexes LLVM arguments. Don't touch it.
6109 ++i;
6110 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006111
Dan Gohman46510a72010-04-15 01:51:59 +00006112 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006113 ++I, ++Idx) {
6114 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006115 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006116 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006118
6119 // If this argument is unused then remember its value. It is used to generate
6120 // debugging information.
6121 if (I->use_empty() && NumValues)
6122 SDB->setUnusedArgValue(I, InVals[i]);
6123
Dan Gohman98ca4f22009-08-05 01:29:28 +00006124 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006125 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006126 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6127 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006128
6129 if (!I->use_empty()) {
6130 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6131 if (F.paramHasAttr(Idx, Attribute::SExt))
6132 AssertOp = ISD::AssertSext;
6133 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6134 AssertOp = ISD::AssertZext;
6135
Bill Wendling46ada192010-03-02 01:55:18 +00006136 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006137 NumParts, PartVT, VT,
6138 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006139 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006140
Dan Gohman98ca4f22009-08-05 01:29:28 +00006141 i += NumParts;
6142 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006143
Dan Gohman98ca4f22009-08-05 01:29:28 +00006144 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006145 SDValue Res;
6146 if (!ArgValues.empty())
6147 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6148 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006149 SDB->setValue(I, Res);
6150
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006151 // If this argument is live outside of the entry block, insert a copy from
6152 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006153 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006154 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006155 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006156
Dan Gohman98ca4f22009-08-05 01:29:28 +00006157 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006158
6159 // Finally, if the target has anything special to do, allow it to do so.
6160 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006161 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006162}
6163
6164/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6165/// ensure constants are generated when needed. Remember the virtual registers
6166/// that need to be added to the Machine PHI nodes as input. We cannot just
6167/// directly add them, because expansion might result in multiple MBB's for one
6168/// BB. As such, the start of the BB might correspond to a different MBB than
6169/// the end.
6170///
6171void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006172SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006173 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006174
6175 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6176
6177 // Check successor nodes' PHI nodes that expect a constant to be available
6178 // from this block.
6179 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006180 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006181 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006182 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006183
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006184 // If this terminator has multiple identical successors (common for
6185 // switches), only handle each succ once.
6186 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006187
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006188 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006189
6190 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6191 // nodes and Machine PHI nodes, but the incoming operands have not been
6192 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006193 for (BasicBlock::const_iterator I = SuccBB->begin();
6194 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006195 // Ignore dead phi's.
6196 if (PN->use_empty()) continue;
6197
6198 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006199 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006200
Dan Gohman46510a72010-04-15 01:51:59 +00006201 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006202 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006203 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006204 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006205 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006206 }
6207 Reg = RegOut;
6208 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006209 DenseMap<const Value *, unsigned>::iterator I =
6210 FuncInfo.ValueMap.find(PHIOp);
6211 if (I != FuncInfo.ValueMap.end())
6212 Reg = I->second;
6213 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006214 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006215 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006216 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006217 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006218 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006219 }
6220 }
6221
6222 // Remember that this register needs to added to the machine PHI node as
6223 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006224 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006225 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6226 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006227 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006228 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006229 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006230 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006231 Reg += NumRegisters;
6232 }
6233 }
6234 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006235 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006236}