blob: 2b0e90b894ea4da0b6dc57334dc15e21a95272fa [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/ValueTypes.h"
34#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Akira Hatanakadbe9a312011-08-18 20:07:42 +000038// If I is a shifted mask, set the size (Size) and the first bit of the
39// mask (Pos), and return true.
Akira Hatanaka854a7db2011-08-19 22:59:00 +000040// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
41static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
42 if (!isUInt<32>(I) || !isShiftedMask_32(I))
43 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000044
Akira Hatanaka854a7db2011-08-19 22:59:00 +000045 Size = CountPopulation_32(I);
46 Pos = CountTrailingZeros_32(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000047 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000048}
49
Chris Lattnerf0144122009-07-28 03:13:23 +000050const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
51 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000052 case MipsISD::JmpLink: return "MipsISD::JmpLink";
53 case MipsISD::Hi: return "MipsISD::Hi";
54 case MipsISD::Lo: return "MipsISD::Lo";
55 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000056 case MipsISD::TlsGd: return "MipsISD::TlsGd";
57 case MipsISD::TprelHi: return "MipsISD::TprelHi";
58 case MipsISD::TprelLo: return "MipsISD::TprelLo";
59 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000060 case MipsISD::Ret: return "MipsISD::Ret";
61 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
62 case MipsISD::FPCmp: return "MipsISD::FPCmp";
63 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
64 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
65 case MipsISD::FPRound: return "MipsISD::FPRound";
66 case MipsISD::MAdd: return "MipsISD::MAdd";
67 case MipsISD::MAddu: return "MipsISD::MAddu";
68 case MipsISD::MSub: return "MipsISD::MSub";
69 case MipsISD::MSubu: return "MipsISD::MSubu";
70 case MipsISD::DivRem: return "MipsISD::DivRem";
71 case MipsISD::DivRemU: return "MipsISD::DivRemU";
72 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
73 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanaka342837d2011-05-28 01:07:07 +000074 case MipsISD::WrapperPIC: return "MipsISD::WrapperPIC";
Akira Hatanaka21afc632011-06-21 00:40:49 +000075 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000076 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000077 case MipsISD::Ext: return "MipsISD::Ext";
78 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000079 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000080 }
81}
82
83MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000084MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000085 : TargetLowering(TM, new MipsTargetObjectFile()),
86 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000087 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
88 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000089
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000090 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000091 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000092 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000093 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000094
95 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000096 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
97 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000098
Akira Hatanaka95934842011-09-24 01:34:44 +000099 if (HasMips64)
100 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
101
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000102 // When dealing with single precision only, use libcalls
Akira Hatanaka792016b2011-09-23 18:28:39 +0000103 if (!Subtarget->isSingleFloat()) {
104 if (HasMips64)
105 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
106 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Akira Hatanaka792016b2011-09-23 18:28:39 +0000108 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000109
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000110 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
112 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
113 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000114
Eli Friedman6055a6a2009-07-17 04:07:24 +0000115 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
117 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000118
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000119 // Used by legalize types to correctly generate the setcc result.
120 // Without this, every float setcc comes with a AND/OR with the result,
121 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000122 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000124
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000125 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +0000127 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000128 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
130 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
131 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
132 setOperationAction(ISD::SELECT, MVT::f32, Custom);
133 setOperationAction(ISD::SELECT, MVT::f64, Custom);
134 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
136 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000137 setOperationAction(ISD::VASTART, MVT::Other, Custom);
138
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000139 setOperationAction(ISD::SDIV, MVT::i32, Expand);
140 setOperationAction(ISD::SREM, MVT::i32, Expand);
141 setOperationAction(ISD::UDIV, MVT::i32, Expand);
142 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000143 setOperationAction(ISD::SDIV, MVT::i64, Expand);
144 setOperationAction(ISD::SREM, MVT::i64, Expand);
145 setOperationAction(ISD::UDIV, MVT::i64, Expand);
146 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000147
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000148 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
150 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
151 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
152 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
153 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
154 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
155 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
156 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
157 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000158 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000159
Akira Hatanaka56633442011-09-20 23:53:09 +0000160 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000161 setOperationAction(ISD::ROTR, MVT::i32, Expand);
162
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000163 if (!Subtarget->hasMips64r2())
164 setOperationAction(ISD::ROTR, MVT::i64, Expand);
165
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
167 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
168 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000169 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
170 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000172 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000174 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
176 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000177 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::FLOG, MVT::f32, Expand);
179 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
180 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
181 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000182 setOperationAction(ISD::FMA, MVT::f32, Expand);
183 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000184
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000185 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
186 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000187
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000188 setOperationAction(ISD::VAARG, MVT::Other, Expand);
189 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
190 setOperationAction(ISD::VAEND, MVT::Other, Expand);
191
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000192 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
194 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000195
Akira Hatanakadb548262011-07-19 23:30:50 +0000196 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000197 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000198
Eli Friedman4db5aca2011-08-29 18:23:02 +0000199 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
200 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
201
Eli Friedman26689ac2011-08-03 21:06:02 +0000202 setInsertFencesForAtomic(true);
203
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000204 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000206
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000207 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
209 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000210 }
211
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000212 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000214
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000215 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000217
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000218 setTargetDAGCombine(ISD::ADDE);
219 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000220 setTargetDAGCombine(ISD::SDIVREM);
221 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000222 setTargetDAGCombine(ISD::SETCC);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000223 setTargetDAGCombine(ISD::AND);
224 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000225
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000226 setMinFunctionAlignment(2);
227
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000228 setStackPointerRegisterToSaveRestore(Mips::SP);
229 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000230
231 setExceptionPointerRegister(Mips::A0);
232 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000233}
234
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000235bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000236 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000237 return SVT == MVT::i64 || SVT == MVT::i32 || SVT == MVT::i16;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000238}
239
Duncan Sands28b77e92011-09-06 19:07:46 +0000240EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000242}
243
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000244// SelectMadd -
245// Transforms a subgraph in CurDAG if the following pattern is found:
246// (addc multLo, Lo0), (adde multHi, Hi0),
247// where,
248// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000249// Lo0: initial value of Lo register
250// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000251// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000252static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000253 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000254 // for the matching to be successful.
255 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
256
257 if (ADDCNode->getOpcode() != ISD::ADDC)
258 return false;
259
260 SDValue MultHi = ADDENode->getOperand(0);
261 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000262 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000263 unsigned MultOpc = MultHi.getOpcode();
264
265 // MultHi and MultLo must be generated by the same node,
266 if (MultLo.getNode() != MultNode)
267 return false;
268
269 // and it must be a multiplication.
270 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
271 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000272
273 // MultLo amd MultHi must be the first and second output of MultNode
274 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000275 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
276 return false;
277
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000278 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000279 // of the values of MultNode, in which case MultNode will be removed in later
280 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000281 // If there exist users other than ADDENode or ADDCNode, this function returns
282 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000283 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000284 // produced.
285 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
286 return false;
287
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000288 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000289 DebugLoc dl = ADDENode->getDebugLoc();
290
291 // create MipsMAdd(u) node
292 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000293
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000294 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
295 MVT::Glue,
296 MultNode->getOperand(0),// Factor 0
297 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000298 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000299 ADDENode->getOperand(1));// Hi0
300
301 // create CopyFromReg nodes
302 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
303 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000304 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000305 Mips::HI, MVT::i32,
306 CopyFromLo.getValue(2));
307
308 // replace uses of adde and addc here
309 if (!SDValue(ADDCNode, 0).use_empty())
310 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
311
312 if (!SDValue(ADDENode, 0).use_empty())
313 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
314
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000315 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000316}
317
318// SelectMsub -
319// Transforms a subgraph in CurDAG if the following pattern is found:
320// (addc Lo0, multLo), (sube Hi0, multHi),
321// where,
322// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000323// Lo0: initial value of Lo register
324// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000325// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000326static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000327 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000328 // for the matching to be successful.
329 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
330
331 if (SUBCNode->getOpcode() != ISD::SUBC)
332 return false;
333
334 SDValue MultHi = SUBENode->getOperand(1);
335 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000336 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000337 unsigned MultOpc = MultHi.getOpcode();
338
339 // MultHi and MultLo must be generated by the same node,
340 if (MultLo.getNode() != MultNode)
341 return false;
342
343 // and it must be a multiplication.
344 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
345 return false;
346
347 // MultLo amd MultHi must be the first and second output of MultNode
348 // respectively.
349 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
350 return false;
351
352 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
353 // of the values of MultNode, in which case MultNode will be removed in later
354 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000355 // If there exist users other than SUBENode or SUBCNode, this function returns
356 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000357 // instruction node rather than a pair of MULT and MSUB instructions being
358 // produced.
359 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
360 return false;
361
362 SDValue Chain = CurDAG->getEntryNode();
363 DebugLoc dl = SUBENode->getDebugLoc();
364
365 // create MipsSub(u) node
366 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
367
368 SDValue MSub = CurDAG->getNode(MultOpc, dl,
369 MVT::Glue,
370 MultNode->getOperand(0),// Factor 0
371 MultNode->getOperand(1),// Factor 1
372 SUBCNode->getOperand(0),// Lo0
373 SUBENode->getOperand(0));// Hi0
374
375 // create CopyFromReg nodes
376 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
377 MSub);
378 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
379 Mips::HI, MVT::i32,
380 CopyFromLo.getValue(2));
381
382 // replace uses of sube and subc here
383 if (!SDValue(SUBCNode, 0).use_empty())
384 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
385
386 if (!SDValue(SUBENode, 0).use_empty())
387 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
388
389 return true;
390}
391
392static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
393 TargetLowering::DAGCombinerInfo &DCI,
394 const MipsSubtarget* Subtarget) {
395 if (DCI.isBeforeLegalize())
396 return SDValue();
397
Akira Hatanakae184fec2011-11-11 04:18:21 +0000398 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
399 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000400 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000401
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000402 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000403}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000404
405static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
406 TargetLowering::DAGCombinerInfo &DCI,
407 const MipsSubtarget* Subtarget) {
408 if (DCI.isBeforeLegalize())
409 return SDValue();
410
Akira Hatanakae184fec2011-11-11 04:18:21 +0000411 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
412 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000413 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000414
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000415 return SDValue();
416}
417
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000418static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
419 TargetLowering::DAGCombinerInfo &DCI,
420 const MipsSubtarget* Subtarget) {
421 if (DCI.isBeforeLegalizeOps())
422 return SDValue();
423
Akira Hatanakadda4a072011-10-03 21:06:13 +0000424 EVT Ty = N->getValueType(0);
425 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
426 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000427 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
428 MipsISD::DivRemU;
429 DebugLoc dl = N->getDebugLoc();
430
431 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
432 N->getOperand(0), N->getOperand(1));
433 SDValue InChain = DAG.getEntryNode();
434 SDValue InGlue = DivRem;
435
436 // insert MFLO
437 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000438 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000439 InGlue);
440 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
441 InChain = CopyFromLo.getValue(1);
442 InGlue = CopyFromLo.getValue(2);
443 }
444
445 // insert MFHI
446 if (N->hasAnyUseOfValue(1)) {
447 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000448 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000449 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
450 }
451
452 return SDValue();
453}
454
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000455static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
456 switch (CC) {
457 default: llvm_unreachable("Unknown fp condition code!");
458 case ISD::SETEQ:
459 case ISD::SETOEQ: return Mips::FCOND_OEQ;
460 case ISD::SETUNE: return Mips::FCOND_UNE;
461 case ISD::SETLT:
462 case ISD::SETOLT: return Mips::FCOND_OLT;
463 case ISD::SETGT:
464 case ISD::SETOGT: return Mips::FCOND_OGT;
465 case ISD::SETLE:
466 case ISD::SETOLE: return Mips::FCOND_OLE;
467 case ISD::SETGE:
468 case ISD::SETOGE: return Mips::FCOND_OGE;
469 case ISD::SETULT: return Mips::FCOND_ULT;
470 case ISD::SETULE: return Mips::FCOND_ULE;
471 case ISD::SETUGT: return Mips::FCOND_UGT;
472 case ISD::SETUGE: return Mips::FCOND_UGE;
473 case ISD::SETUO: return Mips::FCOND_UN;
474 case ISD::SETO: return Mips::FCOND_OR;
475 case ISD::SETNE:
476 case ISD::SETONE: return Mips::FCOND_ONE;
477 case ISD::SETUEQ: return Mips::FCOND_UEQ;
478 }
479}
480
481
482// Returns true if condition code has to be inverted.
483static bool InvertFPCondCode(Mips::CondCode CC) {
484 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
485 return false;
486
487 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
488 return true;
489
490 assert(false && "Illegal Condition Code");
491 return false;
492}
493
494// Creates and returns an FPCmp node from a setcc node.
495// Returns Op if setcc is not a floating point comparison.
496static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
497 // must be a SETCC node
498 if (Op.getOpcode() != ISD::SETCC)
499 return Op;
500
501 SDValue LHS = Op.getOperand(0);
502
503 if (!LHS.getValueType().isFloatingPoint())
504 return Op;
505
506 SDValue RHS = Op.getOperand(1);
507 DebugLoc dl = Op.getDebugLoc();
508
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000509 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
510 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000511 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
512
513 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
514 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
515}
516
517// Creates and returns a CMovFPT/F node.
518static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
519 SDValue False, DebugLoc DL) {
520 bool invert = InvertFPCondCode((Mips::CondCode)
521 cast<ConstantSDNode>(Cond.getOperand(2))
522 ->getSExtValue());
523
524 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
525 True.getValueType(), True, False, Cond);
526}
527
528static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
529 TargetLowering::DAGCombinerInfo &DCI,
530 const MipsSubtarget* Subtarget) {
531 if (DCI.isBeforeLegalizeOps())
532 return SDValue();
533
534 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
535
536 if (Cond.getOpcode() != MipsISD::FPCmp)
537 return SDValue();
538
539 SDValue True = DAG.getConstant(1, MVT::i32);
540 SDValue False = DAG.getConstant(0, MVT::i32);
541
542 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
543}
544
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000545static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
546 TargetLowering::DAGCombinerInfo &DCI,
547 const MipsSubtarget* Subtarget) {
548 // Pattern match EXT.
549 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
550 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000551 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000552 return SDValue();
553
554 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
555
556 // Op's first operand must be a shift right.
557 if (ShiftRight.getOpcode() != ISD::SRA && ShiftRight.getOpcode() != ISD::SRL)
558 return SDValue();
559
560 // The second operand of the shift must be an immediate.
561 uint64_t Pos;
562 ConstantSDNode *CN;
563 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
564 return SDValue();
565
566 Pos = CN->getZExtValue();
567
568 uint64_t SMPos, SMSize;
569 // Op's second operand must be a shifted mask.
570 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000571 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000572 return SDValue();
573
574 // Return if the shifted mask does not start at bit 0 or the sum of its size
575 // and Pos exceeds the word's size.
576 if (SMPos != 0 || Pos + SMSize > 32)
577 return SDValue();
578
579 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), MVT::i32,
580 ShiftRight.getOperand(0),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000581 DAG.getConstant(Pos, MVT::i32),
582 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000583}
584
585static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
586 TargetLowering::DAGCombinerInfo &DCI,
587 const MipsSubtarget* Subtarget) {
588 // Pattern match INS.
589 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
590 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
591 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000592 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000593 return SDValue();
594
595 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
596 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
597 ConstantSDNode *CN;
598
599 // See if Op's first operand matches (and $src1 , mask0).
600 if (And0.getOpcode() != ISD::AND)
601 return SDValue();
602
603 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000604 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000605 return SDValue();
606
607 // See if Op's second operand matches (and (shl $src, pos), mask1).
608 if (And1.getOpcode() != ISD::AND)
609 return SDValue();
610
611 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000612 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000613 return SDValue();
614
615 // The shift masks must have the same position and size.
616 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
617 return SDValue();
618
619 SDValue Shl = And1.getOperand(0);
620 if (Shl.getOpcode() != ISD::SHL)
621 return SDValue();
622
623 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
624 return SDValue();
625
626 unsigned Shamt = CN->getZExtValue();
627
628 // Return if the shift amount and the first bit position of mask are not the
629 // same.
630 if (Shamt != SMPos0)
631 return SDValue();
632
633 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), MVT::i32,
634 Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000635 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000636 DAG.getConstant(SMSize0, MVT::i32),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000637 And0.getOperand(0));
638}
639
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000640SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000641 const {
642 SelectionDAG &DAG = DCI.DAG;
643 unsigned opc = N->getOpcode();
644
645 switch (opc) {
646 default: break;
647 case ISD::ADDE:
648 return PerformADDECombine(N, DAG, DCI, Subtarget);
649 case ISD::SUBE:
650 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000651 case ISD::SDIVREM:
652 case ISD::UDIVREM:
653 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000654 case ISD::SETCC:
655 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000656 case ISD::AND:
657 return PerformANDCombine(N, DAG, DCI, Subtarget);
658 case ISD::OR:
659 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000660 }
661
662 return SDValue();
663}
664
Dan Gohman475871a2008-07-27 21:46:04 +0000665SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000666LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000667{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000668 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000669 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000670 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000671 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
672 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000673 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000674 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000675 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
676 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000677 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000678 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000679 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000680 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000681 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000682 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000683 }
Dan Gohman475871a2008-07-27 21:46:04 +0000684 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000685}
686
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000687//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000688// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000689//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000690
691// AddLiveIn - This helper function adds the specified physical register to the
692// MachineFunction as a live in value. It also creates a corresponding
693// virtual register for it.
694static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000695AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000696{
697 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000698 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
699 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000700 return VReg;
701}
702
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000703// Get fp branch code (not opcode) from condition code.
704static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
705 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
706 return Mips::BRANCH_T;
707
708 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
709 return Mips::BRANCH_F;
710
711 return Mips::BRANCH_INVALID;
712}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000713
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000714/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000715static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
716 DebugLoc dl,
717 const MipsSubtarget* Subtarget,
718 const TargetInstrInfo *TII,
719 bool isFPCmp, unsigned Opc) {
720 // There is no need to expand CMov instructions if target has
721 // conditional moves.
722 if (Subtarget->hasCondMov())
723 return BB;
724
725 // To "insert" a SELECT_CC instruction, we actually have to insert the
726 // diamond control-flow pattern. The incoming instruction knows the
727 // destination vreg to set, the condition code register to branch on, the
728 // true/false values to select between, and a branch opcode to use.
729 const BasicBlock *LLVM_BB = BB->getBasicBlock();
730 MachineFunction::iterator It = BB;
731 ++It;
732
733 // thisMBB:
734 // ...
735 // TrueVal = ...
736 // setcc r1, r2, r3
737 // bNE r1, r0, copy1MBB
738 // fallthrough --> copy0MBB
739 MachineBasicBlock *thisMBB = BB;
740 MachineFunction *F = BB->getParent();
741 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
742 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
743 F->insert(It, copy0MBB);
744 F->insert(It, sinkMBB);
745
746 // Transfer the remainder of BB and its successor edges to sinkMBB.
747 sinkMBB->splice(sinkMBB->begin(), BB,
748 llvm::next(MachineBasicBlock::iterator(MI)),
749 BB->end());
750 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
751
752 // Next, add the true and fallthrough blocks as its successors.
753 BB->addSuccessor(copy0MBB);
754 BB->addSuccessor(sinkMBB);
755
756 // Emit the right instruction according to the type of the operands compared
757 if (isFPCmp)
758 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
759 else
760 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
761 .addReg(Mips::ZERO).addMBB(sinkMBB);
762
763 // copy0MBB:
764 // %FalseValue = ...
765 // # fallthrough to sinkMBB
766 BB = copy0MBB;
767
768 // Update machine-CFG edges
769 BB->addSuccessor(sinkMBB);
770
771 // sinkMBB:
772 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
773 // ...
774 BB = sinkMBB;
775
776 if (isFPCmp)
777 BuildMI(*BB, BB->begin(), dl,
778 TII->get(Mips::PHI), MI->getOperand(0).getReg())
779 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
780 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
781 else
782 BuildMI(*BB, BB->begin(), dl,
783 TII->get(Mips::PHI), MI->getOperand(0).getReg())
784 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
785 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
786
787 MI->eraseFromParent(); // The pseudo instruction is gone now.
788 return BB;
789}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000790*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000791MachineBasicBlock *
792MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000793 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000794 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000795 default:
796 assert(false && "Unexpected instr type to insert");
797 return NULL;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000798 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000799 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000800 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
801 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000802 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000803 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
804 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000805 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000806 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000807 case Mips::ATOMIC_LOAD_ADD_I64:
808 case Mips::ATOMIC_LOAD_ADD_I64_P8:
809 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000810
811 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000812 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000813 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
814 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000815 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000816 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
817 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000818 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000819 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000820 case Mips::ATOMIC_LOAD_AND_I64:
821 case Mips::ATOMIC_LOAD_AND_I64_P8:
822 return EmitAtomicBinary(MI, BB, 48, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000823
824 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000825 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000826 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
827 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000828 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000829 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
830 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000831 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000832 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000833 case Mips::ATOMIC_LOAD_OR_I64:
834 case Mips::ATOMIC_LOAD_OR_I64_P8:
835 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000836
837 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000838 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000839 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
840 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000841 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000842 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
843 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000844 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000845 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000846 case Mips::ATOMIC_LOAD_XOR_I64:
847 case Mips::ATOMIC_LOAD_XOR_I64_P8:
848 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000849
850 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000851 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000852 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
853 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000854 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000855 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
856 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000857 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000858 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000859 case Mips::ATOMIC_LOAD_NAND_I64:
860 case Mips::ATOMIC_LOAD_NAND_I64_P8:
861 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000862
863 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000864 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000865 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
866 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000867 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000868 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
869 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000870 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000871 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000872 case Mips::ATOMIC_LOAD_SUB_I64:
873 case Mips::ATOMIC_LOAD_SUB_I64_P8:
874 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000875
876 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000877 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000878 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
879 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000880 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000881 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
882 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000883 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000884 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000885 case Mips::ATOMIC_SWAP_I64:
886 case Mips::ATOMIC_SWAP_I64_P8:
887 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000888
889 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000890 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000891 return EmitAtomicCmpSwapPartword(MI, BB, 1);
892 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000894 return EmitAtomicCmpSwapPartword(MI, BB, 2);
895 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000896 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000897 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000898 case Mips::ATOMIC_CMP_SWAP_I64:
899 case Mips::ATOMIC_CMP_SWAP_I64_P8:
900 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000901 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000902}
903
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000904// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
905// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
906MachineBasicBlock *
907MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000908 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000909 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000910 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000911
912 MachineFunction *MF = BB->getParent();
913 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000914 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000915 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
916 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000917 unsigned LL, SC, AND, NOR, ZERO, BEQ;
918
919 if (Size == 4) {
920 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
921 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
922 AND = Mips::AND;
923 NOR = Mips::NOR;
924 ZERO = Mips::ZERO;
925 BEQ = Mips::BEQ;
926 }
927 else {
928 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
929 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
930 AND = Mips::AND64;
931 NOR = Mips::NOR64;
932 ZERO = Mips::ZERO_64;
933 BEQ = Mips::BEQ64;
934 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000935
Akira Hatanaka4061da12011-07-19 20:11:17 +0000936 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000937 unsigned Ptr = MI->getOperand(1).getReg();
938 unsigned Incr = MI->getOperand(2).getReg();
939
Akira Hatanaka4061da12011-07-19 20:11:17 +0000940 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
941 unsigned AndRes = RegInfo.createVirtualRegister(RC);
942 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000943
944 // insert new blocks after the current block
945 const BasicBlock *LLVM_BB = BB->getBasicBlock();
946 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
947 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
948 MachineFunction::iterator It = BB;
949 ++It;
950 MF->insert(It, loopMBB);
951 MF->insert(It, exitMBB);
952
953 // Transfer the remainder of BB and its successor edges to exitMBB.
954 exitMBB->splice(exitMBB->begin(), BB,
955 llvm::next(MachineBasicBlock::iterator(MI)),
956 BB->end());
957 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
958
959 // thisMBB:
960 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000961 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000962 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000963 loopMBB->addSuccessor(loopMBB);
964 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000965
966 // loopMBB:
967 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000968 // <binop> storeval, oldval, incr
969 // sc success, storeval, 0(ptr)
970 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000971 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +0000972 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000973 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000974 // and andres, oldval, incr
975 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +0000976 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
977 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000978 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000979 // <binop> storeval, oldval, incr
980 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000981 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000982 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000983 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000984 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
985 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000986
987 MI->eraseFromParent(); // The instruction is gone now.
988
Akira Hatanaka939ece12011-07-19 03:42:13 +0000989 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990}
991
992MachineBasicBlock *
993MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000994 MachineBasicBlock *BB,
995 unsigned Size, unsigned BinOpcode,
996 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000997 assert((Size == 1 || Size == 2) &&
998 "Unsupported size for EmitAtomicBinaryPartial.");
999
1000 MachineFunction *MF = BB->getParent();
1001 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1002 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1003 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1004 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001005 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1006 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001007
1008 unsigned Dest = MI->getOperand(0).getReg();
1009 unsigned Ptr = MI->getOperand(1).getReg();
1010 unsigned Incr = MI->getOperand(2).getReg();
1011
Akira Hatanaka4061da12011-07-19 20:11:17 +00001012 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1013 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001014 unsigned Mask = RegInfo.createVirtualRegister(RC);
1015 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001016 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1017 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001018 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001019 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1020 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1021 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1022 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1023 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001024 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001025 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1026 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1027 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1028 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1029 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001030
1031 // insert new blocks after the current block
1032 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1033 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001034 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001035 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1036 MachineFunction::iterator It = BB;
1037 ++It;
1038 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001039 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001040 MF->insert(It, exitMBB);
1041
1042 // Transfer the remainder of BB and its successor edges to exitMBB.
1043 exitMBB->splice(exitMBB->begin(), BB,
1044 llvm::next(MachineBasicBlock::iterator(MI)),
1045 BB->end());
1046 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1047
Akira Hatanaka81b44112011-07-19 17:09:53 +00001048 BB->addSuccessor(loopMBB);
1049 loopMBB->addSuccessor(loopMBB);
1050 loopMBB->addSuccessor(sinkMBB);
1051 sinkMBB->addSuccessor(exitMBB);
1052
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001053 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001054 // addiu masklsb2,$0,-4 # 0xfffffffc
1055 // and alignedaddr,ptr,masklsb2
1056 // andi ptrlsb2,ptr,3
1057 // sll shiftamt,ptrlsb2,3
1058 // ori maskupper,$0,255 # 0xff
1059 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001060 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001061 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001062
1063 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001064 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1065 .addReg(Mips::ZERO).addImm(-4);
1066 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1067 .addReg(Ptr).addReg(MaskLSB2);
1068 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1069 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1070 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1071 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001072 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1073 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001074 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001075 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001076
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001077
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001078 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001079 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001080 // ll oldval,0(alignedaddr)
1081 // binop binopres,oldval,incr2
1082 // and newval,binopres,mask
1083 // and maskedoldval0,oldval,mask2
1084 // or storeval,maskedoldval0,newval
1085 // sc success,storeval,0(alignedaddr)
1086 // beq success,$0,loopMBB
1087
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001088 // atomic.swap
1089 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001090 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001091 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001092 // and maskedoldval0,oldval,mask2
1093 // or storeval,maskedoldval0,newval
1094 // sc success,storeval,0(alignedaddr)
1095 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001096
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001097 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001098 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001099 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001100 // and andres, oldval, incr2
1101 // nor binopres, $0, andres
1102 // and newval, binopres, mask
1103 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1104 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1105 .addReg(Mips::ZERO).addReg(AndRes);
1106 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001107 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001108 // <binop> binopres, oldval, incr2
1109 // and newval, binopres, mask
1110 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1111 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001112 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001113 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001114 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001115 }
1116
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001117 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001118 .addReg(OldVal).addReg(Mask2);
1119 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001120 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001121 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001122 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001123 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001124 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001125
Akira Hatanaka939ece12011-07-19 03:42:13 +00001126 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001127 // and maskedoldval1,oldval,mask
1128 // srl srlres,maskedoldval1,shiftamt
1129 // sll sllres,srlres,24
1130 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001131 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001132 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001133
Akira Hatanaka4061da12011-07-19 20:11:17 +00001134 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1135 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001136 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1137 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001138 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1139 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001140 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001141 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001142
1143 MI->eraseFromParent(); // The instruction is gone now.
1144
Akira Hatanaka939ece12011-07-19 03:42:13 +00001145 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001146}
1147
1148MachineBasicBlock *
1149MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001150 MachineBasicBlock *BB,
1151 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001152 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001153
1154 MachineFunction *MF = BB->getParent();
1155 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001156 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001157 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1158 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001159 unsigned LL, SC, ZERO, BNE, BEQ;
1160
1161 if (Size == 4) {
1162 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1163 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1164 ZERO = Mips::ZERO;
1165 BNE = Mips::BNE;
1166 BEQ = Mips::BEQ;
1167 }
1168 else {
1169 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1170 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1171 ZERO = Mips::ZERO_64;
1172 BNE = Mips::BNE64;
1173 BEQ = Mips::BEQ64;
1174 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001175
1176 unsigned Dest = MI->getOperand(0).getReg();
1177 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001178 unsigned OldVal = MI->getOperand(2).getReg();
1179 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001180
Akira Hatanaka4061da12011-07-19 20:11:17 +00001181 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001182
1183 // insert new blocks after the current block
1184 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1185 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1186 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1187 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1188 MachineFunction::iterator It = BB;
1189 ++It;
1190 MF->insert(It, loop1MBB);
1191 MF->insert(It, loop2MBB);
1192 MF->insert(It, exitMBB);
1193
1194 // Transfer the remainder of BB and its successor edges to exitMBB.
1195 exitMBB->splice(exitMBB->begin(), BB,
1196 llvm::next(MachineBasicBlock::iterator(MI)),
1197 BB->end());
1198 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1199
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001200 // thisMBB:
1201 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001202 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001203 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001204 loop1MBB->addSuccessor(exitMBB);
1205 loop1MBB->addSuccessor(loop2MBB);
1206 loop2MBB->addSuccessor(loop1MBB);
1207 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001208
1209 // loop1MBB:
1210 // ll dest, 0(ptr)
1211 // bne dest, oldval, exitMBB
1212 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001213 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1214 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001215 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001216
1217 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001218 // sc success, newval, 0(ptr)
1219 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001220 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001221 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001222 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001223 BuildMI(BB, dl, TII->get(BEQ))
1224 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001225
1226 MI->eraseFromParent(); // The instruction is gone now.
1227
Akira Hatanaka939ece12011-07-19 03:42:13 +00001228 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001229}
1230
1231MachineBasicBlock *
1232MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001233 MachineBasicBlock *BB,
1234 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001235 assert((Size == 1 || Size == 2) &&
1236 "Unsupported size for EmitAtomicCmpSwapPartial.");
1237
1238 MachineFunction *MF = BB->getParent();
1239 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1240 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1241 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1242 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001243 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1244 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001245
1246 unsigned Dest = MI->getOperand(0).getReg();
1247 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001248 unsigned CmpVal = MI->getOperand(2).getReg();
1249 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001250
Akira Hatanaka4061da12011-07-19 20:11:17 +00001251 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1252 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001253 unsigned Mask = RegInfo.createVirtualRegister(RC);
1254 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001255 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1256 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1257 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1258 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1259 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1260 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1261 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1262 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1263 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1264 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1265 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1266 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1267 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1268 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001269
1270 // insert new blocks after the current block
1271 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1272 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1273 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001274 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001275 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1276 MachineFunction::iterator It = BB;
1277 ++It;
1278 MF->insert(It, loop1MBB);
1279 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001280 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001281 MF->insert(It, exitMBB);
1282
1283 // Transfer the remainder of BB and its successor edges to exitMBB.
1284 exitMBB->splice(exitMBB->begin(), BB,
1285 llvm::next(MachineBasicBlock::iterator(MI)),
1286 BB->end());
1287 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1288
Akira Hatanaka81b44112011-07-19 17:09:53 +00001289 BB->addSuccessor(loop1MBB);
1290 loop1MBB->addSuccessor(sinkMBB);
1291 loop1MBB->addSuccessor(loop2MBB);
1292 loop2MBB->addSuccessor(loop1MBB);
1293 loop2MBB->addSuccessor(sinkMBB);
1294 sinkMBB->addSuccessor(exitMBB);
1295
Akira Hatanaka70564a92011-07-19 18:14:26 +00001296 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001297 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001298 // addiu masklsb2,$0,-4 # 0xfffffffc
1299 // and alignedaddr,ptr,masklsb2
1300 // andi ptrlsb2,ptr,3
1301 // sll shiftamt,ptrlsb2,3
1302 // ori maskupper,$0,255 # 0xff
1303 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001304 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001305 // andi maskedcmpval,cmpval,255
1306 // sll shiftedcmpval,maskedcmpval,shiftamt
1307 // andi maskednewval,newval,255
1308 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001309 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001310 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1311 .addReg(Mips::ZERO).addImm(-4);
1312 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1313 .addReg(Ptr).addReg(MaskLSB2);
1314 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1315 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1316 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1317 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001318 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1319 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001320 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001321 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1322 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001323 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1324 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001325 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1326 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001327 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1328 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001329
1330 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001331 // ll oldval,0(alginedaddr)
1332 // and maskedoldval0,oldval,mask
1333 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001334 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001335 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001336 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1337 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001338 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001339 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001340
1341 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001342 // and maskedoldval1,oldval,mask2
1343 // or storeval,maskedoldval1,shiftednewval
1344 // sc success,storeval,0(alignedaddr)
1345 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001346 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001347 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1348 .addReg(OldVal).addReg(Mask2);
1349 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1350 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001351 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001352 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001353 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001354 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001355
Akira Hatanaka939ece12011-07-19 03:42:13 +00001356 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001357 // srl srlres,maskedoldval0,shiftamt
1358 // sll sllres,srlres,24
1359 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001360 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001361 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001362
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001363 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1364 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001365 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1366 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001367 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001368 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001369
1370 MI->eraseFromParent(); // The instruction is gone now.
1371
Akira Hatanaka939ece12011-07-19 03:42:13 +00001372 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001373}
1374
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001375//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001376// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001377//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001378SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001379LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001380{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001381 MachineFunction &MF = DAG.getMachineFunction();
1382 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001383 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001384
1385 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001386 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1387 "Cannot lower if the alignment of the allocated space is larger than \
1388 that of the stack.");
1389
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001390 SDValue Chain = Op.getOperand(0);
1391 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001392 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001393
1394 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001395 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001396
1397 // Subtract the dynamic size from the actual stack size to
1398 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001399 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001400
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001401 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001402 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001403 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001404
1405 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001406 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001407 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001408 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1409 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1410
1411 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001412}
1413
1414SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001415LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001416{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001417 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001418 // the block to branch to if the condition is true.
1419 SDValue Chain = Op.getOperand(0);
1420 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001421 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001422
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001423 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1424
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001425 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001426 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001427 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001428
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001429 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001430 Mips::CondCode CC =
1431 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001432 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001433
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001434 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001435 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001436}
1437
1438SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001439LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001440{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001441 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001442
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001443 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001444 if (Cond.getOpcode() != MipsISD::FPCmp)
1445 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001446
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001447 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1448 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001449}
1450
Dan Gohmand858e902010-04-17 15:26:15 +00001451SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1452 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001453 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001454 DebugLoc dl = Op.getDebugLoc();
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001455 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001456
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001457 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001458 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001459
Chris Lattnerb71b9092009-08-13 06:28:06 +00001460 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001461
Chris Lattnere3736f82009-08-13 05:41:27 +00001462 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001463 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1464 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001465 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001466 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1467 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001468 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001469 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001470 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001471 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1472 MipsII::MO_ABS_HI);
1473 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1474 MipsII::MO_ABS_LO);
1475 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1476 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001477 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001478 }
1479
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001480 EVT ValTy = Op.getValueType();
1481 bool HasGotOfst = (GV->hasInternalLinkage() ||
1482 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1483 unsigned GotFlag = IsN64 ?
1484 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
1485 MipsII::MO_GOT;
1486 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
1487 GA = DAG.getNode(MipsISD::WrapperPIC, dl, ValTy, GA);
1488 SDValue ResNode = DAG.getLoad(ValTy, dl,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001489 DAG.getEntryNode(), GA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001490 false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001491 // On functions and global targets not internal linked only
1492 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001493 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001494 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001495 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1496 IsN64 ? MipsII::MO_GOT_OFST :
1497 MipsII::MO_ABS_LO);
1498 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1499 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001500}
1501
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001502SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1503 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001504 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1505 // FIXME there isn't actually debug info here
1506 DebugLoc dl = Op.getDebugLoc();
1507
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001508 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001509 // %hi/%lo relocation
1510 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
1511 MipsII::MO_ABS_HI);
1512 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
1513 MipsII::MO_ABS_LO);
1514 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1515 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1516 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001517 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001518
1519 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1520 MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001521 BAGOTOffset = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, BAGOTOffset);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001522 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1523 MipsII::MO_ABS_LO);
1524 SDValue Load = DAG.getLoad(MVT::i32, dl,
1525 DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001526 MachinePointerInfo(), false, false, false, 0);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001527 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
1528 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001529}
1530
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001531SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001532LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001533{
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001534 // If the relocation model is PIC, use the General Dynamic TLS Model,
1535 // otherwise use the Initial Exec or Local Exec TLS Model.
1536 // TODO: implement Local Dynamic TLS model
1537
1538 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1539 DebugLoc dl = GA->getDebugLoc();
1540 const GlobalValue *GV = GA->getGlobal();
1541 EVT PtrVT = getPointerTy();
1542
1543 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1544 // General Dynamic TLS Model
1545 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001546 0, MipsII::MO_TLSGD);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001547 SDValue Tlsgd = DAG.getNode(MipsISD::TlsGd, dl, MVT::i32, TGA);
1548 SDValue GP = DAG.getRegister(Mips::GP, MVT::i32);
1549 SDValue Argument = DAG.getNode(ISD::ADD, dl, MVT::i32, GP, Tlsgd);
1550
1551 ArgListTy Args;
1552 ArgListEntry Entry;
1553 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001554 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001555 Args.push_back(Entry);
1556 std::pair<SDValue, SDValue> CallResult =
1557 LowerCallTo(DAG.getEntryNode(),
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001558 (Type *) Type::getInt32Ty(*DAG.getContext()),
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001559 false, false, false, false, 0, CallingConv::C, false, true,
1560 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG,
1561 dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001562
1563 return CallResult.first;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001564 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001565
1566 SDValue Offset;
1567 if (GV->isDeclaration()) {
1568 // Initial Exec TLS Model
1569 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1570 MipsII::MO_GOTTPREL);
1571 Offset = DAG.getLoad(MVT::i32, dl,
1572 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001573 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001574 } else {
1575 // Local Exec TLS Model
1576 SDVTList VTs = DAG.getVTList(MVT::i32);
1577 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1578 MipsII::MO_TPREL_HI);
1579 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1580 MipsII::MO_TPREL_LO);
1581 SDValue Hi = DAG.getNode(MipsISD::TprelHi, dl, VTs, &TGAHi, 1);
1582 SDValue Lo = DAG.getNode(MipsISD::TprelLo, dl, MVT::i32, TGALo);
1583 Offset = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
1584 }
1585
1586 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1587 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001588}
1589
1590SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001591LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001592{
Dan Gohman475871a2008-07-27 21:46:04 +00001593 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001594 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +00001595 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001596 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001597 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001598 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001599
Owen Andersone50ed302009-08-10 22:56:29 +00001600 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001601 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001602
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001603 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
1604
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +00001605 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +00001606 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001607 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001608 } else {// Emit Load from Global Pointer
1609 JTI = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, JTI);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001610 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
1611 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001612 false, false, false, 0);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001613 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001614
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001615 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1616 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001617 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001618 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001619
1620 return ResNode;
1621}
1622
Dan Gohman475871a2008-07-27 21:46:04 +00001623SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001624LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001625{
Dan Gohman475871a2008-07-27 21:46:04 +00001626 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001627 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001628 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001629 // FIXME there isn't actually debug info here
1630 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001631
1632 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001633 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001634 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001635 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001636 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001637 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1639 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001640 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001641
1642 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001643 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001644 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001645 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001646 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001647 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1648 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001650 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001651 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001652 N->getOffset(), MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001653 CP = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001654 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001655 CP, MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001656 false, false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001657 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001658 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001659 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001660 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
1661 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001662
1663 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001664}
1665
Dan Gohmand858e902010-04-17 15:26:15 +00001666SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001667 MachineFunction &MF = DAG.getMachineFunction();
1668 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1669
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001670 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001671 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1672 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001673
1674 // vastart just stores the address of the VarArgsFrameIndex slot into the
1675 // memory location argument.
1676 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001677 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
1678 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +00001679 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001680}
1681
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001682static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG) {
1683 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
1684 DebugLoc dl = Op.getDebugLoc();
1685 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(0));
1686 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(1));
1687 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op0,
1688 DAG.getConstant(0x7fffffff, MVT::i32));
1689 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op1,
1690 DAG.getConstant(0x80000000, MVT::i32));
1691 SDValue Result = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1692 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Result);
1693}
1694
1695static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001696 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001697 // Use ext/ins instructions if target architecture is Mips32r2.
1698 // Eliminate redundant mfc1 and mtc1 instructions.
1699 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001700
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001701 if (!isLittle)
1702 std::swap(LoIdx, HiIdx);
1703
1704 DebugLoc dl = Op.getDebugLoc();
1705 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1706 Op.getOperand(0),
1707 DAG.getConstant(LoIdx, MVT::i32));
1708 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1709 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1710 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1711 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1712 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1713 DAG.getConstant(0x7fffffff, MVT::i32));
1714 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1715 DAG.getConstant(0x80000000, MVT::i32));
1716 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1717
1718 if (!isLittle)
1719 std::swap(Word0, Word1);
1720
1721 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1722}
1723
1724SDValue MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG)
1725 const {
1726 EVT Ty = Op.getValueType();
1727
1728 assert(Ty == MVT::f32 || Ty == MVT::f64);
1729
1730 if (Ty == MVT::f32)
1731 return LowerFCOPYSIGN32(Op, DAG);
1732 else
1733 return LowerFCOPYSIGN64(Op, DAG, Subtarget->isLittle());
1734}
1735
Akira Hatanaka2e591472011-06-02 00:24:44 +00001736SDValue MipsTargetLowering::
1737LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001738 // check the depth
1739 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001740 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001741
1742 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1743 MFI->setFrameAddressIsTaken(true);
1744 EVT VT = Op.getValueType();
1745 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001746 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1747 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001748 return FrameAddr;
1749}
1750
Akira Hatanakadb548262011-07-19 23:30:50 +00001751// TODO: set SType according to the desired memory barrier behavior.
1752SDValue MipsTargetLowering::LowerMEMBARRIER(SDValue Op,
1753 SelectionDAG& DAG) const {
1754 unsigned SType = 0;
1755 DebugLoc dl = Op.getDebugLoc();
1756 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1757 DAG.getConstant(SType, MVT::i32));
1758}
1759
Eli Friedman14648462011-07-27 22:21:52 +00001760SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1761 SelectionDAG& DAG) const {
1762 // FIXME: Need pseudo-fence for 'singlethread' fences
1763 // FIXME: Set SType for weaker fences where supported/appropriate.
1764 unsigned SType = 0;
1765 DebugLoc dl = Op.getDebugLoc();
1766 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1767 DAG.getConstant(SType, MVT::i32));
1768}
1769
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001770//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001771// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001772//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001773
1774#include "MipsGenCallingConv.inc"
1775
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001776//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001777// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001778// Mips O32 ABI rules:
1779// ---
1780// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001781// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001782// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001783// f64 - Only passed in two aliased f32 registers if no int reg has been used
1784// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001785// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1786// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001787//
1788// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001789//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001790
Duncan Sands1e96bab2010-11-04 10:49:57 +00001791static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001792 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001793 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1794
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001795 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001796
1797 static const unsigned IntRegs[] = {
1798 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1799 };
1800 static const unsigned F32Regs[] = {
1801 Mips::F12, Mips::F14
1802 };
1803 static const unsigned F64Regs[] = {
1804 Mips::D6, Mips::D7
1805 };
1806
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001807 // ByVal Args
1808 if (ArgFlags.isByVal()) {
1809 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1810 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1811 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1812 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1813 r < std::min(IntRegsSize, NextReg); ++r)
1814 State.AllocateReg(IntRegs[r]);
1815 return false;
1816 }
1817
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001818 // Promote i8 and i16
1819 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1820 LocVT = MVT::i32;
1821 if (ArgFlags.isSExt())
1822 LocInfo = CCValAssign::SExt;
1823 else if (ArgFlags.isZExt())
1824 LocInfo = CCValAssign::ZExt;
1825 else
1826 LocInfo = CCValAssign::AExt;
1827 }
1828
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001829 unsigned Reg;
1830
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001831 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1832 // is true: function is vararg, argument is 3rd or higher, there is previous
1833 // argument which is not f32 or f64.
1834 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1835 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001836 unsigned OrigAlign = ArgFlags.getOrigAlign();
1837 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001838
1839 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001840 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001841 // If this is the first part of an i64 arg,
1842 // the allocated register must be either A0 or A2.
1843 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1844 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001845 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001846 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1847 // Allocate int register and shadow next int register. If first
1848 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001849 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1850 if (Reg == Mips::A1 || Reg == Mips::A3)
1851 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1852 State.AllocateReg(IntRegs, IntRegsSize);
1853 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001854 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1855 // we are guaranteed to find an available float register
1856 if (ValVT == MVT::f32) {
1857 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1858 // Shadow int register
1859 State.AllocateReg(IntRegs, IntRegsSize);
1860 } else {
1861 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1862 // Shadow int registers
1863 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1864 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1865 State.AllocateReg(IntRegs, IntRegsSize);
1866 State.AllocateReg(IntRegs, IntRegsSize);
1867 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001868 } else
1869 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001870
Akira Hatanakad37776d2011-05-20 21:39:54 +00001871 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1872 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1873
1874 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001875 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001876 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001877 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001878
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001879 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001880}
1881
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001882//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001884//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001885
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001886static const unsigned O32IntRegsSize = 4;
1887
1888static const unsigned O32IntRegs[] = {
1889 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1890};
1891
Akira Hatanaka373e3a42011-09-23 00:58:33 +00001892// Return next O32 integer argument register.
1893static unsigned getNextIntArgReg(unsigned Reg) {
1894 assert((Reg == Mips::A0) || (Reg == Mips::A2));
1895 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
1896}
1897
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001898// Write ByVal Arg to arg registers and stack.
1899static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001900WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001901 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1902 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1903 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001904 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001905 MVT PtrType, bool isLittle) {
1906 unsigned LocMemOffset = VA.getLocMemOffset();
1907 unsigned Offset = 0;
1908 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00001909 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001910
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001911 // Copy the first 4 words of byval arg to registers A0 - A3.
1912 // FIXME: Use a stricter alignment if it enables better optimization in passes
1913 // run later.
1914 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
1915 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001916 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001917 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001918 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1919 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001920 false, false, false, std::min(ByValAlign,
1921 (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001922 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001923 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001924 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1925 }
1926
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001927 if (RemainingSize == 0)
1928 return;
1929
1930 // If there still is a register available for argument passing, write the
1931 // remaining part of the structure to it using subword loads and shifts.
1932 if (LocMemOffset < 4 * 4) {
1933 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
1934 "There must be one to three bytes remaining.");
1935 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
1936 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1937 DAG.getConstant(Offset, MVT::i32));
1938 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
1939 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
1940 LoadPtr, MachinePointerInfo(),
1941 MVT::getIntegerVT(LoadSize * 8), false,
1942 false, Alignment);
1943 MemOpChains.push_back(LoadVal.getValue(1));
1944
1945 // If target is big endian, shift it to the most significant half-word or
1946 // byte.
1947 if (!isLittle)
1948 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
1949 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
1950
1951 Offset += LoadSize;
1952 RemainingSize -= LoadSize;
1953
1954 // Read second subword if necessary.
1955 if (RemainingSize != 0) {
1956 assert(RemainingSize == 1 && "There must be one byte remaining.");
1957 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1958 DAG.getConstant(Offset, MVT::i32));
1959 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
1960 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
1961 LoadPtr, MachinePointerInfo(),
1962 MVT::i8, false, false, Alignment);
1963 MemOpChains.push_back(Subword.getValue(1));
1964 // Insert the loaded byte to LoadVal.
1965 // FIXME: Use INS if supported by target.
1966 unsigned ShiftAmt = isLittle ? 16 : 8;
1967 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
1968 DAG.getConstant(ShiftAmt, MVT::i32));
1969 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
1970 }
1971
1972 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
1973 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1974 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001975 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001976
1977 // Create a fixed object on stack at offset LocMemOffset and copy
1978 // remaining part of byval arg to it using memcpy.
1979 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1980 DAG.getConstant(Offset, MVT::i32));
1981 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
1982 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001983 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
1984 DAG.getConstant(RemainingSize, MVT::i32),
1985 std::min(ByValAlign, (unsigned)4),
1986 /*isVolatile=*/false, /*AlwaysInline=*/false,
1987 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001988}
1989
Dan Gohman98ca4f22009-08-05 01:29:28 +00001990/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001991/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001992/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001993SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001994MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001995 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001996 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001997 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001998 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 const SmallVectorImpl<ISD::InputArg> &Ins,
2000 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002001 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002002 // MIPs target does not yet support tail call optimization.
2003 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002004
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002005 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002006 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002007 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002008 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002009 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002010
2011 // Analyze operands of the call, assigning locations to each operand.
2012 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002013 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2014 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002015
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002016 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002017 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002018 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002019 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002020
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002021 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002022 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2023
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002024 // Chain is the output chain of the last Load/Store or CopyToReg node.
2025 // ByValChain is the output chain of the last Memcpy node created for copying
2026 // byval arguments to the stack.
2027 SDValue Chain, CallSeqStart, ByValChain;
2028 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2029 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2030 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002031
2032 // If this is the first call, create a stack frame object that points to
2033 // a location to which .cprestore saves $gp.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002034 if (IsO32 && IsPIC && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002035 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2036
Akira Hatanaka21afc632011-06-21 00:40:49 +00002037 // Get the frame index of the stack frame object that points to the location
2038 // of dynamically allocated area on the stack.
2039 int DynAllocFI = MipsFI->getDynAllocFI();
2040
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002041 // Update size of the maximum argument space.
2042 // For O32, a minimum of four words (16 bytes) of argument space is
2043 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002044 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002045 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2046
2047 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2048
2049 if (MaxCallFrameSize < NextStackOffset) {
2050 MipsFI->setMaxCallFrameSize(NextStackOffset);
2051
Akira Hatanaka21afc632011-06-21 00:40:49 +00002052 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2053 // allocated stack space. These offsets must be aligned to a boundary
2054 // determined by the stack alignment of the ABI.
2055 unsigned StackAlignment = TFL->getStackAlignment();
2056 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2057 StackAlignment * StackAlignment;
2058
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002059 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002060 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2061
2062 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002063 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002064
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002065 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002066 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2067 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002068
Eric Christopher471e4222011-06-08 23:55:35 +00002069 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002070
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002071 // Walk the register/memloc assignments, inserting copies/loads.
2072 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002073 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002074 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002075 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
2076
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002077 // Promote the value if needed.
2078 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002079 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002080 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002081 if (VA.isRegLoc()) {
2082 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2083 (ValVT == MVT::f64 && LocVT == MVT::i64))
2084 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2085 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002086 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2087 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002088 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2089 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002090 if (!Subtarget->isLittle())
2091 std::swap(Lo, Hi);
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002092 unsigned LocRegLo = VA.getLocReg();
2093 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2094 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2095 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002096 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002097 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002098 }
2099 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002100 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002101 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002102 break;
2103 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002104 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002105 break;
2106 case CCValAssign::AExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002107 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002108 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002109 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002110
2111 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002112 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002113 if (VA.isRegLoc()) {
2114 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002115 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002116 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002117
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002118 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002119 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002120
Eric Christopher471e4222011-06-08 23:55:35 +00002121 // ByVal Arg.
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002122 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2123 if (Flags.isByVal()) {
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002124 assert(IsO32 &&
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002125 "No support for ByVal args by ABIs other than O32 yet.");
2126 assert(Flags.getByValSize() &&
2127 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002128 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI, MFI,
2129 DAG, Arg, VA, Flags, getPointerTy(), Subtarget->isLittle());
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002130 continue;
2131 }
2132
Chris Lattnere0b12152008-03-17 06:57:02 +00002133 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002134 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002135 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002136 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002137
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002138 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002139 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002140 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2141 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00002142 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002143 }
2144
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002145 // Extend range of indices of frame objects for outgoing arguments that were
2146 // created during this function call. Skip this step if no such objects were
2147 // created.
2148 if (LastFI)
2149 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2150
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002151 // If a memcpy has been created to copy a byval arg to a stack, replace the
2152 // chain input of CallSeqStart with ByValChain.
2153 if (InChain != ByValChain)
2154 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2155 NextStackOffsetVal);
2156
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002157 // Transform all store nodes into one single node because all store
2158 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002159 if (!MemOpChains.empty())
2160 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002161 &MemOpChains[0], MemOpChains.size());
2162
Bill Wendling056292f2008-09-16 21:48:12 +00002163 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002164 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2165 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002166 unsigned char OpFlag;
2167 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002168 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002169 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002170
2171 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002172 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2173 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2174 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2175 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2176 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002177 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002178 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002179 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002180 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002181 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2182 getPointerTy(), 0, OpFlag);
2183 }
2184
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002185 LoadSymAddr = true;
2186 }
2187 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002188 if (IsN64 || (!IsO32 && IsPIC))
2189 OpFlag = MipsII::MO_GOT_DISP;
2190 else if (!IsPIC) // !N64 && static
2191 OpFlag = MipsII::MO_NO_FLAG;
2192 else // O32 & PIC
2193 OpFlag = MipsII::MO_GOT_CALL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002194 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002195 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002196 LoadSymAddr = true;
2197 }
2198
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002199 SDValue InFlag;
2200
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002201 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002202 if (IsPICCall) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002203 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002204 // Load callee address
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002205 Callee = DAG.getNode(MipsISD::WrapperPIC, dl, getPointerTy(), Callee);
2206 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2207 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002208 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002209
2210 // Use GOT+LO if callee has internal linkage.
2211 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002212 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2213 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002214 } else
2215 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002216 }
2217
2218 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002219 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2220 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002221 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002222 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002223 }
Bill Wendling056292f2008-09-16 21:48:12 +00002224
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002225 // Build a sequence of copy-to-reg nodes chained together with token
2226 // chain and flag operands which copy the outgoing args into registers.
2227 // The InFlag in necessary since all emitted instructions must be
2228 // stuck together.
2229 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2230 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2231 RegsToPass[i].second, InFlag);
2232 InFlag = Chain.getValue(1);
2233 }
2234
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002235 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002236 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002237 //
2238 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002239 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002240 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002241 Ops.push_back(Chain);
2242 Ops.push_back(Callee);
2243
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002244 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002245 // known live into the call.
2246 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2247 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2248 RegsToPass[i].second.getValueType()));
2249
Gabor Greifba36cb52008-08-28 21:40:38 +00002250 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002251 Ops.push_back(InFlag);
2252
Dale Johannesen33c960f2009-02-04 20:06:27 +00002253 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002254 InFlag = Chain.getValue(1);
2255
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002256 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002257 Chain = DAG.getCALLSEQ_END(Chain,
2258 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002259 DAG.getIntPtrConstant(0, true), InFlag);
2260 InFlag = Chain.getValue(1);
2261
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002262 // Handle result values, copying them out of physregs into vregs that we
2263 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002264 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2265 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002266}
2267
Dan Gohman98ca4f22009-08-05 01:29:28 +00002268/// LowerCallResult - Lower the result values of a call into the
2269/// appropriate copies out of appropriate physical registers.
2270SDValue
2271MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002272 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002273 const SmallVectorImpl<ISD::InputArg> &Ins,
2274 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002275 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002276 // Assign locations to each value returned by this call.
2277 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002278 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2279 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002280
Dan Gohman98ca4f22009-08-05 01:29:28 +00002281 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002282
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002283 // Copy all of the result registers out of their specified physreg.
2284 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002285 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002286 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002287 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002288 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002289 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002290
Dan Gohman98ca4f22009-08-05 01:29:28 +00002291 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002292}
2293
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002294//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002295// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002296//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002297static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2298 std::vector<SDValue>& OutChains,
2299 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2300 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2301 unsigned LocMem = VA.getLocMemOffset();
2302 unsigned FirstWord = LocMem / 4;
2303
2304 // copy register A0 - A3 to frame object
2305 for (unsigned i = 0; i < NumWords; ++i) {
2306 unsigned CurWord = FirstWord + i;
2307 if (CurWord >= O32IntRegsSize)
2308 break;
2309
2310 unsigned SrcReg = O32IntRegs[CurWord];
2311 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2312 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2313 DAG.getConstant(i * 4, MVT::i32));
2314 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2315 StorePtr, MachinePointerInfo(), false,
2316 false, 0);
2317 OutChains.push_back(Store);
2318 }
2319}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002320
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002321/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002322/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002323SDValue
2324MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002325 CallingConv::ID CallConv,
2326 bool isVarArg,
2327 const SmallVectorImpl<ISD::InputArg>
2328 &Ins,
2329 DebugLoc dl, SelectionDAG &DAG,
2330 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002331 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002332 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002333 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002334 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002335
Dan Gohman1e93df62010-04-17 14:41:14 +00002336 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002337
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002338 // Used with vargs to acumulate store chains.
2339 std::vector<SDValue> OutChains;
2340
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002341 // Assign locations to all of the incoming arguments.
2342 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002343 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2344 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002345
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002346 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002347 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002348 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002349 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002350
Akira Hatanaka43299772011-05-20 23:22:14 +00002351 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002352
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002353 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002354 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002355 EVT ValVT = VA.getValVT();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002356
2357 // Arguments stored on registers
2358 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002359 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002360 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002361 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002362
Owen Anderson825b72b2009-08-11 20:47:22 +00002363 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002364 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002365 else if (RegVT == MVT::i64)
2366 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002367 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002368 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002369 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002370 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002371 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002372 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002373
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002374 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002375 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002376 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002377 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002378
2379 // If this is an 8 or 16-bit value, it has been passed promoted
2380 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002381 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002382 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002383 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002384 if (VA.getLocInfo() == CCValAssign::SExt)
2385 Opcode = ISD::AssertSext;
2386 else if (VA.getLocInfo() == CCValAssign::ZExt)
2387 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002388 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002389 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002390 DAG.getValueType(ValVT));
2391 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002392 }
2393
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002394 // Handle floating point arguments passed in integer registers.
2395 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2396 (RegVT == MVT::i64 && ValVT == MVT::f64))
2397 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2398 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2399 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2400 getNextIntArgReg(ArgReg), RC);
2401 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2402 if (!Subtarget->isLittle())
2403 std::swap(ArgValue, ArgValue2);
2404 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2405 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002406 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002407
Dan Gohman98ca4f22009-08-05 01:29:28 +00002408 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002409 } else { // VA.isRegLoc()
2410
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002411 // sanity check
2412 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002413
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002414 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2415
2416 if (Flags.isByVal()) {
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002417 assert(IsO32 &&
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002418 "No support for ByVal args by ABIs other than O32 yet.");
2419 assert(Flags.getByValSize() &&
2420 "ByVal args of size 0 should have been ignored by front-end.");
2421 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2422 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2423 true);
2424 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2425 InVals.push_back(FIN);
2426 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2427
2428 continue;
2429 }
2430
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002431 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002432 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002433 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002434
2435 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002436 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002437 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002438 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002439 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002440 }
2441 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002442
2443 // The mips ABIs for returning structs by value requires that we copy
2444 // the sret argument into $v0 for the return. Save the argument into
2445 // a virtual register so that we can access it from the return points.
2446 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2447 unsigned Reg = MipsFI->getSRetReturnReg();
2448 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002449 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002450 MipsFI->setSRetReturnReg(Reg);
2451 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002454 }
2455
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002456 if (isVarArg && IsO32) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002457 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002458 // which is a value necessary to VASTART.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002459 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002460 assert(NextStackOffset % 4 == 0 &&
2461 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002462 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
2463 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002464
2465 // If NextStackOffset is smaller than o32's 16-byte reserved argument area,
2466 // copy the integer registers that have not been used for argument passing
2467 // to the caller's stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002468 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002469 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002470 unsigned Idx = NextStackOffset / 4;
2471 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
2472 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00002473 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002474 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2475 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
2476 MachinePointerInfo(),
2477 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002478 }
2479 }
2480
Akira Hatanaka43299772011-05-20 23:22:14 +00002481 MipsFI->setLastInArgFI(LastFI);
2482
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002483 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002484 // the size of Ins and InVals. This only happens when on varg functions
2485 if (!OutChains.empty()) {
2486 OutChains.push_back(Chain);
2487 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2488 &OutChains[0], OutChains.size());
2489 }
2490
Dan Gohman98ca4f22009-08-05 01:29:28 +00002491 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002492}
2493
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002494//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002495// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002496//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002497
Dan Gohman98ca4f22009-08-05 01:29:28 +00002498SDValue
2499MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002500 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002501 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002502 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002503 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002504
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002505 // CCValAssign - represent the assignment of
2506 // the return value to a location
2507 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002508
2509 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002510 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2511 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002512
Dan Gohman98ca4f22009-08-05 01:29:28 +00002513 // Analize return values.
2514 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002515
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002516 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002517 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002518 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002519 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002520 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002521 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002522 }
2523
Dan Gohman475871a2008-07-27 21:46:04 +00002524 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002525
2526 // Copy the result values into the output registers.
2527 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2528 CCValAssign &VA = RVLocs[i];
2529 assert(VA.isRegLoc() && "Can only return in registers!");
2530
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002531 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002532 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002533
2534 // guarantee that all emitted copies are
2535 // stuck together, avoiding something bad
2536 Flag = Chain.getValue(1);
2537 }
2538
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002539 // The mips ABIs for returning structs by value requires that we copy
2540 // the sret argument into $v0 for the return. We saved the argument into
2541 // a virtual register in the entry block, so now we copy the value out
2542 // and into $v0.
2543 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2544 MachineFunction &MF = DAG.getMachineFunction();
2545 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2546 unsigned Reg = MipsFI->getSRetReturnReg();
2547
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002548 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002549 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002550 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002551
Dale Johannesena05dca42009-02-04 23:02:30 +00002552 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002553 Flag = Chain.getValue(1);
2554 }
2555
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002556 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002557 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002558 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002559 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002560 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002561 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002562 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002563}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002564
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002565//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002566// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002567//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002568
2569/// getConstraintType - Given a constraint letter, return the type of
2570/// constraint it is for this target.
2571MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002572getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002573{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002574 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002575 // GCC config/mips/constraints.md
2576 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002577 // 'd' : An address register. Equivalent to r
2578 // unless generating MIPS16 code.
2579 // 'y' : Equivalent to r; retained for
2580 // backwards compatibility.
2581 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002582 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002583 switch (Constraint[0]) {
2584 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002585 case 'd':
2586 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002587 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002588 return C_RegisterClass;
2589 break;
2590 }
2591 }
2592 return TargetLowering::getConstraintType(Constraint);
2593}
2594
John Thompson44ab89e2010-10-29 17:29:13 +00002595/// Examine constraint type and operand type and determine a weight value.
2596/// This object must already have been set up with the operand type
2597/// and the current alternative constraint selected.
2598TargetLowering::ConstraintWeight
2599MipsTargetLowering::getSingleConstraintMatchWeight(
2600 AsmOperandInfo &info, const char *constraint) const {
2601 ConstraintWeight weight = CW_Invalid;
2602 Value *CallOperandVal = info.CallOperandVal;
2603 // If we don't have a value, we can't do a match,
2604 // but allow it at the lowest weight.
2605 if (CallOperandVal == NULL)
2606 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002607 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002608 // Look at the constraint type.
2609 switch (*constraint) {
2610 default:
2611 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2612 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002613 case 'd':
2614 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002615 if (type->isIntegerTy())
2616 weight = CW_Register;
2617 break;
2618 case 'f':
2619 if (type->isFloatTy())
2620 weight = CW_Register;
2621 break;
2622 }
2623 return weight;
2624}
2625
Eric Christopher38d64262011-06-29 19:33:04 +00002626/// Given a register class constraint, like 'r', if this corresponds directly
2627/// to an LLVM register class, return a register of 0 and the register class
2628/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002629std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002630getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002631{
2632 if (Constraint.size() == 1) {
2633 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002634 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2635 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002636 case 'r':
2637 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002638 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002639 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002640 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002641 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002642 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2643 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Eric Christopher314aff12011-06-29 19:04:31 +00002644 break;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002645 }
2646 }
2647 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2648}
2649
Dan Gohman6520e202008-10-18 02:06:02 +00002650bool
2651MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2652 // The Mips target isn't yet aware of offsets.
2653 return false;
2654}
Evan Chengeb2f9692009-10-27 19:56:55 +00002655
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002656bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2657 if (VT != MVT::f32 && VT != MVT::f64)
2658 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002659 if (Imm.isNegZero())
2660 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002661 return Imm.isZero();
2662}