blob: f1933349cbeab9100902cdd6904ba3fef77d771a [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
65 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
66 default: llvm_unreachable("unknown subtarget type");
67 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000068 if (TM.getSubtarget<X86Subtarget>().is64Bit())
69 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000071 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000072 if (TM.getSubtarget<X86Subtarget>().is64Bit())
73 return new X8664_ELFTargetObjectFile(TM);
74 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000075 case X86Subtarget::isMingw:
76 case X86Subtarget::isCygwin:
77 case X86Subtarget::isWindows:
78 return new TargetLoweringObjectFileCOFF();
79 }
Chris Lattnerf0144122009-07-28 03:13:23 +000080}
81
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000082X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000083 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000084 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000085 X86ScalarSSEf64 = Subtarget->hasSSE2();
86 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000087 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000090 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000091
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000092 // Set up the TargetLowering object.
93
94 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000096 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000097 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000098 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000099
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000101 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 setUseUnderscoreSetJmp(false);
103 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000104 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 // MS runtime is weird: it exports _setjmp, but longjmp!
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(false);
108 } else {
109 setUseUnderscoreSetJmp(true);
110 setUseUnderscoreLongJmp(true);
111 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000112
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000113 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000115 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000117 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000121
Scott Michelfdc40a02009-02-17 22:15:04 +0000122 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000148 // We have an algorithm for SSE2->double, and we turn this into a
149 // 64-bit FILD followed by conditional FADD for other targets.
150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000151 // We have an algorithm for SSE2, and we turn this into a 64-bit
152 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000154 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000155
156 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
157 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
159 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000160
Devang Patel6a784892009-06-05 18:48:29 +0000161 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 // SSE has no i16 to fp conversion, only i32
163 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000167 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000171 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
173 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000174 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000175
Dale Johannesen73328d12007-09-19 23:55:34 +0000176 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
177 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000180
Evan Cheng02568ff2006-01-30 22:13:22 +0000181 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
182 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
184 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000185
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000186 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000188 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
192 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000193 }
194
195 // Handle FP_TO_UINT by promoting the destination to a larger signed
196 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000200
Evan Cheng25ab6902006-09-08 06:48:29 +0000201 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
203 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000204 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000206 // Expand FP_TO_UINT into a select.
207 // FIXME: We would like to use a Custom expander here eventually to do
208 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000211 // With SSE3 we can use fisttpll to convert to a signed i64; without
212 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000214 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000215
Chris Lattner399610a2006-12-05 18:22:22 +0000216 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000217 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
219 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000221 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000222 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
223 if (Subtarget->hasMMX() && !DisableMMX)
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
225 else
226 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000227 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000228 }
Chris Lattner21f66852005-12-23 05:15:23 +0000229
Dan Gohmanb00ee212008-02-18 19:34:53 +0000230 // Scalar integer divide and remainder are lowered to use operations that
231 // produce two results, to match the available instructions. This exposes
232 // the two-result form to trivial CSE, which is able to combine x/y and x%y
233 // into a single instruction.
234 //
235 // Scalar integer multiply-high is also lowered to use two-result
236 // operations, to match the available instructions. However, plain multiply
237 // (low) operations are left as Legal, as there are single-result
238 // instructions for this in x86. Using the two-result multiply instructions
239 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
241 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
242 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::SREM , MVT::i8 , Expand);
245 setOperationAction(ISD::UREM , MVT::i8 , Expand);
246 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
247 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
248 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::SREM , MVT::i16 , Expand);
251 setOperationAction(ISD::UREM , MVT::i16 , Expand);
252 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
253 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
254 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::SREM , MVT::i32 , Expand);
257 setOperationAction(ISD::UREM , MVT::i32 , Expand);
258 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
259 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
260 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::SREM , MVT::i64 , Expand);
263 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000264
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
266 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
267 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
268 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
274 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f64 , Expand);
277 setOperationAction(ISD::FREM , MVT::f80 , Expand);
278 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000279
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
281 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000284 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
285 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
287 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
288 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
291 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
292 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 }
294
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
296 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000297
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000300 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000301 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000302 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
307 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000308 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
312 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000318
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000319 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
321 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
323 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000324 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
326 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000327 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
330 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
331 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
332 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000333 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000334 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000335 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
338 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000339 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000344
Evan Chengd2cde682008-03-10 19:38:10 +0000345 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000347
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000348 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000350 // On X86 and X86-64, atomic operations are lowered to locked instructions.
351 // Locked instructions, in turn, have implicit fence semantics (all memory
352 // operations are flushed before issuing the locked instruction, and they
353 // are not buffered), so we can fold away the common pattern of
354 // fence-atomic-fence.
355 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000356
Mon P Wang63307c32008-05-05 19:05:59 +0000357 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
361 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000367
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000368 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000376 }
377
Evan Cheng3c992d22006-03-07 02:02:57 +0000378 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000379 if (!Subtarget->isTargetDarwin() &&
380 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000381 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000383 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000384
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
387 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
388 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000390 setExceptionPointerRegister(X86::RAX);
391 setExceptionSelectorRegister(X86::RDX);
392 } else {
393 setExceptionPointerRegister(X86::EAX);
394 setExceptionSelectorRegister(X86::EDX);
395 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
397 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000402
Nate Begemanacc398c2006-01-25 18:21:52 +0000403 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VASTART , MVT::Other, Custom);
405 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::VAARG , MVT::Other, Custom);
408 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000409 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VAARG , MVT::Other, Expand);
411 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 }
Evan Chengae642192007-03-02 23:16:35 +0000413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
415 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000416 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000420 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000422
Evan Chengc7ce29b2009-02-13 22:36:38 +0000423 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000425 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
427 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000428
Evan Cheng223547a2006-01-31 22:28:30 +0000429 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::FABS , MVT::f64, Custom);
431 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000432
433 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::FNEG , MVT::f64, Custom);
435 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000436
Evan Cheng68c47cb2007-01-05 07:55:56 +0000437 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000440
Evan Chengd25e9e82006-02-02 00:28:23 +0000441 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FSIN , MVT::f64, Expand);
443 setOperationAction(ISD::FCOS , MVT::f64, Expand);
444 setOperationAction(ISD::FSIN , MVT::f32, Expand);
445 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446
Chris Lattnera54aa942006-01-29 06:26:08 +0000447 // Expand FP immediates into loads from the stack, except for the special
448 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449 addLegalFPImmediate(APFloat(+0.0)); // xorpd
450 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000451 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000452 // Use SSE for f32, x87 for f64.
453 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
455 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
457 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459
460 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464
465 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
467 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FSIN , MVT::f32, Expand);
471 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472
Nate Begemane1795842008-02-14 08:57:00 +0000473 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474 addLegalFPImmediate(APFloat(+0.0f)); // xorps
475 addLegalFPImmediate(APFloat(+0.0)); // FLD0
476 addLegalFPImmediate(APFloat(+1.0)); // FLD1
477 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
478 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
479
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
482 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000484 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000485 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000486 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
488 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000489
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
491 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
493 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000494
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
497 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000498 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000499 addLegalFPImmediate(APFloat(+0.0)); // FLD0
500 addLegalFPImmediate(APFloat(+1.0)); // FLD1
501 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
502 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000503 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
504 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
505 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
506 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000508
Dale Johannesen59a58732007-08-05 18:49:15 +0000509 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000510 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
512 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
513 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000514 {
515 bool ignored;
516 APFloat TmpFlt(+0.0);
517 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt); // FLD0
520 TmpFlt.changeSign();
521 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
522 APFloat TmpFlt2(+1.0);
523 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt2); // FLD1
526 TmpFlt2.changeSign();
527 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
528 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000529
Evan Chengc7ce29b2009-02-13 22:36:38 +0000530 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
532 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000533 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000534 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000535
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000536 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
539 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FLOG, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
543 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP, MVT::f80, Expand);
545 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000546
Mon P Wangf007a8b2008-11-06 05:31:54 +0000547 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000548 // (for widening) or expand (for scalarization). Then we will selectively
549 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
551 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
552 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
568 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000600 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000601 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
605 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
606 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
607 setTruncStoreAction((MVT::SimpleValueType)VT,
608 (MVT::SimpleValueType)InnerVT, Expand);
609 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
611 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000612 }
613
Evan Chengc7ce29b2009-02-13 22:36:38 +0000614 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
615 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000616 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000617 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
619 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
620 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass, false);
621 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
624 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
625 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
626 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000627
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
629 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
630 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
631 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000632
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
634 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000635
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::AND, MVT::v8i8, Promote);
637 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v4i16, Promote);
639 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v2i32, Promote);
641 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
642 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000643
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::OR, MVT::v8i8, Promote);
645 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v4i16, Promote);
647 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v2i32, Promote);
649 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
650 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000651
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
657 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
658 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000659
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
664 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
665 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
666 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000669
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
671 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
673 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
674 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
677 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
678 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
679 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
682 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
683 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
684 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000685
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000687
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
689 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
690 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
691 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
692 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
693 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
694 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695
696 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
697 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
698 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
699 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
700 setOperationAction(ISD::BIT_CONVERT, MVT::v2f32, Custom);
701 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
702 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000703 }
704
Evan Cheng92722532009-03-26 23:06:32 +0000705 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000707
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
709 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
710 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
711 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
712 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
713 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
714 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
715 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
716 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
717 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
718 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
719 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000720 }
721
Evan Cheng92722532009-03-26 23:06:32 +0000722 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000723 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000724
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000725 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
726 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
730 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000731
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
733 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
734 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
735 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
736 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
737 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
738 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
739 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
740 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
741 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
742 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
743 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
744 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
745 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
746 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
747 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000748
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
752 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000753
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
755 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000759
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
765
Evan Cheng2c3ae372006-04-12 21:21:57 +0000766 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
768 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000770 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000771 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000772 // Do not attempt to custom lower non-128-bit vectors
773 if (!VT.is128BitVector())
774 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::BUILD_VECTOR,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::VECTOR_SHUFFLE,
778 VT.getSimpleVT().SimpleTy, Custom);
779 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
780 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000781 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000782
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
784 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
785 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
786 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
787 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
788 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000789
Nate Begemancdd1eec2008-02-12 22:51:28 +0000790 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
792 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000793 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000794
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000795 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
797 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000798 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000799
800 // Do not attempt to promote non-128-bit vectors
801 if (!VT.is128BitVector()) {
802 continue;
803 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000804
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000813 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000815 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000818
Evan Cheng2c3ae372006-04-12 21:21:57 +0000819 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
821 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
822 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
823 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000824
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
829 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000830 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000832
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000834 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
835 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
836 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
837 setOperationAction(ISD::FRINT, MVT::f32, Legal);
838 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
839 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
840 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
841 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
842 setOperationAction(ISD::FRINT, MVT::f64, Legal);
843 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
844
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 // i8 and i16 vectors are custom , because the source register and source
849 // source memory operand types are not the same width. f32 vectors are
850 // custom since the immediate controlling the insert encodes additional
851 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
853 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
854 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000856
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
858 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
859 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
860 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000861
862 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
864 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000865 }
866 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000867
Nate Begeman30a0de92008-07-17 16:51:19 +0000868 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000870 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000871
David Greene9b9838d2009-06-29 16:47:10 +0000872 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
874 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
875 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
876 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000877
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
879 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
880 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
881 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
882 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
883 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
884 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
885 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
886 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
887 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
888 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
889 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
890 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
891 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
892 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000893
894 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
896 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
897 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
898 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
899 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
900 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
901 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
902 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
903 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
904 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
905 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
906 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
907 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
908 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000909
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
911 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
912 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
913 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000914
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
916 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
917 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
918 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
919 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000920
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
922 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
923 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
924 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
925 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
926 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000927
928#if 0
929 // Not sure we want to do this since there are no 256-bit integer
930 // operations in AVX
931
932 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
933 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
935 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000936
937 // Do not attempt to custom lower non-power-of-2 vectors
938 if (!isPowerOf2_32(VT.getVectorNumElements()))
939 continue;
940
941 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
942 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
944 }
945
946 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
948 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000949 }
David Greene9b9838d2009-06-29 16:47:10 +0000950#endif
951
952#if 0
953 // Not sure we want to do this since there are no 256-bit integer
954 // operations in AVX
955
956 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
957 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
959 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000960
961 if (!VT.is256BitVector()) {
962 continue;
963 }
964 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000974 }
975
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000977#endif
978 }
979
Evan Cheng6be2c582006-04-05 23:38:46 +0000980 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000982
Bill Wendling74c37652008-12-09 22:08:41 +0000983 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000988 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000989
Eli Friedman962f5492010-06-02 19:35:46 +0000990 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
991 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000992 //
Eli Friedman962f5492010-06-02 19:35:46 +0000993 // FIXME: We really should do custom legalization for addition and
994 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
995 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000996 if (Subtarget->is64Bit()) {
997 setOperationAction(ISD::SADDO, MVT::i64, Custom);
998 setOperationAction(ISD::UADDO, MVT::i64, Custom);
999 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
1000 setOperationAction(ISD::USUBO, MVT::i64, Custom);
1001 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1002 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001003
Evan Chengd54f2d52009-03-31 19:38:51 +00001004 if (!Subtarget->is64Bit()) {
1005 // These libcalls are not available in 32-bit.
1006 setLibcallName(RTLIB::SHL_I128, 0);
1007 setLibcallName(RTLIB::SRL_I128, 0);
1008 setLibcallName(RTLIB::SRA_I128, 0);
1009 }
1010
Evan Cheng206ee9d2006-07-07 08:33:52 +00001011 // We have target-specific dag combine patterns for the following nodes:
1012 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001013 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001014 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001015 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001016 setTargetDAGCombine(ISD::SHL);
1017 setTargetDAGCombine(ISD::SRA);
1018 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001019 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001020 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001021 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001022 if (Subtarget->is64Bit())
1023 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001024
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001025 computeRegisterProperties();
1026
Evan Cheng87ed7162006-02-14 08:25:08 +00001027 // FIXME: These should be based on subtarget info. Plus, the values should
1028 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001029 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001030 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001031 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001032 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001033 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001034}
1035
Scott Michel5b8f82e2008-03-10 15:42:14 +00001036
Owen Anderson825b72b2009-08-11 20:47:22 +00001037MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1038 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001039}
1040
1041
Evan Cheng29286502008-01-23 23:17:41 +00001042/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1043/// the desired ByVal argument alignment.
1044static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1045 if (MaxAlign == 16)
1046 return;
1047 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1048 if (VTy->getBitWidth() == 128)
1049 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001050 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1051 unsigned EltAlign = 0;
1052 getMaxByValAlign(ATy->getElementType(), EltAlign);
1053 if (EltAlign > MaxAlign)
1054 MaxAlign = EltAlign;
1055 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1056 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1057 unsigned EltAlign = 0;
1058 getMaxByValAlign(STy->getElementType(i), EltAlign);
1059 if (EltAlign > MaxAlign)
1060 MaxAlign = EltAlign;
1061 if (MaxAlign == 16)
1062 break;
1063 }
1064 }
1065 return;
1066}
1067
1068/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1069/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001070/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1071/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001072unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001073 if (Subtarget->is64Bit()) {
1074 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001075 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001076 if (TyAlign > 8)
1077 return TyAlign;
1078 return 8;
1079 }
1080
Evan Cheng29286502008-01-23 23:17:41 +00001081 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001082 if (Subtarget->hasSSE1())
1083 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001084 return Align;
1085}
Chris Lattner2b02a442007-02-25 08:29:00 +00001086
Evan Chengf0df0312008-05-15 08:39:06 +00001087/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001088/// and store operations as a result of memset, memcpy, and memmove
1089/// lowering. If DstAlign is zero that means it's safe to destination
1090/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1091/// means there isn't a need to check it against alignment requirement,
1092/// probably because the source does not need to be loaded. If
1093/// 'NonScalarIntSafe' is true, that means it's safe to return a
1094/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1095/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1096/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001097/// It returns EVT::Other if the type should be determined using generic
1098/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001099EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001100X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1101 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001102 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001103 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001104 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001105 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1106 // linux. This is because the stack realignment code can't handle certain
1107 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001108 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001109 if (NonScalarIntSafe &&
1110 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001111 if (Size >= 16 &&
1112 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001113 ((DstAlign == 0 || DstAlign >= 16) &&
1114 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001115 Subtarget->getStackAlignment() >= 16) {
1116 if (Subtarget->hasSSE2())
1117 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001118 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001119 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001120 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001121 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001122 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001123 Subtarget->hasSSE2()) {
1124 // Do not use f64 to lower memcpy if source is string constant. It's
1125 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001126 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001127 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001128 }
Evan Chengf0df0312008-05-15 08:39:06 +00001129 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001130 return MVT::i64;
1131 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001132}
1133
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001134/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1135/// current function. The returned value is a member of the
1136/// MachineJumpTableInfo::JTEntryKind enum.
1137unsigned X86TargetLowering::getJumpTableEncoding() const {
1138 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1139 // symbol.
1140 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1141 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001142 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001143
1144 // Otherwise, use the normal jump table encoding heuristics.
1145 return TargetLowering::getJumpTableEncoding();
1146}
1147
Chris Lattner589c6f62010-01-26 06:28:43 +00001148/// getPICBaseSymbol - Return the X86-32 PIC base.
1149MCSymbol *
1150X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1151 MCContext &Ctx) const {
1152 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001153 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1154 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001155}
1156
1157
Chris Lattnerc64daab2010-01-26 05:02:42 +00001158const MCExpr *
1159X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1160 const MachineBasicBlock *MBB,
1161 unsigned uid,MCContext &Ctx) const{
1162 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1163 Subtarget->isPICStyleGOT());
1164 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1165 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001166 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1167 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001168}
1169
Evan Chengcc415862007-11-09 01:32:10 +00001170/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1171/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001172SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001173 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001174 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001175 // This doesn't have DebugLoc associated with it, but is not really the
1176 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001177 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001178 return Table;
1179}
1180
Chris Lattner589c6f62010-01-26 06:28:43 +00001181/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1182/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1183/// MCExpr.
1184const MCExpr *X86TargetLowering::
1185getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1186 MCContext &Ctx) const {
1187 // X86-64 uses RIP relative addressing based on the jump table label.
1188 if (Subtarget->isPICStyleRIPRel())
1189 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1190
1191 // Otherwise, the reference is relative to the PIC base.
1192 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1193}
1194
Bill Wendlingb4202b82009-07-01 18:50:55 +00001195/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001196unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001197 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001198}
1199
Chris Lattner2b02a442007-02-25 08:29:00 +00001200//===----------------------------------------------------------------------===//
1201// Return Value Calling Convention Implementation
1202//===----------------------------------------------------------------------===//
1203
Chris Lattner59ed56b2007-02-28 04:55:35 +00001204#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001205
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001206bool
1207X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1208 const SmallVectorImpl<EVT> &OutTys,
1209 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmand858e902010-04-17 15:26:15 +00001210 SelectionDAG &DAG) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001211 SmallVector<CCValAssign, 16> RVLocs;
1212 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1213 RVLocs, *DAG.getContext());
1214 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1215}
1216
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217SDValue
1218X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001219 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001220 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001221 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001222 MachineFunction &MF = DAG.getMachineFunction();
1223 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001224
Chris Lattner9774c912007-02-27 05:28:59 +00001225 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001226 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1227 RVLocs, *DAG.getContext());
1228 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001229
Evan Chengdcea1632010-02-04 02:40:39 +00001230 // Add the regs to the liveout set for the function.
1231 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1232 for (unsigned i = 0; i != RVLocs.size(); ++i)
1233 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1234 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001235
Dan Gohman475871a2008-07-27 21:46:04 +00001236 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001237
Dan Gohman475871a2008-07-27 21:46:04 +00001238 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001239 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1240 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001241 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1242 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001243
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001244 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001245 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1246 CCValAssign &VA = RVLocs[i];
1247 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001248 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001249
Chris Lattner447ff682008-03-11 03:23:40 +00001250 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1251 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001252 if (VA.getLocReg() == X86::ST0 ||
1253 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001254 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1255 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001256 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001258 RetOps.push_back(ValToCopy);
1259 // Don't emit a copytoreg.
1260 continue;
1261 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001262
Evan Cheng242b38b2009-02-23 09:03:22 +00001263 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1264 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001265 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001266 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001267 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001268 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001269 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001270 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001271 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001272 }
1273
Dale Johannesendd64c412009-02-04 00:33:20 +00001274 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001275 Flag = Chain.getValue(1);
1276 }
Dan Gohman61a92132008-04-21 23:59:07 +00001277
1278 // The x86-64 ABI for returning structs by value requires that we copy
1279 // the sret argument into %rax for the return. We saved the argument into
1280 // a virtual register in the entry block, so now we copy the value out
1281 // and into %rax.
1282 if (Subtarget->is64Bit() &&
1283 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1284 MachineFunction &MF = DAG.getMachineFunction();
1285 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1286 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001287 assert(Reg &&
1288 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001289 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001290
Dale Johannesendd64c412009-02-04 00:33:20 +00001291 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001292 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001293
1294 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001295 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001296 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001297
Chris Lattner447ff682008-03-11 03:23:40 +00001298 RetOps[0] = Chain; // Update chain.
1299
1300 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001301 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001302 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001303
1304 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001305 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001306}
1307
Dan Gohman98ca4f22009-08-05 01:29:28 +00001308/// LowerCallResult - Lower the result values of a call into the
1309/// appropriate copies out of appropriate physical registers.
1310///
1311SDValue
1312X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001313 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001314 const SmallVectorImpl<ISD::InputArg> &Ins,
1315 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001316 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001317
Chris Lattnere32bbf62007-02-28 07:09:55 +00001318 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001319 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001320 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001321 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001322 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001323 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001324
Chris Lattner3085e152007-02-25 08:59:22 +00001325 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001326 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001327 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001328 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001329
Torok Edwin3f142c32009-02-01 18:15:56 +00001330 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001331 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001332 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001333 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001334 }
1335
Chris Lattner8e6da152008-03-10 21:08:41 +00001336 // If this is a call to a function that returns an fp value on the floating
1337 // point stack, but where we prefer to use the value in xmm registers, copy
1338 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001339 if ((VA.getLocReg() == X86::ST0 ||
1340 VA.getLocReg() == X86::ST1) &&
1341 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001342 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001343 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001344
Evan Cheng79fb3b42009-02-20 20:43:02 +00001345 SDValue Val;
1346 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001347 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1348 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1349 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001351 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001352 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1353 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001354 } else {
1355 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001356 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001357 Val = Chain.getValue(0);
1358 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001359 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1360 } else {
1361 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1362 CopyVT, InFlag).getValue(1);
1363 Val = Chain.getValue(0);
1364 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001365 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001366
Dan Gohman37eed792009-02-04 17:28:58 +00001367 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001368 // Round the F80 the right size, which also moves to the appropriate xmm
1369 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001370 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001371 // This truncation won't change the value.
1372 DAG.getIntPtrConstant(1));
1373 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001374
Dan Gohman98ca4f22009-08-05 01:29:28 +00001375 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001376 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001377
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001379}
1380
1381
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001382//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001383// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001384//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001385// StdCall calling convention seems to be standard for many Windows' API
1386// routines and around. It differs from C calling convention just a little:
1387// callee should clean up the stack, not caller. Symbols should be also
1388// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001389// For info on fast calling convention see Fast Calling Convention (tail call)
1390// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001391
Dan Gohman98ca4f22009-08-05 01:29:28 +00001392/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001393/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001394static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1395 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001396 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001397
Dan Gohman98ca4f22009-08-05 01:29:28 +00001398 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001399}
1400
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001401/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001402/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001403static bool
1404ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1405 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001406 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001407
Dan Gohman98ca4f22009-08-05 01:29:28 +00001408 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001409}
1410
Dan Gohman095cc292008-09-13 01:54:27 +00001411/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1412/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001413CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001414 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001415 if (CC == CallingConv::GHC)
1416 return CC_X86_64_GHC;
1417 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001418 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001419 else
1420 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001421 }
1422
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 if (CC == CallingConv::X86_FastCall)
1424 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001425 else if (CC == CallingConv::X86_ThisCall)
1426 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001427 else if (CC == CallingConv::Fast)
1428 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001429 else if (CC == CallingConv::GHC)
1430 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001431 else
1432 return CC_X86_32_C;
1433}
1434
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001435/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1436/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001437/// the specific parameter attribute. The copy will be passed as a byval
1438/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001439static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001440CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001441 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1442 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001443 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001444 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001445 /*isVolatile*/false, /*AlwaysInline=*/true,
1446 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001447}
1448
Chris Lattner29689432010-03-11 00:22:57 +00001449/// IsTailCallConvention - Return true if the calling convention is one that
1450/// supports tail call optimization.
1451static bool IsTailCallConvention(CallingConv::ID CC) {
1452 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1453}
1454
Evan Cheng0c439eb2010-01-27 00:07:07 +00001455/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1456/// a tailcall target by changing its ABI.
1457static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001458 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001459}
1460
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461SDValue
1462X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001463 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001464 const SmallVectorImpl<ISD::InputArg> &Ins,
1465 DebugLoc dl, SelectionDAG &DAG,
1466 const CCValAssign &VA,
1467 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001468 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001469 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001471 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001472 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001473 EVT ValVT;
1474
1475 // If value is passed by pointer we have address passed instead of the value
1476 // itself.
1477 if (VA.getLocInfo() == CCValAssign::Indirect)
1478 ValVT = VA.getLocVT();
1479 else
1480 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001481
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001482 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001483 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001484 // In case of tail call optimization mark all arguments mutable. Since they
1485 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001486 if (Flags.isByVal()) {
1487 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1488 VA.getLocMemOffset(), isImmutable, false);
1489 return DAG.getFrameIndex(FI, getPointerTy());
1490 } else {
1491 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1492 VA.getLocMemOffset(), isImmutable, false);
1493 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1494 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001495 PseudoSourceValue::getFixedStack(FI), 0,
1496 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001497 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001498}
1499
Dan Gohman475871a2008-07-27 21:46:04 +00001500SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001502 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001503 bool isVarArg,
1504 const SmallVectorImpl<ISD::InputArg> &Ins,
1505 DebugLoc dl,
1506 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001507 SmallVectorImpl<SDValue> &InVals)
1508 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001509 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001510 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001511
Gordon Henriksen86737662008-01-05 16:56:59 +00001512 const Function* Fn = MF.getFunction();
1513 if (Fn->hasExternalLinkage() &&
1514 Subtarget->isTargetCygMing() &&
1515 Fn->getName() == "main")
1516 FuncInfo->setForceFramePointer(true);
1517
Evan Cheng1bc78042006-04-26 01:20:17 +00001518 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001519 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001520 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001521
Chris Lattner29689432010-03-11 00:22:57 +00001522 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1523 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001524
Chris Lattner638402b2007-02-28 07:00:42 +00001525 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001526 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001527 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1528 ArgLocs, *DAG.getContext());
1529 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001530
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001532 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001533 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1534 CCValAssign &VA = ArgLocs[i];
1535 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1536 // places.
1537 assert(VA.getValNo() != LastVal &&
1538 "Don't support value assigned to multiple locs yet");
1539 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001540
Chris Lattnerf39f7712007-02-28 05:46:49 +00001541 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001542 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001543 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001544 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001545 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001547 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001548 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001549 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001551 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001552 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001553 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001554 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1555 RC = X86::VR64RegisterClass;
1556 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001557 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001558
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001559 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001560 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Chris Lattnerf39f7712007-02-28 05:46:49 +00001562 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1563 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1564 // right size.
1565 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001566 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001567 DAG.getValueType(VA.getValVT()));
1568 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001569 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001570 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001571 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001572 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001574 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001575 // Handle MMX values passed in XMM regs.
1576 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1578 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001579 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1580 } else
1581 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001582 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001583 } else {
1584 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001586 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001587
1588 // If value is passed via pointer - do a load.
1589 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001590 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1591 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001592
Dan Gohman98ca4f22009-08-05 01:29:28 +00001593 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001594 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001595
Dan Gohman61a92132008-04-21 23:59:07 +00001596 // The x86-64 ABI for returning structs by value requires that we copy
1597 // the sret argument into %rax for the return. Save the argument into
1598 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001599 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001600 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1601 unsigned Reg = FuncInfo->getSRetReturnReg();
1602 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001603 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001604 FuncInfo->setSRetReturnReg(Reg);
1605 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001607 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001608 }
1609
Chris Lattnerf39f7712007-02-28 05:46:49 +00001610 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001611 // Align stack specially for tail calls.
1612 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001613 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001614
Evan Cheng1bc78042006-04-26 01:20:17 +00001615 // If the function takes variable number of arguments, make a frame index for
1616 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001617 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001618 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1619 CallConv != CallingConv::X86_ThisCall)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001620 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,
1621 true, false));
Gordon Henriksen86737662008-01-05 16:56:59 +00001622 }
1623 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001624 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1625
1626 // FIXME: We should really autogenerate these arrays
1627 static const unsigned GPR64ArgRegsWin64[] = {
1628 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001629 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001630 static const unsigned XMMArgRegsWin64[] = {
1631 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1632 };
1633 static const unsigned GPR64ArgRegs64Bit[] = {
1634 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1635 };
1636 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001637 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1638 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1639 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001640 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1641
1642 if (IsWin64) {
1643 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1644 GPR64ArgRegs = GPR64ArgRegsWin64;
1645 XMMArgRegs = XMMArgRegsWin64;
1646 } else {
1647 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1648 GPR64ArgRegs = GPR64ArgRegs64Bit;
1649 XMMArgRegs = XMMArgRegs64Bit;
1650 }
1651 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1652 TotalNumIntRegs);
1653 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1654 TotalNumXMMRegs);
1655
Devang Patel578efa92009-06-05 21:57:13 +00001656 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001657 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001658 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001659 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001660 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001661 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001662 // Kernel mode asks for SSE to be disabled, so don't push them
1663 // on the stack.
1664 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001665
Gordon Henriksen86737662008-01-05 16:56:59 +00001666 // For X86-64, if there are vararg parameters that are passed via
1667 // registers, then we must store them to their spots on the stack so they
1668 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001669 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1670 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1671 FuncInfo->setRegSaveFrameIndex(
1672 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1673 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001674
Gordon Henriksen86737662008-01-05 16:56:59 +00001675 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001676 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001677 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1678 getPointerTy());
1679 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001680 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001681 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1682 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001683 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1684 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001686 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001687 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001688 PseudoSourceValue::getFixedStack(
1689 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001690 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001691 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001692 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001694
Dan Gohmanface41a2009-08-16 21:24:25 +00001695 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1696 // Now store the XMM (fp + vector) parameter registers.
1697 SmallVector<SDValue, 11> SaveXMMOps;
1698 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001699
Dan Gohmanface41a2009-08-16 21:24:25 +00001700 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1701 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1702 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001703
Dan Gohman1e93df62010-04-17 14:41:14 +00001704 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1705 FuncInfo->getRegSaveFrameIndex()));
1706 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1707 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001708
Dan Gohmanface41a2009-08-16 21:24:25 +00001709 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1710 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1711 X86::VR128RegisterClass);
1712 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1713 SaveXMMOps.push_back(Val);
1714 }
1715 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1716 MVT::Other,
1717 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001719
1720 if (!MemOps.empty())
1721 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1722 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001723 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001724 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001725
Gordon Henriksen86737662008-01-05 16:56:59 +00001726 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001727 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001728 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001729 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001730 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001731 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001732 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001733 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001734 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001735
Gordon Henriksen86737662008-01-05 16:56:59 +00001736 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001737 // RegSaveFrameIndex is X86-64 only.
1738 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001739 if (CallConv == CallingConv::X86_FastCall ||
1740 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001741 // fastcc functions can't have varargs.
1742 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001743 }
Evan Cheng25caf632006-05-23 21:06:34 +00001744
Dan Gohman98ca4f22009-08-05 01:29:28 +00001745 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001746}
1747
Dan Gohman475871a2008-07-27 21:46:04 +00001748SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1750 SDValue StackPtr, SDValue Arg,
1751 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001752 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001753 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001754 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001755 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001756 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001757 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001758 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001759 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001760 }
Dale Johannesenace16102009-02-03 19:33:06 +00001761 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001762 PseudoSourceValue::getStack(), LocMemOffset,
1763 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001764}
1765
Bill Wendling64e87322009-01-16 19:25:27 +00001766/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001767/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001768SDValue
1769X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001770 SDValue &OutRetAddr, SDValue Chain,
1771 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001772 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001773 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001774 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001775 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001776
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001777 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001778 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001779 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001780}
1781
1782/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1783/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001784static SDValue
1785EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001786 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001787 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001788 // Store the return address to the appropriate stack slot.
1789 if (!FPDiff) return Chain;
1790 // Calculate the new stack slot for the return address.
1791 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001792 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001793 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001794 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001795 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001796 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001797 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1798 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001799 return Chain;
1800}
1801
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001803X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001804 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001805 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 const SmallVectorImpl<ISD::OutputArg> &Outs,
1807 const SmallVectorImpl<ISD::InputArg> &Ins,
1808 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001809 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001810 MachineFunction &MF = DAG.getMachineFunction();
1811 bool Is64Bit = Subtarget->is64Bit();
1812 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001813 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001814
Evan Cheng5f941932010-02-05 02:21:12 +00001815 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001816 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001817 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1818 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001819 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001820
1821 // Sibcalls are automatically detected tailcalls which do not require
1822 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001823 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001824 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001825
1826 if (isTailCall)
1827 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001828 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001829
Chris Lattner29689432010-03-11 00:22:57 +00001830 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1831 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001832
Chris Lattner638402b2007-02-28 07:00:42 +00001833 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001834 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1836 ArgLocs, *DAG.getContext());
1837 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Chris Lattner423c5f42007-02-28 05:31:48 +00001839 // Get a count of how many bytes are to be pushed on the stack.
1840 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001841 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001842 // This is a sibcall. The memory operands are available in caller's
1843 // own caller's stack.
1844 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001845 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001846 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001847
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001849 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001850 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001851 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001852 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1853 FPDiff = NumBytesCallerPushed - NumBytes;
1854
1855 // Set the delta of movement of the returnaddr stackslot.
1856 // But only set if delta is greater than previous delta.
1857 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1858 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1859 }
1860
Evan Chengf22f9b32010-02-06 03:28:46 +00001861 if (!IsSibcall)
1862 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001863
Dan Gohman475871a2008-07-27 21:46:04 +00001864 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001865 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001866 if (isTailCall && FPDiff)
1867 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1868 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001869
Dan Gohman475871a2008-07-27 21:46:04 +00001870 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1871 SmallVector<SDValue, 8> MemOpChains;
1872 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001873
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001874 // Walk the register/memloc assignments, inserting copies/loads. In the case
1875 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001876 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1877 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001878 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001879 SDValue Arg = Outs[i].Val;
1880 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001881 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001882
Chris Lattner423c5f42007-02-28 05:31:48 +00001883 // Promote the value if needed.
1884 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001885 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001886 case CCValAssign::Full: break;
1887 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001888 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001889 break;
1890 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001891 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001892 break;
1893 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001894 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1895 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1897 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1898 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001899 } else
1900 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1901 break;
1902 case CCValAssign::BCvt:
1903 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001904 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001905 case CCValAssign::Indirect: {
1906 // Store the argument.
1907 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001908 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001909 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001910 PseudoSourceValue::getFixedStack(FI), 0,
1911 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001912 Arg = SpillSlot;
1913 break;
1914 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001915 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001916
Chris Lattner423c5f42007-02-28 05:31:48 +00001917 if (VA.isRegLoc()) {
1918 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001919 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001920 assert(VA.isMemLoc());
1921 if (StackPtr.getNode() == 0)
1922 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1923 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1924 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001925 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001926 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001927
Evan Cheng32fe1032006-05-25 00:59:30 +00001928 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001930 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001931
Evan Cheng347d5f72006-04-28 21:29:37 +00001932 // Build a sequence of copy-to-reg nodes chained together with token chain
1933 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001934 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001935 // Tail call byval lowering might overwrite argument registers so in case of
1936 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001937 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001938 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001939 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001940 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001941 InFlag = Chain.getValue(1);
1942 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001943
Chris Lattner88e1fd52009-07-09 04:24:46 +00001944 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001945 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1946 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001948 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1949 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001950 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001951 InFlag);
1952 InFlag = Chain.getValue(1);
1953 } else {
1954 // If we are tail calling and generating PIC/GOT style code load the
1955 // address of the callee into ECX. The value in ecx is used as target of
1956 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1957 // for tail calls on PIC/GOT architectures. Normally we would just put the
1958 // address of GOT into ebx and then call target@PLT. But for tail calls
1959 // ebx would be restored (since ebx is callee saved) before jumping to the
1960 // target@PLT.
1961
1962 // Note: The actual moving to ECX is done further down.
1963 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1964 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1965 !G->getGlobal()->hasProtectedVisibility())
1966 Callee = LowerGlobalAddress(Callee, DAG);
1967 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001968 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001969 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001970 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001971
Gordon Henriksen86737662008-01-05 16:56:59 +00001972 if (Is64Bit && isVarArg) {
1973 // From AMD64 ABI document:
1974 // For calls that may call functions that use varargs or stdargs
1975 // (prototype-less calls or calls to functions containing ellipsis (...) in
1976 // the declaration) %al is used as hidden argument to specify the number
1977 // of SSE registers used. The contents of %al do not need to match exactly
1978 // the number of registers, but must be an ubound on the number of SSE
1979 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001980
1981 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001982 // Count the number of XMM registers allocated.
1983 static const unsigned XMMArgRegs[] = {
1984 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1985 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1986 };
1987 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001988 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001989 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001990
Dale Johannesendd64c412009-02-04 00:33:20 +00001991 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001993 InFlag = Chain.getValue(1);
1994 }
1995
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001996
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001997 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001998 if (isTailCall) {
1999 // Force all the incoming stack arguments to be loaded from the stack
2000 // before any new outgoing arguments are stored to the stack, because the
2001 // outgoing stack slots may alias the incoming argument stack slots, and
2002 // the alias isn't otherwise explicit. This is slightly more conservative
2003 // than necessary, because it means that each store effectively depends
2004 // on every argument instead of just those arguments it would clobber.
2005 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2006
Dan Gohman475871a2008-07-27 21:46:04 +00002007 SmallVector<SDValue, 8> MemOpChains2;
2008 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002009 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002010 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002011 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002012 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002013 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2014 CCValAssign &VA = ArgLocs[i];
2015 if (VA.isRegLoc())
2016 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002017 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002018 SDValue Arg = Outs[i].Val;
2019 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002020 // Create frame index.
2021 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002022 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002023 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002024 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002025
Duncan Sands276dcbd2008-03-21 09:14:45 +00002026 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002027 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002028 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002029 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002030 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002031 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002032 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002033
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2035 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002036 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002037 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002038 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002039 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002040 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002041 PseudoSourceValue::getFixedStack(FI), 0,
2042 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002043 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 }
2045 }
2046
2047 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002048 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002049 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002050
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002051 // Copy arguments to their registers.
2052 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002053 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002054 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002055 InFlag = Chain.getValue(1);
2056 }
Dan Gohman475871a2008-07-27 21:46:04 +00002057 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002058
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002060 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002061 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002062 }
2063
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002064 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2065 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2066 // In the 64-bit large code model, we have to make all calls
2067 // through a register, since the call instruction's 32-bit
2068 // pc-relative offset may not be large enough to hold the whole
2069 // address.
2070 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002071 // If the callee is a GlobalAddress node (quite common, every direct call
2072 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2073 // it.
2074
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002075 // We should use extra load for direct calls to dllimported functions in
2076 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002077 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002078 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002079 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002080
Chris Lattner48a7d022009-07-09 05:02:21 +00002081 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2082 // external symbols most go through the PLT in PIC mode. If the symbol
2083 // has hidden or protected visibility, or if it is static or local, then
2084 // we don't need to use the PLT - we can directly call it.
2085 if (Subtarget->isTargetELF() &&
2086 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002087 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002088 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002089 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002090 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2091 Subtarget->getDarwinVers() < 9) {
2092 // PC-relative references to external symbols should go through $stub,
2093 // unless we're building with the leopard linker or later, which
2094 // automatically synthesizes these stubs.
2095 OpFlags = X86II::MO_DARWIN_STUB;
2096 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002097
Chris Lattner74e726e2009-07-09 05:27:35 +00002098 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002099 G->getOffset(), OpFlags);
2100 }
Bill Wendling056292f2008-09-16 21:48:12 +00002101 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002102 unsigned char OpFlags = 0;
2103
2104 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2105 // symbols should go through the PLT.
2106 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002107 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002108 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002109 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002110 Subtarget->getDarwinVers() < 9) {
2111 // PC-relative references to external symbols should go through $stub,
2112 // unless we're building with the leopard linker or later, which
2113 // automatically synthesizes these stubs.
2114 OpFlags = X86II::MO_DARWIN_STUB;
2115 }
Eric Christopherfd179292009-08-27 18:07:15 +00002116
Chris Lattner48a7d022009-07-09 05:02:21 +00002117 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2118 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002119 }
2120
Chris Lattnerd96d0722007-02-25 06:40:16 +00002121 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002123 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002124
Evan Chengf22f9b32010-02-06 03:28:46 +00002125 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002126 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2127 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002128 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002129 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002130
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002131 Ops.push_back(Chain);
2132 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002133
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002136
Gordon Henriksen86737662008-01-05 16:56:59 +00002137 // Add argument registers to the end of the list so that they are known live
2138 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002139 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2140 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2141 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002142
Evan Cheng586ccac2008-03-18 23:36:35 +00002143 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002145 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2146
2147 // Add an implicit use of AL for x86 vararg functions.
2148 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002150
Gabor Greifba36cb52008-08-28 21:40:38 +00002151 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002152 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002153
Dan Gohman98ca4f22009-08-05 01:29:28 +00002154 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002155 // We used to do:
2156 //// If this is the first return lowered for this function, add the regs
2157 //// to the liveout set for the function.
2158 // This isn't right, although it's probably harmless on x86; liveouts
2159 // should be computed from returns not tail calls. Consider a void
2160 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 return DAG.getNode(X86ISD::TC_RETURN, dl,
2162 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002163 }
2164
Dale Johannesenace16102009-02-03 19:33:06 +00002165 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002166 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002167
Chris Lattner2d297092006-05-23 18:50:38 +00002168 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002169 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002170 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002171 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002172 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002173 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002174 // pops the hidden struct pointer, so we have to push it back.
2175 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002176 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002177 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002178 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002179
Gordon Henriksenae636f82008-01-03 16:47:34 +00002180 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002181 if (!IsSibcall) {
2182 Chain = DAG.getCALLSEQ_END(Chain,
2183 DAG.getIntPtrConstant(NumBytes, true),
2184 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2185 true),
2186 InFlag);
2187 InFlag = Chain.getValue(1);
2188 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002189
Chris Lattner3085e152007-02-25 08:59:22 +00002190 // Handle result values, copying them out of physregs into vregs that we
2191 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002192 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2193 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002194}
2195
Evan Cheng25ab6902006-09-08 06:48:29 +00002196
2197//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002198// Fast Calling Convention (tail call) implementation
2199//===----------------------------------------------------------------------===//
2200
2201// Like std call, callee cleans arguments, convention except that ECX is
2202// reserved for storing the tail called function address. Only 2 registers are
2203// free for argument passing (inreg). Tail call optimization is performed
2204// provided:
2205// * tailcallopt is enabled
2206// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002207// On X86_64 architecture with GOT-style position independent code only local
2208// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002209// To keep the stack aligned according to platform abi the function
2210// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2211// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002212// If a tail called function callee has more arguments than the caller the
2213// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002214// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002215// original REtADDR, but before the saved framepointer or the spilled registers
2216// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2217// stack layout:
2218// arg1
2219// arg2
2220// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002221// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002222// move area ]
2223// (possible EBP)
2224// ESI
2225// EDI
2226// local1 ..
2227
2228/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2229/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002230unsigned
2231X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2232 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002233 MachineFunction &MF = DAG.getMachineFunction();
2234 const TargetMachine &TM = MF.getTarget();
2235 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2236 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002237 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002238 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002239 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002240 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2241 // Number smaller than 12 so just add the difference.
2242 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2243 } else {
2244 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002245 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002246 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002247 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002248 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002249}
2250
Evan Cheng5f941932010-02-05 02:21:12 +00002251/// MatchingStackOffset - Return true if the given stack call argument is
2252/// already available in the same position (relatively) of the caller's
2253/// incoming argument stack.
2254static
2255bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2256 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2257 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002258 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2259 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002260 if (Arg.getOpcode() == ISD::CopyFromReg) {
2261 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2262 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2263 return false;
2264 MachineInstr *Def = MRI->getVRegDef(VR);
2265 if (!Def)
2266 return false;
2267 if (!Flags.isByVal()) {
2268 if (!TII->isLoadFromStackSlot(Def, FI))
2269 return false;
2270 } else {
2271 unsigned Opcode = Def->getOpcode();
2272 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2273 Def->getOperand(1).isFI()) {
2274 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002275 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002276 } else
2277 return false;
2278 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002279 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2280 if (Flags.isByVal())
2281 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002282 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002283 // define @foo(%struct.X* %A) {
2284 // tail call @bar(%struct.X* byval %A)
2285 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002286 return false;
2287 SDValue Ptr = Ld->getBasePtr();
2288 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2289 if (!FINode)
2290 return false;
2291 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002292 } else
2293 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002294
Evan Cheng4cae1332010-03-05 08:38:04 +00002295 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002296 if (!MFI->isFixedObjectIndex(FI))
2297 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002298 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002299}
2300
Dan Gohman98ca4f22009-08-05 01:29:28 +00002301/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2302/// for tail call optimization. Targets which want to do tail call
2303/// optimization should implement this function.
2304bool
2305X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002306 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002307 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002308 bool isCalleeStructRet,
2309 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002310 const SmallVectorImpl<ISD::OutputArg> &Outs,
2311 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002312 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002313 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002314 CalleeCC != CallingConv::C)
2315 return false;
2316
Evan Cheng7096ae42010-01-29 06:45:59 +00002317 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002318 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002319 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002320 CallingConv::ID CallerCC = CallerF->getCallingConv();
2321 bool CCMatch = CallerCC == CalleeCC;
2322
Dan Gohman1797ed52010-02-08 20:27:50 +00002323 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002324 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002325 return true;
2326 return false;
2327 }
2328
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002329 // Look for obvious safe cases to perform tail call optimization that do not
2330 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002331
Evan Cheng2c12cb42010-03-26 16:26:03 +00002332 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2333 // emit a special epilogue.
2334 if (RegInfo->needsStackRealignment(MF))
2335 return false;
2336
Evan Cheng3c262ee2010-03-26 02:13:13 +00002337 // Do not sibcall optimize vararg calls unless the call site is not passing any
2338 // arguments.
2339 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002340 return false;
2341
Evan Chenga375d472010-03-15 18:54:48 +00002342 // Also avoid sibcall optimization if either caller or callee uses struct
2343 // return semantics.
2344 if (isCalleeStructRet || isCallerStructRet)
2345 return false;
2346
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002347 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2348 // Therefore if it's not used by the call it is not safe to optimize this into
2349 // a sibcall.
2350 bool Unused = false;
2351 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2352 if (!Ins[i].Used) {
2353 Unused = true;
2354 break;
2355 }
2356 }
2357 if (Unused) {
2358 SmallVector<CCValAssign, 16> RVLocs;
2359 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2360 RVLocs, *DAG.getContext());
2361 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002362 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002363 CCValAssign &VA = RVLocs[i];
2364 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2365 return false;
2366 }
2367 }
2368
Evan Cheng13617962010-04-30 01:12:32 +00002369 // If the calling conventions do not match, then we'd better make sure the
2370 // results are returned in the same way as what the caller expects.
2371 if (!CCMatch) {
2372 SmallVector<CCValAssign, 16> RVLocs1;
2373 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2374 RVLocs1, *DAG.getContext());
2375 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2376
2377 SmallVector<CCValAssign, 16> RVLocs2;
2378 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2379 RVLocs2, *DAG.getContext());
2380 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2381
2382 if (RVLocs1.size() != RVLocs2.size())
2383 return false;
2384 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2385 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2386 return false;
2387 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2388 return false;
2389 if (RVLocs1[i].isRegLoc()) {
2390 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2391 return false;
2392 } else {
2393 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2394 return false;
2395 }
2396 }
2397 }
2398
Evan Chenga6bff982010-01-30 01:22:00 +00002399 // If the callee takes no arguments then go on to check the results of the
2400 // call.
2401 if (!Outs.empty()) {
2402 // Check if stack adjustment is needed. For now, do not do this if any
2403 // argument is passed on the stack.
2404 SmallVector<CCValAssign, 16> ArgLocs;
2405 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2406 ArgLocs, *DAG.getContext());
2407 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002408 if (CCInfo.getNextStackOffset()) {
2409 MachineFunction &MF = DAG.getMachineFunction();
2410 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2411 return false;
2412 if (Subtarget->isTargetWin64())
2413 // Win64 ABI has additional complications.
2414 return false;
2415
2416 // Check if the arguments are already laid out in the right way as
2417 // the caller's fixed stack objects.
2418 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002419 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2420 const X86InstrInfo *TII =
2421 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002422 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2423 CCValAssign &VA = ArgLocs[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002424 SDValue Arg = Outs[i].Val;
2425 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002426 if (VA.getLocInfo() == CCValAssign::Indirect)
2427 return false;
2428 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002429 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2430 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002431 return false;
2432 }
2433 }
2434 }
Evan Cheng9c044672010-05-29 01:35:22 +00002435
2436 // If the tailcall address may be in a register, then make sure it's
2437 // possible to register allocate for it. In 32-bit, the call address can
2438 // only target EAX, EDX, or ECX since the tail call must be scheduled after
2439 // callee-saved registers are restored. In 64-bit, it's RAX, RCX, RDX, RSI,
2440 // RDI, R8, R9, R11.
2441 if (!isa<GlobalAddressSDNode>(Callee) &&
2442 !isa<ExternalSymbolSDNode>(Callee)) {
2443 unsigned Limit = Subtarget->is64Bit() ? 8 : 3;
2444 unsigned NumInRegs = 0;
2445 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2446 CCValAssign &VA = ArgLocs[i];
2447 if (VA.isRegLoc()) {
2448 if (++NumInRegs == Limit)
2449 return false;
2450 }
2451 }
2452 }
Evan Chenga6bff982010-01-30 01:22:00 +00002453 }
Evan Chengb1712452010-01-27 06:25:16 +00002454
Evan Cheng86809cc2010-02-03 03:28:02 +00002455 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002456}
2457
Dan Gohman3df24e62008-09-03 23:12:08 +00002458FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +00002459X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Chengddc419c2010-01-26 19:04:47 +00002460 DenseMap<const Value *, unsigned> &vm,
2461 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
Dan Gohmanf81eca02010-04-22 20:46:50 +00002462 DenseMap<const AllocaInst *, int> &am,
2463 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002464#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00002465 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002466#endif
Dan Gohmand858e902010-04-17 15:26:15 +00002467 ) const {
Dan Gohmanf81eca02010-04-22 20:46:50 +00002468 return X86::createFastISel(mf, vm, bm, am, pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002469#ifndef NDEBUG
2470 , cil
2471#endif
2472 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002473}
2474
2475
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002476//===----------------------------------------------------------------------===//
2477// Other Lowering Hooks
2478//===----------------------------------------------------------------------===//
2479
2480
Dan Gohmand858e902010-04-17 15:26:15 +00002481SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002482 MachineFunction &MF = DAG.getMachineFunction();
2483 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2484 int ReturnAddrIndex = FuncInfo->getRAIndex();
2485
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002486 if (ReturnAddrIndex == 0) {
2487 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002488 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002489 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002490 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002491 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002492 }
2493
Evan Cheng25ab6902006-09-08 06:48:29 +00002494 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002495}
2496
2497
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002498bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2499 bool hasSymbolicDisplacement) {
2500 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002501 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002502 return false;
2503
2504 // If we don't have a symbolic displacement - we don't have any extra
2505 // restrictions.
2506 if (!hasSymbolicDisplacement)
2507 return true;
2508
2509 // FIXME: Some tweaks might be needed for medium code model.
2510 if (M != CodeModel::Small && M != CodeModel::Kernel)
2511 return false;
2512
2513 // For small code model we assume that latest object is 16MB before end of 31
2514 // bits boundary. We may also accept pretty large negative constants knowing
2515 // that all objects are in the positive half of address space.
2516 if (M == CodeModel::Small && Offset < 16*1024*1024)
2517 return true;
2518
2519 // For kernel code model we know that all object resist in the negative half
2520 // of 32bits address space. We may not accept negative offsets, since they may
2521 // be just off and we may accept pretty large positive ones.
2522 if (M == CodeModel::Kernel && Offset > 0)
2523 return true;
2524
2525 return false;
2526}
2527
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002528/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2529/// specific condition code, returning the condition code and the LHS/RHS of the
2530/// comparison to make.
2531static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2532 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002533 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002534 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2535 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2536 // X > -1 -> X == 0, jump !sign.
2537 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002538 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002539 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2540 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002541 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002542 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002543 // X < 1 -> X <= 0
2544 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002545 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002546 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002547 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002548
Evan Chengd9558e02006-01-06 00:43:03 +00002549 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002550 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002551 case ISD::SETEQ: return X86::COND_E;
2552 case ISD::SETGT: return X86::COND_G;
2553 case ISD::SETGE: return X86::COND_GE;
2554 case ISD::SETLT: return X86::COND_L;
2555 case ISD::SETLE: return X86::COND_LE;
2556 case ISD::SETNE: return X86::COND_NE;
2557 case ISD::SETULT: return X86::COND_B;
2558 case ISD::SETUGT: return X86::COND_A;
2559 case ISD::SETULE: return X86::COND_BE;
2560 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002561 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002562 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002563
Chris Lattner4c78e022008-12-23 23:42:27 +00002564 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002565
Chris Lattner4c78e022008-12-23 23:42:27 +00002566 // If LHS is a foldable load, but RHS is not, flip the condition.
2567 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2568 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2569 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2570 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002571 }
2572
Chris Lattner4c78e022008-12-23 23:42:27 +00002573 switch (SetCCOpcode) {
2574 default: break;
2575 case ISD::SETOLT:
2576 case ISD::SETOLE:
2577 case ISD::SETUGT:
2578 case ISD::SETUGE:
2579 std::swap(LHS, RHS);
2580 break;
2581 }
2582
2583 // On a floating point condition, the flags are set as follows:
2584 // ZF PF CF op
2585 // 0 | 0 | 0 | X > Y
2586 // 0 | 0 | 1 | X < Y
2587 // 1 | 0 | 0 | X == Y
2588 // 1 | 1 | 1 | unordered
2589 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002590 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002591 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002592 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002593 case ISD::SETOLT: // flipped
2594 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002595 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002596 case ISD::SETOLE: // flipped
2597 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002598 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002599 case ISD::SETUGT: // flipped
2600 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002601 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002602 case ISD::SETUGE: // flipped
2603 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002604 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002605 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002606 case ISD::SETNE: return X86::COND_NE;
2607 case ISD::SETUO: return X86::COND_P;
2608 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002609 case ISD::SETOEQ:
2610 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002611 }
Evan Chengd9558e02006-01-06 00:43:03 +00002612}
2613
Evan Cheng4a460802006-01-11 00:33:36 +00002614/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2615/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002616/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002617static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002618 switch (X86CC) {
2619 default:
2620 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002621 case X86::COND_B:
2622 case X86::COND_BE:
2623 case X86::COND_E:
2624 case X86::COND_P:
2625 case X86::COND_A:
2626 case X86::COND_AE:
2627 case X86::COND_NE:
2628 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002629 return true;
2630 }
2631}
2632
Evan Chengeb2f9692009-10-27 19:56:55 +00002633/// isFPImmLegal - Returns true if the target can instruction select the
2634/// specified FP immediate natively. If false, the legalizer will
2635/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002636bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002637 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2638 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2639 return true;
2640 }
2641 return false;
2642}
2643
Nate Begeman9008ca62009-04-27 18:41:29 +00002644/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2645/// the specified range (L, H].
2646static bool isUndefOrInRange(int Val, int Low, int Hi) {
2647 return (Val < 0) || (Val >= Low && Val < Hi);
2648}
2649
2650/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2651/// specified value.
2652static bool isUndefOrEqual(int Val, int CmpVal) {
2653 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002654 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002655 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002656}
2657
Nate Begeman9008ca62009-04-27 18:41:29 +00002658/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2659/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2660/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002661static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002662 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002663 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002664 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 return (Mask[0] < 2 && Mask[1] < 2);
2666 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002667}
2668
Nate Begeman9008ca62009-04-27 18:41:29 +00002669bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002670 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002671 N->getMask(M);
2672 return ::isPSHUFDMask(M, N->getValueType(0));
2673}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002674
Nate Begeman9008ca62009-04-27 18:41:29 +00002675/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2676/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002677static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002678 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002679 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002680
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 // Lower quadword copied in order or undef.
2682 for (int i = 0; i != 4; ++i)
2683 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002684 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002685
Evan Cheng506d3df2006-03-29 23:07:14 +00002686 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 for (int i = 4; i != 8; ++i)
2688 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002689 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002690
Evan Cheng506d3df2006-03-29 23:07:14 +00002691 return true;
2692}
2693
Nate Begeman9008ca62009-04-27 18:41:29 +00002694bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002695 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002696 N->getMask(M);
2697 return ::isPSHUFHWMask(M, N->getValueType(0));
2698}
Evan Cheng506d3df2006-03-29 23:07:14 +00002699
Nate Begeman9008ca62009-04-27 18:41:29 +00002700/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2701/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002702static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002703 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002704 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002705
Rafael Espindola15684b22009-04-24 12:40:33 +00002706 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002707 for (int i = 4; i != 8; ++i)
2708 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002709 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002710
Rafael Espindola15684b22009-04-24 12:40:33 +00002711 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002712 for (int i = 0; i != 4; ++i)
2713 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002714 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002715
Rafael Espindola15684b22009-04-24 12:40:33 +00002716 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002717}
2718
Nate Begeman9008ca62009-04-27 18:41:29 +00002719bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002720 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002721 N->getMask(M);
2722 return ::isPSHUFLWMask(M, N->getValueType(0));
2723}
2724
Nate Begemana09008b2009-10-19 02:17:23 +00002725/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2726/// is suitable for input to PALIGNR.
2727static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2728 bool hasSSSE3) {
2729 int i, e = VT.getVectorNumElements();
2730
2731 // Do not handle v2i64 / v2f64 shuffles with palignr.
2732 if (e < 4 || !hasSSSE3)
2733 return false;
2734
2735 for (i = 0; i != e; ++i)
2736 if (Mask[i] >= 0)
2737 break;
2738
2739 // All undef, not a palignr.
2740 if (i == e)
2741 return false;
2742
2743 // Determine if it's ok to perform a palignr with only the LHS, since we
2744 // don't have access to the actual shuffle elements to see if RHS is undef.
2745 bool Unary = Mask[i] < (int)e;
2746 bool NeedsUnary = false;
2747
2748 int s = Mask[i] - i;
2749
2750 // Check the rest of the elements to see if they are consecutive.
2751 for (++i; i != e; ++i) {
2752 int m = Mask[i];
2753 if (m < 0)
2754 continue;
2755
2756 Unary = Unary && (m < (int)e);
2757 NeedsUnary = NeedsUnary || (m < s);
2758
2759 if (NeedsUnary && !Unary)
2760 return false;
2761 if (Unary && m != ((s+i) & (e-1)))
2762 return false;
2763 if (!Unary && m != (s+i))
2764 return false;
2765 }
2766 return true;
2767}
2768
2769bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2770 SmallVector<int, 8> M;
2771 N->getMask(M);
2772 return ::isPALIGNRMask(M, N->getValueType(0), true);
2773}
2774
Evan Cheng14aed5e2006-03-24 01:18:28 +00002775/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2776/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002777static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 int NumElems = VT.getVectorNumElements();
2779 if (NumElems != 2 && NumElems != 4)
2780 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002781
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 int Half = NumElems / 2;
2783 for (int i = 0; i < Half; ++i)
2784 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002785 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 for (int i = Half; i < NumElems; ++i)
2787 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002788 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002789
Evan Cheng14aed5e2006-03-24 01:18:28 +00002790 return true;
2791}
2792
Nate Begeman9008ca62009-04-27 18:41:29 +00002793bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2794 SmallVector<int, 8> M;
2795 N->getMask(M);
2796 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002797}
2798
Evan Cheng213d2cf2007-05-17 18:45:50 +00002799/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002800/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2801/// half elements to come from vector 1 (which would equal the dest.) and
2802/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002803static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002805
2806 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002808
Nate Begeman9008ca62009-04-27 18:41:29 +00002809 int Half = NumElems / 2;
2810 for (int i = 0; i < Half; ++i)
2811 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002812 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002813 for (int i = Half; i < NumElems; ++i)
2814 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002815 return false;
2816 return true;
2817}
2818
Nate Begeman9008ca62009-04-27 18:41:29 +00002819static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2820 SmallVector<int, 8> M;
2821 N->getMask(M);
2822 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002823}
2824
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002825/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2826/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002827bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2828 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002829 return false;
2830
Evan Cheng2064a2b2006-03-28 06:50:32 +00002831 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2833 isUndefOrEqual(N->getMaskElt(1), 7) &&
2834 isUndefOrEqual(N->getMaskElt(2), 2) &&
2835 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002836}
2837
Nate Begeman0b10b912009-11-07 23:17:15 +00002838/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2839/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2840/// <2, 3, 2, 3>
2841bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2842 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2843
2844 if (NumElems != 4)
2845 return false;
2846
2847 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2848 isUndefOrEqual(N->getMaskElt(1), 3) &&
2849 isUndefOrEqual(N->getMaskElt(2), 2) &&
2850 isUndefOrEqual(N->getMaskElt(3), 3);
2851}
2852
Evan Cheng5ced1d82006-04-06 23:23:56 +00002853/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2854/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002855bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2856 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002857
Evan Cheng5ced1d82006-04-06 23:23:56 +00002858 if (NumElems != 2 && NumElems != 4)
2859 return false;
2860
Evan Chengc5cdff22006-04-07 21:53:05 +00002861 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002862 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002863 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002864
Evan Chengc5cdff22006-04-07 21:53:05 +00002865 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002867 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002868
2869 return true;
2870}
2871
Nate Begeman0b10b912009-11-07 23:17:15 +00002872/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2873/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2874bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002876
Evan Cheng5ced1d82006-04-06 23:23:56 +00002877 if (NumElems != 2 && NumElems != 4)
2878 return false;
2879
Evan Chengc5cdff22006-04-07 21:53:05 +00002880 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002882 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002883
Nate Begeman9008ca62009-04-27 18:41:29 +00002884 for (unsigned i = 0; i < NumElems/2; ++i)
2885 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002886 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002887
2888 return true;
2889}
2890
Evan Cheng0038e592006-03-28 00:39:58 +00002891/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2892/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002893static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002894 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002895 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002896 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002897 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002898
Nate Begeman9008ca62009-04-27 18:41:29 +00002899 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2900 int BitI = Mask[i];
2901 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002902 if (!isUndefOrEqual(BitI, j))
2903 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002904 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002905 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002906 return false;
2907 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002908 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002909 return false;
2910 }
Evan Cheng0038e592006-03-28 00:39:58 +00002911 }
Evan Cheng0038e592006-03-28 00:39:58 +00002912 return true;
2913}
2914
Nate Begeman9008ca62009-04-27 18:41:29 +00002915bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2916 SmallVector<int, 8> M;
2917 N->getMask(M);
2918 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002919}
2920
Evan Cheng4fcb9222006-03-28 02:43:26 +00002921/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2922/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002923static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002924 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002926 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002927 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002928
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2930 int BitI = Mask[i];
2931 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002932 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002933 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002934 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002935 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002936 return false;
2937 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002938 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002939 return false;
2940 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002941 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002942 return true;
2943}
2944
Nate Begeman9008ca62009-04-27 18:41:29 +00002945bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2946 SmallVector<int, 8> M;
2947 N->getMask(M);
2948 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002949}
2950
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002951/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2952/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2953/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002954static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002956 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002957 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002958
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2960 int BitI = Mask[i];
2961 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002962 if (!isUndefOrEqual(BitI, j))
2963 return false;
2964 if (!isUndefOrEqual(BitI1, j))
2965 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002966 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002967 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002968}
2969
Nate Begeman9008ca62009-04-27 18:41:29 +00002970bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2971 SmallVector<int, 8> M;
2972 N->getMask(M);
2973 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2974}
2975
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002976/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2977/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2978/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002979static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002981 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2982 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002983
Nate Begeman9008ca62009-04-27 18:41:29 +00002984 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2985 int BitI = Mask[i];
2986 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002987 if (!isUndefOrEqual(BitI, j))
2988 return false;
2989 if (!isUndefOrEqual(BitI1, j))
2990 return false;
2991 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002992 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002993}
2994
Nate Begeman9008ca62009-04-27 18:41:29 +00002995bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2996 SmallVector<int, 8> M;
2997 N->getMask(M);
2998 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2999}
3000
Evan Cheng017dcc62006-04-21 01:05:10 +00003001/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3002/// specifies a shuffle of elements that is suitable for input to MOVSS,
3003/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003004static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003005 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003006 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003007
3008 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003009
Nate Begeman9008ca62009-04-27 18:41:29 +00003010 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003011 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003012
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 for (int i = 1; i < NumElts; ++i)
3014 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003015 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003016
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003017 return true;
3018}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003019
Nate Begeman9008ca62009-04-27 18:41:29 +00003020bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3021 SmallVector<int, 8> M;
3022 N->getMask(M);
3023 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003024}
3025
Evan Cheng017dcc62006-04-21 01:05:10 +00003026/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3027/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003028/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003029static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003030 bool V2IsSplat = false, bool V2IsUndef = false) {
3031 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003032 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003033 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003034
Nate Begeman9008ca62009-04-27 18:41:29 +00003035 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003036 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003037
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 for (int i = 1; i < NumOps; ++i)
3039 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3040 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3041 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003042 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003043
Evan Cheng39623da2006-04-20 08:58:49 +00003044 return true;
3045}
3046
Nate Begeman9008ca62009-04-27 18:41:29 +00003047static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003048 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 SmallVector<int, 8> M;
3050 N->getMask(M);
3051 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003052}
3053
Evan Chengd9539472006-04-14 21:59:03 +00003054/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3055/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003056bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3057 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003058 return false;
3059
3060 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003061 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003062 int Elt = N->getMaskElt(i);
3063 if (Elt >= 0 && Elt != 1)
3064 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003065 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003066
3067 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003068 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 int Elt = N->getMaskElt(i);
3070 if (Elt >= 0 && Elt != 3)
3071 return false;
3072 if (Elt == 3)
3073 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003074 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003075 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003076 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003077 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003078}
3079
3080/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3081/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003082bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3083 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003084 return false;
3085
3086 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 for (unsigned i = 0; i < 2; ++i)
3088 if (N->getMaskElt(i) > 0)
3089 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003090
3091 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003092 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 int Elt = N->getMaskElt(i);
3094 if (Elt >= 0 && Elt != 2)
3095 return false;
3096 if (Elt == 2)
3097 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003098 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003100 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003101}
3102
Evan Cheng0b457f02008-09-25 20:50:48 +00003103/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3104/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003105bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3106 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003107
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 for (int i = 0; i < e; ++i)
3109 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003110 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 for (int i = 0; i < e; ++i)
3112 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003113 return false;
3114 return true;
3115}
3116
Evan Cheng63d33002006-03-22 08:01:21 +00003117/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003118/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003119unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003120 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3121 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3122
Evan Chengb9df0ca2006-03-22 02:53:00 +00003123 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3124 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003125 for (int i = 0; i < NumOperands; ++i) {
3126 int Val = SVOp->getMaskElt(NumOperands-i-1);
3127 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003128 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003129 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003130 if (i != NumOperands - 1)
3131 Mask <<= Shift;
3132 }
Evan Cheng63d33002006-03-22 08:01:21 +00003133 return Mask;
3134}
3135
Evan Cheng506d3df2006-03-29 23:07:14 +00003136/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003137/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003138unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003139 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003140 unsigned Mask = 0;
3141 // 8 nodes, but we only care about the last 4.
3142 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003143 int Val = SVOp->getMaskElt(i);
3144 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003145 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003146 if (i != 4)
3147 Mask <<= 2;
3148 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003149 return Mask;
3150}
3151
3152/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003153/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003154unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003156 unsigned Mask = 0;
3157 // 8 nodes, but we only care about the first 4.
3158 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 int Val = SVOp->getMaskElt(i);
3160 if (Val >= 0)
3161 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003162 if (i != 0)
3163 Mask <<= 2;
3164 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003165 return Mask;
3166}
3167
Nate Begemana09008b2009-10-19 02:17:23 +00003168/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3169/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3170unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3171 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3172 EVT VVT = N->getValueType(0);
3173 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3174 int Val = 0;
3175
3176 unsigned i, e;
3177 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3178 Val = SVOp->getMaskElt(i);
3179 if (Val >= 0)
3180 break;
3181 }
3182 return (Val - i) * EltSize;
3183}
3184
Evan Cheng37b73872009-07-30 08:33:02 +00003185/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3186/// constant +0.0.
3187bool X86::isZeroNode(SDValue Elt) {
3188 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003189 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003190 (isa<ConstantFPSDNode>(Elt) &&
3191 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3192}
3193
Nate Begeman9008ca62009-04-27 18:41:29 +00003194/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3195/// their permute mask.
3196static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3197 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003198 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003199 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003201
Nate Begeman5a5ca152009-04-29 05:20:52 +00003202 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 int idx = SVOp->getMaskElt(i);
3204 if (idx < 0)
3205 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003206 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003208 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003210 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3212 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003213}
3214
Evan Cheng779ccea2007-12-07 21:30:01 +00003215/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3216/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003217static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003218 unsigned NumElems = VT.getVectorNumElements();
3219 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 int idx = Mask[i];
3221 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003222 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003223 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003225 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003227 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003228}
3229
Evan Cheng533a0aa2006-04-19 20:35:22 +00003230/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3231/// match movhlps. The lower half elements should come from upper half of
3232/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003233/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003234static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3235 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003236 return false;
3237 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003239 return false;
3240 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003242 return false;
3243 return true;
3244}
3245
Evan Cheng5ced1d82006-04-06 23:23:56 +00003246/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003247/// is promoted to a vector. It also returns the LoadSDNode by reference if
3248/// required.
3249static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003250 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3251 return false;
3252 N = N->getOperand(0).getNode();
3253 if (!ISD::isNON_EXTLoad(N))
3254 return false;
3255 if (LD)
3256 *LD = cast<LoadSDNode>(N);
3257 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003258}
3259
Evan Cheng533a0aa2006-04-19 20:35:22 +00003260/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3261/// match movlp{s|d}. The lower half elements should come from lower half of
3262/// V1 (and in order), and the upper half elements should come from the upper
3263/// half of V2 (and in order). And since V1 will become the source of the
3264/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003265static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3266 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003267 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003268 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003269 // Is V2 is a vector load, don't do this transformation. We will try to use
3270 // load folding shufps op.
3271 if (ISD::isNON_EXTLoad(V2))
3272 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003273
Nate Begeman5a5ca152009-04-29 05:20:52 +00003274 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003275
Evan Cheng533a0aa2006-04-19 20:35:22 +00003276 if (NumElems != 2 && NumElems != 4)
3277 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003278 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003279 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003280 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003281 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003282 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003283 return false;
3284 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003285}
3286
Evan Cheng39623da2006-04-20 08:58:49 +00003287/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3288/// all the same.
3289static bool isSplatVector(SDNode *N) {
3290 if (N->getOpcode() != ISD::BUILD_VECTOR)
3291 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003292
Dan Gohman475871a2008-07-27 21:46:04 +00003293 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003294 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3295 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003296 return false;
3297 return true;
3298}
3299
Evan Cheng213d2cf2007-05-17 18:45:50 +00003300/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003301/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003302/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003303static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003304 SDValue V1 = N->getOperand(0);
3305 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003306 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3307 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003308 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003309 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003311 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3312 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003313 if (Opc != ISD::BUILD_VECTOR ||
3314 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 return false;
3316 } else if (Idx >= 0) {
3317 unsigned Opc = V1.getOpcode();
3318 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3319 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003320 if (Opc != ISD::BUILD_VECTOR ||
3321 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003322 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003323 }
3324 }
3325 return true;
3326}
3327
3328/// getZeroVector - Returns a vector of specified type with all zero elements.
3329///
Owen Andersone50ed302009-08-10 22:56:29 +00003330static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003331 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003332 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003333
Chris Lattner8a594482007-11-25 00:24:49 +00003334 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3335 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003336 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003337 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3339 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003340 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3342 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003343 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003344 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3345 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003346 }
Dale Johannesenace16102009-02-03 19:33:06 +00003347 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003348}
3349
Chris Lattner8a594482007-11-25 00:24:49 +00003350/// getOnesVector - Returns a vector of specified type with all bits set.
3351///
Owen Andersone50ed302009-08-10 22:56:29 +00003352static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003353 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003354
Chris Lattner8a594482007-11-25 00:24:49 +00003355 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3356 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003358 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003359 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003361 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003363 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003364}
3365
3366
Evan Cheng39623da2006-04-20 08:58:49 +00003367/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3368/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003369static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003370 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003371 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003372
Evan Cheng39623da2006-04-20 08:58:49 +00003373 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003374 SmallVector<int, 8> MaskVec;
3375 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003376
Nate Begeman5a5ca152009-04-29 05:20:52 +00003377 for (unsigned i = 0; i != NumElems; ++i) {
3378 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 MaskVec[i] = NumElems;
3380 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003381 }
Evan Cheng39623da2006-04-20 08:58:49 +00003382 }
Evan Cheng39623da2006-04-20 08:58:49 +00003383 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3385 SVOp->getOperand(1), &MaskVec[0]);
3386 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003387}
3388
Evan Cheng017dcc62006-04-21 01:05:10 +00003389/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3390/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003391static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 SDValue V2) {
3393 unsigned NumElems = VT.getVectorNumElements();
3394 SmallVector<int, 8> Mask;
3395 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003396 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003397 Mask.push_back(i);
3398 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003399}
3400
Nate Begeman9008ca62009-04-27 18:41:29 +00003401/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003402static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003403 SDValue V2) {
3404 unsigned NumElems = VT.getVectorNumElements();
3405 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003406 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 Mask.push_back(i);
3408 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003409 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003410 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003411}
3412
Nate Begeman9008ca62009-04-27 18:41:29 +00003413/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003414static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 SDValue V2) {
3416 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003417 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003419 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003420 Mask.push_back(i + Half);
3421 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003422 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003423 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003424}
3425
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003426/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003427static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 bool HasSSE2) {
3429 if (SV->getValueType(0).getVectorNumElements() <= 4)
3430 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003431
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003433 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 DebugLoc dl = SV->getDebugLoc();
3435 SDValue V1 = SV->getOperand(0);
3436 int NumElems = VT.getVectorNumElements();
3437 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003438
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 // unpack elements to the correct location
3440 while (NumElems > 4) {
3441 if (EltNo < NumElems/2) {
3442 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3443 } else {
3444 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3445 EltNo -= NumElems/2;
3446 }
3447 NumElems >>= 1;
3448 }
Eric Christopherfd179292009-08-27 18:07:15 +00003449
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 // Perform the splat.
3451 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003452 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003453 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3454 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003455}
3456
Evan Chengba05f722006-04-21 23:03:30 +00003457/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003458/// vector of zero or undef vector. This produces a shuffle where the low
3459/// element of V2 is swizzled into the zero/undef vector, landing at element
3460/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003461static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003462 bool isZero, bool HasSSE2,
3463 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003464 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003465 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003466 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3467 unsigned NumElems = VT.getVectorNumElements();
3468 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003469 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003470 // If this is the insertion idx, put the low elt of V2 here.
3471 MaskVec.push_back(i == Idx ? NumElems : i);
3472 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003473}
3474
Evan Chengf26ffe92008-05-29 08:22:04 +00003475/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3476/// a shuffle that is zero.
3477static
Nate Begeman9008ca62009-04-27 18:41:29 +00003478unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3479 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003480 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003481 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003482 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003483 int Idx = SVOp->getMaskElt(Index);
3484 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003485 ++NumZeros;
3486 continue;
3487 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003488 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003489 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003490 ++NumZeros;
3491 else
3492 break;
3493 }
3494 return NumZeros;
3495}
3496
3497/// isVectorShift - Returns true if the shuffle can be implemented as a
3498/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003499/// FIXME: split into pslldqi, psrldqi, palignr variants.
3500static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003501 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003502 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003503
3504 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003505 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003506 if (!NumZeros) {
3507 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003508 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003509 if (!NumZeros)
3510 return false;
3511 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003512 bool SeenV1 = false;
3513 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003514 for (unsigned i = NumZeros; i < NumElems; ++i) {
3515 unsigned Val = isLeft ? (i - NumZeros) : i;
3516 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3517 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003518 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003519 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003520 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003521 SeenV1 = true;
3522 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003524 SeenV2 = true;
3525 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003526 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003527 return false;
3528 }
3529 if (SeenV1 && SeenV2)
3530 return false;
3531
Nate Begeman9008ca62009-04-27 18:41:29 +00003532 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003533 ShAmt = NumZeros;
3534 return true;
3535}
3536
3537
Evan Chengc78d3b42006-04-24 18:01:45 +00003538/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3539///
Dan Gohman475871a2008-07-27 21:46:04 +00003540static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003541 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003542 SelectionDAG &DAG,
3543 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003544 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003545 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003546
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003547 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003548 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003549 bool First = true;
3550 for (unsigned i = 0; i < 16; ++i) {
3551 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3552 if (ThisIsNonZero && First) {
3553 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003555 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003557 First = false;
3558 }
3559
3560 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003561 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003562 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3563 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003564 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003566 }
3567 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3569 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3570 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003571 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003572 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003573 } else
3574 ThisElt = LastElt;
3575
Gabor Greifba36cb52008-08-28 21:40:38 +00003576 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003578 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003579 }
3580 }
3581
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003583}
3584
Bill Wendlinga348c562007-03-22 18:42:45 +00003585/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003586///
Dan Gohman475871a2008-07-27 21:46:04 +00003587static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003588 unsigned NumNonZero, unsigned NumZero,
3589 SelectionDAG &DAG,
3590 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003591 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003592 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003593
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003594 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003595 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003596 bool First = true;
3597 for (unsigned i = 0; i < 8; ++i) {
3598 bool isNonZero = (NonZeros & (1 << i)) != 0;
3599 if (isNonZero) {
3600 if (First) {
3601 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003603 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003605 First = false;
3606 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003607 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003609 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003610 }
3611 }
3612
3613 return V;
3614}
3615
Evan Chengf26ffe92008-05-29 08:22:04 +00003616/// getVShift - Return a vector logical shift node.
3617///
Owen Andersone50ed302009-08-10 22:56:29 +00003618static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003619 unsigned NumBits, SelectionDAG &DAG,
3620 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003621 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003622 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003623 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003624 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3625 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3626 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003627 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003628}
3629
Dan Gohman475871a2008-07-27 21:46:04 +00003630SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003631X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003632 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003633
3634 // Check if the scalar load can be widened into a vector load. And if
3635 // the address is "base + cst" see if the cst can be "absorbed" into
3636 // the shuffle mask.
3637 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3638 SDValue Ptr = LD->getBasePtr();
3639 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3640 return SDValue();
3641 EVT PVT = LD->getValueType(0);
3642 if (PVT != MVT::i32 && PVT != MVT::f32)
3643 return SDValue();
3644
3645 int FI = -1;
3646 int64_t Offset = 0;
3647 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3648 FI = FINode->getIndex();
3649 Offset = 0;
3650 } else if (Ptr.getOpcode() == ISD::ADD &&
3651 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3652 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3653 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3654 Offset = Ptr.getConstantOperandVal(1);
3655 Ptr = Ptr.getOperand(0);
3656 } else {
3657 return SDValue();
3658 }
3659
3660 SDValue Chain = LD->getChain();
3661 // Make sure the stack object alignment is at least 16.
3662 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3663 if (DAG.InferPtrAlignment(Ptr) < 16) {
3664 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003665 // Can't change the alignment. FIXME: It's possible to compute
3666 // the exact stack offset and reference FI + adjust offset instead.
3667 // If someone *really* cares about this. That's the way to implement it.
3668 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003669 } else {
3670 MFI->setObjectAlignment(FI, 16);
3671 }
3672 }
3673
3674 // (Offset % 16) must be multiple of 4. Then address is then
3675 // Ptr + (Offset & ~15).
3676 if (Offset < 0)
3677 return SDValue();
3678 if ((Offset % 16) & 3)
3679 return SDValue();
3680 int64_t StartOffset = Offset & ~15;
3681 if (StartOffset)
3682 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3683 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3684
3685 int EltNo = (Offset - StartOffset) >> 2;
3686 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3687 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003688 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3689 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003690 // Canonicalize it to a v4i32 shuffle.
3691 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3692 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3693 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3694 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3695 }
3696
3697 return SDValue();
3698}
3699
Nate Begeman1449f292010-03-24 22:19:06 +00003700/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3701/// vector of type 'VT', see if the elements can be replaced by a single large
3702/// load which has the same value as a build_vector whose operands are 'elts'.
3703///
3704/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3705///
3706/// FIXME: we'd also like to handle the case where the last elements are zero
3707/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3708/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003709static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3710 DebugLoc &dl, SelectionDAG &DAG) {
3711 EVT EltVT = VT.getVectorElementType();
3712 unsigned NumElems = Elts.size();
3713
Nate Begemanfdea31a2010-03-24 20:49:50 +00003714 LoadSDNode *LDBase = NULL;
3715 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003716
3717 // For each element in the initializer, see if we've found a load or an undef.
3718 // If we don't find an initial load element, or later load elements are
3719 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003720 for (unsigned i = 0; i < NumElems; ++i) {
3721 SDValue Elt = Elts[i];
3722
3723 if (!Elt.getNode() ||
3724 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3725 return SDValue();
3726 if (!LDBase) {
3727 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3728 return SDValue();
3729 LDBase = cast<LoadSDNode>(Elt.getNode());
3730 LastLoadedElt = i;
3731 continue;
3732 }
3733 if (Elt.getOpcode() == ISD::UNDEF)
3734 continue;
3735
3736 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3737 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3738 return SDValue();
3739 LastLoadedElt = i;
3740 }
Nate Begeman1449f292010-03-24 22:19:06 +00003741
3742 // If we have found an entire vector of loads and undefs, then return a large
3743 // load of the entire vector width starting at the base pointer. If we found
3744 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003745 if (LastLoadedElt == NumElems - 1) {
3746 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3747 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3748 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3749 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3750 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3751 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3752 LDBase->isVolatile(), LDBase->isNonTemporal(),
3753 LDBase->getAlignment());
3754 } else if (NumElems == 4 && LastLoadedElt == 1) {
3755 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3756 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3757 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3758 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3759 }
3760 return SDValue();
3761}
3762
Evan Chengc3630942009-12-09 21:00:30 +00003763SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003764X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003765 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003766 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003767 if (ISD::isBuildVectorAllZeros(Op.getNode())
3768 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003769 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3770 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3771 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003773 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003774
Gabor Greifba36cb52008-08-28 21:40:38 +00003775 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003776 return getOnesVector(Op.getValueType(), DAG, dl);
3777 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003778 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003779
Owen Andersone50ed302009-08-10 22:56:29 +00003780 EVT VT = Op.getValueType();
3781 EVT ExtVT = VT.getVectorElementType();
3782 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003783
3784 unsigned NumElems = Op.getNumOperands();
3785 unsigned NumZero = 0;
3786 unsigned NumNonZero = 0;
3787 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003788 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003789 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003790 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003791 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003792 if (Elt.getOpcode() == ISD::UNDEF)
3793 continue;
3794 Values.insert(Elt);
3795 if (Elt.getOpcode() != ISD::Constant &&
3796 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003797 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003798 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003799 NumZero++;
3800 else {
3801 NonZeros |= (1 << i);
3802 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003803 }
3804 }
3805
Dan Gohman7f321562007-06-25 16:23:39 +00003806 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003807 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003808 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003809 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003810
Chris Lattner67f453a2008-03-09 05:42:06 +00003811 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003812 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003813 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003814 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003815
Chris Lattner62098042008-03-09 01:05:04 +00003816 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3817 // the value are obviously zero, truncate the value to i32 and do the
3818 // insertion that way. Only do this if the value is non-constant or if the
3819 // value is a constant being inserted into element 0. It is cheaper to do
3820 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003822 (!IsAllConstants || Idx == 0)) {
3823 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3824 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3826 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003827
Chris Lattner62098042008-03-09 01:05:04 +00003828 // Truncate the value (which may itself be a constant) to i32, and
3829 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003831 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003832 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3833 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003834
Chris Lattner62098042008-03-09 01:05:04 +00003835 // Now we have our 32-bit value zero extended in the low element of
3836 // a vector. If Idx != 0, swizzle it into place.
3837 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003838 SmallVector<int, 4> Mask;
3839 Mask.push_back(Idx);
3840 for (unsigned i = 1; i != VecElts; ++i)
3841 Mask.push_back(i);
3842 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003843 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003844 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003845 }
Dale Johannesenace16102009-02-03 19:33:06 +00003846 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003847 }
3848 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003849
Chris Lattner19f79692008-03-08 22:59:52 +00003850 // If we have a constant or non-constant insertion into the low element of
3851 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3852 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003853 // depending on what the source datatype is.
3854 if (Idx == 0) {
3855 if (NumZero == 0) {
3856 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3858 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003859 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3860 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3861 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3862 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3864 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3865 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003866 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3867 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3868 Subtarget->hasSSE2(), DAG);
3869 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3870 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003871 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003872
3873 // Is it a vector logical left shift?
3874 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003875 X86::isZeroNode(Op.getOperand(0)) &&
3876 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003877 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003878 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003879 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003880 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003881 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003882 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003883
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003884 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003885 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003886
Chris Lattner19f79692008-03-08 22:59:52 +00003887 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3888 // is a non-constant being inserted into an element other than the low one,
3889 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3890 // movd/movss) to move this into the low element, then shuffle it into
3891 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003892 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003893 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003894
Evan Cheng0db9fe62006-04-25 20:13:52 +00003895 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003896 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3897 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003898 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003899 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003900 MaskVec.push_back(i == Idx ? 0 : 1);
3901 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003902 }
3903 }
3904
Chris Lattner67f453a2008-03-09 05:42:06 +00003905 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003906 if (Values.size() == 1) {
3907 if (EVTBits == 32) {
3908 // Instead of a shuffle like this:
3909 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3910 // Check if it's possible to issue this instead.
3911 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3912 unsigned Idx = CountTrailingZeros_32(NonZeros);
3913 SDValue Item = Op.getOperand(Idx);
3914 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3915 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3916 }
Dan Gohman475871a2008-07-27 21:46:04 +00003917 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003918 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003919
Dan Gohmana3941172007-07-24 22:55:08 +00003920 // A vector full of immediates; various special cases are already
3921 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003922 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003923 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003924
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003925 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003926 if (EVTBits == 64) {
3927 if (NumNonZero == 1) {
3928 // One half is zero or undef.
3929 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003930 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003931 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003932 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3933 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003934 }
Dan Gohman475871a2008-07-27 21:46:04 +00003935 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003936 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003937
3938 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003939 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003940 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003941 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003942 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003943 }
3944
Bill Wendling826f36f2007-03-28 00:57:11 +00003945 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003946 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003947 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003948 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003949 }
3950
3951 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003952 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003953 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003954 if (NumElems == 4 && NumZero > 0) {
3955 for (unsigned i = 0; i < 4; ++i) {
3956 bool isZero = !(NonZeros & (1 << i));
3957 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003958 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003959 else
Dale Johannesenace16102009-02-03 19:33:06 +00003960 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003961 }
3962
3963 for (unsigned i = 0; i < 2; ++i) {
3964 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3965 default: break;
3966 case 0:
3967 V[i] = V[i*2]; // Must be a zero vector.
3968 break;
3969 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003970 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003971 break;
3972 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003973 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003974 break;
3975 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003976 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003977 break;
3978 }
3979 }
3980
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003982 bool Reverse = (NonZeros & 0x3) == 2;
3983 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003985 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3986 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003987 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3988 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003989 }
3990
Nate Begemanfdea31a2010-03-24 20:49:50 +00003991 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3992 // Check for a build vector of consecutive loads.
3993 for (unsigned i = 0; i < NumElems; ++i)
3994 V[i] = Op.getOperand(i);
3995
3996 // Check for elements which are consecutive loads.
3997 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3998 if (LD.getNode())
3999 return LD;
4000
4001 // For SSE 4.1, use inserts into undef.
4002 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 V[0] = DAG.getUNDEF(VT);
4004 for (unsigned i = 0; i < NumElems; ++i)
4005 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4006 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4007 Op.getOperand(i), DAG.getIntPtrConstant(i));
4008 return V[0];
4009 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004010
4011 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004012 // e.g. for v4f32
4013 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4014 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4015 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004016 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004017 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004018 NumElems >>= 1;
4019 while (NumElems != 0) {
4020 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004022 NumElems >>= 1;
4023 }
4024 return V[0];
4025 }
Dan Gohman475871a2008-07-27 21:46:04 +00004026 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004027}
4028
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004029SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004030X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004031 // We support concatenate two MMX registers and place them in a MMX
4032 // register. This is better than doing a stack convert.
4033 DebugLoc dl = Op.getDebugLoc();
4034 EVT ResVT = Op.getValueType();
4035 assert(Op.getNumOperands() == 2);
4036 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4037 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4038 int Mask[2];
4039 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4040 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4041 InVec = Op.getOperand(1);
4042 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4043 unsigned NumElts = ResVT.getVectorNumElements();
4044 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4045 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4046 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4047 } else {
4048 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4049 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4050 Mask[0] = 0; Mask[1] = 2;
4051 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4052 }
4053 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4054}
4055
Nate Begemanb9a47b82009-02-23 08:49:38 +00004056// v8i16 shuffles - Prefer shuffles in the following order:
4057// 1. [all] pshuflw, pshufhw, optional move
4058// 2. [ssse3] 1 x pshufb
4059// 3. [ssse3] 2 x pshufb + 1 x por
4060// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004061static
Nate Begeman9008ca62009-04-27 18:41:29 +00004062SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004063 SelectionDAG &DAG,
4064 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 SDValue V1 = SVOp->getOperand(0);
4066 SDValue V2 = SVOp->getOperand(1);
4067 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004069
Nate Begemanb9a47b82009-02-23 08:49:38 +00004070 // Determine if more than 1 of the words in each of the low and high quadwords
4071 // of the result come from the same quadword of one of the two inputs. Undef
4072 // mask values count as coming from any quadword, for better codegen.
4073 SmallVector<unsigned, 4> LoQuad(4);
4074 SmallVector<unsigned, 4> HiQuad(4);
4075 BitVector InputQuads(4);
4076 for (unsigned i = 0; i < 8; ++i) {
4077 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004079 MaskVals.push_back(EltIdx);
4080 if (EltIdx < 0) {
4081 ++Quad[0];
4082 ++Quad[1];
4083 ++Quad[2];
4084 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004085 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004086 }
4087 ++Quad[EltIdx / 4];
4088 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004089 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004090
Nate Begemanb9a47b82009-02-23 08:49:38 +00004091 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004092 unsigned MaxQuad = 1;
4093 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004094 if (LoQuad[i] > MaxQuad) {
4095 BestLoQuad = i;
4096 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004097 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004098 }
4099
Nate Begemanb9a47b82009-02-23 08:49:38 +00004100 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004101 MaxQuad = 1;
4102 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004103 if (HiQuad[i] > MaxQuad) {
4104 BestHiQuad = i;
4105 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004106 }
4107 }
4108
Nate Begemanb9a47b82009-02-23 08:49:38 +00004109 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004110 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 // single pshufb instruction is necessary. If There are more than 2 input
4112 // quads, disable the next transformation since it does not help SSSE3.
4113 bool V1Used = InputQuads[0] || InputQuads[1];
4114 bool V2Used = InputQuads[2] || InputQuads[3];
4115 if (TLI.getSubtarget()->hasSSSE3()) {
4116 if (InputQuads.count() == 2 && V1Used && V2Used) {
4117 BestLoQuad = InputQuads.find_first();
4118 BestHiQuad = InputQuads.find_next(BestLoQuad);
4119 }
4120 if (InputQuads.count() > 2) {
4121 BestLoQuad = -1;
4122 BestHiQuad = -1;
4123 }
4124 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004125
Nate Begemanb9a47b82009-02-23 08:49:38 +00004126 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4127 // the shuffle mask. If a quad is scored as -1, that means that it contains
4128 // words from all 4 input quadwords.
4129 SDValue NewV;
4130 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004131 SmallVector<int, 8> MaskV;
4132 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4133 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004134 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4136 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4137 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004138
Nate Begemanb9a47b82009-02-23 08:49:38 +00004139 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4140 // source words for the shuffle, to aid later transformations.
4141 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004142 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004143 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004144 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004145 if (idx != (int)i)
4146 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004148 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 AllWordsInNewV = false;
4150 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004151 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004152
Nate Begemanb9a47b82009-02-23 08:49:38 +00004153 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4154 if (AllWordsInNewV) {
4155 for (int i = 0; i != 8; ++i) {
4156 int idx = MaskVals[i];
4157 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004158 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004159 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004160 if ((idx != i) && idx < 4)
4161 pshufhw = false;
4162 if ((idx != i) && idx > 3)
4163 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004164 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004165 V1 = NewV;
4166 V2Used = false;
4167 BestLoQuad = 0;
4168 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004169 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004170
Nate Begemanb9a47b82009-02-23 08:49:38 +00004171 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4172 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004173 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004174 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004176 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004177 }
Eric Christopherfd179292009-08-27 18:07:15 +00004178
Nate Begemanb9a47b82009-02-23 08:49:38 +00004179 // If we have SSSE3, and all words of the result are from 1 input vector,
4180 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4181 // is present, fall back to case 4.
4182 if (TLI.getSubtarget()->hasSSSE3()) {
4183 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004184
Nate Begemanb9a47b82009-02-23 08:49:38 +00004185 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004186 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 // mask, and elements that come from V1 in the V2 mask, so that the two
4188 // results can be OR'd together.
4189 bool TwoInputs = V1Used && V2Used;
4190 for (unsigned i = 0; i != 8; ++i) {
4191 int EltIdx = MaskVals[i] * 2;
4192 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4194 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 continue;
4196 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004197 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4198 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004201 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004202 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004204 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004206
Nate Begemanb9a47b82009-02-23 08:49:38 +00004207 // Calculate the shuffle mask for the second input, shuffle it, and
4208 // OR it with the first shuffled input.
4209 pshufbMask.clear();
4210 for (unsigned i = 0; i != 8; ++i) {
4211 int EltIdx = MaskVals[i] * 2;
4212 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4214 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 continue;
4216 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4218 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004219 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004221 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004222 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004223 MVT::v16i8, &pshufbMask[0], 16));
4224 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4225 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004226 }
4227
4228 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4229 // and update MaskVals with new element order.
4230 BitVector InOrder(8);
4231 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004232 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 for (int i = 0; i != 4; ++i) {
4234 int idx = MaskVals[i];
4235 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 InOrder.set(i);
4238 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004240 InOrder.set(i);
4241 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004242 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004243 }
4244 }
4245 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004247 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004249 }
Eric Christopherfd179292009-08-27 18:07:15 +00004250
Nate Begemanb9a47b82009-02-23 08:49:38 +00004251 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4252 // and update MaskVals with the new element order.
4253 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004255 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004257 for (unsigned i = 4; i != 8; ++i) {
4258 int idx = MaskVals[i];
4259 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004261 InOrder.set(i);
4262 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004264 InOrder.set(i);
4265 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004267 }
4268 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004270 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004271 }
Eric Christopherfd179292009-08-27 18:07:15 +00004272
Nate Begemanb9a47b82009-02-23 08:49:38 +00004273 // In case BestHi & BestLo were both -1, which means each quadword has a word
4274 // from each of the four input quadwords, calculate the InOrder bitvector now
4275 // before falling through to the insert/extract cleanup.
4276 if (BestLoQuad == -1 && BestHiQuad == -1) {
4277 NewV = V1;
4278 for (int i = 0; i != 8; ++i)
4279 if (MaskVals[i] < 0 || MaskVals[i] == i)
4280 InOrder.set(i);
4281 }
Eric Christopherfd179292009-08-27 18:07:15 +00004282
Nate Begemanb9a47b82009-02-23 08:49:38 +00004283 // The other elements are put in the right place using pextrw and pinsrw.
4284 for (unsigned i = 0; i != 8; ++i) {
4285 if (InOrder[i])
4286 continue;
4287 int EltIdx = MaskVals[i];
4288 if (EltIdx < 0)
4289 continue;
4290 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004292 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004294 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004295 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004296 DAG.getIntPtrConstant(i));
4297 }
4298 return NewV;
4299}
4300
4301// v16i8 shuffles - Prefer shuffles in the following order:
4302// 1. [ssse3] 1 x pshufb
4303// 2. [ssse3] 2 x pshufb + 1 x por
4304// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4305static
Nate Begeman9008ca62009-04-27 18:41:29 +00004306SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004307 SelectionDAG &DAG,
4308 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 SDValue V1 = SVOp->getOperand(0);
4310 SDValue V2 = SVOp->getOperand(1);
4311 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004314
Nate Begemanb9a47b82009-02-23 08:49:38 +00004315 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004316 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004317 // present, fall back to case 3.
4318 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4319 bool V1Only = true;
4320 bool V2Only = true;
4321 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004323 if (EltIdx < 0)
4324 continue;
4325 if (EltIdx < 16)
4326 V2Only = false;
4327 else
4328 V1Only = false;
4329 }
Eric Christopherfd179292009-08-27 18:07:15 +00004330
Nate Begemanb9a47b82009-02-23 08:49:38 +00004331 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4332 if (TLI.getSubtarget()->hasSSSE3()) {
4333 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004334
Nate Begemanb9a47b82009-02-23 08:49:38 +00004335 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004336 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004337 //
4338 // Otherwise, we have elements from both input vectors, and must zero out
4339 // elements that come from V2 in the first mask, and V1 in the second mask
4340 // so that we can OR them together.
4341 bool TwoInputs = !(V1Only || V2Only);
4342 for (unsigned i = 0; i != 16; ++i) {
4343 int EltIdx = MaskVals[i];
4344 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004345 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004346 continue;
4347 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004348 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004349 }
4350 // If all the elements are from V2, assign it to V1 and return after
4351 // building the first pshufb.
4352 if (V2Only)
4353 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004354 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004355 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004356 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004357 if (!TwoInputs)
4358 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004359
Nate Begemanb9a47b82009-02-23 08:49:38 +00004360 // Calculate the shuffle mask for the second input, shuffle it, and
4361 // OR it with the first shuffled input.
4362 pshufbMask.clear();
4363 for (unsigned i = 0; i != 16; ++i) {
4364 int EltIdx = MaskVals[i];
4365 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004366 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004367 continue;
4368 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004370 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004372 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004373 MVT::v16i8, &pshufbMask[0], 16));
4374 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004375 }
Eric Christopherfd179292009-08-27 18:07:15 +00004376
Nate Begemanb9a47b82009-02-23 08:49:38 +00004377 // No SSSE3 - Calculate in place words and then fix all out of place words
4378 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4379 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004380 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4381 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004382 SDValue NewV = V2Only ? V2 : V1;
4383 for (int i = 0; i != 8; ++i) {
4384 int Elt0 = MaskVals[i*2];
4385 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004386
Nate Begemanb9a47b82009-02-23 08:49:38 +00004387 // This word of the result is all undef, skip it.
4388 if (Elt0 < 0 && Elt1 < 0)
4389 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004390
Nate Begemanb9a47b82009-02-23 08:49:38 +00004391 // This word of the result is already in the correct place, skip it.
4392 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4393 continue;
4394 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4395 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004396
Nate Begemanb9a47b82009-02-23 08:49:38 +00004397 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4398 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4399 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004400
4401 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4402 // using a single extract together, load it and store it.
4403 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004404 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004405 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004407 DAG.getIntPtrConstant(i));
4408 continue;
4409 }
4410
Nate Begemanb9a47b82009-02-23 08:49:38 +00004411 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004412 // source byte is not also odd, shift the extracted word left 8 bits
4413 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004414 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004415 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004416 DAG.getIntPtrConstant(Elt1 / 2));
4417 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004418 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004419 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004420 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4422 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004423 }
4424 // If Elt0 is defined, extract it from the appropriate source. If the
4425 // source byte is not also even, shift the extracted word right 8 bits. If
4426 // Elt1 was also defined, OR the extracted values together before
4427 // inserting them in the result.
4428 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004430 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4431 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004432 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004433 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004434 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004435 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4436 DAG.getConstant(0x00FF, MVT::i16));
4437 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004438 : InsElt0;
4439 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004441 DAG.getIntPtrConstant(i));
4442 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004444}
4445
Evan Cheng7a831ce2007-12-15 03:00:47 +00004446/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4447/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4448/// done when every pair / quad of shuffle mask elements point to elements in
4449/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004450/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4451static
Nate Begeman9008ca62009-04-27 18:41:29 +00004452SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4453 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004454 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004455 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004456 SDValue V1 = SVOp->getOperand(0);
4457 SDValue V2 = SVOp->getOperand(1);
4458 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004459 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004460 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004461 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004463 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 case MVT::v4f32: NewVT = MVT::v2f64; break;
4465 case MVT::v4i32: NewVT = MVT::v2i64; break;
4466 case MVT::v8i16: NewVT = MVT::v4i32; break;
4467 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004468 }
4469
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004470 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004471 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004472 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004473 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004475 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004476 int Scale = NumElems / NewWidth;
4477 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004478 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004479 int StartIdx = -1;
4480 for (int j = 0; j < Scale; ++j) {
4481 int EltIdx = SVOp->getMaskElt(i+j);
4482 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004483 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004484 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004485 StartIdx = EltIdx - (EltIdx % Scale);
4486 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004487 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004488 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 if (StartIdx == -1)
4490 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004491 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004493 }
4494
Dale Johannesenace16102009-02-03 19:33:06 +00004495 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4496 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004498}
4499
Evan Chengd880b972008-05-09 21:53:03 +00004500/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004501///
Owen Andersone50ed302009-08-10 22:56:29 +00004502static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004503 SDValue SrcOp, SelectionDAG &DAG,
4504 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004505 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004506 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004507 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004508 LD = dyn_cast<LoadSDNode>(SrcOp);
4509 if (!LD) {
4510 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4511 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004512 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4513 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004514 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4515 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004516 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004517 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004518 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004519 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4520 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4521 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4522 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004523 SrcOp.getOperand(0)
4524 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004525 }
4526 }
4527 }
4528
Dale Johannesenace16102009-02-03 19:33:06 +00004529 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4530 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004531 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004532 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004533}
4534
Evan Chengace3c172008-07-22 21:13:36 +00004535/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4536/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004537static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004538LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4539 SDValue V1 = SVOp->getOperand(0);
4540 SDValue V2 = SVOp->getOperand(1);
4541 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004542 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004543
Evan Chengace3c172008-07-22 21:13:36 +00004544 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004545 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004546 SmallVector<int, 8> Mask1(4U, -1);
4547 SmallVector<int, 8> PermMask;
4548 SVOp->getMask(PermMask);
4549
Evan Chengace3c172008-07-22 21:13:36 +00004550 unsigned NumHi = 0;
4551 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004552 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004553 int Idx = PermMask[i];
4554 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004555 Locs[i] = std::make_pair(-1, -1);
4556 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4558 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004559 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004560 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004561 NumLo++;
4562 } else {
4563 Locs[i] = std::make_pair(1, NumHi);
4564 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004565 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004566 NumHi++;
4567 }
4568 }
4569 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004570
Evan Chengace3c172008-07-22 21:13:36 +00004571 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004572 // If no more than two elements come from either vector. This can be
4573 // implemented with two shuffles. First shuffle gather the elements.
4574 // The second shuffle, which takes the first shuffle as both of its
4575 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004577
Nate Begeman9008ca62009-04-27 18:41:29 +00004578 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004579
Evan Chengace3c172008-07-22 21:13:36 +00004580 for (unsigned i = 0; i != 4; ++i) {
4581 if (Locs[i].first == -1)
4582 continue;
4583 else {
4584 unsigned Idx = (i < 2) ? 0 : 4;
4585 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004586 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004587 }
4588 }
4589
Nate Begeman9008ca62009-04-27 18:41:29 +00004590 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004591 } else if (NumLo == 3 || NumHi == 3) {
4592 // Otherwise, we must have three elements from one vector, call it X, and
4593 // one element from the other, call it Y. First, use a shufps to build an
4594 // intermediate vector with the one element from Y and the element from X
4595 // that will be in the same half in the final destination (the indexes don't
4596 // matter). Then, use a shufps to build the final vector, taking the half
4597 // containing the element from Y from the intermediate, and the other half
4598 // from X.
4599 if (NumHi == 3) {
4600 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004602 std::swap(V1, V2);
4603 }
4604
4605 // Find the element from V2.
4606 unsigned HiIndex;
4607 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004608 int Val = PermMask[HiIndex];
4609 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004610 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004611 if (Val >= 4)
4612 break;
4613 }
4614
Nate Begeman9008ca62009-04-27 18:41:29 +00004615 Mask1[0] = PermMask[HiIndex];
4616 Mask1[1] = -1;
4617 Mask1[2] = PermMask[HiIndex^1];
4618 Mask1[3] = -1;
4619 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004620
4621 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004622 Mask1[0] = PermMask[0];
4623 Mask1[1] = PermMask[1];
4624 Mask1[2] = HiIndex & 1 ? 6 : 4;
4625 Mask1[3] = HiIndex & 1 ? 4 : 6;
4626 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004627 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004628 Mask1[0] = HiIndex & 1 ? 2 : 0;
4629 Mask1[1] = HiIndex & 1 ? 0 : 2;
4630 Mask1[2] = PermMask[2];
4631 Mask1[3] = PermMask[3];
4632 if (Mask1[2] >= 0)
4633 Mask1[2] += 4;
4634 if (Mask1[3] >= 0)
4635 Mask1[3] += 4;
4636 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004637 }
Evan Chengace3c172008-07-22 21:13:36 +00004638 }
4639
4640 // Break it into (shuffle shuffle_hi, shuffle_lo).
4641 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004642 SmallVector<int,8> LoMask(4U, -1);
4643 SmallVector<int,8> HiMask(4U, -1);
4644
4645 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004646 unsigned MaskIdx = 0;
4647 unsigned LoIdx = 0;
4648 unsigned HiIdx = 2;
4649 for (unsigned i = 0; i != 4; ++i) {
4650 if (i == 2) {
4651 MaskPtr = &HiMask;
4652 MaskIdx = 1;
4653 LoIdx = 0;
4654 HiIdx = 2;
4655 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004656 int Idx = PermMask[i];
4657 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004658 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004660 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004661 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004662 LoIdx++;
4663 } else {
4664 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004666 HiIdx++;
4667 }
4668 }
4669
Nate Begeman9008ca62009-04-27 18:41:29 +00004670 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4671 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4672 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004673 for (unsigned i = 0; i != 4; ++i) {
4674 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004675 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004676 } else {
4677 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004678 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004679 }
4680 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004681 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004682}
4683
Dan Gohman475871a2008-07-27 21:46:04 +00004684SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004685X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004686 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004687 SDValue V1 = Op.getOperand(0);
4688 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004689 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004690 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004691 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004692 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004693 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4694 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004695 bool V1IsSplat = false;
4696 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004697
Nate Begeman9008ca62009-04-27 18:41:29 +00004698 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004699 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004700
Nate Begeman9008ca62009-04-27 18:41:29 +00004701 // Promote splats to v4f32.
4702 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004703 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004704 return Op;
4705 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004706 }
4707
Evan Cheng7a831ce2007-12-15 03:00:47 +00004708 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4709 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004710 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004712 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004713 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004714 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004715 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004716 // FIXME: Figure out a cleaner way to do this.
4717 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004718 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004719 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004720 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004721 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4722 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4723 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004724 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004725 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004726 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4727 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004728 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004729 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004730 }
4731 }
Eric Christopherfd179292009-08-27 18:07:15 +00004732
Nate Begeman9008ca62009-04-27 18:41:29 +00004733 if (X86::isPSHUFDMask(SVOp))
4734 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004735
Evan Chengf26ffe92008-05-29 08:22:04 +00004736 // Check if this can be converted into a logical shift.
4737 bool isLeft = false;
4738 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004739 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004740 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004741 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004742 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004743 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004744 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004745 EVT EltVT = VT.getVectorElementType();
4746 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004747 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004748 }
Eric Christopherfd179292009-08-27 18:07:15 +00004749
Nate Begeman9008ca62009-04-27 18:41:29 +00004750 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004751 if (V1IsUndef)
4752 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004753 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004754 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004755 if (!isMMX)
4756 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004757 }
Eric Christopherfd179292009-08-27 18:07:15 +00004758
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 // FIXME: fold these into legal mask.
4760 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4761 X86::isMOVSLDUPMask(SVOp) ||
4762 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004763 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004764 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004765 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004766
Nate Begeman9008ca62009-04-27 18:41:29 +00004767 if (ShouldXformToMOVHLPS(SVOp) ||
4768 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4769 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004770
Evan Chengf26ffe92008-05-29 08:22:04 +00004771 if (isShift) {
4772 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004773 EVT EltVT = VT.getVectorElementType();
4774 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004775 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004776 }
Eric Christopherfd179292009-08-27 18:07:15 +00004777
Evan Cheng9eca5e82006-10-25 21:49:50 +00004778 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004779 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4780 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004781 V1IsSplat = isSplatVector(V1.getNode());
4782 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004783
Chris Lattner8a594482007-11-25 00:24:49 +00004784 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004785 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004786 Op = CommuteVectorShuffle(SVOp, DAG);
4787 SVOp = cast<ShuffleVectorSDNode>(Op);
4788 V1 = SVOp->getOperand(0);
4789 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004790 std::swap(V1IsSplat, V2IsSplat);
4791 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004792 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004793 }
4794
Nate Begeman9008ca62009-04-27 18:41:29 +00004795 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4796 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004797 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004798 return V1;
4799 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4800 // the instruction selector will not match, so get a canonical MOVL with
4801 // swapped operands to undo the commute.
4802 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004803 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004804
Nate Begeman9008ca62009-04-27 18:41:29 +00004805 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4806 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4807 X86::isUNPCKLMask(SVOp) ||
4808 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004809 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004810
Evan Cheng9bbbb982006-10-25 20:48:19 +00004811 if (V2IsSplat) {
4812 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004813 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004814 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004815 SDValue NewMask = NormalizeMask(SVOp, DAG);
4816 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4817 if (NSVOp != SVOp) {
4818 if (X86::isUNPCKLMask(NSVOp, true)) {
4819 return NewMask;
4820 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4821 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004822 }
4823 }
4824 }
4825
Evan Cheng9eca5e82006-10-25 21:49:50 +00004826 if (Commuted) {
4827 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004828 // FIXME: this seems wrong.
4829 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4830 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4831 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4832 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4833 X86::isUNPCKLMask(NewSVOp) ||
4834 X86::isUNPCKHMask(NewSVOp))
4835 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004836 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004837
Nate Begemanb9a47b82009-02-23 08:49:38 +00004838 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004839
4840 // Normalize the node to match x86 shuffle ops if needed
4841 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4842 return CommuteVectorShuffle(SVOp, DAG);
4843
4844 // Check for legal shuffle and return?
4845 SmallVector<int, 16> PermMask;
4846 SVOp->getMask(PermMask);
4847 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004848 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004849
Evan Cheng14b32e12007-12-11 01:46:18 +00004850 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004851 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004852 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004853 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004854 return NewOp;
4855 }
4856
Owen Anderson825b72b2009-08-11 20:47:22 +00004857 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004858 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004859 if (NewOp.getNode())
4860 return NewOp;
4861 }
Eric Christopherfd179292009-08-27 18:07:15 +00004862
Evan Chengace3c172008-07-22 21:13:36 +00004863 // Handle all 4 wide cases with a number of shuffles except for MMX.
4864 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004865 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004866
Dan Gohman475871a2008-07-27 21:46:04 +00004867 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004868}
4869
Dan Gohman475871a2008-07-27 21:46:04 +00004870SDValue
4871X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004872 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004873 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004874 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004875 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004877 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004879 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004880 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004881 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004882 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4883 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4884 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004885 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4886 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004887 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004889 Op.getOperand(0)),
4890 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004892 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004893 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004894 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004895 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004896 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004897 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4898 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004899 // result has a single use which is a store or a bitcast to i32. And in
4900 // the case of a store, it's not worth it if the index is a constant 0,
4901 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004902 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004903 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004904 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004905 if ((User->getOpcode() != ISD::STORE ||
4906 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4907 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004908 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004909 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004910 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004911 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4912 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004913 Op.getOperand(0)),
4914 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004915 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4916 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004917 // ExtractPS works with constant index.
4918 if (isa<ConstantSDNode>(Op.getOperand(1)))
4919 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004920 }
Dan Gohman475871a2008-07-27 21:46:04 +00004921 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004922}
4923
4924
Dan Gohman475871a2008-07-27 21:46:04 +00004925SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004926X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4927 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004928 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004929 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004930
Evan Cheng62a3f152008-03-24 21:52:23 +00004931 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004932 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004933 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004934 return Res;
4935 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004936
Owen Andersone50ed302009-08-10 22:56:29 +00004937 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004938 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004939 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004940 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004941 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004942 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004943 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004944 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4945 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004946 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004947 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004948 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004949 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004950 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004951 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004952 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004953 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004954 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004955 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004956 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004957 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004958 if (Idx == 0)
4959 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004960
Evan Cheng0db9fe62006-04-25 20:13:52 +00004961 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004962 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004963 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004964 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004965 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004966 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004967 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004968 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004969 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4970 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4971 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004972 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004973 if (Idx == 0)
4974 return Op;
4975
4976 // UNPCKHPD the element to the lowest double word, then movsd.
4977 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4978 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004979 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004980 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004981 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004982 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004983 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004984 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004985 }
4986
Dan Gohman475871a2008-07-27 21:46:04 +00004987 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004988}
4989
Dan Gohman475871a2008-07-27 21:46:04 +00004990SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004991X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
4992 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004993 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004994 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004995 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004996
Dan Gohman475871a2008-07-27 21:46:04 +00004997 SDValue N0 = Op.getOperand(0);
4998 SDValue N1 = Op.getOperand(1);
4999 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005000
Dan Gohman8a55ce42009-09-23 21:02:20 +00005001 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005002 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005003 unsigned Opc;
5004 if (VT == MVT::v8i16)
5005 Opc = X86ISD::PINSRW;
5006 else if (VT == MVT::v4i16)
5007 Opc = X86ISD::MMX_PINSRW;
5008 else if (VT == MVT::v16i8)
5009 Opc = X86ISD::PINSRB;
5010 else
5011 Opc = X86ISD::PINSRB;
5012
Nate Begeman14d12ca2008-02-11 04:19:36 +00005013 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5014 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005015 if (N1.getValueType() != MVT::i32)
5016 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5017 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005018 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005019 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005020 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005021 // Bits [7:6] of the constant are the source select. This will always be
5022 // zero here. The DAG Combiner may combine an extract_elt index into these
5023 // bits. For example (insert (extract, 3), 2) could be matched by putting
5024 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005025 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005026 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005027 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005028 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005029 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005030 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005031 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005032 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005033 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005034 // PINSR* works with constant index.
5035 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005036 }
Dan Gohman475871a2008-07-27 21:46:04 +00005037 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005038}
5039
Dan Gohman475871a2008-07-27 21:46:04 +00005040SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005041X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005042 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005043 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005044
5045 if (Subtarget->hasSSE41())
5046 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5047
Dan Gohman8a55ce42009-09-23 21:02:20 +00005048 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005049 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005050
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005051 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005052 SDValue N0 = Op.getOperand(0);
5053 SDValue N1 = Op.getOperand(1);
5054 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005055
Dan Gohman8a55ce42009-09-23 21:02:20 +00005056 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005057 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5058 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005059 if (N1.getValueType() != MVT::i32)
5060 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5061 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005062 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005063 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5064 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065 }
Dan Gohman475871a2008-07-27 21:46:04 +00005066 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067}
5068
Dan Gohman475871a2008-07-27 21:46:04 +00005069SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005070X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005071 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005072 if (Op.getValueType() == MVT::v2f32)
5073 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5074 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5075 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005076 Op.getOperand(0))));
5077
Owen Anderson825b72b2009-08-11 20:47:22 +00005078 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5079 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005080
Owen Anderson825b72b2009-08-11 20:47:22 +00005081 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5082 EVT VT = MVT::v2i32;
5083 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005084 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005085 case MVT::v16i8:
5086 case MVT::v8i16:
5087 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005088 break;
5089 }
Dale Johannesenace16102009-02-03 19:33:06 +00005090 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5091 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092}
5093
Bill Wendling056292f2008-09-16 21:48:12 +00005094// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5095// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5096// one of the above mentioned nodes. It has to be wrapped because otherwise
5097// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5098// be used to form addressing mode. These wrapped nodes will be selected
5099// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005100SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005101X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005102 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005103
Chris Lattner41621a22009-06-26 19:22:52 +00005104 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5105 // global base reg.
5106 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005107 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005108 CodeModel::Model M = getTargetMachine().getCodeModel();
5109
Chris Lattner4f066492009-07-11 20:29:19 +00005110 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005111 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005112 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005113 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005114 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005115 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005116 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005117
Evan Cheng1606e8e2009-03-13 07:51:59 +00005118 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005119 CP->getAlignment(),
5120 CP->getOffset(), OpFlag);
5121 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005122 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005123 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005124 if (OpFlag) {
5125 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005126 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005127 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005128 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005129 }
5130
5131 return Result;
5132}
5133
Dan Gohmand858e902010-04-17 15:26:15 +00005134SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005135 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005136
Chris Lattner18c59872009-06-27 04:16:01 +00005137 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5138 // global base reg.
5139 unsigned char OpFlag = 0;
5140 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005141 CodeModel::Model M = getTargetMachine().getCodeModel();
5142
Chris Lattner4f066492009-07-11 20:29:19 +00005143 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005144 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005145 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005146 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005147 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005148 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005149 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005150
Chris Lattner18c59872009-06-27 04:16:01 +00005151 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5152 OpFlag);
5153 DebugLoc DL = JT->getDebugLoc();
5154 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005155
Chris Lattner18c59872009-06-27 04:16:01 +00005156 // With PIC, the address is actually $g + Offset.
5157 if (OpFlag) {
5158 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5159 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005160 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005161 Result);
5162 }
Eric Christopherfd179292009-08-27 18:07:15 +00005163
Chris Lattner18c59872009-06-27 04:16:01 +00005164 return Result;
5165}
5166
5167SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005168X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005169 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005170
Chris Lattner18c59872009-06-27 04:16:01 +00005171 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5172 // global base reg.
5173 unsigned char OpFlag = 0;
5174 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005175 CodeModel::Model M = getTargetMachine().getCodeModel();
5176
Chris Lattner4f066492009-07-11 20:29:19 +00005177 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005178 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005179 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005180 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005181 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005182 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005183 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005184
Chris Lattner18c59872009-06-27 04:16:01 +00005185 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005186
Chris Lattner18c59872009-06-27 04:16:01 +00005187 DebugLoc DL = Op.getDebugLoc();
5188 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005189
5190
Chris Lattner18c59872009-06-27 04:16:01 +00005191 // With PIC, the address is actually $g + Offset.
5192 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005193 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005194 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5195 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005196 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005197 Result);
5198 }
Eric Christopherfd179292009-08-27 18:07:15 +00005199
Chris Lattner18c59872009-06-27 04:16:01 +00005200 return Result;
5201}
5202
Dan Gohman475871a2008-07-27 21:46:04 +00005203SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005204X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005205 // Create the TargetBlockAddressAddress node.
5206 unsigned char OpFlags =
5207 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005208 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005209 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005210 DebugLoc dl = Op.getDebugLoc();
5211 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5212 /*isTarget=*/true, OpFlags);
5213
Dan Gohmanf705adb2009-10-30 01:28:02 +00005214 if (Subtarget->isPICStyleRIPRel() &&
5215 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005216 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5217 else
5218 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005219
Dan Gohman29cbade2009-11-20 23:18:13 +00005220 // With PIC, the address is actually $g + Offset.
5221 if (isGlobalRelativeToPICBase(OpFlags)) {
5222 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5223 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5224 Result);
5225 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005226
5227 return Result;
5228}
5229
5230SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005231X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005232 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005233 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005234 // Create the TargetGlobalAddress node, folding in the constant
5235 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005236 unsigned char OpFlags =
5237 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005238 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005239 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005240 if (OpFlags == X86II::MO_NO_FLAG &&
5241 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005242 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005243 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005244 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005245 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005246 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005247 }
Eric Christopherfd179292009-08-27 18:07:15 +00005248
Chris Lattner4f066492009-07-11 20:29:19 +00005249 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005250 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005251 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5252 else
5253 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005254
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005255 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005256 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005257 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5258 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005259 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005260 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005261
Chris Lattner36c25012009-07-10 07:34:39 +00005262 // For globals that require a load from a stub to get the address, emit the
5263 // load.
5264 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005265 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005266 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005267
Dan Gohman6520e202008-10-18 02:06:02 +00005268 // If there was a non-zero offset that we didn't fold, create an explicit
5269 // addition for it.
5270 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005271 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005272 DAG.getConstant(Offset, getPointerTy()));
5273
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274 return Result;
5275}
5276
Evan Chengda43bcf2008-09-24 00:05:32 +00005277SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005278X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005279 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005280 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005281 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005282}
5283
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005284static SDValue
5285GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005286 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005287 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005288 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005289 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005290 DebugLoc dl = GA->getDebugLoc();
5291 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5292 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005293 GA->getOffset(),
5294 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005295 if (InFlag) {
5296 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005297 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005298 } else {
5299 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005300 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005301 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005302
5303 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005304 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005305
Rafael Espindola15f1b662009-04-24 12:59:40 +00005306 SDValue Flag = Chain.getValue(1);
5307 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005308}
5309
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005310// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005311static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005312LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005313 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005314 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005315 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5316 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005317 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005318 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005319 InFlag = Chain.getValue(1);
5320
Chris Lattnerb903bed2009-06-26 21:20:29 +00005321 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005322}
5323
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005324// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005325static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005326LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005327 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005328 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5329 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005330}
5331
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005332// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5333// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005334static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005335 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005336 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005337 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005338 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005339 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005340 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005341 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005342 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005343
5344 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005345 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005346
Chris Lattnerb903bed2009-06-26 21:20:29 +00005347 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005348 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5349 // initialexec.
5350 unsigned WrapperKind = X86ISD::Wrapper;
5351 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005352 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005353 } else if (is64Bit) {
5354 assert(model == TLSModel::InitialExec);
5355 OperandFlags = X86II::MO_GOTTPOFF;
5356 WrapperKind = X86ISD::WrapperRIP;
5357 } else {
5358 assert(model == TLSModel::InitialExec);
5359 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005360 }
Eric Christopherfd179292009-08-27 18:07:15 +00005361
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005362 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5363 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005364 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005365 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005366 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005367
Rafael Espindola9a580232009-02-27 13:37:18 +00005368 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005369 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005370 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005371
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005372 // The address of the thread local variable is the add of the thread
5373 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005374 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005375}
5376
Dan Gohman475871a2008-07-27 21:46:04 +00005377SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005378X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005379
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005380 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005381 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005382
Eric Christopher30ef0e52010-06-03 04:07:48 +00005383 if (Subtarget->isTargetELF()) {
5384 // TODO: implement the "local dynamic" model
5385 // TODO: implement the "initial exec"model for pic executables
5386
5387 // If GV is an alias then use the aliasee for determining
5388 // thread-localness.
5389 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5390 GV = GA->resolveAliasedGlobal(false);
5391
5392 TLSModel::Model model
5393 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5394
5395 switch (model) {
5396 case TLSModel::GeneralDynamic:
5397 case TLSModel::LocalDynamic: // not implemented
5398 if (Subtarget->is64Bit())
5399 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5400 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5401
5402 case TLSModel::InitialExec:
5403 case TLSModel::LocalExec:
5404 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5405 Subtarget->is64Bit());
5406 }
5407 } else if (Subtarget->isTargetDarwin()) {
5408 // Darwin only has one model of TLS. Lower to that.
5409 unsigned char OpFlag = 0;
5410 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5411 X86ISD::WrapperRIP : X86ISD::Wrapper;
5412
5413 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5414 // global base reg.
5415 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5416 !Subtarget->is64Bit();
5417 if (PIC32)
5418 OpFlag = X86II::MO_TLVP_PIC_BASE;
5419 else
5420 OpFlag = X86II::MO_TLVP;
5421
5422 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(),
5423 getPointerTy(),
5424 GA->getOffset(), OpFlag);
5425
5426 DebugLoc DL = Op.getDebugLoc();
5427 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5428
5429 // With PIC32, the address is actually $g + Offset.
5430 if (PIC32)
5431 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5432 DAG.getNode(X86ISD::GlobalBaseReg,
5433 DebugLoc(), getPointerTy()),
5434 Offset);
5435
5436 // Lowering the machine isd will make sure everything is in the right
5437 // location.
5438 SDValue Args[] = { Offset };
5439 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5440
5441 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5442 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5443 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005444
Eric Christopher30ef0e52010-06-03 04:07:48 +00005445 // And our return value (tls address) is in the standard call return value
5446 // location.
5447 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5448 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005449 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005450
5451 assert(false &&
5452 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005453
Torok Edwinc23197a2009-07-14 16:55:14 +00005454 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005455 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005456}
5457
Evan Cheng0db9fe62006-04-25 20:13:52 +00005458
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005459/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005460/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005461SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005462 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005463 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005464 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005465 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005466 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005467 SDValue ShOpLo = Op.getOperand(0);
5468 SDValue ShOpHi = Op.getOperand(1);
5469 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005470 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005471 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005472 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005473
Dan Gohman475871a2008-07-27 21:46:04 +00005474 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005475 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005476 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5477 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005478 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005479 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5480 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005481 }
Evan Chenge3413162006-01-09 18:33:28 +00005482
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5484 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005485 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005486 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005487
Dan Gohman475871a2008-07-27 21:46:04 +00005488 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005489 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005490 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5491 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005492
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005493 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005494 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5495 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005496 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005497 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5498 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005499 }
5500
Dan Gohman475871a2008-07-27 21:46:04 +00005501 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005502 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005503}
Evan Chenga3195e82006-01-12 22:54:21 +00005504
Dan Gohmand858e902010-04-17 15:26:15 +00005505SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5506 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005507 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005508
5509 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005511 return Op;
5512 }
5513 return SDValue();
5514 }
5515
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005517 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005518
Eli Friedman36df4992009-05-27 00:47:34 +00005519 // These are really Legal; return the operand so the caller accepts it as
5520 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005521 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005522 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005524 Subtarget->is64Bit()) {
5525 return Op;
5526 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005527
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005528 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005529 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005530 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005531 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005532 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005533 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005534 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005535 PseudoSourceValue::getFixedStack(SSFI), 0,
5536 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005537 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5538}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005539
Owen Andersone50ed302009-08-10 22:56:29 +00005540SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005541 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005542 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005543 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005544 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005545 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005546 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005547 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005548 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005549 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005550 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005551 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005552 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005553 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005554
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005555 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005556 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005557 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005558
5559 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5560 // shouldn't be necessary except that RFP cannot be live across
5561 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005562 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005563 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005564 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005566 SDValue Ops[] = {
5567 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5568 };
5569 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005570 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005571 PseudoSourceValue::getFixedStack(SSFI), 0,
5572 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005573 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005574
Evan Cheng0db9fe62006-04-25 20:13:52 +00005575 return Result;
5576}
5577
Bill Wendling8b8a6362009-01-17 03:56:04 +00005578// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005579SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5580 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005581 // This algorithm is not obvious. Here it is in C code, more or less:
5582 /*
5583 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5584 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5585 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005586
Bill Wendling8b8a6362009-01-17 03:56:04 +00005587 // Copy ints to xmm registers.
5588 __m128i xh = _mm_cvtsi32_si128( hi );
5589 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005590
Bill Wendling8b8a6362009-01-17 03:56:04 +00005591 // Combine into low half of a single xmm register.
5592 __m128i x = _mm_unpacklo_epi32( xh, xl );
5593 __m128d d;
5594 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005595
Bill Wendling8b8a6362009-01-17 03:56:04 +00005596 // Merge in appropriate exponents to give the integer bits the right
5597 // magnitude.
5598 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005599
Bill Wendling8b8a6362009-01-17 03:56:04 +00005600 // Subtract away the biases to deal with the IEEE-754 double precision
5601 // implicit 1.
5602 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005603
Bill Wendling8b8a6362009-01-17 03:56:04 +00005604 // All conversions up to here are exact. The correctly rounded result is
5605 // calculated using the current rounding mode using the following
5606 // horizontal add.
5607 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5608 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5609 // store doesn't really need to be here (except
5610 // maybe to zero the other double)
5611 return sd;
5612 }
5613 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005614
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005615 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005616 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005617
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005618 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005619 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005620 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5621 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5622 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5623 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005624 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005625 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005626
Bill Wendling8b8a6362009-01-17 03:56:04 +00005627 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005628 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005629 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005630 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005631 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005632 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005633 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005634
Owen Anderson825b72b2009-08-11 20:47:22 +00005635 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5636 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005637 Op.getOperand(0),
5638 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5640 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005641 Op.getOperand(0),
5642 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5644 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005645 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005646 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5648 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5649 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005650 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005651 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005653
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005654 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005655 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5657 DAG.getUNDEF(MVT::v2f64), ShufMask);
5658 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5659 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005660 DAG.getIntPtrConstant(0));
5661}
5662
Bill Wendling8b8a6362009-01-17 03:56:04 +00005663// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005664SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5665 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005666 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005667 // FP constant to bias correct the final result.
5668 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005670
5671 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5673 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005674 Op.getOperand(0),
5675 DAG.getIntPtrConstant(0)));
5676
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5678 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005679 DAG.getIntPtrConstant(0));
5680
5681 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5683 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005684 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005685 MVT::v2f64, Load)),
5686 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005687 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005688 MVT::v2f64, Bias)));
5689 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5690 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005691 DAG.getIntPtrConstant(0));
5692
5693 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005695
5696 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005697 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005698
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005700 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005701 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005702 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005703 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005704 }
5705
5706 // Handle final rounding.
5707 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005708}
5709
Dan Gohmand858e902010-04-17 15:26:15 +00005710SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5711 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005712 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005713 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005714
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005715 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005716 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5717 // the optimization here.
5718 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005719 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005720
Owen Andersone50ed302009-08-10 22:56:29 +00005721 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005722 EVT DstVT = Op.getValueType();
5723 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005724 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005725 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005726 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005727
5728 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005729 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005730 if (SrcVT == MVT::i32) {
5731 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5732 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5733 getPointerTy(), StackSlot, WordOff);
5734 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5735 StackSlot, NULL, 0, false, false, 0);
5736 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5737 OffsetSlot, NULL, 0, false, false, 0);
5738 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5739 return Fild;
5740 }
5741
5742 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5743 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005744 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005745 // For i64 source, we need to add the appropriate power of 2 if the input
5746 // was negative. This is the same as the optimization in
5747 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5748 // we must be careful to do the computation in x87 extended precision, not
5749 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5750 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5751 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5752 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5753
5754 APInt FF(32, 0x5F800000ULL);
5755
5756 // Check whether the sign bit is set.
5757 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5758 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5759 ISD::SETLT);
5760
5761 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5762 SDValue FudgePtr = DAG.getConstantPool(
5763 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5764 getPointerTy());
5765
5766 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5767 SDValue Zero = DAG.getIntPtrConstant(0);
5768 SDValue Four = DAG.getIntPtrConstant(4);
5769 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5770 Zero, Four);
5771 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5772
5773 // Load the value out, extending it from f32 to f80.
5774 // FIXME: Avoid the extend by constructing the right constant pool?
5775 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
5776 FudgePtr, PseudoSourceValue::getConstantPool(),
5777 0, MVT::f32, false, false, 4);
5778 // Extend everything to 80 bits to force it to be done on x87.
5779 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5780 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005781}
5782
Dan Gohman475871a2008-07-27 21:46:04 +00005783std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005784FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005785 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005786
Owen Andersone50ed302009-08-10 22:56:29 +00005787 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005788
5789 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5791 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005792 }
5793
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5795 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005796 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005797
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005798 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005799 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005800 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005801 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005802 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005804 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005805 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005806
Evan Cheng87c89352007-10-15 20:11:21 +00005807 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5808 // stack slot.
5809 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005810 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005811 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005812 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005813
Evan Cheng0db9fe62006-04-25 20:13:52 +00005814 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005816 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5818 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5819 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005820 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005821
Dan Gohman475871a2008-07-27 21:46:04 +00005822 SDValue Chain = DAG.getEntryNode();
5823 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005824 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005825 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005826 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005827 PseudoSourceValue::getFixedStack(SSFI), 0,
5828 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005830 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005831 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5832 };
Dale Johannesenace16102009-02-03 19:33:06 +00005833 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005834 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005835 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005836 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5837 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005838
Evan Cheng0db9fe62006-04-25 20:13:52 +00005839 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005840 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005842
Chris Lattner27a6c732007-11-24 07:07:01 +00005843 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005844}
5845
Dan Gohmand858e902010-04-17 15:26:15 +00005846SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5847 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005848 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005849 if (Op.getValueType() == MVT::v2i32 &&
5850 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005851 return Op;
5852 }
5853 return SDValue();
5854 }
5855
Eli Friedman948e95a2009-05-23 09:59:16 +00005856 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005857 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005858 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5859 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005860
Chris Lattner27a6c732007-11-24 07:07:01 +00005861 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005862 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005863 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005864}
5865
Dan Gohmand858e902010-04-17 15:26:15 +00005866SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5867 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005868 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5869 SDValue FIST = Vals.first, StackSlot = Vals.second;
5870 assert(FIST.getNode() && "Unexpected failure");
5871
5872 // Load the result.
5873 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005874 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005875}
5876
Dan Gohmand858e902010-04-17 15:26:15 +00005877SDValue X86TargetLowering::LowerFABS(SDValue Op,
5878 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005879 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005880 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005881 EVT VT = Op.getValueType();
5882 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005883 if (VT.isVector())
5884 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005885 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005887 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005888 CV.push_back(C);
5889 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005890 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005891 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005892 CV.push_back(C);
5893 CV.push_back(C);
5894 CV.push_back(C);
5895 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005896 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005897 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005898 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005899 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005900 PseudoSourceValue::getConstantPool(), 0,
5901 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005902 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005903}
5904
Dan Gohmand858e902010-04-17 15:26:15 +00005905SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005906 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005907 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005908 EVT VT = Op.getValueType();
5909 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005910 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005911 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005912 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005913 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005914 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005915 CV.push_back(C);
5916 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005917 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005918 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005919 CV.push_back(C);
5920 CV.push_back(C);
5921 CV.push_back(C);
5922 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005923 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005924 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005925 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005926 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005927 PseudoSourceValue::getConstantPool(), 0,
5928 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005929 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005930 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005931 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5932 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005933 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005934 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005935 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005936 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005937 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005938}
5939
Dan Gohmand858e902010-04-17 15:26:15 +00005940SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005941 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005942 SDValue Op0 = Op.getOperand(0);
5943 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005944 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005945 EVT VT = Op.getValueType();
5946 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005947
5948 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005949 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005950 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005951 SrcVT = VT;
5952 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005953 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005954 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005955 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005956 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005957 }
5958
5959 // At this point the operands and the result should have the same
5960 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005961
Evan Cheng68c47cb2007-01-05 07:55:56 +00005962 // First get the sign bit of second operand.
5963 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005964 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005965 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5966 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005967 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005968 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5969 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5970 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5971 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005972 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005973 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005974 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005975 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005976 PseudoSourceValue::getConstantPool(), 0,
5977 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005978 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005979
5980 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005981 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005982 // Op0 is MVT::f32, Op1 is MVT::f64.
5983 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5984 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5985 DAG.getConstant(32, MVT::i32));
5986 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5987 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005988 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005989 }
5990
Evan Cheng73d6cf12007-01-05 21:37:56 +00005991 // Clear first operand sign bit.
5992 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005993 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005994 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5995 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005996 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005997 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5998 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5999 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6000 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006001 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006002 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006003 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006004 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006005 PseudoSourceValue::getConstantPool(), 0,
6006 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006007 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006008
6009 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006010 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006011}
6012
Dan Gohman076aee32009-03-04 19:44:21 +00006013/// Emit nodes that will be selected as "test Op0,Op0", or something
6014/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006015SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006016 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006017 DebugLoc dl = Op.getDebugLoc();
6018
Dan Gohman31125812009-03-07 01:58:32 +00006019 // CF and OF aren't always set the way we want. Determine which
6020 // of these we need.
6021 bool NeedCF = false;
6022 bool NeedOF = false;
6023 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006024 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006025 case X86::COND_A: case X86::COND_AE:
6026 case X86::COND_B: case X86::COND_BE:
6027 NeedCF = true;
6028 break;
6029 case X86::COND_G: case X86::COND_GE:
6030 case X86::COND_L: case X86::COND_LE:
6031 case X86::COND_O: case X86::COND_NO:
6032 NeedOF = true;
6033 break;
Dan Gohman31125812009-03-07 01:58:32 +00006034 }
6035
Dan Gohman076aee32009-03-04 19:44:21 +00006036 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006037 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6038 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006039 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6040 // Emit a CMP with 0, which is the TEST pattern.
6041 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6042 DAG.getConstant(0, Op.getValueType()));
6043
6044 unsigned Opcode = 0;
6045 unsigned NumOperands = 0;
6046 switch (Op.getNode()->getOpcode()) {
6047 case ISD::ADD:
6048 // Due to an isel shortcoming, be conservative if this add is likely to be
6049 // selected as part of a load-modify-store instruction. When the root node
6050 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6051 // uses of other nodes in the match, such as the ADD in this case. This
6052 // leads to the ADD being left around and reselected, with the result being
6053 // two adds in the output. Alas, even if none our users are stores, that
6054 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6055 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6056 // climbing the DAG back to the root, and it doesn't seem to be worth the
6057 // effort.
6058 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006059 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006060 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6061 goto default_case;
6062
6063 if (ConstantSDNode *C =
6064 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6065 // An add of one will be selected as an INC.
6066 if (C->getAPIntValue() == 1) {
6067 Opcode = X86ISD::INC;
6068 NumOperands = 1;
6069 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006070 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006071
6072 // An add of negative one (subtract of one) will be selected as a DEC.
6073 if (C->getAPIntValue().isAllOnesValue()) {
6074 Opcode = X86ISD::DEC;
6075 NumOperands = 1;
6076 break;
6077 }
Dan Gohman076aee32009-03-04 19:44:21 +00006078 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006079
6080 // Otherwise use a regular EFLAGS-setting add.
6081 Opcode = X86ISD::ADD;
6082 NumOperands = 2;
6083 break;
6084 case ISD::AND: {
6085 // If the primary and result isn't used, don't bother using X86ISD::AND,
6086 // because a TEST instruction will be better.
6087 bool NonFlagUse = false;
6088 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6089 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6090 SDNode *User = *UI;
6091 unsigned UOpNo = UI.getOperandNo();
6092 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6093 // Look pass truncate.
6094 UOpNo = User->use_begin().getOperandNo();
6095 User = *User->use_begin();
6096 }
6097
6098 if (User->getOpcode() != ISD::BRCOND &&
6099 User->getOpcode() != ISD::SETCC &&
6100 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6101 NonFlagUse = true;
6102 break;
6103 }
Dan Gohman076aee32009-03-04 19:44:21 +00006104 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006105
6106 if (!NonFlagUse)
6107 break;
6108 }
6109 // FALL THROUGH
6110 case ISD::SUB:
6111 case ISD::OR:
6112 case ISD::XOR:
6113 // Due to the ISEL shortcoming noted above, be conservative if this op is
6114 // likely to be selected as part of a load-modify-store instruction.
6115 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6116 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6117 if (UI->getOpcode() == ISD::STORE)
6118 goto default_case;
6119
6120 // Otherwise use a regular EFLAGS-setting instruction.
6121 switch (Op.getNode()->getOpcode()) {
6122 default: llvm_unreachable("unexpected operator!");
6123 case ISD::SUB: Opcode = X86ISD::SUB; break;
6124 case ISD::OR: Opcode = X86ISD::OR; break;
6125 case ISD::XOR: Opcode = X86ISD::XOR; break;
6126 case ISD::AND: Opcode = X86ISD::AND; break;
6127 }
6128
6129 NumOperands = 2;
6130 break;
6131 case X86ISD::ADD:
6132 case X86ISD::SUB:
6133 case X86ISD::INC:
6134 case X86ISD::DEC:
6135 case X86ISD::OR:
6136 case X86ISD::XOR:
6137 case X86ISD::AND:
6138 return SDValue(Op.getNode(), 1);
6139 default:
6140 default_case:
6141 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006142 }
6143
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006144 if (Opcode == 0)
6145 // Emit a CMP with 0, which is the TEST pattern.
6146 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6147 DAG.getConstant(0, Op.getValueType()));
6148
6149 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6150 SmallVector<SDValue, 4> Ops;
6151 for (unsigned i = 0; i != NumOperands; ++i)
6152 Ops.push_back(Op.getOperand(i));
6153
6154 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6155 DAG.ReplaceAllUsesWith(Op, New);
6156 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006157}
6158
6159/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6160/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006161SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006162 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006163 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6164 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006165 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006166
6167 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006168 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006169}
6170
Evan Chengd40d03e2010-01-06 19:38:29 +00006171/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6172/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006173SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6174 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006175 SDValue Op0 = And.getOperand(0);
6176 SDValue Op1 = And.getOperand(1);
6177 if (Op0.getOpcode() == ISD::TRUNCATE)
6178 Op0 = Op0.getOperand(0);
6179 if (Op1.getOpcode() == ISD::TRUNCATE)
6180 Op1 = Op1.getOperand(0);
6181
Evan Chengd40d03e2010-01-06 19:38:29 +00006182 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006183 if (Op1.getOpcode() == ISD::SHL)
6184 std::swap(Op0, Op1);
6185 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006186 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6187 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006188 // If we looked past a truncate, check that it's only truncating away
6189 // known zeros.
6190 unsigned BitWidth = Op0.getValueSizeInBits();
6191 unsigned AndBitWidth = And.getValueSizeInBits();
6192 if (BitWidth > AndBitWidth) {
6193 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6194 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6195 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6196 return SDValue();
6197 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006198 LHS = Op1;
6199 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006200 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006201 } else if (Op1.getOpcode() == ISD::Constant) {
6202 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6203 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006204 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6205 LHS = AndLHS.getOperand(0);
6206 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006207 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006208 }
Evan Cheng0488db92007-09-25 01:57:46 +00006209
Evan Chengd40d03e2010-01-06 19:38:29 +00006210 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006211 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006212 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006213 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006214 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006215 // Also promote i16 to i32 for performance / code size reason.
6216 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006217 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006218 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006219
Evan Chengd40d03e2010-01-06 19:38:29 +00006220 // If the operand types disagree, extend the shift amount to match. Since
6221 // BT ignores high bits (like shifts) we can use anyextend.
6222 if (LHS.getValueType() != RHS.getValueType())
6223 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006224
Evan Chengd40d03e2010-01-06 19:38:29 +00006225 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6226 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6227 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6228 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006229 }
6230
Evan Cheng54de3ea2010-01-05 06:52:31 +00006231 return SDValue();
6232}
6233
Dan Gohmand858e902010-04-17 15:26:15 +00006234SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006235 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6236 SDValue Op0 = Op.getOperand(0);
6237 SDValue Op1 = Op.getOperand(1);
6238 DebugLoc dl = Op.getDebugLoc();
6239 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6240
6241 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006242 // Lower (X & (1 << N)) == 0 to BT(X, N).
6243 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6244 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6245 if (Op0.getOpcode() == ISD::AND &&
6246 Op0.hasOneUse() &&
6247 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006248 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006249 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6250 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6251 if (NewSetCC.getNode())
6252 return NewSetCC;
6253 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006254
Evan Cheng2c755ba2010-02-27 07:36:59 +00006255 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6256 if (Op0.getOpcode() == X86ISD::SETCC &&
6257 Op1.getOpcode() == ISD::Constant &&
6258 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6259 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6260 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6261 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6262 bool Invert = (CC == ISD::SETNE) ^
6263 cast<ConstantSDNode>(Op1)->isNullValue();
6264 if (Invert)
6265 CCode = X86::GetOppositeBranchCondition(CCode);
6266 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6267 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6268 }
6269
Evan Chenge5b51ac2010-04-17 06:13:15 +00006270 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006271 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006272 if (X86CC == X86::COND_INVALID)
6273 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006274
Evan Cheng552f09a2010-04-26 19:06:11 +00006275 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006276
6277 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006278 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006279 return DAG.getNode(ISD::AND, dl, MVT::i8,
6280 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6281 DAG.getConstant(X86CC, MVT::i8), Cond),
6282 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006283
Owen Anderson825b72b2009-08-11 20:47:22 +00006284 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6285 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006286}
6287
Dan Gohmand858e902010-04-17 15:26:15 +00006288SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006289 SDValue Cond;
6290 SDValue Op0 = Op.getOperand(0);
6291 SDValue Op1 = Op.getOperand(1);
6292 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006293 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006294 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6295 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006296 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006297
6298 if (isFP) {
6299 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006300 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006301 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6302 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006303 bool Swap = false;
6304
6305 switch (SetCCOpcode) {
6306 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006307 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006308 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006309 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006310 case ISD::SETGT: Swap = true; // Fallthrough
6311 case ISD::SETLT:
6312 case ISD::SETOLT: SSECC = 1; break;
6313 case ISD::SETOGE:
6314 case ISD::SETGE: Swap = true; // Fallthrough
6315 case ISD::SETLE:
6316 case ISD::SETOLE: SSECC = 2; break;
6317 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006318 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006319 case ISD::SETNE: SSECC = 4; break;
6320 case ISD::SETULE: Swap = true;
6321 case ISD::SETUGE: SSECC = 5; break;
6322 case ISD::SETULT: Swap = true;
6323 case ISD::SETUGT: SSECC = 6; break;
6324 case ISD::SETO: SSECC = 7; break;
6325 }
6326 if (Swap)
6327 std::swap(Op0, Op1);
6328
Nate Begemanfb8ead02008-07-25 19:05:58 +00006329 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006330 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006331 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006332 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006333 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6334 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006335 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006336 }
6337 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006338 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006339 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6340 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006341 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006342 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006343 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006344 }
6345 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006346 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006347 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006348
Nate Begeman30a0de92008-07-17 16:51:19 +00006349 // We are handling one of the integer comparisons here. Since SSE only has
6350 // GT and EQ comparisons for integer, swapping operands and multiple
6351 // operations may be required for some comparisons.
6352 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6353 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006354
Owen Anderson825b72b2009-08-11 20:47:22 +00006355 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006356 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006357 case MVT::v8i8:
6358 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6359 case MVT::v4i16:
6360 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6361 case MVT::v2i32:
6362 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6363 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006364 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006365
Nate Begeman30a0de92008-07-17 16:51:19 +00006366 switch (SetCCOpcode) {
6367 default: break;
6368 case ISD::SETNE: Invert = true;
6369 case ISD::SETEQ: Opc = EQOpc; break;
6370 case ISD::SETLT: Swap = true;
6371 case ISD::SETGT: Opc = GTOpc; break;
6372 case ISD::SETGE: Swap = true;
6373 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6374 case ISD::SETULT: Swap = true;
6375 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6376 case ISD::SETUGE: Swap = true;
6377 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6378 }
6379 if (Swap)
6380 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006381
Nate Begeman30a0de92008-07-17 16:51:19 +00006382 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6383 // bits of the inputs before performing those operations.
6384 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006385 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006386 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6387 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006388 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006389 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6390 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006391 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6392 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006393 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006394
Dale Johannesenace16102009-02-03 19:33:06 +00006395 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006396
6397 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006398 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006399 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006400
Nate Begeman30a0de92008-07-17 16:51:19 +00006401 return Result;
6402}
Evan Cheng0488db92007-09-25 01:57:46 +00006403
Evan Cheng370e5342008-12-03 08:38:43 +00006404// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006405static bool isX86LogicalCmp(SDValue Op) {
6406 unsigned Opc = Op.getNode()->getOpcode();
6407 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6408 return true;
6409 if (Op.getResNo() == 1 &&
6410 (Opc == X86ISD::ADD ||
6411 Opc == X86ISD::SUB ||
6412 Opc == X86ISD::SMUL ||
6413 Opc == X86ISD::UMUL ||
6414 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006415 Opc == X86ISD::DEC ||
6416 Opc == X86ISD::OR ||
6417 Opc == X86ISD::XOR ||
6418 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006419 return true;
6420
6421 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006422}
6423
Dan Gohmand858e902010-04-17 15:26:15 +00006424SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006425 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006426 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006427 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006428 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006429
Dan Gohman1a492952009-10-20 16:22:37 +00006430 if (Cond.getOpcode() == ISD::SETCC) {
6431 SDValue NewCond = LowerSETCC(Cond, DAG);
6432 if (NewCond.getNode())
6433 Cond = NewCond;
6434 }
Evan Cheng734503b2006-09-11 02:19:56 +00006435
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006436 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6437 SDValue Op1 = Op.getOperand(1);
6438 SDValue Op2 = Op.getOperand(2);
6439 if (Cond.getOpcode() == X86ISD::SETCC &&
6440 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6441 SDValue Cmp = Cond.getOperand(1);
6442 if (Cmp.getOpcode() == X86ISD::CMP) {
6443 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6444 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6445 ConstantSDNode *RHSC =
6446 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6447 if (N1C && N1C->isAllOnesValue() &&
6448 N2C && N2C->isNullValue() &&
6449 RHSC && RHSC->isNullValue()) {
6450 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006451 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006452 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6453 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6454 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6455 }
6456 }
6457 }
6458
Evan Chengad9c0a32009-12-15 00:53:42 +00006459 // Look pass (and (setcc_carry (cmp ...)), 1).
6460 if (Cond.getOpcode() == ISD::AND &&
6461 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6462 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6463 if (C && C->getAPIntValue() == 1)
6464 Cond = Cond.getOperand(0);
6465 }
6466
Evan Cheng3f41d662007-10-08 22:16:29 +00006467 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6468 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006469 if (Cond.getOpcode() == X86ISD::SETCC ||
6470 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006471 CC = Cond.getOperand(0);
6472
Dan Gohman475871a2008-07-27 21:46:04 +00006473 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006474 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006475 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006476
Evan Cheng3f41d662007-10-08 22:16:29 +00006477 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006478 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006479 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006480 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006481
Chris Lattnerd1980a52009-03-12 06:52:53 +00006482 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6483 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006484 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006485 addTest = false;
6486 }
6487 }
6488
6489 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006490 // Look pass the truncate.
6491 if (Cond.getOpcode() == ISD::TRUNCATE)
6492 Cond = Cond.getOperand(0);
6493
6494 // We know the result of AND is compared against zero. Try to match
6495 // it to BT.
6496 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6497 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6498 if (NewSetCC.getNode()) {
6499 CC = NewSetCC.getOperand(0);
6500 Cond = NewSetCC.getOperand(1);
6501 addTest = false;
6502 }
6503 }
6504 }
6505
6506 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006507 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006508 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006509 }
6510
Evan Cheng0488db92007-09-25 01:57:46 +00006511 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6512 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006513 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6514 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006515 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006516}
6517
Evan Cheng370e5342008-12-03 08:38:43 +00006518// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6519// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6520// from the AND / OR.
6521static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6522 Opc = Op.getOpcode();
6523 if (Opc != ISD::OR && Opc != ISD::AND)
6524 return false;
6525 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6526 Op.getOperand(0).hasOneUse() &&
6527 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6528 Op.getOperand(1).hasOneUse());
6529}
6530
Evan Cheng961d6d42009-02-02 08:19:07 +00006531// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6532// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006533static bool isXor1OfSetCC(SDValue Op) {
6534 if (Op.getOpcode() != ISD::XOR)
6535 return false;
6536 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6537 if (N1C && N1C->getAPIntValue() == 1) {
6538 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6539 Op.getOperand(0).hasOneUse();
6540 }
6541 return false;
6542}
6543
Dan Gohmand858e902010-04-17 15:26:15 +00006544SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006545 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006546 SDValue Chain = Op.getOperand(0);
6547 SDValue Cond = Op.getOperand(1);
6548 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006549 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006550 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006551
Dan Gohman1a492952009-10-20 16:22:37 +00006552 if (Cond.getOpcode() == ISD::SETCC) {
6553 SDValue NewCond = LowerSETCC(Cond, DAG);
6554 if (NewCond.getNode())
6555 Cond = NewCond;
6556 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006557#if 0
6558 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006559 else if (Cond.getOpcode() == X86ISD::ADD ||
6560 Cond.getOpcode() == X86ISD::SUB ||
6561 Cond.getOpcode() == X86ISD::SMUL ||
6562 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006563 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006564#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006565
Evan Chengad9c0a32009-12-15 00:53:42 +00006566 // Look pass (and (setcc_carry (cmp ...)), 1).
6567 if (Cond.getOpcode() == ISD::AND &&
6568 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6569 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6570 if (C && C->getAPIntValue() == 1)
6571 Cond = Cond.getOperand(0);
6572 }
6573
Evan Cheng3f41d662007-10-08 22:16:29 +00006574 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6575 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006576 if (Cond.getOpcode() == X86ISD::SETCC ||
6577 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006578 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006579
Dan Gohman475871a2008-07-27 21:46:04 +00006580 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006581 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006582 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006583 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006584 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006585 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006586 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006587 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006588 default: break;
6589 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006590 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006591 // These can only come from an arithmetic instruction with overflow,
6592 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006593 Cond = Cond.getNode()->getOperand(1);
6594 addTest = false;
6595 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006596 }
Evan Cheng0488db92007-09-25 01:57:46 +00006597 }
Evan Cheng370e5342008-12-03 08:38:43 +00006598 } else {
6599 unsigned CondOpc;
6600 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6601 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006602 if (CondOpc == ISD::OR) {
6603 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6604 // two branches instead of an explicit OR instruction with a
6605 // separate test.
6606 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006607 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006608 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006609 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006610 Chain, Dest, CC, Cmp);
6611 CC = Cond.getOperand(1).getOperand(0);
6612 Cond = Cmp;
6613 addTest = false;
6614 }
6615 } else { // ISD::AND
6616 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6617 // two branches instead of an explicit AND instruction with a
6618 // separate test. However, we only do this if this block doesn't
6619 // have a fall-through edge, because this requires an explicit
6620 // jmp when the condition is false.
6621 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006622 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006623 Op.getNode()->hasOneUse()) {
6624 X86::CondCode CCode =
6625 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6626 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006627 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006628 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006629 // Look for an unconditional branch following this conditional branch.
6630 // We need this because we need to reverse the successors in order
6631 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006632 if (User->getOpcode() == ISD::BR) {
6633 SDValue FalseBB = User->getOperand(1);
6634 SDNode *NewBR =
6635 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006636 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006637 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006638 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006639
Dale Johannesene4d209d2009-02-03 20:21:25 +00006640 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006641 Chain, Dest, CC, Cmp);
6642 X86::CondCode CCode =
6643 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6644 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006645 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006646 Cond = Cmp;
6647 addTest = false;
6648 }
6649 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006650 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006651 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6652 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6653 // It should be transformed during dag combiner except when the condition
6654 // is set by a arithmetics with overflow node.
6655 X86::CondCode CCode =
6656 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6657 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006658 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006659 Cond = Cond.getOperand(0).getOperand(1);
6660 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006661 }
Evan Cheng0488db92007-09-25 01:57:46 +00006662 }
6663
6664 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006665 // Look pass the truncate.
6666 if (Cond.getOpcode() == ISD::TRUNCATE)
6667 Cond = Cond.getOperand(0);
6668
6669 // We know the result of AND is compared against zero. Try to match
6670 // it to BT.
6671 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6672 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6673 if (NewSetCC.getNode()) {
6674 CC = NewSetCC.getOperand(0);
6675 Cond = NewSetCC.getOperand(1);
6676 addTest = false;
6677 }
6678 }
6679 }
6680
6681 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006682 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006683 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006684 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006685 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006686 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006687}
6688
Anton Korobeynikove060b532007-04-17 19:34:00 +00006689
6690// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6691// Calls to _alloca is needed to probe the stack when allocating more than 4k
6692// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6693// that the guard pages used by the OS virtual memory manager are allocated in
6694// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006695SDValue
6696X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006697 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006698 assert(Subtarget->isTargetCygMing() &&
6699 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006700 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006701
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006702 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006703 SDValue Chain = Op.getOperand(0);
6704 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006705 // FIXME: Ensure alignment here
6706
Dan Gohman475871a2008-07-27 21:46:04 +00006707 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006708
Owen Anderson825b72b2009-08-11 20:47:22 +00006709 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006710
Dale Johannesendd64c412009-02-04 00:33:20 +00006711 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006712 Flag = Chain.getValue(1);
6713
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006714 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006715
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006716 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6717 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006718
Dale Johannesendd64c412009-02-04 00:33:20 +00006719 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006720
Dan Gohman475871a2008-07-27 21:46:04 +00006721 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006722 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006723}
6724
Dan Gohmand858e902010-04-17 15:26:15 +00006725SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006726 MachineFunction &MF = DAG.getMachineFunction();
6727 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6728
Dan Gohman69de1932008-02-06 22:27:42 +00006729 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006730 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006731
Evan Cheng25ab6902006-09-08 06:48:29 +00006732 if (!Subtarget->is64Bit()) {
6733 // vastart just stores the address of the VarArgsFrameIndex slot into the
6734 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006735 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6736 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006737 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6738 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006739 }
6740
6741 // __va_list_tag:
6742 // gp_offset (0 - 6 * 8)
6743 // fp_offset (48 - 48 + 8 * 16)
6744 // overflow_arg_area (point to parameters coming in memory).
6745 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006746 SmallVector<SDValue, 8> MemOps;
6747 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006748 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006749 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006750 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6751 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006752 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006753 MemOps.push_back(Store);
6754
6755 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006756 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006757 FIN, DAG.getIntPtrConstant(4));
6758 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006759 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6760 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006761 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006762 MemOps.push_back(Store);
6763
6764 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006765 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006766 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006767 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6768 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006769 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6770 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006771 MemOps.push_back(Store);
6772
6773 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006774 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006775 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006776 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6777 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006778 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6779 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006780 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006782 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006783}
6784
Dan Gohmand858e902010-04-17 15:26:15 +00006785SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006786 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6787 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006788
Chris Lattner75361b62010-04-07 22:58:41 +00006789 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006790 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006791}
6792
Dan Gohmand858e902010-04-17 15:26:15 +00006793SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006794 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006795 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006796 SDValue Chain = Op.getOperand(0);
6797 SDValue DstPtr = Op.getOperand(1);
6798 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006799 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6800 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006801 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006802
Dale Johannesendd64c412009-02-04 00:33:20 +00006803 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006804 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6805 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006806}
6807
Dan Gohman475871a2008-07-27 21:46:04 +00006808SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006809X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006810 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006811 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006813 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006814 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006815 case Intrinsic::x86_sse_comieq_ss:
6816 case Intrinsic::x86_sse_comilt_ss:
6817 case Intrinsic::x86_sse_comile_ss:
6818 case Intrinsic::x86_sse_comigt_ss:
6819 case Intrinsic::x86_sse_comige_ss:
6820 case Intrinsic::x86_sse_comineq_ss:
6821 case Intrinsic::x86_sse_ucomieq_ss:
6822 case Intrinsic::x86_sse_ucomilt_ss:
6823 case Intrinsic::x86_sse_ucomile_ss:
6824 case Intrinsic::x86_sse_ucomigt_ss:
6825 case Intrinsic::x86_sse_ucomige_ss:
6826 case Intrinsic::x86_sse_ucomineq_ss:
6827 case Intrinsic::x86_sse2_comieq_sd:
6828 case Intrinsic::x86_sse2_comilt_sd:
6829 case Intrinsic::x86_sse2_comile_sd:
6830 case Intrinsic::x86_sse2_comigt_sd:
6831 case Intrinsic::x86_sse2_comige_sd:
6832 case Intrinsic::x86_sse2_comineq_sd:
6833 case Intrinsic::x86_sse2_ucomieq_sd:
6834 case Intrinsic::x86_sse2_ucomilt_sd:
6835 case Intrinsic::x86_sse2_ucomile_sd:
6836 case Intrinsic::x86_sse2_ucomigt_sd:
6837 case Intrinsic::x86_sse2_ucomige_sd:
6838 case Intrinsic::x86_sse2_ucomineq_sd: {
6839 unsigned Opc = 0;
6840 ISD::CondCode CC = ISD::SETCC_INVALID;
6841 switch (IntNo) {
6842 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006843 case Intrinsic::x86_sse_comieq_ss:
6844 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006845 Opc = X86ISD::COMI;
6846 CC = ISD::SETEQ;
6847 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006848 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006849 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006850 Opc = X86ISD::COMI;
6851 CC = ISD::SETLT;
6852 break;
6853 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006854 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855 Opc = X86ISD::COMI;
6856 CC = ISD::SETLE;
6857 break;
6858 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006859 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006860 Opc = X86ISD::COMI;
6861 CC = ISD::SETGT;
6862 break;
6863 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006864 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006865 Opc = X86ISD::COMI;
6866 CC = ISD::SETGE;
6867 break;
6868 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006869 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006870 Opc = X86ISD::COMI;
6871 CC = ISD::SETNE;
6872 break;
6873 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006874 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006875 Opc = X86ISD::UCOMI;
6876 CC = ISD::SETEQ;
6877 break;
6878 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006879 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006880 Opc = X86ISD::UCOMI;
6881 CC = ISD::SETLT;
6882 break;
6883 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006884 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006885 Opc = X86ISD::UCOMI;
6886 CC = ISD::SETLE;
6887 break;
6888 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006889 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006890 Opc = X86ISD::UCOMI;
6891 CC = ISD::SETGT;
6892 break;
6893 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006894 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006895 Opc = X86ISD::UCOMI;
6896 CC = ISD::SETGE;
6897 break;
6898 case Intrinsic::x86_sse_ucomineq_ss:
6899 case Intrinsic::x86_sse2_ucomineq_sd:
6900 Opc = X86ISD::UCOMI;
6901 CC = ISD::SETNE;
6902 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006903 }
Evan Cheng734503b2006-09-11 02:19:56 +00006904
Dan Gohman475871a2008-07-27 21:46:04 +00006905 SDValue LHS = Op.getOperand(1);
6906 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006907 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006908 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006909 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6910 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6911 DAG.getConstant(X86CC, MVT::i8), Cond);
6912 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006913 }
Eric Christopher71c67532009-07-29 00:28:05 +00006914 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006915 // an integer value, not just an instruction so lower it to the ptest
6916 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006917 case Intrinsic::x86_sse41_ptestz:
6918 case Intrinsic::x86_sse41_ptestc:
6919 case Intrinsic::x86_sse41_ptestnzc:{
6920 unsigned X86CC = 0;
6921 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006922 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006923 case Intrinsic::x86_sse41_ptestz:
6924 // ZF = 1
6925 X86CC = X86::COND_E;
6926 break;
6927 case Intrinsic::x86_sse41_ptestc:
6928 // CF = 1
6929 X86CC = X86::COND_B;
6930 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006931 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006932 // ZF and CF = 0
6933 X86CC = X86::COND_A;
6934 break;
6935 }
Eric Christopherfd179292009-08-27 18:07:15 +00006936
Eric Christopher71c67532009-07-29 00:28:05 +00006937 SDValue LHS = Op.getOperand(1);
6938 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006939 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6940 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6941 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6942 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006943 }
Evan Cheng5759f972008-05-04 09:15:50 +00006944
6945 // Fix vector shift instructions where the last operand is a non-immediate
6946 // i32 value.
6947 case Intrinsic::x86_sse2_pslli_w:
6948 case Intrinsic::x86_sse2_pslli_d:
6949 case Intrinsic::x86_sse2_pslli_q:
6950 case Intrinsic::x86_sse2_psrli_w:
6951 case Intrinsic::x86_sse2_psrli_d:
6952 case Intrinsic::x86_sse2_psrli_q:
6953 case Intrinsic::x86_sse2_psrai_w:
6954 case Intrinsic::x86_sse2_psrai_d:
6955 case Intrinsic::x86_mmx_pslli_w:
6956 case Intrinsic::x86_mmx_pslli_d:
6957 case Intrinsic::x86_mmx_pslli_q:
6958 case Intrinsic::x86_mmx_psrli_w:
6959 case Intrinsic::x86_mmx_psrli_d:
6960 case Intrinsic::x86_mmx_psrli_q:
6961 case Intrinsic::x86_mmx_psrai_w:
6962 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006963 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006964 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006965 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006966
6967 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006968 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006969 switch (IntNo) {
6970 case Intrinsic::x86_sse2_pslli_w:
6971 NewIntNo = Intrinsic::x86_sse2_psll_w;
6972 break;
6973 case Intrinsic::x86_sse2_pslli_d:
6974 NewIntNo = Intrinsic::x86_sse2_psll_d;
6975 break;
6976 case Intrinsic::x86_sse2_pslli_q:
6977 NewIntNo = Intrinsic::x86_sse2_psll_q;
6978 break;
6979 case Intrinsic::x86_sse2_psrli_w:
6980 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6981 break;
6982 case Intrinsic::x86_sse2_psrli_d:
6983 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6984 break;
6985 case Intrinsic::x86_sse2_psrli_q:
6986 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6987 break;
6988 case Intrinsic::x86_sse2_psrai_w:
6989 NewIntNo = Intrinsic::x86_sse2_psra_w;
6990 break;
6991 case Intrinsic::x86_sse2_psrai_d:
6992 NewIntNo = Intrinsic::x86_sse2_psra_d;
6993 break;
6994 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006995 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006996 switch (IntNo) {
6997 case Intrinsic::x86_mmx_pslli_w:
6998 NewIntNo = Intrinsic::x86_mmx_psll_w;
6999 break;
7000 case Intrinsic::x86_mmx_pslli_d:
7001 NewIntNo = Intrinsic::x86_mmx_psll_d;
7002 break;
7003 case Intrinsic::x86_mmx_pslli_q:
7004 NewIntNo = Intrinsic::x86_mmx_psll_q;
7005 break;
7006 case Intrinsic::x86_mmx_psrli_w:
7007 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7008 break;
7009 case Intrinsic::x86_mmx_psrli_d:
7010 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7011 break;
7012 case Intrinsic::x86_mmx_psrli_q:
7013 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7014 break;
7015 case Intrinsic::x86_mmx_psrai_w:
7016 NewIntNo = Intrinsic::x86_mmx_psra_w;
7017 break;
7018 case Intrinsic::x86_mmx_psrai_d:
7019 NewIntNo = Intrinsic::x86_mmx_psra_d;
7020 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007021 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007022 }
7023 break;
7024 }
7025 }
Mon P Wangefa42202009-09-03 19:56:25 +00007026
7027 // The vector shift intrinsics with scalars uses 32b shift amounts but
7028 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7029 // to be zero.
7030 SDValue ShOps[4];
7031 ShOps[0] = ShAmt;
7032 ShOps[1] = DAG.getConstant(0, MVT::i32);
7033 if (ShAmtVT == MVT::v4i32) {
7034 ShOps[2] = DAG.getUNDEF(MVT::i32);
7035 ShOps[3] = DAG.getUNDEF(MVT::i32);
7036 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7037 } else {
7038 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7039 }
7040
Owen Andersone50ed302009-08-10 22:56:29 +00007041 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007042 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007043 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007044 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007045 Op.getOperand(1), ShAmt);
7046 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007047 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007048}
Evan Cheng72261582005-12-20 06:22:03 +00007049
Dan Gohmand858e902010-04-17 15:26:15 +00007050SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7051 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007052 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7053 MFI->setReturnAddressIsTaken(true);
7054
Bill Wendling64e87322009-01-16 19:25:27 +00007055 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007056 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007057
7058 if (Depth > 0) {
7059 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7060 SDValue Offset =
7061 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007062 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007063 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007064 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007065 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007066 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007067 }
7068
7069 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007070 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007071 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007072 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007073}
7074
Dan Gohmand858e902010-04-17 15:26:15 +00007075SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007076 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7077 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007078
Owen Andersone50ed302009-08-10 22:56:29 +00007079 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007080 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007081 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7082 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007083 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007084 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007085 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7086 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007087 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007088}
7089
Dan Gohman475871a2008-07-27 21:46:04 +00007090SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007091 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007092 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007093}
7094
Dan Gohmand858e902010-04-17 15:26:15 +00007095SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007096 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007097 SDValue Chain = Op.getOperand(0);
7098 SDValue Offset = Op.getOperand(1);
7099 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007100 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007101
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007102 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7103 getPointerTy());
7104 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007105
Dale Johannesene4d209d2009-02-03 20:21:25 +00007106 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007107 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007108 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007109 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007110 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007111 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007112
Dale Johannesene4d209d2009-02-03 20:21:25 +00007113 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007114 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007115 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007116}
7117
Dan Gohman475871a2008-07-27 21:46:04 +00007118SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007119 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007120 SDValue Root = Op.getOperand(0);
7121 SDValue Trmp = Op.getOperand(1); // trampoline
7122 SDValue FPtr = Op.getOperand(2); // nested function
7123 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007124 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007125
Dan Gohman69de1932008-02-06 22:27:42 +00007126 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007127
7128 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007129 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007130
7131 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007132 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7133 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007134
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007135 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7136 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007137
7138 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7139
7140 // Load the pointer to the nested function into R11.
7141 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007142 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007144 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007145
Owen Anderson825b72b2009-08-11 20:47:22 +00007146 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7147 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007148 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7149 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007150
7151 // Load the 'nest' parameter value into R10.
7152 // R10 is specified in X86CallingConv.td
7153 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007154 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7155 DAG.getConstant(10, MVT::i64));
7156 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007157 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007158
Owen Anderson825b72b2009-08-11 20:47:22 +00007159 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7160 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007161 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7162 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007163
7164 // Jump to the nested function.
7165 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7167 DAG.getConstant(20, MVT::i64));
7168 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007169 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007170
7171 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007172 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7173 DAG.getConstant(22, MVT::i64));
7174 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007175 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007176
Dan Gohman475871a2008-07-27 21:46:04 +00007177 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007178 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007179 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007180 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007181 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007182 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007183 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007184 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007185
7186 switch (CC) {
7187 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007188 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007189 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007190 case CallingConv::X86_StdCall: {
7191 // Pass 'nest' parameter in ECX.
7192 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007193 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007194
7195 // Check that ECX wasn't needed by an 'inreg' parameter.
7196 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007197 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007198
Chris Lattner58d74912008-03-12 17:45:29 +00007199 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007200 unsigned InRegCount = 0;
7201 unsigned Idx = 1;
7202
7203 for (FunctionType::param_iterator I = FTy->param_begin(),
7204 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007205 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007206 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007207 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007208
7209 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007210 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007211 }
7212 }
7213 break;
7214 }
7215 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007216 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007217 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007218 // Pass 'nest' parameter in EAX.
7219 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007220 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007221 break;
7222 }
7223
Dan Gohman475871a2008-07-27 21:46:04 +00007224 SDValue OutChains[4];
7225 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007226
Owen Anderson825b72b2009-08-11 20:47:22 +00007227 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7228 DAG.getConstant(10, MVT::i32));
7229 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007230
Chris Lattnera62fe662010-02-05 19:20:30 +00007231 // This is storing the opcode for MOV32ri.
7232 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007233 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007234 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007235 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007236 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007237
Owen Anderson825b72b2009-08-11 20:47:22 +00007238 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7239 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007240 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7241 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007242
Chris Lattnera62fe662010-02-05 19:20:30 +00007243 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007244 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7245 DAG.getConstant(5, MVT::i32));
7246 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007247 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007248
Owen Anderson825b72b2009-08-11 20:47:22 +00007249 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7250 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007251 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7252 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007253
Dan Gohman475871a2008-07-27 21:46:04 +00007254 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007255 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007256 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007257 }
7258}
7259
Dan Gohmand858e902010-04-17 15:26:15 +00007260SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7261 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007262 /*
7263 The rounding mode is in bits 11:10 of FPSR, and has the following
7264 settings:
7265 00 Round to nearest
7266 01 Round to -inf
7267 10 Round to +inf
7268 11 Round to 0
7269
7270 FLT_ROUNDS, on the other hand, expects the following:
7271 -1 Undefined
7272 0 Round to 0
7273 1 Round to nearest
7274 2 Round to +inf
7275 3 Round to -inf
7276
7277 To perform the conversion, we do:
7278 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7279 */
7280
7281 MachineFunction &MF = DAG.getMachineFunction();
7282 const TargetMachine &TM = MF.getTarget();
7283 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7284 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007285 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007286 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007287
7288 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007289 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007290 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007291
Owen Anderson825b72b2009-08-11 20:47:22 +00007292 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007293 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007294
7295 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007296 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7297 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007298
7299 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007300 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007301 DAG.getNode(ISD::SRL, dl, MVT::i16,
7302 DAG.getNode(ISD::AND, dl, MVT::i16,
7303 CWD, DAG.getConstant(0x800, MVT::i16)),
7304 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007305 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007306 DAG.getNode(ISD::SRL, dl, MVT::i16,
7307 DAG.getNode(ISD::AND, dl, MVT::i16,
7308 CWD, DAG.getConstant(0x400, MVT::i16)),
7309 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007310
Dan Gohman475871a2008-07-27 21:46:04 +00007311 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007312 DAG.getNode(ISD::AND, dl, MVT::i16,
7313 DAG.getNode(ISD::ADD, dl, MVT::i16,
7314 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7315 DAG.getConstant(1, MVT::i16)),
7316 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007317
7318
Duncan Sands83ec4b62008-06-06 12:08:01 +00007319 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007320 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007321}
7322
Dan Gohmand858e902010-04-17 15:26:15 +00007323SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007324 EVT VT = Op.getValueType();
7325 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007326 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007327 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007328
7329 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007330 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007331 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007332 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007333 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007334 }
Evan Cheng18efe262007-12-14 02:13:44 +00007335
Evan Cheng152804e2007-12-14 08:30:15 +00007336 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007337 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007338 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007339
7340 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007341 SDValue Ops[] = {
7342 Op,
7343 DAG.getConstant(NumBits+NumBits-1, OpVT),
7344 DAG.getConstant(X86::COND_E, MVT::i8),
7345 Op.getValue(1)
7346 };
7347 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007348
7349 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007350 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007351
Owen Anderson825b72b2009-08-11 20:47:22 +00007352 if (VT == MVT::i8)
7353 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007354 return Op;
7355}
7356
Dan Gohmand858e902010-04-17 15:26:15 +00007357SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007358 EVT VT = Op.getValueType();
7359 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007360 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007361 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007362
7363 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007364 if (VT == MVT::i8) {
7365 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007366 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007367 }
Evan Cheng152804e2007-12-14 08:30:15 +00007368
7369 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007370 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007371 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007372
7373 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007374 SDValue Ops[] = {
7375 Op,
7376 DAG.getConstant(NumBits, OpVT),
7377 DAG.getConstant(X86::COND_E, MVT::i8),
7378 Op.getValue(1)
7379 };
7380 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007381
Owen Anderson825b72b2009-08-11 20:47:22 +00007382 if (VT == MVT::i8)
7383 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007384 return Op;
7385}
7386
Dan Gohmand858e902010-04-17 15:26:15 +00007387SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007388 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007389 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007390 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007391
Mon P Wangaf9b9522008-12-18 21:42:19 +00007392 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7393 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7394 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7395 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7396 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7397 //
7398 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7399 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7400 // return AloBlo + AloBhi + AhiBlo;
7401
7402 SDValue A = Op.getOperand(0);
7403 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007404
Dale Johannesene4d209d2009-02-03 20:21:25 +00007405 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007406 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7407 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007409 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7410 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007412 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007413 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007414 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007415 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007416 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007417 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007418 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007419 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007421 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7422 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007423 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007424 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7425 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007426 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7427 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007428 return Res;
7429}
7430
7431
Dan Gohmand858e902010-04-17 15:26:15 +00007432SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007433 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7434 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007435 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7436 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007437 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007438 SDValue LHS = N->getOperand(0);
7439 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007440 unsigned BaseOp = 0;
7441 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007442 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007443
7444 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007445 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007446 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007447 // A subtract of one will be selected as a INC. Note that INC doesn't
7448 // set CF, so we can't do this for UADDO.
7449 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7450 if (C->getAPIntValue() == 1) {
7451 BaseOp = X86ISD::INC;
7452 Cond = X86::COND_O;
7453 break;
7454 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007455 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007456 Cond = X86::COND_O;
7457 break;
7458 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007459 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007460 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007461 break;
7462 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007463 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7464 // set CF, so we can't do this for USUBO.
7465 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7466 if (C->getAPIntValue() == 1) {
7467 BaseOp = X86ISD::DEC;
7468 Cond = X86::COND_O;
7469 break;
7470 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007471 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007472 Cond = X86::COND_O;
7473 break;
7474 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007475 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007476 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007477 break;
7478 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007479 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007480 Cond = X86::COND_O;
7481 break;
7482 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007483 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007484 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007485 break;
7486 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007487
Bill Wendling61edeb52008-12-02 01:06:39 +00007488 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007490 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007491
Bill Wendling61edeb52008-12-02 01:06:39 +00007492 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007493 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007495
Bill Wendling61edeb52008-12-02 01:06:39 +00007496 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7497 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007498}
7499
Dan Gohmand858e902010-04-17 15:26:15 +00007500SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007501 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007502 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007503 unsigned Reg = 0;
7504 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007505 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007506 default:
7507 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007508 case MVT::i8: Reg = X86::AL; size = 1; break;
7509 case MVT::i16: Reg = X86::AX; size = 2; break;
7510 case MVT::i32: Reg = X86::EAX; size = 4; break;
7511 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007512 assert(Subtarget->is64Bit() && "Node not type legal!");
7513 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007514 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007515 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007516 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007517 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007518 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007519 Op.getOperand(1),
7520 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007521 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007522 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007523 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007524 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007525 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007526 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007527 return cpOut;
7528}
7529
Duncan Sands1607f052008-12-01 11:39:25 +00007530SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007531 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007532 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007534 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007535 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007536 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007537 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7538 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007539 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007540 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7541 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007542 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007544 rdx.getValue(1)
7545 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007546 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007547}
7548
Dale Johannesen7d07b482010-05-21 00:52:33 +00007549SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7550 SelectionDAG &DAG) const {
7551 EVT SrcVT = Op.getOperand(0).getValueType();
7552 EVT DstVT = Op.getValueType();
7553 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7554 Subtarget->hasMMX() && !DisableMMX) &&
7555 "Unexpected custom BIT_CONVERT");
7556 assert((DstVT == MVT::i64 ||
7557 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7558 "Unexpected custom BIT_CONVERT");
7559 // i64 <=> MMX conversions are Legal.
7560 if (SrcVT==MVT::i64 && DstVT.isVector())
7561 return Op;
7562 if (DstVT==MVT::i64 && SrcVT.isVector())
7563 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007564 // MMX <=> MMX conversions are Legal.
7565 if (SrcVT.isVector() && DstVT.isVector())
7566 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007567 // All other conversions need to be expanded.
7568 return SDValue();
7569}
Dan Gohmand858e902010-04-17 15:26:15 +00007570SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007571 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007572 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007573 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007574 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007575 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007576 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007577 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007578 Node->getOperand(0),
7579 Node->getOperand(1), negOp,
7580 cast<AtomicSDNode>(Node)->getSrcValue(),
7581 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007582}
7583
Evan Cheng0db9fe62006-04-25 20:13:52 +00007584/// LowerOperation - Provide custom lowering hooks for some operations.
7585///
Dan Gohmand858e902010-04-17 15:26:15 +00007586SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007587 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007588 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007589 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7590 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007591 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007592 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007593 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7594 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7595 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7596 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7597 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7598 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007599 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007600 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007601 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007602 case ISD::SHL_PARTS:
7603 case ISD::SRA_PARTS:
7604 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7605 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007606 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007607 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007608 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007609 case ISD::FABS: return LowerFABS(Op, DAG);
7610 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007611 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007612 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007613 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007614 case ISD::SELECT: return LowerSELECT(Op, DAG);
7615 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007616 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007617 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007618 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007619 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007620 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007621 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7622 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007623 case ISD::FRAME_TO_ARGS_OFFSET:
7624 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007625 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007626 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007627 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007628 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007629 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7630 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007631 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007632 case ISD::SADDO:
7633 case ISD::UADDO:
7634 case ISD::SSUBO:
7635 case ISD::USUBO:
7636 case ISD::SMULO:
7637 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007638 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007639 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007640 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007641}
7642
Duncan Sands1607f052008-12-01 11:39:25 +00007643void X86TargetLowering::
7644ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007645 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007646 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007647 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007648 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007649
7650 SDValue Chain = Node->getOperand(0);
7651 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007652 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007653 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007654 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007655 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007656 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007657 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007658 SDValue Result =
7659 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7660 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007661 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007662 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007663 Results.push_back(Result.getValue(2));
7664}
7665
Duncan Sands126d9072008-07-04 11:47:58 +00007666/// ReplaceNodeResults - Replace a node with an illegal result type
7667/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007668void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7669 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007670 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007671 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007672 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007673 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007674 assert(false && "Do not know how to custom type legalize this operation!");
7675 return;
7676 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007677 std::pair<SDValue,SDValue> Vals =
7678 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007679 SDValue FIST = Vals.first, StackSlot = Vals.second;
7680 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007681 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007682 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007683 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7684 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007685 }
7686 return;
7687 }
7688 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007689 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007690 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007691 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007692 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007693 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007694 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007695 eax.getValue(2));
7696 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7697 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007698 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007699 Results.push_back(edx.getValue(1));
7700 return;
7701 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007702 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007703 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007704 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007705 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007706 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7707 DAG.getConstant(0, MVT::i32));
7708 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7709 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007710 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7711 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007712 cpInL.getValue(1));
7713 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7715 DAG.getConstant(0, MVT::i32));
7716 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7717 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007718 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007719 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007720 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007721 swapInL.getValue(1));
7722 SDValue Ops[] = { swapInH.getValue(0),
7723 N->getOperand(1),
7724 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007725 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007726 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007727 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007728 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007729 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007730 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007731 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007732 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007733 Results.push_back(cpOutH.getValue(1));
7734 return;
7735 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007736 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007737 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7738 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007739 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007740 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7741 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007742 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007743 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7744 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007745 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007746 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7747 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007748 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007749 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7750 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007751 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007752 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7753 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007754 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007755 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7756 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007757 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007758}
7759
Evan Cheng72261582005-12-20 06:22:03 +00007760const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7761 switch (Opcode) {
7762 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007763 case X86ISD::BSF: return "X86ISD::BSF";
7764 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007765 case X86ISD::SHLD: return "X86ISD::SHLD";
7766 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007767 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007768 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007769 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007770 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007771 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007772 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007773 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7774 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7775 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007776 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007777 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007778 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007779 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007780 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007781 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007782 case X86ISD::COMI: return "X86ISD::COMI";
7783 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007784 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007785 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007786 case X86ISD::CMOV: return "X86ISD::CMOV";
7787 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007788 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007789 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7790 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007791 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007792 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007793 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007794 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007795 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007796 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7797 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007798 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007799 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007800 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007801 case X86ISD::FMAX: return "X86ISD::FMAX";
7802 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007803 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7804 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007805 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00007806 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00007807 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007808 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007809 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007810 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007811 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7812 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007813 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7814 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7815 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7816 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7817 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7818 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007819 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7820 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007821 case X86ISD::VSHL: return "X86ISD::VSHL";
7822 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007823 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7824 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7825 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7826 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7827 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7828 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7829 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7830 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7831 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7832 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007833 case X86ISD::ADD: return "X86ISD::ADD";
7834 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007835 case X86ISD::SMUL: return "X86ISD::SMUL";
7836 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007837 case X86ISD::INC: return "X86ISD::INC";
7838 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007839 case X86ISD::OR: return "X86ISD::OR";
7840 case X86ISD::XOR: return "X86ISD::XOR";
7841 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007842 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007843 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007844 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007845 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007846 }
7847}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007848
Chris Lattnerc9addb72007-03-30 23:15:24 +00007849// isLegalAddressingMode - Return true if the addressing mode represented
7850// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007851bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007852 const Type *Ty) const {
7853 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007854 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007855
Chris Lattnerc9addb72007-03-30 23:15:24 +00007856 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007857 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007858 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007859
Chris Lattnerc9addb72007-03-30 23:15:24 +00007860 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007861 unsigned GVFlags =
7862 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007863
Chris Lattnerdfed4132009-07-10 07:38:24 +00007864 // If a reference to this global requires an extra load, we can't fold it.
7865 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007866 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007867
Chris Lattnerdfed4132009-07-10 07:38:24 +00007868 // If BaseGV requires a register for the PIC base, we cannot also have a
7869 // BaseReg specified.
7870 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007871 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007872
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007873 // If lower 4G is not available, then we must use rip-relative addressing.
7874 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7875 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007876 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007877
Chris Lattnerc9addb72007-03-30 23:15:24 +00007878 switch (AM.Scale) {
7879 case 0:
7880 case 1:
7881 case 2:
7882 case 4:
7883 case 8:
7884 // These scales always work.
7885 break;
7886 case 3:
7887 case 5:
7888 case 9:
7889 // These scales are formed with basereg+scalereg. Only accept if there is
7890 // no basereg yet.
7891 if (AM.HasBaseReg)
7892 return false;
7893 break;
7894 default: // Other stuff never works.
7895 return false;
7896 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007897
Chris Lattnerc9addb72007-03-30 23:15:24 +00007898 return true;
7899}
7900
7901
Evan Cheng2bd122c2007-10-26 01:56:11 +00007902bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007903 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007904 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007905 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7906 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007907 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007908 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007909 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007910}
7911
Owen Andersone50ed302009-08-10 22:56:29 +00007912bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007913 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007914 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007915 unsigned NumBits1 = VT1.getSizeInBits();
7916 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007917 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007918 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007919 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007920}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007921
Dan Gohman97121ba2009-04-08 00:15:30 +00007922bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007923 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007924 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007925}
7926
Owen Andersone50ed302009-08-10 22:56:29 +00007927bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007928 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007929 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007930}
7931
Owen Andersone50ed302009-08-10 22:56:29 +00007932bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007933 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007934 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007935}
7936
Evan Cheng60c07e12006-07-05 22:17:51 +00007937/// isShuffleMaskLegal - Targets can use this to indicate that they only
7938/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7939/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7940/// are assumed to be legal.
7941bool
Eric Christopherfd179292009-08-27 18:07:15 +00007942X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007943 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007944 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007945 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007946 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007947
Nate Begemana09008b2009-10-19 02:17:23 +00007948 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007949 return (VT.getVectorNumElements() == 2 ||
7950 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7951 isMOVLMask(M, VT) ||
7952 isSHUFPMask(M, VT) ||
7953 isPSHUFDMask(M, VT) ||
7954 isPSHUFHWMask(M, VT) ||
7955 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007956 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007957 isUNPCKLMask(M, VT) ||
7958 isUNPCKHMask(M, VT) ||
7959 isUNPCKL_v_undef_Mask(M, VT) ||
7960 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007961}
7962
Dan Gohman7d8143f2008-04-09 20:09:42 +00007963bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007964X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007965 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007966 unsigned NumElts = VT.getVectorNumElements();
7967 // FIXME: This collection of masks seems suspect.
7968 if (NumElts == 2)
7969 return true;
7970 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7971 return (isMOVLMask(Mask, VT) ||
7972 isCommutedMOVLMask(Mask, VT, true) ||
7973 isSHUFPMask(Mask, VT) ||
7974 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007975 }
7976 return false;
7977}
7978
7979//===----------------------------------------------------------------------===//
7980// X86 Scheduler Hooks
7981//===----------------------------------------------------------------------===//
7982
Mon P Wang63307c32008-05-05 19:05:59 +00007983// private utility function
7984MachineBasicBlock *
7985X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7986 MachineBasicBlock *MBB,
7987 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007988 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007989 unsigned LoadOpc,
7990 unsigned CXchgOpc,
7991 unsigned copyOpc,
7992 unsigned notOpc,
7993 unsigned EAXreg,
7994 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007995 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007996 // For the atomic bitwise operator, we generate
7997 // thisMBB:
7998 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007999 // ld t1 = [bitinstr.addr]
8000 // op t2 = t1, [bitinstr.val]
8001 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008002 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8003 // bz newMBB
8004 // fallthrough -->nextMBB
8005 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8006 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008007 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008008 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008009
Mon P Wang63307c32008-05-05 19:05:59 +00008010 /// First build the CFG
8011 MachineFunction *F = MBB->getParent();
8012 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008013 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8014 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8015 F->insert(MBBIter, newMBB);
8016 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008017
Mon P Wang63307c32008-05-05 19:05:59 +00008018 // Move all successors to thisMBB to nextMBB
8019 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008020
Mon P Wang63307c32008-05-05 19:05:59 +00008021 // Update thisMBB to fall through to newMBB
8022 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008023
Mon P Wang63307c32008-05-05 19:05:59 +00008024 // newMBB jumps to itself and fall through to nextMBB
8025 newMBB->addSuccessor(nextMBB);
8026 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008027
Mon P Wang63307c32008-05-05 19:05:59 +00008028 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008029 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008030 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008031 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008032 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008033 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008034 int numArgs = bInstr->getNumOperands() - 1;
8035 for (int i=0; i < numArgs; ++i)
8036 argOpers[i] = &bInstr->getOperand(i+1);
8037
8038 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008039 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8040 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008041
Dale Johannesen140be2d2008-08-19 18:47:28 +00008042 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008043 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008044 for (int i=0; i <= lastAddrIndx; ++i)
8045 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008046
Dale Johannesen140be2d2008-08-19 18:47:28 +00008047 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008048 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008049 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008050 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008051 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008052 tt = t1;
8053
Dale Johannesen140be2d2008-08-19 18:47:28 +00008054 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008055 assert((argOpers[valArgIndx]->isReg() ||
8056 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008057 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008058 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008059 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008060 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008061 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008062 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008063 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008064
Dale Johannesene4d209d2009-02-03 20:21:25 +00008065 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008066 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008067
Dale Johannesene4d209d2009-02-03 20:21:25 +00008068 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008069 for (int i=0; i <= lastAddrIndx; ++i)
8070 (*MIB).addOperand(*argOpers[i]);
8071 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008072 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008073 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8074 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008075
Dale Johannesene4d209d2009-02-03 20:21:25 +00008076 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008077 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008078
Mon P Wang63307c32008-05-05 19:05:59 +00008079 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008080 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008081
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008082 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008083 return nextMBB;
8084}
8085
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008086// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008087MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008088X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8089 MachineBasicBlock *MBB,
8090 unsigned regOpcL,
8091 unsigned regOpcH,
8092 unsigned immOpcL,
8093 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008094 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008095 // For the atomic bitwise operator, we generate
8096 // thisMBB (instructions are in pairs, except cmpxchg8b)
8097 // ld t1,t2 = [bitinstr.addr]
8098 // newMBB:
8099 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8100 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008101 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008102 // mov ECX, EBX <- t5, t6
8103 // mov EAX, EDX <- t1, t2
8104 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8105 // mov t3, t4 <- EAX, EDX
8106 // bz newMBB
8107 // result in out1, out2
8108 // fallthrough -->nextMBB
8109
8110 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8111 const unsigned LoadOpc = X86::MOV32rm;
8112 const unsigned copyOpc = X86::MOV32rr;
8113 const unsigned NotOpc = X86::NOT32r;
8114 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8115 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8116 MachineFunction::iterator MBBIter = MBB;
8117 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008118
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008119 /// First build the CFG
8120 MachineFunction *F = MBB->getParent();
8121 MachineBasicBlock *thisMBB = MBB;
8122 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8123 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8124 F->insert(MBBIter, newMBB);
8125 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008127 // Move all successors to thisMBB to nextMBB
8128 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008129
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008130 // Update thisMBB to fall through to newMBB
8131 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008132
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008133 // newMBB jumps to itself and fall through to nextMBB
8134 newMBB->addSuccessor(nextMBB);
8135 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008136
Dale Johannesene4d209d2009-02-03 20:21:25 +00008137 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008138 // Insert instructions into newMBB based on incoming instruction
8139 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008140 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008141 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008142 MachineOperand& dest1Oper = bInstr->getOperand(0);
8143 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008144 MachineOperand* argOpers[2 + X86AddrNumOperands];
Dan Gohman71ea4e52010-05-14 21:01:44 +00008145 for (int i=0; i < 2 + X86AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008146 argOpers[i] = &bInstr->getOperand(i+2);
8147
Dan Gohman71ea4e52010-05-14 21:01:44 +00008148 // We use some of the operands multiple times, so conservatively just
8149 // clear any kill flags that might be present.
8150 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8151 argOpers[i]->setIsKill(false);
8152 }
8153
Evan Chengad5b52f2010-01-08 19:14:57 +00008154 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008155 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008156
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008157 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008158 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008159 for (int i=0; i <= lastAddrIndx; ++i)
8160 (*MIB).addOperand(*argOpers[i]);
8161 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008162 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008163 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008164 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008165 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008166 MachineOperand newOp3 = *(argOpers[3]);
8167 if (newOp3.isImm())
8168 newOp3.setImm(newOp3.getImm()+4);
8169 else
8170 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008171 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008172 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008173
8174 // t3/4 are defined later, at the bottom of the loop
8175 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8176 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008177 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008178 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008179 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008180 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8181
Evan Cheng306b4ca2010-01-08 23:41:50 +00008182 // The subsequent operations should be using the destination registers of
8183 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008184 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008185 t1 = F->getRegInfo().createVirtualRegister(RC);
8186 t2 = F->getRegInfo().createVirtualRegister(RC);
8187 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8188 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008189 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008190 t1 = dest1Oper.getReg();
8191 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008192 }
8193
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008194 int valArgIndx = lastAddrIndx + 1;
8195 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008196 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008197 "invalid operand");
8198 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8199 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008200 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008201 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008202 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008203 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008204 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008205 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008206 (*MIB).addOperand(*argOpers[valArgIndx]);
8207 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008208 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008209 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008210 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008211 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008212 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008213 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008214 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008215 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008216 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008217 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008218
Dale Johannesene4d209d2009-02-03 20:21:25 +00008219 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008220 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008221 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008222 MIB.addReg(t2);
8223
Dale Johannesene4d209d2009-02-03 20:21:25 +00008224 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008225 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008226 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008227 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008228
Dale Johannesene4d209d2009-02-03 20:21:25 +00008229 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008230 for (int i=0; i <= lastAddrIndx; ++i)
8231 (*MIB).addOperand(*argOpers[i]);
8232
8233 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008234 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8235 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008236
Dale Johannesene4d209d2009-02-03 20:21:25 +00008237 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008238 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008239 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008240 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008241
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008242 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008243 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008244
8245 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8246 return nextMBB;
8247}
8248
8249// private utility function
8250MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008251X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8252 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008253 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008254 // For the atomic min/max operator, we generate
8255 // thisMBB:
8256 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008257 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008258 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008259 // cmp t1, t2
8260 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008261 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008262 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8263 // bz newMBB
8264 // fallthrough -->nextMBB
8265 //
8266 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8267 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008268 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008269 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008270
Mon P Wang63307c32008-05-05 19:05:59 +00008271 /// First build the CFG
8272 MachineFunction *F = MBB->getParent();
8273 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008274 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8275 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8276 F->insert(MBBIter, newMBB);
8277 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008278
Dan Gohmand6708ea2009-08-15 01:38:56 +00008279 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008280 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008281
Mon P Wang63307c32008-05-05 19:05:59 +00008282 // Update thisMBB to fall through to newMBB
8283 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008284
Mon P Wang63307c32008-05-05 19:05:59 +00008285 // newMBB jumps to newMBB and fall through to nextMBB
8286 newMBB->addSuccessor(nextMBB);
8287 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008288
Dale Johannesene4d209d2009-02-03 20:21:25 +00008289 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008290 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008291 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008292 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008293 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008294 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008295 int numArgs = mInstr->getNumOperands() - 1;
8296 for (int i=0; i < numArgs; ++i)
8297 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008298
Mon P Wang63307c32008-05-05 19:05:59 +00008299 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008300 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8301 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008302
Mon P Wangab3e7472008-05-05 22:56:23 +00008303 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008304 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008305 for (int i=0; i <= lastAddrIndx; ++i)
8306 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008307
Mon P Wang63307c32008-05-05 19:05:59 +00008308 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008309 assert((argOpers[valArgIndx]->isReg() ||
8310 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008311 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008312
8313 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008314 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008315 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008316 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008317 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008318 (*MIB).addOperand(*argOpers[valArgIndx]);
8319
Dale Johannesene4d209d2009-02-03 20:21:25 +00008320 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008321 MIB.addReg(t1);
8322
Dale Johannesene4d209d2009-02-03 20:21:25 +00008323 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008324 MIB.addReg(t1);
8325 MIB.addReg(t2);
8326
8327 // Generate movc
8328 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008329 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008330 MIB.addReg(t2);
8331 MIB.addReg(t1);
8332
8333 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008334 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008335 for (int i=0; i <= lastAddrIndx; ++i)
8336 (*MIB).addOperand(*argOpers[i]);
8337 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008338 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008339 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8340 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008341
Dale Johannesene4d209d2009-02-03 20:21:25 +00008342 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008343 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008344
Mon P Wang63307c32008-05-05 19:05:59 +00008345 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008346 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008347
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008348 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008349 return nextMBB;
8350}
8351
Eric Christopherf83a5de2009-08-27 18:08:16 +00008352// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8353// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008354MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008355X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008356 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008357
8358 MachineFunction *F = BB->getParent();
8359 DebugLoc dl = MI->getDebugLoc();
8360 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8361
8362 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008363 if (memArg)
8364 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8365 else
8366 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008367
8368 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8369
8370 for (unsigned i = 0; i < numArgs; ++i) {
8371 MachineOperand &Op = MI->getOperand(i+1);
8372
8373 if (!(Op.isReg() && Op.isImplicit()))
8374 MIB.addOperand(Op);
8375 }
8376
8377 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8378 .addReg(X86::XMM0);
8379
8380 F->DeleteMachineInstr(MI);
8381
8382 return BB;
8383}
8384
8385MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008386X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8387 MachineInstr *MI,
8388 MachineBasicBlock *MBB) const {
8389 // Emit code to save XMM registers to the stack. The ABI says that the
8390 // number of registers to save is given in %al, so it's theoretically
8391 // possible to do an indirect jump trick to avoid saving all of them,
8392 // however this code takes a simpler approach and just executes all
8393 // of the stores if %al is non-zero. It's less code, and it's probably
8394 // easier on the hardware branch predictor, and stores aren't all that
8395 // expensive anyway.
8396
8397 // Create the new basic blocks. One block contains all the XMM stores,
8398 // and one block is the final destination regardless of whether any
8399 // stores were performed.
8400 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8401 MachineFunction *F = MBB->getParent();
8402 MachineFunction::iterator MBBIter = MBB;
8403 ++MBBIter;
8404 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8405 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8406 F->insert(MBBIter, XMMSaveMBB);
8407 F->insert(MBBIter, EndMBB);
8408
8409 // Set up the CFG.
8410 // Move any original successors of MBB to the end block.
8411 EndMBB->transferSuccessors(MBB);
8412 // The original block will now fall through to the XMM save block.
8413 MBB->addSuccessor(XMMSaveMBB);
8414 // The XMMSaveMBB will fall through to the end block.
8415 XMMSaveMBB->addSuccessor(EndMBB);
8416
8417 // Now add the instructions.
8418 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8419 DebugLoc DL = MI->getDebugLoc();
8420
8421 unsigned CountReg = MI->getOperand(0).getReg();
8422 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8423 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8424
8425 if (!Subtarget->isTargetWin64()) {
8426 // If %al is 0, branch around the XMM save block.
8427 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008428 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008429 MBB->addSuccessor(EndMBB);
8430 }
8431
8432 // In the XMM save block, save all the XMM argument registers.
8433 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8434 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008435 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008436 F->getMachineMemOperand(
8437 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8438 MachineMemOperand::MOStore, Offset,
8439 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008440 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8441 .addFrameIndex(RegSaveFrameIndex)
8442 .addImm(/*Scale=*/1)
8443 .addReg(/*IndexReg=*/0)
8444 .addImm(/*Disp=*/Offset)
8445 .addReg(/*Segment=*/0)
8446 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008447 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008448 }
8449
8450 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8451
8452 return EndMBB;
8453}
Mon P Wang63307c32008-05-05 19:05:59 +00008454
Evan Cheng60c07e12006-07-05 22:17:51 +00008455MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008456X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008457 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008458 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8459 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008460
Chris Lattner52600972009-09-02 05:57:00 +00008461 // To "insert" a SELECT_CC instruction, we actually have to insert the
8462 // diamond control-flow pattern. The incoming instruction knows the
8463 // destination vreg to set, the condition code register to branch on, the
8464 // true/false values to select between, and a branch opcode to use.
8465 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8466 MachineFunction::iterator It = BB;
8467 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008468
Chris Lattner52600972009-09-02 05:57:00 +00008469 // thisMBB:
8470 // ...
8471 // TrueVal = ...
8472 // cmpTY ccX, r1, r2
8473 // bCC copy1MBB
8474 // fallthrough --> copy0MBB
8475 MachineBasicBlock *thisMBB = BB;
8476 MachineFunction *F = BB->getParent();
8477 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8478 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8479 unsigned Opc =
8480 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Bill Wendling730c07e2010-06-25 20:48:10 +00008481
Chris Lattner52600972009-09-02 05:57:00 +00008482 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8483 F->insert(It, copy0MBB);
8484 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008485
Evan Chengce319102009-09-19 09:51:03 +00008486 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008487 // block to the new block which will contain the Phi node for the select.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008488 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008489 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00008490 sinkMBB->addSuccessor(*I);
Bill Wendling730c07e2010-06-25 20:48:10 +00008491
Evan Chengce319102009-09-19 09:51:03 +00008492 // Next, remove all successors of the current block, and add the true
8493 // and fallthrough blocks as its successors.
8494 while (!BB->succ_empty())
8495 BB->removeSuccessor(BB->succ_begin());
Bill Wendling730c07e2010-06-25 20:48:10 +00008496
Chris Lattner52600972009-09-02 05:57:00 +00008497 // Add the true and fallthrough blocks as its successors.
8498 BB->addSuccessor(copy0MBB);
8499 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008500
Bill Wendling730c07e2010-06-25 20:48:10 +00008501 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8502 // live into the sink and copy blocks.
8503 const MachineFunction *MF = BB->getParent();
8504 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8505 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
8506 const MachineInstr *Term = BB->getFirstTerminator();
8507
8508 for (unsigned I = 0, E = Term->getNumOperands(); I != E; ++I) {
8509 const MachineOperand &MO = Term->getOperand(I);
8510 if (!MO.isReg() || MO.isKill() || MO.isDead()) continue;
8511 unsigned Reg = MO.getReg();
8512 if (Reg != X86::EFLAGS) continue;
8513 copy0MBB->addLiveIn(Reg);
8514 sinkMBB->addLiveIn(Reg);
8515 }
8516
Chris Lattner52600972009-09-02 05:57:00 +00008517 // copy0MBB:
8518 // %FalseValue = ...
8519 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008520 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008521
Chris Lattner52600972009-09-02 05:57:00 +00008522 // sinkMBB:
8523 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8524 // ...
Dan Gohman3335a222010-04-30 20:14:26 +00008525 BuildMI(sinkMBB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008526 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8527 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8528
8529 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008530 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008531}
8532
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008533MachineBasicBlock *
8534X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008535 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008536 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8537 DebugLoc DL = MI->getDebugLoc();
8538 MachineFunction *F = BB->getParent();
8539
8540 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8541 // non-trivial part is impdef of ESP.
8542 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8543 // mingw-w64.
8544
8545 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8546 .addExternalSymbol("_alloca")
8547 .addReg(X86::EAX, RegState::Implicit)
8548 .addReg(X86::ESP, RegState::Implicit)
8549 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8550 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8551
8552 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8553 return BB;
8554}
Chris Lattner52600972009-09-02 05:57:00 +00008555
8556MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008557X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8558 MachineBasicBlock *BB) const {
8559 // This is pretty easy. We're taking the value that we received from
8560 // our load from the relocation, sticking it in either RDI (x86-64)
8561 // or EAX and doing an indirect call. The return value will then
8562 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008563 const X86InstrInfo *TII
8564 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008565 DebugLoc DL = MI->getDebugLoc();
8566 MachineFunction *F = BB->getParent();
8567
Eric Christopher54415362010-06-08 22:04:25 +00008568 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8569
Eric Christopher30ef0e52010-06-03 04:07:48 +00008570 if (Subtarget->is64Bit()) {
Eric Christopher54415362010-06-08 22:04:25 +00008571 MachineInstrBuilder MIB = BuildMI(BB, DL, TII->get(X86::MOV64rm), X86::RDI)
8572 .addReg(X86::RIP)
8573 .addImm(0).addReg(0)
8574 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8575 MI->getOperand(3).getTargetFlags())
8576 .addReg(0);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008577 MIB = BuildMI(BB, DL, TII->get(X86::CALL64m));
8578 addDirectMem(MIB, X86::RDI).addReg(0);
Eric Christopher61025492010-06-15 23:08:42 +00008579 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
8580 MachineInstrBuilder MIB = BuildMI(BB, DL, TII->get(X86::MOV32rm), X86::EAX)
8581 .addReg(0)
8582 .addImm(0).addReg(0)
8583 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8584 MI->getOperand(3).getTargetFlags())
8585 .addReg(0);
8586 MIB = BuildMI(BB, DL, TII->get(X86::CALL32m));
8587 addDirectMem(MIB, X86::EAX).addReg(0);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008588 } else {
Eric Christopher54415362010-06-08 22:04:25 +00008589 MachineInstrBuilder MIB = BuildMI(BB, DL, TII->get(X86::MOV32rm), X86::EAX)
8590 .addReg(TII->getGlobalBaseReg(F))
8591 .addImm(0).addReg(0)
8592 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8593 MI->getOperand(3).getTargetFlags())
8594 .addReg(0);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008595 MIB = BuildMI(BB, DL, TII->get(X86::CALL32m));
8596 addDirectMem(MIB, X86::EAX).addReg(0);
8597 }
8598
8599 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8600 return BB;
8601}
8602
8603MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008604X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008605 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008606 switch (MI->getOpcode()) {
8607 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008608 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008609 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008610 case X86::TLSCall_32:
8611 case X86::TLSCall_64:
8612 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008613 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008614 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008615 case X86::CMOV_FR32:
8616 case X86::CMOV_FR64:
8617 case X86::CMOV_V4F32:
8618 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008619 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008620 case X86::CMOV_GR16:
8621 case X86::CMOV_GR32:
8622 case X86::CMOV_RFP32:
8623 case X86::CMOV_RFP64:
8624 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008625 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008626
Dale Johannesen849f2142007-07-03 00:53:03 +00008627 case X86::FP32_TO_INT16_IN_MEM:
8628 case X86::FP32_TO_INT32_IN_MEM:
8629 case X86::FP32_TO_INT64_IN_MEM:
8630 case X86::FP64_TO_INT16_IN_MEM:
8631 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008632 case X86::FP64_TO_INT64_IN_MEM:
8633 case X86::FP80_TO_INT16_IN_MEM:
8634 case X86::FP80_TO_INT32_IN_MEM:
8635 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008636 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8637 DebugLoc DL = MI->getDebugLoc();
8638
Evan Cheng60c07e12006-07-05 22:17:51 +00008639 // Change the floating point control register to use "round towards zero"
8640 // mode when truncating to an integer value.
8641 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008642 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008643 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008644
8645 // Load the old value of the high byte of the control word...
8646 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008647 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008648 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008649 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008650
8651 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008652 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008653 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008654
8655 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008656 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008657
8658 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008659 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008660 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008661
8662 // Get the X86 opcode to use.
8663 unsigned Opc;
8664 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008665 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008666 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8667 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8668 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8669 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8670 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8671 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008672 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8673 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8674 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008675 }
8676
8677 X86AddressMode AM;
8678 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008679 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008680 AM.BaseType = X86AddressMode::RegBase;
8681 AM.Base.Reg = Op.getReg();
8682 } else {
8683 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008684 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008685 }
8686 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008687 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008688 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008689 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008690 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008691 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008692 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008693 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008694 AM.GV = Op.getGlobal();
8695 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008696 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008697 }
Chris Lattner52600972009-09-02 05:57:00 +00008698 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008699 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008700
8701 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008702 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008703
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008704 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008705 return BB;
8706 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008707 // String/text processing lowering.
8708 case X86::PCMPISTRM128REG:
8709 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8710 case X86::PCMPISTRM128MEM:
8711 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8712 case X86::PCMPESTRM128REG:
8713 return EmitPCMP(MI, BB, 5, false /* in mem */);
8714 case X86::PCMPESTRM128MEM:
8715 return EmitPCMP(MI, BB, 5, true /* in mem */);
8716
8717 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008718 case X86::ATOMAND32:
8719 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008720 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008721 X86::LCMPXCHG32, X86::MOV32rr,
8722 X86::NOT32r, X86::EAX,
8723 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008724 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008725 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8726 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008727 X86::LCMPXCHG32, X86::MOV32rr,
8728 X86::NOT32r, X86::EAX,
8729 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008730 case X86::ATOMXOR32:
8731 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008732 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008733 X86::LCMPXCHG32, X86::MOV32rr,
8734 X86::NOT32r, X86::EAX,
8735 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008736 case X86::ATOMNAND32:
8737 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008738 X86::AND32ri, X86::MOV32rm,
8739 X86::LCMPXCHG32, X86::MOV32rr,
8740 X86::NOT32r, X86::EAX,
8741 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008742 case X86::ATOMMIN32:
8743 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8744 case X86::ATOMMAX32:
8745 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8746 case X86::ATOMUMIN32:
8747 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8748 case X86::ATOMUMAX32:
8749 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008750
8751 case X86::ATOMAND16:
8752 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8753 X86::AND16ri, X86::MOV16rm,
8754 X86::LCMPXCHG16, X86::MOV16rr,
8755 X86::NOT16r, X86::AX,
8756 X86::GR16RegisterClass);
8757 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008758 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008759 X86::OR16ri, X86::MOV16rm,
8760 X86::LCMPXCHG16, X86::MOV16rr,
8761 X86::NOT16r, X86::AX,
8762 X86::GR16RegisterClass);
8763 case X86::ATOMXOR16:
8764 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8765 X86::XOR16ri, X86::MOV16rm,
8766 X86::LCMPXCHG16, X86::MOV16rr,
8767 X86::NOT16r, X86::AX,
8768 X86::GR16RegisterClass);
8769 case X86::ATOMNAND16:
8770 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8771 X86::AND16ri, X86::MOV16rm,
8772 X86::LCMPXCHG16, X86::MOV16rr,
8773 X86::NOT16r, X86::AX,
8774 X86::GR16RegisterClass, true);
8775 case X86::ATOMMIN16:
8776 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8777 case X86::ATOMMAX16:
8778 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8779 case X86::ATOMUMIN16:
8780 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8781 case X86::ATOMUMAX16:
8782 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8783
8784 case X86::ATOMAND8:
8785 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8786 X86::AND8ri, X86::MOV8rm,
8787 X86::LCMPXCHG8, X86::MOV8rr,
8788 X86::NOT8r, X86::AL,
8789 X86::GR8RegisterClass);
8790 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008791 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008792 X86::OR8ri, X86::MOV8rm,
8793 X86::LCMPXCHG8, X86::MOV8rr,
8794 X86::NOT8r, X86::AL,
8795 X86::GR8RegisterClass);
8796 case X86::ATOMXOR8:
8797 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8798 X86::XOR8ri, X86::MOV8rm,
8799 X86::LCMPXCHG8, X86::MOV8rr,
8800 X86::NOT8r, X86::AL,
8801 X86::GR8RegisterClass);
8802 case X86::ATOMNAND8:
8803 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8804 X86::AND8ri, X86::MOV8rm,
8805 X86::LCMPXCHG8, X86::MOV8rr,
8806 X86::NOT8r, X86::AL,
8807 X86::GR8RegisterClass, true);
8808 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008809 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008810 case X86::ATOMAND64:
8811 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008812 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008813 X86::LCMPXCHG64, X86::MOV64rr,
8814 X86::NOT64r, X86::RAX,
8815 X86::GR64RegisterClass);
8816 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008817 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8818 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008819 X86::LCMPXCHG64, X86::MOV64rr,
8820 X86::NOT64r, X86::RAX,
8821 X86::GR64RegisterClass);
8822 case X86::ATOMXOR64:
8823 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008824 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008825 X86::LCMPXCHG64, X86::MOV64rr,
8826 X86::NOT64r, X86::RAX,
8827 X86::GR64RegisterClass);
8828 case X86::ATOMNAND64:
8829 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8830 X86::AND64ri32, X86::MOV64rm,
8831 X86::LCMPXCHG64, X86::MOV64rr,
8832 X86::NOT64r, X86::RAX,
8833 X86::GR64RegisterClass, true);
8834 case X86::ATOMMIN64:
8835 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8836 case X86::ATOMMAX64:
8837 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8838 case X86::ATOMUMIN64:
8839 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8840 case X86::ATOMUMAX64:
8841 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008842
8843 // This group does 64-bit operations on a 32-bit host.
8844 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008845 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008846 X86::AND32rr, X86::AND32rr,
8847 X86::AND32ri, X86::AND32ri,
8848 false);
8849 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008850 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008851 X86::OR32rr, X86::OR32rr,
8852 X86::OR32ri, X86::OR32ri,
8853 false);
8854 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008855 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008856 X86::XOR32rr, X86::XOR32rr,
8857 X86::XOR32ri, X86::XOR32ri,
8858 false);
8859 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008860 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008861 X86::AND32rr, X86::AND32rr,
8862 X86::AND32ri, X86::AND32ri,
8863 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008864 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008865 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008866 X86::ADD32rr, X86::ADC32rr,
8867 X86::ADD32ri, X86::ADC32ri,
8868 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008869 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008870 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008871 X86::SUB32rr, X86::SBB32rr,
8872 X86::SUB32ri, X86::SBB32ri,
8873 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008874 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008875 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008876 X86::MOV32rr, X86::MOV32rr,
8877 X86::MOV32ri, X86::MOV32ri,
8878 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008879 case X86::VASTART_SAVE_XMM_REGS:
8880 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008881 }
8882}
8883
8884//===----------------------------------------------------------------------===//
8885// X86 Optimization Hooks
8886//===----------------------------------------------------------------------===//
8887
Dan Gohman475871a2008-07-27 21:46:04 +00008888void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008889 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008890 APInt &KnownZero,
8891 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008892 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008893 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008894 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008895 assert((Opc >= ISD::BUILTIN_OP_END ||
8896 Opc == ISD::INTRINSIC_WO_CHAIN ||
8897 Opc == ISD::INTRINSIC_W_CHAIN ||
8898 Opc == ISD::INTRINSIC_VOID) &&
8899 "Should use MaskedValueIsZero if you don't know whether Op"
8900 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008901
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008902 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008903 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008904 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008905 case X86ISD::ADD:
8906 case X86ISD::SUB:
8907 case X86ISD::SMUL:
8908 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008909 case X86ISD::INC:
8910 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008911 case X86ISD::OR:
8912 case X86ISD::XOR:
8913 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008914 // These nodes' second result is a boolean.
8915 if (Op.getResNo() == 0)
8916 break;
8917 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008918 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008919 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8920 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008921 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008922 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008923}
Chris Lattner259e97c2006-01-31 19:43:35 +00008924
Evan Cheng206ee9d2006-07-07 08:33:52 +00008925/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008926/// node is a GlobalAddress + offset.
8927bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008928 const GlobalValue* &GA,
8929 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008930 if (N->getOpcode() == X86ISD::Wrapper) {
8931 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008932 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008933 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008934 return true;
8935 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008936 }
Evan Chengad4196b2008-05-12 19:56:52 +00008937 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008938}
8939
Evan Cheng206ee9d2006-07-07 08:33:52 +00008940/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8941/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8942/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008943/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008944static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008945 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008946 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008947 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008948 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008949
Eli Friedman7a5e5552009-06-07 06:52:44 +00008950 if (VT.getSizeInBits() != 128)
8951 return SDValue();
8952
Nate Begemanfdea31a2010-03-24 20:49:50 +00008953 SmallVector<SDValue, 16> Elts;
8954 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8955 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8956
8957 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008958}
Evan Chengd880b972008-05-09 21:53:03 +00008959
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008960/// PerformShuffleCombine - Detect vector gather/scatter index generation
8961/// and convert it from being a bunch of shuffles and extracts to a simple
8962/// store and scalar loads to extract the elements.
8963static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8964 const TargetLowering &TLI) {
8965 SDValue InputVector = N->getOperand(0);
8966
8967 // Only operate on vectors of 4 elements, where the alternative shuffling
8968 // gets to be more expensive.
8969 if (InputVector.getValueType() != MVT::v4i32)
8970 return SDValue();
8971
8972 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8973 // single use which is a sign-extend or zero-extend, and all elements are
8974 // used.
8975 SmallVector<SDNode *, 4> Uses;
8976 unsigned ExtractedElements = 0;
8977 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8978 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8979 if (UI.getUse().getResNo() != InputVector.getResNo())
8980 return SDValue();
8981
8982 SDNode *Extract = *UI;
8983 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8984 return SDValue();
8985
8986 if (Extract->getValueType(0) != MVT::i32)
8987 return SDValue();
8988 if (!Extract->hasOneUse())
8989 return SDValue();
8990 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8991 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8992 return SDValue();
8993 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8994 return SDValue();
8995
8996 // Record which element was extracted.
8997 ExtractedElements |=
8998 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8999
9000 Uses.push_back(Extract);
9001 }
9002
9003 // If not all the elements were used, this may not be worthwhile.
9004 if (ExtractedElements != 15)
9005 return SDValue();
9006
9007 // Ok, we've now decided to do the transformation.
9008 DebugLoc dl = InputVector.getDebugLoc();
9009
9010 // Store the value to a temporary stack slot.
9011 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
9012 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
9013 false, false, 0);
9014
9015 // Replace each use (extract) with a load of the appropriate element.
9016 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9017 UE = Uses.end(); UI != UE; ++UI) {
9018 SDNode *Extract = *UI;
9019
9020 // Compute the element's address.
9021 SDValue Idx = Extract->getOperand(1);
9022 unsigned EltSize =
9023 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9024 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9025 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9026
9027 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
9028
9029 // Load the scalar.
9030 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
9031 NULL, 0, false, false, 0);
9032
9033 // Replace the exact with the load.
9034 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9035 }
9036
9037 // The replacement was made in place; don't return anything.
9038 return SDValue();
9039}
9040
Chris Lattner83e6c992006-10-04 06:57:07 +00009041/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009042static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009043 const X86Subtarget *Subtarget) {
9044 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009045 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009046 // Get the LHS/RHS of the select.
9047 SDValue LHS = N->getOperand(1);
9048 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009049
Dan Gohman670e5392009-09-21 18:03:22 +00009050 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009051 // instructions match the semantics of the common C idiom x<y?x:y but not
9052 // x<=y?x:y, because of how they handle negative zero (which can be
9053 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009054 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009055 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009056 Cond.getOpcode() == ISD::SETCC) {
9057 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009058
Chris Lattner47b4ce82009-03-11 05:48:52 +00009059 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009060 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009061 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9062 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009063 switch (CC) {
9064 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009065 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009066 // Converting this to a min would handle NaNs incorrectly, and swapping
9067 // the operands would cause it to handle comparisons between positive
9068 // and negative zero incorrectly.
9069 if (!FiniteOnlyFPMath() &&
9070 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9071 if (!UnsafeFPMath &&
9072 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9073 break;
9074 std::swap(LHS, RHS);
9075 }
Dan Gohman670e5392009-09-21 18:03:22 +00009076 Opcode = X86ISD::FMIN;
9077 break;
9078 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009079 // Converting this to a min would handle comparisons between positive
9080 // and negative zero incorrectly.
9081 if (!UnsafeFPMath &&
9082 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9083 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009084 Opcode = X86ISD::FMIN;
9085 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009086 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009087 // Converting this to a min would handle both negative zeros and NaNs
9088 // incorrectly, but we can swap the operands to fix both.
9089 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009090 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009091 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009092 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009093 Opcode = X86ISD::FMIN;
9094 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009095
Dan Gohman670e5392009-09-21 18:03:22 +00009096 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009097 // Converting this to a max would handle comparisons between positive
9098 // and negative zero incorrectly.
9099 if (!UnsafeFPMath &&
9100 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9101 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009102 Opcode = X86ISD::FMAX;
9103 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009104 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009105 // Converting this to a max would handle NaNs incorrectly, and swapping
9106 // the operands would cause it to handle comparisons between positive
9107 // and negative zero incorrectly.
9108 if (!FiniteOnlyFPMath() &&
9109 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9110 if (!UnsafeFPMath &&
9111 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9112 break;
9113 std::swap(LHS, RHS);
9114 }
Dan Gohman670e5392009-09-21 18:03:22 +00009115 Opcode = X86ISD::FMAX;
9116 break;
9117 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009118 // Converting this to a max would handle both negative zeros and NaNs
9119 // incorrectly, but we can swap the operands to fix both.
9120 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009121 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009122 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009123 case ISD::SETGE:
9124 Opcode = X86ISD::FMAX;
9125 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009126 }
Dan Gohman670e5392009-09-21 18:03:22 +00009127 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009128 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9129 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009130 switch (CC) {
9131 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009132 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009133 // Converting this to a min would handle comparisons between positive
9134 // and negative zero incorrectly, and swapping the operands would
9135 // cause it to handle NaNs incorrectly.
9136 if (!UnsafeFPMath &&
9137 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9138 if (!FiniteOnlyFPMath() &&
9139 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9140 break;
9141 std::swap(LHS, RHS);
9142 }
Dan Gohman670e5392009-09-21 18:03:22 +00009143 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009144 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009145 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009146 // Converting this to a min would handle NaNs incorrectly.
9147 if (!UnsafeFPMath &&
9148 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9149 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009150 Opcode = X86ISD::FMIN;
9151 break;
9152 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009153 // Converting this to a min would handle both negative zeros and NaNs
9154 // incorrectly, but we can swap the operands to fix both.
9155 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009156 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009157 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009158 case ISD::SETGE:
9159 Opcode = X86ISD::FMIN;
9160 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009161
Dan Gohman670e5392009-09-21 18:03:22 +00009162 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009163 // Converting this to a max would handle NaNs incorrectly.
9164 if (!FiniteOnlyFPMath() &&
9165 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9166 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009167 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009168 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009169 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009170 // Converting this to a max would handle comparisons between positive
9171 // and negative zero incorrectly, and swapping the operands would
9172 // cause it to handle NaNs incorrectly.
9173 if (!UnsafeFPMath &&
9174 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9175 if (!FiniteOnlyFPMath() &&
9176 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9177 break;
9178 std::swap(LHS, RHS);
9179 }
Dan Gohman670e5392009-09-21 18:03:22 +00009180 Opcode = X86ISD::FMAX;
9181 break;
9182 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009183 // Converting this to a max would handle both negative zeros and NaNs
9184 // incorrectly, but we can swap the operands to fix both.
9185 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009186 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009187 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009188 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009189 Opcode = X86ISD::FMAX;
9190 break;
9191 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009192 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009193
Chris Lattner47b4ce82009-03-11 05:48:52 +00009194 if (Opcode)
9195 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009196 }
Eric Christopherfd179292009-08-27 18:07:15 +00009197
Chris Lattnerd1980a52009-03-12 06:52:53 +00009198 // If this is a select between two integer constants, try to do some
9199 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009200 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9201 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009202 // Don't do this for crazy integer types.
9203 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9204 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009205 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009206 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009207
Chris Lattnercee56e72009-03-13 05:53:31 +00009208 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009209 // Efficiently invertible.
9210 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9211 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9212 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9213 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009214 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009215 }
Eric Christopherfd179292009-08-27 18:07:15 +00009216
Chris Lattnerd1980a52009-03-12 06:52:53 +00009217 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009218 if (FalseC->getAPIntValue() == 0 &&
9219 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009220 if (NeedsCondInvert) // Invert the condition if needed.
9221 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9222 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009223
Chris Lattnerd1980a52009-03-12 06:52:53 +00009224 // Zero extend the condition if needed.
9225 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009226
Chris Lattnercee56e72009-03-13 05:53:31 +00009227 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009228 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009229 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009230 }
Eric Christopherfd179292009-08-27 18:07:15 +00009231
Chris Lattner97a29a52009-03-13 05:22:11 +00009232 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009233 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009234 if (NeedsCondInvert) // Invert the condition if needed.
9235 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9236 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009237
Chris Lattner97a29a52009-03-13 05:22:11 +00009238 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009239 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9240 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009241 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009242 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009243 }
Eric Christopherfd179292009-08-27 18:07:15 +00009244
Chris Lattnercee56e72009-03-13 05:53:31 +00009245 // Optimize cases that will turn into an LEA instruction. This requires
9246 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009247 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009248 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009249 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009250
Chris Lattnercee56e72009-03-13 05:53:31 +00009251 bool isFastMultiplier = false;
9252 if (Diff < 10) {
9253 switch ((unsigned char)Diff) {
9254 default: break;
9255 case 1: // result = add base, cond
9256 case 2: // result = lea base( , cond*2)
9257 case 3: // result = lea base(cond, cond*2)
9258 case 4: // result = lea base( , cond*4)
9259 case 5: // result = lea base(cond, cond*4)
9260 case 8: // result = lea base( , cond*8)
9261 case 9: // result = lea base(cond, cond*8)
9262 isFastMultiplier = true;
9263 break;
9264 }
9265 }
Eric Christopherfd179292009-08-27 18:07:15 +00009266
Chris Lattnercee56e72009-03-13 05:53:31 +00009267 if (isFastMultiplier) {
9268 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9269 if (NeedsCondInvert) // Invert the condition if needed.
9270 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9271 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009272
Chris Lattnercee56e72009-03-13 05:53:31 +00009273 // Zero extend the condition if needed.
9274 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9275 Cond);
9276 // Scale the condition by the difference.
9277 if (Diff != 1)
9278 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9279 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009280
Chris Lattnercee56e72009-03-13 05:53:31 +00009281 // Add the base if non-zero.
9282 if (FalseC->getAPIntValue() != 0)
9283 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9284 SDValue(FalseC, 0));
9285 return Cond;
9286 }
Eric Christopherfd179292009-08-27 18:07:15 +00009287 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009288 }
9289 }
Eric Christopherfd179292009-08-27 18:07:15 +00009290
Dan Gohman475871a2008-07-27 21:46:04 +00009291 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009292}
9293
Chris Lattnerd1980a52009-03-12 06:52:53 +00009294/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9295static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9296 TargetLowering::DAGCombinerInfo &DCI) {
9297 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009298
Chris Lattnerd1980a52009-03-12 06:52:53 +00009299 // If the flag operand isn't dead, don't touch this CMOV.
9300 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9301 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009302
Chris Lattnerd1980a52009-03-12 06:52:53 +00009303 // If this is a select between two integer constants, try to do some
9304 // optimizations. Note that the operands are ordered the opposite of SELECT
9305 // operands.
9306 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9307 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9308 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9309 // larger than FalseC (the false value).
9310 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009311
Chris Lattnerd1980a52009-03-12 06:52:53 +00009312 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9313 CC = X86::GetOppositeBranchCondition(CC);
9314 std::swap(TrueC, FalseC);
9315 }
Eric Christopherfd179292009-08-27 18:07:15 +00009316
Chris Lattnerd1980a52009-03-12 06:52:53 +00009317 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009318 // This is efficient for any integer data type (including i8/i16) and
9319 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009320 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9321 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009322 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9323 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009324
Chris Lattnerd1980a52009-03-12 06:52:53 +00009325 // Zero extend the condition if needed.
9326 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009327
Chris Lattnerd1980a52009-03-12 06:52:53 +00009328 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9329 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009330 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009331 if (N->getNumValues() == 2) // Dead flag value?
9332 return DCI.CombineTo(N, Cond, SDValue());
9333 return Cond;
9334 }
Eric Christopherfd179292009-08-27 18:07:15 +00009335
Chris Lattnercee56e72009-03-13 05:53:31 +00009336 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9337 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009338 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9339 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009340 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9341 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009342
Chris Lattner97a29a52009-03-13 05:22:11 +00009343 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009344 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9345 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009346 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9347 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009348
Chris Lattner97a29a52009-03-13 05:22:11 +00009349 if (N->getNumValues() == 2) // Dead flag value?
9350 return DCI.CombineTo(N, Cond, SDValue());
9351 return Cond;
9352 }
Eric Christopherfd179292009-08-27 18:07:15 +00009353
Chris Lattnercee56e72009-03-13 05:53:31 +00009354 // Optimize cases that will turn into an LEA instruction. This requires
9355 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009356 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009357 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009358 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009359
Chris Lattnercee56e72009-03-13 05:53:31 +00009360 bool isFastMultiplier = false;
9361 if (Diff < 10) {
9362 switch ((unsigned char)Diff) {
9363 default: break;
9364 case 1: // result = add base, cond
9365 case 2: // result = lea base( , cond*2)
9366 case 3: // result = lea base(cond, cond*2)
9367 case 4: // result = lea base( , cond*4)
9368 case 5: // result = lea base(cond, cond*4)
9369 case 8: // result = lea base( , cond*8)
9370 case 9: // result = lea base(cond, cond*8)
9371 isFastMultiplier = true;
9372 break;
9373 }
9374 }
Eric Christopherfd179292009-08-27 18:07:15 +00009375
Chris Lattnercee56e72009-03-13 05:53:31 +00009376 if (isFastMultiplier) {
9377 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9378 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009379 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9380 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009381 // Zero extend the condition if needed.
9382 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9383 Cond);
9384 // Scale the condition by the difference.
9385 if (Diff != 1)
9386 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9387 DAG.getConstant(Diff, Cond.getValueType()));
9388
9389 // Add the base if non-zero.
9390 if (FalseC->getAPIntValue() != 0)
9391 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9392 SDValue(FalseC, 0));
9393 if (N->getNumValues() == 2) // Dead flag value?
9394 return DCI.CombineTo(N, Cond, SDValue());
9395 return Cond;
9396 }
Eric Christopherfd179292009-08-27 18:07:15 +00009397 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009398 }
9399 }
9400 return SDValue();
9401}
9402
9403
Evan Cheng0b0cd912009-03-28 05:57:29 +00009404/// PerformMulCombine - Optimize a single multiply with constant into two
9405/// in order to implement it with two cheaper instructions, e.g.
9406/// LEA + SHL, LEA + LEA.
9407static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9408 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009409 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9410 return SDValue();
9411
Owen Andersone50ed302009-08-10 22:56:29 +00009412 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009413 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009414 return SDValue();
9415
9416 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9417 if (!C)
9418 return SDValue();
9419 uint64_t MulAmt = C->getZExtValue();
9420 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9421 return SDValue();
9422
9423 uint64_t MulAmt1 = 0;
9424 uint64_t MulAmt2 = 0;
9425 if ((MulAmt % 9) == 0) {
9426 MulAmt1 = 9;
9427 MulAmt2 = MulAmt / 9;
9428 } else if ((MulAmt % 5) == 0) {
9429 MulAmt1 = 5;
9430 MulAmt2 = MulAmt / 5;
9431 } else if ((MulAmt % 3) == 0) {
9432 MulAmt1 = 3;
9433 MulAmt2 = MulAmt / 3;
9434 }
9435 if (MulAmt2 &&
9436 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9437 DebugLoc DL = N->getDebugLoc();
9438
9439 if (isPowerOf2_64(MulAmt2) &&
9440 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9441 // If second multiplifer is pow2, issue it first. We want the multiply by
9442 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9443 // is an add.
9444 std::swap(MulAmt1, MulAmt2);
9445
9446 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009447 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009448 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009449 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009450 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009451 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009452 DAG.getConstant(MulAmt1, VT));
9453
Eric Christopherfd179292009-08-27 18:07:15 +00009454 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009455 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009456 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009457 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009458 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009459 DAG.getConstant(MulAmt2, VT));
9460
9461 // Do not add new nodes to DAG combiner worklist.
9462 DCI.CombineTo(N, NewMul, false);
9463 }
9464 return SDValue();
9465}
9466
Evan Chengad9c0a32009-12-15 00:53:42 +00009467static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9468 SDValue N0 = N->getOperand(0);
9469 SDValue N1 = N->getOperand(1);
9470 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9471 EVT VT = N0.getValueType();
9472
9473 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9474 // since the result of setcc_c is all zero's or all ones.
9475 if (N1C && N0.getOpcode() == ISD::AND &&
9476 N0.getOperand(1).getOpcode() == ISD::Constant) {
9477 SDValue N00 = N0.getOperand(0);
9478 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9479 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9480 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9481 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9482 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9483 APInt ShAmt = N1C->getAPIntValue();
9484 Mask = Mask.shl(ShAmt);
9485 if (Mask != 0)
9486 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9487 N00, DAG.getConstant(Mask, VT));
9488 }
9489 }
9490
9491 return SDValue();
9492}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009493
Nate Begeman740ab032009-01-26 00:52:55 +00009494/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9495/// when possible.
9496static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9497 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009498 EVT VT = N->getValueType(0);
9499 if (!VT.isVector() && VT.isInteger() &&
9500 N->getOpcode() == ISD::SHL)
9501 return PerformSHLCombine(N, DAG);
9502
Nate Begeman740ab032009-01-26 00:52:55 +00009503 // On X86 with SSE2 support, we can transform this to a vector shift if
9504 // all elements are shifted by the same amount. We can't do this in legalize
9505 // because the a constant vector is typically transformed to a constant pool
9506 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009507 if (!Subtarget->hasSSE2())
9508 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009509
Owen Anderson825b72b2009-08-11 20:47:22 +00009510 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009511 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009512
Mon P Wang3becd092009-01-28 08:12:05 +00009513 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009514 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009515 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009516 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009517 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9518 unsigned NumElts = VT.getVectorNumElements();
9519 unsigned i = 0;
9520 for (; i != NumElts; ++i) {
9521 SDValue Arg = ShAmtOp.getOperand(i);
9522 if (Arg.getOpcode() == ISD::UNDEF) continue;
9523 BaseShAmt = Arg;
9524 break;
9525 }
9526 for (; i != NumElts; ++i) {
9527 SDValue Arg = ShAmtOp.getOperand(i);
9528 if (Arg.getOpcode() == ISD::UNDEF) continue;
9529 if (Arg != BaseShAmt) {
9530 return SDValue();
9531 }
9532 }
9533 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009534 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009535 SDValue InVec = ShAmtOp.getOperand(0);
9536 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9537 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9538 unsigned i = 0;
9539 for (; i != NumElts; ++i) {
9540 SDValue Arg = InVec.getOperand(i);
9541 if (Arg.getOpcode() == ISD::UNDEF) continue;
9542 BaseShAmt = Arg;
9543 break;
9544 }
9545 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9546 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009547 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009548 if (C->getZExtValue() == SplatIdx)
9549 BaseShAmt = InVec.getOperand(1);
9550 }
9551 }
9552 if (BaseShAmt.getNode() == 0)
9553 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9554 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009555 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009556 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009557
Mon P Wangefa42202009-09-03 19:56:25 +00009558 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009559 if (EltVT.bitsGT(MVT::i32))
9560 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9561 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009562 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009563
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009564 // The shift amount is identical so we can do a vector shift.
9565 SDValue ValOp = N->getOperand(0);
9566 switch (N->getOpcode()) {
9567 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009568 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009569 break;
9570 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009571 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009572 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009573 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009574 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009575 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009576 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009577 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009578 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009579 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009580 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009581 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009582 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009583 break;
9584 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009585 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009586 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009587 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009588 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009589 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009590 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009592 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009593 break;
9594 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009595 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009596 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009597 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009598 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009599 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009600 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009601 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009602 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009603 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009604 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009605 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009606 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009607 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009608 }
9609 return SDValue();
9610}
9611
Evan Cheng760d1942010-01-04 21:22:48 +00009612static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009613 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009614 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009615 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009616 return SDValue();
9617
Evan Cheng760d1942010-01-04 21:22:48 +00009618 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009619 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009620 return SDValue();
9621
9622 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9623 SDValue N0 = N->getOperand(0);
9624 SDValue N1 = N->getOperand(1);
9625 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9626 std::swap(N0, N1);
9627 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9628 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009629 if (!N0.hasOneUse() || !N1.hasOneUse())
9630 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009631
9632 SDValue ShAmt0 = N0.getOperand(1);
9633 if (ShAmt0.getValueType() != MVT::i8)
9634 return SDValue();
9635 SDValue ShAmt1 = N1.getOperand(1);
9636 if (ShAmt1.getValueType() != MVT::i8)
9637 return SDValue();
9638 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9639 ShAmt0 = ShAmt0.getOperand(0);
9640 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9641 ShAmt1 = ShAmt1.getOperand(0);
9642
9643 DebugLoc DL = N->getDebugLoc();
9644 unsigned Opc = X86ISD::SHLD;
9645 SDValue Op0 = N0.getOperand(0);
9646 SDValue Op1 = N1.getOperand(0);
9647 if (ShAmt0.getOpcode() == ISD::SUB) {
9648 Opc = X86ISD::SHRD;
9649 std::swap(Op0, Op1);
9650 std::swap(ShAmt0, ShAmt1);
9651 }
9652
Evan Cheng8b1190a2010-04-28 01:18:01 +00009653 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009654 if (ShAmt1.getOpcode() == ISD::SUB) {
9655 SDValue Sum = ShAmt1.getOperand(0);
9656 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009657 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9658 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9659 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9660 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009661 return DAG.getNode(Opc, DL, VT,
9662 Op0, Op1,
9663 DAG.getNode(ISD::TRUNCATE, DL,
9664 MVT::i8, ShAmt0));
9665 }
9666 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9667 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9668 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009669 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009670 return DAG.getNode(Opc, DL, VT,
9671 N0.getOperand(0), N1.getOperand(0),
9672 DAG.getNode(ISD::TRUNCATE, DL,
9673 MVT::i8, ShAmt0));
9674 }
9675
9676 return SDValue();
9677}
9678
Chris Lattner149a4e52008-02-22 02:09:43 +00009679/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009680static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009681 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009682 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9683 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009684 // A preferable solution to the general problem is to figure out the right
9685 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009686
9687 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009688 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009689 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009690 if (VT.getSizeInBits() != 64)
9691 return SDValue();
9692
Devang Patel578efa92009-06-05 21:57:13 +00009693 const Function *F = DAG.getMachineFunction().getFunction();
9694 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009695 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009696 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009697 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009698 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009699 isa<LoadSDNode>(St->getValue()) &&
9700 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9701 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009702 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009703 LoadSDNode *Ld = 0;
9704 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009705 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009706 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009707 // Must be a store of a load. We currently handle two cases: the load
9708 // is a direct child, and it's under an intervening TokenFactor. It is
9709 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009710 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009711 Ld = cast<LoadSDNode>(St->getChain());
9712 else if (St->getValue().hasOneUse() &&
9713 ChainVal->getOpcode() == ISD::TokenFactor) {
9714 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009715 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009716 TokenFactorIndex = i;
9717 Ld = cast<LoadSDNode>(St->getValue());
9718 } else
9719 Ops.push_back(ChainVal->getOperand(i));
9720 }
9721 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009722
Evan Cheng536e6672009-03-12 05:59:15 +00009723 if (!Ld || !ISD::isNormalLoad(Ld))
9724 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009725
Evan Cheng536e6672009-03-12 05:59:15 +00009726 // If this is not the MMX case, i.e. we are just turning i64 load/store
9727 // into f64 load/store, avoid the transformation if there are multiple
9728 // uses of the loaded value.
9729 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9730 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009731
Evan Cheng536e6672009-03-12 05:59:15 +00009732 DebugLoc LdDL = Ld->getDebugLoc();
9733 DebugLoc StDL = N->getDebugLoc();
9734 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9735 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9736 // pair instead.
9737 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009738 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009739 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9740 Ld->getBasePtr(), Ld->getSrcValue(),
9741 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009742 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009743 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009744 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009745 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009746 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009747 Ops.size());
9748 }
Evan Cheng536e6672009-03-12 05:59:15 +00009749 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009750 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009751 St->isVolatile(), St->isNonTemporal(),
9752 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009753 }
Evan Cheng536e6672009-03-12 05:59:15 +00009754
9755 // Otherwise, lower to two pairs of 32-bit loads / stores.
9756 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009757 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9758 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009759
Owen Anderson825b72b2009-08-11 20:47:22 +00009760 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009761 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009762 Ld->isVolatile(), Ld->isNonTemporal(),
9763 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009764 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009765 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009766 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009767 MinAlign(Ld->getAlignment(), 4));
9768
9769 SDValue NewChain = LoLd.getValue(1);
9770 if (TokenFactorIndex != -1) {
9771 Ops.push_back(LoLd);
9772 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009773 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009774 Ops.size());
9775 }
9776
9777 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009778 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9779 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009780
9781 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9782 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009783 St->isVolatile(), St->isNonTemporal(),
9784 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009785 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9786 St->getSrcValue(),
9787 St->getSrcValueOffset() + 4,
9788 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009789 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009790 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009791 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009792 }
Dan Gohman475871a2008-07-27 21:46:04 +00009793 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009794}
9795
Chris Lattner6cf73262008-01-25 06:14:17 +00009796/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9797/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009798static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009799 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9800 // F[X]OR(0.0, x) -> x
9801 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009802 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9803 if (C->getValueAPF().isPosZero())
9804 return N->getOperand(1);
9805 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9806 if (C->getValueAPF().isPosZero())
9807 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009808 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009809}
9810
9811/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009812static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009813 // FAND(0.0, x) -> 0.0
9814 // FAND(x, 0.0) -> 0.0
9815 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9816 if (C->getValueAPF().isPosZero())
9817 return N->getOperand(0);
9818 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9819 if (C->getValueAPF().isPosZero())
9820 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009821 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009822}
9823
Dan Gohmane5af2d32009-01-29 01:59:02 +00009824static SDValue PerformBTCombine(SDNode *N,
9825 SelectionDAG &DAG,
9826 TargetLowering::DAGCombinerInfo &DCI) {
9827 // BT ignores high bits in the bit index operand.
9828 SDValue Op1 = N->getOperand(1);
9829 if (Op1.hasOneUse()) {
9830 unsigned BitWidth = Op1.getValueSizeInBits();
9831 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9832 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009833 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9834 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009835 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009836 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9837 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9838 DCI.CommitTargetLoweringOpt(TLO);
9839 }
9840 return SDValue();
9841}
Chris Lattner83e6c992006-10-04 06:57:07 +00009842
Eli Friedman7a5e5552009-06-07 06:52:44 +00009843static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9844 SDValue Op = N->getOperand(0);
9845 if (Op.getOpcode() == ISD::BIT_CONVERT)
9846 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009847 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009848 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009849 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009850 OpVT.getVectorElementType().getSizeInBits()) {
9851 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9852 }
9853 return SDValue();
9854}
9855
Evan Cheng2e489c42009-12-16 00:53:11 +00009856static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9857 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9858 // (and (i32 x86isd::setcc_carry), 1)
9859 // This eliminates the zext. This transformation is necessary because
9860 // ISD::SETCC is always legalized to i8.
9861 DebugLoc dl = N->getDebugLoc();
9862 SDValue N0 = N->getOperand(0);
9863 EVT VT = N->getValueType(0);
9864 if (N0.getOpcode() == ISD::AND &&
9865 N0.hasOneUse() &&
9866 N0.getOperand(0).hasOneUse()) {
9867 SDValue N00 = N0.getOperand(0);
9868 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9869 return SDValue();
9870 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9871 if (!C || C->getZExtValue() != 1)
9872 return SDValue();
9873 return DAG.getNode(ISD::AND, dl, VT,
9874 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9875 N00.getOperand(0), N00.getOperand(1)),
9876 DAG.getConstant(1, VT));
9877 }
9878
9879 return SDValue();
9880}
9881
Dan Gohman475871a2008-07-27 21:46:04 +00009882SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009883 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009884 SelectionDAG &DAG = DCI.DAG;
9885 switch (N->getOpcode()) {
9886 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009887 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009888 case ISD::EXTRACT_VECTOR_ELT:
9889 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009890 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009891 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009892 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009893 case ISD::SHL:
9894 case ISD::SRA:
9895 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009896 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009897 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009898 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009899 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9900 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009901 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009902 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009903 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009904 }
9905
Dan Gohman475871a2008-07-27 21:46:04 +00009906 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009907}
9908
Evan Chenge5b51ac2010-04-17 06:13:15 +00009909/// isTypeDesirableForOp - Return true if the target has native support for
9910/// the specified value type and it is 'desirable' to use the type for the
9911/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9912/// instruction encodings are longer and some i16 instructions are slow.
9913bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9914 if (!isTypeLegal(VT))
9915 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009916 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009917 return true;
9918
9919 switch (Opc) {
9920 default:
9921 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009922 case ISD::LOAD:
9923 case ISD::SIGN_EXTEND:
9924 case ISD::ZERO_EXTEND:
9925 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009926 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009927 case ISD::SRL:
9928 case ISD::SUB:
9929 case ISD::ADD:
9930 case ISD::MUL:
9931 case ISD::AND:
9932 case ISD::OR:
9933 case ISD::XOR:
9934 return false;
9935 }
9936}
9937
Evan Chengc82c20b2010-04-24 04:44:57 +00009938static bool MayFoldLoad(SDValue Op) {
9939 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9940}
9941
9942static bool MayFoldIntoStore(SDValue Op) {
9943 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9944}
9945
Evan Chenge5b51ac2010-04-17 06:13:15 +00009946/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009947/// beneficial for dag combiner to promote the specified node. If true, it
9948/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009949bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009950 EVT VT = Op.getValueType();
9951 if (VT != MVT::i16)
9952 return false;
9953
Evan Cheng4c26e932010-04-19 19:29:22 +00009954 bool Promote = false;
9955 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009956 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009957 default: break;
9958 case ISD::LOAD: {
9959 LoadSDNode *LD = cast<LoadSDNode>(Op);
9960 // If the non-extending load has a single use and it's not live out, then it
9961 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009962 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9963 Op.hasOneUse()*/) {
9964 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9965 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9966 // The only case where we'd want to promote LOAD (rather then it being
9967 // promoted as an operand is when it's only use is liveout.
9968 if (UI->getOpcode() != ISD::CopyToReg)
9969 return false;
9970 }
9971 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009972 Promote = true;
9973 break;
9974 }
9975 case ISD::SIGN_EXTEND:
9976 case ISD::ZERO_EXTEND:
9977 case ISD::ANY_EXTEND:
9978 Promote = true;
9979 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009980 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009981 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009982 SDValue N0 = Op.getOperand(0);
9983 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +00009984 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +00009985 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009986 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009987 break;
9988 }
Evan Cheng64b7bf72010-04-16 06:14:10 +00009989 case ISD::ADD:
9990 case ISD::MUL:
9991 case ISD::AND:
9992 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +00009993 case ISD::XOR:
9994 Commute = true;
9995 // fallthrough
9996 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009997 SDValue N0 = Op.getOperand(0);
9998 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +00009999 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010000 return false;
10001 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010002 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010003 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010004 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010005 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010006 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010007 }
10008 }
10009
10010 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010011 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010012}
10013
Evan Cheng60c07e12006-07-05 22:17:51 +000010014//===----------------------------------------------------------------------===//
10015// X86 Inline Assembly Support
10016//===----------------------------------------------------------------------===//
10017
Chris Lattnerb8105652009-07-20 17:51:36 +000010018static bool LowerToBSwap(CallInst *CI) {
10019 // FIXME: this should verify that we are targetting a 486 or better. If not,
10020 // we will turn this bswap into something that will be lowered to logical ops
10021 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10022 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010023
Chris Lattnerb8105652009-07-20 17:51:36 +000010024 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010025 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010026 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010027 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010028 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010029
Chris Lattnerb8105652009-07-20 17:51:36 +000010030 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10031 if (!Ty || Ty->getBitWidth() % 16 != 0)
10032 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010033
Chris Lattnerb8105652009-07-20 17:51:36 +000010034 // Okay, we can do this xform, do so now.
10035 const Type *Tys[] = { Ty };
10036 Module *M = CI->getParent()->getParent()->getParent();
10037 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010038
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010039 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010040 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010041
Chris Lattnerb8105652009-07-20 17:51:36 +000010042 CI->replaceAllUsesWith(Op);
10043 CI->eraseFromParent();
10044 return true;
10045}
10046
10047bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10048 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10049 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10050
10051 std::string AsmStr = IA->getAsmString();
10052
10053 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010054 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010055 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10056
10057 switch (AsmPieces.size()) {
10058 default: return false;
10059 case 1:
10060 AsmStr = AsmPieces[0];
10061 AsmPieces.clear();
10062 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10063
10064 // bswap $0
10065 if (AsmPieces.size() == 2 &&
10066 (AsmPieces[0] == "bswap" ||
10067 AsmPieces[0] == "bswapq" ||
10068 AsmPieces[0] == "bswapl") &&
10069 (AsmPieces[1] == "$0" ||
10070 AsmPieces[1] == "${0:q}")) {
10071 // No need to check constraints, nothing other than the equivalent of
10072 // "=r,0" would be valid here.
10073 return LowerToBSwap(CI);
10074 }
10075 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010076 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010077 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010078 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010079 AsmPieces[1] == "$$8," &&
10080 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010081 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10082 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010083 const std::string &Constraints = IA->getConstraintString();
10084 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010085 std::sort(AsmPieces.begin(), AsmPieces.end());
10086 if (AsmPieces.size() == 4 &&
10087 AsmPieces[0] == "~{cc}" &&
10088 AsmPieces[1] == "~{dirflag}" &&
10089 AsmPieces[2] == "~{flags}" &&
10090 AsmPieces[3] == "~{fpsr}") {
10091 return LowerToBSwap(CI);
10092 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010093 }
10094 break;
10095 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010096 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010097 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010098 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10099 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10100 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010101 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010102 SplitString(AsmPieces[0], Words, " \t");
10103 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10104 Words.clear();
10105 SplitString(AsmPieces[1], Words, " \t");
10106 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10107 Words.clear();
10108 SplitString(AsmPieces[2], Words, " \t,");
10109 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10110 Words[2] == "%edx") {
10111 return LowerToBSwap(CI);
10112 }
10113 }
10114 }
10115 }
10116 break;
10117 }
10118 return false;
10119}
10120
10121
10122
Chris Lattnerf4dff842006-07-11 02:54:03 +000010123/// getConstraintType - Given a constraint letter, return the type of
10124/// constraint it is for this target.
10125X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010126X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10127 if (Constraint.size() == 1) {
10128 switch (Constraint[0]) {
10129 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010130 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010131 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010132 case 'r':
10133 case 'R':
10134 case 'l':
10135 case 'q':
10136 case 'Q':
10137 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010138 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010139 case 'Y':
10140 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010141 case 'e':
10142 case 'Z':
10143 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010144 default:
10145 break;
10146 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010147 }
Chris Lattner4234f572007-03-25 02:14:49 +000010148 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010149}
10150
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010151/// LowerXConstraint - try to replace an X constraint, which matches anything,
10152/// with another that has more specific requirements based on the type of the
10153/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010154const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010155LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010156 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10157 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010158 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010159 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010160 return "Y";
10161 if (Subtarget->hasSSE1())
10162 return "x";
10163 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010164
Chris Lattner5e764232008-04-26 23:02:14 +000010165 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010166}
10167
Chris Lattner48884cd2007-08-25 00:47:38 +000010168/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10169/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010170void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010171 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010172 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010173 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010174 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010175
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010176 switch (Constraint) {
10177 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010178 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010179 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010180 if (C->getZExtValue() <= 31) {
10181 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010182 break;
10183 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010184 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010185 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010186 case 'J':
10187 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010188 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010189 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10190 break;
10191 }
10192 }
10193 return;
10194 case 'K':
10195 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010196 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010197 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10198 break;
10199 }
10200 }
10201 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010202 case 'N':
10203 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010204 if (C->getZExtValue() <= 255) {
10205 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010206 break;
10207 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010208 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010209 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010210 case 'e': {
10211 // 32-bit signed value
10212 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010213 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10214 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010215 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010216 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010217 break;
10218 }
10219 // FIXME gcc accepts some relocatable values here too, but only in certain
10220 // memory models; it's complicated.
10221 }
10222 return;
10223 }
10224 case 'Z': {
10225 // 32-bit unsigned value
10226 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010227 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10228 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010229 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10230 break;
10231 }
10232 }
10233 // FIXME gcc accepts some relocatable values here too, but only in certain
10234 // memory models; it's complicated.
10235 return;
10236 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010237 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010238 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010239 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010240 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010241 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010242 break;
10243 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010244
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010245 // In any sort of PIC mode addresses need to be computed at runtime by
10246 // adding in a register or some sort of table lookup. These can't
10247 // be used as immediates.
10248 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC() ||
10249 Subtarget->isPICStyleRIPRel())
10250 return;
10251
Chris Lattnerdc43a882007-05-03 16:52:29 +000010252 // If we are in non-pic codegen mode, we allow the address of a global (with
10253 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010254 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010255 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010256
Chris Lattner49921962009-05-08 18:23:14 +000010257 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10258 while (1) {
10259 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10260 Offset += GA->getOffset();
10261 break;
10262 } else if (Op.getOpcode() == ISD::ADD) {
10263 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10264 Offset += C->getZExtValue();
10265 Op = Op.getOperand(0);
10266 continue;
10267 }
10268 } else if (Op.getOpcode() == ISD::SUB) {
10269 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10270 Offset += -C->getZExtValue();
10271 Op = Op.getOperand(0);
10272 continue;
10273 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010274 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010275
Chris Lattner49921962009-05-08 18:23:14 +000010276 // Otherwise, this isn't something we can handle, reject it.
10277 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010278 }
Eric Christopherfd179292009-08-27 18:07:15 +000010279
Dan Gohman46510a72010-04-15 01:51:59 +000010280 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010281 // If we require an extra load to get this address, as in PIC mode, we
10282 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010283 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10284 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010285 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010286
Dale Johannesen1784d162010-06-25 21:55:36 +000010287 Result = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010288 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010289 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010290 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010291
Gabor Greifba36cb52008-08-28 21:40:38 +000010292 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010293 Ops.push_back(Result);
10294 return;
10295 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010296 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010297}
10298
Chris Lattner259e97c2006-01-31 19:43:35 +000010299std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010300getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010301 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010302 if (Constraint.size() == 1) {
10303 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010304 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010305 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010306 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10307 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010308 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010309 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10310 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10311 X86::R10D,X86::R11D,X86::R12D,
10312 X86::R13D,X86::R14D,X86::R15D,
10313 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010314 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010315 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10316 X86::SI, X86::DI, X86::R8W,X86::R9W,
10317 X86::R10W,X86::R11W,X86::R12W,
10318 X86::R13W,X86::R14W,X86::R15W,
10319 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010320 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010321 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10322 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10323 X86::R10B,X86::R11B,X86::R12B,
10324 X86::R13B,X86::R14B,X86::R15B,
10325 X86::BPL, X86::SPL, 0);
10326
Owen Anderson825b72b2009-08-11 20:47:22 +000010327 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010328 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10329 X86::RSI, X86::RDI, X86::R8, X86::R9,
10330 X86::R10, X86::R11, X86::R12,
10331 X86::R13, X86::R14, X86::R15,
10332 X86::RBP, X86::RSP, 0);
10333
10334 break;
10335 }
Eric Christopherfd179292009-08-27 18:07:15 +000010336 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010337 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010338 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010339 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010340 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010341 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010342 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010343 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010344 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010345 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10346 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010347 }
10348 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010349
Chris Lattner1efa40f2006-02-22 00:56:39 +000010350 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010351}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010352
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010353std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010354X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010355 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010356 // First, see if this is a constraint that directly corresponds to an LLVM
10357 // register class.
10358 if (Constraint.size() == 1) {
10359 // GCC Constraint Letters
10360 switch (Constraint[0]) {
10361 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010362 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010363 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010364 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010365 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010366 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010367 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010368 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010369 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010370 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010371 case 'R': // LEGACY_REGS
10372 if (VT == MVT::i8)
10373 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10374 if (VT == MVT::i16)
10375 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10376 if (VT == MVT::i32 || !Subtarget->is64Bit())
10377 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10378 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010379 case 'f': // FP Stack registers.
10380 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10381 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010382 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010383 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010384 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010385 return std::make_pair(0U, X86::RFP64RegisterClass);
10386 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010387 case 'y': // MMX_REGS if MMX allowed.
10388 if (!Subtarget->hasMMX()) break;
10389 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010390 case 'Y': // SSE_REGS if SSE2 allowed
10391 if (!Subtarget->hasSSE2()) break;
10392 // FALL THROUGH.
10393 case 'x': // SSE_REGS if SSE1 allowed
10394 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010395
Owen Anderson825b72b2009-08-11 20:47:22 +000010396 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010397 default: break;
10398 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010399 case MVT::f32:
10400 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010401 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010402 case MVT::f64:
10403 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010404 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010405 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010406 case MVT::v16i8:
10407 case MVT::v8i16:
10408 case MVT::v4i32:
10409 case MVT::v2i64:
10410 case MVT::v4f32:
10411 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010412 return std::make_pair(0U, X86::VR128RegisterClass);
10413 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010414 break;
10415 }
10416 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010417
Chris Lattnerf76d1802006-07-31 23:26:50 +000010418 // Use the default implementation in TargetLowering to convert the register
10419 // constraint into a member of a register class.
10420 std::pair<unsigned, const TargetRegisterClass*> Res;
10421 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010422
10423 // Not found as a standard register?
10424 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010425 // Map st(0) -> st(7) -> ST0
10426 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10427 tolower(Constraint[1]) == 's' &&
10428 tolower(Constraint[2]) == 't' &&
10429 Constraint[3] == '(' &&
10430 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10431 Constraint[5] == ')' &&
10432 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010433
Chris Lattner56d77c72009-09-13 22:41:48 +000010434 Res.first = X86::ST0+Constraint[4]-'0';
10435 Res.second = X86::RFP80RegisterClass;
10436 return Res;
10437 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010438
Chris Lattner56d77c72009-09-13 22:41:48 +000010439 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010440 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010441 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010442 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010443 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010444 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010445
10446 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010447 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010448 Res.first = X86::EFLAGS;
10449 Res.second = X86::CCRRegisterClass;
10450 return Res;
10451 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010452
Dale Johannesen330169f2008-11-13 21:52:36 +000010453 // 'A' means EAX + EDX.
10454 if (Constraint == "A") {
10455 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010456 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010457 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010458 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010459 return Res;
10460 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010461
Chris Lattnerf76d1802006-07-31 23:26:50 +000010462 // Otherwise, check to see if this is a register class of the wrong value
10463 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10464 // turn into {ax},{dx}.
10465 if (Res.second->hasType(VT))
10466 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010467
Chris Lattnerf76d1802006-07-31 23:26:50 +000010468 // All of the single-register GCC register classes map their values onto
10469 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10470 // really want an 8-bit or 32-bit register, map to the appropriate register
10471 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010472 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010473 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010474 unsigned DestReg = 0;
10475 switch (Res.first) {
10476 default: break;
10477 case X86::AX: DestReg = X86::AL; break;
10478 case X86::DX: DestReg = X86::DL; break;
10479 case X86::CX: DestReg = X86::CL; break;
10480 case X86::BX: DestReg = X86::BL; break;
10481 }
10482 if (DestReg) {
10483 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010484 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010485 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010486 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010487 unsigned DestReg = 0;
10488 switch (Res.first) {
10489 default: break;
10490 case X86::AX: DestReg = X86::EAX; break;
10491 case X86::DX: DestReg = X86::EDX; break;
10492 case X86::CX: DestReg = X86::ECX; break;
10493 case X86::BX: DestReg = X86::EBX; break;
10494 case X86::SI: DestReg = X86::ESI; break;
10495 case X86::DI: DestReg = X86::EDI; break;
10496 case X86::BP: DestReg = X86::EBP; break;
10497 case X86::SP: DestReg = X86::ESP; break;
10498 }
10499 if (DestReg) {
10500 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010501 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010502 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010503 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010504 unsigned DestReg = 0;
10505 switch (Res.first) {
10506 default: break;
10507 case X86::AX: DestReg = X86::RAX; break;
10508 case X86::DX: DestReg = X86::RDX; break;
10509 case X86::CX: DestReg = X86::RCX; break;
10510 case X86::BX: DestReg = X86::RBX; break;
10511 case X86::SI: DestReg = X86::RSI; break;
10512 case X86::DI: DestReg = X86::RDI; break;
10513 case X86::BP: DestReg = X86::RBP; break;
10514 case X86::SP: DestReg = X86::RSP; break;
10515 }
10516 if (DestReg) {
10517 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010518 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010519 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010520 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010521 } else if (Res.second == X86::FR32RegisterClass ||
10522 Res.second == X86::FR64RegisterClass ||
10523 Res.second == X86::VR128RegisterClass) {
10524 // Handle references to XMM physical registers that got mapped into the
10525 // wrong class. This can happen with constraints like {xmm0} where the
10526 // target independent register mapper will just pick the first match it can
10527 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010528 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010529 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010530 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010531 Res.second = X86::FR64RegisterClass;
10532 else if (X86::VR128RegisterClass->hasType(VT))
10533 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010534 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010535
Chris Lattnerf76d1802006-07-31 23:26:50 +000010536 return Res;
10537}