blob: f91fb37e1daeb7b115b63116abef988057e5e72a [file] [log] [blame]
Daniel Dunbarbb146722008-10-02 01:17:28 +00001//===-- Host.cpp - Implement OS Host Concept --------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This header file implements the operating system Host concept.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthd04a8d42012-12-03 16:50:05 +000014#include "llvm/Support/Host.h"
Benjamin Kramer4750c1d2012-06-26 21:36:32 +000015#include "llvm/ADT/SmallVector.h"
Hal Finkel4db738a2012-06-12 03:03:13 +000016#include "llvm/ADT/StringRef.h"
17#include "llvm/ADT/StringSwitch.h"
Peter Collingbournefbb662f2013-01-16 17:27:22 +000018#include "llvm/ADT/Triple.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000019#include "llvm/Config/config.h"
Hal Finkel4db738a2012-06-12 03:03:13 +000020#include "llvm/Support/DataStream.h"
21#include "llvm/Support/Debug.h"
Hal Finkel4db738a2012-06-12 03:03:13 +000022#include "llvm/Support/raw_ostream.h"
Daniel Dunbar067d0242009-11-14 10:09:12 +000023#include <string.h>
Daniel Dunbarbb146722008-10-02 01:17:28 +000024
25// Include the platform-specific parts of this class.
26#ifdef LLVM_ON_UNIX
27#include "Unix/Host.inc"
28#endif
29#ifdef LLVM_ON_WIN32
Michael J. Spencer1f6efa32010-11-29 18:16:10 +000030#include "Windows/Host.inc"
Daniel Dunbarbb146722008-10-02 01:17:28 +000031#endif
Benjamin Kramerac07b3d2009-11-19 12:17:31 +000032#ifdef _MSC_VER
33#include <intrin.h>
34#endif
Hal Finkel4db738a2012-06-12 03:03:13 +000035#if defined(__APPLE__) && (defined(__ppc__) || defined(__powerpc__))
36#include <mach/mach.h>
37#include <mach/mach_host.h>
38#include <mach/host_info.h>
39#include <mach/machine.h>
40#endif
Daniel Dunbarbb146722008-10-02 01:17:28 +000041
Daniel Dunbar067d0242009-11-14 10:09:12 +000042//===----------------------------------------------------------------------===//
43//
44// Implementations of the CPU detection routines
45//
46//===----------------------------------------------------------------------===//
47
48using namespace llvm;
49
50#if defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)\
51 || defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
52
53/// GetX86CpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
54/// specified arguments. If we can't run cpuid on the host, return true.
55static bool GetX86CpuIDAndInfo(unsigned value, unsigned *rEAX,
56 unsigned *rEBX, unsigned *rECX, unsigned *rEDX) {
57#if defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
58 #if defined(__GNUC__)
59 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
60 asm ("movq\t%%rbx, %%rsi\n\t"
61 "cpuid\n\t"
62 "xchgq\t%%rbx, %%rsi\n\t"
63 : "=a" (*rEAX),
64 "=S" (*rEBX),
65 "=c" (*rECX),
66 "=d" (*rEDX)
67 : "a" (value));
68 return false;
69 #elif defined(_MSC_VER)
70 int registers[4];
71 __cpuid(registers, value);
72 *rEAX = registers[0];
73 *rEBX = registers[1];
74 *rECX = registers[2];
75 *rEDX = registers[3];
76 return false;
David Blaikiefdebc382012-01-17 04:43:56 +000077 #else
78 return true;
Daniel Dunbar067d0242009-11-14 10:09:12 +000079 #endif
80#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
81 #if defined(__GNUC__)
82 asm ("movl\t%%ebx, %%esi\n\t"
83 "cpuid\n\t"
84 "xchgl\t%%ebx, %%esi\n\t"
85 : "=a" (*rEAX),
86 "=S" (*rEBX),
87 "=c" (*rECX),
88 "=d" (*rEDX)
89 : "a" (value));
90 return false;
91 #elif defined(_MSC_VER)
92 __asm {
93 mov eax,value
94 cpuid
95 mov esi,rEAX
96 mov dword ptr [esi],eax
97 mov esi,rEBX
98 mov dword ptr [esi],ebx
99 mov esi,rECX
100 mov dword ptr [esi],ecx
101 mov esi,rEDX
102 mov dword ptr [esi],edx
103 }
104 return false;
David Blaikiefdebc382012-01-17 04:43:56 +0000105// pedantic #else returns to appease -Wunreachable-code (so we don't generate
106// postprocessed code that looks like "return true; return false;")
107 #else
108 return true;
Daniel Dunbar067d0242009-11-14 10:09:12 +0000109 #endif
David Blaikiefdebc382012-01-17 04:43:56 +0000110#else
Daniel Dunbar067d0242009-11-14 10:09:12 +0000111 return true;
David Blaikiefdebc382012-01-17 04:43:56 +0000112#endif
Daniel Dunbar067d0242009-11-14 10:09:12 +0000113}
114
Aaron Ballmane1ecc5b2013-04-03 12:25:06 +0000115static bool OSHasAVXSupport() {
116#if defined( __GNUC__ )
117 // Check xgetbv; this uses a .byte sequence instead of the instruction
118 // directly because older assemblers do not include support for xgetbv and
119 // there is no easy way to conditionally compile based on the assembler used.
120 int rEAX, rEDX;
121 __asm__ (".byte 0x0f, 0x01, 0xd0" : "=a" (rEAX), "=d" (rEDX) : "c" (0));
122#elif defined(_MSC_VER)
123 unsigned long long rEAX = _xgetbv(_XCR_XFEATURE_ENABLED_MASK);
124#else
125 int rEAX = 0; // Ensures we return false
126#endif
127 return (rEAX & 6) == 6;
128}
129
Chris Lattner9c7f0752010-09-06 05:19:44 +0000130static void DetectX86FamilyModel(unsigned EAX, unsigned &Family,
131 unsigned &Model) {
Daniel Dunbar067d0242009-11-14 10:09:12 +0000132 Family = (EAX >> 8) & 0xf; // Bits 8 - 11
133 Model = (EAX >> 4) & 0xf; // Bits 4 - 7
134 if (Family == 6 || Family == 0xf) {
135 if (Family == 0xf)
136 // Examine extended family ID if family ID is F.
137 Family += (EAX >> 20) & 0xff; // Bits 20 - 27
138 // Examine extended model ID if family ID is 6 or F.
139 Model += ((EAX >> 16) & 0xf) << 4; // Bits 16 - 19
140 }
141}
Daniel Dunbar067d0242009-11-14 10:09:12 +0000142
143std::string sys::getHostCPUName() {
Daniel Dunbar067d0242009-11-14 10:09:12 +0000144 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
145 if (GetX86CpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX))
146 return "generic";
147 unsigned Family = 0;
148 unsigned Model = 0;
149 DetectX86FamilyModel(EAX, Family, Model);
150
Chris Lattner9c7f0752010-09-06 05:19:44 +0000151 bool HasSSE3 = (ECX & 0x1);
Aaron Ballmane1ecc5b2013-04-03 12:25:06 +0000152 // If CPUID indicates support for XSAVE, XRESTORE and AVX, and XGETBV
153 // indicates that the AVX registers will be saved and restored on context
154 // switch, then we have full AVX support.
155 bool HasAVX = (ECX & ((1 << 28) | (1 << 27))) != 0 && OSHasAVXSupport();
Daniel Dunbar067d0242009-11-14 10:09:12 +0000156 GetX86CpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
157 bool Em64T = (EDX >> 29) & 0x1;
Daniel Dunbar067d0242009-11-14 10:09:12 +0000158
159 union {
160 unsigned u[3];
161 char c[12];
162 } text;
163
164 GetX86CpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1);
165 if (memcmp(text.c, "GenuineIntel", 12) == 0) {
166 switch (Family) {
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000167 case 3:
168 return "i386";
169 case 4:
170 switch (Model) {
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000171 case 0: // Intel486 DX processors
172 case 1: // Intel486 DX processors
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000173 case 2: // Intel486 SX processors
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000174 case 3: // Intel487 processors, IntelDX2 OverDrive processors,
175 // IntelDX2 processors
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000176 case 4: // Intel486 SL processor
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000177 case 5: // IntelSX2 processors
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000178 case 7: // Write-Back Enhanced IntelDX2 processors
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000179 case 8: // IntelDX4 OverDrive processors, IntelDX4 processors
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000180 default: return "i486";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000181 }
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000182 case 5:
183 switch (Model) {
184 case 1: // Pentium OverDrive processor for Pentium processor (60, 66),
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000185 // Pentium processors (60, 66)
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000186 case 2: // Pentium OverDrive processor for Pentium processor (75, 90,
187 // 100, 120, 133), Pentium processors (75, 90, 100, 120, 133,
188 // 150, 166, 200)
189 case 3: // Pentium OverDrive processors for Intel486 processor-based
190 // systems
191 return "pentium";
192
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000193 case 4: // Pentium OverDrive processor with MMX technology for Pentium
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000194 // processor (75, 90, 100, 120, 133), Pentium processor with
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000195 // MMX technology (166, 200)
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000196 return "pentium-mmx";
197
198 default: return "pentium";
199 }
200 case 6:
201 switch (Model) {
202 case 1: // Pentium Pro processor
203 return "pentiumpro";
204
205 case 3: // Intel Pentium II OverDrive processor, Pentium II processor,
206 // model 03
207 case 5: // Pentium II processor, model 05, Pentium II Xeon processor,
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000208 // model 05, and Intel Celeron processor, model 05
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000209 case 6: // Celeron processor, model 06
210 return "pentium2";
211
212 case 7: // Pentium III processor, model 07, and Pentium III Xeon
213 // processor, model 07
214 case 8: // Pentium III processor, model 08, Pentium III Xeon processor,
215 // model 08, and Celeron processor, model 08
216 case 10: // Pentium III Xeon processor, model 0Ah
217 case 11: // Pentium III processor, model 0Bh
218 return "pentium3";
219
220 case 9: // Intel Pentium M processor, Intel Celeron M processor model 09.
221 case 13: // Intel Pentium M processor, Intel Celeron M processor, model
222 // 0Dh. All processors are manufactured using the 90 nm process.
223 return "pentium-m";
224
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000225 case 14: // Intel Core Duo processor, Intel Core Solo processor, model
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000226 // 0Eh. All processors are manufactured using the 65 nm process.
227 return "yonah";
228
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000229 case 15: // Intel Core 2 Duo processor, Intel Core 2 Duo mobile
230 // processor, Intel Core 2 Quad processor, Intel Core 2 Quad
231 // mobile processor, Intel Core 2 Extreme processor, Intel
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000232 // Pentium Dual-Core processor, Intel Xeon processor, model
233 // 0Fh. All processors are manufactured using the 65 nm process.
234 case 22: // Intel Celeron processor model 16h. All processors are
235 // manufactured using the 65 nm process
236 return "core2";
237
238 case 21: // Intel EP80579 Integrated Processor and Intel EP80579
239 // Integrated Processor with Intel QuickAssist Technology
240 return "i686"; // FIXME: ???
241
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000242 case 23: // Intel Core 2 Extreme processor, Intel Xeon processor, model
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000243 // 17h. All processors are manufactured using the 45 nm process.
244 //
245 // 45nm: Penryn , Wolfdale, Yorkfield (XE)
246 return "penryn";
247
248 case 26: // Intel Core i7 processor and Intel Xeon processor. All
249 // processors are manufactured using the 45 nm process.
250 case 29: // Intel Xeon processor MP. All processors are manufactured using
251 // the 45 nm process.
Jakob Stoklund Olesen71c60952010-09-19 17:54:28 +0000252 case 30: // Intel(R) Core(TM) i7 CPU 870 @ 2.93GHz.
253 // As found in a Summer 2010 model iMac.
Chris Lattner222920d2010-09-19 00:31:58 +0000254 case 37: // Intel Core i7, laptop version.
Benjamin Kramercf847bf2011-08-25 18:05:56 +0000255 case 44: // Intel Core i7 processor and Intel Xeon processor. All
256 // processors are manufactured using the 32 nm process.
Benjamin Kramer4335e342012-09-26 18:21:47 +0000257 case 46: // Nehalem EX
258 case 47: // Westmere EX
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000259 return "corei7";
Bob Wilson7c3a5ca2011-07-08 22:33:59 +0000260
261 // SandyBridge:
262 case 42: // Intel Core i7 processor. All processors are manufactured
263 // using the 32 nm process.
Chris Lattner78a113c2011-06-09 06:38:17 +0000264 case 45:
Aaron Ballmane1ecc5b2013-04-03 12:25:06 +0000265 // Not all Sandy Bridge processors support AVX (such as the Pentium
266 // versions instead of the i7 versions).
267 return HasAVX ? "corei7-avx" : "corei7";
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000268
Evan Chengaff59682012-04-23 22:41:39 +0000269 // Ivy Bridge:
270 case 58:
Aaron Ballmane1ecc5b2013-04-03 12:25:06 +0000271 // Not all Ivy Bridge processors support AVX (such as the Pentium
272 // versions instead of the i7 versions).
273 return HasAVX ? "core-avx-i" : "corei7";
Evan Chengaff59682012-04-23 22:41:39 +0000274
Preston Gurd79bbe852012-05-02 21:38:46 +0000275 case 28: // Most 45 nm Intel Atom processors
276 case 38: // 45 nm Atom Lincroft
277 case 39: // 32 nm Atom Medfield
Preston Gurdfd012b22012-07-19 19:05:37 +0000278 case 53: // 32 nm Atom Midview
279 case 54: // 32 nm Atom Midview
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000280 return "atom";
281
Bob Wilson0d38d3a2012-05-09 17:47:03 +0000282 default: return (Em64T) ? "x86-64" : "i686";
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000283 }
284 case 15: {
285 switch (Model) {
286 case 0: // Pentium 4 processor, Intel Xeon processor. All processors are
287 // model 00h and manufactured using the 0.18 micron process.
288 case 1: // Pentium 4 processor, Intel Xeon processor, Intel Xeon
289 // processor MP, and Intel Celeron processor. All processors are
290 // model 01h and manufactured using the 0.18 micron process.
NAKAMURA Takumid4d4c7f2010-09-09 13:30:48 +0000291 case 2: // Pentium 4 processor, Mobile Intel Pentium 4 processor - M,
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000292 // Intel Xeon processor, Intel Xeon processor MP, Intel Celeron
293 // processor, and Mobile Intel Celeron processor. All processors
294 // are model 02h and manufactured using the 0.13 micron process.
295 return (Em64T) ? "x86-64" : "pentium4";
296
297 case 3: // Pentium 4 processor, Intel Xeon processor, Intel Celeron D
298 // processor. All processors are model 03h and manufactured using
299 // the 90 nm process.
300 case 4: // Pentium 4 processor, Pentium 4 processor Extreme Edition,
301 // Pentium D processor, Intel Xeon processor, Intel Xeon
302 // processor MP, Intel Celeron D processor. All processors are
303 // model 04h and manufactured using the 90 nm process.
304 case 6: // Pentium 4 processor, Pentium D processor, Pentium processor
305 // Extreme Edition, Intel Xeon processor, Intel Xeon processor
306 // MP, Intel Celeron D processor. All processors are model 06h
307 // and manufactured using the 65 nm process.
308 return (Em64T) ? "nocona" : "prescott";
309
Daniel Dunbara7ac3ce2009-11-14 21:36:19 +0000310 default:
311 return (Em64T) ? "x86-64" : "pentium4";
312 }
313 }
314
Daniel Dunbar067d0242009-11-14 10:09:12 +0000315 default:
Benjamin Kramer110e7bb2009-11-17 17:57:04 +0000316 return "generic";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000317 }
318 } else if (memcmp(text.c, "AuthenticAMD", 12) == 0) {
319 // FIXME: this poorly matches the generated SubtargetFeatureKV table. There
320 // appears to be no way to generate the wide variety of AMD-specific targets
321 // from the information returned from CPUID.
322 switch (Family) {
323 case 4:
324 return "i486";
325 case 5:
326 switch (Model) {
327 case 6:
328 case 7: return "k6";
329 case 8: return "k6-2";
330 case 9:
331 case 13: return "k6-3";
Roman Divackyee3392b2012-09-12 14:36:02 +0000332 case 10: return "geode";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000333 default: return "pentium";
334 }
335 case 6:
336 switch (Model) {
337 case 4: return "athlon-tbird";
338 case 6:
339 case 7:
340 case 8: return "athlon-mp";
341 case 10: return "athlon-xp";
342 default: return "athlon";
343 }
344 case 15:
Chris Lattner9c7f0752010-09-06 05:19:44 +0000345 if (HasSSE3)
Daniel Dunbar067d0242009-11-14 10:09:12 +0000346 return "k8-sse3";
Chris Lattner9c7f0752010-09-06 05:19:44 +0000347 switch (Model) {
348 case 1: return "opteron";
349 case 5: return "athlon-fx"; // also opteron
350 default: return "athlon64";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000351 }
352 case 16:
353 return "amdfam10";
Benjamin Kramer66a7fd72012-01-10 11:50:02 +0000354 case 20:
355 return "btver1";
Benjamin Kramer618f89f2011-12-01 18:24:17 +0000356 case 21:
Roman Divackyebbb3592013-02-26 22:41:01 +0000357 if (Model <= 15)
358 return "bdver1";
359 else if (Model <= 31)
360 return "bdver2";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000361 default:
Benjamin Kramer110e7bb2009-11-17 17:57:04 +0000362 return "generic";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000363 }
Daniel Dunbar067d0242009-11-14 10:09:12 +0000364 }
Torok Edwin546d8d02009-12-14 12:38:18 +0000365 return "generic";
Torok Edwinc4174d62009-12-13 08:59:40 +0000366}
Hal Finkel4db738a2012-06-12 03:03:13 +0000367#elif defined(__APPLE__) && (defined(__ppc__) || defined(__powerpc__))
368std::string sys::getHostCPUName() {
369 host_basic_info_data_t hostInfo;
370 mach_msg_type_number_t infoCount;
371
372 infoCount = HOST_BASIC_INFO_COUNT;
373 host_info(mach_host_self(), HOST_BASIC_INFO, (host_info_t)&hostInfo,
374 &infoCount);
375
376 if (hostInfo.cpu_type != CPU_TYPE_POWERPC) return "generic";
377
378 switch(hostInfo.cpu_subtype) {
379 case CPU_SUBTYPE_POWERPC_601: return "601";
380 case CPU_SUBTYPE_POWERPC_602: return "602";
381 case CPU_SUBTYPE_POWERPC_603: return "603";
382 case CPU_SUBTYPE_POWERPC_603e: return "603e";
383 case CPU_SUBTYPE_POWERPC_603ev: return "603ev";
384 case CPU_SUBTYPE_POWERPC_604: return "604";
385 case CPU_SUBTYPE_POWERPC_604e: return "604e";
386 case CPU_SUBTYPE_POWERPC_620: return "620";
387 case CPU_SUBTYPE_POWERPC_750: return "750";
388 case CPU_SUBTYPE_POWERPC_7400: return "7400";
389 case CPU_SUBTYPE_POWERPC_7450: return "7450";
390 case CPU_SUBTYPE_POWERPC_970: return "970";
391 default: ;
392 }
393
394 return "generic";
395}
396#elif defined(__linux__) && (defined(__ppc__) || defined(__powerpc__))
397std::string sys::getHostCPUName() {
398 // Access to the Processor Version Register (PVR) on PowerPC is privileged,
399 // and so we must use an operating-system interface to determine the current
400 // processor type. On Linux, this is exposed through the /proc/cpuinfo file.
401 const char *generic = "generic";
402
403 // Note: We cannot mmap /proc/cpuinfo here and then process the resulting
404 // memory buffer because the 'file' has 0 size (it can be read from only
405 // as a stream).
406
407 std::string Err;
408 DataStreamer *DS = getDataFileStreamer("/proc/cpuinfo", &Err);
409 if (!DS) {
410 DEBUG(dbgs() << "Unable to open /proc/cpuinfo: " << Err << "\n");
411 return generic;
412 }
413
414 // The cpu line is second (after the 'processor: 0' line), so if this
415 // buffer is too small then something has changed (or is wrong).
416 char buffer[1024];
417 size_t CPUInfoSize = DS->GetBytes((unsigned char*) buffer, sizeof(buffer));
418 delete DS;
419
420 const char *CPUInfoStart = buffer;
421 const char *CPUInfoEnd = buffer + CPUInfoSize;
422
423 const char *CIP = CPUInfoStart;
424
425 const char *CPUStart = 0;
426 size_t CPULen = 0;
427
428 // We need to find the first line which starts with cpu, spaces, and a colon.
429 // After the colon, there may be some additional spaces and then the cpu type.
430 while (CIP < CPUInfoEnd && CPUStart == 0) {
431 if (CIP < CPUInfoEnd && *CIP == '\n')
432 ++CIP;
433
434 if (CIP < CPUInfoEnd && *CIP == 'c') {
435 ++CIP;
436 if (CIP < CPUInfoEnd && *CIP == 'p') {
437 ++CIP;
438 if (CIP < CPUInfoEnd && *CIP == 'u') {
439 ++CIP;
440 while (CIP < CPUInfoEnd && (*CIP == ' ' || *CIP == '\t'))
441 ++CIP;
442
443 if (CIP < CPUInfoEnd && *CIP == ':') {
444 ++CIP;
445 while (CIP < CPUInfoEnd && (*CIP == ' ' || *CIP == '\t'))
446 ++CIP;
447
448 if (CIP < CPUInfoEnd) {
449 CPUStart = CIP;
450 while (CIP < CPUInfoEnd && (*CIP != ' ' && *CIP != '\t' &&
451 *CIP != ',' && *CIP != '\n'))
452 ++CIP;
453 CPULen = CIP - CPUStart;
454 }
455 }
456 }
457 }
458 }
459
460 if (CPUStart == 0)
461 while (CIP < CPUInfoEnd && *CIP != '\n')
462 ++CIP;
463 }
464
465 if (CPUStart == 0)
466 return generic;
467
468 return StringSwitch<const char *>(StringRef(CPUStart, CPULen))
469 .Case("604e", "604e")
470 .Case("604", "604")
471 .Case("7400", "7400")
472 .Case("7410", "7400")
473 .Case("7447", "7400")
474 .Case("7455", "7450")
475 .Case("G4", "g4")
Hal Finkel6670c822012-06-12 16:39:23 +0000476 .Case("POWER4", "970")
Hal Finkel4db738a2012-06-12 03:03:13 +0000477 .Case("PPC970FX", "970")
478 .Case("PPC970MP", "970")
479 .Case("G5", "g5")
480 .Case("POWER5", "g5")
481 .Case("A2", "a2")
482 .Case("POWER6", "pwr6")
483 .Case("POWER7", "pwr7")
484 .Default(generic);
485}
Benjamin Kramer4750c1d2012-06-26 21:36:32 +0000486#elif defined(__linux__) && defined(__arm__)
487std::string sys::getHostCPUName() {
488 // The cpuid register on arm is not accessible from user space. On Linux,
489 // it is exposed through the /proc/cpuinfo file.
490 // Note: We cannot mmap /proc/cpuinfo here and then process the resulting
491 // memory buffer because the 'file' has 0 size (it can be read from only
492 // as a stream).
493
494 std::string Err;
495 DataStreamer *DS = getDataFileStreamer("/proc/cpuinfo", &Err);
496 if (!DS) {
497 DEBUG(dbgs() << "Unable to open /proc/cpuinfo: " << Err << "\n");
498 return "generic";
499 }
500
501 // Read 1024 bytes from /proc/cpuinfo, which should contain the CPU part line
502 // in all cases.
503 char buffer[1024];
504 size_t CPUInfoSize = DS->GetBytes((unsigned char*) buffer, sizeof(buffer));
505 delete DS;
506
507 StringRef Str(buffer, CPUInfoSize);
508
509 SmallVector<StringRef, 32> Lines;
510 Str.split(Lines, "\n");
511
512 // Look for the CPU implementer line.
513 StringRef Implementer;
514 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
515 if (Lines[I].startswith("CPU implementer"))
516 Implementer = Lines[I].substr(15).ltrim("\t :");
517
518 if (Implementer == "0x41") // ARM Ltd.
519 // Look for the CPU part line.
520 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
521 if (Lines[I].startswith("CPU part"))
522 // The CPU part is a 3 digit hexadecimal number with a 0x prefix. The
523 // values correspond to the "Part number" in the CP15/c0 register. The
524 // contents are specified in the various processor manuals.
525 return StringSwitch<const char *>(Lines[I].substr(8).ltrim("\t :"))
526 .Case("0x926", "arm926ej-s")
527 .Case("0xb02", "mpcore")
528 .Case("0xb36", "arm1136j-s")
529 .Case("0xb56", "arm1156t2-s")
530 .Case("0xb76", "arm1176jz-s")
531 .Case("0xc08", "cortex-a8")
532 .Case("0xc09", "cortex-a9")
James Molloy552e7312012-10-31 09:07:37 +0000533 .Case("0xc0f", "cortex-a15")
Benjamin Kramer4750c1d2012-06-26 21:36:32 +0000534 .Case("0xc20", "cortex-m0")
535 .Case("0xc23", "cortex-m3")
536 .Case("0xc24", "cortex-m4")
537 .Default("generic");
538
539 return "generic";
540}
Torok Edwinc4174d62009-12-13 08:59:40 +0000541#else
542std::string sys::getHostCPUName() {
Benjamin Kramer110e7bb2009-11-17 17:57:04 +0000543 return "generic";
Daniel Dunbar067d0242009-11-14 10:09:12 +0000544}
Torok Edwinc4174d62009-12-13 08:59:40 +0000545#endif
Xerxes Ranby1c8183d2010-01-19 21:26:05 +0000546
Hao Liufde71f42012-12-13 02:40:20 +0000547#if defined(__linux__) && defined(__arm__)
548bool sys::getHostCPUFeatures(StringMap<bool> &Features) {
549 std::string Err;
550 DataStreamer *DS = getDataFileStreamer("/proc/cpuinfo", &Err);
551 if (!DS) {
552 DEBUG(dbgs() << "Unable to open /proc/cpuinfo: " << Err << "\n");
553 return false;
554 }
555
556 // Read 1024 bytes from /proc/cpuinfo, which should contain the Features line
557 // in all cases.
558 char buffer[1024];
559 size_t CPUInfoSize = DS->GetBytes((unsigned char*) buffer, sizeof(buffer));
560 delete DS;
561
562 StringRef Str(buffer, CPUInfoSize);
563
564 SmallVector<StringRef, 32> Lines;
565 Str.split(Lines, "\n");
566
567 // Look for the CPU implementer line.
568 StringRef Implementer;
569 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
570 if (Lines[I].startswith("CPU implementer"))
571 Implementer = Lines[I].substr(15).ltrim("\t :");
572
573 if (Implementer == "0x41") { // ARM Ltd.
574 SmallVector<StringRef, 32> CPUFeatures;
575
576 // Look for the CPU features.
577 for (unsigned I = 0, E = Lines.size(); I != E; ++I)
578 if (Lines[I].startswith("Features")) {
579 Lines[I].split(CPUFeatures, " ");
580 break;
581 }
582
583 for (unsigned I = 0, E = CPUFeatures.size(); I != E; ++I) {
584 StringRef LLVMFeatureStr = StringSwitch<StringRef>(CPUFeatures[I])
585 .Case("half", "fp16")
586 .Case("neon", "neon")
587 .Case("vfpv3", "vfp3")
588 .Case("vfpv3d16", "d16")
589 .Case("vfpv4", "vfp4")
590 .Case("idiva", "hwdiv-arm")
591 .Case("idivt", "hwdiv")
592 .Default("");
593
594 if (LLVMFeatureStr != "")
595 Features.GetOrCreateValue(LLVMFeatureStr).setValue(true);
596 }
597
598 return true;
599 }
600
601 return false;
602}
603#else
Xerxes Ranby1c8183d2010-01-19 21:26:05 +0000604bool sys::getHostCPUFeatures(StringMap<bool> &Features){
605 return false;
606}
Hao Liufde71f42012-12-13 02:40:20 +0000607#endif
Peter Collingbournefbb662f2013-01-16 17:27:22 +0000608
609std::string sys::getProcessTriple() {
610 Triple PT(LLVM_HOSTTRIPLE);
611
612 if (sizeof(void *) == 8 && PT.isArch32Bit())
613 PT = PT.get64BitArchVariant();
614 if (sizeof(void *) == 4 && PT.isArch64Bit())
615 PT = PT.get32BitArchVariant();
616
617 return PT.str();
618}