blob: 6d4562dfed939d75af714265d5a16f8a1ac1724d [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman84fbac52009-02-06 17:22:58 +000015#include "ScheduleDAGSDNodes.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Dan Gohman84fbac52009-02-06 17:22:58 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000018#include "llvm/Analysis/AliasAnalysis.h"
Devang Patel713f0432009-09-16 21:09:07 +000019#include "llvm/Analysis/DebugInfo.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000020#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000021#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000022#include "llvm/DerivedTypes.h"
23#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000025#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000026#include "llvm/Instructions.h"
27#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000028#include "llvm/IntrinsicInst.h"
Chris Lattner75c478a2009-10-27 17:02:08 +000029#include "llvm/LLVMContext.h"
Dan Gohman78eca172008-08-19 22:33:34 +000030#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000031#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000032#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000033#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanad2afc22009-07-31 18:16:33 +000034#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000035#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineJumpTableInfo.h"
38#include "llvm/CodeGen/MachineModuleInfo.h"
39#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanfc54c552009-01-15 22:18:12 +000040#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000041#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000042#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel6e7a1612009-01-09 19:11:50 +000043#include "llvm/CodeGen/DwarfWriter.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000044#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000045#include "llvm/Target/TargetData.h"
46#include "llvm/Target/TargetFrameInfo.h"
47#include "llvm/Target/TargetInstrInfo.h"
48#include "llvm/Target/TargetLowering.h"
49#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000050#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000051#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000052#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000053#include "llvm/Support/ErrorHandling.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000054#include "llvm/Support/MathExtras.h"
55#include "llvm/Support/Timer.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000056#include "llvm/Support/raw_ostream.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000057#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000058using namespace llvm;
59
Chris Lattneread0d882008-06-17 06:09:18 +000060static cl::opt<bool>
Duncan Sands7cb07872008-10-27 08:42:46 +000061DisableLegalizeTypes("disable-legalize-types", cl::Hidden);
Dan Gohman78eca172008-08-19 22:33:34 +000062static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000063EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohmand659d502008-10-20 21:30:12 +000064 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman293d5f82008-09-09 22:06:46 +000065 "instruction selector"));
66static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000067EnableFastISelAbort("fast-isel-abort", cl::Hidden,
68 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman8a110532008-09-05 22:59:21 +000069static cl::opt<bool>
70SchedLiveInCopies("schedule-livein-copies",
71 cl::desc("Schedule copies of livein registers"),
72 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000073
Chris Lattnerda8abb02005-09-01 18:44:10 +000074#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000075static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000076ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
77 cl::desc("Pop up a window to show dags before the first "
78 "dag combine pass"));
79static cl::opt<bool>
80ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
81 cl::desc("Pop up a window to show dags before legalize types"));
82static cl::opt<bool>
83ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
84 cl::desc("Pop up a window to show dags before legalize"));
85static cl::opt<bool>
86ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
87 cl::desc("Pop up a window to show dags before the second "
88 "dag combine pass"));
89static cl::opt<bool>
Duncan Sands25cf2272008-11-24 14:53:14 +000090ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
91 cl::desc("Pop up a window to show dags before the post legalize types"
92 " dag combine pass"));
93static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000094ViewISelDAGs("view-isel-dags", cl::Hidden,
95 cl::desc("Pop up a window to show isel dags as they are selected"));
96static cl::opt<bool>
97ViewSchedDAGs("view-sched-dags", cl::Hidden,
98 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000099static cl::opt<bool>
100ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +0000101 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +0000102#else
Dan Gohman462dc7f2008-07-21 20:00:07 +0000103static const bool ViewDAGCombine1 = false,
104 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
105 ViewDAGCombine2 = false,
Duncan Sands25cf2272008-11-24 14:53:14 +0000106 ViewDAGCombineLT = false,
Dan Gohman462dc7f2008-07-21 20:00:07 +0000107 ViewISelDAGs = false, ViewSchedDAGs = false,
108 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000109#endif
110
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000111//===---------------------------------------------------------------------===//
112///
113/// RegisterScheduler class - Track the registration of instruction schedulers.
114///
115//===---------------------------------------------------------------------===//
116MachinePassRegistry RegisterScheduler::Registry;
117
118//===---------------------------------------------------------------------===//
119///
120/// ISHeuristic command line option for instruction schedulers.
121///
122//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000123static cl::opt<RegisterScheduler::FunctionPassCtor, false,
124 RegisterPassParser<RegisterScheduler> >
125ISHeuristic("pre-RA-sched",
126 cl::init(&createDefaultScheduler),
127 cl::desc("Instruction schedulers available (before register"
128 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000129
Dan Gohman844731a2008-05-13 00:00:25 +0000130static RegisterScheduler
Dan Gohmanb8cab922008-10-14 20:25:08 +0000131defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohman844731a2008-05-13 00:00:25 +0000132 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000133
Chris Lattner1c08c712005-01-07 07:47:53 +0000134namespace llvm {
135 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000136 /// createDefaultScheduler - This creates an instruction scheduler appropriate
137 /// for the target.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000138 ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
Bill Wendling98a366d2009-04-29 23:29:43 +0000139 CodeGenOpt::Level OptLevel) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000140 const TargetLowering &TLI = IS->getTargetLowering();
141
Bill Wendling98a366d2009-04-29 23:29:43 +0000142 if (OptLevel == CodeGenOpt::None)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000143 return createFastDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000144 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000145 return createTDListDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000146 assert(TLI.getSchedulingPreference() ==
147 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000148 return createBURRListDAGScheduler(IS, OptLevel);
Jim Laskey9373beb2006-08-01 19:14:14 +0000149 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000150}
151
Evan Chengff9b3732008-01-30 18:18:23 +0000152// EmitInstrWithCustomInserter - This method should be implemented by targets
Dan Gohman533297b2009-10-29 18:10:34 +0000153// that mark instructions with the 'usesCustomInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000154// instructions are special in various ways, which require special support to
155// insert. The specified MachineInstr is created but not inserted into any
Dan Gohman533297b2009-10-29 18:10:34 +0000156// basic blocks, and this method is called to expand it into a sequence of
157// instructions, potentially also creating new basic blocks and control flow.
158// When new basic blocks are inserted and the edges from MBB to its successors
159// are modified, the method should insert pairs of <OldSucc, NewSucc> into the
160// DenseMap.
Evan Chengff9b3732008-01-30 18:18:23 +0000161MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000162 MachineBasicBlock *MBB,
163 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Torok Edwinf3689232009-07-12 20:07:01 +0000164#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +0000165 errs() << "If a target marks an instruction with "
Dan Gohman533297b2009-10-29 18:10:34 +0000166 "'usesCustomInserter', it must implement "
Torok Edwinf3689232009-07-12 20:07:01 +0000167 "TargetLowering::EmitInstrWithCustomInserter!";
168#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000169 llvm_unreachable(0);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000170 return 0;
Chris Lattner025c39b2005-08-26 20:54:47 +0000171}
172
Dan Gohman8a110532008-09-05 22:59:21 +0000173/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
174/// physical register has only a single copy use, then coalesced the copy
175/// if possible.
176static void EmitLiveInCopy(MachineBasicBlock *MBB,
177 MachineBasicBlock::iterator &InsertPos,
178 unsigned VirtReg, unsigned PhysReg,
179 const TargetRegisterClass *RC,
180 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
181 const MachineRegisterInfo &MRI,
182 const TargetRegisterInfo &TRI,
183 const TargetInstrInfo &TII) {
184 unsigned NumUses = 0;
185 MachineInstr *UseMI = NULL;
186 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
187 UE = MRI.use_end(); UI != UE; ++UI) {
188 UseMI = &*UI;
189 if (++NumUses > 1)
190 break;
191 }
192
193 // If the number of uses is not one, or the use is not a move instruction,
194 // don't coalesce. Also, only coalesce away a virtual register to virtual
195 // register copy.
196 bool Coalesced = false;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000197 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Dan Gohman8a110532008-09-05 22:59:21 +0000198 if (NumUses == 1 &&
Evan Cheng04ee5a12009-01-20 19:12:24 +0000199 TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
Dan Gohman8a110532008-09-05 22:59:21 +0000200 TargetRegisterInfo::isVirtualRegister(DstReg)) {
201 VirtReg = DstReg;
202 Coalesced = true;
203 }
204
205 // Now find an ideal location to insert the copy.
206 MachineBasicBlock::iterator Pos = InsertPos;
207 while (Pos != MBB->begin()) {
208 MachineInstr *PrevMI = prior(Pos);
209 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
210 // copyRegToReg might emit multiple instructions to do a copy.
211 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
212 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
213 // This is what the BB looks like right now:
214 // r1024 = mov r0
215 // ...
216 // r1 = mov r1024
217 //
218 // We want to insert "r1025 = mov r1". Inserting this copy below the
219 // move to r1024 makes it impossible for that move to be coalesced.
220 //
221 // r1025 = mov r1
222 // r1024 = mov r0
223 // ...
224 // r1 = mov 1024
225 // r2 = mov 1025
226 break; // Woot! Found a good location.
227 --Pos;
228 }
229
David Goodwinf1daf7d2009-07-08 23:10:31 +0000230 bool Emitted = TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
231 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
232 (void) Emitted;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000233
Zhongxing Xu931424a2009-10-16 05:42:28 +0000234 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
Dan Gohman8a110532008-09-05 22:59:21 +0000235 if (Coalesced) {
236 if (&*InsertPos == UseMI) ++InsertPos;
237 MBB->erase(UseMI);
238 }
239}
240
241/// EmitLiveInCopies - If this is the first basic block in the function,
242/// and if it has live ins that need to be copied into vregs, emit the
243/// copies into the block.
244static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
245 const MachineRegisterInfo &MRI,
246 const TargetRegisterInfo &TRI,
247 const TargetInstrInfo &TII) {
248 if (SchedLiveInCopies) {
249 // Emit the copies at a heuristically-determined location in the block.
250 DenseMap<MachineInstr*, unsigned> CopyRegMap;
251 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
252 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
253 E = MRI.livein_end(); LI != E; ++LI)
254 if (LI->second) {
255 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
256 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
257 RC, CopyRegMap, MRI, TRI, TII);
258 }
259 } else {
260 // Emit the copies into the top of the block.
261 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
262 E = MRI.livein_end(); LI != E; ++LI)
263 if (LI->second) {
264 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 bool Emitted = TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
266 LI->second, LI->first, RC, RC);
267 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
268 (void) Emitted;
Dan Gohman8a110532008-09-05 22:59:21 +0000269 }
270 }
271}
272
Chris Lattner7041ee32005-01-11 05:56:49 +0000273//===----------------------------------------------------------------------===//
274// SelectionDAGISel code
275//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000276
Bill Wendling98a366d2009-04-29 23:29:43 +0000277SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) :
Dan Gohmanad2afc22009-07-31 18:16:33 +0000278 MachineFunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000279 FuncInfo(new FunctionLoweringInfo(TLI)),
280 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000281 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo, OL)),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000282 GFI(),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000283 OptLevel(OL),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000284 DAGSize(0)
285{}
286
287SelectionDAGISel::~SelectionDAGISel() {
288 delete SDL;
289 delete CurDAG;
290 delete FuncInfo;
291}
292
Owen Andersone50ed302009-08-10 22:56:29 +0000293unsigned SelectionDAGISel::MakeReg(EVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000294 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000295}
296
Chris Lattner495a0b52005-08-17 06:37:43 +0000297void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000298 AU.addRequired<AliasAnalysis>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000299 AU.addPreserved<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000300 AU.addRequired<GCModuleInfo>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000301 AU.addPreserved<GCModuleInfo>();
Devang Patel6e7a1612009-01-09 19:11:50 +0000302 AU.addRequired<DwarfWriter>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000303 AU.addPreserved<DwarfWriter>();
Dan Gohmanad2afc22009-07-31 18:16:33 +0000304 MachineFunctionPass::getAnalysisUsage(AU);
Chris Lattner495a0b52005-08-17 06:37:43 +0000305}
Chris Lattner1c08c712005-01-07 07:47:53 +0000306
Dan Gohmanad2afc22009-07-31 18:16:33 +0000307bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) {
308 Function &Fn = *mf.getFunction();
309
Dan Gohman4344a5d2008-09-09 23:05:00 +0000310 // Do some sanity-checking on the command-line options.
311 assert((!EnableFastISelVerbose || EnableFastISel) &&
312 "-fast-isel-verbose requires -fast-isel");
313 assert((!EnableFastISelAbort || EnableFastISel) &&
314 "-fast-isel-abort requires -fast-isel");
315
Dan Gohman5f43f922007-08-27 16:26:13 +0000316 // Get alias analysis for load/store combining.
317 AA = &getAnalysis<AliasAnalysis>();
318
Dan Gohmanad2afc22009-07-31 18:16:33 +0000319 MF = &mf;
Dan Gohman8a110532008-09-05 22:59:21 +0000320 const TargetInstrInfo &TII = *TM.getInstrInfo();
321 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
322
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000323 if (Fn.hasGC())
324 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn);
Gordon Henriksence224772008-01-07 01:30:38 +0000325 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000326 GFI = 0;
Dan Gohman79ce2762009-01-15 19:20:50 +0000327 RegInfo = &MF->getRegInfo();
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000328 DEBUG(errs() << "\n\n\n=== " << Fn.getName() << "\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000329
Duncan Sands1465d612009-01-28 13:14:17 +0000330 MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>();
331 DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>();
Owen Anderson5dcaceb2009-07-09 18:44:09 +0000332 CurDAG->init(*MF, MMI, DW);
Devang Patelb51d40c2009-02-03 18:46:32 +0000333 FuncInfo->set(Fn, *MF, *CurDAG, EnableFastISel);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000334 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000335
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000336 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
337 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
338 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000339 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000340
Dan Gohman79ce2762009-01-15 19:20:50 +0000341 SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000342
Dan Gohman8a110532008-09-05 22:59:21 +0000343 // If the first basic block in the function has live ins that need to be
344 // copied into vregs, emit the copies into the top of the block before
345 // emitting the code for the block.
Dan Gohman79ce2762009-01-15 19:20:50 +0000346 EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII);
Dan Gohman8a110532008-09-05 22:59:21 +0000347
Evan Chengad2070c2007-02-10 02:43:39 +0000348 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000349 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
350 E = RegInfo->livein_end(); I != E; ++I)
Dan Gohman79ce2762009-01-15 19:20:50 +0000351 MF->begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000352
Duncan Sandsf4070822007-06-15 19:04:19 +0000353#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000354 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000355 "Not all catch info was assigned to a landing pad!");
356#endif
357
Dan Gohman7c3234c2008-08-27 23:52:12 +0000358 FuncInfo->clear();
359
Chris Lattner1c08c712005-01-07 07:47:53 +0000360 return true;
361}
362
Duncan Sandsf4070822007-06-15 19:04:19 +0000363static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
364 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000365 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000366 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000367 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000369#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000370 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000371 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000372#endif
373 }
374}
375
Dan Gohmanf350b272008-08-23 02:25:05 +0000376void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
377 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000378 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000379 SDL->setCurrentBasicBlock(BB);
Devang Patele30e6782009-09-28 21:41:20 +0000380 MetadataContext &TheMetadata = LLVMBB->getParent()->getContext().getMetadata();
Devang Patela2148402009-09-28 21:14:55 +0000381 unsigned MDDbgKind = TheMetadata.getMDKind("dbg");
Dan Gohmanf350b272008-08-23 02:25:05 +0000382
Dan Gohman98ca4f22009-08-05 01:29:28 +0000383 // Lower all of the non-terminator instructions. If a call is emitted
384 // as a tail call, cease emitting nodes for this block.
Devang Patel123eaa72009-09-16 20:39:11 +0000385 for (BasicBlock::iterator I = Begin; I != End && !SDL->HasTailCall; ++I) {
386 if (MDDbgKind) {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000387 // Update DebugLoc if debug information is attached with this
Devang Patel123eaa72009-09-16 20:39:11 +0000388 // instruction.
Devang Patel9dddf972009-09-29 19:56:13 +0000389 if (MDNode *Dbg = TheMetadata.getMD(MDDbgKind, I)) {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000390 DILocation DILoc(Dbg);
391 DebugLoc Loc = ExtractDebugLocation(DILoc, MF->getDebugLocInfo());
392 SDL->setCurDebugLoc(Loc);
Devang Patel1f034712009-10-12 23:10:55 +0000393 if (MF->getDefaultDebugLoc().isUnknown())
394 MF->setDefaultDebugLoc(Loc);
Devang Patel123eaa72009-09-16 20:39:11 +0000395 }
396 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000397 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000398 SDL->visit(*I);
Devang Patel123eaa72009-09-16 20:39:11 +0000399 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000400
Dan Gohman98ca4f22009-08-05 01:29:28 +0000401 if (!SDL->HasTailCall) {
402 // Ensure that all instructions which are used outside of their defining
403 // blocks are available as virtual registers. Invoke is handled elsewhere.
404 for (BasicBlock::iterator I = Begin; I != End; ++I)
405 if (!isa<PHINode>(I) && !isa<InvokeInst>(I))
406 SDL->CopyToExportRegsIfNeeded(I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000407
Dan Gohman98ca4f22009-08-05 01:29:28 +0000408 // Handle PHI nodes in successor blocks.
409 if (End == LLVMBB->end()) {
410 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000411
Dan Gohman98ca4f22009-08-05 01:29:28 +0000412 // Lower the terminator after the copies are emitted.
413 SDL->visit(*LLVMBB->getTerminator());
414 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000415 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000416
Chris Lattnera651cf62005-01-17 19:43:36 +0000417 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000418 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000419
Dan Gohmanf350b272008-08-23 02:25:05 +0000420 // Final step, emit the lowered DAG as machine code.
421 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000422 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000423}
424
Dan Gohmanf350b272008-08-23 02:25:05 +0000425void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000426 SmallPtrSet<SDNode*, 128> VisitedNodes;
427 SmallVector<SDNode*, 128> Worklist;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000428
Gabor Greifba36cb52008-08-28 21:40:38 +0000429 Worklist.push_back(CurDAG->getRoot().getNode());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000430
Chris Lattneread0d882008-06-17 06:09:18 +0000431 APInt Mask;
432 APInt KnownZero;
433 APInt KnownOne;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000434
Chris Lattneread0d882008-06-17 06:09:18 +0000435 while (!Worklist.empty()) {
436 SDNode *N = Worklist.back();
437 Worklist.pop_back();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000438
Chris Lattneread0d882008-06-17 06:09:18 +0000439 // If we've already seen this node, ignore it.
440 if (!VisitedNodes.insert(N))
441 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000442
Chris Lattneread0d882008-06-17 06:09:18 +0000443 // Otherwise, add all chain operands to the worklist.
444 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000446 Worklist.push_back(N->getOperand(i).getNode());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000447
Chris Lattneread0d882008-06-17 06:09:18 +0000448 // If this is a CopyToReg with a vreg dest, process it.
449 if (N->getOpcode() != ISD::CopyToReg)
450 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000451
Chris Lattneread0d882008-06-17 06:09:18 +0000452 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
453 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
454 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000455
Chris Lattneread0d882008-06-17 06:09:18 +0000456 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000457 SDValue Src = N->getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +0000458 EVT SrcVT = Src.getValueType();
Chris Lattneread0d882008-06-17 06:09:18 +0000459 if (!SrcVT.isInteger() || SrcVT.isVector())
460 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000461
Dan Gohmanf350b272008-08-23 02:25:05 +0000462 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000463 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000464 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000465
Chris Lattneread0d882008-06-17 06:09:18 +0000466 // Only install this information if it tells us something.
467 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
468 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000469 if (DestReg >= FuncInfo->LiveOutRegInfo.size())
470 FuncInfo->LiveOutRegInfo.resize(DestReg+1);
471 FunctionLoweringInfo::LiveOutInfo &LOI =
472 FuncInfo->LiveOutRegInfo[DestReg];
Chris Lattneread0d882008-06-17 06:09:18 +0000473 LOI.NumSignBits = NumSignBits;
Dan Gohmana80efce2009-03-27 23:55:04 +0000474 LOI.KnownOne = KnownOne;
475 LOI.KnownZero = KnownZero;
Chris Lattneread0d882008-06-17 06:09:18 +0000476 }
477 }
478}
479
Dan Gohmanf350b272008-08-23 02:25:05 +0000480void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000481 std::string GroupName;
482 if (TimePassesIsEnabled)
483 GroupName = "Instruction Selection and Scheduling";
484 std::string BlockName;
485 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
Duncan Sands25cf2272008-11-24 14:53:14 +0000486 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
487 ViewSUnitDAGs)
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000488 BlockName = MF->getFunction()->getNameStr() + ":" +
Daniel Dunbarf6ccee52009-07-24 08:24:36 +0000489 BB->getBasicBlock()->getNameStr();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000490
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000491 DEBUG(errs() << "Initial selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000492 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000493
Dan Gohmanf350b272008-08-23 02:25:05 +0000494 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000495
Chris Lattneraf21d552005-10-10 16:47:10 +0000496 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000497 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000498 NamedRegionTimer T("DAG Combining 1", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000499 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000500 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000501 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000502 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000503
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000504 DEBUG(errs() << "Optimized lowered selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000505 DEBUG(CurDAG->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000506
Chris Lattner1c08c712005-01-07 07:47:53 +0000507 // Second step, hack on the DAG until it only uses operations and types that
508 // the target supports.
Duncan Sands7cb07872008-10-27 08:42:46 +0000509 if (!DisableLegalizeTypes) {
Dan Gohmanf350b272008-08-23 02:25:05 +0000510 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
511 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000512
Duncan Sands25cf2272008-11-24 14:53:14 +0000513 bool Changed;
Dan Gohman462dc7f2008-07-21 20:00:07 +0000514 if (TimePassesIsEnabled) {
515 NamedRegionTimer T("Type Legalization", GroupName);
Duncan Sands25cf2272008-11-24 14:53:14 +0000516 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000517 } else {
Duncan Sands25cf2272008-11-24 14:53:14 +0000518 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000519 }
520
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000521 DEBUG(errs() << "Type-legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000522 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000523
Duncan Sands25cf2272008-11-24 14:53:14 +0000524 if (Changed) {
525 if (ViewDAGCombineLT)
526 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
527
528 // Run the DAG combiner in post-type-legalize mode.
529 if (TimePassesIsEnabled) {
530 NamedRegionTimer T("DAG Combining after legalize types", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000531 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Duncan Sands25cf2272008-11-24 14:53:14 +0000532 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000533 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Duncan Sands25cf2272008-11-24 14:53:14 +0000534 }
535
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000536 DEBUG(errs() << "Optimized type-legalized selection DAG:\n");
Duncan Sands25cf2272008-11-24 14:53:14 +0000537 DEBUG(CurDAG->dump());
538 }
Eli Friedman5c22c802009-05-23 12:35:30 +0000539
540 if (TimePassesIsEnabled) {
541 NamedRegionTimer T("Vector Legalization", GroupName);
542 Changed = CurDAG->LegalizeVectors();
543 } else {
544 Changed = CurDAG->LegalizeVectors();
545 }
546
547 if (Changed) {
548 if (TimePassesIsEnabled) {
549 NamedRegionTimer T("Type Legalization 2", GroupName);
550 Changed = CurDAG->LegalizeTypes();
551 } else {
552 Changed = CurDAG->LegalizeTypes();
553 }
554
555 if (ViewDAGCombineLT)
556 CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
557
558 // Run the DAG combiner in post-type-legalize mode.
559 if (TimePassesIsEnabled) {
560 NamedRegionTimer T("DAG Combining after legalize vectors", GroupName);
561 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
562 } else {
563 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
564 }
565
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000566 DEBUG(errs() << "Optimized vector-legalized selection DAG:\n");
Eli Friedman5c22c802009-05-23 12:35:30 +0000567 DEBUG(CurDAG->dump());
568 }
Chris Lattner70587ea2008-07-10 23:37:50 +0000569 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000570
Dan Gohmanf350b272008-08-23 02:25:05 +0000571 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000572
Evan Chengebffb662008-07-01 17:59:20 +0000573 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000574 NamedRegionTimer T("DAG Legalization", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000575 CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000576 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000577 CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000578 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000579
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000580 DEBUG(errs() << "Legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000581 DEBUG(CurDAG->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000582
Dan Gohmanf350b272008-08-23 02:25:05 +0000583 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000584
Chris Lattneraf21d552005-10-10 16:47:10 +0000585 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000586 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000587 NamedRegionTimer T("DAG Combining 2", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000588 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000589 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000590 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000591 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000592
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000593 DEBUG(errs() << "Optimized legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000594 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000595
Dan Gohmanf350b272008-08-23 02:25:05 +0000596 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000597
Bill Wendling98a366d2009-04-29 23:29:43 +0000598 if (OptLevel != CodeGenOpt::None)
Dan Gohmanf350b272008-08-23 02:25:05 +0000599 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000600
Chris Lattnera33ef482005-03-30 01:10:47 +0000601 // Third, instruction select all of the operations to machine code, adding the
602 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000603 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000604 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000605 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000606 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000607 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000608 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000609
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000610 DEBUG(errs() << "Selected selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000611 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000612
Dan Gohmanf350b272008-08-23 02:25:05 +0000613 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000614
Dan Gohman5e843682008-07-14 18:19:29 +0000615 // Schedule machine code.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000616 ScheduleDAGSDNodes *Scheduler = CreateScheduler();
Dan Gohman5e843682008-07-14 18:19:29 +0000617 if (TimePassesIsEnabled) {
618 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohman47ac0f02009-02-11 04:27:20 +0000619 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000620 } else {
Dan Gohman47ac0f02009-02-11 04:27:20 +0000621 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000622 }
623
Dan Gohman462dc7f2008-07-21 20:00:07 +0000624 if (ViewSUnitDAGs) Scheduler->viewGraph();
625
Daniel Dunbara279bc32009-09-20 02:20:51 +0000626 // Emit machine code to BB. This can change 'BB' to the last block being
Evan Chengdb8d56b2008-06-30 20:45:06 +0000627 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000628 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000629 NamedRegionTimer T("Instruction Creation", GroupName);
Evan Chengfb2e7522009-09-18 21:02:19 +0000630 BB = Scheduler->EmitSchedule(&SDL->EdgeMapping);
Evan Chengebffb662008-07-01 17:59:20 +0000631 } else {
Evan Chengfb2e7522009-09-18 21:02:19 +0000632 BB = Scheduler->EmitSchedule(&SDL->EdgeMapping);
Dan Gohman5e843682008-07-14 18:19:29 +0000633 }
634
635 // Free the scheduler state.
636 if (TimePassesIsEnabled) {
637 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
638 delete Scheduler;
639 } else {
640 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000641 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000642
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000643 DEBUG(errs() << "Selected machine code:\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000644 DEBUG(BB->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000645}
Chris Lattner1c08c712005-01-07 07:47:53 +0000646
Dan Gohman79ce2762009-01-15 19:20:50 +0000647void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn,
648 MachineFunction &MF,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000649 MachineModuleInfo *MMI,
Devang Patel83489bb2009-01-13 00:35:13 +0000650 DwarfWriter *DW,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000651 const TargetInstrInfo &TII) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000652 // Initialize the Fast-ISel state, if needed.
653 FastISel *FastIS = 0;
654 if (EnableFastISel)
Dan Gohman79ce2762009-01-15 19:20:50 +0000655 FastIS = TLI.createFastISel(MF, MMI, DW,
Dan Gohmana43abd12008-09-29 21:55:50 +0000656 FuncInfo->ValueMap,
657 FuncInfo->MBBMap,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000658 FuncInfo->StaticAllocaMap
659#ifndef NDEBUG
660 , FuncInfo->CatchInfoLost
661#endif
662 );
Dan Gohmana43abd12008-09-29 21:55:50 +0000663
Devang Patele30e6782009-09-28 21:41:20 +0000664 MetadataContext &TheMetadata = Fn.getContext().getMetadata();
Devang Patela2148402009-09-28 21:14:55 +0000665 unsigned MDDbgKind = TheMetadata.getMDKind("dbg");
Devang Patel123eaa72009-09-16 20:39:11 +0000666
Dan Gohmana43abd12008-09-29 21:55:50 +0000667 // Iterate over all basic blocks in the function.
Evan Cheng39fd6e82008-08-07 00:43:25 +0000668 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
669 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000670 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000671
Dan Gohman3df24e62008-09-03 23:12:08 +0000672 BasicBlock::iterator const Begin = LLVMBB->begin();
673 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000674 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000675
676 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman33134c42008-09-25 17:05:24 +0000677 bool SuppressFastISel = false;
678 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000679 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000680
Dan Gohman33134c42008-09-25 17:05:24 +0000681 // If any of the arguments has the byval attribute, forgo
682 // fast-isel in the entry block.
Dan Gohmana43abd12008-09-29 21:55:50 +0000683 if (FastIS) {
Dan Gohman33134c42008-09-25 17:05:24 +0000684 unsigned j = 1;
685 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
686 I != E; ++I, ++j)
Devang Patel05988662008-09-25 21:00:45 +0000687 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman77ca41e2008-09-25 17:21:42 +0000688 if (EnableFastISelVerbose || EnableFastISelAbort)
Chris Lattner4437ae22009-08-23 07:05:07 +0000689 errs() << "FastISel skips entry block due to byval argument\n";
Dan Gohman33134c42008-09-25 17:05:24 +0000690 SuppressFastISel = true;
691 break;
692 }
693 }
694 }
695
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000696 if (MMI && BB->isLandingPad()) {
697 // Add a label to mark the beginning of the landing pad. Deletion of the
698 // landing pad can thus be detected via the MachineModuleInfo.
699 unsigned LabelID = MMI->addLandingPad(BB);
700
701 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
Bill Wendlingb2884872009-02-03 01:55:42 +0000702 BuildMI(BB, SDL->getCurDebugLoc(), II).addImm(LabelID);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000703
704 // Mark exception register as live in.
705 unsigned Reg = TLI.getExceptionAddressRegister();
706 if (Reg) BB->addLiveIn(Reg);
707
708 // Mark exception selector register as live in.
709 Reg = TLI.getExceptionSelectorRegister();
710 if (Reg) BB->addLiveIn(Reg);
711
712 // FIXME: Hack around an exception handling flaw (PR1508): the personality
713 // function and list of typeids logically belong to the invoke (or, if you
714 // like, the basic block containing the invoke), and need to be associated
715 // with it in the dwarf exception handling tables. Currently however the
716 // information is provided by an intrinsic (eh.selector) that can be moved
717 // to unexpected places by the optimizers: if the unwind edge is critical,
718 // then breaking it can result in the intrinsics being in the successor of
719 // the landing pad, not the landing pad itself. This results in exceptions
720 // not being caught because no typeids are associated with the invoke.
721 // This may not be the only way things can go wrong, but it is the only way
722 // we try to work around for the moment.
723 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
724
725 if (Br && Br->isUnconditional()) { // Critical edge?
726 BasicBlock::iterator I, E;
727 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
728 if (isa<EHSelectorInst>(I))
729 break;
730
731 if (I == E)
732 // No catch info found - try to extract some from the successor.
733 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
734 }
735 }
736
Dan Gohmanf350b272008-08-23 02:25:05 +0000737 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000738 if (FastIS && !SuppressFastISel) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000739 // Emit code for any incoming arguments. This must happen before
740 // beginning FastISel on the entry block.
741 if (LLVMBB == &Fn.getEntryBlock()) {
742 CurDAG->setRoot(SDL->getControlRoot());
743 CodeGenAndEmitDAG();
744 SDL->clear();
745 }
Dan Gohman241f4642008-10-04 00:56:36 +0000746 FastIS->startNewBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000747 // Do FastISel on as many instructions as possible.
748 for (; BI != End; ++BI) {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000749 if (MDDbgKind) {
750 // Update DebugLoc if debug information is attached with this
751 // instruction.
Devang Patel9dddf972009-09-29 19:56:13 +0000752 if (MDNode *Dbg = TheMetadata.getMD(MDDbgKind, BI)) {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000753 DILocation DILoc(Dbg);
754 DebugLoc Loc = ExtractDebugLocation(DILoc,
755 MF.getDebugLocInfo());
756 FastIS->setCurDebugLoc(Loc);
Devang Patel454e9572009-10-06 00:09:08 +0000757 if (MF.getDefaultDebugLoc().isUnknown())
758 MF.setDefaultDebugLoc(Loc);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000759 }
760 }
Devang Patel123eaa72009-09-16 20:39:11 +0000761
Dan Gohmana43abd12008-09-29 21:55:50 +0000762 // Just before the terminator instruction, insert instructions to
763 // feed PHI nodes in successor blocks.
764 if (isa<TerminatorInst>(BI))
765 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000766 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000767 errs() << "FastISel miss: ";
Dan Gohman293d5f82008-09-09 22:06:46 +0000768 BI->dump();
769 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000770 assert(!EnableFastISelAbort &&
Torok Edwinf3689232009-07-12 20:07:01 +0000771 "FastISel didn't handle a PHI in a successor");
Dan Gohmana43abd12008-09-29 21:55:50 +0000772 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000773 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000774
775 // First try normal tablegen-generated "fast" selection.
776 if (FastIS->SelectInstruction(BI))
777 continue;
778
779 // Next, try calling the target to attempt to handle the instruction.
780 if (FastIS->TargetSelectInstruction(BI))
781 continue;
782
783 // Then handle certain instructions as single-LLVM-Instruction blocks.
784 if (isa<CallInst>(BI)) {
785 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000786 errs() << "FastISel missed call: ";
Dan Gohmana43abd12008-09-29 21:55:50 +0000787 BI->dump();
788 }
789
Owen Anderson1d0be152009-08-13 21:58:54 +0000790 if (BI->getType() != Type::getVoidTy(*CurDAG->getContext())) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000791 unsigned &R = FuncInfo->ValueMap[BI];
792 if (!R)
793 R = FuncInfo->CreateRegForValue(BI);
794 }
795
Devang Patel390f3ac2009-04-16 01:33:10 +0000796 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Dan Gohmana43abd12008-09-29 21:55:50 +0000797 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohman241f4642008-10-04 00:56:36 +0000798 // If the instruction was codegen'd with multiple blocks,
799 // inform the FastISel object where to resume inserting.
800 FastIS->setCurrentBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000801 continue;
Dan Gohmanf350b272008-08-23 02:25:05 +0000802 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000803
804 // Otherwise, give up on FastISel for the rest of the block.
805 // For now, be a little lenient about non-branch terminators.
806 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
807 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000808 errs() << "FastISel miss: ";
Dan Gohmana43abd12008-09-29 21:55:50 +0000809 BI->dump();
810 }
811 if (EnableFastISelAbort)
812 // The "fast" selector couldn't handle something and bailed.
813 // For the purpose of debugging, just abort.
Torok Edwinc23197a2009-07-14 16:55:14 +0000814 llvm_unreachable("FastISel didn't select the entire block");
Dan Gohmana43abd12008-09-29 21:55:50 +0000815 }
816 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000817 }
818 }
819
Dan Gohmand2ff6472008-09-02 20:17:56 +0000820 // Run SelectionDAG instruction selection on the remainder of the block
821 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000822 // block.
Devang Patel390f3ac2009-04-16 01:33:10 +0000823 if (BI != End) {
824 // If FastISel is run and it has known DebugLoc then use it.
825 if (FastIS && !FastIS->getCurDebugLoc().isUnknown())
826 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Evan Cheng9f118502008-09-08 16:01:27 +0000827 SelectBasicBlock(LLVMBB, BI, End);
Devang Patel390f3ac2009-04-16 01:33:10 +0000828 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000829
Dan Gohman7c3234c2008-08-27 23:52:12 +0000830 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000831 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000832
833 delete FastIS;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000834}
835
Dan Gohmanfed90b62008-07-28 21:51:04 +0000836void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000837SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000838
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000839 DEBUG(errs() << "Target-post-processed machine code:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000840 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000841
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000842 DEBUG(errs() << "Total amount of phi nodes to update: "
843 << SDL->PHINodesToUpdate.size() << "\n");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000844 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000845 errs() << "Node " << i << " : ("
846 << SDL->PHINodesToUpdate[i].first
847 << ", " << SDL->PHINodesToUpdate[i].second << ")\n");
Daniel Dunbara279bc32009-09-20 02:20:51 +0000848
Chris Lattnera33ef482005-03-30 01:10:47 +0000849 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000850 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000851 if (SDL->SwitchCases.empty() &&
852 SDL->JTCases.empty() &&
853 SDL->BitTestCases.empty()) {
854 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
855 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000856 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
857 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000858 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000859 false));
860 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000861 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000862 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000863 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000864 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000865
Dan Gohman7c3234c2008-08-27 23:52:12 +0000866 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000867 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000868 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000869 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000870 BB = SDL->BitTestCases[i].Parent;
871 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000872 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000873 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
874 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000875 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000876 SDL->clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000877 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000878
Dan Gohman7c3234c2008-08-27 23:52:12 +0000879 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000880 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000881 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
882 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000883 // Emit the code
884 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000885 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
886 SDL->BitTestCases[i].Reg,
887 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000888 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000889 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
890 SDL->BitTestCases[i].Reg,
891 SDL->BitTestCases[i].Cases[j]);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000892
893
Dan Gohman7c3234c2008-08-27 23:52:12 +0000894 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000895 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000896 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000897 }
898
899 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000900 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
901 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000902 MachineBasicBlock *PHIBB = PHI->getParent();
903 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
904 "This is not a machine PHI node that we are updating!");
905 // This is "default" BB. We have two jumps to it. From "header" BB and
906 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000907 if (PHIBB == SDL->BitTestCases[i].Default) {
908 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000909 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000910 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
911 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000912 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000913 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000914 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000915 }
916 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000917 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
918 j != ej; ++j) {
919 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000920 if (cBB->succ_end() !=
921 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000922 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000923 false));
924 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000925 }
926 }
927 }
928 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000929 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000930
Nate Begeman9453eea2006-04-23 06:26:20 +0000931 // If the JumpTable record is filled in, then we need to emit a jump table.
932 // Updating the PHI nodes is tricky in this case, since we need to determine
933 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +0000934 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000935 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000936 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000937 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000938 BB = SDL->JTCases[i].first.HeaderBB;
939 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000940 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000941 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
942 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000943 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000944 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000945 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000946
Nate Begeman37efe672006-04-22 18:53:45 +0000947 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000948 BB = SDL->JTCases[i].second.MBB;
949 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +0000950 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000951 SDL->visitJumpTable(SDL->JTCases[i].second);
952 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000953 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000954 SDL->clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000955
Nate Begeman37efe672006-04-22 18:53:45 +0000956 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000957 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
958 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +0000959 MachineBasicBlock *PHIBB = PHI->getParent();
960 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
961 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000962 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000963 if (PHIBB == SDL->JTCases[i].second.Default) {
Evan Chengce319102009-09-19 09:51:03 +0000964 PHI->addOperand
965 (MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, false));
966 PHI->addOperand
967 (MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +0000968 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000969 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +0000970 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Evan Chengce319102009-09-19 09:51:03 +0000971 PHI->addOperand
972 (MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, false));
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000973 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +0000974 }
975 }
Nate Begeman37efe672006-04-22 18:53:45 +0000976 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000977 SDL->JTCases.clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000978
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000979 // If the switch block involved a branch to one of the actual successors, we
980 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000981 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
982 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000983 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
984 "This is not a machine PHI node that we are updating!");
985 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000986 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000987 false));
988 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000989 }
990 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000991
Nate Begemanf15485a2006-03-27 01:32:24 +0000992 // If we generated any switch lowering information, build and codegen any
993 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000994 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +0000995 // Set the current basic block to the mbb we wish to insert the code into
Evan Chengfb2e7522009-09-18 21:02:19 +0000996 MachineBasicBlock *ThisBB = BB = SDL->SwitchCases[i].ThisBB;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000997 SDL->setCurrentBasicBlock(BB);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000998
Nate Begemanf15485a2006-03-27 01:32:24 +0000999 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +00001000 SDL->visitSwitchCase(SDL->SwitchCases[i]);
1001 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001002 CodeGenAndEmitDAG();
Daniel Dunbara279bc32009-09-20 02:20:51 +00001003
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001004 // Handle any PHI nodes in successors of this chunk, as if we were coming
1005 // from the original BB before switch expansion. Note that PHI nodes can
1006 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1007 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001008 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Evan Chengfb2e7522009-09-18 21:02:19 +00001009 // If new BB's are created during scheduling, the edges may have been
Evan Chengce319102009-09-19 09:51:03 +00001010 // updated. That is, the edge from ThisBB to BB may have been split and
1011 // BB's predecessor is now another block.
Evan Chengfb2e7522009-09-18 21:02:19 +00001012 DenseMap<MachineBasicBlock*, MachineBasicBlock*>::iterator EI =
1013 SDL->EdgeMapping.find(BB);
1014 if (EI != SDL->EdgeMapping.end())
1015 ThisBB = EI->second;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001016 for (MachineBasicBlock::iterator Phi = BB->begin();
1017 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1018 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1019 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001020 assert(pn != SDL->PHINodesToUpdate.size() &&
1021 "Didn't find PHI entry!");
Evan Cheng8be58a12009-09-18 08:26:06 +00001022 if (SDL->PHINodesToUpdate[pn].first == Phi) {
1023 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
1024 second, false));
Evan Chengfb2e7522009-09-18 21:02:19 +00001025 Phi->addOperand(MachineOperand::CreateMBB(ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001026 break;
Evan Cheng8be58a12009-09-18 08:26:06 +00001027 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001028 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001029 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001030
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001031 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001032 if (BB == SDL->SwitchCases[i].FalseBB)
1033 SDL->SwitchCases[i].FalseBB = 0;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001034
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001035 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001036 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
1037 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00001038 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001039 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Evan Chengfb2e7522009-09-18 21:02:19 +00001040 SDL->clear();
Chris Lattnera33ef482005-03-30 01:10:47 +00001041 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001042 SDL->SwitchCases.clear();
1043
1044 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001045}
Evan Chenga9c20912006-01-21 02:32:06 +00001046
Jim Laskey13ec7022006-08-01 14:21:23 +00001047
Dan Gohman0a3776d2009-02-06 18:26:51 +00001048/// Create the scheduler. If a specific scheduler was specified
1049/// via the SchedulerRegistry, use it, otherwise select the
1050/// one preferred by the target.
Dan Gohman5e843682008-07-14 18:19:29 +00001051///
Dan Gohman47ac0f02009-02-11 04:27:20 +00001052ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001053 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Daniel Dunbara279bc32009-09-20 02:20:51 +00001054
Jim Laskey13ec7022006-08-01 14:21:23 +00001055 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001056 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001057 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001058 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001059
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00001060 return Ctor(this, OptLevel);
Evan Chenga9c20912006-01-21 02:32:06 +00001061}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001062
Dan Gohmanfc54c552009-01-15 22:18:12 +00001063ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1064 return new ScheduleHazardRecognizer();
Jim Laskey9ff542f2006-08-01 18:29:48 +00001065}
1066
Chris Lattner75548062006-10-11 03:58:02 +00001067//===----------------------------------------------------------------------===//
1068// Helper functions used by the generated instruction selector.
1069//===----------------------------------------------------------------------===//
1070// Calls to these methods are generated by tblgen.
1071
1072/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1073/// the dag combiner simplified the 255, we still want to match. RHS is the
1074/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1075/// specified in the .td file (e.g. 255).
Daniel Dunbara279bc32009-09-20 02:20:51 +00001076bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001077 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001078 const APInt &ActualMask = RHS->getAPIntValue();
1079 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001080
Chris Lattner75548062006-10-11 03:58:02 +00001081 // If the actual mask exactly matches, success!
1082 if (ActualMask == DesiredMask)
1083 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001084
Chris Lattner75548062006-10-11 03:58:02 +00001085 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001086 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001087 return false;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001088
Chris Lattner75548062006-10-11 03:58:02 +00001089 // Otherwise, the DAG Combiner may have proven that the value coming in is
1090 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001091 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001092 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001093 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001094
Chris Lattner75548062006-10-11 03:58:02 +00001095 // TODO: check to see if missing bits are just not demanded.
1096
1097 // Otherwise, this pattern doesn't match.
1098 return false;
1099}
1100
1101/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1102/// the dag combiner simplified the 255, we still want to match. RHS is the
1103/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1104/// specified in the .td file (e.g. 255).
Daniel Dunbara279bc32009-09-20 02:20:51 +00001105bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001106 int64_t DesiredMaskS) const {
1107 const APInt &ActualMask = RHS->getAPIntValue();
1108 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001109
Chris Lattner75548062006-10-11 03:58:02 +00001110 // If the actual mask exactly matches, success!
1111 if (ActualMask == DesiredMask)
1112 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001113
Chris Lattner75548062006-10-11 03:58:02 +00001114 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001115 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001116 return false;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001117
Chris Lattner75548062006-10-11 03:58:02 +00001118 // Otherwise, the DAG Combiner may have proven that the value coming in is
1119 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001120 APInt NeededMask = DesiredMask & ~ActualMask;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001121
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001122 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001123 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001124
Chris Lattner75548062006-10-11 03:58:02 +00001125 // If all the missing bits in the or are already known to be set, match!
1126 if ((NeededMask & KnownOne) == NeededMask)
1127 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001128
Chris Lattner75548062006-10-11 03:58:02 +00001129 // TODO: check to see if missing bits are just not demanded.
Daniel Dunbara279bc32009-09-20 02:20:51 +00001130
Chris Lattner75548062006-10-11 03:58:02 +00001131 // Otherwise, this pattern doesn't match.
1132 return false;
1133}
1134
Jim Laskey9ff542f2006-08-01 18:29:48 +00001135
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001136/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1137/// by tblgen. Others should not call it.
1138void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001139SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001140 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001141 std::swap(InOps, Ops);
1142
1143 Ops.push_back(InOps[0]); // input chain.
1144 Ops.push_back(InOps[1]); // input asm string.
1145
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001146 unsigned i = 2, e = InOps.size();
Owen Anderson825b72b2009-08-11 20:47:22 +00001147 if (InOps[e-1].getValueType() == MVT::Flag)
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001148 --e; // Don't process a flag operand if it is here.
Daniel Dunbara279bc32009-09-20 02:20:51 +00001149
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001150 while (i != e) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001151 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001152 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001153 // Just skip over this operand, copying the operands verbatim.
Evan Cheng697cbbf2009-03-20 18:03:34 +00001154 Ops.insert(Ops.end(), InOps.begin()+i,
1155 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1156 i += InlineAsm::getNumOperandRegisters(Flags) + 1;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001157 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00001158 assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1159 "Memory operand with multiple values?");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001160 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001161 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001162 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Torok Edwin7d696d82009-07-11 13:10:19 +00001163 llvm_report_error("Could not match memory address. Inline asm"
1164 " failure!");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001165 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001166
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001167 // Add this to the output node.
Owen Andersone50ed302009-08-10 22:56:29 +00001168 EVT IntPtrTy = TLI.getPointerTy();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001169 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dan Gohmanf350b272008-08-23 02:25:05 +00001170 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001171 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1172 i += 2;
1173 }
1174 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001175
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001176 // Add the flag input back if present.
1177 if (e != InOps.size())
1178 Ops.push_back(InOps.back());
1179}
Devang Patel794fd752007-05-01 21:15:47 +00001180
Owen Andersone50ed302009-08-10 22:56:29 +00001181/// findFlagUse - Return use of EVT::Flag value produced by the specified
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001182/// SDNode.
1183///
1184static SDNode *findFlagUse(SDNode *N) {
1185 unsigned FlagResNo = N->getNumValues()-1;
1186 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
1187 SDUse &Use = I.getUse();
1188 if (Use.getResNo() == FlagResNo)
1189 return Use.getUser();
1190 }
1191 return NULL;
1192}
1193
1194/// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
1195/// This function recursively traverses up the operand chain, ignoring
1196/// certain nodes.
1197static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
1198 SDNode *Root,
1199 SmallPtrSet<SDNode*, 16> &Visited) {
1200 if (Use->getNodeId() < Def->getNodeId() ||
1201 !Visited.insert(Use))
1202 return false;
1203
1204 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
1205 SDNode *N = Use->getOperand(i).getNode();
1206 if (N == Def) {
1207 if (Use == ImmedUse || Use == Root)
1208 continue; // We are not looking for immediate use.
1209 assert(N != Root);
1210 return true;
1211 }
1212
1213 // Traverse up the operand chain.
1214 if (findNonImmUse(N, Def, ImmedUse, Root, Visited))
1215 return true;
1216 }
1217 return false;
1218}
1219
1220/// isNonImmUse - Start searching from Root up the DAG to check is Def can
1221/// be reached. Return true if that's the case. However, ignore direct uses
1222/// by ImmedUse (which would be U in the example illustrated in
1223/// IsLegalAndProfitableToFold) and by Root (which can happen in the store
1224/// case).
1225/// FIXME: to be really generic, we should allow direct use by any node
1226/// that is being folded. But realisticly since we only fold loads which
1227/// have one non-chain use, we only need to watch out for load/op/store
1228/// and load/op/cmp case where the root (store / cmp) may reach the load via
1229/// its chain operand.
1230static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
1231 SmallPtrSet<SDNode*, 16> Visited;
1232 return findNonImmUse(Root, Def, ImmedUse, Root, Visited);
1233}
1234
1235/// IsLegalAndProfitableToFold - Returns true if the specific operand node N of
1236/// U can be folded during instruction selection that starts at Root and
1237/// folding N is profitable.
1238bool SelectionDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
1239 SDNode *Root) const {
1240 if (OptLevel == CodeGenOpt::None) return false;
1241
1242 // If Root use can somehow reach N through a path that that doesn't contain
1243 // U then folding N would create a cycle. e.g. In the following
1244 // diagram, Root can reach N through X. If N is folded into into Root, then
1245 // X is both a predecessor and a successor of U.
1246 //
1247 // [N*] //
1248 // ^ ^ //
1249 // / \ //
1250 // [U*] [X]? //
1251 // ^ ^ //
1252 // \ / //
1253 // \ / //
1254 // [Root*] //
1255 //
1256 // * indicates nodes to be folded together.
1257 //
1258 // If Root produces a flag, then it gets (even more) interesting. Since it
1259 // will be "glued" together with its flag use in the scheduler, we need to
1260 // check if it might reach N.
1261 //
1262 // [N*] //
1263 // ^ ^ //
1264 // / \ //
1265 // [U*] [X]? //
1266 // ^ ^ //
1267 // \ \ //
1268 // \ | //
1269 // [Root*] | //
1270 // ^ | //
1271 // f | //
1272 // | / //
1273 // [Y] / //
1274 // ^ / //
1275 // f / //
1276 // | / //
1277 // [FU] //
1278 //
1279 // If FU (flag use) indirectly reaches N (the load), and Root folds N
1280 // (call it Fold), then X is a predecessor of FU and a successor of
1281 // Fold. But since Fold and FU are flagged together, this will create
1282 // a cycle in the scheduling graph.
1283
Owen Andersone50ed302009-08-10 22:56:29 +00001284 EVT VT = Root->getValueType(Root->getNumValues()-1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 while (VT == MVT::Flag) {
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001286 SDNode *FU = findFlagUse(Root);
1287 if (FU == NULL)
1288 break;
1289 Root = FU;
1290 VT = Root->getValueType(Root->getNumValues()-1);
1291 }
1292
1293 return !isNonImmUse(Root, N, U);
1294}
1295
1296
Devang Patel19974732007-05-03 01:11:54 +00001297char SelectionDAGISel::ID = 0;