blob: b9d42c9d67889c92cc2fe0e65b0935ff0bba9d06 [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Andrew Lenharth and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/SelectionDAG.h"
20#include "llvm/CodeGen/SSARegMap.h"
21#include "llvm/Constants.h"
22#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000023#include "llvm/Module.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000024#include "llvm/Support/CommandLine.h"
25#include <iostream>
26
27using namespace llvm;
28
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000029/// AddLiveIn - This helper function adds the specified physical register to the
30/// MachineFunction as a live in value. It also creates a corresponding virtual
31/// register for it.
32static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
33 TargetRegisterClass *RC) {
34 assert(RC->contains(PReg) && "Not the correct regclass!");
35 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
36 MF.addLiveIn(PReg, VReg);
37 return VReg;
38}
39
40AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
41 // Set up the TargetLowering object.
42 //I am having problems with shr n ubyte 1
43 setShiftAmountType(MVT::i64);
44 setSetCCResultType(MVT::i64);
45 setSetCCResultContents(ZeroOrOneSetCCResult);
46
47 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000048 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
49 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000050
Nate Begeman37efe672006-04-22 18:53:45 +000051 setOperationAction(ISD::BRIND, MVT::i64, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000052 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
53 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000054
55 setOperationAction(ISD::EXTLOAD, MVT::i1, Promote);
56 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
57
58 setOperationAction(ISD::ZEXTLOAD, MVT::i1, Promote);
59 setOperationAction(ISD::ZEXTLOAD, MVT::i32, Expand);
60
61 setOperationAction(ISD::SEXTLOAD, MVT::i1, Promote);
62 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
63 setOperationAction(ISD::SEXTLOAD, MVT::i16, Expand);
64
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000065 setOperationAction(ISD::TRUNCSTORE, MVT::i1, Promote);
66
Andrew Lenharth7794bd32006-06-27 23:19:14 +000067 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
68
Chris Lattner3e2bafd2005-09-28 22:29:17 +000069 setOperationAction(ISD::FREM, MVT::f32, Expand);
70 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000071
72 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000073 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000074 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
75 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
76
Andrew Lenharth120ab482005-09-29 22:54:56 +000077 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000078 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
79 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
80 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
81 }
Nate Begemand88fc032006-01-14 03:14:10 +000082 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000083 setOperationAction(ISD::ROTL , MVT::i64, Expand);
84 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000085
Andrew Lenharth53d89702005-12-25 01:34:27 +000086 setOperationAction(ISD::SREM , MVT::i64, Custom);
87 setOperationAction(ISD::UREM , MVT::i64, Custom);
88 setOperationAction(ISD::SDIV , MVT::i64, Custom);
89 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000090
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000091 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
92 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
93 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
94
95 // We don't support sin/cos/sqrt
96 setOperationAction(ISD::FSIN , MVT::f64, Expand);
97 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000098 setOperationAction(ISD::FSIN , MVT::f32, Expand);
99 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000100
101 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000102 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner9601a862006-03-05 05:08:37 +0000103
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000104 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000105
106 // We don't have line number support yet.
107 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000108 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
109 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000110
111 // Not implemented yet.
112 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
113 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000114 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
115
Andrew Lenharth53d89702005-12-25 01:34:27 +0000116 // We want to legalize GlobalAddress and ConstantPool and
117 // ExternalSymbols nodes into the appropriate instructions to
118 // materialize the address.
119 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
120 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
121 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000122
Andrew Lenharth0e538792006-01-25 21:54:38 +0000123 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000124 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000125 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000126 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000127 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000128
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000129 setOperationAction(ISD::RET, MVT::Other, Custom);
130
Andrew Lenharth739027e2006-01-16 21:22:38 +0000131 setStackPointerRegisterToSaveRestore(Alpha::R30);
132
Chris Lattner08a90222006-01-29 06:25:22 +0000133 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
134 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000135 addLegalFPImmediate(+0.0); //F31
136 addLegalFPImmediate(-0.0); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000137
138 computeRegisterProperties();
139
140 useITOF = TM.getSubtarget<AlphaSubtarget>().hasF2I();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000141}
142
Andrew Lenharth84a06052006-01-16 19:53:25 +0000143const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
144 switch (Opcode) {
145 default: return 0;
146 case AlphaISD::ITOFT_: return "Alpha::ITOFT_";
147 case AlphaISD::FTOIT_: return "Alpha::FTOIT_";
148 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
149 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
150 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
151 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
152 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
153 case AlphaISD::RelLit: return "Alpha::RelLit";
154 case AlphaISD::GlobalBaseReg: return "Alpha::GlobalBaseReg";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000155 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000156 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000157 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000158 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000159 }
160}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000161
162//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/AA-PY8AC-TET1_html/callCH3.html#BLOCK21
163
164//For now, just use variable size stack frame format
165
166//In a standard call, the first six items are passed in registers $16
167//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
168//of argument-to-register correspondence.) The remaining items are
169//collected in a memory argument list that is a naturally aligned
170//array of quadwords. In a standard call, this list, if present, must
171//be passed at 0(SP).
172//7 ... n 0(SP) ... (n-7)*8(SP)
173
174// //#define FP $15
175// //#define RA $26
176// //#define PV $27
177// //#define GP $29
178// //#define SP $30
179
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000180static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
181 int &VarArgsBase,
182 int &VarArgsOffset,
183 unsigned int &GP,
184 unsigned int &RA) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000185 MachineFunction &MF = DAG.getMachineFunction();
186 MachineFrameInfo *MFI = MF.getFrameInfo();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000187 SSARegMap *RegMap = MF.getSSARegMap();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000188 std::vector<SDOperand> ArgValues;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000189 SDOperand Root = Op.getOperand(0);
190
191 GP = AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass);
192 RA = AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000193
Andrew Lenharthf71df332005-09-04 06:12:19 +0000194 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000195 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000196 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000197 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000198
199 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000200 SDOperand argt;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000201 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
202 SDOperand ArgVal;
203
204 if (ArgNo < 6) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000205 unsigned Vreg;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000206 switch (ObjectVT) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000207 default:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000208 std::cerr << "Unknown Type " << ObjectVT << "\n";
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000209 abort();
210 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000211 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
212 &Alpha::F8RCRegClass);
213 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000214 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000215 case MVT::f32:
216 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
217 &Alpha::F4RCRegClass);
218 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
219 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000220 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000221 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
222 &Alpha::GPRCRegClass);
223 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000224 break;
225 }
226 } else { //more args
227 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000228 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000229
230 // Create the SelectionDAG nodes corresponding to a load
231 //from this parameter
232 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000233 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, DAG.getSrcValue(NULL));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000234 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000235 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000236 }
237
238 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000239 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
240 if (isVarArg) {
241 VarArgsOffset = (Op.Val->getNumValues()-1) * 8;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000242 std::vector<SDOperand> LS;
243 for (int i = 0; i < 6; ++i) {
Chris Lattnerf2cded72005-09-13 19:03:13 +0000244 if (MRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000245 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
246 SDOperand argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000247 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
248 if (i == 0) VarArgsBase = FI;
249 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000250 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, Root, argt,
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000251 SDFI, DAG.getSrcValue(NULL)));
252
Chris Lattnerf2cded72005-09-13 19:03:13 +0000253 if (MRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000254 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
255 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000256 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
257 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000258 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, Root, argt,
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000259 SDFI, DAG.getSrcValue(NULL)));
260 }
261
262 //Set up a token factor with all the stack traffic
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000263 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, LS);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000264 }
265
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000266 ArgValues.push_back(Root);
267
268 // Return the new list of results.
269 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
270 Op.Val->value_end());
271 return DAG.getNode(ISD::MERGE_VALUES, RetVT, ArgValues);
272}
273
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000274static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, unsigned int RA) {
275 SDOperand Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
276 DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64),
277 SDOperand());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000278 switch (Op.getNumOperands()) {
279 default:
280 assert(0 && "Do not know how to return this many arguments!");
281 abort();
282 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000283 break;
284 //return SDOperand(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000285 case 3: {
286 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
287 unsigned ArgReg;
288 if (MVT::isInteger(ArgVT))
289 ArgReg = Alpha::R0;
290 else {
291 assert(MVT::isFloatingPoint(ArgVT));
292 ArgReg = Alpha::F0;
293 }
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000294 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000295 if(DAG.getMachineFunction().liveout_empty())
296 DAG.getMachineFunction().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000297 break;
298 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000299 }
300 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000301}
302
303std::pair<SDOperand, SDOperand>
304AlphaTargetLowering::LowerCallTo(SDOperand Chain,
305 const Type *RetTy, bool isVarArg,
306 unsigned CallingConv, bool isTailCall,
307 SDOperand Callee, ArgListTy &Args,
308 SelectionDAG &DAG) {
309 int NumBytes = 0;
310 if (Args.size() > 6)
311 NumBytes = (Args.size() - 6) * 8;
312
Chris Lattner94dd2922006-02-13 09:00:43 +0000313 Chain = DAG.getCALLSEQ_START(Chain,
314 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000315 std::vector<SDOperand> args_to_use;
316 for (unsigned i = 0, e = Args.size(); i != e; ++i)
317 {
318 switch (getValueType(Args[i].second)) {
319 default: assert(0 && "Unexpected ValueType for argument!");
320 case MVT::i1:
321 case MVT::i8:
322 case MVT::i16:
323 case MVT::i32:
324 // Promote the integer to 64 bits. If the input type is signed use a
325 // sign extend, otherwise use a zero extend.
326 if (Args[i].second->isSigned())
327 Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].first);
328 else
329 Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].first);
330 break;
331 case MVT::i64:
332 case MVT::f64:
333 case MVT::f32:
334 break;
335 }
336 args_to_use.push_back(Args[i].first);
337 }
338
339 std::vector<MVT::ValueType> RetVals;
340 MVT::ValueType RetTyVT = getValueType(RetTy);
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000341 MVT::ValueType ActualRetTyVT = RetTyVT;
342 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i32)
343 ActualRetTyVT = MVT::i64;
344
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000345 if (RetTyVT != MVT::isVoid)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000346 RetVals.push_back(ActualRetTyVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000347 RetVals.push_back(MVT::Other);
348
Chris Lattner2d90bd52006-01-27 23:39:00 +0000349 std::vector<SDOperand> Ops;
350 Ops.push_back(Chain);
351 Ops.push_back(Callee);
352 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
353 SDOperand TheCall = DAG.getNode(AlphaISD::CALL, RetVals, Ops);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000354 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
355 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
356 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000357 SDOperand RetVal = TheCall;
358
359 if (RetTyVT != ActualRetTyVT) {
360 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext : ISD::AssertZext,
361 MVT::i64, RetVal, DAG.getValueType(RetTyVT));
362 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
363 }
364
365 return std::make_pair(RetVal, Chain);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000366}
367
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000368void AlphaTargetLowering::restoreGP(MachineBasicBlock* BB)
369{
370 BuildMI(BB, Alpha::BIS, 2, Alpha::R29).addReg(GP).addReg(GP);
371}
372void AlphaTargetLowering::restoreRA(MachineBasicBlock* BB)
373{
374 BuildMI(BB, Alpha::BIS, 2, Alpha::R26).addReg(RA).addReg(RA);
375}
376
Andrew Lenharth167bc6e2006-01-23 20:59:50 +0000377static int getUID()
378{
379 static int id = 0;
380 return ++id;
381}
382
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000383/// LowerOperation - Provide custom lowering hooks for some operations.
384///
385SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
386 switch (Op.getOpcode()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000387 default: assert(0 && "Wasn't expecting to be able to lower this!");
388 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
389 VarArgsBase,
390 VarArgsOffset,
391 GP, RA);
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000392 case ISD::RET: return LowerRET(Op,DAG, getVRegRA());
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000393 case ISD::SINT_TO_FP: {
394 assert(MVT::i64 == Op.getOperand(0).getValueType() &&
395 "Unhandled SINT_TO_FP type in custom expander!");
396 SDOperand LD;
397 bool isDouble = MVT::f64 == Op.getValueType();
398 if (useITOF) {
399 LD = DAG.getNode(AlphaISD::ITOFT_, MVT::f64, Op.getOperand(0));
400 } else {
401 int FrameIdx =
402 DAG.getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
403 SDOperand FI = DAG.getFrameIndex(FrameIdx, MVT::i64);
404 SDOperand ST = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
405 Op.getOperand(0), FI, DAG.getSrcValue(0));
406 LD = DAG.getLoad(MVT::f64, ST, FI, DAG.getSrcValue(0));
407 }
408 SDOperand FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
409 isDouble?MVT::f64:MVT::f32, LD);
410 return FP;
411 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000412 case ISD::FP_TO_SINT: {
413 bool isDouble = MVT::f64 == Op.getOperand(0).getValueType();
414 SDOperand src = Op.getOperand(0);
415
416 if (!isDouble) //Promote
417 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
418
419 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
420
421 if (useITOF) {
422 return DAG.getNode(AlphaISD::FTOIT_, MVT::i64, src);
423 } else {
424 int FrameIdx =
425 DAG.getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
426 SDOperand FI = DAG.getFrameIndex(FrameIdx, MVT::i64);
427 SDOperand ST = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
428 src, FI, DAG.getSrcValue(0));
429 return DAG.getLoad(MVT::i64, ST, FI, DAG.getSrcValue(0));
430 }
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000431 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000432 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000433 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
434 Constant *C = CP->get();
435 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Andrew Lenharth4e629512005-12-24 05:36:33 +0000436
437 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
438 DAG.getNode(AlphaISD::GlobalBaseReg, MVT::i64));
439 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
440 return Lo;
441 }
442 case ISD::GlobalAddress: {
443 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
444 GlobalValue *GV = GSDN->getGlobal();
445 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
446
Andrew Lenharth3e2c7452006-04-06 23:18:45 +0000447 // if (!GV->hasWeakLinkage() && !GV->isExternal() && !GV->hasLinkOnceLinkage()) {
448 if (GV->hasInternalLinkage()) {
Andrew Lenharth4e629512005-12-24 05:36:33 +0000449 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
450 DAG.getNode(AlphaISD::GlobalBaseReg, MVT::i64));
451 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
452 return Lo;
453 } else
Andrew Lenharthc687b482005-12-24 08:29:32 +0000454 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA, DAG.getNode(AlphaISD::GlobalBaseReg, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000455 }
Andrew Lenharth53d89702005-12-25 01:34:27 +0000456 case ISD::ExternalSymbol: {
457 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
458 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)->getSymbol(), MVT::i64),
459 DAG.getNode(AlphaISD::GlobalBaseReg, MVT::i64));
460 }
461
Andrew Lenharth53d89702005-12-25 01:34:27 +0000462 case ISD::UREM:
463 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000464 //Expand only on constant case
465 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
466 MVT::ValueType VT = Op.Val->getValueType(0);
467 unsigned Opc = Op.Val->getOpcode() == ISD::UREM ? ISD::UDIV : ISD::SDIV;
468 SDOperand Tmp1 = Op.Val->getOpcode() == ISD::UREM ?
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +0000469 BuildUDIV(Op.Val, DAG, NULL) :
470 BuildSDIV(Op.Val, DAG, NULL);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000471 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
472 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
473 return Tmp1;
474 }
475 //fall through
476 case ISD::SDIV:
477 case ISD::UDIV:
Andrew Lenharth53d89702005-12-25 01:34:27 +0000478 if (MVT::isInteger(Op.getValueType())) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000479 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +0000480 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.Val, DAG, NULL)
481 : BuildUDIV(Op.Val, DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000482 const char* opstr = 0;
483 switch(Op.getOpcode()) {
484 case ISD::UREM: opstr = "__remqu"; break;
485 case ISD::SREM: opstr = "__remq"; break;
486 case ISD::UDIV: opstr = "__divqu"; break;
487 case ISD::SDIV: opstr = "__divq"; break;
488 }
489 SDOperand Tmp1 = Op.getOperand(0),
490 Tmp2 = Op.getOperand(1),
491 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
492 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
493 }
494 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000495
Nate Begemanacc398c2006-01-25 18:21:52 +0000496 case ISD::VAARG: {
497 SDOperand Chain = Op.getOperand(0);
498 SDOperand VAListP = Op.getOperand(1);
499 SDOperand VAListS = Op.getOperand(2);
500
501 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS);
502 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
503 DAG.getConstant(8, MVT::i64));
504 SDOperand Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
505 Tmp, DAG.getSrcValue(0), MVT::i32);
506 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
507 if (MVT::isFloatingPoint(Op.getValueType()))
508 {
509 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
510 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
511 DAG.getConstant(8*6, MVT::i64));
512 SDOperand CC = DAG.getSetCC(MVT::i64, Offset,
513 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
514 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
515 }
Andrew Lenharth66e49582006-01-23 21:51:33 +0000516
Nate Begemanacc398c2006-01-25 18:21:52 +0000517 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
518 DAG.getConstant(8, MVT::i64));
519 SDOperand Update = DAG.getNode(ISD::TRUNCSTORE, MVT::Other,
520 Offset.getValue(1), NewOffset,
521 Tmp, DAG.getSrcValue(0),
522 DAG.getValueType(MVT::i32));
523
524 SDOperand Result;
525 if (Op.getValueType() == MVT::i32)
526 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Update, DataPtr,
527 DAG.getSrcValue(0), MVT::i32);
528 else
529 Result = DAG.getLoad(Op.getValueType(), Update, DataPtr,
530 DAG.getSrcValue(0));
531 return Result;
532 }
533 case ISD::VACOPY: {
534 SDOperand Chain = Op.getOperand(0);
535 SDOperand DestP = Op.getOperand(1);
536 SDOperand SrcP = Op.getOperand(2);
537 SDOperand DestS = Op.getOperand(3);
538 SDOperand SrcS = Op.getOperand(4);
539
540 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP, SrcS);
541 SDOperand Result = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1), Val,
542 DestP, DestS);
543 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
544 DAG.getConstant(8, MVT::i64));
545 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP,
546 DAG.getSrcValue(0), MVT::i32);
547 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
548 DAG.getConstant(8, MVT::i64));
549 return DAG.getNode(ISD::TRUNCSTORE, MVT::Other, Val.getValue(1),
550 Val, NPD, DAG.getSrcValue(0),DAG.getValueType(MVT::i32));
551 }
552 case ISD::VASTART: {
553 SDOperand Chain = Op.getOperand(0);
554 SDOperand VAListP = Op.getOperand(1);
555 SDOperand VAListS = Op.getOperand(2);
556
557 // vastart stores the address of the VarArgsBase and VarArgsOffset
558 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
559 SDOperand S1 = DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, VAListP,
560 VAListS);
561 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
562 DAG.getConstant(8, MVT::i64));
563 return DAG.getNode(ISD::TRUNCSTORE, MVT::Other, S1,
564 DAG.getConstant(VarArgsOffset, MVT::i64), SA2,
565 DAG.getSrcValue(0), DAG.getValueType(MVT::i32));
566 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000567 }
568
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000569 return SDOperand();
570}
Nate Begeman0aed7842006-01-28 03:14:31 +0000571
572SDOperand AlphaTargetLowering::CustomPromoteOperation(SDOperand Op,
573 SelectionDAG &DAG) {
574 assert(Op.getValueType() == MVT::i32 &&
575 Op.getOpcode() == ISD::VAARG &&
576 "Unknown node to custom promote!");
577
578 // The code in LowerOperation already handles i32 vaarg
579 return LowerOperation(Op, DAG);
580}
Andrew Lenharth17255992006-06-21 13:37:27 +0000581
582
583//Inline Asm
584
585/// getConstraintType - Given a constraint letter, return the type of
586/// constraint it is for this target.
587AlphaTargetLowering::ConstraintType
588AlphaTargetLowering::getConstraintType(char ConstraintLetter) const {
589 switch (ConstraintLetter) {
590 default: break;
591 case 'f':
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000592 case 'r':
Andrew Lenharth17255992006-06-21 13:37:27 +0000593 return C_RegisterClass;
594 }
595 return TargetLowering::getConstraintType(ConstraintLetter);
596}
597
598std::vector<unsigned> AlphaTargetLowering::
599getRegClassForInlineAsmConstraint(const std::string &Constraint,
600 MVT::ValueType VT) const {
601 if (Constraint.size() == 1) {
602 switch (Constraint[0]) {
603 default: break; // Unknown constriant letter
604 case 'f':
605 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
606 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
607 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
608 Alpha::F9 , Alpha::F10, Alpha::F11,
609 Alpha::F12, Alpha::F13, Alpha::F14,
610 Alpha::F15, Alpha::F16, Alpha::F17,
611 Alpha::F18, Alpha::F19, Alpha::F20,
612 Alpha::F21, Alpha::F22, Alpha::F23,
613 Alpha::F24, Alpha::F25, Alpha::F26,
614 Alpha::F27, Alpha::F28, Alpha::F29,
615 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000616 case 'r':
617 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
618 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
619 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
620 Alpha::R9 , Alpha::R10, Alpha::R11,
621 Alpha::R12, Alpha::R13, Alpha::R14,
622 Alpha::R15, Alpha::R16, Alpha::R17,
623 Alpha::R18, Alpha::R19, Alpha::R20,
624 Alpha::R21, Alpha::R22, Alpha::R23,
625 Alpha::R24, Alpha::R25, Alpha::R26,
626 Alpha::R27, Alpha::R28, Alpha::R29,
627 Alpha::R30, Alpha::R31, 0);
628
Andrew Lenharth17255992006-06-21 13:37:27 +0000629 }
630 }
631
632 return std::vector<unsigned>();
633}