blob: dc9f52488cf1d796eb825905983448cd008885bc [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Bill Wendlingcf590262010-12-01 21:54:50 +0000170 unsigned VFPThumb2PostEncoder(const MachineInstr&MI, unsigned Val)
171 const { return 0; }
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000172 unsigned getAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach662a8162010-12-06 23:57:07 +0000174 unsigned getThumbBLTargetOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Bill Wendling09aa3f02010-12-09 00:39:08 +0000176 unsigned getThumbBLXTargetOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbache2467172010-12-10 18:21:33 +0000178 unsigned getThumbBRTargetOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Jim Grosbach01086452010-12-10 17:13:40 +0000180 unsigned getThumbBCCTargetOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Jim Grosbach027d6e82010-12-09 19:04:53 +0000182 unsigned getThumbCBTargetOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendlingdff2f712010-12-08 23:01:43 +0000183 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000184 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000186 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000188 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
189 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000190 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000192 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000194 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
195 const { return 0; }
196 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000198 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
199 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000200 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
201 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000202 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
203 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000204 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
205 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000206 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
207 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000208 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
209 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000210 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
211 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000212 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000213 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000214 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
215 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000216 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000217 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000218 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
219 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000220 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
221 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000222 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
223 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000224
225 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
226 const {
227 // {17-13} = reg
228 // {12} = (U)nsigned (add == '1', sub == '0')
229 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000230 const MachineOperand &MO = MI.getOperand(Op);
231 const MachineOperand &MO1 = MI.getOperand(Op + 1);
232 if (!MO.isReg()) {
233 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
234 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000235 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000236 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000237 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000238 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000239 Binary = Imm12 & 0xfff;
240 if (Imm12 >= 0)
241 Binary |= (1 << 12);
242 Binary |= (Reg << 13);
243 return Binary;
244 }
Jason W Kim837caa92010-11-18 23:37:15 +0000245
246 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
247 return 0;
248 }
249
Jim Grosbach99f53d12010-11-15 20:47:07 +0000250 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
251 const { return 0;}
252 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
253 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000254 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
255 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000256 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
257 const { return 0; }
Jim Grosbachd967cd02010-12-07 21:50:47 +0000258 uint32_t getAddrModeThumbSPOpValue(const MachineInstr &MI, unsigned Op)
259 const { return 0; }
Bill Wendling272df512010-12-09 21:49:07 +0000260 uint32_t getAddrModeSOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendling1fd374e2010-11-30 22:57:21 +0000261 const { return 0; }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000262 uint32_t getAddrModePCOpValue(const MachineInstr &MI, unsigned Op)
263 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000264 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000265 // {17-13} = reg
266 // {12} = (U)nsigned (add == '1', sub == '0')
267 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000268 const MachineOperand &MO = MI.getOperand(Op);
269 const MachineOperand &MO1 = MI.getOperand(Op + 1);
270 if (!MO.isReg()) {
271 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
272 return 0;
273 }
274 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000275 int32_t Imm12 = MO1.getImm();
276
277 // Special value for #-0
278 if (Imm12 == INT32_MIN)
279 Imm12 = 0;
280
281 // Immediate is always encoded as positive. The 'U' bit controls add vs
282 // sub.
283 bool isAdd = true;
284 if (Imm12 < 0) {
285 Imm12 = -Imm12;
286 isAdd = false;
287 }
288
289 uint32_t Binary = Imm12 & 0xfff;
290 if (isAdd)
291 Binary |= (1 << 12);
292 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000293 return Binary;
294 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000295 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
296 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000297
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000298 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
299 const { return 0; }
300
Shih-wei Liao5170b712010-05-26 00:02:28 +0000301 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000302 /// machine operand requires relocation, record the relocation and return
303 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000304 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000305 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000306
Evan Cheng83b5cf02008-11-05 23:22:34 +0000307 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000308 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000309 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000310
311 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000312 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000313 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000314 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000315 intptr_t ACPV = 0) const;
316 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
317 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
318 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000319 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000320 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000321 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000322}
323
Chris Lattner33fabd72010-02-02 21:48:51 +0000324char ARMCodeEmitter::ID = 0;
325
Bob Wilson87949d42010-03-17 21:16:45 +0000326/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000327/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000328FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
329 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000330 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000331}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000332
Chris Lattner33fabd72010-02-02 21:48:51 +0000333bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000334 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
335 MF.getTarget().getRelocationModel() != Reloc::Static) &&
336 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000337 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
338 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
339 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000340 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000341 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000342 MJTEs = 0;
343 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000344 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000345 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000346 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000347 MMI = &getAnalysis<MachineModuleInfo>();
348 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000349
350 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000351 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000352 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000353 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000354 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000355 MBB != E; ++MBB) {
356 MCE.StartMachineBasicBlock(MBB);
357 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
358 I != E; ++I)
359 emitInstruction(*I);
360 }
361 } while (MCE.finishFunction(MF));
362
363 return false;
364}
365
Evan Cheng83b5cf02008-11-05 23:22:34 +0000366/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000367///
Chris Lattner33fabd72010-02-02 21:48:51 +0000368unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000369 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000370 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000371 case ARM_AM::asr: return 2;
372 case ARM_AM::lsl: return 0;
373 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000374 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000375 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000376 }
Evan Cheng7602e112008-09-02 06:52:38 +0000377 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000378}
379
Shih-wei Liao5170b712010-05-26 00:02:28 +0000380/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000381/// machine operand requires relocation, record the relocation and return zero.
382unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000383 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000384 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000385 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000386 && "Relocation to this function should be for movt or movw");
387
388 if (MO.isImm())
389 return static_cast<unsigned>(MO.getImm());
390 else if (MO.isGlobal())
391 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
392 else if (MO.isSymbol())
393 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
394 else if (MO.isMBB())
395 emitMachineBasicBlock(MO.getMBB(), Reloc);
396 else {
397#ifndef NDEBUG
398 errs() << MO;
399#endif
400 llvm_unreachable("Unsupported operand type for movw/movt");
401 }
402 return 0;
403}
404
Evan Cheng7602e112008-09-02 06:52:38 +0000405/// getMachineOpValue - Return binary encoding of operand. If the machine
406/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000407unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000408 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000409 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000410 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000411 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000412 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000413 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000414 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000415 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000416 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000417 else if (MO.isCPI()) {
418 const TargetInstrDesc &TID = MI.getDesc();
419 // For VFP load, the immediate offset is multiplied by 4.
420 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
421 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
422 emitConstPoolAddress(MO.getIndex(), Reloc);
423 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000424 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000425 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000426 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000427 else
428 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000429 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000430}
431
Evan Cheng057d0c32008-09-18 07:28:19 +0000432/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000433///
Dan Gohman46510a72010-04-15 01:51:59 +0000434void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000435 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000436 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000437 MachineRelocation MR = Indirect
438 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000439 const_cast<GlobalValue *>(GV),
440 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000441 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000442 const_cast<GlobalValue *>(GV), ACPV,
443 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000444 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000445}
446
447/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
448/// be emitted to the current location in the function, and allow it to be PC
449/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000450void ARMCodeEmitter::
451emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000452 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
453 Reloc, ES));
454}
455
456/// emitConstPoolAddress - Arrange for the address of an constant pool
457/// to be emitted to the current location in the function, and allow it to be PC
458/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000459void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000460 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000461 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000462 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000463}
464
465/// emitJumpTableAddress - Arrange for the address of a jump table to
466/// be emitted to the current location in the function, and allow it to be PC
467/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000468void ARMCodeEmitter::
469emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000470 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000471 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000472}
473
Raul Herbster9c1a3822007-08-30 23:29:26 +0000474/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000475void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000476 unsigned Reloc,
477 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000478 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000479 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000480}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000481
Chris Lattner33fabd72010-02-02 21:48:51 +0000482void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000483 DEBUG(errs() << " 0x";
484 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000485 MCE.emitWordLE(Binary);
486}
487
Chris Lattner33fabd72010-02-02 21:48:51 +0000488void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000489 DEBUG(errs() << " 0x";
490 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000491 MCE.emitDWordLE(Binary);
492}
493
Chris Lattner33fabd72010-02-02 21:48:51 +0000494void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000495 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000496
Devang Patelaf0e2722009-10-06 02:19:11 +0000497 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000498
Dan Gohmanfe601042010-06-22 15:08:57 +0000499 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000500 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000501 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000502 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000503 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000504 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000505 case ARMII::MiscFrm:
506 if (MI.getOpcode() == ARM::LEApcrelJT) {
507 // Materialize jumptable address.
508 emitLEApcrelJTInstruction(MI);
509 break;
510 }
511 llvm_unreachable("Unhandled instruction encoding!");
512 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000513 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000514 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000515 break;
516 case ARMII::DPFrm:
517 case ARMII::DPSoRegFrm:
518 emitDataProcessingInstruction(MI);
519 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000520 case ARMII::LdFrm:
521 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000522 emitLoadStoreInstruction(MI);
523 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000524 case ARMII::LdMiscFrm:
525 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000526 emitMiscLoadStoreInstruction(MI);
527 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000528 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000529 emitLoadStoreMultipleInstruction(MI);
530 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000531 case ARMII::MulFrm:
532 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000533 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000534 case ARMII::ExtFrm:
535 emitExtendInstruction(MI);
536 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000537 case ARMII::ArithMiscFrm:
538 emitMiscArithInstruction(MI);
539 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000540 case ARMII::SatFrm:
541 emitSaturateInstruction(MI);
542 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000543 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000544 emitBranchInstruction(MI);
545 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000546 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000547 emitMiscBranchInstruction(MI);
548 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000549 // VFP instructions.
550 case ARMII::VFPUnaryFrm:
551 case ARMII::VFPBinaryFrm:
552 emitVFPArithInstruction(MI);
553 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000554 case ARMII::VFPConv1Frm:
555 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000556 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000557 case ARMII::VFPConv4Frm:
558 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000559 emitVFPConversionInstruction(MI);
560 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000561 case ARMII::VFPLdStFrm:
562 emitVFPLoadStoreInstruction(MI);
563 break;
564 case ARMII::VFPLdStMulFrm:
565 emitVFPLoadStoreMultipleInstruction(MI);
566 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000567
Bob Wilson1a913ed2010-06-11 21:34:50 +0000568 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000569 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000570 case ARMII::NSetLnFrm:
571 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000572 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000573 case ARMII::NDupFrm:
574 emitNEONDupInstruction(MI);
575 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000576 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000577 emitNEON1RegModImmInstruction(MI);
578 break;
579 case ARMII::N2RegFrm:
580 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000581 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000582 case ARMII::N3RegFrm:
583 emitNEON3RegInstruction(MI);
584 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000585 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000586 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000587}
588
Chris Lattner33fabd72010-02-02 21:48:51 +0000589void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000590 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
591 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000592 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000593
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000594 // Remember the CONSTPOOL_ENTRY address for later relocation.
595 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
596
597 // Emit constpool island entry. In most cases, the actual values will be
598 // resolved and relocated after code emission.
599 if (MCPE.isMachineConstantPoolEntry()) {
600 ARMConstantPoolValue *ACPV =
601 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
602
Chris Lattner705e07f2009-08-23 03:41:05 +0000603 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
604 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000605
Bob Wilson28989a82009-11-02 16:59:06 +0000606 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000607 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000608 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000609 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000610 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000611 isa<Function>(GV),
612 Subtarget->GVIsIndirectSymbol(GV, RelocM),
613 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000614 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000615 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
616 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000617 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000618 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000619 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000620
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000621 DEBUG({
622 errs() << " ** Constant pool #" << CPI << " @ "
623 << (void*)MCE.getCurrentPCValue() << " ";
624 if (const Function *F = dyn_cast<Function>(CV))
625 errs() << F->getName();
626 else
627 errs() << *CV;
628 errs() << '\n';
629 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000630
Dan Gohman46510a72010-04-15 01:51:59 +0000631 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000632 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000633 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000634 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000635 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000636 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000637 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000638 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000639 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000640 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000641 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
642 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000643 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000644 }
645 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000646 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000647 }
648 }
649}
650
Zonr Changf86399b2010-05-25 08:42:45 +0000651void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
652 const MachineOperand &MO0 = MI.getOperand(0);
653 const MachineOperand &MO1 = MI.getOperand(1);
654
655 // Emit the 'movw' instruction.
656 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
657
658 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
659
660 // Set the conditional execution predicate.
661 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
662
663 // Encode Rd.
664 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
665
666 // Encode imm16 as imm4:imm12
667 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
668 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
669 emitWordLE(Binary);
670
671 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
672 // Emit the 'movt' instruction.
673 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
674
675 // Set the conditional execution predicate.
676 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
677
678 // Encode Rd.
679 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
680
681 // Encode imm16 as imm4:imm1, same as movw above.
682 Binary |= Hi16 & 0xFFF;
683 Binary |= ((Hi16 >> 12) & 0xF) << 16;
684 emitWordLE(Binary);
685}
686
Chris Lattner33fabd72010-02-02 21:48:51 +0000687void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000688 const MachineOperand &MO0 = MI.getOperand(0);
689 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000690 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
691 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000692 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
693 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
694
695 // Emit the 'mov' instruction.
696 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
697
698 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000699 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000700
701 // Encode Rd.
702 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
703
704 // Encode so_imm.
705 // Set bit I(25) to identify this is the immediate form of <shifter_op>
706 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000707 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000708 emitWordLE(Binary);
709
710 // Now the 'orr' instruction.
711 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
712
713 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000714 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000715
716 // Encode Rd.
717 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
718
719 // Encode Rn.
720 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
721
722 // Encode so_imm.
723 // Set bit I(25) to identify this is the immediate form of <shifter_op>
724 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000725 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000726 emitWordLE(Binary);
727}
728
Chris Lattner33fabd72010-02-02 21:48:51 +0000729void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000730 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000731
Evan Cheng4df60f52008-11-07 09:06:08 +0000732 const TargetInstrDesc &TID = MI.getDesc();
733
734 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000735 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000736
737 // Set the conditional execution predicate
738 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
739
740 // Encode S bit if MI modifies CPSR.
741 Binary |= getAddrModeSBit(MI, TID);
742
743 // Encode Rd.
744 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
745
746 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000747 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000748
749 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000750 Binary |= 1 << ARMII::I_BitShift;
751 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
752
753 emitWordLE(Binary);
754}
755
Chris Lattner33fabd72010-02-02 21:48:51 +0000756void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000757 unsigned Opcode = MI.getDesc().Opcode;
758
759 // Part of binary is determined by TableGn.
760 unsigned Binary = getBinaryCodeForInstr(MI);
761
762 // Set the conditional execution predicate
763 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
764
765 // Encode S bit if MI modifies CPSR.
766 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
767 Binary |= 1 << ARMII::S_BitShift;
768
769 // Encode register def if there is one.
770 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
771
772 // Encode the shift operation.
773 switch (Opcode) {
774 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000775 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000776 // rrx
777 Binary |= 0x6 << 4;
778 break;
779 case ARM::MOVsrl_flag:
780 // lsr #1
781 Binary |= (0x2 << 4) | (1 << 7);
782 break;
783 case ARM::MOVsra_flag:
784 // asr #1
785 Binary |= (0x4 << 4) | (1 << 7);
786 break;
787 }
788
789 // Encode register Rm.
790 Binary |= getMachineOpValue(MI, 1);
791
792 emitWordLE(Binary);
793}
794
Chris Lattner33fabd72010-02-02 21:48:51 +0000795void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000796 DEBUG(errs() << " ** LPC" << LabelID << " @ "
797 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000798 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
799}
800
Chris Lattner33fabd72010-02-02 21:48:51 +0000801void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000802 unsigned Opcode = MI.getDesc().Opcode;
803 switch (Opcode) {
804 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000805 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000806 case ARM::BX_CALL:
807 case ARM::BMOVPCRX_CALL:
808 case ARM::BXr9_CALL:
809 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000810 // First emit mov lr, pc
811 unsigned Binary = 0x01a0e00f;
812 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
813 emitWordLE(Binary);
814
815 // and then emit the branch.
816 emitMiscBranchInstruction(MI);
817 break;
818 }
Chris Lattner518bb532010-02-09 19:54:29 +0000819 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000820 // We allow inline assembler nodes with empty bodies - they can
821 // implicitly define registers, which is ok for JIT.
822 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000823 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000824 }
Evan Chengffa6d962008-11-13 23:36:57 +0000825 break;
826 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000827 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000828 case TargetOpcode::EH_LABEL:
829 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
830 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000831 case TargetOpcode::IMPLICIT_DEF:
832 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000833 // Do nothing.
834 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000835 case ARM::CONSTPOOL_ENTRY:
836 emitConstPoolInstruction(MI);
837 break;
838 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000839 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000840 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000841 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000842 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000843 break;
844 }
845 case ARM::PICLDR:
846 case ARM::PICLDRB:
847 case ARM::PICSTR:
848 case ARM::PICSTRB: {
849 // Remember of the address of the PC label for relocation later.
850 addPCLabel(MI.getOperand(2).getImm());
851 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000852 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000853 break;
854 }
855 case ARM::PICLDRH:
856 case ARM::PICLDRSH:
857 case ARM::PICLDRSB:
858 case ARM::PICSTRH: {
859 // Remember of the address of the PC label for relocation later.
860 addPCLabel(MI.getOperand(2).getImm());
861 // These are just load / store instructions that implicitly read pc.
862 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000863 break;
864 }
Zonr Changf86399b2010-05-25 08:42:45 +0000865
866 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000867 // Two instructions to materialize a constant.
868 if (Subtarget->hasV6T2Ops())
869 emitMOVi32immInstruction(MI);
870 else
871 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000872 break;
873
Evan Cheng4df60f52008-11-07 09:06:08 +0000874 case ARM::LEApcrelJT:
875 // Materialize jumptable address.
876 emitLEApcrelJTInstruction(MI);
877 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000878 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000879 case ARM::MOVsrl_flag:
880 case ARM::MOVsra_flag:
881 emitPseudoMoveInstruction(MI);
882 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000883 }
884}
885
Bob Wilson87949d42010-03-17 21:16:45 +0000886unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000887 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000888 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000889 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000890 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000891
892 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
893 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
894 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
895
896 // Encode the shift opcode.
897 unsigned SBits = 0;
898 unsigned Rs = MO1.getReg();
899 if (Rs) {
900 // Set shift operand (bit[7:4]).
901 // LSL - 0001
902 // LSR - 0011
903 // ASR - 0101
904 // ROR - 0111
905 // RRX - 0110 and bit[11:8] clear.
906 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000907 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000908 case ARM_AM::lsl: SBits = 0x1; break;
909 case ARM_AM::lsr: SBits = 0x3; break;
910 case ARM_AM::asr: SBits = 0x5; break;
911 case ARM_AM::ror: SBits = 0x7; break;
912 case ARM_AM::rrx: SBits = 0x6; break;
913 }
914 } else {
915 // Set shift operand (bit[6:4]).
916 // LSL - 000
917 // LSR - 010
918 // ASR - 100
919 // ROR - 110
920 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000921 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000922 case ARM_AM::lsl: SBits = 0x0; break;
923 case ARM_AM::lsr: SBits = 0x2; break;
924 case ARM_AM::asr: SBits = 0x4; break;
925 case ARM_AM::ror: SBits = 0x6; break;
926 }
927 }
928 Binary |= SBits << 4;
929 if (SOpc == ARM_AM::rrx)
930 return Binary;
931
932 // Encode the shift operation Rs or shift_imm (except rrx).
933 if (Rs) {
934 // Encode Rs bit[11:8].
935 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000936 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000937 }
938
939 // Encode shift_imm bit[11:7].
940 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
941}
942
Chris Lattner33fabd72010-02-02 21:48:51 +0000943unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000944 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
945 assert(SoImmVal != -1 && "Not a valid so_imm value!");
946
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000947 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000948 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000949 << ARMII::SoRotImmShift;
950
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000951 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000952 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000953 return Binary;
954}
955
Chris Lattner33fabd72010-02-02 21:48:51 +0000956unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000957 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000958 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000959 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000960 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000961 return 1 << ARMII::S_BitShift;
962 }
963 return 0;
964}
965
Bob Wilson87949d42010-03-17 21:16:45 +0000966void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000967 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000968 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000969 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000970
971 // Part of binary is determined by TableGn.
972 unsigned Binary = getBinaryCodeForInstr(MI);
973
Jim Grosbach33412622008-10-07 19:05:35 +0000974 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000975 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000976
Evan Cheng49a9f292008-09-12 22:45:55 +0000977 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000978 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000979
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000980 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000981 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000982 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000983 if (NumDefs)
984 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
985 else if (ImplicitRd)
986 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000987 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000988
Zonr Changf86399b2010-05-25 08:42:45 +0000989 if (TID.Opcode == ARM::MOVi16) {
990 // Get immediate from MI.
991 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
992 ARM::reloc_arm_movw);
993 // Encode imm which is the same as in emitMOVi32immInstruction().
994 Binary |= Lo16 & 0xFFF;
995 Binary |= ((Lo16 >> 12) & 0xF) << 16;
996 emitWordLE(Binary);
997 return;
998 } else if(TID.Opcode == ARM::MOVTi16) {
999 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
1000 ARM::reloc_arm_movt) >> 16);
1001 Binary |= Hi16 & 0xFFF;
1002 Binary |= ((Hi16 >> 12) & 0xF) << 16;
1003 emitWordLE(Binary);
1004 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +00001005 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001006 uint32_t v = ~MI.getOperand(2).getImm();
1007 int32_t lsb = CountTrailingZeros_32(v);
1008 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001009 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001010 Binary |= (msb & 0x1F) << 16;
1011 Binary |= (lsb & 0x1F) << 7;
1012 emitWordLE(Binary);
1013 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001014 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1015 // Encode Rn in Instr{0-3}
1016 Binary |= getMachineOpValue(MI, OpIdx++);
1017
1018 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1019 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1020
1021 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1022 Binary |= (widthm1 & 0x1F) << 16;
1023 Binary |= (lsb & 0x1F) << 7;
1024 emitWordLE(Binary);
1025 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001026 }
1027
Evan Chengd87293c2008-11-06 08:47:38 +00001028 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1029 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1030 ++OpIdx;
1031
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001032 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001033 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1034 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001035 if (ImplicitRn)
1036 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001037 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001038 else {
1039 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1040 ++OpIdx;
1041 }
Evan Cheng7602e112008-09-02 06:52:38 +00001042 }
1043
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001044 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001045 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001046 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001047 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001048 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001049 return;
1050 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001051
Evan Chengedda31c2008-11-05 18:35:52 +00001052 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001053 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001054 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001055 return;
1056 }
Evan Cheng7602e112008-09-02 06:52:38 +00001057
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001058 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001059 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001060
Evan Cheng83b5cf02008-11-05 23:22:34 +00001061 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001062}
1063
Bob Wilson87949d42010-03-17 21:16:45 +00001064void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001065 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001066 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001067 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001068 unsigned Form = TID.TSFlags & ARMII::FormMask;
1069 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001070
Evan Chengedda31c2008-11-05 18:35:52 +00001071 // Part of binary is determined by TableGn.
1072 unsigned Binary = getBinaryCodeForInstr(MI);
1073
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001074 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1075 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1076 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001077 emitWordLE(Binary);
1078 return;
1079 }
1080
Jim Grosbach33412622008-10-07 19:05:35 +00001081 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001082 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001083
Evan Cheng4df60f52008-11-07 09:06:08 +00001084 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001085
1086 // Operand 0 of a pre- and post-indexed store is the address base
1087 // writeback. Skip it.
1088 bool Skipped = false;
1089 if (IsPrePost && Form == ARMII::StFrm) {
1090 ++OpIdx;
1091 Skipped = true;
1092 }
1093
1094 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001095 if (ImplicitRd)
1096 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001097 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001098 else
1099 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001100
1101 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001102 if (ImplicitRn)
1103 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001104 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001105 else
1106 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001107
Evan Cheng05c356e2008-11-08 01:44:13 +00001108 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001109 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001110 ++OpIdx;
1111
Evan Cheng83b5cf02008-11-05 23:22:34 +00001112 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001113 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001114 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001115
Evan Chenge7de7e32008-09-13 01:44:01 +00001116 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001117 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001118 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001119 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001120 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001121 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001122 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1123 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001124 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001125 }
1126
Bill Wendling7d31a162010-10-20 22:44:54 +00001127 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001128 Binary |= 1 << ARMII::I_BitShift;
1129 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1130 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001131 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001132
Evan Cheng70632912008-11-12 07:34:37 +00001133 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001134 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001135 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001136 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1137 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001138 }
1139
Evan Cheng83b5cf02008-11-05 23:22:34 +00001140 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001141}
1142
Chris Lattner33fabd72010-02-02 21:48:51 +00001143void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001144 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001145 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001146 unsigned Form = TID.TSFlags & ARMII::FormMask;
1147 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001148
Evan Chengedda31c2008-11-05 18:35:52 +00001149 // Part of binary is determined by TableGn.
1150 unsigned Binary = getBinaryCodeForInstr(MI);
1151
Jim Grosbach33412622008-10-07 19:05:35 +00001152 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001153 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001154
Evan Cheng148cad82008-11-13 07:34:59 +00001155 unsigned OpIdx = 0;
1156
1157 // Operand 0 of a pre- and post-indexed store is the address base
1158 // writeback. Skip it.
1159 bool Skipped = false;
1160 if (IsPrePost && Form == ARMII::StMiscFrm) {
1161 ++OpIdx;
1162 Skipped = true;
1163 }
1164
Evan Cheng7602e112008-09-02 06:52:38 +00001165 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001166 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001167
Evan Cheng358dec52009-06-15 08:28:29 +00001168 // Skip LDRD and STRD's second operand.
1169 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1170 ++OpIdx;
1171
Evan Cheng7602e112008-09-02 06:52:38 +00001172 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001173 if (ImplicitRn)
1174 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001175 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001176 else
1177 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001178
Evan Cheng05c356e2008-11-08 01:44:13 +00001179 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001180 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001181 ++OpIdx;
1182
Evan Cheng83b5cf02008-11-05 23:22:34 +00001183 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001184 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001185 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001186
Evan Chenge7de7e32008-09-13 01:44:01 +00001187 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001188 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001189 ARMII::U_BitShift);
1190
1191 // If this instr is in register offset/index encoding, set bit[3:0]
1192 // to the corresponding Rm register.
1193 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001194 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001195 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001196 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001197 }
1198
Evan Chengd87293c2008-11-06 08:47:38 +00001199 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001200 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001201 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001202 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001203 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1204 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001205 }
1206
Evan Cheng83b5cf02008-11-05 23:22:34 +00001207 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001208}
1209
Evan Chengcd8e66a2008-11-11 21:48:44 +00001210static unsigned getAddrModeUPBits(unsigned Mode) {
1211 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001212
1213 // Set addressing mode by modifying bits U(23) and P(24)
1214 // IA - Increment after - bit U = 1 and bit P = 0
1215 // IB - Increment before - bit U = 1 and bit P = 1
1216 // DA - Decrement after - bit U = 0 and bit P = 0
1217 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001218 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001219 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001220 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001221 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1222 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1223 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001224 }
1225
Evan Chengcd8e66a2008-11-11 21:48:44 +00001226 return Binary;
1227}
1228
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001229void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1230 const TargetInstrDesc &TID = MI.getDesc();
1231 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1232
Evan Chengcd8e66a2008-11-11 21:48:44 +00001233 // Part of binary is determined by TableGn.
1234 unsigned Binary = getBinaryCodeForInstr(MI);
1235
1236 // Set the conditional execution predicate
1237 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1238
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001239 // Skip operand 0 of an instruction with base register update.
1240 unsigned OpIdx = 0;
1241 if (IsUpdating)
1242 ++OpIdx;
1243
Evan Chengcd8e66a2008-11-11 21:48:44 +00001244 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001245 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001246
1247 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001248 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1249 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001250
Evan Cheng7602e112008-09-02 06:52:38 +00001251 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001252 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001253 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001254
1255 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001256 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001257 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001258 if (!MO.isReg() || MO.isImplicit())
1259 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001260 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001261 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1262 RegNum < 16);
1263 Binary |= 0x1 << RegNum;
1264 }
1265
Evan Cheng83b5cf02008-11-05 23:22:34 +00001266 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001267}
1268
Chris Lattner33fabd72010-02-02 21:48:51 +00001269void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001270 const TargetInstrDesc &TID = MI.getDesc();
1271
1272 // Part of binary is determined by TableGn.
1273 unsigned Binary = getBinaryCodeForInstr(MI);
1274
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001275 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001276 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001277
1278 // Encode S bit if MI modifies CPSR.
1279 Binary |= getAddrModeSBit(MI, TID);
1280
1281 // 32x32->64bit operations have two destination registers. The number
1282 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001283 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001284 if (TID.getNumDefs() == 2)
1285 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1286
1287 // Encode Rd
1288 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1289
1290 // Encode Rm
1291 Binary |= getMachineOpValue(MI, OpIdx++);
1292
1293 // Encode Rs
1294 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1295
Evan Chengfbc9d412008-11-06 01:21:28 +00001296 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1297 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001298 if (TID.getNumOperands() > OpIdx &&
1299 !TID.OpInfo[OpIdx].isPredicate() &&
1300 !TID.OpInfo[OpIdx].isOptionalDef())
1301 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1302
1303 emitWordLE(Binary);
1304}
1305
Chris Lattner33fabd72010-02-02 21:48:51 +00001306void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001307 const TargetInstrDesc &TID = MI.getDesc();
1308
1309 // Part of binary is determined by TableGn.
1310 unsigned Binary = getBinaryCodeForInstr(MI);
1311
1312 // Set the conditional execution predicate
1313 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1314
1315 unsigned OpIdx = 0;
1316
1317 // Encode Rd
1318 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1319
1320 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1321 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1322 if (MO2.isReg()) {
1323 // Two register operand form.
1324 // Encode Rn.
1325 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1326
1327 // Encode Rm.
1328 Binary |= getMachineOpValue(MI, MO2);
1329 ++OpIdx;
1330 } else {
1331 Binary |= getMachineOpValue(MI, MO1);
1332 }
1333
1334 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1335 if (MI.getOperand(OpIdx).isImm() &&
1336 !TID.OpInfo[OpIdx].isPredicate() &&
1337 !TID.OpInfo[OpIdx].isOptionalDef())
1338 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001339
Evan Cheng83b5cf02008-11-05 23:22:34 +00001340 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001341}
1342
Chris Lattner33fabd72010-02-02 21:48:51 +00001343void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001344 const TargetInstrDesc &TID = MI.getDesc();
1345
1346 // Part of binary is determined by TableGn.
1347 unsigned Binary = getBinaryCodeForInstr(MI);
1348
1349 // Set the conditional execution predicate
1350 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1351
1352 unsigned OpIdx = 0;
1353
1354 // Encode Rd
1355 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1356
1357 const MachineOperand &MO = MI.getOperand(OpIdx++);
1358 if (OpIdx == TID.getNumOperands() ||
1359 TID.OpInfo[OpIdx].isPredicate() ||
1360 TID.OpInfo[OpIdx].isOptionalDef()) {
1361 // Encode Rm and it's done.
1362 Binary |= getMachineOpValue(MI, MO);
1363 emitWordLE(Binary);
1364 return;
1365 }
1366
1367 // Encode Rn.
1368 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1369
1370 // Encode Rm.
1371 Binary |= getMachineOpValue(MI, OpIdx++);
1372
1373 // Encode shift_imm.
1374 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001375 if (TID.Opcode == ARM::PKHTB) {
1376 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1377 if (ShiftAmt == 32)
1378 ShiftAmt = 0;
1379 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001380 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1381 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001382
Evan Cheng8b59db32008-11-07 01:41:35 +00001383 emitWordLE(Binary);
1384}
1385
Bob Wilson9a1c1892010-08-11 00:01:18 +00001386void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1387 const TargetInstrDesc &TID = MI.getDesc();
1388
1389 // Part of binary is determined by TableGen.
1390 unsigned Binary = getBinaryCodeForInstr(MI);
1391
1392 // Set the conditional execution predicate
1393 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1394
1395 // Encode Rd
1396 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1397
1398 // Encode saturate bit position.
1399 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001400 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001401 Pos -= 1;
1402 assert((Pos < 16 || (Pos < 32 &&
1403 TID.Opcode != ARM::SSAT16 &&
1404 TID.Opcode != ARM::USAT16)) &&
1405 "saturate bit position out of range");
1406 Binary |= Pos << 16;
1407
1408 // Encode Rm
1409 Binary |= getMachineOpValue(MI, 2);
1410
1411 // Encode shift_imm.
1412 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001413 unsigned ShiftOp = MI.getOperand(3).getImm();
1414 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1415 if (Opc == ARM_AM::asr)
1416 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001417 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001418 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001419 ShiftAmt = 0;
1420 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1421 Binary |= ShiftAmt << ARMII::ShiftShift;
1422 }
1423
1424 emitWordLE(Binary);
1425}
1426
Chris Lattner33fabd72010-02-02 21:48:51 +00001427void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001428 const TargetInstrDesc &TID = MI.getDesc();
1429
Torok Edwindac237e2009-07-08 20:53:28 +00001430 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001431 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001432 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001433
Evan Cheng7602e112008-09-02 06:52:38 +00001434 // Part of binary is determined by TableGn.
1435 unsigned Binary = getBinaryCodeForInstr(MI);
1436
Evan Chengedda31c2008-11-05 18:35:52 +00001437 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001438 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001439
1440 // Set signed_immed_24 field
1441 Binary |= getMachineOpValue(MI, 0);
1442
Evan Cheng83b5cf02008-11-05 23:22:34 +00001443 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001444}
1445
Chris Lattner33fabd72010-02-02 21:48:51 +00001446void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001447 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001448 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001449 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001450 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1451 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001452
1453 // Now emit the jump table entries.
1454 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1455 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1456 if (IsPIC)
1457 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001458 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001459 else
1460 // Absolute DestBB address.
1461 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1462 emitWordLE(0);
1463 }
1464}
1465
Chris Lattner33fabd72010-02-02 21:48:51 +00001466void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001467 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001468
Evan Cheng437c1732008-11-07 22:30:53 +00001469 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001470 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001471 // First emit a ldr pc, [] instruction.
1472 emitDataProcessingInstruction(MI, ARM::PC);
1473
1474 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001475 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001476 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001477 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1478 emitInlineJumpTable(JTIndex);
1479 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001480 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001481 // First emit a ldr pc, [] instruction.
1482 emitLoadStoreInstruction(MI, ARM::PC);
1483
1484 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001485 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001486 return;
1487 }
1488
Evan Chengedda31c2008-11-05 18:35:52 +00001489 // Part of binary is determined by TableGn.
1490 unsigned Binary = getBinaryCodeForInstr(MI);
1491
1492 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001493 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001494
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001495 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001496 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001497 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001498 else
Evan Chengedda31c2008-11-05 18:35:52 +00001499 // otherwise, set the return register
1500 Binary |= getMachineOpValue(MI, 0);
1501
Evan Cheng83b5cf02008-11-05 23:22:34 +00001502 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001503}
Evan Cheng7602e112008-09-02 06:52:38 +00001504
Evan Cheng80a11982008-11-12 06:41:41 +00001505static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001506 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001507 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001508 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001509 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001510 if (!isSPVFP)
1511 Binary |= RegD << ARMII::RegRdShift;
1512 else {
1513 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1514 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1515 }
Evan Cheng80a11982008-11-12 06:41:41 +00001516 return Binary;
1517}
Evan Cheng78be83d2008-11-11 19:40:26 +00001518
Evan Cheng80a11982008-11-12 06:41:41 +00001519static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001520 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001521 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001522 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001523 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001524 if (!isSPVFP)
1525 Binary |= RegN << ARMII::RegRnShift;
1526 else {
1527 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1528 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1529 }
Evan Cheng80a11982008-11-12 06:41:41 +00001530 return Binary;
1531}
Evan Chengd06d48d2008-11-12 02:19:38 +00001532
Evan Cheng80a11982008-11-12 06:41:41 +00001533static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1534 unsigned RegM = MI.getOperand(OpIdx).getReg();
1535 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001536 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001537 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001538 if (!isSPVFP)
1539 Binary |= RegM;
1540 else {
1541 Binary |= ((RegM & 0x1E) >> 1);
1542 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001543 }
Evan Cheng80a11982008-11-12 06:41:41 +00001544 return Binary;
1545}
1546
Chris Lattner33fabd72010-02-02 21:48:51 +00001547void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001548 const TargetInstrDesc &TID = MI.getDesc();
1549
1550 // Part of binary is determined by TableGn.
1551 unsigned Binary = getBinaryCodeForInstr(MI);
1552
1553 // Set the conditional execution predicate
1554 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1555
1556 unsigned OpIdx = 0;
1557 assert((Binary & ARMII::D_BitShift) == 0 &&
1558 (Binary & ARMII::N_BitShift) == 0 &&
1559 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1560
1561 // Encode Dd / Sd.
1562 Binary |= encodeVFPRd(MI, OpIdx++);
1563
1564 // If this is a two-address operand, skip it, e.g. FMACD.
1565 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1566 ++OpIdx;
1567
1568 // Encode Dn / Sn.
1569 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001570 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001571
1572 if (OpIdx == TID.getNumOperands() ||
1573 TID.OpInfo[OpIdx].isPredicate() ||
1574 TID.OpInfo[OpIdx].isOptionalDef()) {
1575 // FCMPEZD etc. has only one operand.
1576 emitWordLE(Binary);
1577 return;
1578 }
1579
1580 // Encode Dm / Sm.
1581 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001582
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001583 emitWordLE(Binary);
1584}
1585
Bob Wilson87949d42010-03-17 21:16:45 +00001586void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001587 const TargetInstrDesc &TID = MI.getDesc();
1588 unsigned Form = TID.TSFlags & ARMII::FormMask;
1589
1590 // Part of binary is determined by TableGn.
1591 unsigned Binary = getBinaryCodeForInstr(MI);
1592
1593 // Set the conditional execution predicate
1594 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1595
1596 switch (Form) {
1597 default: break;
1598 case ARMII::VFPConv1Frm:
1599 case ARMII::VFPConv2Frm:
1600 case ARMII::VFPConv3Frm:
1601 // Encode Dd / Sd.
1602 Binary |= encodeVFPRd(MI, 0);
1603 break;
1604 case ARMII::VFPConv4Frm:
1605 // Encode Dn / Sn.
1606 Binary |= encodeVFPRn(MI, 0);
1607 break;
1608 case ARMII::VFPConv5Frm:
1609 // Encode Dm / Sm.
1610 Binary |= encodeVFPRm(MI, 0);
1611 break;
1612 }
1613
1614 switch (Form) {
1615 default: break;
1616 case ARMII::VFPConv1Frm:
1617 // Encode Dm / Sm.
1618 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001619 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001620 case ARMII::VFPConv2Frm:
1621 case ARMII::VFPConv3Frm:
1622 // Encode Dn / Sn.
1623 Binary |= encodeVFPRn(MI, 1);
1624 break;
1625 case ARMII::VFPConv4Frm:
1626 case ARMII::VFPConv5Frm:
1627 // Encode Dd / Sd.
1628 Binary |= encodeVFPRd(MI, 1);
1629 break;
1630 }
1631
1632 if (Form == ARMII::VFPConv5Frm)
1633 // Encode Dn / Sn.
1634 Binary |= encodeVFPRn(MI, 2);
1635 else if (Form == ARMII::VFPConv3Frm)
1636 // Encode Dm / Sm.
1637 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001638
1639 emitWordLE(Binary);
1640}
1641
Chris Lattner33fabd72010-02-02 21:48:51 +00001642void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001643 // Part of binary is determined by TableGn.
1644 unsigned Binary = getBinaryCodeForInstr(MI);
1645
1646 // Set the conditional execution predicate
1647 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1648
1649 unsigned OpIdx = 0;
1650
1651 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001652 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001653
1654 // Encode address base.
1655 const MachineOperand &Base = MI.getOperand(OpIdx++);
1656 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1657
1658 // If there is a non-zero immediate offset, encode it.
1659 if (Base.isReg()) {
1660 const MachineOperand &Offset = MI.getOperand(OpIdx);
1661 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1662 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1663 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001664 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001665 emitWordLE(Binary);
1666 return;
1667 }
1668 }
1669
1670 // If immediate offset is omitted, default to +0.
1671 Binary |= 1 << ARMII::U_BitShift;
1672
1673 emitWordLE(Binary);
1674}
1675
Bob Wilson87949d42010-03-17 21:16:45 +00001676void
1677ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001678 const TargetInstrDesc &TID = MI.getDesc();
1679 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1680
Evan Chengcd8e66a2008-11-11 21:48:44 +00001681 // Part of binary is determined by TableGn.
1682 unsigned Binary = getBinaryCodeForInstr(MI);
1683
1684 // Set the conditional execution predicate
1685 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1686
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001687 // Skip operand 0 of an instruction with base register update.
1688 unsigned OpIdx = 0;
1689 if (IsUpdating)
1690 ++OpIdx;
1691
Evan Chengcd8e66a2008-11-11 21:48:44 +00001692 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001693 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001694
1695 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001696 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1697 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001698
1699 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001700 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001701 Binary |= 0x1 << ARMII::W_BitShift;
1702
1703 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001704 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001705
Bob Wilsond4bfd542010-08-27 23:18:17 +00001706 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001707 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001708 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001709 const MachineOperand &MO = MI.getOperand(i);
1710 if (!MO.isReg() || MO.isImplicit())
1711 break;
1712 ++NumRegs;
1713 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001714 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1715 // Otherwise, it will be 0, in the case of 32-bit registers.
1716 if(Binary & 0x100)
1717 Binary |= NumRegs * 2;
1718 else
1719 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001720
1721 emitWordLE(Binary);
1722}
1723
Bob Wilson1a913ed2010-06-11 21:34:50 +00001724static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1725 unsigned RegD = MI.getOperand(OpIdx).getReg();
1726 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001727 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001728 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1729 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1730 return Binary;
1731}
1732
Bob Wilson5e7b6072010-06-25 22:40:46 +00001733static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1734 unsigned RegN = MI.getOperand(OpIdx).getReg();
1735 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001736 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001737 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1738 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1739 return Binary;
1740}
1741
Bob Wilson583a2a02010-06-25 21:17:19 +00001742static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1743 unsigned RegM = MI.getOperand(OpIdx).getReg();
1744 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001745 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001746 Binary |= (RegM & 0xf);
1747 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1748 return Binary;
1749}
1750
Bob Wilsond896a972010-06-28 21:12:19 +00001751/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1752/// data-processing instruction to the corresponding Thumb encoding.
1753static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1754 assert((Binary & 0xfe000000) == 0xf2000000 &&
1755 "not an ARM NEON data-processing instruction");
1756 unsigned UBit = (Binary >> 24) & 1;
1757 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1758}
1759
Bob Wilsond5a563d2010-06-29 17:34:07 +00001760void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001761 unsigned Binary = getBinaryCodeForInstr(MI);
1762
Bob Wilsond5a563d2010-06-29 17:34:07 +00001763 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1764 const TargetInstrDesc &TID = MI.getDesc();
1765 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1766 RegTOpIdx = 0;
1767 RegNOpIdx = 1;
1768 LnOpIdx = 2;
1769 } else { // ARMII::NSetLnFrm
1770 RegTOpIdx = 2;
1771 RegNOpIdx = 0;
1772 LnOpIdx = 3;
1773 }
1774
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001775 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001776 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001777
Bob Wilsond5a563d2010-06-29 17:34:07 +00001778 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001779 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001780 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001781 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001782
1783 unsigned LaneShift;
1784 if ((Binary & (1 << 22)) != 0)
1785 LaneShift = 0; // 8-bit elements
1786 else if ((Binary & (1 << 5)) != 0)
1787 LaneShift = 1; // 16-bit elements
1788 else
1789 LaneShift = 2; // 32-bit elements
1790
Bob Wilsond5a563d2010-06-29 17:34:07 +00001791 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001792 unsigned Opc1 = Lane >> 2;
1793 unsigned Opc2 = Lane & 3;
1794 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1795 Binary |= (Opc1 << 21);
1796 Binary |= (Opc2 << 5);
1797
1798 emitWordLE(Binary);
1799}
1800
Bob Wilson21773e72010-06-29 20:13:29 +00001801void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1802 unsigned Binary = getBinaryCodeForInstr(MI);
1803
1804 // Set the conditional execution predicate
1805 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1806
1807 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001808 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001809 Binary |= (RegT << ARMII::RegRdShift);
1810 Binary |= encodeNEONRn(MI, 0);
1811 emitWordLE(Binary);
1812}
1813
Bob Wilson583a2a02010-06-25 21:17:19 +00001814void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001815 unsigned Binary = getBinaryCodeForInstr(MI);
1816 // Destination register is encoded in Dd.
1817 Binary |= encodeNEONRd(MI, 0);
1818 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1819 unsigned Imm = MI.getOperand(1).getImm();
1820 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001821 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001822 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001823 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001824 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001825 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001826 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001827 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001828 emitWordLE(Binary);
1829}
1830
Bob Wilson583a2a02010-06-25 21:17:19 +00001831void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001832 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001833 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001834 // Destination register is encoded in Dd; source register in Dm.
1835 unsigned OpIdx = 0;
1836 Binary |= encodeNEONRd(MI, OpIdx++);
1837 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1838 ++OpIdx;
1839 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001840 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001841 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001842 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1843 emitWordLE(Binary);
1844}
1845
Bob Wilson5e7b6072010-06-25 22:40:46 +00001846void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1847 const TargetInstrDesc &TID = MI.getDesc();
1848 unsigned Binary = getBinaryCodeForInstr(MI);
1849 // Destination register is encoded in Dd; source registers in Dn and Dm.
1850 unsigned OpIdx = 0;
1851 Binary |= encodeNEONRd(MI, OpIdx++);
1852 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1853 ++OpIdx;
1854 Binary |= encodeNEONRn(MI, OpIdx++);
1855 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1856 ++OpIdx;
1857 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001858 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001859 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001860 // FIXME: This does not handle VMOVDneon or VMOVQ.
1861 emitWordLE(Binary);
1862}
1863
Evan Cheng7602e112008-09-02 06:52:38 +00001864#include "ARMGenCodeEmitter.inc"