blob: 445b6a3a09b1573f252cb1da7711b88859662176 [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===-- Thumb2ITBlockPass.cpp - Insert Thumb IT blocks ----------*- C++ -*-===//
Evan Cheng06e16582009-07-10 01:54:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "thumb2-it"
11#include "ARM.h"
Evan Cheng06e16582009-07-10 01:54:42 +000012#include "ARMMachineFunctionInfo.h"
Evan Chenged338e82009-07-11 07:26:20 +000013#include "Thumb2InstrInfo.h"
Evan Cheng06e16582009-07-10 01:54:42 +000014#include "llvm/CodeGen/MachineInstr.h"
15#include "llvm/CodeGen/MachineInstrBuilder.h"
16#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chengd8471242010-06-09 01:46:50 +000017#include "llvm/ADT/SmallSet.h"
Evan Cheng06e16582009-07-10 01:54:42 +000018#include "llvm/ADT/Statistic.h"
19using namespace llvm;
20
Evan Chengd8471242010-06-09 01:46:50 +000021STATISTIC(NumITs, "Number of IT blocks inserted");
22STATISTIC(NumMovedInsts, "Number of predicated instructions moved");
Evan Cheng06e16582009-07-10 01:54:42 +000023
24namespace {
Evan Chengd8471242010-06-09 01:46:50 +000025 class Thumb2ITBlockPass : public MachineFunctionPass {
26 bool PreRegAlloc;
27
28 public:
Evan Cheng06e16582009-07-10 01:54:42 +000029 static char ID;
Owen Anderson1f745902010-08-06 00:23:35 +000030 Thumb2ITBlockPass() : MachineFunctionPass(&ID) {}
Evan Cheng06e16582009-07-10 01:54:42 +000031
Evan Chenged338e82009-07-11 07:26:20 +000032 const Thumb2InstrInfo *TII;
Evan Cheng86050dc2010-06-18 23:09:54 +000033 const TargetRegisterInfo *TRI;
Evan Cheng06e16582009-07-10 01:54:42 +000034 ARMFunctionInfo *AFI;
35
36 virtual bool runOnMachineFunction(MachineFunction &Fn);
37
38 virtual const char *getPassName() const {
39 return "Thumb IT blocks insertion pass";
40 }
41
42 private:
Evan Cheng86050dc2010-06-18 23:09:54 +000043 bool MoveCopyOutOfITBlock(MachineInstr *MI,
44 ARMCC::CondCodes CC, ARMCC::CondCodes OCC,
45 SmallSet<unsigned, 4> &Defs,
46 SmallSet<unsigned, 4> &Uses);
Evan Chengd8471242010-06-09 01:46:50 +000047 bool InsertITInstructions(MachineBasicBlock &MBB);
Evan Cheng06e16582009-07-10 01:54:42 +000048 };
49 char Thumb2ITBlockPass::ID = 0;
50}
51
Evan Cheng86050dc2010-06-18 23:09:54 +000052/// TrackDefUses - Tracking what registers are being defined and used by
53/// instructions in the IT block. This also tracks "dependencies", i.e. uses
54/// in the IT block that are defined before the IT instruction.
55static void TrackDefUses(MachineInstr *MI,
56 SmallSet<unsigned, 4> &Defs,
57 SmallSet<unsigned, 4> &Uses,
58 const TargetRegisterInfo *TRI) {
59 SmallVector<unsigned, 4> LocalDefs;
60 SmallVector<unsigned, 4> LocalUses;
61
Evan Chengd8471242010-06-09 01:46:50 +000062 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
63 MachineOperand &MO = MI->getOperand(i);
64 if (!MO.isReg())
65 continue;
66 unsigned Reg = MO.getReg();
Evan Cheng86050dc2010-06-18 23:09:54 +000067 if (!Reg || Reg == ARM::ITSTATE || Reg == ARM::SP)
Evan Chengd8471242010-06-09 01:46:50 +000068 continue;
Evan Cheng86050dc2010-06-18 23:09:54 +000069 if (MO.isUse())
70 LocalUses.push_back(Reg);
Evan Chengd8471242010-06-09 01:46:50 +000071 else
Evan Cheng86050dc2010-06-18 23:09:54 +000072 LocalDefs.push_back(Reg);
Evan Chengd8471242010-06-09 01:46:50 +000073 }
Evan Cheng86050dc2010-06-18 23:09:54 +000074
75 for (unsigned i = 0, e = LocalUses.size(); i != e; ++i) {
76 unsigned Reg = LocalUses[i];
77 Uses.insert(Reg);
78 for (const unsigned *Subreg = TRI->getSubRegisters(Reg);
79 *Subreg; ++Subreg)
80 Uses.insert(*Subreg);
81 }
82
83 for (unsigned i = 0, e = LocalDefs.size(); i != e; ++i) {
84 unsigned Reg = LocalDefs[i];
85 Defs.insert(Reg);
86 for (const unsigned *Subreg = TRI->getSubRegisters(Reg);
87 *Subreg; ++Subreg)
88 Defs.insert(*Subreg);
89 if (Reg == ARM::CPSR)
90 continue;
91 }
92}
93
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +000094static bool isCopy(MachineInstr *MI) {
95 switch (MI->getOpcode()) {
96 default:
97 return false;
98 case ARM::MOVr:
99 case ARM::MOVr_TC:
100 case ARM::tMOVr:
101 case ARM::tMOVgpr2tgpr:
102 case ARM::tMOVtgpr2gpr:
103 case ARM::tMOVgpr2gpr:
104 case ARM::t2MOVr:
105 return true;
106 }
107}
108
Evan Cheng86050dc2010-06-18 23:09:54 +0000109bool
110Thumb2ITBlockPass::MoveCopyOutOfITBlock(MachineInstr *MI,
111 ARMCC::CondCodes CC, ARMCC::CondCodes OCC,
112 SmallSet<unsigned, 4> &Defs,
113 SmallSet<unsigned, 4> &Uses) {
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +0000114 if (!isCopy(MI))
115 return false;
116 // llvm models select's as two-address instructions. That means a copy
117 // is inserted before a t2MOVccr, etc. If the copy is scheduled in
118 // between selects we would end up creating multiple IT blocks.
119 assert(MI->getOperand(0).getSubReg() == 0 &&
120 MI->getOperand(1).getSubReg() == 0 &&
121 "Sub-register indices still around?");
Evan Cheng86050dc2010-06-18 23:09:54 +0000122
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +0000123 unsigned DstReg = MI->getOperand(0).getReg();
124 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng86050dc2010-06-18 23:09:54 +0000125
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +0000126 // First check if it's safe to move it.
127 if (Uses.count(DstReg) || Defs.count(SrcReg))
128 return false;
129
130 // Then peek at the next instruction to see if it's predicated on CC or OCC.
131 // If not, then there is nothing to be gained by moving the copy.
132 MachineBasicBlock::iterator I = MI; ++I;
133 MachineBasicBlock::iterator E = MI->getParent()->end();
134 while (I != E && I->isDebugValue())
135 ++I;
136 if (I != E) {
137 unsigned NPredReg = 0;
138 ARMCC::CondCodes NCC = llvm::getITInstrPredicate(I, NPredReg);
139 if (NCC == CC || NCC == OCC)
140 return true;
Evan Cheng86050dc2010-06-18 23:09:54 +0000141 }
142 return false;
Evan Chengd8471242010-06-09 01:46:50 +0000143}
144
145bool Thumb2ITBlockPass::InsertITInstructions(MachineBasicBlock &MBB) {
Evan Cheng06e16582009-07-10 01:54:42 +0000146 bool Modified = false;
147
Evan Chengd8471242010-06-09 01:46:50 +0000148 SmallSet<unsigned, 4> Defs;
149 SmallSet<unsigned, 4> Uses;
Evan Cheng06e16582009-07-10 01:54:42 +0000150 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
151 while (MBBI != E) {
152 MachineInstr *MI = &*MBBI;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000153 DebugLoc dl = MI->getDebugLoc();
154 unsigned PredReg = 0;
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000155 ARMCC::CondCodes CC = llvm::getITInstrPredicate(MI, PredReg);
Evan Cheng06e16582009-07-10 01:54:42 +0000156 if (CC == ARMCC::AL) {
157 ++MBBI;
158 continue;
159 }
160
Evan Chengd8471242010-06-09 01:46:50 +0000161 Defs.clear();
162 Uses.clear();
Evan Cheng86050dc2010-06-18 23:09:54 +0000163 TrackDefUses(MI, Defs, Uses, TRI);
Evan Chengd8471242010-06-09 01:46:50 +0000164
Evan Cheng06e16582009-07-10 01:54:42 +0000165 // Insert an IT instruction.
Evan Cheng06e16582009-07-10 01:54:42 +0000166 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(ARM::t2IT))
167 .addImm(CC);
Evan Cheng86050dc2010-06-18 23:09:54 +0000168
169 // Add implicit use of ITSTATE to IT block instructions.
170 MI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/,
171 true/*isImp*/, false/*isKill*/));
172
173 MachineInstr *LastITMI = MI;
Evan Chengd8471242010-06-09 01:46:50 +0000174 MachineBasicBlock::iterator InsertPos = MIB;
Evan Cheng06e16582009-07-10 01:54:42 +0000175 ++MBBI;
176
Evan Cheng86050dc2010-06-18 23:09:54 +0000177 // Form IT block.
Evan Cheng06e16582009-07-10 01:54:42 +0000178 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
Evan Chengbc9b7542009-08-15 07:59:10 +0000179 unsigned Mask = 0, Pos = 3;
Sandeep Patel452b54a2009-10-15 22:25:32 +0000180 // Branches, including tricky ones like LDM_RET, need to end an IT
181 // block so check the instruction we just put in the block.
Jim Grosbach8077e762010-06-07 21:48:47 +0000182 for (; MBBI != E && Pos &&
183 (!MI->getDesc().isBranch() && !MI->getDesc().isReturn()) ; ++MBBI) {
184 if (MBBI->isDebugValue())
185 continue;
Evan Chengd8471242010-06-09 01:46:50 +0000186
Evan Chengfd847112009-09-28 20:47:15 +0000187 MachineInstr *NMI = &*MBBI;
Sandeep Patel452b54a2009-10-15 22:25:32 +0000188 MI = NMI;
Evan Chengd8471242010-06-09 01:46:50 +0000189
Evan Chengfd847112009-09-28 20:47:15 +0000190 unsigned NPredReg = 0;
Evan Cheng4d54e5b2010-06-22 01:18:16 +0000191 ARMCC::CondCodes NCC = llvm::getITInstrPredicate(NMI, NPredReg);
Evan Cheng86050dc2010-06-18 23:09:54 +0000192 if (NCC == CC || NCC == OCC) {
Johnny Chenb675e252010-03-17 23:14:23 +0000193 Mask |= (NCC & 1) << Pos;
Evan Cheng86050dc2010-06-18 23:09:54 +0000194 // Add implicit use of ITSTATE.
195 NMI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/,
Jim Grosbache9e3f202010-06-28 04:27:01 +0000196 true/*isImp*/, false/*isKill*/));
Evan Cheng86050dc2010-06-18 23:09:54 +0000197 LastITMI = NMI;
198 } else {
Evan Chengd8471242010-06-09 01:46:50 +0000199 if (NCC == ARMCC::AL &&
Evan Cheng86050dc2010-06-18 23:09:54 +0000200 MoveCopyOutOfITBlock(NMI, CC, OCC, Defs, Uses)) {
201 --MBBI;
202 MBB.remove(NMI);
203 MBB.insert(InsertPos, NMI);
204 ++NumMovedInsts;
205 continue;
Evan Chengd8471242010-06-09 01:46:50 +0000206 }
Evan Cheng06e16582009-07-10 01:54:42 +0000207 break;
Evan Chengd8471242010-06-09 01:46:50 +0000208 }
Evan Cheng86050dc2010-06-18 23:09:54 +0000209 TrackDefUses(NMI, Defs, Uses, TRI);
Evan Chengbc9b7542009-08-15 07:59:10 +0000210 --Pos;
Evan Cheng06e16582009-07-10 01:54:42 +0000211 }
Evan Chengd8471242010-06-09 01:46:50 +0000212
Evan Cheng86050dc2010-06-18 23:09:54 +0000213 // Finalize IT mask.
Evan Chengbc9b7542009-08-15 07:59:10 +0000214 Mask |= (1 << Pos);
Johnny Chenb675e252010-03-17 23:14:23 +0000215 // Tag along (firstcond[0] << 4) with the mask.
216 Mask |= (CC & 1) << 4;
Evan Cheng06e16582009-07-10 01:54:42 +0000217 MIB.addImm(Mask);
Evan Cheng86050dc2010-06-18 23:09:54 +0000218
219 // Last instruction in IT block kills ITSTATE.
220 LastITMI->findRegisterUseOperand(ARM::ITSTATE)->setIsKill();
221
Evan Cheng06e16582009-07-10 01:54:42 +0000222 Modified = true;
223 ++NumITs;
224 }
225
226 return Modified;
227}
228
229bool Thumb2ITBlockPass::runOnMachineFunction(MachineFunction &Fn) {
230 const TargetMachine &TM = Fn.getTarget();
231 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chenged338e82009-07-11 07:26:20 +0000232 TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo());
Evan Cheng86050dc2010-06-18 23:09:54 +0000233 TRI = TM.getRegisterInfo();
Evan Cheng06e16582009-07-10 01:54:42 +0000234
235 if (!AFI->isThumbFunction())
236 return false;
237
238 bool Modified = false;
Evan Chengd8471242010-06-09 01:46:50 +0000239 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; ) {
Evan Cheng06e16582009-07-10 01:54:42 +0000240 MachineBasicBlock &MBB = *MFI;
Evan Chengd8471242010-06-09 01:46:50 +0000241 ++MFI;
Evan Chengdca65392010-07-02 21:07:09 +0000242 Modified |= InsertITInstructions(MBB);
Evan Cheng06e16582009-07-10 01:54:42 +0000243 }
244
Evan Chengdca65392010-07-02 21:07:09 +0000245 if (Modified)
Evan Cheng86050dc2010-06-18 23:09:54 +0000246 AFI->setHasITBlocks(true);
247
Evan Cheng06e16582009-07-10 01:54:42 +0000248 return Modified;
249}
250
Evan Cheng34f8a022009-08-08 02:54:37 +0000251/// createThumb2ITBlockPass - Returns an instance of the Thumb2 IT blocks
Evan Cheng06e16582009-07-10 01:54:42 +0000252/// insertion pass.
Evan Chengdca65392010-07-02 21:07:09 +0000253FunctionPass *llvm::createThumb2ITBlockPass() {
254 return new Thumb2ITBlockPass();
Evan Cheng06e16582009-07-10 01:54:42 +0000255}