blob: d547c962c2dc68574f04f8ccdf93637c3eeb6e04 [file] [log] [blame]
Dan Gohmanbcea8592009-10-10 01:32:21 +00001//==--- InstrEmitter.cpp - Emit MachineInstrs for the SelectionDAG class ---==//
Dan Gohman94b8d7e2008-09-03 16:01:59 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmanbcea8592009-10-10 01:32:21 +000010// This implements the Emit routines for the SelectionDAG class, which creates
11// MachineInstrs based on the decisions of the SelectionDAG instruction
12// selection.
Dan Gohman94b8d7e2008-09-03 16:01:59 +000013//
14//===----------------------------------------------------------------------===//
15
Dan Gohmanbcea8592009-10-10 01:32:21 +000016#define DEBUG_TYPE "instr-emitter"
17#include "InstrEmitter.h"
Evan Chenga8efe282010-03-14 19:56:39 +000018#include "SDNodeDbgValue.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000019#include "llvm/CodeGen/MachineConstantPool.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
23#include "llvm/Target/TargetData.h"
24#include "llvm/Target/TargetMachine.h"
25#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetLowering.h"
27#include "llvm/ADT/Statistic.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000028#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Dan Gohman94b8d7e2008-09-03 16:01:59 +000030#include "llvm/Support/MathExtras.h"
31using namespace llvm;
32
Dan Gohmanbcea8592009-10-10 01:32:21 +000033/// CountResults - The results of target nodes have register or immediate
Chris Lattner29d8f0c2010-12-23 17:24:32 +000034/// operands first, then an optional chain, and optional glue operands (which do
Dan Gohmanbcea8592009-10-10 01:32:21 +000035/// not go into the resulting MachineInstr).
36unsigned InstrEmitter::CountResults(SDNode *Node) {
37 unsigned N = Node->getNumValues();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000038 while (N && Node->getValueType(N - 1) == MVT::Glue)
Dan Gohmanbcea8592009-10-10 01:32:21 +000039 --N;
40 if (N && Node->getValueType(N - 1) == MVT::Other)
41 --N; // Skip over chain result.
42 return N;
43}
44
45/// CountOperands - The inputs to target nodes have any actual inputs first,
Chris Lattner29d8f0c2010-12-23 17:24:32 +000046/// followed by an optional chain operand, then an optional glue operand.
Dan Gohmanbcea8592009-10-10 01:32:21 +000047/// Compute the number of actual operands that will go into the resulting
48/// MachineInstr.
49unsigned InstrEmitter::CountOperands(SDNode *Node) {
50 unsigned N = Node->getNumOperands();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000051 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
Dan Gohmanbcea8592009-10-10 01:32:21 +000052 --N;
53 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
54 --N; // Ignore chain if it exists.
55 return N;
56}
57
Dan Gohman94b8d7e2008-09-03 16:01:59 +000058/// EmitCopyFromReg - Generate machine code for an CopyFromReg node or an
59/// implicit physical register output.
Dan Gohmanbcea8592009-10-10 01:32:21 +000060void InstrEmitter::
Chris Lattner52023122009-06-26 05:39:02 +000061EmitCopyFromReg(SDNode *Node, unsigned ResNo, bool IsClone, bool IsCloned,
62 unsigned SrcReg, DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +000063 unsigned VRBase = 0;
64 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
65 // Just use the input register directly!
66 SDValue Op(Node, ResNo);
67 if (IsClone)
68 VRBaseMap.erase(Op);
69 bool isNew = VRBaseMap.insert(std::make_pair(Op, SrcReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +000070 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +000071 assert(isNew && "Node emitted out of order - early");
72 return;
73 }
74
75 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
76 // the CopyToReg'd destination register instead of creating a new vreg.
77 bool MatchReg = true;
Evan Cheng1cd33272008-09-16 23:12:11 +000078 const TargetRegisterClass *UseRC = NULL;
Jakob Stoklund Olesenc02a6fa2011-06-16 22:50:38 +000079 EVT VT = Node->getValueType(ResNo);
80
81 // Stick to the preferred register classes for legal types.
82 if (TLI->isTypeLegal(VT))
83 UseRC = TLI->getRegClassFor(VT);
84
Evan Chenge57187c2009-01-16 20:57:18 +000085 if (!IsClone && !IsCloned)
86 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
87 UI != E; ++UI) {
88 SDNode *User = *UI;
89 bool Match = true;
Andrew Trick3af7a672011-09-20 03:06:13 +000090 if (User->getOpcode() == ISD::CopyToReg &&
Evan Chenge57187c2009-01-16 20:57:18 +000091 User->getOperand(2).getNode() == Node &&
92 User->getOperand(2).getResNo() == ResNo) {
93 unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
94 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
95 VRBase = DestReg;
96 Match = false;
97 } else if (DestReg != SrcReg)
98 Match = false;
99 } else {
100 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
101 SDValue Op = User->getOperand(i);
102 if (Op.getNode() != Node || Op.getResNo() != ResNo)
103 continue;
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT VT = Node->getValueType(Op.getResNo());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000105 if (VT == MVT::Other || VT == MVT::Glue)
Evan Chenge57187c2009-01-16 20:57:18 +0000106 continue;
107 Match = false;
108 if (User->isMachineOpcode()) {
Evan Chenge837dea2011-06-28 19:10:37 +0000109 const MCInstrDesc &II = TII->get(User->getMachineOpcode());
Chris Lattner2a386882009-07-29 21:36:49 +0000110 const TargetRegisterClass *RC = 0;
111 if (i+II.getNumDefs() < II.getNumOperands())
Evan Cheng15993f82011-06-27 21:26:13 +0000112 RC = TII->getRegClass(II, i+II.getNumDefs(), TRI);
Evan Chenge57187c2009-01-16 20:57:18 +0000113 if (!UseRC)
114 UseRC = RC;
Dan Gohmanf8c73942009-04-13 15:38:05 +0000115 else if (RC) {
Jakob Stoklund Olesene27e1ca2011-09-30 22:18:51 +0000116 const TargetRegisterClass *ComRC =
117 TRI->getCommonSubClass(UseRC, RC);
Jakob Stoklund Olesenf7e8af92009-08-16 17:40:59 +0000118 // If multiple uses expect disjoint register classes, we emit
119 // copies in AddRegisterOperand.
120 if (ComRC)
121 UseRC = ComRC;
Dan Gohmanf8c73942009-04-13 15:38:05 +0000122 }
Evan Chenge57187c2009-01-16 20:57:18 +0000123 }
Evan Cheng1cd33272008-09-16 23:12:11 +0000124 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000125 }
Evan Chenge57187c2009-01-16 20:57:18 +0000126 MatchReg &= Match;
127 if (VRBase)
128 break;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000129 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000130
131 const TargetRegisterClass *SrcRC = 0, *DstRC = 0;
Rafael Espindolad31f9722010-06-29 14:02:34 +0000132 SrcRC = TRI->getMinimalPhysRegClass(SrcReg, VT);
Jakob Stoklund Olesenc02a6fa2011-06-16 22:50:38 +0000133
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000134 // Figure out the register class to create for the destreg.
135 if (VRBase) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000136 DstRC = MRI->getRegClass(VRBase);
Evan Cheng1cd33272008-09-16 23:12:11 +0000137 } else if (UseRC) {
138 assert(UseRC->hasType(VT) && "Incompatible phys register def and uses!");
139 DstRC = UseRC;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000140 } else {
Evan Cheng1cd33272008-09-16 23:12:11 +0000141 DstRC = TLI->getRegClassFor(VT);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000142 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000143
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000144 // If all uses are reading from the src physical register and copying the
145 // register is either impossible or very expensive, then don't create a copy.
146 if (MatchReg && SrcRC->getCopyCost() < 0) {
147 VRBase = SrcReg;
148 } else {
149 // Create the reg, emit the copy.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000150 VRBase = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000151 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
152 VRBase).addReg(SrcReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000153 }
154
155 SDValue Op(Node, ResNo);
156 if (IsClone)
157 VRBaseMap.erase(Op);
158 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000159 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000160 assert(isNew && "Node emitted out of order - early");
161}
162
163/// getDstOfCopyToRegUse - If the only use of the specified result number of
164/// node is a CopyToReg, return its destination register. Return 0 otherwise.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000165unsigned InstrEmitter::getDstOfOnlyCopyToRegUse(SDNode *Node,
166 unsigned ResNo) const {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000167 if (!Node->hasOneUse())
168 return 0;
169
170 SDNode *User = *Node->use_begin();
Andrew Trick3af7a672011-09-20 03:06:13 +0000171 if (User->getOpcode() == ISD::CopyToReg &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000172 User->getOperand(2).getNode() == Node &&
173 User->getOperand(2).getResNo() == ResNo) {
174 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
175 if (TargetRegisterInfo::isVirtualRegister(Reg))
176 return Reg;
177 }
178 return 0;
179}
180
Dan Gohmanbcea8592009-10-10 01:32:21 +0000181void InstrEmitter::CreateVirtualRegisters(SDNode *Node, MachineInstr *MI,
Evan Chenge837dea2011-06-28 19:10:37 +0000182 const MCInstrDesc &II,
Evan Chenge57187c2009-01-16 20:57:18 +0000183 bool IsClone, bool IsCloned,
Evan Cheng5c3c5a42009-01-09 22:44:02 +0000184 DenseMap<SDValue, unsigned> &VRBaseMap) {
Chris Lattner518bb532010-02-09 19:54:29 +0000185 assert(Node->getMachineOpcode() != TargetOpcode::IMPLICIT_DEF &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000186 "IMPLICIT_DEF should have been handled as a special case elsewhere!");
187
188 for (unsigned i = 0; i < II.getNumDefs(); ++i) {
189 // If the specific node value is only used by a CopyToReg and the dest reg
Dan Gohmanf8c73942009-04-13 15:38:05 +0000190 // is a vreg in the same register class, use the CopyToReg'd destination
191 // register instead of creating a new vreg.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000192 unsigned VRBase = 0;
Evan Cheng15993f82011-06-27 21:26:13 +0000193 const TargetRegisterClass *RC = TII->getRegClass(II, i, TRI);
Evan Cheng8955e932009-07-11 01:06:50 +0000194 if (II.OpInfo[i].isOptionalDef()) {
195 // Optional def must be a physical register.
196 unsigned NumResults = CountResults(Node);
197 VRBase = cast<RegisterSDNode>(Node->getOperand(i-NumResults))->getReg();
198 assert(TargetRegisterInfo::isPhysicalRegister(VRBase));
199 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
200 }
Evan Chenge57187c2009-01-16 20:57:18 +0000201
Evan Cheng8955e932009-07-11 01:06:50 +0000202 if (!VRBase && !IsClone && !IsCloned)
Evan Chenge57187c2009-01-16 20:57:18 +0000203 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
204 UI != E; ++UI) {
205 SDNode *User = *UI;
Andrew Trick3af7a672011-09-20 03:06:13 +0000206 if (User->getOpcode() == ISD::CopyToReg &&
Evan Chenge57187c2009-01-16 20:57:18 +0000207 User->getOperand(2).getNode() == Node &&
208 User->getOperand(2).getResNo() == i) {
209 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
210 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000211 const TargetRegisterClass *RegRC = MRI->getRegClass(Reg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000212 if (RegRC == RC) {
213 VRBase = Reg;
214 MI->addOperand(MachineOperand::CreateReg(Reg, true));
215 break;
216 }
Evan Chenge57187c2009-01-16 20:57:18 +0000217 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000218 }
219 }
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000220
221 // Create the result registers for this node and add the result regs to
222 // the machine instruction.
223 if (VRBase == 0) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000224 assert(RC && "Isn't a register operand!");
Dan Gohmanbcea8592009-10-10 01:32:21 +0000225 VRBase = MRI->createVirtualRegister(RC);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000226 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
227 }
228
229 SDValue Op(Node, i);
Evan Cheng5c3c5a42009-01-09 22:44:02 +0000230 if (IsClone)
231 VRBaseMap.erase(Op);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000232 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000233 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000234 assert(isNew && "Node emitted out of order - early");
235 }
236}
237
238/// getVR - Return the virtual register corresponding to the specified result
239/// of the specified node.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000240unsigned InstrEmitter::getVR(SDValue Op,
241 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000242 if (Op.isMachineOpcode() &&
Chris Lattner518bb532010-02-09 19:54:29 +0000243 Op.getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000244 // Add an IMPLICIT_DEF instruction before every use.
245 unsigned VReg = getDstOfOnlyCopyToRegUse(Op.getNode(), Op.getResNo());
Evan Chenge837dea2011-06-28 19:10:37 +0000246 // IMPLICIT_DEF can produce any type of result so its MCInstrDesc
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000247 // does not include operand register class info.
248 if (!VReg) {
249 const TargetRegisterClass *RC = TLI->getRegClassFor(Op.getValueType());
Dan Gohmanbcea8592009-10-10 01:32:21 +0000250 VReg = MRI->createVirtualRegister(RC);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000251 }
Dan Gohman3cd26a22010-07-10 13:55:45 +0000252 BuildMI(*MBB, InsertPos, Op.getDebugLoc(),
Chris Lattner518bb532010-02-09 19:54:29 +0000253 TII->get(TargetOpcode::IMPLICIT_DEF), VReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000254 return VReg;
255 }
256
257 DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op);
258 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
259 return I->second;
260}
261
Bill Wendlingc0407192010-08-30 04:36:50 +0000262
Dan Gohmanf8c73942009-04-13 15:38:05 +0000263/// AddRegisterOperand - Add the specified register as an operand to the
264/// specified machine instr. Insert register copies if the register is
265/// not in the required register class.
266void
Dan Gohmanbcea8592009-10-10 01:32:21 +0000267InstrEmitter::AddRegisterOperand(MachineInstr *MI, SDValue Op,
268 unsigned IIOpNum,
Evan Chenge837dea2011-06-28 19:10:37 +0000269 const MCInstrDesc *II,
Evan Chengbfcb3052010-03-25 01:38:16 +0000270 DenseMap<SDValue, unsigned> &VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000271 bool IsDebug, bool IsClone, bool IsCloned) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 assert(Op.getValueType() != MVT::Other &&
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000273 Op.getValueType() != MVT::Glue &&
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000274 "Chain and glue operands should occur at end of operand list!");
Dan Gohmanf8c73942009-04-13 15:38:05 +0000275 // Get/emit the operand.
276 unsigned VReg = getVR(Op, VRBaseMap);
277 assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
278
Evan Chenge837dea2011-06-28 19:10:37 +0000279 const MCInstrDesc &MCID = MI->getDesc();
280 bool isOptDef = IIOpNum < MCID.getNumOperands() &&
281 MCID.OpInfo[IIOpNum].isOptionalDef();
Dan Gohmanf8c73942009-04-13 15:38:05 +0000282
283 // If the instruction requires a register in a different class, create
Jakob Stoklund Olesen08f5cdf2011-09-22 21:39:34 +0000284 // a new virtual register and copy the value into it, but first attempt to
285 // shrink VReg's register class within reason. For example, if VReg == GR32
286 // and II requires a GR32_NOSP, just constrain VReg to GR32_NOSP.
287 const unsigned MinRCSize = 4;
Dan Gohmanf8c73942009-04-13 15:38:05 +0000288 if (II) {
Chris Lattner2a386882009-07-29 21:36:49 +0000289 const TargetRegisterClass *DstRC = 0;
290 if (IIOpNum < II->getNumOperands())
Evan Cheng15993f82011-06-27 21:26:13 +0000291 DstRC = TII->getRegClass(*II, IIOpNum, TRI);
Evan Chenge837dea2011-06-28 19:10:37 +0000292 assert((DstRC || (MCID.isVariadic() && IIOpNum >= MCID.getNumOperands())) &&
Dan Gohmanf8c73942009-04-13 15:38:05 +0000293 "Don't have operand info for this instruction!");
Jakob Stoklund Olesen08f5cdf2011-09-22 21:39:34 +0000294 if (DstRC && !MRI->constrainRegClass(VReg, DstRC, MinRCSize)) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000295 unsigned NewVReg = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000296 BuildMI(*MBB, InsertPos, Op.getNode()->getDebugLoc(),
297 TII->get(TargetOpcode::COPY), NewVReg).addReg(VReg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000298 VReg = NewVReg;
299 }
300 }
301
Dan Gohman47bd03b2010-04-30 00:08:21 +0000302 // If this value has only one use, that use is a kill. This is a
Dan Gohman9d7019f2010-05-11 21:59:14 +0000303 // conservative approximation. InstrEmitter does trivial coalescing
304 // with CopyFromReg nodes, so don't emit kill flags for them.
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000305 // Avoid kill flags on Schedule cloned nodes, since there will be
306 // multiple uses.
Dan Gohman9d7019f2010-05-11 21:59:14 +0000307 // Tied operands are never killed, so we need to check that. And that
308 // means we need to determine the index of the operand.
309 bool isKill = Op.hasOneUse() &&
310 Op.getNode()->getOpcode() != ISD::CopyFromReg &&
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000311 !IsDebug &&
312 !(IsClone || IsCloned);
Dan Gohman9d7019f2010-05-11 21:59:14 +0000313 if (isKill) {
314 unsigned Idx = MI->getNumOperands();
315 while (Idx > 0 &&
316 MI->getOperand(Idx-1).isReg() && MI->getOperand(Idx-1).isImplicit())
317 --Idx;
Evan Chenge837dea2011-06-28 19:10:37 +0000318 bool isTied = MI->getDesc().getOperandConstraint(Idx, MCOI::TIED_TO) != -1;
Dan Gohman9d7019f2010-05-11 21:59:14 +0000319 if (isTied)
320 isKill = false;
321 }
Dan Gohman47bd03b2010-04-30 00:08:21 +0000322
Evan Chengbfcb3052010-03-25 01:38:16 +0000323 MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef,
Dan Gohman47bd03b2010-04-30 00:08:21 +0000324 false/*isImp*/, isKill,
Evan Chengbfcb3052010-03-25 01:38:16 +0000325 false/*isDead*/, false/*isUndef*/,
326 false/*isEarlyClobber*/,
327 0/*SubReg*/, IsDebug));
Dan Gohmanf8c73942009-04-13 15:38:05 +0000328}
329
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000330/// AddOperand - Add the specified operand to the specified machine instr. II
331/// specifies the instruction information for the node, and IIOpNum is the
Andrew Trick3af7a672011-09-20 03:06:13 +0000332/// operand number (in the II) that we are adding. IIOpNum and II are used for
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000333/// assertions only.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000334void InstrEmitter::AddOperand(MachineInstr *MI, SDValue Op,
335 unsigned IIOpNum,
Evan Chenge837dea2011-06-28 19:10:37 +0000336 const MCInstrDesc *II,
Evan Chengbfcb3052010-03-25 01:38:16 +0000337 DenseMap<SDValue, unsigned> &VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000338 bool IsDebug, bool IsClone, bool IsCloned) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000339 if (Op.isMachineOpcode()) {
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000340 AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap,
341 IsDebug, IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000342 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerd8429622009-09-08 23:05:44 +0000343 MI->addOperand(MachineOperand::CreateImm(C->getSExtValue()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000344 } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) {
Dan Gohman4fbd7962008-09-12 18:08:03 +0000345 const ConstantFP *CFP = F->getConstantFPValue();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000346 MI->addOperand(MachineOperand::CreateFPImm(CFP));
347 } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) {
Bill Wendlingc0407192010-08-30 04:36:50 +0000348 MI->addOperand(MachineOperand::CreateReg(R->getReg(), false));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000349 } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) {
Chris Lattner6ec66db2009-06-26 05:52:14 +0000350 MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(), TGA->getOffset(),
351 TGA->getTargetFlags()));
Dan Gohmanf8c73942009-04-13 15:38:05 +0000352 } else if (BasicBlockSDNode *BBNode = dyn_cast<BasicBlockSDNode>(Op)) {
353 MI->addOperand(MachineOperand::CreateMBB(BBNode->getBasicBlock()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000354 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
355 MI->addOperand(MachineOperand::CreateFI(FI->getIndex()));
356 } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) {
Chris Lattner6ec66db2009-06-26 05:52:14 +0000357 MI->addOperand(MachineOperand::CreateJTI(JT->getIndex(),
358 JT->getTargetFlags()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000359 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) {
360 int Offset = CP->getOffset();
361 unsigned Align = CP->getAlignment();
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000362 Type *Type = CP->getType();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000363 // MachineConstantPool wants an explicit alignment.
364 if (Align == 0) {
Dan Gohmanbcea8592009-10-10 01:32:21 +0000365 Align = TM->getTargetData()->getPrefTypeAlignment(Type);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000366 if (Align == 0) {
367 // Alignment of vector types. FIXME!
Dan Gohmanbcea8592009-10-10 01:32:21 +0000368 Align = TM->getTargetData()->getTypeAllocSize(Type);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000369 }
370 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000371
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000372 unsigned Idx;
Dan Gohmanbcea8592009-10-10 01:32:21 +0000373 MachineConstantPool *MCP = MF->getConstantPool();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000374 if (CP->isMachineConstantPoolEntry())
Dan Gohmanbcea8592009-10-10 01:32:21 +0000375 Idx = MCP->getConstantPoolIndex(CP->getMachineCPVal(), Align);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000376 else
Dan Gohmanbcea8592009-10-10 01:32:21 +0000377 Idx = MCP->getConstantPoolIndex(CP->getConstVal(), Align);
Chris Lattner6ec66db2009-06-26 05:52:14 +0000378 MI->addOperand(MachineOperand::CreateCPI(Idx, Offset,
379 CP->getTargetFlags()));
Bill Wendling056292f2008-09-16 21:48:12 +0000380 } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) {
Daniel Dunbar31e2c7b2009-09-01 22:06:46 +0000381 MI->addOperand(MachineOperand::CreateES(ES->getSymbol(),
Chris Lattner6ec66db2009-06-26 05:52:14 +0000382 ES->getTargetFlags()));
Dan Gohman8c2b5252009-10-30 01:27:03 +0000383 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op)) {
Dan Gohman29cbade2009-11-20 23:18:13 +0000384 MI->addOperand(MachineOperand::CreateBA(BA->getBlockAddress(),
385 BA->getTargetFlags()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000386 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 assert(Op.getValueType() != MVT::Other &&
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000388 Op.getValueType() != MVT::Glue &&
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000389 "Chain and glue operands should occur at end of operand list!");
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000390 AddRegisterOperand(MI, Op, IIOpNum, II, VRBaseMap,
391 IsDebug, IsClone, IsCloned);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000392 }
393}
394
Dan Gohmanf8c73942009-04-13 15:38:05 +0000395/// getSuperRegisterRegClass - Returns the register class of a superreg A whose
396/// "SubIdx"'th sub-register class is the specified register class and whose
397/// type matches the specified type.
398static const TargetRegisterClass*
399getSuperRegisterRegClass(const TargetRegisterClass *TRC,
Owen Andersone50ed302009-08-10 22:56:29 +0000400 unsigned SubIdx, EVT VT) {
Dan Gohmanf8c73942009-04-13 15:38:05 +0000401 // Pick the register class of the superegister for this type
402 for (TargetRegisterInfo::regclass_iterator I = TRC->superregclasses_begin(),
403 E = TRC->superregclasses_end(); I != E; ++I)
Jakob Stoklund Olesenfa4677b2009-04-28 16:34:09 +0000404 if ((*I)->hasType(VT) && (*I)->getSubRegisterRegClass(SubIdx) == TRC)
Dan Gohmanf8c73942009-04-13 15:38:05 +0000405 return *I;
406 assert(false && "Couldn't find the register class");
407 return 0;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000408}
409
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000410/// EmitSubregNode - Generate machine code for subreg nodes.
411///
Andrew Trick3af7a672011-09-20 03:06:13 +0000412void InstrEmitter::EmitSubregNode(SDNode *Node,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000413 DenseMap<SDValue, unsigned> &VRBaseMap,
414 bool IsClone, bool IsCloned) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000415 unsigned VRBase = 0;
416 unsigned Opc = Node->getMachineOpcode();
Andrew Trick3af7a672011-09-20 03:06:13 +0000417
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000418 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
419 // the CopyToReg'd destination register instead of creating a new vreg.
420 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
421 UI != E; ++UI) {
422 SDNode *User = *UI;
Andrew Trick3af7a672011-09-20 03:06:13 +0000423 if (User->getOpcode() == ISD::CopyToReg &&
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000424 User->getOperand(2).getNode() == Node) {
425 unsigned DestReg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
426 if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
427 VRBase = DestReg;
428 break;
429 }
430 }
431 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000432
Chris Lattner518bb532010-02-09 19:54:29 +0000433 if (Opc == TargetOpcode::EXTRACT_SUBREG) {
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000434 // EXTRACT_SUBREG is lowered as %dst = COPY %src:sub
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000435 unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000436
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000437 // Figure out the register class to create for the destreg.
Dan Gohmanf8c73942009-04-13 15:38:05 +0000438 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Evan Cheng0b71d392011-01-05 23:06:49 +0000439 MachineInstr *DefMI = MRI->getVRegDef(VReg);
440 unsigned SrcReg, DstReg, DefSubIdx;
441 if (DefMI &&
442 TII->isCoalescableExtInstr(*DefMI, SrcReg, DstReg, DefSubIdx) &&
443 SubIdx == DefSubIdx) {
444 // Optimize these:
445 // r1025 = s/zext r1024, 4
446 // r1026 = extract_subreg r1025, 4
447 // to a copy
448 // r1026 = copy r1024
449 const TargetRegisterClass *TRC = MRI->getRegClass(SrcReg);
450 VRBase = MRI->createVirtualRegister(TRC);
451 BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
452 TII->get(TargetOpcode::COPY), VRBase).addReg(SrcReg);
453 } else {
454 const TargetRegisterClass *TRC = MRI->getRegClass(VReg);
455 const TargetRegisterClass *SRC = TRC->getSubRegisterRegClass(SubIdx);
456 assert(SRC && "Invalid subregister index in EXTRACT_SUBREG");
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000457
Evan Cheng0b71d392011-01-05 23:06:49 +0000458 // Figure out the register class to create for the destreg.
459 // Note that if we're going to directly use an existing register,
460 // it must be precisely the required class, and not a subclass
461 // thereof.
462 if (VRBase == 0 || SRC != MRI->getRegClass(VRBase)) {
463 // Create the reg
464 assert(SRC && "Couldn't find source register class");
465 VRBase = MRI->createVirtualRegister(SRC);
466 }
467
468 // Create the extract_subreg machine instruction.
469 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(),
470 TII->get(TargetOpcode::COPY), VRBase);
471
472 // Add source, and subreg index
473 AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap, /*IsDebug=*/false,
474 IsClone, IsCloned);
475 assert(TargetRegisterInfo::isVirtualRegister(MI->getOperand(1).getReg())&&
476 "Cannot yet extract from physregs");
477 MI->getOperand(1).setSubReg(SubIdx);
478 MBB->insert(InsertPos, MI);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000479 }
Chris Lattner518bb532010-02-09 19:54:29 +0000480 } else if (Opc == TargetOpcode::INSERT_SUBREG ||
481 Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000482 SDValue N0 = Node->getOperand(0);
483 SDValue N1 = Node->getOperand(1);
484 SDValue N2 = Node->getOperand(2);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000485 unsigned SubReg = getVR(N1, VRBaseMap);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000486 unsigned SubIdx = cast<ConstantSDNode>(N2)->getZExtValue();
Dan Gohmanbcea8592009-10-10 01:32:21 +0000487 const TargetRegisterClass *TRC = MRI->getRegClass(SubReg);
Dan Gohman5ec3b422009-04-14 22:17:14 +0000488 const TargetRegisterClass *SRC =
Evan Chengba609c82010-05-04 00:22:40 +0000489 getSuperRegisterRegClass(TRC, SubIdx, Node->getValueType(0));
Dan Gohman5ec3b422009-04-14 22:17:14 +0000490
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000491 // Figure out the register class to create for the destreg.
Dan Gohman5ec3b422009-04-14 22:17:14 +0000492 // Note that if we're going to directly use an existing register,
493 // it must be precisely the required class, and not a subclass
494 // thereof.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000495 if (VRBase == 0 || SRC != MRI->getRegClass(VRBase)) {
Dan Gohman5ec3b422009-04-14 22:17:14 +0000496 // Create the reg
497 assert(SRC && "Couldn't find source register class");
Dan Gohmanbcea8592009-10-10 01:32:21 +0000498 VRBase = MRI->createVirtualRegister(SRC);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000499 }
Dan Gohman5ec3b422009-04-14 22:17:14 +0000500
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000501 // Create the insert_subreg or subreg_to_reg machine instruction.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000502 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), TII->get(Opc));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000503 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Andrew Trick3af7a672011-09-20 03:06:13 +0000504
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000505 // If creating a subreg_to_reg, then the first input operand
506 // is an implicit value immediate, otherwise it's a register
Chris Lattner518bb532010-02-09 19:54:29 +0000507 if (Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000508 const ConstantSDNode *SD = cast<ConstantSDNode>(N0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000509 MI->addOperand(MachineOperand::CreateImm(SD->getZExtValue()));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000510 } else
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000511 AddOperand(MI, N0, 0, 0, VRBaseMap, /*IsDebug=*/false,
512 IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000513 // Add the subregster being inserted
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000514 AddOperand(MI, N1, 0, 0, VRBaseMap, /*IsDebug=*/false,
515 IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000516 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Dan Gohmanbcea8592009-10-10 01:32:21 +0000517 MBB->insert(InsertPos, MI);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000518 } else
Torok Edwinc23197a2009-07-14 16:55:14 +0000519 llvm_unreachable("Node is not insert_subreg, extract_subreg, or subreg_to_reg");
Andrew Trick3af7a672011-09-20 03:06:13 +0000520
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000521 SDValue Op(Node, 0);
522 bool isNew = VRBaseMap.insert(std::make_pair(Op, VRBase)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000523 (void)isNew; // Silence compiler warning.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000524 assert(isNew && "Node emitted out of order - early");
525}
526
Dan Gohman88c7af02009-04-13 21:06:25 +0000527/// EmitCopyToRegClassNode - Generate machine code for COPY_TO_REGCLASS nodes.
528/// COPY_TO_REGCLASS is just a normal copy, except that the destination
Dan Gohmanf8c73942009-04-13 15:38:05 +0000529/// register is constrained to be in a particular register class.
530///
531void
Dan Gohmanbcea8592009-10-10 01:32:21 +0000532InstrEmitter::EmitCopyToRegClassNode(SDNode *Node,
533 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohmanf8c73942009-04-13 15:38:05 +0000534 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000535
Dan Gohmanf8c73942009-04-13 15:38:05 +0000536 // Create the new VReg in the destination class and emit a copy.
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000537 unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
538 const TargetRegisterClass *DstRC = TRI->getRegClass(DstRCIdx);
Dan Gohmanbcea8592009-10-10 01:32:21 +0000539 unsigned NewVReg = MRI->createVirtualRegister(DstRC);
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000540 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
541 NewVReg).addReg(VReg);
Dan Gohmanf8c73942009-04-13 15:38:05 +0000542
543 SDValue Op(Node, 0);
544 bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000545 (void)isNew; // Silence compiler warning.
Dan Gohmanf8c73942009-04-13 15:38:05 +0000546 assert(isNew && "Node emitted out of order - early");
547}
548
Evan Chengba609c82010-05-04 00:22:40 +0000549/// EmitRegSequence - Generate machine code for REG_SEQUENCE nodes.
550///
551void InstrEmitter::EmitRegSequence(SDNode *Node,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000552 DenseMap<SDValue, unsigned> &VRBaseMap,
553 bool IsClone, bool IsCloned) {
Owen Anderson1300f302011-06-16 18:17:13 +0000554 unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue();
555 const TargetRegisterClass *RC = TRI->getRegClass(DstRCIdx);
Evan Chengba609c82010-05-04 00:22:40 +0000556 unsigned NewVReg = MRI->createVirtualRegister(RC);
557 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(),
558 TII->get(TargetOpcode::REG_SEQUENCE), NewVReg);
559 unsigned NumOps = Node->getNumOperands();
Owen Anderson1300f302011-06-16 18:17:13 +0000560 assert((NumOps & 1) == 1 &&
561 "REG_SEQUENCE must have an odd number of operands!");
Evan Chenge837dea2011-06-28 19:10:37 +0000562 const MCInstrDesc &II = TII->get(TargetOpcode::REG_SEQUENCE);
Owen Anderson1300f302011-06-16 18:17:13 +0000563 for (unsigned i = 1; i != NumOps; ++i) {
Evan Chengba609c82010-05-04 00:22:40 +0000564 SDValue Op = Node->getOperand(i);
Owen Anderson1300f302011-06-16 18:17:13 +0000565 if ((i & 1) == 0) {
Evan Chengba609c82010-05-04 00:22:40 +0000566 unsigned SubIdx = cast<ConstantSDNode>(Op)->getZExtValue();
567 unsigned SubReg = getVR(Node->getOperand(i-1), VRBaseMap);
Evan Cheng60ffa942010-05-10 23:08:19 +0000568 const TargetRegisterClass *TRC = MRI->getRegClass(SubReg);
569 const TargetRegisterClass *SRC =
Evan Cheng27e48402010-05-18 20:03:28 +0000570 TRI->getMatchingSuperRegClass(RC, TRC, SubIdx);
Bob Wilson495de3b2010-12-17 01:21:12 +0000571 if (SRC && SRC != RC) {
Evan Cheng27e48402010-05-18 20:03:28 +0000572 MRI->setRegClass(NewVReg, SRC);
Evan Cheng5012f9b2010-05-18 20:07:47 +0000573 RC = SRC;
574 }
Evan Chengba609c82010-05-04 00:22:40 +0000575 }
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000576 AddOperand(MI, Op, i+1, &II, VRBaseMap, /*IsDebug=*/false,
577 IsClone, IsCloned);
Evan Chengba609c82010-05-04 00:22:40 +0000578 }
579
580 MBB->insert(InsertPos, MI);
581 SDValue Op(Node, 0);
582 bool isNew = VRBaseMap.insert(std::make_pair(Op, NewVReg)).second;
Jeffrey Yasskin8e68c382010-12-23 00:58:24 +0000583 (void)isNew; // Silence compiler warning.
Evan Chengba609c82010-05-04 00:22:40 +0000584 assert(isNew && "Node emitted out of order - early");
585}
586
Evan Chengbfcb3052010-03-25 01:38:16 +0000587/// EmitDbgValue - Generate machine instruction for a dbg_value node.
588///
Dan Gohman891ff8f2010-04-30 19:35:33 +0000589MachineInstr *
590InstrEmitter::EmitDbgValue(SDDbgValue *SD,
591 DenseMap<SDValue, unsigned> &VRBaseMap) {
Evan Chengbfcb3052010-03-25 01:38:16 +0000592 uint64_t Offset = SD->getOffset();
593 MDNode* MDPtr = SD->getMDPtr();
594 DebugLoc DL = SD->getDebugLoc();
595
Dale Johannesenf822e732010-04-25 21:33:54 +0000596 if (SD->getKind() == SDDbgValue::FRAMEIX) {
597 // Stack address; this needs to be lowered in target-dependent fashion.
598 // EmitTargetCodeForFrameDebugValue is responsible for allocation.
599 unsigned FrameIx = SD->getFrameIx();
Evan Cheng962021b2010-04-26 07:38:55 +0000600 return TII->emitFrameIndexDebugValue(*MF, FrameIx, Offset, MDPtr, DL);
Dale Johannesenf822e732010-04-25 21:33:54 +0000601 }
602 // Otherwise, we're going to create an instruction here.
Evan Chenge837dea2011-06-28 19:10:37 +0000603 const MCInstrDesc &II = TII->get(TargetOpcode::DBG_VALUE);
Evan Chengbfcb3052010-03-25 01:38:16 +0000604 MachineInstrBuilder MIB = BuildMI(*MF, DL, II);
605 if (SD->getKind() == SDDbgValue::SDNODE) {
Dale Johannesenc4d7b142010-04-06 21:59:56 +0000606 SDNode *Node = SD->getSDNode();
607 SDValue Op = SDValue(Node, SD->getResNo());
608 // It's possible we replaced this SDNode with other(s) and therefore
609 // didn't generate code for it. It's better to catch these cases where
610 // they happen and transfer the debug info, but trying to guarantee that
611 // in all cases would be very fragile; this is a safeguard for any
612 // that were missed.
613 DenseMap<SDValue, unsigned>::iterator I = VRBaseMap.find(Op);
614 if (I==VRBaseMap.end())
615 MIB.addReg(0U); // undef
616 else
617 AddOperand(&*MIB, Op, (*MIB).getNumOperands(), &II, VRBaseMap,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000618 /*IsDebug=*/true, /*IsClone=*/false, /*IsCloned=*/false);
Evan Chengbfcb3052010-03-25 01:38:16 +0000619 } else if (SD->getKind() == SDDbgValue::CONST) {
Dan Gohman46510a72010-04-15 01:51:59 +0000620 const Value *V = SD->getConst();
621 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Devang Patel8594d422011-06-24 20:46:11 +0000622 if (CI->getBitWidth() > 64)
623 MIB.addCImm(CI);
Dan Gohman4ce86f42010-05-07 22:19:08 +0000624 else
625 MIB.addImm(CI->getSExtValue());
Dan Gohman46510a72010-04-15 01:51:59 +0000626 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Evan Chengbfcb3052010-03-25 01:38:16 +0000627 MIB.addFPImm(CF);
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000628 } else {
629 // Could be an Undef. In any case insert an Undef so we can see what we
630 // dropped.
Evan Chengbfcb3052010-03-25 01:38:16 +0000631 MIB.addReg(0U);
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000632 }
Dale Johannesen06a26632010-03-06 00:03:23 +0000633 } else {
634 // Insert an Undef so we can see what we dropped.
Evan Chengbfcb3052010-03-25 01:38:16 +0000635 MIB.addReg(0U);
Dale Johannesen06a26632010-03-06 00:03:23 +0000636 }
Evan Chengbfcb3052010-03-25 01:38:16 +0000637
638 MIB.addImm(Offset).addMetadata(MDPtr);
639 return &*MIB;
Dale Johannesen06a26632010-03-06 00:03:23 +0000640}
641
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000642/// EmitMachineNode - Generate machine code for a target-specific node and
643/// needed dependencies.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000644///
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000645void InstrEmitter::
646EmitMachineNode(SDNode *Node, bool IsClone, bool IsCloned,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000647 DenseMap<SDValue, unsigned> &VRBaseMap) {
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000648 unsigned Opc = Node->getMachineOpcode();
Andrew Trick3af7a672011-09-20 03:06:13 +0000649
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000650 // Handle subreg insert/extract specially
Andrew Trick3af7a672011-09-20 03:06:13 +0000651 if (Opc == TargetOpcode::EXTRACT_SUBREG ||
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000652 Opc == TargetOpcode::INSERT_SUBREG ||
653 Opc == TargetOpcode::SUBREG_TO_REG) {
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000654 EmitSubregNode(Node, VRBaseMap, IsClone, IsCloned);
Chris Lattnerd41952d2010-03-24 23:41:19 +0000655 return;
656 }
657
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000658 // Handle COPY_TO_REGCLASS specially.
659 if (Opc == TargetOpcode::COPY_TO_REGCLASS) {
660 EmitCopyToRegClassNode(Node, VRBaseMap);
661 return;
662 }
663
Evan Chengba609c82010-05-04 00:22:40 +0000664 // Handle REG_SEQUENCE specially.
665 if (Opc == TargetOpcode::REG_SEQUENCE) {
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000666 EmitRegSequence(Node, VRBaseMap, IsClone, IsCloned);
Evan Chengba609c82010-05-04 00:22:40 +0000667 return;
668 }
669
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000670 if (Opc == TargetOpcode::IMPLICIT_DEF)
671 // We want a unique VR for each IMPLICIT_DEF use.
672 return;
Andrew Trick3af7a672011-09-20 03:06:13 +0000673
Evan Chenge837dea2011-06-28 19:10:37 +0000674 const MCInstrDesc &II = TII->get(Opc);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000675 unsigned NumResults = CountResults(Node);
676 unsigned NodeOperands = CountOperands(Node);
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000677 bool HasPhysRegOuts = NumResults > II.getNumDefs() && II.getImplicitDefs()!=0;
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000678#ifndef NDEBUG
679 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000680 if (II.isVariadic())
681 assert(NumMIOperands >= II.getNumOperands() &&
682 "Too few operands for a variadic node!");
683 else
684 assert(NumMIOperands >= II.getNumOperands() &&
685 NumMIOperands <= II.getNumOperands()+II.getNumImplicitDefs() &&
686 "#operands for dag node doesn't match .td file!");
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000687#endif
688
689 // Create the new machine instruction.
690 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(), II);
Dan Gohmandb497122010-06-18 23:28:01 +0000691
692 // The MachineInstr constructor adds implicit-def operands. Scan through
693 // these to determine which are dead.
694 if (MI->getNumOperands() != 0 &&
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000695 Node->getValueType(Node->getNumValues()-1) == MVT::Glue) {
Dan Gohmandb497122010-06-18 23:28:01 +0000696 // First, collect all used registers.
697 SmallVector<unsigned, 8> UsedRegs;
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000698 for (SDNode *F = Node->getGluedUser(); F; F = F->getGluedUser())
Dan Gohmandb497122010-06-18 23:28:01 +0000699 if (F->getOpcode() == ISD::CopyFromReg)
700 UsedRegs.push_back(cast<RegisterSDNode>(F->getOperand(1))->getReg());
701 else {
702 // Collect declared implicit uses.
Evan Chenge837dea2011-06-28 19:10:37 +0000703 const MCInstrDesc &MCID = TII->get(F->getMachineOpcode());
704 UsedRegs.append(MCID.getImplicitUses(),
705 MCID.getImplicitUses() + MCID.getNumImplicitUses());
Dan Gohmandb497122010-06-18 23:28:01 +0000706 // In addition to declared implicit uses, we must also check for
707 // direct RegisterSDNode operands.
708 for (unsigned i = 0, e = F->getNumOperands(); i != e; ++i)
709 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(F->getOperand(i))) {
710 unsigned Reg = R->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000711 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Dan Gohmandb497122010-06-18 23:28:01 +0000712 UsedRegs.push_back(Reg);
713 }
714 }
715 // Then mark unused registers as dead.
716 MI->setPhysRegsDeadExcept(UsedRegs, *TRI);
717 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000718
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000719 // Add result register values for things that are defined by this
720 // instruction.
721 if (NumResults)
722 CreateVirtualRegisters(Node, MI, II, IsClone, IsCloned, VRBaseMap);
Andrew Trick3af7a672011-09-20 03:06:13 +0000723
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000724 // Emit all of the actual operands of this instruction, adding them to the
725 // instruction as appropriate.
726 bool HasOptPRefs = II.getNumDefs() > NumResults;
727 assert((!HasOptPRefs || !HasPhysRegOuts) &&
728 "Unable to cope with optional defs and phys regs defs!");
729 unsigned NumSkip = HasOptPRefs ? II.getNumDefs() - NumResults : 0;
730 for (unsigned i = NumSkip; i != NodeOperands; ++i)
731 AddOperand(MI, Node->getOperand(i), i-NumSkip+II.getNumDefs(), &II,
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000732 VRBaseMap, /*IsDebug=*/false, IsClone, IsCloned);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000733
734 // Transfer all of the memory reference descriptions of this instruction.
735 MI->setMemRefs(cast<MachineSDNode>(Node)->memoperands_begin(),
736 cast<MachineSDNode>(Node)->memoperands_end());
737
Dan Gohman14152b42010-07-06 20:24:04 +0000738 // Insert the instruction into position in the block. This needs to
739 // happen before any custom inserter hook is called so that the
740 // hook knows where in the block to insert the replacement code.
741 MBB->insert(InsertPos, MI);
742
Eric Christopherbece0482010-12-08 22:21:42 +0000743 // Additional results must be physical register defs.
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000744 if (HasPhysRegOuts) {
745 for (unsigned i = II.getNumDefs(); i < NumResults; ++i) {
746 unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()];
747 if (Node->hasAnyUseOfValue(i))
748 EmitCopyFromReg(Node, i, IsClone, IsCloned, Reg, VRBaseMap);
749 // If there are no uses, mark the register as dead now, so that
750 // MachineLICM/Sink can see that it's dead. Don't do this if the
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000751 // node has a Glue value, for the benefit of targets still using
752 // Glue for values in physregs.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000753 else if (Node->getValueType(Node->getNumValues()-1) != MVT::Glue)
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000754 MI->addRegisterDead(Reg, TRI);
755 }
756 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000757
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000758 // If the instruction has implicit defs and the node doesn't, mark the
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000759 // implicit def as dead. If the node has any glue outputs, we don't do this
760 // because we don't know what implicit defs are being used by glued nodes.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000761 if (Node->getValueType(Node->getNumValues()-1) != MVT::Glue)
Chris Lattner47cdf4a2010-03-25 05:40:48 +0000762 if (const unsigned *IDList = II.getImplicitDefs()) {
763 for (unsigned i = NumResults, e = II.getNumDefs()+II.getNumImplicitDefs();
764 i != e; ++i)
765 MI->addRegisterDead(IDList[i-II.getNumDefs()], TRI);
766 }
Evan Cheng37fefc22011-08-30 19:09:48 +0000767
768 // Run post-isel target hook to adjust this instruction if needed.
Andrew Trick3be654f2011-09-21 02:20:46 +0000769#ifdef NDEBUG
Andrew Trick83a80312011-09-20 18:22:31 +0000770 if (II.hasPostISelHook())
Andrew Trick3be654f2011-09-21 02:20:46 +0000771#endif
Andrew Trick83a80312011-09-20 18:22:31 +0000772 TLI->AdjustInstrPostInstrSelection(MI, Node);
Chris Lattner3d7d07e2010-03-25 04:41:16 +0000773}
774
775/// EmitSpecialNode - Generate machine code for a target-independent node and
776/// needed dependencies.
777void InstrEmitter::
778EmitSpecialNode(SDNode *Node, bool IsClone, bool IsCloned,
779 DenseMap<SDValue, unsigned> &VRBaseMap) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000780 switch (Node->getOpcode()) {
781 default:
782#ifndef NDEBUG
Dan Gohmanbcea8592009-10-10 01:32:21 +0000783 Node->dump();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000784#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000785 llvm_unreachable("This target-independent node should have been selected!");
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000786 break;
787 case ISD::EntryToken:
Torok Edwinc23197a2009-07-14 16:55:14 +0000788 llvm_unreachable("EntryToken should have been excluded from the schedule!");
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000789 break;
Evan Cheng37b73872009-07-30 08:33:02 +0000790 case ISD::MERGE_VALUES:
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000791 case ISD::TokenFactor: // fall thru
792 break;
793 case ISD::CopyToReg: {
794 unsigned SrcReg;
795 SDValue SrcVal = Node->getOperand(2);
796 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal))
797 SrcReg = R->getReg();
798 else
799 SrcReg = getVR(SrcVal, VRBaseMap);
Andrew Trick3af7a672011-09-20 03:06:13 +0000800
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000801 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
802 if (SrcReg == DestReg) // Coalesced away the copy? Ignore.
803 break;
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000804
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +0000805 BuildMI(*MBB, InsertPos, Node->getDebugLoc(), TII->get(TargetOpcode::COPY),
806 DestReg).addReg(SrcReg);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000807 break;
808 }
809 case ISD::CopyFromReg: {
810 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Evan Chenge57187c2009-01-16 20:57:18 +0000811 EmitCopyFromReg(Node, 0, IsClone, IsCloned, SrcReg, VRBaseMap);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000812 break;
813 }
Chris Lattner7561d482010-03-14 02:33:54 +0000814 case ISD::EH_LABEL: {
815 MCSymbol *S = cast<EHLabelSDNode>(Node)->getLabel();
816 BuildMI(*MBB, InsertPos, Node->getDebugLoc(),
817 TII->get(TargetOpcode::EH_LABEL)).addSym(S);
818 break;
819 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000820
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000821 case ISD::INLINEASM: {
822 unsigned NumOps = Node->getNumOperands();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000823 if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue)
Chris Lattner29d8f0c2010-12-23 17:24:32 +0000824 --NumOps; // Ignore the glue operand.
Andrew Trick3af7a672011-09-20 03:06:13 +0000825
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000826 // Create the inline asm machine instruction.
Dan Gohmanbcea8592009-10-10 01:32:21 +0000827 MachineInstr *MI = BuildMI(*MF, Node->getDebugLoc(),
Chris Lattner518bb532010-02-09 19:54:29 +0000828 TII->get(TargetOpcode::INLINEASM));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000829
830 // Add the asm string as an external symbol operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +0000831 SDValue AsmStrV = Node->getOperand(InlineAsm::Op_AsmString);
832 const char *AsmStr = cast<ExternalSymbolSDNode>(AsmStrV)->getSymbol();
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000833 MI->addOperand(MachineOperand::CreateES(AsmStr));
Andrew Trick3af7a672011-09-20 03:06:13 +0000834
Evan Chengc36b7062011-01-07 23:50:32 +0000835 // Add the HasSideEffect and isAlignStack bits.
836 int64_t ExtraInfo =
837 cast<ConstantSDNode>(Node->getOperand(InlineAsm::Op_ExtraInfo))->
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000838 getZExtValue();
Evan Chengc36b7062011-01-07 23:50:32 +0000839 MI->addOperand(MachineOperand::CreateImm(ExtraInfo));
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000840
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000841 // Add all of the operand registers to the instruction.
Chris Lattnerdecc2672010-04-07 05:20:54 +0000842 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000843 unsigned Flags =
844 cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +0000845 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Andrew Trick3af7a672011-09-20 03:06:13 +0000846
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000847 MI->addOperand(MachineOperand::CreateImm(Flags));
848 ++i; // Skip the ID value.
Andrew Trick3af7a672011-09-20 03:06:13 +0000849
Chris Lattnerdecc2672010-04-07 05:20:54 +0000850 switch (InlineAsm::getKind(Flags)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000851 default: llvm_unreachable("Bad flags!");
Chris Lattnerdecc2672010-04-07 05:20:54 +0000852 case InlineAsm::Kind_RegDef:
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000853 for (; NumVals; --NumVals, ++i) {
854 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Jakob Stoklund Olesen3013a202010-06-09 20:05:00 +0000855 // FIXME: Add dead flags for physical and virtual registers defined.
856 // For now, mark physical register defs as implicit to help fast
857 // regalloc. This makes inline asm look a lot like calls.
858 MI->addOperand(MachineOperand::CreateReg(Reg, true,
859 /*isImp=*/ TargetRegisterInfo::isPhysicalRegister(Reg)));
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000860 }
861 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +0000862 case InlineAsm::Kind_RegDefEarlyClobber:
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +0000863 case InlineAsm::Kind_Clobber:
Dale Johannesen913d3df2008-09-12 17:49:03 +0000864 for (; NumVals; --NumVals, ++i) {
865 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Jakob Stoklund Olesenc3c25172010-06-09 00:40:31 +0000866 MI->addOperand(MachineOperand::CreateReg(Reg, /*isDef=*/ true,
Jakob Stoklund Olesen3013a202010-06-09 20:05:00 +0000867 /*isImp=*/ TargetRegisterInfo::isPhysicalRegister(Reg),
Jakob Stoklund Olesenc3c25172010-06-09 00:40:31 +0000868 /*isKill=*/ false,
869 /*isDead=*/ false,
870 /*isUndef=*/false,
871 /*isEarlyClobber=*/ true));
Dale Johannesen913d3df2008-09-12 17:49:03 +0000872 }
873 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +0000874 case InlineAsm::Kind_RegUse: // Use of register.
875 case InlineAsm::Kind_Imm: // Immediate.
876 case InlineAsm::Kind_Mem: // Addressing mode.
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000877 // The addressing mode has been selected, just add all of the
878 // operands to the machine instruction.
879 for (; NumVals; --NumVals, ++i)
Dan Gohman8b3a8f52010-05-14 22:01:14 +0000880 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap,
881 /*IsDebug=*/false, IsClone, IsCloned);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000882 break;
883 }
884 }
Andrew Trick3af7a672011-09-20 03:06:13 +0000885
Chris Lattnercf9a4152010-04-07 05:38:05 +0000886 // Get the mdnode from the asm if it exists and add it to the instruction.
887 SDValue MDV = Node->getOperand(InlineAsm::Op_MDNode);
888 const MDNode *MD = cast<MDNodeSDNode>(MDV)->getMD();
Bob Wilsoncc7354e2010-04-26 22:56:56 +0000889 if (MD)
890 MI->addOperand(MachineOperand::CreateMetadata(MD));
Andrew Trick3af7a672011-09-20 03:06:13 +0000891
Dan Gohmanbcea8592009-10-10 01:32:21 +0000892 MBB->insert(InsertPos, MI);
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000893 break;
894 }
895 }
896}
897
Dan Gohmanbcea8592009-10-10 01:32:21 +0000898/// InstrEmitter - Construct an InstrEmitter and set it to start inserting
899/// at the given position in the given block.
900InstrEmitter::InstrEmitter(MachineBasicBlock *mbb,
901 MachineBasicBlock::iterator insertpos)
902 : MF(mbb->getParent()),
903 MRI(&MF->getRegInfo()),
904 TM(&MF->getTarget()),
905 TII(TM->getInstrInfo()),
906 TRI(TM->getRegisterInfo()),
907 TLI(TM->getTargetLowering()),
908 MBB(mbb), InsertPos(insertpos) {
Dan Gohman94b8d7e2008-09-03 16:01:59 +0000909}