blob: 3e0af70717c4d0753f644d75c63c70c01ca9ff26 [file] [log] [blame]
Chris Lattnera960d952003-01-13 01:01:59 +00001//===-- PeepholeOptimizer.cpp - X86 Peephole Optimizer --------------------===//
John Criswellb576c942003-10-20 19:43:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattnera960d952003-01-13 01:01:59 +00009//
10// This file contains a peephole optimizer for the X86.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner61b08f12004-02-10 21:18:55 +000017#include "llvm/Target/MRegisterInfo.h"
Chris Lattner45370762003-12-01 05:15:28 +000018#include "Support/Statistic.h"
Alkis Evlogimenosf81af212004-02-14 01:18:34 +000019#include "Support/STLExtras.h"
20
Chris Lattnere1cc79f2003-11-30 06:13:25 +000021using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000022
Chris Lattnera960d952003-01-13 01:01:59 +000023namespace {
Chris Lattner45370762003-12-01 05:15:28 +000024 Statistic<> NumPHOpts("x86-peephole",
25 "Number of peephole optimization performed");
Chris Lattnera960d952003-01-13 01:01:59 +000026 struct PH : public MachineFunctionPass {
27 virtual bool runOnMachineFunction(MachineFunction &MF);
28
29 bool PeepholeOptimize(MachineBasicBlock &MBB,
30 MachineBasicBlock::iterator &I);
31
32 virtual const char *getPassName() const { return "X86 Peephole Optimizer"; }
33 };
34}
35
Chris Lattnere1cc79f2003-11-30 06:13:25 +000036FunctionPass *llvm::createX86PeepholeOptimizerPass() { return new PH(); }
Chris Lattnera960d952003-01-13 01:01:59 +000037
38bool PH::runOnMachineFunction(MachineFunction &MF) {
39 bool Changed = false;
40
41 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI != E; ++BI)
Chris Lattneree3e4352003-01-16 18:07:13 +000042 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); )
Chris Lattner45370762003-12-01 05:15:28 +000043 if (PeepholeOptimize(*BI, I)) {
Chris Lattnera960d952003-01-13 01:01:59 +000044 Changed = true;
Chris Lattner45370762003-12-01 05:15:28 +000045 ++NumPHOpts;
46 } else
Chris Lattnera960d952003-01-13 01:01:59 +000047 ++I;
48
49 return Changed;
50}
51
52
53bool PH::PeepholeOptimize(MachineBasicBlock &MBB,
54 MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000055 assert(I != MBB.end());
Alkis Evlogimenosf81af212004-02-14 01:18:34 +000056 MachineBasicBlock::iterator NextI = next(I);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000057
58 MachineInstr *MI = I;
59 MachineInstr *Next = (NextI != MBB.end()) ? &*NextI : (MachineInstr*)0;
Chris Lattnera960d952003-01-13 01:01:59 +000060 unsigned Size = 0;
61 switch (MI->getOpcode()) {
62 case X86::MOVrr8:
63 case X86::MOVrr16:
64 case X86::MOVrr32: // Destroy X = X copies...
65 if (MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
66 I = MBB.erase(I);
Chris Lattnera960d952003-01-13 01:01:59 +000067 return true;
68 }
69 return false;
70
Chris Lattner43a5ff82003-10-20 05:53:31 +000071 // A large number of X86 instructions have forms which take an 8-bit
72 // immediate despite the fact that the operands are 16 or 32 bits. Because
73 // this can save three bytes of code size (and icache space), we want to
74 // shrink them if possible.
Chris Lattner55b54812004-02-17 04:26:43 +000075 case X86::IMULrri16: case X86::IMULrri32:
Chris Lattner43a5ff82003-10-20 05:53:31 +000076 assert(MI->getNumOperands() == 3 && "These should all have 3 operands!");
77 if (MI->getOperand(2).isImmediate()) {
78 int Val = MI->getOperand(2).getImmedValue();
79 // If the value is the same when signed extended from 8 bits...
80 if (Val == (signed int)(signed char)Val) {
81 unsigned Opcode;
82 switch (MI->getOpcode()) {
83 default: assert(0 && "Unknown opcode value!");
Chris Lattner55b54812004-02-17 04:26:43 +000084 case X86::IMULrri16: Opcode = X86::IMULrri16b; break;
85 case X86::IMULrri32: Opcode = X86::IMULrri32b; break;
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000086 }
87 unsigned R0 = MI->getOperand(0).getReg();
88 unsigned R1 = MI->getOperand(1).getReg();
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000089 I = MBB.insert(MBB.erase(I),
90 BuildMI(Opcode, 2, R0).addReg(R1).addZImm((char)Val));
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000091 return true;
92 }
93 }
94 return false;
95
Chris Lattner651fd552004-02-17 07:36:32 +000096#if 0
Chris Lattner55b54812004-02-17 04:26:43 +000097 case X86::IMULrmi16: case X86::IMULrmi32:
98 assert(MI->getNumOperands() == 6 && "These should all have 6 operands!");
99 if (MI->getOperand(5).isImmediate()) {
100 int Val = MI->getOperand(5).getImmedValue();
101 // If the value is the same when signed extended from 8 bits...
102 if (Val == (signed int)(signed char)Val) {
103 unsigned Opcode;
104 switch (MI->getOpcode()) {
105 default: assert(0 && "Unknown opcode value!");
106 case X86::IMULrmi16: Opcode = X86::IMULrmi16b; break;
107 case X86::IMULrmi32: Opcode = X86::IMULrmi32b; break;
108 }
109 unsigned R0 = MI->getOperand(0).getReg();
110 unsigned R1 = MI->getOperand(1).getReg();
111 unsigned Scale = MI->getOperand(2).getImmedValue();
112 unsigned R2 = MI->getOperand(3).getReg();
Chris Lattner4ff78762004-02-17 05:25:50 +0000113 unsigned Offset = MI->getOperand(4).getImmedValue();
Chris Lattner55b54812004-02-17 04:26:43 +0000114 I = MBB.insert(MBB.erase(I),
Chris Lattner4ff78762004-02-17 05:25:50 +0000115 BuildMI(Opcode, 5, R0).addReg(R1).addZImm(Scale).
Chris Lattner55b54812004-02-17 04:26:43 +0000116 addReg(R2).addSImm(Offset).addZImm((char)Val));
117 return true;
118 }
119 }
120 return false;
Chris Lattner651fd552004-02-17 07:36:32 +0000121#endif
Chris Lattner55b54812004-02-17 04:26:43 +0000122
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000123 case X86::ADDri16: case X86::ADDri32:
124 case X86::SUBri16: case X86::SUBri32:
125 case X86::ANDri16: case X86::ANDri32:
126 case X86::ORri16: case X86::ORri32:
127 case X86::XORri16: case X86::XORri32:
128 assert(MI->getNumOperands() == 2 && "These should all have 2 operands!");
129 if (MI->getOperand(1).isImmediate()) {
130 int Val = MI->getOperand(1).getImmedValue();
131 // If the value is the same when signed extended from 8 bits...
132 if (Val == (signed int)(signed char)Val) {
133 unsigned Opcode;
134 switch (MI->getOpcode()) {
135 default: assert(0 && "Unknown opcode value!");
Chris Lattner43a5ff82003-10-20 05:53:31 +0000136 case X86::ADDri16: Opcode = X86::ADDri16b; break;
137 case X86::ADDri32: Opcode = X86::ADDri32b; break;
138 case X86::SUBri16: Opcode = X86::SUBri16b; break;
139 case X86::SUBri32: Opcode = X86::SUBri32b; break;
Chris Lattner43a5ff82003-10-20 05:53:31 +0000140 case X86::ANDri16: Opcode = X86::ANDri16b; break;
141 case X86::ANDri32: Opcode = X86::ANDri32b; break;
142 case X86::ORri16: Opcode = X86::ORri16b; break;
143 case X86::ORri32: Opcode = X86::ORri32b; break;
144 case X86::XORri16: Opcode = X86::XORri16b; break;
145 case X86::XORri32: Opcode = X86::XORri32b; break;
146 }
147 unsigned R0 = MI->getOperand(0).getReg();
Chris Lattner4ff78762004-02-17 05:25:50 +0000148 I = MBB.insert(MBB.erase(I),
Chris Lattner90c38c82004-02-17 06:02:15 +0000149 BuildMI(Opcode, 1, R0, MOTy::UseAndDef).addZImm((char)Val));
Chris Lattner4ff78762004-02-17 05:25:50 +0000150 return true;
151 }
152 }
153 return false;
154
155
Alkis Evlogimenoscacca822004-02-17 15:10:11 +0000156 case X86::ADDmi16: case X86::ADDmi32:
Alkis Evlogimenose287a002004-02-17 15:14:29 +0000157 case X86::SUBmi16: case X86::SUBmi32:
Chris Lattner4ff78762004-02-17 05:25:50 +0000158 case X86::ANDmi16: case X86::ANDmi32:
159 assert(MI->getNumOperands() == 5 && "These should all have 5 operands!");
160 if (MI->getOperand(4).isImmediate()) {
161 int Val = MI->getOperand(4).getImmedValue();
162 // If the value is the same when signed extended from 8 bits...
163 if (Val == (signed int)(signed char)Val) {
164 unsigned Opcode;
165 switch (MI->getOpcode()) {
166 default: assert(0 && "Unknown opcode value!");
Alkis Evlogimenoscacca822004-02-17 15:10:11 +0000167 case X86::ADDmi16: Opcode = X86::ADDmi16b; break;
168 case X86::ADDmi32: Opcode = X86::ADDmi32b; break;
Alkis Evlogimenose287a002004-02-17 15:14:29 +0000169 case X86::SUBmi16: Opcode = X86::SUBmi16b; break;
170 case X86::SUBmi32: Opcode = X86::SUBmi32b; break;
Chris Lattner4ff78762004-02-17 05:25:50 +0000171 case X86::ANDmi16: Opcode = X86::ANDmi16b; break;
172 case X86::ANDmi32: Opcode = X86::ANDmi32b; break;
173 }
174 unsigned R0 = MI->getOperand(0).getReg();
Chris Lattner90c38c82004-02-17 06:02:15 +0000175 unsigned Scale = MI->getOperand(1).getImmedValue();
176 unsigned R1 = MI->getOperand(2).getReg();
177 unsigned Offset = MI->getOperand(3).getImmedValue();
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000178 I = MBB.insert(MBB.erase(I),
Chris Lattner90c38c82004-02-17 06:02:15 +0000179 BuildMI(Opcode, 5).addReg(R0).addZImm(Scale).
180 addReg(R1).addSImm(Offset).addZImm((char)Val));
Chris Lattner43a5ff82003-10-20 05:53:31 +0000181 return true;
182 }
183 }
184 return false;
185
Chris Lattnera960d952003-01-13 01:01:59 +0000186#if 0
Chris Lattner6e173a02004-02-17 06:16:44 +0000187 case X86::MOVri32: Size++;
188 case X86::MOVri16: Size++;
189 case X86::MOVri8:
Chris Lattnera960d952003-01-13 01:01:59 +0000190 // FIXME: We can only do this transformation if we know that flags are not
191 // used here, because XOR clobbers the flags!
192 if (MI->getOperand(1).isImmediate()) { // avoid mov EAX, <value>
193 int Val = MI->getOperand(1).getImmedValue();
194 if (Val == 0) { // mov EAX, 0 -> xor EAX, EAX
195 static const unsigned Opcode[] ={X86::XORrr8,X86::XORrr16,X86::XORrr32};
196 unsigned Reg = MI->getOperand(0).getReg();
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000197 I = MBB.insert(MBB.erase(I),
198 BuildMI(Opcode[Size], 2, Reg).addReg(Reg).addReg(Reg));
Chris Lattnera960d952003-01-13 01:01:59 +0000199 return true;
200 } else if (Val == -1) { // mov EAX, -1 -> or EAX, -1
201 // TODO: 'or Reg, -1' has a smaller encoding than 'mov Reg, -1'
202 }
203 }
204 return false;
205#endif
206 case X86::BSWAPr32: // Change bswap EAX, bswap EAX into nothing
207 if (Next->getOpcode() == X86::BSWAPr32 &&
208 MI->getOperand(0).getReg() == Next->getOperand(0).getReg()) {
209 I = MBB.erase(MBB.erase(I));
Chris Lattnera960d952003-01-13 01:01:59 +0000210 return true;
211 }
212 return false;
213 default:
214 return false;
215 }
216}
Brian Gaeked0fde302003-11-11 22:41:34 +0000217
Chris Lattner45370762003-12-01 05:15:28 +0000218namespace {
219 class UseDefChains : public MachineFunctionPass {
220 std::vector<MachineInstr*> DefiningInst;
221 public:
222 // getDefinition - Return the machine instruction that defines the specified
223 // SSA virtual register.
224 MachineInstr *getDefinition(unsigned Reg) {
Alkis Evlogimenos859a18b2004-02-15 21:37:17 +0000225 assert(MRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattner45370762003-12-01 05:15:28 +0000226 "use-def chains only exist for SSA registers!");
227 assert(Reg - MRegisterInfo::FirstVirtualRegister < DefiningInst.size() &&
228 "Unknown register number!");
229 assert(DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] &&
230 "Unknown register number!");
231 return DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister];
232 }
233
234 // setDefinition - Update the use-def chains to indicate that MI defines
235 // register Reg.
236 void setDefinition(unsigned Reg, MachineInstr *MI) {
237 if (Reg-MRegisterInfo::FirstVirtualRegister >= DefiningInst.size())
238 DefiningInst.resize(Reg-MRegisterInfo::FirstVirtualRegister+1);
239 DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] = MI;
240 }
241
242 // removeDefinition - Update the use-def chains to forget about Reg
243 // entirely.
244 void removeDefinition(unsigned Reg) {
245 assert(getDefinition(Reg)); // Check validity
246 DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] = 0;
247 }
248
249 virtual bool runOnMachineFunction(MachineFunction &MF) {
250 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI!=E; ++BI)
251 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000252 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
253 MachineOperand &MO = I->getOperand(i);
Chris Lattnerc31ecb92004-02-10 20:55:47 +0000254 if (MO.isRegister() && MO.isDef() && !MO.isUse() &&
255 MRegisterInfo::isVirtualRegister(MO.getReg()))
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000256 setDefinition(MO.getReg(), I);
Chris Lattner45370762003-12-01 05:15:28 +0000257 }
258 }
259 return false;
260 }
261
262 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
263 AU.setPreservesAll();
264 MachineFunctionPass::getAnalysisUsage(AU);
265 }
266
267 virtual void releaseMemory() {
268 std::vector<MachineInstr*>().swap(DefiningInst);
269 }
270 };
271
272 RegisterAnalysis<UseDefChains> X("use-def-chains",
273 "use-def chain construction for machine code");
274}
275
276
277namespace {
278 Statistic<> NumSSAPHOpts("x86-ssa-peephole",
279 "Number of SSA peephole optimization performed");
280
281 /// SSAPH - This pass is an X86-specific, SSA-based, peephole optimizer. This
282 /// pass is really a bad idea: a better instruction selector should completely
283 /// supersume it. However, that will take some time to develop, and the
284 /// simple things this can do are important now.
285 class SSAPH : public MachineFunctionPass {
286 UseDefChains *UDC;
287 public:
288 virtual bool runOnMachineFunction(MachineFunction &MF);
289
290 bool PeepholeOptimize(MachineBasicBlock &MBB,
291 MachineBasicBlock::iterator &I);
292
293 virtual const char *getPassName() const {
294 return "X86 SSA-based Peephole Optimizer";
295 }
296
297 /// Propagate - Set MI[DestOpNo] = Src[SrcOpNo], optionally change the
298 /// opcode of the instruction, then return true.
299 bool Propagate(MachineInstr *MI, unsigned DestOpNo,
300 MachineInstr *Src, unsigned SrcOpNo, unsigned NewOpcode = 0){
301 MI->getOperand(DestOpNo) = Src->getOperand(SrcOpNo);
302 if (NewOpcode) MI->setOpcode(NewOpcode);
303 return true;
304 }
305
306 /// OptimizeAddress - If we can fold the addressing arithmetic for this
307 /// memory instruction into the instruction itself, do so and return true.
308 bool OptimizeAddress(MachineInstr *MI, unsigned OpNo);
309
310 /// getDefininingInst - If the specified operand is a read of an SSA
311 /// register, return the machine instruction defining it, otherwise, return
312 /// null.
313 MachineInstr *getDefiningInst(MachineOperand &MO) {
Chris Lattnerc31ecb92004-02-10 20:55:47 +0000314 if (MO.isDef() || !MO.isRegister() ||
315 !MRegisterInfo::isVirtualRegister(MO.getReg())) return 0;
Chris Lattner45370762003-12-01 05:15:28 +0000316 return UDC->getDefinition(MO.getReg());
317 }
318
319 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
320 AU.addRequired<UseDefChains>();
321 AU.addPreserved<UseDefChains>();
322 MachineFunctionPass::getAnalysisUsage(AU);
323 }
324 };
325}
326
327FunctionPass *llvm::createX86SSAPeepholeOptimizerPass() { return new SSAPH(); }
328
329bool SSAPH::runOnMachineFunction(MachineFunction &MF) {
330 bool Changed = false;
331 bool LocalChanged;
332
333 UDC = &getAnalysis<UseDefChains>();
334
335 do {
336 LocalChanged = false;
337
338 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI != E; ++BI)
339 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); )
340 if (PeepholeOptimize(*BI, I)) {
341 LocalChanged = true;
342 ++NumSSAPHOpts;
343 } else
344 ++I;
345 Changed |= LocalChanged;
346 } while (LocalChanged);
347
348 return Changed;
349}
350
351static bool isValidScaleAmount(unsigned Scale) {
352 return Scale == 1 || Scale == 2 || Scale == 4 || Scale == 8;
353}
354
355/// OptimizeAddress - If we can fold the addressing arithmetic for this
356/// memory instruction into the instruction itself, do so and return true.
357bool SSAPH::OptimizeAddress(MachineInstr *MI, unsigned OpNo) {
358 MachineOperand &BaseRegOp = MI->getOperand(OpNo+0);
359 MachineOperand &ScaleOp = MI->getOperand(OpNo+1);
360 MachineOperand &IndexRegOp = MI->getOperand(OpNo+2);
361 MachineOperand &DisplacementOp = MI->getOperand(OpNo+3);
362
363 unsigned BaseReg = BaseRegOp.hasAllocatedReg() ? BaseRegOp.getReg() : 0;
364 unsigned Scale = ScaleOp.getImmedValue();
365 unsigned IndexReg = IndexRegOp.hasAllocatedReg() ? IndexRegOp.getReg() : 0;
366
367 bool Changed = false;
368
369 // If the base register is unset, and the index register is set with a scale
370 // of 1, move it to be the base register.
371 if (BaseRegOp.hasAllocatedReg() && BaseReg == 0 &&
372 Scale == 1 && IndexReg != 0) {
373 BaseRegOp.setReg(IndexReg);
374 IndexRegOp.setReg(0);
375 return true;
376 }
377
378 // Attempt to fold instructions used by the base register into the instruction
379 if (MachineInstr *DefInst = getDefiningInst(BaseRegOp)) {
380 switch (DefInst->getOpcode()) {
Chris Lattner6e173a02004-02-17 06:16:44 +0000381 case X86::MOVri32:
Chris Lattner45370762003-12-01 05:15:28 +0000382 // If there is no displacement set for this instruction set one now.
383 // FIXME: If we can fold two immediates together, we should do so!
384 if (DisplacementOp.isImmediate() && !DisplacementOp.getImmedValue()) {
385 if (DefInst->getOperand(1).isImmediate()) {
386 BaseRegOp.setReg(0);
387 return Propagate(MI, OpNo+3, DefInst, 1);
388 }
389 }
390 break;
391
392 case X86::ADDrr32:
393 // If the source is a register-register add, and we do not yet have an
394 // index register, fold the add into the memory address.
395 if (IndexReg == 0) {
396 BaseRegOp = DefInst->getOperand(1);
397 IndexRegOp = DefInst->getOperand(2);
398 ScaleOp.setImmedValue(1);
399 return true;
400 }
401 break;
402
Chris Lattner7ddc3fb2004-02-17 06:24:02 +0000403 case X86::SHLri32:
Chris Lattner45370762003-12-01 05:15:28 +0000404 // If this shift could be folded into the index portion of the address if
405 // it were the index register, move it to the index register operand now,
406 // so it will be folded in below.
407 if ((Scale == 1 || (IndexReg == 0 && IndexRegOp.hasAllocatedReg())) &&
408 DefInst->getOperand(2).getImmedValue() < 4) {
409 std::swap(BaseRegOp, IndexRegOp);
410 ScaleOp.setImmedValue(1); Scale = 1;
411 std::swap(IndexReg, BaseReg);
412 Changed = true;
413 break;
414 }
415 }
416 }
417
418 // Attempt to fold instructions used by the index into the instruction
419 if (MachineInstr *DefInst = getDefiningInst(IndexRegOp)) {
420 switch (DefInst->getOpcode()) {
Chris Lattner7ddc3fb2004-02-17 06:24:02 +0000421 case X86::SHLri32: {
Chris Lattner45370762003-12-01 05:15:28 +0000422 // Figure out what the resulting scale would be if we folded this shift.
423 unsigned ResScale = Scale * (1 << DefInst->getOperand(2).getImmedValue());
424 if (isValidScaleAmount(ResScale)) {
425 IndexRegOp = DefInst->getOperand(1);
426 ScaleOp.setImmedValue(ResScale);
427 return true;
428 }
429 break;
430 }
431 }
432 }
433
434 return Changed;
435}
436
437bool SSAPH::PeepholeOptimize(MachineBasicBlock &MBB,
438 MachineBasicBlock::iterator &I) {
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000439 MachineBasicBlock::iterator NextI = next(I);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000440
441 MachineInstr *MI = I;
442 MachineInstr *Next = (NextI != MBB.end()) ? &*NextI : (MachineInstr*)0;
Chris Lattner45370762003-12-01 05:15:28 +0000443
444 bool Changed = false;
445
446 // Scan the operands of this instruction. If any operands are
447 // register-register copies, replace the operand with the source.
448 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i)
449 // Is this an SSA register use?
450 if (MachineInstr *DefInst = getDefiningInst(MI->getOperand(i)))
451 // If the operand is a vreg-vreg copy, it is always safe to replace the
452 // source value with the input operand.
453 if (DefInst->getOpcode() == X86::MOVrr8 ||
454 DefInst->getOpcode() == X86::MOVrr16 ||
455 DefInst->getOpcode() == X86::MOVrr32) {
456 // Don't propagate physical registers into PHI nodes...
457 if (MI->getOpcode() != X86::PHI ||
Chris Lattnerc31ecb92004-02-10 20:55:47 +0000458 (DefInst->getOperand(1).isRegister() &&
459 MRegisterInfo::isVirtualRegister(DefInst->getOperand(1).getReg())))
Chris Lattner45370762003-12-01 05:15:28 +0000460 Changed = Propagate(MI, i, DefInst, 1);
461 }
462
463
464 // Perform instruction specific optimizations.
465 switch (MI->getOpcode()) {
466
467 // Register to memory stores. Format: <base,scale,indexreg,immdisp>, srcreg
Chris Lattnere87331d2004-02-17 06:28:19 +0000468 case X86::MOVmr32: case X86::MOVmr16: case X86::MOVmr8:
Chris Lattner6e173a02004-02-17 06:16:44 +0000469 case X86::MOVmi32: case X86::MOVmi16: case X86::MOVmi8:
Chris Lattner45370762003-12-01 05:15:28 +0000470 // Check to see if we can fold the source instruction into this one...
471 if (MachineInstr *SrcInst = getDefiningInst(MI->getOperand(4))) {
472 switch (SrcInst->getOpcode()) {
473 // Fold the immediate value into the store, if possible.
Chris Lattner6e173a02004-02-17 06:16:44 +0000474 case X86::MOVri8: return Propagate(MI, 4, SrcInst, 1, X86::MOVmi8);
475 case X86::MOVri16: return Propagate(MI, 4, SrcInst, 1, X86::MOVmi16);
476 case X86::MOVri32: return Propagate(MI, 4, SrcInst, 1, X86::MOVmi32);
Chris Lattner45370762003-12-01 05:15:28 +0000477 default: break;
478 }
479 }
480
481 // If we can optimize the addressing expression, do so now.
482 if (OptimizeAddress(MI, 0))
483 return true;
484 break;
485
Chris Lattnere87331d2004-02-17 06:28:19 +0000486 case X86::MOVrm32:
487 case X86::MOVrm16:
488 case X86::MOVrm8:
Chris Lattner45370762003-12-01 05:15:28 +0000489 // If we can optimize the addressing expression, do so now.
490 if (OptimizeAddress(MI, 1))
491 return true;
492 break;
493
494 default: break;
495 }
496
497 return Changed;
498}