blob: d5c02ceab18de338fdcd18514742b6d153138f4f [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsFrameLowering.cpp - Mips Frame Information --------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +00009//
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010// This file contains the Mips implementation of TargetFrameLowering class.
Anton Korobeynikov33464912010-11-15 00:06:54 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +000013
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000014#include "MipsFrameLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000015#include "MipsAnalyzeImmediate.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000016#include "MipsInstrInfo.h"
17#include "MipsMachineFunction.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000018#include "MCTargetDesc/MipsBaseInfo.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000019#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineModuleInfo.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/Target/TargetData.h"
26#include "llvm/Target/TargetOptions.h"
27#include "llvm/Support/CommandLine.h"
28
29using namespace llvm;
30
31
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000032//===----------------------------------------------------------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +000033//
34// Stack Frame Processing methods
35// +----------------------------+
36//
37// The stack is allocated decrementing the stack pointer on
38// the first instruction of a function prologue. Once decremented,
39// all stack references are done thought a positive offset
40// from the stack/frame pointer, so the stack is considering
41// to grow up! Otherwise terrible hacks would have to be made
42// to get this stack ABI compliant :)
43//
44// The stack frame required by the ABI (after call):
45// Offset
46//
47// 0 ----------
48// 4 Args to pass
49// . saved $GP (used in PIC)
50// . Alloca allocations
51// . Local Area
52// . CPU "Callee Saved" Registers
53// . saved FP
54// . saved RA
55// . FPU "Callee Saved" Registers
56// StackSize -----------
57//
58// Offset - offset from sp after stack allocation on function prologue
59//
60// The sp is the stack pointer subtracted/added from the stack size
61// at the Prologue/Epilogue
62//
63// References to the previous stack (to obtain arguments) are done
64// with offsets that exceeds the stack size: (stacksize+(4*(num_arg-1))
65//
66// Examples:
67// - reference to the actual stack frame
68// for any local area var there is smt like : FI >= 0, StackOffset: 4
69// sw REGX, 4(SP)
70//
71// - reference to previous stack frame
72// suppose there's a load to the 5th arguments : FI < 0, StackOffset: 16.
73// The emitted instruction will be something like:
74// lw REGX, 16+StackSize(SP)
75//
76// Since the total stack size is unknown on LowerFormalArguments, all
77// stack references (ObjectOffset) created to reference the function
78// arguments, are negative numbers. This way, on eliminateFrameIndex it's
79// possible to detect those references and the offsets are adjusted to
80// their real location.
81//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000082//===----------------------------------------------------------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +000083
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000084// hasFP - Return true if the specified function should have a dedicated frame
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000085// pointer register. This is true if the function has variable sized allocas or
86// if frame pointer elimination is disabled.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000087bool MipsFrameLowering::hasFP(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000088 const MachineFrameInfo *MFI = MF.getFrameInfo();
Nick Lewycky8a8d4792011-12-02 22:16:29 +000089 return MF.getTarget().Options.DisableFramePointerElim(MF) ||
90 MFI->hasVarSizedObjects() || MFI->isFrameAddressTaken();
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000091}
92
Akira Hatanaka69c19f72011-05-23 20:16:59 +000093bool MipsFrameLowering::targetHandlesStackFrameRounding() const {
94 return true;
Anton Korobeynikov33464912010-11-15 00:06:54 +000095}
96
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000097void MipsFrameLowering::emitPrologue(MachineFunction &MF) const {
Anton Korobeynikov33464912010-11-15 00:06:54 +000098 MachineBasicBlock &MBB = MF.front();
99 MachineFrameInfo *MFI = MF.getFrameInfo();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000100 const MipsRegisterInfo *RegInfo =
101 static_cast<const MipsRegisterInfo*>(MF.getTarget().getRegisterInfo());
102 const MipsInstrInfo &TII =
103 *static_cast<const MipsInstrInfo*>(MF.getTarget().getInstrInfo());
104 MachineBasicBlock::iterator MBBI = MBB.begin();
105 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
Akira Hatanaka1b719502011-11-15 18:53:55 +0000106 unsigned SP = STI.isABI_N64() ? Mips::SP_64 : Mips::SP;
107 unsigned FP = STI.isABI_N64() ? Mips::FP_64 : Mips::FP;
108 unsigned ZERO = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO;
Akira Hatanakaa1fa08f2011-11-11 04:00:29 +0000109 unsigned ADDu = STI.isABI_N64() ? Mips::DADDu : Mips::ADDu;
110 unsigned ADDiu = STI.isABI_N64() ? Mips::DADDiu : Mips::ADDiu;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000111
Akira Hatanaka69c19f72011-05-23 20:16:59 +0000112 // First, compute final stack size.
Akira Hatanaka69c19f72011-05-23 20:16:59 +0000113 unsigned StackAlign = getStackAlignment();
Akira Hatanaka4782a6e2012-06-27 00:20:39 +0000114 uint64_t StackSize = RoundUpToAlignment(MFI->getStackSize(), StackAlign);
Akira Hatanakae2d529a2012-07-31 18:46:41 +0000115 StackSize += RoundUpToAlignment(MFI->getMaxCallFrameSize(), StackAlign);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000116
Akira Hatanaka69c19f72011-05-23 20:16:59 +0000117 // Update stack size
Jia Liubb481f82012-02-28 07:46:26 +0000118 MFI->setStackSize(StackSize);
119
Akira Hatanakaf346c692011-05-21 02:29:26 +0000120 // No need to allocate space on the stack.
121 if (StackSize == 0 && !MFI->adjustsStack()) return;
122
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000123 MachineModuleInfo &MMI = MF.getMMI();
124 std::vector<MachineMove> &Moves = MMI.getFrameMoves();
125 MachineLocation DstML, SrcML;
126
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000127 // Adjust stack.
Akira Hatanaka3ee306c2012-07-23 23:45:54 +0000128 if (isInt<16>(-StackSize)) {// addi sp, sp, (-stacksize)
129 if (STI.inMips16Mode())
130 BuildMI(MBB, MBBI, dl,
131 TII.get(Mips::SaveRaF16)).addImm(StackSize); // cleanup
132 else
133 BuildMI(MBB, MBBI, dl, TII.get(ADDiu), SP).addReg(SP).addImm(-StackSize);
134 }
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000135 else { // Expand immediate that doesn't fit in 16-bit.
Akira Hatanaka84e09282012-06-14 01:17:13 +0000136 unsigned ATReg = STI.isABI_N64() ? Mips::AT_64 : Mips::AT;
137
138 MF.getInfo<MipsFunctionInfo>()->setEmitNOAT();
139 Mips::loadImmediate(-StackSize, STI.isABI_N64(), TII, MBB, MBBI, dl, false,
140 0);
141 BuildMI(MBB, MBBI, dl, TII.get(ADDu), SP).addReg(SP).addReg(ATReg);
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000142 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000143
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000144 // emit ".cfi_def_cfa_offset StackSize"
145 MCSymbol *AdjustSPLabel = MMI.getContext().CreateTempSymbol();
146 BuildMI(MBB, MBBI, dl,
147 TII.get(TargetOpcode::PROLOG_LABEL)).addSym(AdjustSPLabel);
148 DstML = MachineLocation(MachineLocation::VirtualFP);
149 SrcML = MachineLocation(MachineLocation::VirtualFP, -StackSize);
150 Moves.push_back(MachineMove(AdjustSPLabel, DstML, SrcML));
151
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000152 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000153
154 if (CSI.size()) {
Akira Hatanaka0f843822011-06-07 18:58:42 +0000155 // Find the instruction past the last instruction that saves a callee-saved
156 // register to the stack.
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000157 for (unsigned i = 0; i < CSI.size(); ++i)
158 ++MBBI;
Jia Liubb481f82012-02-28 07:46:26 +0000159
Akira Hatanaka0f843822011-06-07 18:58:42 +0000160 // Iterate over list of callee-saved registers and emit .cfi_offset
161 // directives.
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000162 MCSymbol *CSLabel = MMI.getContext().CreateTempSymbol();
163 BuildMI(MBB, MBBI, dl,
164 TII.get(TargetOpcode::PROLOG_LABEL)).addSym(CSLabel);
Jia Liubb481f82012-02-28 07:46:26 +0000165
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000166 for (std::vector<CalleeSavedInfo>::const_iterator I = CSI.begin(),
167 E = CSI.end(); I != E; ++I) {
168 int64_t Offset = MFI->getObjectOffset(I->getFrameIdx());
169 unsigned Reg = I->getReg();
170
171 // If Reg is a double precision register, emit two cfa_offsets,
172 // one for each of the paired single precision registers.
Craig Topper420761a2012-04-20 07:30:17 +0000173 if (Mips::AFGR64RegClass.contains(Reg)) {
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000174 MachineLocation DstML0(MachineLocation::VirtualFP, Offset);
175 MachineLocation DstML1(MachineLocation::VirtualFP, Offset + 4);
Jakob Stoklund Olesen6c823822012-05-30 18:40:49 +0000176 MachineLocation SrcML0(RegInfo->getSubReg(Reg, Mips::sub_fpeven));
177 MachineLocation SrcML1(RegInfo->getSubReg(Reg, Mips::sub_fpodd));
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000178
179 if (!STI.isLittle())
180 std::swap(SrcML0, SrcML1);
181
182 Moves.push_back(MachineMove(CSLabel, DstML0, SrcML0));
183 Moves.push_back(MachineMove(CSLabel, DstML1, SrcML1));
Craig Topper420761a2012-04-20 07:30:17 +0000184 } else {
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000185 // Reg is either in CPURegs or FGR32.
186 DstML = MachineLocation(MachineLocation::VirtualFP, Offset);
187 SrcML = MachineLocation(Reg);
188 Moves.push_back(MachineMove(CSLabel, DstML, SrcML));
189 }
190 }
Jia Liubb481f82012-02-28 07:46:26 +0000191 }
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000192
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000193 // if framepointer enabled, set it to point to the stack pointer.
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000194 if (hasFP(MF)) {
Jia Liubb481f82012-02-28 07:46:26 +0000195 // Insert instruction "move $fp, $sp" at this location.
Akira Hatanaka1b719502011-11-15 18:53:55 +0000196 BuildMI(MBB, MBBI, dl, TII.get(ADDu), FP).addReg(SP).addReg(ZERO);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000197
Jia Liubb481f82012-02-28 07:46:26 +0000198 // emit ".cfi_def_cfa_register $fp"
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000199 MCSymbol *SetFPLabel = MMI.getContext().CreateTempSymbol();
200 BuildMI(MBB, MBBI, dl,
201 TII.get(TargetOpcode::PROLOG_LABEL)).addSym(SetFPLabel);
Akira Hatanaka1b719502011-11-15 18:53:55 +0000202 DstML = MachineLocation(FP);
Akira Hatanaka8464fff2011-06-07 02:17:21 +0000203 SrcML = MachineLocation(MachineLocation::VirtualFP);
204 Moves.push_back(MachineMove(SetFPLabel, DstML, SrcML));
205 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000206}
207
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000208void MipsFrameLowering::emitEpilogue(MachineFunction &MF,
Anton Korobeynikov33464912010-11-15 00:06:54 +0000209 MachineBasicBlock &MBB) const {
Jakob Stoklund Olesen4f28c1c2011-01-13 21:28:52 +0000210 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000211 MachineFrameInfo *MFI = MF.getFrameInfo();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000212 const MipsInstrInfo &TII =
213 *static_cast<const MipsInstrInfo*>(MF.getTarget().getInstrInfo());
214 DebugLoc dl = MBBI->getDebugLoc();
Akira Hatanaka1b719502011-11-15 18:53:55 +0000215 unsigned SP = STI.isABI_N64() ? Mips::SP_64 : Mips::SP;
216 unsigned FP = STI.isABI_N64() ? Mips::FP_64 : Mips::FP;
217 unsigned ZERO = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO;
218 unsigned ADDu = STI.isABI_N64() ? Mips::DADDu : Mips::ADDu;
219 unsigned ADDiu = STI.isABI_N64() ? Mips::DADDiu : Mips::ADDiu;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000220
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000221 // if framepointer enabled, restore the stack pointer.
Akira Hatanakaf346c692011-05-21 02:29:26 +0000222 if (hasFP(MF)) {
223 // Find the first instruction that restores a callee-saved register.
224 MachineBasicBlock::iterator I = MBBI;
Jia Liubb481f82012-02-28 07:46:26 +0000225
Akira Hatanakaf346c692011-05-21 02:29:26 +0000226 for (unsigned i = 0; i < MFI->getCalleeSavedInfo().size(); ++i)
227 --I;
228
229 // Insert instruction "move $sp, $fp" at this location.
Akira Hatanaka1b719502011-11-15 18:53:55 +0000230 BuildMI(MBB, I, dl, TII.get(ADDu), SP).addReg(FP).addReg(ZERO);
Akira Hatanakaf346c692011-05-21 02:29:26 +0000231 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000232
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000233 // Get the number of bytes from FrameInfo
234 uint64_t StackSize = MFI->getStackSize();
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000235
Akira Hatanakade5a0b62012-01-25 04:12:04 +0000236 if (!StackSize)
237 return;
238
239 // Adjust stack.
Akira Hatanaka3ee306c2012-07-23 23:45:54 +0000240 if (isInt<16>(StackSize)) { // addi sp, sp, (-stacksize)
241 if (STI.inMips16Mode())
242 // assumes stacksize multiple of 8
243 BuildMI(MBB, MBBI, dl,
244 TII.get(Mips::RestoreRaF16)).addImm(StackSize);
245 else
246 BuildMI(MBB, MBBI, dl, TII.get(ADDiu), SP).addReg(SP).addImm(StackSize);
247 }
Akira Hatanaka84e09282012-06-14 01:17:13 +0000248 else { // Expand immediate that doesn't fit in 16-bit.
249 unsigned ATReg = STI.isABI_N64() ? Mips::AT_64 : Mips::AT;
250
251 MF.getInfo<MipsFunctionInfo>()->setEmitNOAT();
252 Mips::loadImmediate(StackSize, STI.isABI_N64(), TII, MBB, MBBI, dl, false,
253 0);
254 BuildMI(MBB, MBBI, dl, TII.get(ADDu), SP).addReg(SP).addReg(ATReg);
255 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000256}
Bruno Cardoso Lopesfb67faa2011-01-18 19:50:18 +0000257
258void MipsFrameLowering::
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000259processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
260 RegScavenger *RS) const {
Akira Hatanaka864f6602012-06-14 21:10:56 +0000261 MachineRegisterInfo &MRI = MF.getRegInfo();
Akira Hatanaka1b719502011-11-15 18:53:55 +0000262 unsigned FP = STI.isABI_N64() ? Mips::FP_64 : Mips::FP;
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000263
264 // FIXME: remove this code if register allocator can correctly mark
265 // $fp and $ra used or unused.
266
267 // Mark $fp and $ra as used or unused.
268 if (hasFP(MF))
Akira Hatanaka1b719502011-11-15 18:53:55 +0000269 MRI.setPhysRegUsed(FP);
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000270}
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000271
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000272bool MipsFrameLowering::
273spillCalleeSavedRegisters(MachineBasicBlock &MBB,
274 MachineBasicBlock::iterator MI,
275 const std::vector<CalleeSavedInfo> &CSI,
276 const TargetRegisterInfo *TRI) const {
277 MachineFunction *MF = MBB.getParent();
278 MachineBasicBlock *EntryBlock = MF->begin();
279 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
280
281 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000282 // Add the callee-saved register as live-in. Do not add if the register is
283 // RA and return address is taken, because it has already been added in
284 // method MipsTargetLowering::LowerRETURNADDR.
285 // It's killed at the spill, unless the register is RA and return address
286 // is taken.
287 unsigned Reg = CSI[i].getReg();
288 bool IsRAAndRetAddrIsTaken = (Reg == Mips::RA || Reg == Mips::RA_64)
289 && MF->getFrameInfo()->isReturnAddressTaken();
290 if (!IsRAAndRetAddrIsTaken)
291 EntryBlock->addLiveIn(Reg);
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000292
293 // Insert the spill to the stack frame.
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000294 bool IsKill = !IsRAAndRetAddrIsTaken;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000295 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000296 TII.storeRegToStackSlot(*EntryBlock, MI, Reg, IsKill,
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000297 CSI[i].getFrameIdx(), RC, TRI);
Akira Hatanaka4bd73ca2012-01-25 04:19:22 +0000298 }
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000299
300 return true;
Akira Hatanaka17a1e872011-05-20 18:39:33 +0000301}