Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // Thumb specific DAG Nodes. |
| 16 | // |
| 17 | |
| 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 19 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 20 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 23 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | }]>; |
| 25 | def imm_comp_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 26 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 27 | }]>; |
| 28 | |
| 29 | |
| 30 | /// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7]. |
| 31 | def imm0_7 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 32 | return (uint32_t)N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 33 | }]>; |
| 34 | def imm0_7_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 35 | return (uint32_t)-N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 36 | }], imm_neg_XFORM>; |
| 37 | |
| 38 | def imm0_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 39 | return (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 40 | }]>; |
| 41 | def imm0_255_comp : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 42 | return ~((uint32_t)N->getZExtValue()) < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 43 | }]>; |
| 44 | |
| 45 | def imm8_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 46 | return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 47 | }]>; |
| 48 | def imm8_255_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 49 | unsigned Val = -N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 50 | return Val >= 8 && Val < 256; |
| 51 | }], imm_neg_XFORM>; |
| 52 | |
| 53 | // Break imm's up into two pieces: an immediate + a left shift. |
| 54 | // This uses thumb_immshifted to match and thumb_immshifted_val and |
| 55 | // thumb_immshifted_shamt to get the val/shift pieces. |
| 56 | def thumb_immshifted : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 57 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 58 | }]>; |
| 59 | |
| 60 | def thumb_immshifted_val : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 61 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 62 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 63 | }]>; |
| 64 | |
| 65 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 66 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 67 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 68 | }]>; |
| 69 | |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 70 | // Scaled 4 immediate. |
| 71 | def t_imm_s4 : Operand<i32> { |
| 72 | let PrintMethod = "printThumbS4ImmOperand"; |
| 73 | } |
| 74 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 75 | // Define Thumb specific addressing modes. |
| 76 | |
| 77 | // t_addrmode_rr := reg + reg |
| 78 | // |
| 79 | def t_addrmode_rr : Operand<i32>, |
| 80 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { |
| 81 | let PrintMethod = "printThumbAddrModeRROperand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 82 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 83 | } |
| 84 | |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 85 | // t_addrmode_s4 := reg + reg |
| 86 | // reg + imm5 * 4 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 87 | // |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 88 | def t_addrmode_s4 : Operand<i32>, |
| 89 | ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> { |
| 90 | let PrintMethod = "printThumbAddrModeS4Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 91 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 92 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 93 | |
| 94 | // t_addrmode_s2 := reg + reg |
| 95 | // reg + imm5 * 2 |
| 96 | // |
| 97 | def t_addrmode_s2 : Operand<i32>, |
| 98 | ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> { |
| 99 | let PrintMethod = "printThumbAddrModeS2Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 100 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 101 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 102 | |
| 103 | // t_addrmode_s1 := reg + reg |
| 104 | // reg + imm5 |
| 105 | // |
| 106 | def t_addrmode_s1 : Operand<i32>, |
| 107 | ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> { |
| 108 | let PrintMethod = "printThumbAddrModeS1Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 109 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 110 | } |
| 111 | |
| 112 | // t_addrmode_sp := sp + imm8 * 4 |
| 113 | // |
| 114 | def t_addrmode_sp : Operand<i32>, |
| 115 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { |
| 116 | let PrintMethod = "printThumbAddrModeSPOperand"; |
Jakob Stoklund Olesen | c5b7ef1 | 2010-01-13 00:43:06 +0000 | [diff] [blame] | 117 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 118 | } |
| 119 | |
| 120 | //===----------------------------------------------------------------------===// |
| 121 | // Miscellaneous Instructions. |
| 122 | // |
| 123 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 124 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 125 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 126 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 127 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 128 | def tADJCALLSTACKUP : |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 129 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, |
Anton Korobeynikov | bd91ea5 | 2010-05-16 09:15:36 +0000 | [diff] [blame] | 130 | "${:comment} tADJCALLSTACKUP $amt1", |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 131 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 132 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 133 | def tADJCALLSTACKDOWN : |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 134 | PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, |
Anton Korobeynikov | bd91ea5 | 2010-05-16 09:15:36 +0000 | [diff] [blame] | 135 | "${:comment} tADJCALLSTACKDOWN $amt", |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 136 | [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 137 | } |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 138 | |
Johnny Chen | bd2c623 | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 139 | def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", |
| 140 | [/* For disassembly only; pattern left blank */]>, |
| 141 | T1Encoding<0b101111> { |
| 142 | let Inst{9-8} = 0b11; |
| 143 | let Inst{7-0} = 0b00000000; |
| 144 | } |
| 145 | |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 146 | def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", |
| 147 | [/* For disassembly only; pattern left blank */]>, |
| 148 | T1Encoding<0b101111> { |
| 149 | let Inst{9-8} = 0b11; |
| 150 | let Inst{7-0} = 0b00010000; |
| 151 | } |
| 152 | |
| 153 | def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", |
| 154 | [/* For disassembly only; pattern left blank */]>, |
| 155 | T1Encoding<0b101111> { |
| 156 | let Inst{9-8} = 0b11; |
| 157 | let Inst{7-0} = 0b00100000; |
| 158 | } |
| 159 | |
| 160 | def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", |
| 161 | [/* For disassembly only; pattern left blank */]>, |
| 162 | T1Encoding<0b101111> { |
| 163 | let Inst{9-8} = 0b11; |
| 164 | let Inst{7-0} = 0b00110000; |
| 165 | } |
| 166 | |
| 167 | def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", |
| 168 | [/* For disassembly only; pattern left blank */]>, |
| 169 | T1Encoding<0b101111> { |
| 170 | let Inst{9-8} = 0b11; |
| 171 | let Inst{7-0} = 0b01000000; |
| 172 | } |
| 173 | |
| 174 | def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe", |
| 175 | [/* For disassembly only; pattern left blank */]>, |
| 176 | T1Encoding<0b101101> { |
| 177 | let Inst{9-5} = 0b10010; |
| 178 | let Inst{3} = 1; |
| 179 | } |
| 180 | |
| 181 | def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle", |
| 182 | [/* For disassembly only; pattern left blank */]>, |
| 183 | T1Encoding<0b101101> { |
| 184 | let Inst{9-5} = 0b10010; |
| 185 | let Inst{3} = 0; |
| 186 | } |
| 187 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 188 | // The i32imm operand $val can be used by a debugger to store more information |
| 189 | // about the breakpoint. |
| 190 | def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val", |
| 191 | [/* For disassembly only; pattern left blank */]>, |
| 192 | T1Encoding<0b101111> { |
| 193 | let Inst{9-8} = 0b10; |
| 194 | } |
| 195 | |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 196 | // Change Processor State is a system instruction -- for disassembly only. |
| 197 | // The singleton $opt operand contains the following information: |
| 198 | // opt{4-0} = mode ==> don't care |
| 199 | // opt{5} = changemode ==> 0 (false for 16-bit Thumb instr) |
| 200 | // opt{8-6} = AIF from Inst{2-0} |
| 201 | // opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable |
| 202 | // |
| 203 | // The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM |
| 204 | // CPS which has more options. |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 205 | def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt", |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 206 | [/* For disassembly only; pattern left blank */]>, |
| 207 | T1Misc<0b0110011>; |
| 208 | |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 209 | // For both thumb1 and thumb2. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 210 | let isNotDuplicable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 211 | def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 212 | "\n$cp:\n\tadd\t$dst, pc", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 213 | [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>, |
| 214 | T1Special<{0,0,?,?}> { |
| 215 | let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc |
| 216 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 217 | |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 218 | // PC relative add. |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 219 | def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 220 | "add\t$dst, pc, $rhs", []>, |
| 221 | T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10 |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 222 | |
| 223 | // ADD rd, sp, #imm8 |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 224 | // This is rematerializable, which is particularly useful for taking the |
| 225 | // address of locals. |
| 226 | let isReMaterializable = 1 in { |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 227 | def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 228 | "add\t$dst, $sp, $rhs", []>, |
| 229 | T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8 |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 230 | } |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 231 | |
| 232 | // ADD sp, sp, #imm7 |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 233 | def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 234 | "add\t$dst, $rhs", []>, |
| 235 | T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8 |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 236 | |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 237 | // SUB sp, sp, #imm7 |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 238 | def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 239 | "sub\t$dst, $rhs", []>, |
| 240 | T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215 |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 241 | |
Evan Cheng | b89030a | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 242 | // ADD rm, sp |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 243 | def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 244 | "add\t$dst, $rhs", []>, |
| 245 | T1Special<{0,0,?,?}> { |
| 246 | let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1 |
| 247 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 248 | |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 249 | // ADD sp, rm |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 250 | def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 251 | "add\t$dst, $rhs", []>, |
| 252 | T1Special<{0,0,?,?}> { |
| 253 | // A8.6.9 Encoding T2 |
| 254 | let Inst{7} = 1; |
| 255 | let Inst{2-0} = 0b101; |
| 256 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 257 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 258 | //===----------------------------------------------------------------------===// |
| 259 | // Control Flow Instructions. |
| 260 | // |
| 261 | |
Jim Grosbach | c732adf | 2009-09-30 01:35:11 +0000 | [diff] [blame] | 262 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 263 | def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>, |
| 264 | T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25 |
| 265 | let Inst{6-3} = 0b1110; // Rm = lr |
| 266 | } |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 267 | // Alternative return instruction used by vararg functions. |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 268 | def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 269 | T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25 |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 270 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 271 | |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 272 | // Indirect branches |
| 273 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Bob Wilson | af14e66 | 2009-11-03 06:29:56 +0000 | [diff] [blame] | 274 | def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 275 | [(brind GPR:$dst)]>, |
Johnny Chen | eb231ce | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 276 | T1Special<{1,0,1,?}> { |
Johnny Chen | 1236091 | 2010-01-13 21:00:26 +0000 | [diff] [blame] | 277 | // <Rd> = Inst{7:2-0} = pc |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 278 | let Inst{2-0} = 0b111; |
| 279 | } |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 280 | } |
| 281 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 282 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 283 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 284 | hasExtraDefRegAllocReq = 1 in |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 285 | def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops), IIC_Br, |
| 286 | "pop${p}\t$dsts", []>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 287 | T1Misc<{1,1,0,?,?,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 288 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 289 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 290 | Defs = [R0, R1, R2, R3, R12, LR, |
| 291 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 292 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 293 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 294 | // Also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 295 | def tBL : TIx2<0b11110, 0b11, 1, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 296 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 297 | "bl\t${func:call}", |
| 298 | [(ARMtcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 299 | Requires<[IsThumb, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 300 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 301 | // ARMv5T and above, also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 302 | def tBLXi : TIx2<0b11110, 0b11, 0, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 303 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 304 | "blx\t${func:call}", |
| 305 | [(ARMcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 306 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 307 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 308 | // Also used for Thumb2 |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 309 | def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 310 | "blx\t$func", |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 311 | [(ARMtcall GPR:$func)]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 312 | Requires<[IsThumb, HasV5T, IsNotDarwin]>, |
| 313 | T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 314 | |
Lauro Ramos Venancio | b8a93a4 | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 315 | // ARMv4T |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 316 | def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 317 | (outs), (ins tGPR:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 318 | "mov\tlr, pc\n\tbx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 319 | [(ARMcall_nolink tGPR:$func)]>, |
| 320 | Requires<[IsThumb1Only, IsNotDarwin]>; |
| 321 | } |
| 322 | |
| 323 | // On Darwin R9 is call-clobbered. |
| 324 | let isCall = 1, |
| 325 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 326 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 327 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 328 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 329 | // Also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 330 | def tBLr9 : TIx2<0b11110, 0b11, 1, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 331 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 332 | "bl\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 333 | [(ARMtcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 334 | Requires<[IsThumb, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 335 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 336 | // ARMv5T and above, also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 337 | def tBLXi_r9 : TIx2<0b11110, 0b11, 0, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 338 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 339 | "blx\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 340 | [(ARMcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 341 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 342 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 343 | // Also used for Thumb2 |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 344 | def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 345 | "blx\t$func", |
| 346 | [(ARMtcall GPR:$func)]>, |
| 347 | Requires<[IsThumb, HasV5T, IsDarwin]>, |
| 348 | T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24 |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 349 | |
| 350 | // ARMv4T |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 351 | def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 352 | (outs), (ins tGPR:$func, variable_ops), IIC_Br, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 353 | "mov\tlr, pc\n\tbx\t$func", |
| 354 | [(ARMcall_nolink tGPR:$func)]>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 355 | Requires<[IsThumb1Only, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 356 | } |
| 357 | |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 358 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 359 | let isBarrier = 1 in { |
| 360 | let isPredicable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 361 | def tB : T1I<(outs), (ins brtarget:$target), IIC_Br, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 362 | "b\t$target", [(br bb:$target)]>, |
| 363 | T1Encoding<{1,1,1,0,0,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 364 | |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 365 | // Far jump |
Evan Cheng | 53c67c0 | 2009-08-07 05:45:07 +0000 | [diff] [blame] | 366 | let Defs = [LR] in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 367 | def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br, |
Anton Korobeynikov | bd91ea5 | 2010-05-16 09:15:36 +0000 | [diff] [blame] | 368 | "bl\t$target\t${:comment} far jump",[]>; |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 369 | |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 370 | def tBR_JTr : T1JTI<(outs), |
| 371 | (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id), |
Bob Wilson | d4d188e | 2010-07-31 06:28:10 +0000 | [diff] [blame] | 372 | IIC_Br, "mov\tpc, $target\n\t.align\t2$jt", |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 373 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>, |
| 374 | Encoding16 { |
| 375 | let Inst{15-7} = 0b010001101; |
| 376 | let Inst{2-0} = 0b111; |
| 377 | } |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 378 | } |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 379 | } |
| 380 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 381 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 382 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 383 | let isBranch = 1, isTerminator = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 384 | def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 385 | "b$cc\t$target", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 386 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>, |
| 387 | T1Encoding<{1,1,0,1,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 388 | |
Evan Cheng | de17fb6 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 389 | // Compare and branch on zero / non-zero |
| 390 | let isBranch = 1, isTerminator = 1 in { |
| 391 | def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 392 | "cbz\t$cmp, $target", []>, |
| 393 | T1Misc<{0,0,?,1,?,?,?}>; |
Evan Cheng | de17fb6 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 394 | |
| 395 | def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 396 | "cbnz\t$cmp, $target", []>, |
| 397 | T1Misc<{1,0,?,1,?,?,?}>; |
Evan Cheng | de17fb6 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 398 | } |
| 399 | |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 400 | // A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only |
| 401 | // A8.6.16 B: Encoding T1 |
| 402 | // If Inst{11-8} == 0b1111 then SEE SVC |
| 403 | let isCall = 1 in { |
Johnny Chen | bd2c623 | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 404 | def tSVC : T1pI<(outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", []>, |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 405 | Encoding16 { |
| 406 | let Inst{15-12} = 0b1101; |
| 407 | let Inst{11-8} = 0b1111; |
| 408 | } |
| 409 | } |
| 410 | |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 411 | // A8.6.16 B: Encoding T1 |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 412 | // If Inst{11-8} == 0b1110 then UNDEFINED |
Anton Korobeynikov | 418d1d9 | 2010-05-15 17:19:20 +0000 | [diff] [blame] | 413 | // FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to |
| 414 | // binutils |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 415 | let isBarrier = 1, isTerminator = 1 in |
Anton Korobeynikov | 418d1d9 | 2010-05-15 17:19:20 +0000 | [diff] [blame] | 416 | def tTRAP : TI<(outs), (ins), IIC_Br, |
Bob Wilson | 7f43fd8 | 2010-05-17 20:31:13 +0000 | [diff] [blame] | 417 | ".short 0xdefe ${:comment} trap", [(trap)]>, Encoding16 { |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 418 | let Inst{15-12} = 0b1101; |
| 419 | let Inst{11-8} = 0b1110; |
| 420 | } |
| 421 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 422 | //===----------------------------------------------------------------------===// |
| 423 | // Load Store Instructions. |
| 424 | // |
| 425 | |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 426 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 427 | def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 428 | "ldr", "\t$dst, $addr", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 429 | [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>, |
| 430 | T1LdSt<0b100>; |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 431 | def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr, |
Johnny Chen | 51bc561 | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 432 | "ldr", "\t$dst, $addr", |
| 433 | []>, |
| 434 | T1LdSt4Imm<{1,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 435 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 436 | def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 437 | "ldrb", "\t$dst, $addr", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 438 | [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>, |
| 439 | T1LdSt<0b110>; |
Johnny Chen | 51bc561 | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 440 | def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr, |
| 441 | "ldrb", "\t$dst, $addr", |
| 442 | []>, |
| 443 | T1LdSt1Imm<{1,?,?}>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 444 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 445 | def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 446 | "ldrh", "\t$dst, $addr", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 447 | [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>, |
| 448 | T1LdSt<0b101>; |
Johnny Chen | 51bc561 | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 449 | def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr, |
| 450 | "ldrh", "\t$dst, $addr", |
| 451 | []>, |
| 452 | T1LdSt2Imm<{1,?,?}>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 453 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 454 | let AddedComplexity = 10 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 455 | def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 456 | "ldrsb", "\t$dst, $addr", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 457 | [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>, |
| 458 | T1LdSt<0b011>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 459 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 460 | let AddedComplexity = 10 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 461 | def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 462 | "ldrsh", "\t$dst, $addr", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 463 | [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>, |
| 464 | T1LdSt<0b111>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 465 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 466 | let canFoldAsLoad = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 467 | def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 468 | "ldr", "\t$dst, $addr", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 469 | [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>, |
| 470 | T1LdStSP<{1,?,?}>; |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 471 | |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 472 | // Special instruction for restore. It cannot clobber condition register |
| 473 | // when it's expanded by eliminateCallFramePseudoInstr(). |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 474 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 475 | def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 476 | "ldr", "\t$dst, $addr", []>, |
| 477 | T1LdStSP<{1,?,?}>; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 478 | |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 479 | // Load tconstpool |
Evan Cheng | 7883fa9 | 2009-11-04 00:00:39 +0000 | [diff] [blame] | 480 | // FIXME: Use ldr.n to work around a Darwin assembler bug. |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 481 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 482 | def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi, |
Evan Cheng | b9f51cb | 2009-11-04 07:38:48 +0000 | [diff] [blame] | 483 | "ldr", ".n\t$dst, $addr", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 484 | [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>, |
| 485 | T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59 |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 486 | |
| 487 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 488 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
| 489 | isReMaterializable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 490 | def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 491 | "ldr", "\t$dst, $addr", []>, |
| 492 | T1LdStSP<{1,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 493 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 494 | def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 495 | "str", "\t$src, $addr", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 496 | [(store tGPR:$src, t_addrmode_s4:$addr)]>, |
| 497 | T1LdSt<0b000>; |
Johnny Chen | 51bc561 | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 498 | def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer, |
| 499 | "str", "\t$src, $addr", |
| 500 | []>, |
| 501 | T1LdSt4Imm<{0,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 502 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 503 | def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 504 | "strb", "\t$src, $addr", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 505 | [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>, |
| 506 | T1LdSt<0b010>; |
Johnny Chen | 51bc561 | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 507 | def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer, |
| 508 | "strb", "\t$src, $addr", |
| 509 | []>, |
| 510 | T1LdSt1Imm<{0,?,?}>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 511 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 512 | def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 513 | "strh", "\t$src, $addr", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 514 | [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>, |
| 515 | T1LdSt<0b001>; |
Johnny Chen | 51bc561 | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 516 | def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer, |
| 517 | "strh", "\t$src, $addr", |
| 518 | []>, |
| 519 | T1LdSt2Imm<{0,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 520 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 521 | def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 522 | "str", "\t$src, $addr", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 523 | [(store tGPR:$src, t_addrmode_sp:$addr)]>, |
| 524 | T1LdStSP<{0,?,?}>; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 525 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 526 | let mayStore = 1, neverHasSideEffects = 1 in { |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 527 | // Special instruction for spill. It cannot clobber condition register |
| 528 | // when it's expanded by eliminateCallFramePseudoInstr(). |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 529 | def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 530 | "str", "\t$src, $addr", []>, |
| 531 | T1LdStSP<{0,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 532 | } |
| 533 | |
| 534 | //===----------------------------------------------------------------------===// |
| 535 | // Load / store multiple Instructions. |
| 536 | // |
| 537 | |
Jim Grosbach | e2f70d1 | 2010-09-07 21:30:25 +0000 | [diff] [blame^] | 538 | // These require base address to be written back or one of the loaded regs. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 539 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 540 | def tLDM : T1I<(outs), |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 541 | (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 542 | IIC_iLoadm, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 543 | "ldm${addr:submode}${p}\t$addr, $dsts", []>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 544 | T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 545 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 546 | def tLDM_UPD : T1It<(outs tGPR:$wb), |
| 547 | (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops), |
| 548 | IIC_iLoadm, |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 549 | "ldm${addr:submode}${p}\t$addr!, $dsts", |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 550 | "$addr.addr = $wb", []>, |
| 551 | T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53 |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 552 | } // mayLoad, neverHasSideEffects = 1, hasExtraDefRegAllocReq |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 553 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 554 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 555 | def tSTM_UPD : T1It<(outs tGPR:$wb), |
| 556 | (ins addrmode4:$addr, pred:$p, reglist:$srcs, variable_ops), |
| 557 | IIC_iStorem, |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 558 | "stm${addr:submode}${p}\t$addr!, $srcs", |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 559 | "$addr.addr = $wb", []>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 560 | T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189 |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 561 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 562 | let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 563 | def tPOP : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops), IIC_Br, |
| 564 | "pop${p}\t$dsts", []>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 565 | T1Misc<{1,1,0,?,?,?,?}>; |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 566 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 567 | let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 568 | def tPUSH : T1I<(outs), (ins pred:$p, reglist:$srcs, variable_ops), IIC_Br, |
| 569 | "push${p}\t$srcs", []>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 570 | T1Misc<{0,1,0,?,?,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 571 | |
| 572 | //===----------------------------------------------------------------------===// |
| 573 | // Arithmetic Instructions. |
| 574 | // |
| 575 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 576 | // Add with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 577 | let isCommutable = 1, Uses = [CPSR] in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 578 | def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 579 | "adc", "\t$dst, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 580 | [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>, |
| 581 | T1DataProcessing<0b0101>; |
Evan Cheng | 53d7dba | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 582 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 583 | // Add immediate |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 584 | def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 585 | "add", "\t$dst, $lhs, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 586 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>, |
| 587 | T1General<0b01110>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 588 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 589 | def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 590 | "add", "\t$dst, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 591 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>, |
| 592 | T1General<{1,1,0,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 593 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 594 | // Add register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 595 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 596 | def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 597 | "add", "\t$dst, $lhs, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 598 | [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>, |
| 599 | T1General<0b01100>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 600 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 601 | let neverHasSideEffects = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 602 | def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 603 | "add", "\t$dst, $rhs", []>, |
| 604 | T1Special<{0,0,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 605 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 606 | // And register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 607 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 608 | def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 609 | "and", "\t$dst, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 610 | [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>, |
| 611 | T1DataProcessing<0b0000>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 612 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 613 | // ASR immediate |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 614 | def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 615 | "asr", "\t$dst, $lhs, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 616 | [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>, |
| 617 | T1General<{0,1,0,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 618 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 619 | // ASR register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 620 | def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 621 | "asr", "\t$dst, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 622 | [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>, |
| 623 | T1DataProcessing<0b0100>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 624 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 625 | // BIC register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 626 | def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 627 | "bic", "\t$dst, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 628 | [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>, |
| 629 | T1DataProcessing<0b1110>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 630 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 631 | // CMN register |
| 632 | let Defs = [CPSR] in { |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 633 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
| 634 | // Compare-to-zero still works out, just not the relationals |
| 635 | //def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, |
| 636 | // "cmn", "\t$lhs, $rhs", |
| 637 | // [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>, |
| 638 | // T1DataProcessing<0b1011>; |
Johnny Chen | caedfbc | 2009-12-16 23:36:52 +0000 | [diff] [blame] | 639 | def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 640 | "cmn", "\t$lhs, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 641 | [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>, |
| 642 | T1DataProcessing<0b1011>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 643 | } |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 644 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 645 | // CMP immediate |
| 646 | let Defs = [CPSR] in { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 647 | def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 648 | "cmp", "\t$lhs, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 649 | [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>, |
| 650 | T1General<{1,0,1,?,?}>; |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 651 | def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 652 | "cmp", "\t$lhs, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 653 | [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>, |
| 654 | T1General<{1,0,1,?,?}>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 655 | } |
| 656 | |
| 657 | // CMP register |
| 658 | let Defs = [CPSR] in { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 659 | def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 660 | "cmp", "\t$lhs, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 661 | [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>, |
| 662 | T1DataProcessing<0b1010>; |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 663 | def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 664 | "cmp", "\t$lhs, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 665 | [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>, |
| 666 | T1DataProcessing<0b1010>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 667 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 668 | def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 669 | "cmp", "\t$lhs, $rhs", []>, |
| 670 | T1Special<{0,1,?,?}>; |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 671 | def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 672 | "cmp", "\t$lhs, $rhs", []>, |
| 673 | T1Special<{0,1,?,?}>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 674 | } |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 675 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 676 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 677 | // XOR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 678 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 679 | def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 680 | "eor", "\t$dst, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 681 | [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>, |
| 682 | T1DataProcessing<0b0001>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 683 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 684 | // LSL immediate |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 685 | def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 686 | "lsl", "\t$dst, $lhs, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 687 | [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>, |
| 688 | T1General<{0,0,0,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 689 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 690 | // LSL register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 691 | def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 692 | "lsl", "\t$dst, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 693 | [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>, |
| 694 | T1DataProcessing<0b0010>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 695 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 696 | // LSR immediate |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 697 | def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 698 | "lsr", "\t$dst, $lhs, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 699 | [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>, |
| 700 | T1General<{0,0,1,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 701 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 702 | // LSR register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 703 | def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 704 | "lsr", "\t$dst, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 705 | [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>, |
| 706 | T1DataProcessing<0b0011>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 707 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 708 | // move register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 709 | def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 710 | "mov", "\t$dst, $src", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 711 | [(set tGPR:$dst, imm0_255:$src)]>, |
| 712 | T1General<{1,0,0,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 713 | |
| 714 | // TODO: A7-73: MOV(2) - mov setting flag. |
| 715 | |
| 716 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 717 | let neverHasSideEffects = 1 in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 718 | // FIXME: Make this predicable. |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 719 | def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 720 | "mov\t$dst, $src", []>, |
| 721 | T1Special<0b1000>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 722 | let Defs = [CPSR] in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 723 | def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 724 | "movs\t$dst, $src", []>, Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 725 | let Inst{15-6} = 0b0000000000; |
| 726 | } |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 727 | |
| 728 | // FIXME: Make these predicable. |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 729 | def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 730 | "mov\t$dst, $src", []>, |
Johnny Chen | eb231ce | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 731 | T1Special<{1,0,0,?}>; |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 732 | def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 733 | "mov\t$dst, $src", []>, |
Johnny Chen | eb231ce | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 734 | T1Special<{1,0,?,0}>; |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 735 | def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 736 | "mov\t$dst, $src", []>, |
Johnny Chen | eb231ce | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 737 | T1Special<{1,0,?,?}>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 738 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 739 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 740 | // multiply register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 741 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 742 | def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32, |
Johnny Chen | cb721da | 2010-03-03 23:15:43 +0000 | [diff] [blame] | 743 | "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */ |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 744 | [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>, |
| 745 | T1DataProcessing<0b1101>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 746 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 747 | // move inverse register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 748 | def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 749 | "mvn", "\t$dst, $src", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 750 | [(set tGPR:$dst, (not tGPR:$src))]>, |
| 751 | T1DataProcessing<0b1111>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 752 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 753 | // bitwise or register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 754 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 755 | def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 756 | "orr", "\t$dst, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 757 | [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>, |
| 758 | T1DataProcessing<0b1100>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 759 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 760 | // swaps |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 761 | def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 762 | "rev", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 763 | [(set tGPR:$dst, (bswap tGPR:$src))]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 764 | Requires<[IsThumb1Only, HasV6]>, |
| 765 | T1Misc<{1,0,1,0,0,0,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 766 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 767 | def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 768 | "rev16", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 769 | [(set tGPR:$dst, |
| 770 | (or (and (srl tGPR:$src, (i32 8)), 0xFF), |
| 771 | (or (and (shl tGPR:$src, (i32 8)), 0xFF00), |
| 772 | (or (and (srl tGPR:$src, (i32 8)), 0xFF0000), |
| 773 | (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 774 | Requires<[IsThumb1Only, HasV6]>, |
| 775 | T1Misc<{1,0,1,0,0,1,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 776 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 777 | def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 778 | "revsh", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 779 | [(set tGPR:$dst, |
| 780 | (sext_inreg |
Evan Cheng | 51f3996 | 2009-08-18 05:43:23 +0000 | [diff] [blame] | 781 | (or (srl (and tGPR:$src, 0xFF00), (i32 8)), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 782 | (shl tGPR:$src, (i32 8))), i16))]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 783 | Requires<[IsThumb1Only, HasV6]>, |
| 784 | T1Misc<{1,0,1,0,1,1,?}>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 785 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 786 | // rotate right register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 787 | def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 788 | "ror", "\t$dst, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 789 | [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>, |
| 790 | T1DataProcessing<0b0111>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 791 | |
| 792 | // negate register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 793 | def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 794 | "rsb", "\t$dst, $src, #0", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 795 | [(set tGPR:$dst, (ineg tGPR:$src))]>, |
| 796 | T1DataProcessing<0b1001>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 797 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 798 | // Subtract with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 799 | let Uses = [CPSR] in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 800 | def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 801 | "sbc", "\t$dst, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 802 | [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>, |
| 803 | T1DataProcessing<0b0110>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 804 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 805 | // Subtract immediate |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 806 | def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 807 | "sub", "\t$dst, $lhs, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 808 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>, |
| 809 | T1General<0b01111>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 810 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 811 | def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 812 | "sub", "\t$dst, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 813 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>, |
| 814 | T1General<{1,1,1,?,?}>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 815 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 816 | // subtract register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 817 | def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 818 | "sub", "\t$dst, $lhs, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 819 | [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>, |
| 820 | T1General<0b01101>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 821 | |
| 822 | // TODO: A7-96: STMIA - store multiple. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 823 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 824 | // sign-extend byte |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 825 | def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 826 | "sxtb", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 827 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 828 | Requires<[IsThumb1Only, HasV6]>, |
| 829 | T1Misc<{0,0,1,0,0,1,?}>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 830 | |
| 831 | // sign-extend short |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 832 | def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 833 | "sxth", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 834 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 835 | Requires<[IsThumb1Only, HasV6]>, |
| 836 | T1Misc<{0,0,1,0,0,0,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 837 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 838 | // test |
Evan Cheng | e864b74 | 2009-06-26 00:19:07 +0000 | [diff] [blame] | 839 | let isCommutable = 1, Defs = [CPSR] in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 840 | def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 841 | "tst", "\t$lhs, $rhs", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 842 | [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>, |
| 843 | T1DataProcessing<0b1000>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 844 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 845 | // zero-extend byte |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 846 | def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 847 | "uxtb", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 848 | [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 849 | Requires<[IsThumb1Only, HasV6]>, |
| 850 | T1Misc<{0,0,1,0,1,1,?}>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 851 | |
| 852 | // zero-extend short |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 853 | def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 854 | "uxth", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 855 | [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 856 | Requires<[IsThumb1Only, HasV6]>, |
| 857 | T1Misc<{0,0,1,0,1,0,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 858 | |
| 859 | |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 860 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation. |
Dan Gohman | 533297b | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 861 | // Expanded after instruction selection into a branch sequence. |
| 862 | let usesCustomInserter = 1 in // Expanded after instruction selection. |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 863 | def tMOVCCr_pseudo : |
Evan Cheng | c972165 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 864 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), |
Anton Korobeynikov | bd91ea5 | 2010-05-16 09:15:36 +0000 | [diff] [blame] | 865 | NoItinerary, "${:comment} tMOVCCr $cc", |
Evan Cheng | c972165 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 866 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 867 | |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 868 | |
| 869 | // 16-bit movcc in IT blocks for Thumb2. |
Evan Cheng | ea420b2 | 2010-05-19 01:52:25 +0000 | [diff] [blame] | 870 | let neverHasSideEffects = 1 in { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 871 | def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 872 | "mov", "\t$dst, $rhs", []>, |
Johnny Chen | eb231ce | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 873 | T1Special<{1,0,?,?}>; |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 874 | |
Jim Grosbach | 4152778 | 2010-02-09 19:51:37 +0000 | [diff] [blame] | 875 | def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 876 | "mov", "\t$dst, $rhs", []>, |
| 877 | T1General<{1,0,0,?,?}>; |
Evan Cheng | ea420b2 | 2010-05-19 01:52:25 +0000 | [diff] [blame] | 878 | } // neverHasSideEffects |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 879 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 880 | // tLEApcrel - Load a pc-relative address into a register without offending the |
| 881 | // assembler. |
Evan Cheng | ea420b2 | 2010-05-19 01:52:25 +0000 | [diff] [blame] | 882 | let neverHasSideEffects = 1 in { |
Evan Cheng | 9085f98 | 2010-05-19 07:28:01 +0000 | [diff] [blame] | 883 | let isReMaterializable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 884 | def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 885 | "adr$p\t$dst, #$label", []>, |
| 886 | T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 887 | |
Jim Grosbach | a967d11 | 2010-06-21 21:27:27 +0000 | [diff] [blame] | 888 | } // neverHasSideEffects |
Evan Cheng | a1efbbd | 2009-08-14 00:32:16 +0000 | [diff] [blame] | 889 | def tLEApcrelJT : T1I<(outs tGPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 890 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 891 | IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>, |
| 892 | T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10 |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 893 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 894 | //===----------------------------------------------------------------------===// |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 895 | // TLS Instructions |
| 896 | // |
| 897 | |
| 898 | // __aeabi_read_tp preserves the registers r1-r3. |
| 899 | let isCall = 1, |
| 900 | Defs = [R0, LR] in { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 901 | def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br, |
| 902 | "bl\t__aeabi_read_tp", |
| 903 | [(set R0, ARMthread_pointer)]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 904 | } |
| 905 | |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 906 | // SJLJ Exception handling intrinsics |
| 907 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
| 908 | // address and save #0 in R0 for the non-longjmp case. |
| 909 | // Since by its nature we may be coming from some other function to get |
| 910 | // here, and we're using the stack frame for the containing function to |
| 911 | // save/restore registers, we can't keep anything live in regs across |
| 912 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
| 913 | // when we get here from a longjmp(). We force everthing out of registers |
| 914 | // except for our own input by listing the relevant registers in Defs. By |
| 915 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 916 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | 0798edd | 2010-05-27 23:49:24 +0000 | [diff] [blame] | 917 | // $val is a scratch register for our use. |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 918 | let Defs = |
Jim Grosbach | 5caeff5 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 919 | [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], hasSideEffects = 1, |
| 920 | isBarrier = 1 in { |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 921 | def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val), |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 922 | AddrModeNone, SizeSpecial, NoItinerary, |
Jim Grosbach | c9792a3 | 2010-05-28 17:51:20 +0000 | [diff] [blame] | 923 | "mov\t$val, pc\t${:comment} begin eh.setjmp\n\t" |
| 924 | "adds\t$val, #7\n\t" |
| 925 | "str\t$val, [$src, #4]\n\t" |
| 926 | "movs\tr0, #0\n\t" |
| 927 | "b\t1f\n\t" |
| 928 | "movs\tr0, #1\t${:comment} end eh.setjmp\n\t" |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 929 | "1:", "", |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 930 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>; |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 931 | } |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 932 | |
| 933 | // FIXME: Non-Darwin version(s) |
| 934 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 935 | Defs = [ R7, LR, SP ] in { |
| 936 | def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), |
| 937 | AddrModeNone, SizeSpecial, IndexModeNone, |
| 938 | Pseudo, NoItinerary, |
| 939 | "ldr\t$scratch, [$src, #8]\n\t" |
| 940 | "mov\tsp, $scratch\n\t" |
| 941 | "ldr\t$scratch, [$src, #4]\n\t" |
| 942 | "ldr\tr7, [$src]\n\t" |
| 943 | "bx\t$scratch", "", |
| 944 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 945 | Requires<[IsThumb, IsDarwin]>; |
| 946 | } |
| 947 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 948 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 949 | // Non-Instruction Patterns |
| 950 | // |
| 951 | |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 952 | // Add with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 953 | def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs), |
| 954 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; |
| 955 | def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs), |
Evan Cheng | 89d177f | 2009-08-20 17:01:04 +0000 | [diff] [blame] | 956 | (tADDi8 tGPR:$lhs, imm8_255:$rhs)>; |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 957 | def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs), |
| 958 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 959 | |
| 960 | // Subtract with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 961 | def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs), |
| 962 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; |
| 963 | def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs), |
| 964 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; |
| 965 | def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs), |
| 966 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 967 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 968 | // ConstantPool, GlobalAddress |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 969 | def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; |
| 970 | def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 971 | |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 972 | // JumpTable |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 973 | def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 974 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 975 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 976 | // Direct calls |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 977 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 978 | Requires<[IsThumb, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 979 | def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 980 | Requires<[IsThumb, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 981 | |
| 982 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 983 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 984 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 985 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 986 | |
| 987 | // Indirect calls to ARM routines |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 988 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>, |
| 989 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
| 990 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>, |
| 991 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 992 | |
| 993 | // zextload i1 -> zextload i8 |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 994 | def : T1Pat<(zextloadi1 t_addrmode_s1:$addr), |
| 995 | (tLDRB t_addrmode_s1:$addr)>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 996 | |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 997 | // extload -> zextload |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 998 | def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 999 | def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 1000 | def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>; |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1001 | |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1002 | // If it's impossible to use [r,r] address mode for sextload, select to |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1003 | // ldr{b|h} + sxt{b|h} instead. |
Evan Cheng | 3ecadc8 | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 1004 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1005 | (tSXTB (tLDRB t_addrmode_s1:$addr))>, |
| 1006 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | 3ecadc8 | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 1007 | def : T1Pat<(sextloadi16 t_addrmode_s2:$addr), |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1008 | (tSXTH (tLDRH t_addrmode_s2:$addr))>, |
| 1009 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1010 | |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1011 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), |
| 1012 | (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>; |
| 1013 | def : T1Pat<(sextloadi16 t_addrmode_s1:$addr), |
| 1014 | (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>; |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1015 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1016 | // Large immediate handling. |
| 1017 | |
| 1018 | // Two piece imms. |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1019 | def : T1Pat<(i32 thumb_immshifted:$src), |
| 1020 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), |
| 1021 | (thumb_immshifted_shamt imm:$src))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1022 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1023 | def : T1Pat<(i32 imm0_255_comp:$src), |
| 1024 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1025 | |
| 1026 | // Pseudo instruction that combines ldr from constpool and add pc. This should |
| 1027 | // be expanded into two instructions late to allow if-conversion and |
| 1028 | // scheduling. |
| 1029 | let isReMaterializable = 1 in |
| 1030 | def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 1031 | NoItinerary, |
| 1032 | "${:comment} ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc", |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1033 | [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), |
| 1034 | imm:$cp))]>, |
| 1035 | Requires<[IsThumb1Only]>; |