blob: da2efb8566da7b34bc3ebecb5ba8b8f2120fe31b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
77// t_addrmode_rr := reg + reg
78//
79def t_addrmode_rr : Operand<i32>,
80 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
81 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000082 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000083}
84
Evan Chengc38f2bc2007-01-23 22:59:13 +000085// t_addrmode_s4 := reg + reg
86// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000087//
Evan Chengc38f2bc2007-01-23 22:59:13 +000088def t_addrmode_s4 : Operand<i32>,
89 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
90 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Evan Chengc38f2bc2007-01-23 22:59:13 +000093
94// t_addrmode_s2 := reg + reg
95// reg + imm5 * 2
96//
97def t_addrmode_s2 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
99 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000100 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000101}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000102
103// t_addrmode_s1 := reg + reg
104// reg + imm5
105//
106def t_addrmode_s1 : Operand<i32>,
107 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
108 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000109 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000110}
111
112// t_addrmode_sp := sp + imm8 * 4
113//
114def t_addrmode_sp : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
116 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000117 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
120//===----------------------------------------------------------------------===//
121// Miscellaneous Instructions.
122//
123
Jim Grosbach4642ad32010-02-22 23:10:38 +0000124// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
125// from removing one half of the matched pairs. That breaks PEI, which assumes
126// these will always be in pairs, and asserts if it finds otherwise. Better way?
127let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000128def tADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000129PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000130 "${:comment} tADJCALLSTACKUP $amt1",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000131 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000132
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000133def tADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000134PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000135 "${:comment} tADJCALLSTACKDOWN $amt",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000136 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000137}
Evan Cheng44bec522007-05-15 01:29:07 +0000138
Johnny Chenbd2c6232010-02-25 03:28:51 +0000139def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
140 [/* For disassembly only; pattern left blank */]>,
141 T1Encoding<0b101111> {
142 let Inst{9-8} = 0b11;
143 let Inst{7-0} = 0b00000000;
144}
145
Johnny Chend86d2692010-02-25 17:51:03 +0000146def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
147 [/* For disassembly only; pattern left blank */]>,
148 T1Encoding<0b101111> {
149 let Inst{9-8} = 0b11;
150 let Inst{7-0} = 0b00010000;
151}
152
153def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
154 [/* For disassembly only; pattern left blank */]>,
155 T1Encoding<0b101111> {
156 let Inst{9-8} = 0b11;
157 let Inst{7-0} = 0b00100000;
158}
159
160def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
161 [/* For disassembly only; pattern left blank */]>,
162 T1Encoding<0b101111> {
163 let Inst{9-8} = 0b11;
164 let Inst{7-0} = 0b00110000;
165}
166
167def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
168 [/* For disassembly only; pattern left blank */]>,
169 T1Encoding<0b101111> {
170 let Inst{9-8} = 0b11;
171 let Inst{7-0} = 0b01000000;
172}
173
174def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
175 [/* For disassembly only; pattern left blank */]>,
176 T1Encoding<0b101101> {
177 let Inst{9-5} = 0b10010;
178 let Inst{3} = 1;
179}
180
181def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
182 [/* For disassembly only; pattern left blank */]>,
183 T1Encoding<0b101101> {
184 let Inst{9-5} = 0b10010;
185 let Inst{3} = 0;
186}
187
Johnny Chenc6f7b272010-02-11 18:12:29 +0000188// The i32imm operand $val can be used by a debugger to store more information
189// about the breakpoint.
190def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
191 [/* For disassembly only; pattern left blank */]>,
192 T1Encoding<0b101111> {
193 let Inst{9-8} = 0b10;
194}
195
Johnny Chen93042d12010-03-02 18:14:57 +0000196// Change Processor State is a system instruction -- for disassembly only.
197// The singleton $opt operand contains the following information:
198// opt{4-0} = mode ==> don't care
199// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
200// opt{8-6} = AIF from Inst{2-0}
201// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
202//
203// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
204// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000205def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000206 [/* For disassembly only; pattern left blank */]>,
207 T1Misc<0b0110011>;
208
Evan Cheng35d6c412009-08-04 23:47:55 +0000209// For both thumb1 and thumb2.
Evan Chengeaa91b02007-06-19 01:26:51 +0000210let isNotDuplicable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000211def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000212 "\n$cp:\n\tadd\t$dst, pc",
Johnny Chend68e1192009-12-15 17:24:14 +0000213 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
214 T1Special<{0,0,?,?}> {
215 let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc
216}
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000218// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000219def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000220 "add\t$dst, pc, $rhs", []>,
221 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000222
223// ADD rd, sp, #imm8
Jim Grosbach663e3392010-08-30 19:49:58 +0000224// This is rematerializable, which is particularly useful for taking the
225// address of locals.
226let isReMaterializable = 1 in {
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000227def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000228 "add\t$dst, $sp, $rhs", []>,
229 T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8
Jim Grosbach663e3392010-08-30 19:49:58 +0000230}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000231
232// ADD sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000233def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000234 "add\t$dst, $rhs", []>,
235 T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000236
Evan Cheng86198642009-08-07 00:34:42 +0000237// SUB sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000238def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000239 "sub\t$dst, $rhs", []>,
240 T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215
Evan Cheng86198642009-08-07 00:34:42 +0000241
Evan Chengb89030a2009-08-11 23:00:31 +0000242// ADD rm, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000243def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000244 "add\t$dst, $rhs", []>,
245 T1Special<{0,0,?,?}> {
246 let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1
247}
Evan Cheng86198642009-08-07 00:34:42 +0000248
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000249// ADD sp, rm
David Goodwin5d598aa2009-08-19 18:00:44 +0000250def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000251 "add\t$dst, $rhs", []>,
252 T1Special<{0,0,?,?}> {
253 // A8.6.9 Encoding T2
254 let Inst{7} = 1;
255 let Inst{2-0} = 0b101;
256}
Evan Cheng86198642009-08-07 00:34:42 +0000257
Evan Chenga8e29892007-01-19 07:51:42 +0000258//===----------------------------------------------------------------------===//
259// Control Flow Instructions.
260//
261
Jim Grosbachc732adf2009-09-30 01:35:11 +0000262let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000263 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>,
264 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
265 let Inst{6-3} = 0b1110; // Rm = lr
266 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000267 // Alternative return instruction used by vararg functions.
Jim Grosbach80dc1162010-02-16 21:23:02 +0000268 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000269 T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25
Evan Cheng9d945f72007-02-01 01:49:46 +0000270}
Evan Chenga8e29892007-01-19 07:51:42 +0000271
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000272// Indirect branches
273let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilsonaf14e662009-11-03 06:29:56 +0000274 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Johnny Chend68e1192009-12-15 17:24:14 +0000275 [(brind GPR:$dst)]>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000276 T1Special<{1,0,1,?}> {
Johnny Chen12360912010-01-13 21:00:26 +0000277 // <Rd> = Inst{7:2-0} = pc
Johnny Chend68e1192009-12-15 17:24:14 +0000278 let Inst{2-0} = 0b111;
279 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000280}
281
Evan Chenga8e29892007-01-19 07:51:42 +0000282// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000283let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
284 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000285def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops), IIC_Br,
286 "pop${p}\t$dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000287 T1Misc<{1,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000288
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000289let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000290 Defs = [R0, R1, R2, R3, R12, LR,
291 D0, D1, D2, D3, D4, D5, D6, D7,
292 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000293 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000294 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000295 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000296 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000297 "bl\t${func:call}",
298 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000299 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000300
Evan Chengb6207242009-08-01 00:16:10 +0000301 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000302 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000303 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000304 "blx\t${func:call}",
305 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000306 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000307
Evan Chengb6207242009-08-01 00:16:10 +0000308 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000309 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000310 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000311 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000312 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
313 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000314
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000315 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000316 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000317 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000318 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000319 [(ARMcall_nolink tGPR:$func)]>,
320 Requires<[IsThumb1Only, IsNotDarwin]>;
321}
322
323// On Darwin R9 is call-clobbered.
324let isCall = 1,
325 Defs = [R0, R1, R2, R3, R9, R12, LR,
326 D0, D1, D2, D3, D4, D5, D6, D7,
327 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000328 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000329 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000330 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000331 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000332 "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000333 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000334 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000335
Evan Chengb6207242009-08-01 00:16:10 +0000336 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000337 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000338 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000339 "blx\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000340 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000341 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000342
Evan Chengb6207242009-08-01 00:16:10 +0000343 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000344 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000345 "blx\t$func",
346 [(ARMtcall GPR:$func)]>,
347 Requires<[IsThumb, HasV5T, IsDarwin]>,
348 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000349
350 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000351 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000352 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000353 "mov\tlr, pc\n\tbx\t$func",
354 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000355 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000356}
357
Evan Chengffbacca2007-07-21 00:34:19 +0000358let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000359 let isBarrier = 1 in {
360 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000361 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000362 "b\t$target", [(br bb:$target)]>,
363 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000364
Evan Cheng225dfe92007-01-30 01:13:37 +0000365 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000366 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000367 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000368 "bl\t$target\t${:comment} far jump",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000369
David Goodwin5e47a9a2009-06-30 18:04:13 +0000370 def tBR_JTr : T1JTI<(outs),
371 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +0000372 IIC_Br, "mov\tpc, $target\n\t.align\t2$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000373 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
374 Encoding16 {
375 let Inst{15-7} = 0b010001101;
376 let Inst{2-0} = 0b111;
377 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000378 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000379}
380
Evan Chengc85e8322007-07-05 07:13:32 +0000381// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000382// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000383let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000384 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000385 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000386 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
387 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000388
Evan Chengde17fb62009-10-31 23:46:45 +0000389// Compare and branch on zero / non-zero
390let isBranch = 1, isTerminator = 1 in {
391 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000392 "cbz\t$cmp, $target", []>,
393 T1Misc<{0,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000394
395 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000396 "cbnz\t$cmp, $target", []>,
397 T1Misc<{1,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000398}
399
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000400// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
401// A8.6.16 B: Encoding T1
402// If Inst{11-8} == 0b1111 then SEE SVC
403let isCall = 1 in {
Johnny Chenbd2c6232010-02-25 03:28:51 +0000404def tSVC : T1pI<(outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", []>,
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000405 Encoding16 {
406 let Inst{15-12} = 0b1101;
407 let Inst{11-8} = 0b1111;
408}
409}
410
Evan Chengfb3611d2010-05-11 07:26:32 +0000411// A8.6.16 B: Encoding T1
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000412// If Inst{11-8} == 0b1110 then UNDEFINED
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000413// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
414// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000415let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000416def tTRAP : TI<(outs), (ins), IIC_Br,
Bob Wilson7f43fd82010-05-17 20:31:13 +0000417 ".short 0xdefe ${:comment} trap", [(trap)]>, Encoding16 {
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000418 let Inst{15-12} = 0b1101;
419 let Inst{11-8} = 0b1110;
420}
421
Evan Chenga8e29892007-01-19 07:51:42 +0000422//===----------------------------------------------------------------------===//
423// Load Store Instructions.
424//
425
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000426let canFoldAsLoad = 1, isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000427def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000428 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000429 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>,
430 T1LdSt<0b100>;
Jim Grosbach64171712010-02-16 21:07:46 +0000431def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Johnny Chen51bc5612010-01-14 22:42:17 +0000432 "ldr", "\t$dst, $addr",
433 []>,
434 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000435
David Goodwin5d598aa2009-08-19 18:00:44 +0000436def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000437 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000438 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
439 T1LdSt<0b110>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000440def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
441 "ldrb", "\t$dst, $addr",
442 []>,
443 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000444
David Goodwin5d598aa2009-08-19 18:00:44 +0000445def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000446 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000447 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
448 T1LdSt<0b101>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000449def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
450 "ldrh", "\t$dst, $addr",
451 []>,
452 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000453
Evan Cheng2f297df2009-07-11 07:08:13 +0000454let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000455def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000456 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000457 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
458 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000459
Evan Cheng2f297df2009-07-11 07:08:13 +0000460let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000461def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000462 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000463 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
464 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000465
Dan Gohman15511cf2008-12-03 18:15:48 +0000466let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000467def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000468 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000469 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
470 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000471
Evan Cheng8e59ea92007-02-07 00:06:56 +0000472// Special instruction for restore. It cannot clobber condition register
473// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000474let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000475def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000476 "ldr", "\t$dst, $addr", []>,
477 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000478
Evan Cheng012f2d92007-01-24 08:53:17 +0000479// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000480// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000481let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000482def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000483 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000484 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
485 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000486
487// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000488let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
489 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000490def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000491 "ldr", "\t$dst, $addr", []>,
492 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000493
David Goodwin5d598aa2009-08-19 18:00:44 +0000494def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000495 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000496 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
497 T1LdSt<0b000>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000498def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
499 "str", "\t$src, $addr",
500 []>,
501 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000502
David Goodwin5d598aa2009-08-19 18:00:44 +0000503def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000504 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000505 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
506 T1LdSt<0b010>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000507def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
508 "strb", "\t$src, $addr",
509 []>,
510 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000511
David Goodwin5d598aa2009-08-19 18:00:44 +0000512def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000513 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000514 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
515 T1LdSt<0b001>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000516def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
517 "strh", "\t$src, $addr",
518 []>,
519 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000520
David Goodwin5d598aa2009-08-19 18:00:44 +0000521def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000522 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000523 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
524 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000525
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000526let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000527// Special instruction for spill. It cannot clobber condition register
528// when it's expanded by eliminateCallFramePseudoInstr().
David Goodwin5d598aa2009-08-19 18:00:44 +0000529def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Johnny Chend68e1192009-12-15 17:24:14 +0000530 "str", "\t$src, $addr", []>,
531 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000532}
533
534//===----------------------------------------------------------------------===//
535// Load / store multiple Instructions.
536//
537
Jim Grosbache2f70d12010-09-07 21:30:25 +0000538// These require base address to be written back or one of the loaded regs.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000539let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Cheng4b322e52009-08-11 21:11:32 +0000540def tLDM : T1I<(outs),
Bob Wilson815baeb2010-03-13 01:08:20 +0000541 (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000542 IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +0000543 "ldm${addr:submode}${p}\t$addr, $dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000544 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Chenga8e29892007-01-19 07:51:42 +0000545
Bob Wilson815baeb2010-03-13 01:08:20 +0000546def tLDM_UPD : T1It<(outs tGPR:$wb),
547 (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops),
548 IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +0000549 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000550 "$addr.addr = $wb", []>,
551 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000552} // mayLoad, neverHasSideEffects = 1, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +0000553
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000554let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000555def tSTM_UPD : T1It<(outs tGPR:$wb),
556 (ins addrmode4:$addr, pred:$p, reglist:$srcs, variable_ops),
557 IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +0000558 "stm${addr:submode}${p}\t$addr!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +0000559 "$addr.addr = $wb", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000560 T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189
Evan Cheng4b322e52009-08-11 21:11:32 +0000561
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000562let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000563def tPOP : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops), IIC_Br,
564 "pop${p}\t$dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000565 T1Misc<{1,1,0,?,?,?,?}>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000566
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000567let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000568def tPUSH : T1I<(outs), (ins pred:$p, reglist:$srcs, variable_ops), IIC_Br,
569 "push${p}\t$srcs", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000570 T1Misc<{0,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000571
572//===----------------------------------------------------------------------===//
573// Arithmetic Instructions.
574//
575
David Goodwinc9ee1182009-06-25 22:49:55 +0000576// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000577let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000578def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000579 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000580 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
581 T1DataProcessing<0b0101>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000582
David Goodwinc9ee1182009-06-25 22:49:55 +0000583// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000584def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000585 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000586 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
587 T1General<0b01110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000588
David Goodwin5d598aa2009-08-19 18:00:44 +0000589def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000590 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000591 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
592 T1General<{1,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000593
David Goodwinc9ee1182009-06-25 22:49:55 +0000594// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000595let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000596def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000597 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000598 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
599 T1General<0b01100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000600
Evan Chengcd799b92009-06-12 20:46:18 +0000601let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000602def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000603 "add", "\t$dst, $rhs", []>,
604 T1Special<{0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000605
David Goodwinc9ee1182009-06-25 22:49:55 +0000606// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000607let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000608def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000609 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000610 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
611 T1DataProcessing<0b0000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000612
David Goodwinc9ee1182009-06-25 22:49:55 +0000613// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000614def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000615 "asr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000616 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
617 T1General<{0,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000618
David Goodwinc9ee1182009-06-25 22:49:55 +0000619// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000620def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000621 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000622 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
623 T1DataProcessing<0b0100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000624
David Goodwinc9ee1182009-06-25 22:49:55 +0000625// BIC register
David Goodwin5d598aa2009-08-19 18:00:44 +0000626def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000627 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000628 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
629 T1DataProcessing<0b1110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000630
David Goodwinc9ee1182009-06-25 22:49:55 +0000631// CMN register
632let Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000633//FIXME: Disable CMN, as CCodes are backwards from compare expectations
634// Compare-to-zero still works out, just not the relationals
635//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
636// "cmn", "\t$lhs, $rhs",
637// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
638// T1DataProcessing<0b1011>;
Johnny Chencaedfbc2009-12-16 23:36:52 +0000639def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000640 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000641 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
642 T1DataProcessing<0b1011>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000643}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000644
David Goodwinc9ee1182009-06-25 22:49:55 +0000645// CMP immediate
646let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000647def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000648 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000649 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
650 T1General<{1,0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000651def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000652 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000653 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
654 T1General<{1,0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000655}
656
657// CMP register
658let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000659def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000660 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000661 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>,
662 T1DataProcessing<0b1010>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000663def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000664 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000665 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
666 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000667
David Goodwin5d598aa2009-08-19 18:00:44 +0000668def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000669 "cmp", "\t$lhs, $rhs", []>,
670 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000671def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000672 "cmp", "\t$lhs, $rhs", []>,
673 T1Special<{0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000674}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000675
Evan Chenga8e29892007-01-19 07:51:42 +0000676
David Goodwinc9ee1182009-06-25 22:49:55 +0000677// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000678let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000679def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000680 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000681 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
682 T1DataProcessing<0b0001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000683
David Goodwinc9ee1182009-06-25 22:49:55 +0000684// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000685def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000686 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000687 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
688 T1General<{0,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000689
David Goodwinc9ee1182009-06-25 22:49:55 +0000690// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000691def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000692 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000693 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
694 T1DataProcessing<0b0010>;
Evan Chenga8e29892007-01-19 07:51:42 +0000695
David Goodwinc9ee1182009-06-25 22:49:55 +0000696// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000697def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000698 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000699 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
700 T1General<{0,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000701
David Goodwinc9ee1182009-06-25 22:49:55 +0000702// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000703def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000704 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000705 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
706 T1DataProcessing<0b0011>;
Evan Chenga8e29892007-01-19 07:51:42 +0000707
David Goodwinc9ee1182009-06-25 22:49:55 +0000708// move register
David Goodwin5d598aa2009-08-19 18:00:44 +0000709def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000710 "mov", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000711 [(set tGPR:$dst, imm0_255:$src)]>,
712 T1General<{1,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000713
714// TODO: A7-73: MOV(2) - mov setting flag.
715
716
Evan Chengcd799b92009-06-12 20:46:18 +0000717let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000718// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000719def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000720 "mov\t$dst, $src", []>,
721 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000722let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000723def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000724 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000725 let Inst{15-6} = 0b0000000000;
726}
Evan Cheng446c4282009-07-11 06:43:01 +0000727
728// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000729def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000730 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000731 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000732def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000733 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000734 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000735def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000736 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000737 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000738} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000739
David Goodwinc9ee1182009-06-25 22:49:55 +0000740// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000741let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000742def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +0000743 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +0000744 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
745 T1DataProcessing<0b1101>;
Evan Chenga8e29892007-01-19 07:51:42 +0000746
David Goodwinc9ee1182009-06-25 22:49:55 +0000747// move inverse register
David Goodwin5d598aa2009-08-19 18:00:44 +0000748def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000749 "mvn", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000750 [(set tGPR:$dst, (not tGPR:$src))]>,
751 T1DataProcessing<0b1111>;
Evan Chenga8e29892007-01-19 07:51:42 +0000752
David Goodwinc9ee1182009-06-25 22:49:55 +0000753// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000754let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000755def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000756 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000757 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
758 T1DataProcessing<0b1100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000759
David Goodwinc9ee1182009-06-25 22:49:55 +0000760// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000761def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000762 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000763 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000764 Requires<[IsThumb1Only, HasV6]>,
765 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000766
David Goodwin5d598aa2009-08-19 18:00:44 +0000767def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000768 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000769 [(set tGPR:$dst,
770 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
771 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
772 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
773 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000774 Requires<[IsThumb1Only, HasV6]>,
775 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000776
David Goodwin5d598aa2009-08-19 18:00:44 +0000777def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000778 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000779 [(set tGPR:$dst,
780 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000781 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000782 (shl tGPR:$src, (i32 8))), i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000783 Requires<[IsThumb1Only, HasV6]>,
784 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +0000785
David Goodwinc9ee1182009-06-25 22:49:55 +0000786// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000787def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000788 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000789 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
790 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +0000791
792// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000793def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000794 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +0000795 [(set tGPR:$dst, (ineg tGPR:$src))]>,
796 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000797
David Goodwinc9ee1182009-06-25 22:49:55 +0000798// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000799let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000800def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000801 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000802 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
803 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000804
David Goodwinc9ee1182009-06-25 22:49:55 +0000805// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000806def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000807 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000808 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
809 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000810
David Goodwin5d598aa2009-08-19 18:00:44 +0000811def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000812 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000813 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
814 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000815
David Goodwinc9ee1182009-06-25 22:49:55 +0000816// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000817def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000818 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000819 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
820 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000821
822// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000823
David Goodwinc9ee1182009-06-25 22:49:55 +0000824// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000825def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000826 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000827 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000828 Requires<[IsThumb1Only, HasV6]>,
829 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000830
831// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000832def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000833 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000834 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000835 Requires<[IsThumb1Only, HasV6]>,
836 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000837
David Goodwinc9ee1182009-06-25 22:49:55 +0000838// test
Evan Chenge864b742009-06-26 00:19:07 +0000839let isCommutable = 1, Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000840def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000841 "tst", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000842 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>,
843 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000844
David Goodwinc9ee1182009-06-25 22:49:55 +0000845// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000846def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000847 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000848 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000849 Requires<[IsThumb1Only, HasV6]>,
850 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000851
852// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000853def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000854 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000855 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000856 Requires<[IsThumb1Only, HasV6]>,
857 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000858
859
Jim Grosbach80dc1162010-02-16 21:23:02 +0000860// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000861// Expanded after instruction selection into a branch sequence.
862let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000863 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000864 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000865 NoItinerary, "${:comment} tMOVCCr $cc",
Evan Chengc9721652009-08-12 02:03:03 +0000866 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000867
Evan Cheng007ea272009-08-12 05:17:19 +0000868
869// 16-bit movcc in IT blocks for Thumb2.
Evan Chengea420b22010-05-19 01:52:25 +0000870let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000871def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000872 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000873 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000874
Jim Grosbach41527782010-02-09 19:51:37 +0000875def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +0000876 "mov", "\t$dst, $rhs", []>,
877 T1General<{1,0,0,?,?}>;
Evan Chengea420b22010-05-19 01:52:25 +0000878} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +0000879
Evan Chenga8e29892007-01-19 07:51:42 +0000880// tLEApcrel - Load a pc-relative address into a register without offending the
881// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000882let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +0000883let isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000884def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000885 "adr$p\t$dst, #$label", []>,
886 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +0000887
Jim Grosbacha967d112010-06-21 21:27:27 +0000888} // neverHasSideEffects
Evan Chenga1efbbd2009-08-14 00:32:16 +0000889def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000890 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +0000891 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
892 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +0000893
Evan Chenga8e29892007-01-19 07:51:42 +0000894//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000895// TLS Instructions
896//
897
898// __aeabi_read_tp preserves the registers r1-r3.
899let isCall = 1,
900 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000901 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
902 "bl\t__aeabi_read_tp",
903 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000904}
905
Jim Grosbachd1228742009-12-01 18:10:36 +0000906// SJLJ Exception handling intrinsics
907// eh_sjlj_setjmp() is an instruction sequence to store the return
908// address and save #0 in R0 for the non-longjmp case.
909// Since by its nature we may be coming from some other function to get
910// here, and we're using the stack frame for the containing function to
911// save/restore registers, we can't keep anything live in regs across
912// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
913// when we get here from a longjmp(). We force everthing out of registers
914// except for our own input by listing the relevant registers in Defs. By
915// doing so, we also cause the prologue/epilogue code to actively preserve
916// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +0000917// $val is a scratch register for our use.
Jim Grosbachd1228742009-12-01 18:10:36 +0000918let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +0000919 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], hasSideEffects = 1,
920 isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +0000921 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbachd1228742009-12-01 18:10:36 +0000922 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbachc9792a32010-05-28 17:51:20 +0000923 "mov\t$val, pc\t${:comment} begin eh.setjmp\n\t"
924 "adds\t$val, #7\n\t"
925 "str\t$val, [$src, #4]\n\t"
926 "movs\tr0, #0\n\t"
927 "b\t1f\n\t"
928 "movs\tr0, #1\t${:comment} end eh.setjmp\n\t"
Jim Grosbachd1228742009-12-01 18:10:36 +0000929 "1:", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +0000930 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +0000931}
Jim Grosbach5eb19512010-05-22 01:06:18 +0000932
933// FIXME: Non-Darwin version(s)
934let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
935 Defs = [ R7, LR, SP ] in {
936def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
937 AddrModeNone, SizeSpecial, IndexModeNone,
938 Pseudo, NoItinerary,
939 "ldr\t$scratch, [$src, #8]\n\t"
940 "mov\tsp, $scratch\n\t"
941 "ldr\t$scratch, [$src, #4]\n\t"
942 "ldr\tr7, [$src]\n\t"
943 "bx\t$scratch", "",
944 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
945 Requires<[IsThumb, IsDarwin]>;
946}
947
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000948//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000949// Non-Instruction Patterns
950//
951
Evan Cheng892837a2009-07-10 02:09:04 +0000952// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000953def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
954 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
955def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +0000956 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +0000957def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
958 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000959
960// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000961def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
962 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
963def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
964 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
965def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
966 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000967
Evan Chenga8e29892007-01-19 07:51:42 +0000968// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000969def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
970def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000971
Evan Chengd85ac4d2007-01-27 02:29:45 +0000972// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000973def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
974 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000975
Evan Chenga8e29892007-01-19 07:51:42 +0000976// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000977def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000978 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000979def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000980 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000981
982def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000983 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000984def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000985 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000986
987// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000988def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
989 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
990def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
991 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000992
993// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000994def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
995 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000996
Evan Chengb60c02e2007-01-26 19:13:16 +0000997// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000998def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
999def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1000def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001001
Evan Cheng0e87e232009-08-28 00:31:43 +00001002// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001003// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001004def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001005 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
1006 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001007def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001008 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
1009 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001010
Evan Cheng0e87e232009-08-28 00:31:43 +00001011def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1012 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1013def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1014 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001015
Evan Chenga8e29892007-01-19 07:51:42 +00001016// Large immediate handling.
1017
1018// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001019def : T1Pat<(i32 thumb_immshifted:$src),
1020 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1021 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001022
Evan Cheng9cb9e672009-06-27 02:26:13 +00001023def : T1Pat<(i32 imm0_255_comp:$src),
1024 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001025
1026// Pseudo instruction that combines ldr from constpool and add pc. This should
1027// be expanded into two instructions late to allow if-conversion and
1028// scheduling.
1029let isReMaterializable = 1 in
1030def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach18f30e62010-06-02 21:53:11 +00001031 NoItinerary,
1032 "${:comment} ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
Evan Chengb9803a82009-11-06 23:52:48 +00001033 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1034 imm:$cp))]>,
1035 Requires<[IsThumb1Only]>;